intel_ddi.c 141.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eugeni Dodonov <eugeni.dodonov@intel.com>
 *
 */

28
#include <drm/drm_scdc_helper.h>
29

30
#include "i915_drv.h"
31
#include "intel_audio.h"
32
#include "intel_combo_phy.h"
33
#include "intel_connector.h"
34
#include "intel_ddi.h"
35
#include "intel_ddi_buf_trans.h"
36
#include "intel_display_types.h"
37
#include "intel_dp.h"
38
#include "intel_dp_link_training.h"
39
#include "intel_dp_mst.h"
40
#include "intel_dpio_phy.h"
41
#include "intel_dsi.h"
42
#include "intel_fdi.h"
43
#include "intel_fifo_underrun.h"
44
#include "intel_gmbus.h"
45
#include "intel_hdcp.h"
46
#include "intel_hdmi.h"
47
#include "intel_hotplug.h"
48
#include "intel_lspcon.h"
49
#include "intel_panel.h"
50
#include "intel_pps.h"
51
#include "intel_psr.h"
52
#include "intel_sprite.h"
53
#include "intel_tc.h"
54
#include "intel_vdsc.h"
55
#include "intel_vrr.h"
56
#include "skl_scaler.h"
57
#include "skl_universal_plane.h"
58

59 60 61 62 63 64 65 66 67 68 69 70 71
static const u8 index_to_dp_signal_levels[] = {
	[0] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[2] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[3] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3,
	[4] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[5] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[6] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[7] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[8] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[9] = DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0,
};

72 73
static int intel_ddi_hdmi_level(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state)
74
{
75
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
76
	int n_entries, level, default_entry;
77

78 79
	n_entries = intel_ddi_hdmi_num_entries(encoder, crtc_state, &default_entry);
	if (n_entries == 0)
80
		return 0;
81 82
	level = intel_bios_hdmi_level_shift(encoder);
	if (level < 0)
83 84
		level = default_entry;

85
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
86
		level = n_entries - 1;
87

88
	return level;
89 90
}

91 92
/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
93 94
 * values in advance. This function programs the correct values for
 * DP/eDP/FDI use cases.
95
 */
96 97
void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
98
{
99
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
100
	u32 iboost_bit = 0;
101
	int i, n_entries;
102
	enum port port = encoder->port;
103
	const struct ddi_buf_trans *ddi_translations;
104

105 106 107 108
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
		ddi_translations = intel_ddi_get_buf_trans_fdi(dev_priv,
							       &n_entries);
	else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
109
		ddi_translations = intel_ddi_get_buf_trans_edp(encoder,
110
							       &n_entries);
111
	else
112
		ddi_translations = intel_ddi_get_buf_trans_dp(encoder,
113
							      &n_entries);
114

115
	/* If we're boosting the current, set bit 31 of trans1 */
116
	if (IS_GEN9_BC(dev_priv) && intel_bios_dp_boost_level(encoder))
117
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
118

119
	for (i = 0; i < n_entries; i++) {
120 121 122 123
		intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, i),
			       ddi_translations[i].trans1 | iboost_bit);
		intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, i),
			       ddi_translations[i].trans2);
124
	}
125 126 127 128 129 130 131
}

/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
 * values in advance. This function programs the correct values for
 * HDMI/DVI use cases.
 */
132
static void intel_prepare_hdmi_ddi_buffers(struct intel_encoder *encoder,
133
					   int level)
134 135 136
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	u32 iboost_bit = 0;
137
	int n_entries;
138
	enum port port = encoder->port;
139
	const struct ddi_buf_trans *ddi_translations;
140

141
	ddi_translations = intel_ddi_get_buf_trans_hdmi(encoder, &n_entries);
142

143
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
144
		return;
145
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
146
		level = n_entries - 1;
147

148
	/* If we're boosting the current, set bit 31 of trans1 */
149
	if (IS_GEN9_BC(dev_priv) && intel_bios_hdmi_boost_level(encoder))
150
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
151

152
	/* Entry 9 is for HDMI: */
153 154 155 156
	intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, 9),
		       ddi_translations[level].trans1 | iboost_bit);
	intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, 9),
		       ddi_translations[level].trans2);
157 158
}

159 160
void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
			     enum port port)
161
{
162 163 164
	if (IS_BROXTON(dev_priv)) {
		udelay(16);
		return;
165
	}
166 167 168 169 170

	if (wait_for_us((intel_de_read(dev_priv, DDI_BUF_CTL(port)) &
			 DDI_BUF_IS_IDLE), 8))
		drm_err(&dev_priv->drm, "Timeout waiting for DDI BUF %c to get idle\n",
			port_name(port));
171
}
172

173 174 175 176 177 178 179 180 181 182 183 184 185 186 187
static void intel_wait_ddi_buf_active(struct drm_i915_private *dev_priv,
				      enum port port)
{
	/* Wait > 518 usecs for DDI_BUF_CTL to be non idle */
	if (INTEL_GEN(dev_priv) < 10 && !IS_GEMINILAKE(dev_priv)) {
		usleep_range(518, 1000);
		return;
	}

	if (wait_for_us(!(intel_de_read(dev_priv, DDI_BUF_CTL(port)) &
			  DDI_BUF_IS_IDLE), 500))
		drm_err(&dev_priv->drm, "Timeout waiting for DDI BUF %c to get active\n",
			port_name(port));
}

188
static u32 hsw_pll_to_ddi_pll_sel(const struct intel_shared_dpll *pll)
189
{
190
	switch (pll->info->id) {
191 192 193 194 195 196 197 198 199 200 201 202 203
	case DPLL_ID_WRPLL1:
		return PORT_CLK_SEL_WRPLL1;
	case DPLL_ID_WRPLL2:
		return PORT_CLK_SEL_WRPLL2;
	case DPLL_ID_SPLL:
		return PORT_CLK_SEL_SPLL;
	case DPLL_ID_LCPLL_810:
		return PORT_CLK_SEL_LCPLL_810;
	case DPLL_ID_LCPLL_1350:
		return PORT_CLK_SEL_LCPLL_1350;
	case DPLL_ID_LCPLL_2700:
		return PORT_CLK_SEL_LCPLL_2700;
	default:
204
		MISSING_CASE(pll->info->id);
205 206 207 208
		return PORT_CLK_SEL_NONE;
	}
}

209
static u32 icl_pll_to_ddi_clk_sel(struct intel_encoder *encoder,
210
				  const struct intel_crtc_state *crtc_state)
211
{
212 213
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	int clock = crtc_state->port_clock;
214 215 216 217
	const enum intel_dpll_id id = pll->info->id;

	switch (id) {
	default:
218 219 220 221
		/*
		 * DPLL_ID_ICL_DPLL0 and DPLL_ID_ICL_DPLL1 should not be used
		 * here, so do warn if this get passed in
		 */
222 223
		MISSING_CASE(id);
		return DDI_CLK_SEL_NONE;
224 225 226 227 228 229 230 231 232 233 234 235
	case DPLL_ID_ICL_TBTPLL:
		switch (clock) {
		case 162000:
			return DDI_CLK_SEL_TBT_162;
		case 270000:
			return DDI_CLK_SEL_TBT_270;
		case 540000:
			return DDI_CLK_SEL_TBT_540;
		case 810000:
			return DDI_CLK_SEL_TBT_810;
		default:
			MISSING_CASE(clock);
236
			return DDI_CLK_SEL_NONE;
237
		}
238 239 240 241
	case DPLL_ID_ICL_MGPLL1:
	case DPLL_ID_ICL_MGPLL2:
	case DPLL_ID_ICL_MGPLL3:
	case DPLL_ID_ICL_MGPLL4:
242 243
	case DPLL_ID_TGL_MGPLL5:
	case DPLL_ID_TGL_MGPLL6:
244 245 246 247
		return DDI_CLK_SEL_MG;
	}
}

248 249
static void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
250
{
251
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
252
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
253

254
	intel_dp->DP = dig_port->saved_port_bits |
255
		DDI_BUF_CTL_ENABLE | DDI_BUF_TRANS_SELECT(0);
256
	intel_dp->DP |= DDI_PORT_WIDTH(crtc_state->lane_count);
257 258
}

259 260 261
static int icl_calc_tbt_pll_link(struct drm_i915_private *dev_priv,
				 enum port port)
{
262
	u32 val = intel_de_read(dev_priv, DDI_CLK_SEL(port)) & DDI_CLK_SEL_MASK;
263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280

	switch (val) {
	case DDI_CLK_SEL_NONE:
		return 0;
	case DDI_CLK_SEL_TBT_162:
		return 162000;
	case DDI_CLK_SEL_TBT_270:
		return 270000;
	case DDI_CLK_SEL_TBT_540:
		return 540000;
	case DDI_CLK_SEL_TBT_810:
		return 810000;
	default:
		MISSING_CASE(val);
		return 0;
	}
}

281 282 283 284 285 286 287
static void ddi_dotclock_get(struct intel_crtc_state *pipe_config)
{
	int dotclock;

	if (pipe_config->has_pch_encoder)
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->fdi_m_n);
288
	else if (intel_crtc_has_dp_encoder(pipe_config))
289 290
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->dp_m_n);
291 292
	else if (pipe_config->has_hdmi_sink && pipe_config->pipe_bpp > 24)
		dotclock = pipe_config->port_clock * 24 / pipe_config->pipe_bpp;
293 294 295
	else
		dotclock = pipe_config->port_clock;

296 297
	if (pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 &&
	    !intel_crtc_has_dp_encoder(pipe_config))
298 299
		dotclock *= 2;

300 301 302
	if (pipe_config->pixel_multiplier)
		dotclock /= pipe_config->pixel_multiplier;

303
	pipe_config->hw.adjusted_mode.crtc_clock = dotclock;
304
}
305

306 307
void intel_ddi_set_dp_msa(const struct intel_crtc_state *crtc_state,
			  const struct drm_connector_state *conn_state)
308
{
309
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
310
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
311
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
312
	u32 temp;
313

314 315
	if (!intel_crtc_has_dp_encoder(crtc_state))
		return;
J
Jani Nikula 已提交
316

317
	drm_WARN_ON(&dev_priv->drm, transcoder_is_dsi(cpu_transcoder));
318

319
	temp = DP_MSA_MISC_SYNC_CLOCK;
320

321 322
	switch (crtc_state->pipe_bpp) {
	case 18:
323
		temp |= DP_MSA_MISC_6_BPC;
324 325
		break;
	case 24:
326
		temp |= DP_MSA_MISC_8_BPC;
327 328
		break;
	case 30:
329
		temp |= DP_MSA_MISC_10_BPC;
330 331
		break;
	case 36:
332
		temp |= DP_MSA_MISC_12_BPC;
333 334 335 336
		break;
	default:
		MISSING_CASE(crtc_state->pipe_bpp);
		break;
337
	}
338

339
	/* nonsense combination */
340 341
	drm_WARN_ON(&dev_priv->drm, crtc_state->limited_color_range &&
		    crtc_state->output_format != INTEL_OUTPUT_FORMAT_RGB);
342 343

	if (crtc_state->limited_color_range)
344
		temp |= DP_MSA_MISC_COLOR_CEA_RGB;
345

346 347 348
	/*
	 * As per DP 1.2 spec section 2.3.4.3 while sending
	 * YCBCR 444 signals we should program MSA MISC1/0 fields with
349
	 * colorspace information.
350 351
	 */
	if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR444)
352
		temp |= DP_MSA_MISC_COLOR_YCBCR_444_BT709;
353

354 355 356
	/*
	 * As per DP 1.4a spec section 2.2.4.3 [MSA Field for Indication
	 * of Color Encoding Format and Content Color Gamut] while sending
357 358
	 * YCBCR 420, HDR BT.2020 signals we should program MSA MISC1 fields
	 * which indicate VSC SDP for the Pixel Encoding/Colorimetry Format.
359
	 */
360
	if (intel_dp_needs_vsc_sdp(crtc_state, conn_state))
361
		temp |= DP_MSA_MISC_COLOR_VSC_SDP;
362

363
	intel_de_write(dev_priv, TRANS_MSA_MISC(cpu_transcoder), temp);
364 365
}

366 367 368 369 370 371 372 373
static u32 bdw_trans_port_sync_master_select(enum transcoder master_transcoder)
{
	if (master_transcoder == TRANSCODER_EDP)
		return 0;
	else
		return master_transcoder + 1;
}

374 375 376 377 378 379 380
/*
 * Returns the TRANS_DDI_FUNC_CTL value based on CRTC state.
 *
 * Only intended to be used by intel_ddi_enable_transcoder_func() and
 * intel_ddi_config_transcoder_func().
 */
static u32
381 382
intel_ddi_transcoder_func_reg_val_get(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
383
{
384
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
385 386
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
387
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
388
	enum port port = encoder->port;
389
	u32 temp;
390

391 392
	/* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
	temp = TRANS_DDI_FUNC_ENABLE;
393 394 395 396
	if (INTEL_GEN(dev_priv) >= 12)
		temp |= TGL_TRANS_DDI_SELECT_PORT(port);
	else
		temp |= TRANS_DDI_SELECT_PORT(port);
397

398
	switch (crtc_state->pipe_bpp) {
399
	case 18:
400
		temp |= TRANS_DDI_BPC_6;
401 402
		break;
	case 24:
403
		temp |= TRANS_DDI_BPC_8;
404 405
		break;
	case 30:
406
		temp |= TRANS_DDI_BPC_10;
407 408
		break;
	case 36:
409
		temp |= TRANS_DDI_BPC_12;
410 411
		break;
	default:
412
		BUG();
413
	}
414

415
	if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
416
		temp |= TRANS_DDI_PVSYNC;
417
	if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
418
		temp |= TRANS_DDI_PHSYNC;
419

420 421 422
	if (cpu_transcoder == TRANSCODER_EDP) {
		switch (pipe) {
		case PIPE_A:
423 424 425 426
			/* On Haswell, can only use the always-on power well for
			 * eDP when not using the panel fitter, and when not
			 * using motion blur mitigation (which we don't
			 * support). */
427
			if (crtc_state->pch_pfit.force_thru)
428 429 430
				temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
			else
				temp |= TRANS_DDI_EDP_INPUT_A_ON;
431 432 433 434 435 436 437 438 439 440 441 442 443
			break;
		case PIPE_B:
			temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
			break;
		case PIPE_C:
			temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
			break;
		default:
			BUG();
			break;
		}
	}

444
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
445
		if (crtc_state->has_hdmi_sink)
446
			temp |= TRANS_DDI_MODE_SELECT_HDMI;
447
		else
448
			temp |= TRANS_DDI_MODE_SELECT_DVI;
S
Shashank Sharma 已提交
449 450

		if (crtc_state->hdmi_scrambling)
451
			temp |= TRANS_DDI_HDMI_SCRAMBLING;
S
Shashank Sharma 已提交
452 453
		if (crtc_state->hdmi_high_tmds_clock_ratio)
			temp |= TRANS_DDI_HIGH_TMDS_CHAR_RATE;
454
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
455
		temp |= TRANS_DDI_MODE_SELECT_FDI;
456
		temp |= (crtc_state->fdi_lanes - 1) << 1;
457
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
458
		temp |= TRANS_DDI_MODE_SELECT_DP_MST;
459
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
460

461 462 463 464
		if (INTEL_GEN(dev_priv) >= 12) {
			enum transcoder master;

			master = crtc_state->mst_master_transcoder;
465 466
			drm_WARN_ON(&dev_priv->drm,
				    master == INVALID_TRANSCODER);
467 468
			temp |= TRANS_DDI_MST_TRANSPORT_SELECT(master);
		}
469
	} else {
470 471
		temp |= TRANS_DDI_MODE_SELECT_DP_SST;
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
472 473
	}

474 475 476 477 478 479 480 481 482
	if (IS_GEN_RANGE(dev_priv, 8, 10) &&
	    crtc_state->master_transcoder != INVALID_TRANSCODER) {
		u8 master_select =
			bdw_trans_port_sync_master_select(crtc_state->master_transcoder);

		temp |= TRANS_DDI_PORT_SYNC_ENABLE |
			TRANS_DDI_PORT_SYNC_MASTER_SELECT(master_select);
	}

483 484 485
	return temp;
}

486 487
void intel_ddi_enable_transcoder_func(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
488
{
489
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
490 491
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
492 493 494 495 496 497

	if (INTEL_GEN(dev_priv) >= 11) {
		enum transcoder master_transcoder = crtc_state->master_transcoder;
		u32 ctl2 = 0;

		if (master_transcoder != INVALID_TRANSCODER) {
498 499
			u8 master_select =
				bdw_trans_port_sync_master_select(master_transcoder);
500

501
			ctl2 |= PORT_SYNC_MODE_ENABLE |
502
				PORT_SYNC_MODE_MASTER_SELECT(master_select);
503 504 505 506 507 508
		}

		intel_de_write(dev_priv,
			       TRANS_DDI_FUNC_CTL2(cpu_transcoder), ctl2);
	}

509 510 511
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder),
		       intel_ddi_transcoder_func_reg_val_get(encoder,
							     crtc_state));
512 513 514 515 516 517 518
}

/*
 * Same as intel_ddi_enable_transcoder_func(), but it does not set the enable
 * bit.
 */
static void
519 520
intel_ddi_config_transcoder_func(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
521
{
522
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
523 524
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
525
	u32 ctl;
526

527
	ctl = intel_ddi_transcoder_func_reg_val_get(encoder, crtc_state);
528 529
	ctl &= ~TRANS_DDI_FUNC_ENABLE;
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), ctl);
530
}
531

532
void intel_ddi_disable_transcoder_func(const struct intel_crtc_state *crtc_state)
533
{
534
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
535 536
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
537
	u32 ctl;
538

539 540 541 542 543
	if (INTEL_GEN(dev_priv) >= 11)
		intel_de_write(dev_priv,
			       TRANS_DDI_FUNC_CTL2(cpu_transcoder), 0);

	ctl = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
544

545 546
	drm_WARN_ON(crtc->base.dev, ctl & TRANS_DDI_HDCP_SIGNALLING);

547
	ctl &= ~TRANS_DDI_FUNC_ENABLE;
548

549 550 551 552
	if (IS_GEN_RANGE(dev_priv, 8, 10))
		ctl &= ~(TRANS_DDI_PORT_SYNC_ENABLE |
			 TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK);

553
	if (INTEL_GEN(dev_priv) >= 12) {
554
		if (!intel_dp_mst_is_master_trans(crtc_state)) {
555
			ctl &= ~(TGL_TRANS_DDI_PORT_MASK |
556 557
				 TRANS_DDI_MODE_SELECT_MASK);
		}
558
	} else {
559
		ctl &= ~(TRANS_DDI_PORT_MASK | TRANS_DDI_MODE_SELECT_MASK);
560
	}
561

562
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), ctl);
563 564 565

	if (dev_priv->quirks & QUIRK_INCREASE_DDI_DISABLED_TIME &&
	    intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
566 567
		drm_dbg_kms(&dev_priv->drm,
			    "Quirk Increase DDI disabled time\n");
568 569 570
		/* Quirk time at 100ms for reliable operation */
		msleep(100);
	}
571 572
}

573 574 575
int intel_ddi_toggle_hdcp_bits(struct intel_encoder *intel_encoder,
			       enum transcoder cpu_transcoder,
			       bool enable, u32 hdcp_mask)
S
Sean Paul 已提交
576 577 578
{
	struct drm_device *dev = intel_encoder->base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
579
	intel_wakeref_t wakeref;
S
Sean Paul 已提交
580
	int ret = 0;
581
	u32 tmp;
S
Sean Paul 已提交
582

583 584
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     intel_encoder->power_domain);
585
	if (drm_WARN_ON(dev, !wakeref))
S
Sean Paul 已提交
586 587
		return -ENXIO;

588
	tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
S
Sean Paul 已提交
589
	if (enable)
590
		tmp |= hdcp_mask;
S
Sean Paul 已提交
591
	else
592
		tmp &= ~hdcp_mask;
593
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), tmp);
594
	intel_display_power_put(dev_priv, intel_encoder->power_domain, wakeref);
S
Sean Paul 已提交
595 596 597
	return ret;
}

598 599 600
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
{
	struct drm_device *dev = intel_connector->base.dev;
601
	struct drm_i915_private *dev_priv = to_i915(dev);
602
	struct intel_encoder *encoder = intel_attached_encoder(intel_connector);
603
	int type = intel_connector->base.connector_type;
604
	enum port port = encoder->port;
605
	enum transcoder cpu_transcoder;
606 607
	intel_wakeref_t wakeref;
	enum pipe pipe = 0;
608
	u32 tmp;
609
	bool ret;
610

611 612 613
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
614 615
		return false;

616
	if (!encoder->get_hw_state(encoder, &pipe)) {
617 618 619
		ret = false;
		goto out;
	}
620

621
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A)
622 623
		cpu_transcoder = TRANSCODER_EDP;
	else
D
Daniel Vetter 已提交
624
		cpu_transcoder = (enum transcoder) pipe;
625

626
	tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
627 628 629 630

	switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
	case TRANS_DDI_MODE_SELECT_DVI:
631 632
		ret = type == DRM_MODE_CONNECTOR_HDMIA;
		break;
633 634

	case TRANS_DDI_MODE_SELECT_DP_SST:
635 636 637 638
		ret = type == DRM_MODE_CONNECTOR_eDP ||
		      type == DRM_MODE_CONNECTOR_DisplayPort;
		break;

639 640 641
	case TRANS_DDI_MODE_SELECT_DP_MST:
		/* if the transcoder is in MST state then
		 * connector isn't connected */
642 643
		ret = false;
		break;
644 645

	case TRANS_DDI_MODE_SELECT_FDI:
646 647
		ret = type == DRM_MODE_CONNECTOR_VGA;
		break;
648 649

	default:
650 651
		ret = false;
		break;
652
	}
653 654

out:
655
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
656 657

	return ret;
658 659
}

660 661
static void intel_ddi_get_encoder_pipes(struct intel_encoder *encoder,
					u8 *pipe_mask, bool *is_dp_mst)
662 663
{
	struct drm_device *dev = encoder->base.dev;
664
	struct drm_i915_private *dev_priv = to_i915(dev);
665
	enum port port = encoder->port;
666
	intel_wakeref_t wakeref;
667
	enum pipe p;
668
	u32 tmp;
669 670 671 672
	u8 mst_pipe_mask;

	*pipe_mask = 0;
	*is_dp_mst = false;
673

674 675 676
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
677
		return;
678

679
	tmp = intel_de_read(dev_priv, DDI_BUF_CTL(port));
680
	if (!(tmp & DDI_BUF_CTL_ENABLE))
681
		goto out;
682

683
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A) {
684 685
		tmp = intel_de_read(dev_priv,
				    TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
686

687
		switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
688 689
		default:
			MISSING_CASE(tmp & TRANS_DDI_EDP_INPUT_MASK);
690
			fallthrough;
691 692
		case TRANS_DDI_EDP_INPUT_A_ON:
		case TRANS_DDI_EDP_INPUT_A_ONOFF:
693
			*pipe_mask = BIT(PIPE_A);
694 695
			break;
		case TRANS_DDI_EDP_INPUT_B_ONOFF:
696
			*pipe_mask = BIT(PIPE_B);
697 698
			break;
		case TRANS_DDI_EDP_INPUT_C_ONOFF:
699
			*pipe_mask = BIT(PIPE_C);
700 701 702
			break;
		}

703 704
		goto out;
	}
705

706
	mst_pipe_mask = 0;
707
	for_each_pipe(dev_priv, p) {
708
		enum transcoder cpu_transcoder = (enum transcoder)p;
709
		unsigned int port_mask, ddi_select;
710 711 712 713 714 715
		intel_wakeref_t trans_wakeref;

		trans_wakeref = intel_display_power_get_if_enabled(dev_priv,
								   POWER_DOMAIN_TRANSCODER(cpu_transcoder));
		if (!trans_wakeref)
			continue;
716 717 718 719 720 721 722 723

		if (INTEL_GEN(dev_priv) >= 12) {
			port_mask = TGL_TRANS_DDI_PORT_MASK;
			ddi_select = TGL_TRANS_DDI_SELECT_PORT(port);
		} else {
			port_mask = TRANS_DDI_PORT_MASK;
			ddi_select = TRANS_DDI_SELECT_PORT(port);
		}
724

725 726
		tmp = intel_de_read(dev_priv,
				    TRANS_DDI_FUNC_CTL(cpu_transcoder));
727 728
		intel_display_power_put(dev_priv, POWER_DOMAIN_TRANSCODER(cpu_transcoder),
					trans_wakeref);
729

730
		if ((tmp & port_mask) != ddi_select)
731
			continue;
732

733 734 735
		if ((tmp & TRANS_DDI_MODE_SELECT_MASK) ==
		    TRANS_DDI_MODE_SELECT_DP_MST)
			mst_pipe_mask |= BIT(p);
736

737
		*pipe_mask |= BIT(p);
738 739
	}

740
	if (!*pipe_mask)
741 742 743
		drm_dbg_kms(&dev_priv->drm,
			    "No pipe for [ENCODER:%d:%s] found\n",
			    encoder->base.base.id, encoder->base.name);
744 745

	if (!mst_pipe_mask && hweight8(*pipe_mask) > 1) {
746 747 748 749
		drm_dbg_kms(&dev_priv->drm,
			    "Multiple pipes for [ENCODER:%d:%s] (pipe_mask %02x)\n",
			    encoder->base.base.id, encoder->base.name,
			    *pipe_mask);
750 751 752 753
		*pipe_mask = BIT(ffs(*pipe_mask) - 1);
	}

	if (mst_pipe_mask && mst_pipe_mask != *pipe_mask)
754 755 756 757
		drm_dbg_kms(&dev_priv->drm,
			    "Conflicting MST and non-MST state for [ENCODER:%d:%s] (pipe_mask %02x mst_pipe_mask %02x)\n",
			    encoder->base.base.id, encoder->base.name,
			    *pipe_mask, mst_pipe_mask);
758 759
	else
		*is_dp_mst = mst_pipe_mask;
760

761
out:
762
	if (*pipe_mask && IS_GEN9_LP(dev_priv)) {
763
		tmp = intel_de_read(dev_priv, BXT_PHY_CTL(port));
764 765
		if ((tmp & (BXT_PHY_CMNLANE_POWERDOWN_ACK |
			    BXT_PHY_LANE_POWERDOWN_ACK |
766
			    BXT_PHY_LANE_ENABLED)) != BXT_PHY_LANE_ENABLED)
767 768 769
			drm_err(&dev_priv->drm,
				"[ENCODER:%d:%s] enabled but PHY powered down? (PHY_CTL %08x)\n",
				encoder->base.base.id, encoder->base.name, tmp);
770 771
	}

772
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
773
}
774

775 776 777 778 779 780 781 782 783 784 785 786 787 788
bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
			    enum pipe *pipe)
{
	u8 pipe_mask;
	bool is_mst;

	intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);

	if (is_mst || !pipe_mask)
		return false;

	*pipe = ffs(pipe_mask) - 1;

	return true;
789 790
}

791
static enum intel_display_power_domain
I
Imre Deak 已提交
792
intel_ddi_main_link_aux_domain(struct intel_digital_port *dig_port)
793
{
794
	/* CNL+ HW requires corresponding AUX IOs to be powered up for PSR with
795 796 797 798 799 800 801 802 803 804 805
	 * DC states enabled at the same time, while for driver initiated AUX
	 * transfers we need the same AUX IOs to be powered but with DC states
	 * disabled. Accordingly use the AUX power domain here which leaves DC
	 * states enabled.
	 * However, for non-A AUX ports the corresponding non-EDP transcoders
	 * would have already enabled power well 2 and DC_OFF. This means we can
	 * acquire a wider POWER_DOMAIN_AUX_{B,C,D,F} reference instead of a
	 * specific AUX_IO reference without powering up any extra wells.
	 * Note that PSR is enabled only on Port A even though this function
	 * returns the correct domain for other ports too.
	 */
806
	return dig_port->aux_ch == AUX_CH_A ? POWER_DOMAIN_AUX_IO_A :
807
					      intel_aux_power_domain(dig_port);
808 809
}

810 811
static void intel_ddi_get_power_domains(struct intel_encoder *encoder,
					struct intel_crtc_state *crtc_state)
812
{
813
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
814
	struct intel_digital_port *dig_port;
815
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
816

817 818
	/*
	 * TODO: Add support for MST encoders. Atm, the following should never
819 820
	 * happen since fake-MST encoders don't set their get_power_domains()
	 * hook.
821
	 */
822 823
	if (drm_WARN_ON(&dev_priv->drm,
			intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)))
824
		return;
825

826
	dig_port = enc_to_dig_port(encoder);
827 828

	if (!intel_phy_is_tc(dev_priv, phy) ||
829 830 831 832 833
	    dig_port->tc_mode != TC_PORT_TBT_ALT) {
		drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
		dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
								   dig_port->ddi_io_power_domain);
	}
834

835 836 837 838 839
	/*
	 * AUX power is only needed for (e)DP mode, and for HDMI mode on TC
	 * ports.
	 */
	if (intel_crtc_has_dp_encoder(crtc_state) ||
840 841 842 843 844 845
	    intel_phy_is_tc(dev_priv, phy)) {
		drm_WARN_ON(&dev_priv->drm, dig_port->aux_wakeref);
		dig_port->aux_wakeref =
			intel_display_power_get(dev_priv,
						intel_ddi_main_link_aux_domain(dig_port));
	}
846 847
}

848 849
void intel_ddi_enable_pipe_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
850
{
851
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
852
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
853
	enum port port = encoder->port;
854
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
855

856 857
	if (cpu_transcoder != TRANSCODER_EDP) {
		if (INTEL_GEN(dev_priv) >= 12)
858 859 860
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TGL_TRANS_CLK_SEL_PORT(port));
861
		else
862 863 864
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TRANS_CLK_SEL_PORT(port));
865
	}
866 867
}

868
void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state)
869
{
870
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
871
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
872

873 874
	if (cpu_transcoder != TRANSCODER_EDP) {
		if (INTEL_GEN(dev_priv) >= 12)
875 876 877
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TGL_TRANS_CLK_SEL_DISABLED);
878
		else
879 880 881
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TRANS_CLK_SEL_DISABLED);
882
	}
883 884
}

885
static void _skl_ddi_set_iboost(struct drm_i915_private *dev_priv,
886
				enum port port, u8 iboost)
887
{
888 889
	u32 tmp;

890
	tmp = intel_de_read(dev_priv, DISPIO_CR_TX_BMU_CR0);
891 892 893 894 895
	tmp &= ~(BALANCE_LEG_MASK(port) | BALANCE_LEG_DISABLE(port));
	if (iboost)
		tmp |= iboost << BALANCE_LEG_SHIFT(port);
	else
		tmp |= BALANCE_LEG_DISABLE(port);
896
	intel_de_write(dev_priv, DISPIO_CR_TX_BMU_CR0, tmp);
897 898
}

899
static void skl_ddi_set_iboost(struct intel_encoder *encoder,
900 901
			       const struct intel_crtc_state *crtc_state,
			       int level)
902
{
903
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
904
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
905
	u8 iboost;
906

907
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
908
		iboost = intel_bios_hdmi_boost_level(encoder);
909
	else
910
		iboost = intel_bios_dp_boost_level(encoder);
911

912 913 914 915
	if (iboost == 0) {
		const struct ddi_buf_trans *ddi_translations;
		int n_entries;

916
		if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
917
			ddi_translations = intel_ddi_get_buf_trans_hdmi(encoder, &n_entries);
918 919
		else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
			ddi_translations = intel_ddi_get_buf_trans_edp(encoder, &n_entries);
920
		else
921
			ddi_translations = intel_ddi_get_buf_trans_dp(encoder, &n_entries);
922

923
		if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
924
			return;
925
		if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
926 927
			level = n_entries - 1;

928
		iboost = ddi_translations[level].i_boost;
929 930 931 932
	}

	/* Make sure that the requested I_boost is valid */
	if (iboost && iboost != 0x1 && iboost != 0x3 && iboost != 0x7) {
933
		drm_err(&dev_priv->drm, "Invalid I_boost value %u\n", iboost);
934 935 936
		return;
	}

937
	_skl_ddi_set_iboost(dev_priv, encoder->port, iboost);
938

939
	if (encoder->port == PORT_A && dig_port->max_lanes == 4)
940
		_skl_ddi_set_iboost(dev_priv, PORT_E, iboost);
941 942
}

943
static void bxt_ddi_vswing_sequence(struct intel_encoder *encoder,
944 945
				    const struct intel_crtc_state *crtc_state,
				    int level)
946
{
947
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
948
	const struct bxt_ddi_buf_trans *ddi_translations;
949
	enum port port = encoder->port;
950
	int n_entries;
951

952
	ddi_translations = bxt_get_buf_trans(encoder, crtc_state, &n_entries);
953
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
954
		return;
955
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
956 957
		level = n_entries - 1;

958 959 960 961 962
	bxt_ddi_phy_set_signal_level(dev_priv, port,
				     ddi_translations[level].margin,
				     ddi_translations[level].scale,
				     ddi_translations[level].enable,
				     ddi_translations[level].deemphasis);
963 964
}

965 966
static u8 intel_ddi_dp_voltage_max(struct intel_dp *intel_dp,
				   const struct intel_crtc_state *crtc_state)
967
{
968
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
969
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
970
	enum port port = encoder->port;
971
	enum phy phy = intel_port_to_phy(dev_priv, port);
972 973
	int n_entries;

974 975
	if (INTEL_GEN(dev_priv) >= 12) {
		if (intel_phy_is_combo(dev_priv, phy))
976
			tgl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
977
		else
978
			tgl_get_dkl_buf_trans(encoder, crtc_state, &n_entries);
979
	} else if (INTEL_GEN(dev_priv) == 11) {
980 981 982
		if (IS_PLATFORM(dev_priv, INTEL_JASPERLAKE))
			jsl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
		else if (IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE))
983
			ehl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
984
		else if (intel_phy_is_combo(dev_priv, phy))
985
			icl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
986
		else
987
			icl_get_mg_buf_trans(encoder, crtc_state, &n_entries);
988
	} else if (IS_CANNONLAKE(dev_priv)) {
989
		cnl_get_buf_trans(encoder, crtc_state, &n_entries);
990
	} else if (IS_GEN9_LP(dev_priv)) {
991
		bxt_get_buf_trans(encoder, crtc_state, &n_entries);
R
Rodrigo Vivi 已提交
992
	} else {
993
		if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
994
			intel_ddi_get_buf_trans_edp(encoder, &n_entries);
R
Rodrigo Vivi 已提交
995
		else
996
			intel_ddi_get_buf_trans_dp(encoder, &n_entries);
R
Rodrigo Vivi 已提交
997
	}
998

999
	if (drm_WARN_ON(&dev_priv->drm, n_entries < 1))
1000
		n_entries = 1;
1001 1002
	if (drm_WARN_ON(&dev_priv->drm,
			n_entries > ARRAY_SIZE(index_to_dp_signal_levels)))
1003 1004 1005 1006 1007 1008
		n_entries = ARRAY_SIZE(index_to_dp_signal_levels);

	return index_to_dp_signal_levels[n_entries - 1] &
		DP_TRAIN_VOLTAGE_SWING_MASK;
}

1009 1010 1011 1012 1013
/*
 * We assume that the full set of pre-emphasis values can be
 * used on all DDI platforms. Should that change we need to
 * rethink this code.
 */
1014
static u8 intel_ddi_dp_preemph_max(struct intel_dp *intel_dp)
1015
{
1016
	return DP_TRAIN_PRE_EMPH_LEVEL_3;
1017 1018
}

1019
static void cnl_ddi_vswing_program(struct intel_encoder *encoder,
1020 1021
				   const struct intel_crtc_state *crtc_state,
				   int level)
1022
{
1023 1024
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	const struct cnl_ddi_buf_trans *ddi_translations;
1025
	enum port port = encoder->port;
1026 1027
	int n_entries, ln;
	u32 val;
1028

1029
	ddi_translations = cnl_get_buf_trans(encoder, crtc_state, &n_entries);
1030

1031
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
1032
		return;
1033
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1034 1035 1036
		level = n_entries - 1;

	/* Set PORT_TX_DW5 Scaling Mode Sel to 010b. */
1037
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
1038
	val &= ~SCALING_MODE_SEL_MASK;
1039
	val |= SCALING_MODE_SEL(2);
1040
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
1041 1042

	/* Program PORT_TX_DW2 */
1043
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW2_LN0(port));
1044 1045
	val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
		 RCOMP_SCALAR_MASK);
1046 1047 1048 1049
	val |= SWING_SEL_UPPER(ddi_translations[level].dw2_swing_sel);
	val |= SWING_SEL_LOWER(ddi_translations[level].dw2_swing_sel);
	/* Rcomp scalar is fixed as 0x98 for every table entry */
	val |= RCOMP_SCALAR(0x98);
1050
	intel_de_write(dev_priv, CNL_PORT_TX_DW2_GRP(port), val);
1051

1052
	/* Program PORT_TX_DW4 */
1053 1054
	/* We cannot write to GRP. It would overrite individual loadgen */
	for (ln = 0; ln < 4; ln++) {
1055
		val = intel_de_read(dev_priv, CNL_PORT_TX_DW4_LN(ln, port));
1056 1057
		val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
			 CURSOR_COEFF_MASK);
1058 1059 1060
		val |= POST_CURSOR_1(ddi_translations[level].dw4_post_cursor_1);
		val |= POST_CURSOR_2(ddi_translations[level].dw4_post_cursor_2);
		val |= CURSOR_COEFF(ddi_translations[level].dw4_cursor_coeff);
1061
		intel_de_write(dev_priv, CNL_PORT_TX_DW4_LN(ln, port), val);
1062 1063
	}

1064
	/* Program PORT_TX_DW5 */
1065
	/* All DW5 values are fixed for every table entry */
1066
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
1067
	val &= ~RTERM_SELECT_MASK;
1068 1069
	val |= RTERM_SELECT(6);
	val |= TAP3_DISABLE;
1070
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
1071

1072
	/* Program PORT_TX_DW7 */
1073
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW7_LN0(port));
1074
	val &= ~N_SCALAR_MASK;
1075
	val |= N_SCALAR(ddi_translations[level].dw7_n_scalar);
1076
	intel_de_write(dev_priv, CNL_PORT_TX_DW7_GRP(port), val);
1077 1078
}

1079
static void cnl_ddi_vswing_sequence(struct intel_encoder *encoder,
1080 1081
				    const struct intel_crtc_state *crtc_state,
				    int level)
1082
{
1083
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1084
	enum port port = encoder->port;
1085
	int width, rate, ln;
1086
	u32 val;
1087

1088 1089
	width = crtc_state->lane_count;
	rate = crtc_state->port_clock;
1090 1091 1092 1093 1094 1095

	/*
	 * 1. If port type is eDP or DP,
	 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
	 * else clear to 0b.
	 */
1096
	val = intel_de_read(dev_priv, CNL_PORT_PCS_DW1_LN0(port));
1097
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
1098
		val &= ~COMMON_KEEPER_EN;
1099 1100
	else
		val |= COMMON_KEEPER_EN;
1101
	intel_de_write(dev_priv, CNL_PORT_PCS_DW1_GRP(port), val);
1102 1103 1104

	/* 2. Program loadgen select */
	/*
1105 1106 1107 1108
	 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
	 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
	 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
	 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
1109
	 */
1110
	for (ln = 0; ln <= 3; ln++) {
1111
		val = intel_de_read(dev_priv, CNL_PORT_TX_DW4_LN(ln, port));
1112 1113
		val &= ~LOADGEN_SELECT;

1114 1115
		if ((rate <= 600000 && width == 4 && ln >= 1)  ||
		    (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
1116 1117
			val |= LOADGEN_SELECT;
		}
1118
		intel_de_write(dev_priv, CNL_PORT_TX_DW4_LN(ln, port), val);
1119
	}
1120 1121

	/* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
1122
	val = intel_de_read(dev_priv, CNL_PORT_CL1CM_DW5);
1123
	val |= SUS_CLOCK_CONFIG;
1124
	intel_de_write(dev_priv, CNL_PORT_CL1CM_DW5, val);
1125 1126

	/* 4. Clear training enable to change swing values */
1127
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
1128
	val &= ~TX_TRAINING_EN;
1129
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
1130 1131

	/* 5. Program swing and de-emphasis */
1132
	cnl_ddi_vswing_program(encoder, crtc_state, level);
1133 1134

	/* 6. Set training enable to trigger update */
1135
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
1136
	val |= TX_TRAINING_EN;
1137
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
1138 1139
}

1140
static void icl_ddi_combo_vswing_program(struct intel_encoder *encoder,
1141 1142
					 const struct intel_crtc_state *crtc_state,
					 int level)
1143
{
1144
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1145
	const struct cnl_ddi_buf_trans *ddi_translations;
1146
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1147 1148
	int n_entries, ln;
	u32 val;
1149

1150
	if (INTEL_GEN(dev_priv) >= 12)
1151
		ddi_translations = tgl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
1152 1153 1154
	else if (IS_PLATFORM(dev_priv, INTEL_JASPERLAKE))
		ddi_translations = jsl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
	else if (IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE))
1155
		ddi_translations = ehl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
1156
	else
1157
		ddi_translations = icl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
1158

1159 1160 1161
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
		return;
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1162 1163
		level = n_entries - 1;

1164
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP)) {
1165 1166 1167 1168 1169 1170 1171 1172
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

		val = EDP4K2K_MODE_OVRD_EN | EDP4K2K_MODE_OVRD_OPTIMIZED;
		intel_dp->hobl_active = is_hobl_buf_trans(ddi_translations);
		intel_de_rmw(dev_priv, ICL_PORT_CL_DW10(phy), val,
			     intel_dp->hobl_active ? val : 0);
	}

1173
	/* Set PORT_TX_DW5 */
1174
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
1175 1176 1177
	val &= ~(SCALING_MODE_SEL_MASK | RTERM_SELECT_MASK |
		  TAP2_DISABLE | TAP3_DISABLE);
	val |= SCALING_MODE_SEL(0x2);
1178
	val |= RTERM_SELECT(0x6);
1179
	val |= TAP3_DISABLE;
1180
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
1181 1182

	/* Program PORT_TX_DW2 */
1183
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW2_LN0(phy));
1184 1185
	val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
		 RCOMP_SCALAR_MASK);
1186 1187
	val |= SWING_SEL_UPPER(ddi_translations[level].dw2_swing_sel);
	val |= SWING_SEL_LOWER(ddi_translations[level].dw2_swing_sel);
1188
	/* Program Rcomp scalar for every table entry */
1189
	val |= RCOMP_SCALAR(0x98);
1190
	intel_de_write(dev_priv, ICL_PORT_TX_DW2_GRP(phy), val);
1191 1192 1193 1194

	/* Program PORT_TX_DW4 */
	/* We cannot write to GRP. It would overwrite individual loadgen. */
	for (ln = 0; ln <= 3; ln++) {
1195
		val = intel_de_read(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy));
1196 1197
		val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
			 CURSOR_COEFF_MASK);
1198 1199 1200
		val |= POST_CURSOR_1(ddi_translations[level].dw4_post_cursor_1);
		val |= POST_CURSOR_2(ddi_translations[level].dw4_post_cursor_2);
		val |= CURSOR_COEFF(ddi_translations[level].dw4_cursor_coeff);
1201
		intel_de_write(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy), val);
1202
	}
1203 1204

	/* Program PORT_TX_DW7 */
1205
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW7_LN0(phy));
1206 1207
	val &= ~N_SCALAR_MASK;
	val |= N_SCALAR(ddi_translations[level].dw7_n_scalar);
1208
	intel_de_write(dev_priv, ICL_PORT_TX_DW7_GRP(phy), val);
1209 1210 1211
}

static void icl_combo_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
1212 1213
					      const struct intel_crtc_state *crtc_state,
					      int level)
1214 1215
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1216
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1217
	int width, rate, ln;
1218 1219
	u32 val;

1220 1221
	width = crtc_state->lane_count;
	rate = crtc_state->port_clock;
1222 1223 1224 1225 1226 1227

	/*
	 * 1. If port type is eDP or DP,
	 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
	 * else clear to 0b.
	 */
1228
	val = intel_de_read(dev_priv, ICL_PORT_PCS_DW1_LN0(phy));
1229
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
1230 1231 1232
		val &= ~COMMON_KEEPER_EN;
	else
		val |= COMMON_KEEPER_EN;
1233
	intel_de_write(dev_priv, ICL_PORT_PCS_DW1_GRP(phy), val);
1234 1235 1236 1237 1238 1239 1240 1241 1242

	/* 2. Program loadgen select */
	/*
	 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
	 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
	 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
	 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
	 */
	for (ln = 0; ln <= 3; ln++) {
1243
		val = intel_de_read(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy));
1244 1245 1246 1247 1248 1249
		val &= ~LOADGEN_SELECT;

		if ((rate <= 600000 && width == 4 && ln >= 1) ||
		    (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
			val |= LOADGEN_SELECT;
		}
1250
		intel_de_write(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy), val);
1251 1252 1253
	}

	/* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
1254
	val = intel_de_read(dev_priv, ICL_PORT_CL_DW5(phy));
1255
	val |= SUS_CLOCK_CONFIG;
1256
	intel_de_write(dev_priv, ICL_PORT_CL_DW5(phy), val);
1257 1258

	/* 4. Clear training enable to change swing values */
1259
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
1260
	val &= ~TX_TRAINING_EN;
1261
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
1262 1263

	/* 5. Program swing and de-emphasis */
1264
	icl_ddi_combo_vswing_program(encoder, crtc_state, level);
1265 1266

	/* 6. Set training enable to trigger update */
1267
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
1268
	val |= TX_TRAINING_EN;
1269
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
1270 1271
}

1272
static void icl_mg_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
1273 1274
					   const struct intel_crtc_state *crtc_state,
					   int level)
1275 1276
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1277
	enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
1278
	const struct icl_mg_phy_ddi_buf_trans *ddi_translations;
1279 1280
	int n_entries, ln;
	u32 val;
1281

1282 1283 1284
	if (enc_to_dig_port(encoder)->tc_mode == TC_PORT_TBT_ALT)
		return;

1285
	ddi_translations = icl_get_mg_buf_trans(encoder, crtc_state, &n_entries);
1286 1287 1288 1289

	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
		return;
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1290
		level = n_entries - 1;
1291 1292 1293

	/* Set MG_TX_LINK_PARAMS cri_use_fs32 to 0. */
	for (ln = 0; ln < 2; ln++) {
1294
		val = intel_de_read(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port));
1295
		val &= ~CRI_USE_FS32;
1296
		intel_de_write(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port), val);
1297

1298
		val = intel_de_read(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port));
1299
		val &= ~CRI_USE_FS32;
1300
		intel_de_write(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port), val);
1301 1302 1303 1304
	}

	/* Program MG_TX_SWINGCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
1305
		val = intel_de_read(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port));
1306 1307 1308
		val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
		val |= CRI_TXDEEMPH_OVERRIDE_17_12(
			ddi_translations[level].cri_txdeemph_override_17_12);
1309
		intel_de_write(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port), val);
1310

1311
		val = intel_de_read(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port));
1312 1313 1314
		val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
		val |= CRI_TXDEEMPH_OVERRIDE_17_12(
			ddi_translations[level].cri_txdeemph_override_17_12);
1315
		intel_de_write(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port), val);
1316 1317 1318 1319
	}

	/* Program MG_TX_DRVCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
1320
		val = intel_de_read(dev_priv, MG_TX1_DRVCTRL(ln, tc_port));
1321 1322 1323 1324 1325 1326 1327
		val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			 CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
		val |= CRI_TXDEEMPH_OVERRIDE_5_0(
			ddi_translations[level].cri_txdeemph_override_5_0) |
			CRI_TXDEEMPH_OVERRIDE_11_6(
				ddi_translations[level].cri_txdeemph_override_11_6) |
			CRI_TXDEEMPH_OVERRIDE_EN;
1328
		intel_de_write(dev_priv, MG_TX1_DRVCTRL(ln, tc_port), val);
1329

1330
		val = intel_de_read(dev_priv, MG_TX2_DRVCTRL(ln, tc_port));
1331 1332 1333 1334 1335 1336 1337
		val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			 CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
		val |= CRI_TXDEEMPH_OVERRIDE_5_0(
			ddi_translations[level].cri_txdeemph_override_5_0) |
			CRI_TXDEEMPH_OVERRIDE_11_6(
				ddi_translations[level].cri_txdeemph_override_11_6) |
			CRI_TXDEEMPH_OVERRIDE_EN;
1338
		intel_de_write(dev_priv, MG_TX2_DRVCTRL(ln, tc_port), val);
1339 1340 1341 1342 1343 1344 1345 1346 1347 1348

		/* FIXME: Program CRI_LOADGEN_SEL after the spec is updated */
	}

	/*
	 * Program MG_CLKHUB<LN, port being used> with value from frequency table
	 * In case of Legacy mode on MG PHY, both TX1 and TX2 enabled so use the
	 * values from table for which TX1 and TX2 enabled.
	 */
	for (ln = 0; ln < 2; ln++) {
1349
		val = intel_de_read(dev_priv, MG_CLKHUB(ln, tc_port));
1350
		if (crtc_state->port_clock < 300000)
1351 1352 1353
			val |= CFG_LOW_RATE_LKREN_EN;
		else
			val &= ~CFG_LOW_RATE_LKREN_EN;
1354
		intel_de_write(dev_priv, MG_CLKHUB(ln, tc_port), val);
1355 1356 1357 1358
	}

	/* Program the MG_TX_DCC<LN, port being used> based on the link frequency */
	for (ln = 0; ln < 2; ln++) {
1359
		val = intel_de_read(dev_priv, MG_TX1_DCC(ln, tc_port));
1360
		val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
1361
		if (crtc_state->port_clock <= 500000) {
1362 1363 1364 1365 1366
			val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
		} else {
			val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
				CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
		}
1367
		intel_de_write(dev_priv, MG_TX1_DCC(ln, tc_port), val);
1368

1369
		val = intel_de_read(dev_priv, MG_TX2_DCC(ln, tc_port));
1370
		val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
1371
		if (crtc_state->port_clock <= 500000) {
1372 1373 1374 1375 1376
			val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
		} else {
			val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
				CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
		}
1377
		intel_de_write(dev_priv, MG_TX2_DCC(ln, tc_port), val);
1378 1379 1380 1381
	}

	/* Program MG_TX_PISO_READLOAD with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
1382 1383
		val = intel_de_read(dev_priv,
				    MG_TX1_PISO_READLOAD(ln, tc_port));
1384
		val |= CRI_CALCINIT;
1385 1386
		intel_de_write(dev_priv, MG_TX1_PISO_READLOAD(ln, tc_port),
			       val);
1387

1388 1389
		val = intel_de_read(dev_priv,
				    MG_TX2_PISO_READLOAD(ln, tc_port));
1390
		val |= CRI_CALCINIT;
1391 1392
		intel_de_write(dev_priv, MG_TX2_PISO_READLOAD(ln, tc_port),
			       val);
1393 1394 1395 1396
	}
}

static void icl_ddi_vswing_sequence(struct intel_encoder *encoder,
1397 1398
				    const struct intel_crtc_state *crtc_state,
				    int level)
1399
{
1400
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1401
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1402

1403
	if (intel_phy_is_combo(dev_priv, phy))
1404
		icl_combo_phy_ddi_vswing_sequence(encoder, crtc_state, level);
1405
	else
1406
		icl_mg_phy_ddi_vswing_sequence(encoder, crtc_state, level);
1407 1408
}

1409
static void
1410 1411 1412
tgl_dkl_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state,
				int level)
1413 1414 1415 1416
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
	const struct tgl_dkl_phy_ddi_buf_trans *ddi_translations;
1417 1418
	u32 val, dpcnt_mask, dpcnt_val;
	int n_entries, ln;
1419

1420 1421 1422
	if (enc_to_dig_port(encoder)->tc_mode == TC_PORT_TBT_ALT)
		return;

1423
	ddi_translations = tgl_get_dkl_buf_trans(encoder, crtc_state, &n_entries);
1424

1425 1426 1427
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
		return;
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1428 1429 1430 1431 1432 1433 1434 1435 1436 1437
		level = n_entries - 1;

	dpcnt_mask = (DKL_TX_PRESHOOT_COEFF_MASK |
		      DKL_TX_DE_EMPAHSIS_COEFF_MASK |
		      DKL_TX_VSWING_CONTROL_MASK);
	dpcnt_val = DKL_TX_VSWING_CONTROL(ddi_translations[level].dkl_vswing_control);
	dpcnt_val |= DKL_TX_DE_EMPHASIS_COEFF(ddi_translations[level].dkl_de_emphasis_control);
	dpcnt_val |= DKL_TX_PRESHOOT_COEFF(ddi_translations[level].dkl_preshoot_control);

	for (ln = 0; ln < 2; ln++) {
1438 1439
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, ln));
1440

1441
		intel_de_write(dev_priv, DKL_TX_PMD_LANE_SUS(tc_port), 0);
1442

1443
		/* All the registers are RMW */
1444
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL0(tc_port));
1445 1446
		val &= ~dpcnt_mask;
		val |= dpcnt_val;
1447
		intel_de_write(dev_priv, DKL_TX_DPCNTL0(tc_port), val);
1448

1449
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL1(tc_port));
1450 1451
		val &= ~dpcnt_mask;
		val |= dpcnt_val;
1452
		intel_de_write(dev_priv, DKL_TX_DPCNTL1(tc_port), val);
1453

1454
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL2(tc_port));
1455
		val &= ~DKL_TX_DP20BITMODE;
1456
		intel_de_write(dev_priv, DKL_TX_DPCNTL2(tc_port), val);
1457 1458 1459 1460
	}
}

static void tgl_ddi_vswing_sequence(struct intel_encoder *encoder,
1461 1462
				    const struct intel_crtc_state *crtc_state,
				    int level)
1463 1464 1465 1466 1467
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);

	if (intel_phy_is_combo(dev_priv, phy))
1468
		icl_combo_phy_ddi_vswing_sequence(encoder, crtc_state, level);
1469
	else
1470
		tgl_dkl_phy_ddi_vswing_sequence(encoder, crtc_state, level);
1471 1472
}

1473 1474
static int translate_signal_level(struct intel_dp *intel_dp,
				  u8 signal_levels)
1475
{
1476
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1477
	int i;
1478

1479 1480 1481
	for (i = 0; i < ARRAY_SIZE(index_to_dp_signal_levels); i++) {
		if (index_to_dp_signal_levels[i] == signal_levels)
			return i;
1482 1483
	}

1484 1485 1486
	drm_WARN(&i915->drm, 1,
		 "Unsupported voltage swing/pre-emphasis level: 0x%x\n",
		 signal_levels);
1487 1488

	return 0;
1489 1490
}

1491
static int intel_ddi_dp_level(struct intel_dp *intel_dp)
1492
{
1493
	u8 train_set = intel_dp->train_set[0];
1494 1495
	u8 signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					DP_TRAIN_PRE_EMPHASIS_MASK);
1496

1497
	return translate_signal_level(intel_dp, signal_levels);
1498 1499
}

1500
static void
1501 1502
tgl_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
1503
{
1504
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
1505
	int level = intel_ddi_dp_level(intel_dp);
1506

1507
	tgl_ddi_vswing_sequence(encoder, crtc_state, level);
1508
}
1509

1510
static void
1511 1512
icl_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
1513 1514 1515 1516
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	int level = intel_ddi_dp_level(intel_dp);

1517
	icl_ddi_vswing_sequence(encoder, crtc_state, level);
1518 1519
}

1520
static void
1521 1522
cnl_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
1523
{
1524
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
1525
	int level = intel_ddi_dp_level(intel_dp);
1526

1527
	cnl_ddi_vswing_sequence(encoder, crtc_state, level);
1528 1529 1530
}

static void
1531 1532
bxt_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
1533 1534 1535 1536
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	int level = intel_ddi_dp_level(intel_dp);

1537
	bxt_ddi_vswing_sequence(encoder, crtc_state, level);
1538 1539 1540
}

static void
1541 1542
hsw_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int level = intel_ddi_dp_level(intel_dp);
	enum port port = encoder->port;
	u32 signal_levels;

	signal_levels = DDI_BUF_TRANS_SELECT(level);

	drm_dbg_kms(&dev_priv->drm, "Using signal levels %08x\n",
		    signal_levels);

	intel_dp->DP &= ~DDI_BUF_EMP_MASK;
	intel_dp->DP |= signal_levels;

1558
	if (IS_GEN9_BC(dev_priv))
1559
		skl_ddi_set_iboost(encoder, crtc_state, level);
1560

1561 1562
	intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
	intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
1563 1564
}

1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590
static void _cnl_ddi_enable_clock(struct drm_i915_private *i915, i915_reg_t reg,
				  u32 clk_sel_mask, u32 clk_sel, u32 clk_off)
{
	mutex_lock(&i915->dpll.lock);

	intel_de_rmw(i915, reg, clk_sel_mask, clk_sel);

	/*
	 * "This step and the step before must be
	 *  done with separate register writes."
	 */
	intel_de_rmw(i915, reg, clk_off, 0);

	mutex_unlock(&i915->dpll.lock);
}

static void _cnl_ddi_disable_clock(struct drm_i915_private *i915, i915_reg_t reg,
				   u32 clk_off)
{
	mutex_lock(&i915->dpll.lock);

	intel_de_rmw(i915, reg, 0, clk_off);

	mutex_unlock(&i915->dpll.lock);
}

1591 1592 1593 1594 1595 1596
static bool _cnl_ddi_is_clock_enabled(struct drm_i915_private *i915, i915_reg_t reg,
				      u32 clk_off)
{
	return !(intel_de_read(i915, reg) & clk_off);
}

1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607
static struct intel_shared_dpll *
_cnl_ddi_get_pll(struct drm_i915_private *i915, i915_reg_t reg,
		 u32 clk_sel_mask, u32 clk_sel_shift)
{
	enum intel_dpll_id id;

	id = (intel_de_read(i915, reg) & clk_sel_mask) >> clk_sel_shift;

	return intel_get_shared_dpll_by_id(i915, id);
}

1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632
static void adls_ddi_enable_clock(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

	_cnl_ddi_enable_clock(i915, ADLS_DPCLKA_CFGCR(phy),
			      ADLS_DPCLKA_CFGCR_DDI_CLK_SEL_MASK(phy),
			      pll->info->id << ADLS_DPCLKA_CFGCR_DDI_SHIFT(phy),
			      ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

static void adls_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	_cnl_ddi_disable_clock(i915, ADLS_DPCLKA_CFGCR(phy),
			       ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1633 1634 1635 1636 1637 1638 1639 1640 1641
static bool adls_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_is_clock_enabled(i915, ADLS_DPCLKA_CFGCR(phy),
					 ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1642 1643 1644 1645 1646 1647 1648 1649 1650 1651
static struct intel_shared_dpll *adls_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_get_pll(i915, ADLS_DPCLKA_CFGCR(phy),
				ADLS_DPCLKA_CFGCR_DDI_CLK_SEL_MASK(phy),
				ADLS_DPCLKA_CFGCR_DDI_SHIFT(phy));
}

1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676
static void rkl_ddi_enable_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

	_cnl_ddi_enable_clock(i915, ICL_DPCLKA_CFGCR0,
			      RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
			      RKL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy),
			      RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

static void rkl_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	_cnl_ddi_disable_clock(i915, ICL_DPCLKA_CFGCR0,
			       RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1677 1678 1679 1680 1681 1682 1683 1684 1685
static bool rkl_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_is_clock_enabled(i915, ICL_DPCLKA_CFGCR0,
					 RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1686 1687 1688 1689 1690 1691 1692 1693 1694 1695
static struct intel_shared_dpll *rkl_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_get_pll(i915, ICL_DPCLKA_CFGCR0,
				RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
				RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy));
}

1696 1697
static void dg1_ddi_enable_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
1698
{
1699
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1700
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
1701
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1702

1703
	if (drm_WARN_ON(&i915->drm, !pll))
1704 1705
		return;

1706 1707 1708 1709
	/*
	 * If we fail this, something went very wrong: first 2 PLLs should be
	 * used by first 2 phys and last 2 PLLs by last phys
	 */
1710
	if (drm_WARN_ON(&i915->drm,
1711 1712 1713 1714
			(pll->info->id < DPLL_ID_DG1_DPLL2 && phy >= PHY_C) ||
			(pll->info->id >= DPLL_ID_DG1_DPLL2 && phy < PHY_C)))
		return;

1715
	_cnl_ddi_enable_clock(i915, DG1_DPCLKA_CFGCR0(phy),
1716 1717 1718
			      DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
			      DG1_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy),
			      DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
1719 1720
}

1721 1722
static void dg1_ddi_disable_clock(struct intel_encoder *encoder)
{
1723 1724
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1725

1726
	_cnl_ddi_disable_clock(i915, DG1_DPCLKA_CFGCR0(phy),
1727
			       DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
1728 1729
}

1730 1731 1732 1733 1734 1735 1736 1737 1738
static bool dg1_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_is_clock_enabled(i915, DG1_DPCLKA_CFGCR0(phy),
					 DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1739 1740 1741 1742 1743 1744 1745 1746 1747 1748
static struct intel_shared_dpll *dg1_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_get_pll(i915, DG1_DPCLKA_CFGCR0(phy),
				DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
				DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy));
}

1749 1750
static void icl_ddi_combo_enable_clock(struct intel_encoder *encoder,
				       const struct intel_crtc_state *crtc_state)
1751
{
1752
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1753
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
1754
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1755

1756
	if (drm_WARN_ON(&i915->drm, !pll))
1757 1758
		return;

1759
	_cnl_ddi_enable_clock(i915, ICL_DPCLKA_CFGCR0,
1760 1761 1762
			      ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
			      ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy),
			      ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
1763 1764
}

1765
static void icl_ddi_combo_disable_clock(struct intel_encoder *encoder)
1766
{
1767 1768
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1769

1770
	_cnl_ddi_disable_clock(i915, ICL_DPCLKA_CFGCR0,
1771
			       ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
1772 1773
}

1774 1775 1776 1777 1778 1779 1780 1781 1782
static bool icl_ddi_combo_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_is_clock_enabled(i915, ICL_DPCLKA_CFGCR0,
					 ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1783 1784 1785 1786 1787 1788 1789 1790 1791 1792
struct intel_shared_dpll *icl_ddi_combo_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_get_pll(i915, ICL_DPCLKA_CFGCR0,
				ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
				ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy));
}

1793 1794
static void jsl_ddi_tc_enable_clock(struct intel_encoder *encoder,
				    const struct intel_crtc_state *crtc_state)
1795
{
1796 1797
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
1798
	enum port port = encoder->port;
1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

	/*
	 * "For DDIC and DDID, program DDI_CLK_SEL to map the MG clock to the port.
	 *  MG does not exist, but the programming is required to ungate DDIC and DDID."
	 */
	intel_de_write(i915, DDI_CLK_SEL(port), DDI_CLK_SEL_MG);

	icl_ddi_combo_enable_clock(encoder, crtc_state);
}

static void jsl_ddi_tc_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	icl_ddi_combo_disable_clock(encoder);

	intel_de_write(i915, DDI_CLK_SEL(port), DDI_CLK_SEL_NONE);
}

1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835
static bool jsl_ddi_tc_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	u32 tmp;

	tmp = intel_de_read(i915, DDI_CLK_SEL(port));

	if ((tmp & DDI_CLK_SEL_MASK) == DDI_CLK_SEL_NONE)
		return false;

	return icl_ddi_combo_is_clock_enabled(encoder);
}

1836 1837 1838 1839
static void icl_ddi_tc_enable_clock(struct intel_encoder *encoder,
				    const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1840
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
1841 1842
	enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
	enum port port = encoder->port;
1843

1844
	if (drm_WARN_ON(&i915->drm, !pll))
1845 1846
		return;

1847 1848
	intel_de_write(i915, DDI_CLK_SEL(port),
		       icl_pll_to_ddi_clk_sel(encoder, crtc_state));
1849

1850
	mutex_lock(&i915->dpll.lock);
1851

1852 1853 1854 1855
	intel_de_rmw(i915, ICL_DPCLKA_CFGCR0,
		     ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port), 0);

	mutex_unlock(&i915->dpll.lock);
1856 1857
}

1858
static void icl_ddi_tc_disable_clock(struct intel_encoder *encoder)
1859
{
1860 1861
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
1862
	enum port port = encoder->port;
1863

1864 1865 1866 1867 1868 1869 1870 1871
	mutex_lock(&i915->dpll.lock);

	intel_de_rmw(i915, ICL_DPCLKA_CFGCR0,
		     0, ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port));

	mutex_unlock(&i915->dpll.lock);

	intel_de_write(i915, DDI_CLK_SEL(port), DDI_CLK_SEL_NONE);
1872 1873
}

1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890
static bool icl_ddi_tc_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
	enum port port = encoder->port;
	u32 tmp;

	tmp = intel_de_read(i915, DDI_CLK_SEL(port));

	if ((tmp & DDI_CLK_SEL_MASK) == DDI_CLK_SEL_NONE)
		return false;

	tmp = intel_de_read(i915, ICL_DPCLKA_CFGCR0);

	return !(tmp & ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port));
}

1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920
static struct intel_shared_dpll *icl_ddi_tc_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
	enum port port = encoder->port;
	enum intel_dpll_id id;
	u32 tmp;

	tmp = intel_de_read(i915, DDI_CLK_SEL(port));

	switch (tmp & DDI_CLK_SEL_MASK) {
	case DDI_CLK_SEL_TBT_162:
	case DDI_CLK_SEL_TBT_270:
	case DDI_CLK_SEL_TBT_540:
	case DDI_CLK_SEL_TBT_810:
		id = DPLL_ID_ICL_TBTPLL;
		break;
	case DDI_CLK_SEL_MG:
		id = icl_tc_port_to_pll_id(tc_port);
		break;
	default:
		MISSING_CASE(tmp);
		fallthrough;
	case DDI_CLK_SEL_NONE:
		return NULL;
	}

	return intel_get_shared_dpll_by_id(i915, id);
}

1921 1922 1923 1924 1925 1926 1927 1928 1929 1930
static void cnl_ddi_enable_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum port port = encoder->port;

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

1931 1932 1933 1934
	_cnl_ddi_enable_clock(i915, DPCLKA_CFGCR0,
			      DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port),
			      DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, port),
			      DPCLKA_CFGCR0_DDI_CLK_OFF(port));
1935 1936 1937 1938 1939 1940 1941
}

static void cnl_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

1942 1943
	_cnl_ddi_disable_clock(i915, DPCLKA_CFGCR0,
			       DPCLKA_CFGCR0_DDI_CLK_OFF(port));
1944 1945
}

1946 1947 1948 1949 1950 1951 1952 1953 1954
static bool cnl_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	return _cnl_ddi_is_clock_enabled(i915, DPCLKA_CFGCR0,
					 DPCLKA_CFGCR0_DDI_CLK_OFF(port));
}

1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987
static struct intel_shared_dpll *cnl_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	return _cnl_ddi_get_pll(i915, DPCLKA_CFGCR0,
				DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port),
				DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port));
}

static struct intel_shared_dpll *bxt_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum intel_dpll_id id;

	switch (encoder->port) {
	case PORT_A:
		id = DPLL_ID_SKL_DPLL0;
		break;
	case PORT_B:
		id = DPLL_ID_SKL_DPLL1;
		break;
	case PORT_C:
		id = DPLL_ID_SKL_DPLL2;
		break;
	default:
		MISSING_CASE(encoder->port);
		return NULL;
	}

	return intel_get_shared_dpll_by_id(i915, id);
}

1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999
static void skl_ddi_enable_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum port port = encoder->port;

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

	mutex_lock(&i915->dpll.lock);

2000 2001 2002 2003 2004
	intel_de_rmw(i915, DPLL_CTRL2,
		     DPLL_CTRL2_DDI_CLK_OFF(port) |
		     DPLL_CTRL2_DDI_CLK_SEL_MASK(port),
		     DPLL_CTRL2_DDI_CLK_SEL(pll->info->id, port) |
		     DPLL_CTRL2_DDI_SEL_OVERRIDE(port));
2005 2006 2007 2008 2009 2010 2011 2012 2013

	mutex_unlock(&i915->dpll.lock);
}

static void skl_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

2014 2015
	mutex_lock(&i915->dpll.lock);

2016 2017
	intel_de_rmw(i915, DPLL_CTRL2,
		     0, DPLL_CTRL2_DDI_CLK_OFF(port));
2018 2019

	mutex_unlock(&i915->dpll.lock);
2020 2021
}

2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033
static bool skl_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	/*
	 * FIXME Not sure if the override affects both
	 * the PLL selection and the CLK_OFF bit.
	 */
	return !(intel_de_read(i915, DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_OFF(port));
}

2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055
static struct intel_shared_dpll *skl_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	enum intel_dpll_id id;
	u32 tmp;

	tmp = intel_de_read(i915, DPLL_CTRL2);

	/*
	 * FIXME Not sure if the override affects both
	 * the PLL selection and the CLK_OFF bit.
	 */
	if ((tmp & DPLL_CTRL2_DDI_SEL_OVERRIDE(port)) == 0)
		return NULL;

	id = (tmp & DPLL_CTRL2_DDI_CLK_SEL_MASK(port)) >>
		DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port);

	return intel_get_shared_dpll_by_id(i915, id);
}

2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076
void hsw_ddi_enable_clock(struct intel_encoder *encoder,
			  const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum port port = encoder->port;

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

	intel_de_write(i915, PORT_CLK_SEL(port), hsw_pll_to_ddi_pll_sel(pll));
}

void hsw_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	intel_de_write(i915, PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
}

2077 2078 2079 2080 2081 2082 2083 2084
bool hsw_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	return intel_de_read(i915, PORT_CLK_SEL(port)) != PORT_CLK_SEL_NONE;
}

2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122
static struct intel_shared_dpll *hsw_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	enum intel_dpll_id id;
	u32 tmp;

	tmp = intel_de_read(i915, PORT_CLK_SEL(port));

	switch (tmp & PORT_CLK_SEL_MASK) {
	case PORT_CLK_SEL_WRPLL1:
		id = DPLL_ID_WRPLL1;
		break;
	case PORT_CLK_SEL_WRPLL2:
		id = DPLL_ID_WRPLL2;
		break;
	case PORT_CLK_SEL_SPLL:
		id = DPLL_ID_SPLL;
		break;
	case PORT_CLK_SEL_LCPLL_810:
		id = DPLL_ID_LCPLL_810;
		break;
	case PORT_CLK_SEL_LCPLL_1350:
		id = DPLL_ID_LCPLL_1350;
		break;
	case PORT_CLK_SEL_LCPLL_2700:
		id = DPLL_ID_LCPLL_2700;
		break;
	default:
		MISSING_CASE(tmp);
		fallthrough;
	case PORT_CLK_SEL_NONE:
		return NULL;
	}

	return intel_get_shared_dpll_by_id(i915, id);
}

2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135
void intel_ddi_enable_clock(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state)
{
	if (encoder->enable_clock)
		encoder->enable_clock(encoder, crtc_state);
}

static void intel_ddi_disable_clock(struct intel_encoder *encoder)
{
	if (encoder->disable_clock)
		encoder->disable_clock(encoder);
}

2136
void intel_ddi_sanitize_encoder_pll_mapping(struct intel_encoder *encoder)
2137
{
2138
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157
	u32 port_mask;
	bool ddi_clk_needed;

	/*
	 * In case of DP MST, we sanitize the primary encoder only, not the
	 * virtual ones.
	 */
	if (encoder->type == INTEL_OUTPUT_DP_MST)
		return;

	if (!encoder->base.crtc && intel_encoder_is_dp(encoder)) {
		u8 pipe_mask;
		bool is_mst;

		intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);
		/*
		 * In the unlikely case that BIOS enables DP in MST mode, just
		 * warn since our MST HW readout is incomplete.
		 */
2158
		if (drm_WARN_ON(&i915->drm, is_mst))
2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172
			return;
	}

	port_mask = BIT(encoder->port);
	ddi_clk_needed = encoder->base.crtc;

	if (encoder->type == INTEL_OUTPUT_DSI) {
		struct intel_encoder *other_encoder;

		port_mask = intel_dsi_encoder_ports(encoder);
		/*
		 * Sanity check that we haven't incorrectly registered another
		 * encoder using any of the ports of this DSI encoder.
		 */
2173
		for_each_intel_encoder(&i915->drm, other_encoder) {
2174 2175 2176
			if (other_encoder == encoder)
				continue;

2177
			if (drm_WARN_ON(&i915->drm,
2178 2179 2180 2181 2182 2183 2184 2185 2186 2187
					port_mask & BIT(other_encoder->port)))
				return;
		}
		/*
		 * For DSI we keep the ddi clocks gated
		 * except during enable/disable sequence.
		 */
		ddi_clk_needed = false;
	}

2188 2189 2190 2191 2192 2193 2194 2195 2196
	if (ddi_clk_needed || !encoder->disable_clock ||
	    !encoder->is_clock_enabled(encoder))
		return;

	drm_notice(&i915->drm,
		   "[ENCODER:%d:%s] is disabled/in DSI mode with an ungated DDI clock, gate it\n",
		   encoder->base.base.id, encoder->base.name);

	encoder->disable_clock(encoder);
2197 2198
}

2199
static void
2200
icl_program_mg_dp_mode(struct intel_digital_port *dig_port,
2201
		       const struct intel_crtc_state *crtc_state)
2202
{
2203 2204
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum tc_port tc_port = intel_port_to_tc(dev_priv, dig_port->base.port);
2205
	enum phy phy = intel_port_to_phy(dev_priv, dig_port->base.port);
2206 2207
	u32 ln0, ln1, pin_assignment;
	u8 width;
2208

2209 2210
	if (!intel_phy_is_tc(dev_priv, phy) ||
	    dig_port->tc_mode == TC_PORT_TBT_ALT)
2211 2212
		return;

2213
	if (INTEL_GEN(dev_priv) >= 12) {
2214 2215 2216 2217 2218 2219
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x0));
		ln0 = intel_de_read(dev_priv, DKL_DP_MODE(tc_port));
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x1));
		ln1 = intel_de_read(dev_priv, DKL_DP_MODE(tc_port));
2220
	} else {
2221 2222
		ln0 = intel_de_read(dev_priv, MG_DP_MODE(0, tc_port));
		ln1 = intel_de_read(dev_priv, MG_DP_MODE(1, tc_port));
2223
	}
2224

2225
	ln0 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE);
2226
	ln1 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE);
2227

2228
	/* DPPATC */
2229
	pin_assignment = intel_tc_port_get_pin_assignment_mask(dig_port);
2230
	width = crtc_state->lane_count;
2231

2232 2233
	switch (pin_assignment) {
	case 0x0:
2234
		drm_WARN_ON(&dev_priv->drm,
2235
			    dig_port->tc_mode != TC_PORT_LEGACY);
2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257
		if (width == 1) {
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x1:
		if (width == 4) {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x2:
		if (width == 2) {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x3:
	case 0x5:
		if (width == 1) {
2258 2259
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
2260 2261 2262
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
2263 2264
		}
		break;
2265 2266 2267 2268 2269 2270 2271 2272 2273
	case 0x4:
	case 0x6:
		if (width == 1) {
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
2274 2275
		break;
	default:
2276
		MISSING_CASE(pin_assignment);
2277 2278
	}

2279
	if (INTEL_GEN(dev_priv) >= 12) {
2280 2281 2282 2283 2284 2285
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x0));
		intel_de_write(dev_priv, DKL_DP_MODE(tc_port), ln0);
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x1));
		intel_de_write(dev_priv, DKL_DP_MODE(tc_port), ln1);
2286
	} else {
2287 2288
		intel_de_write(dev_priv, MG_DP_MODE(0, tc_port), ln0);
		intel_de_write(dev_priv, MG_DP_MODE(1, tc_port), ln1);
2289
	}
2290 2291
}

2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322
static enum transcoder
tgl_dp_tp_transcoder(const struct intel_crtc_state *crtc_state)
{
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST))
		return crtc_state->mst_master_transcoder;
	else
		return crtc_state->cpu_transcoder;
}

i915_reg_t dp_tp_ctl_reg(struct intel_encoder *encoder,
			 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (INTEL_GEN(dev_priv) >= 12)
		return TGL_DP_TP_CTL(tgl_dp_tp_transcoder(crtc_state));
	else
		return DP_TP_CTL(encoder->port);
}

i915_reg_t dp_tp_status_reg(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (INTEL_GEN(dev_priv) >= 12)
		return TGL_DP_TP_STATUS(tgl_dp_tp_transcoder(crtc_state));
	else
		return DP_TP_STATUS(encoder->port);
}

2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338
static void intel_dp_sink_set_msa_timing_par_ignore_state(struct intel_dp *intel_dp,
							  const struct intel_crtc_state *crtc_state,
							  bool enable)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

	if (!crtc_state->vrr.enable)
		return;

	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_DOWNSPREAD_CTRL,
			       enable ? DP_MSA_TIMING_PAR_IGNORE_EN : 0) <= 0)
		drm_dbg_kms(&i915->drm,
			    "Failed to set MSA_TIMING_PAR_IGNORE %s in the sink\n",
			    enable ? "enable" : "disable");
}

2339 2340 2341
static void intel_dp_sink_set_fec_ready(struct intel_dp *intel_dp,
					const struct intel_crtc_state *crtc_state)
{
2342 2343
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

2344 2345 2346 2347
	if (!crtc_state->fec_enable)
		return;

	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_FEC_CONFIGURATION, DP_FEC_READY) <= 0)
2348 2349
		drm_dbg_kms(&i915->drm,
			    "Failed to set FEC_READY in the sink\n");
2350 2351
}

2352 2353 2354 2355
static void intel_ddi_enable_fec(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2356
	struct intel_dp *intel_dp;
2357 2358 2359 2360 2361
	u32 val;

	if (!crtc_state->fec_enable)
		return;

2362
	intel_dp = enc_to_intel_dp(encoder);
2363
	val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
2364
	val |= DP_TP_CTL_FEC_ENABLE;
2365
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
2366 2367
}

A
Anusha Srivatsa 已提交
2368 2369 2370 2371
static void intel_ddi_disable_fec_state(struct intel_encoder *encoder,
					const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2372
	struct intel_dp *intel_dp;
A
Anusha Srivatsa 已提交
2373 2374 2375 2376 2377
	u32 val;

	if (!crtc_state->fec_enable)
		return;

2378
	intel_dp = enc_to_intel_dp(encoder);
2379
	val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
A
Anusha Srivatsa 已提交
2380
	val &= ~DP_TP_CTL_FEC_ENABLE;
2381 2382
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
	intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
A
Anusha Srivatsa 已提交
2383 2384
}

2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401
static void intel_ddi_power_up_lanes(struct intel_encoder *encoder,
				     const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	if (intel_phy_is_combo(i915, phy)) {
		bool lane_reversal =
			dig_port->saved_port_bits & DDI_BUF_PORT_REVERSAL;

		intel_combo_phy_power_up_lanes(i915, phy, false,
					       crtc_state->lane_count,
					       lane_reversal);
	}
}

2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440
static void intel_ddi_mso_get_config(struct intel_encoder *encoder,
				     struct intel_crtc_state *pipe_config)
{
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
	struct drm_i915_private *i915 = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
	u32 dss1;

	if (!HAS_MSO(i915))
		return;

	dss1 = intel_de_read(i915, ICL_PIPE_DSS_CTL1(pipe));

	pipe_config->splitter.enable = dss1 & SPLITTER_ENABLE;
	if (!pipe_config->splitter.enable)
		return;

	/* Splitter enable is supported for pipe A only. */
	if (drm_WARN_ON(&i915->drm, pipe != PIPE_A)) {
		pipe_config->splitter.enable = false;
		return;
	}

	switch (dss1 & SPLITTER_CONFIGURATION_MASK) {
	default:
		drm_WARN(&i915->drm, true,
			 "Invalid splitter configuration, dss1=0x%08x\n", dss1);
		fallthrough;
	case SPLITTER_CONFIGURATION_2_SEGMENT:
		pipe_config->splitter.link_count = 2;
		break;
	case SPLITTER_CONFIGURATION_4_SEGMENT:
		pipe_config->splitter.link_count = 4;
		break;
	}

	pipe_config->splitter.pixel_overlap = REG_FIELD_GET(OVERLAP_PIXELS_MASK, dss1);
}

2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468
static void intel_ddi_mso_configure(const struct intel_crtc_state *crtc_state)
{
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
	struct drm_i915_private *i915 = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
	u32 dss1 = 0;

	if (!HAS_MSO(i915))
		return;

	if (crtc_state->splitter.enable) {
		/* Splitter enable is supported for pipe A only. */
		if (drm_WARN_ON(&i915->drm, pipe != PIPE_A))
			return;

		dss1 |= SPLITTER_ENABLE;
		dss1 |= OVERLAP_PIXELS(crtc_state->splitter.pixel_overlap);
		if (crtc_state->splitter.link_count == 2)
			dss1 |= SPLITTER_CONFIGURATION_2_SEGMENT;
		else
			dss1 |= SPLITTER_CONFIGURATION_4_SEGMENT;
	}

	intel_de_rmw(i915, ICL_PIPE_DSS_CTL1(pipe),
		     SPLITTER_ENABLE | SPLITTER_CONFIGURATION_MASK |
		     OVERLAP_PIXELS_MASK, dss1);
}

2469 2470
static void tgl_ddi_pre_enable_dp(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
2471 2472 2473
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
2474
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2475 2476
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2477
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2478 2479 2480
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
	int level = intel_ddi_dp_level(intel_dp);

2481 2482 2483
	intel_dp_set_link_params(intel_dp,
				 crtc_state->port_clock,
				 crtc_state->lane_count);
2484

2485 2486 2487 2488 2489 2490
	/*
	 * 1. Enable Power Wells
	 *
	 * This was handled at the beginning of intel_atomic_commit_tail(),
	 * before we called down into this function.
	 */
2491

2492
	/* 2. Enable Panel Power if PPS is required */
2493
	intel_pps_on(intel_dp);
2494 2495

	/*
2496 2497 2498 2499
	 * 3. For non-TBT Type-C ports, set FIA lane count
	 * (DFLEXDPSP.DPX4TXLATC)
	 *
	 * This was done before tgl_ddi_pre_enable_dp by
2500
	 * hsw_crtc_enable()->intel_encoders_pre_pll_enable().
2501 2502
	 */

2503 2504 2505 2506
	/*
	 * 4. Enable the port PLL.
	 *
	 * The PLL enabling itself was already done before this function by
2507
	 * hsw_crtc_enable()->intel_enable_shared_dpll().  We need only
2508 2509
	 * configure the PLL to port mapping here.
	 */
2510
	intel_ddi_enable_clock(encoder, crtc_state);
2511

2512
	/* 5. If IO power is controlled through PWR_WELL_CTL, Enable IO Power */
2513
	if (!intel_phy_is_tc(dev_priv, phy) ||
2514 2515 2516 2517 2518
	    dig_port->tc_mode != TC_PORT_TBT_ALT) {
		drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
		dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
								   dig_port->ddi_io_power_domain);
	}
2519

2520
	/* 6. Program DP_MODE */
2521
	icl_program_mg_dp_mode(dig_port, crtc_state);
2522 2523

	/*
2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535
	 * 7. The rest of the below are substeps under the bspec's "Enable and
	 * Train Display Port" step.  Note that steps that are specific to
	 * MST will be handled by intel_mst_pre_enable_dp() before/after it
	 * calls into this function.  Also intel_mst_pre_enable_dp() only calls
	 * us when active_mst_links==0, so any steps designated for "single
	 * stream or multi-stream master transcoder" can just be performed
	 * unconditionally here.
	 */

	/*
	 * 7.a Configure Transcoder Clock Select to direct the Port clock to the
	 * Transcoder.
2536
	 */
2537
	intel_ddi_enable_pipe_clock(encoder, crtc_state);
2538

2539 2540 2541 2542
	/*
	 * 7.b Configure TRANS_DDI_FUNC_CTL DDI Select, DDI Mode Select & MST
	 * Transport Select
	 */
2543
	intel_ddi_config_transcoder_func(encoder, crtc_state);
2544

2545 2546 2547 2548 2549 2550 2551 2552 2553
	/*
	 * 7.c Configure & enable DP_TP_CTL with link training pattern 1
	 * selected
	 *
	 * This will be handled by the intel_dp_start_link_train() farther
	 * down this function.
	 */

	/* 7.e Configure voltage swing and related IO settings */
2554
	tgl_ddi_vswing_sequence(encoder, crtc_state, level);
2555

2556 2557 2558 2559
	/*
	 * 7.f Combo PHY: Configure PORT_CL_DW10 Static Power Down to power up
	 * the used lanes of the DDI.
	 */
2560
	intel_ddi_power_up_lanes(encoder, crtc_state);
2561

2562 2563 2564 2565 2566
	/*
	 * 7.g Program CoG/MSO configuration bits in DSS_CTL1 if selected.
	 */
	intel_ddi_mso_configure(crtc_state);

2567 2568 2569 2570 2571 2572 2573 2574
	/*
	 * 7.g Configure and enable DDI_BUF_CTL
	 * 7.h Wait for DDI_BUF_CTL DDI Idle Status = 0b (Not Idle), timeout
	 *     after 500 us.
	 *
	 * We only configure what the register value will be here.  Actual
	 * enabling happens during link training farther down.
	 */
2575
	intel_ddi_init_dp_buf_reg(encoder, crtc_state);
2576 2577

	if (!is_mst)
2578
		intel_dp_set_power(intel_dp, DP_SET_POWER_D0);
2579

2580
	intel_dp_configure_protocol_converter(intel_dp, crtc_state);
2581 2582 2583 2584 2585 2586 2587
	intel_dp_sink_set_decompression_state(intel_dp, crtc_state, true);
	/*
	 * DDI FEC: "anticipates enabling FEC encoding sets the FEC_READY bit
	 * in the FEC_CONFIGURATION register to 1 before initiating link
	 * training
	 */
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
2588

2589
	intel_dp_check_frl_training(intel_dp);
2590
	intel_dp_pcon_dsc_configure(intel_dp, crtc_state);
2591

2592 2593 2594 2595 2596 2597 2598
	/*
	 * 7.i Follow DisplayPort specification training sequence (see notes for
	 *     failure handling)
	 * 7.j If DisplayPort multi-stream - Set DP_TP_CTL link training to Idle
	 *     Pattern, wait for 5 idle patterns (DP_TP_STATUS Min_Idles_Sent)
	 *     (timeout after 800 us)
	 */
2599
	intel_dp_start_link_train(intel_dp, crtc_state);
2600

2601
	/* 7.k Set DP_TP_CTL link training to Normal */
2602
	if (!is_trans_port_sync_mode(crtc_state))
2603
		intel_dp_stop_link_train(intel_dp, crtc_state);
2604

2605
	/* 7.l Configure and enable FEC if needed */
2606
	intel_ddi_enable_fec(encoder, crtc_state);
2607 2608
	if (!crtc_state->bigjoiner)
		intel_dsc_enable(encoder, crtc_state);
2609 2610
}

2611 2612
static void hsw_ddi_pre_enable_dp(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
2613 2614
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
2615
{
2616
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2617
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2618
	enum port port = encoder->port;
2619
	enum phy phy = intel_port_to_phy(dev_priv, port);
2620
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2621
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
2622
	int level = intel_ddi_dp_level(intel_dp);
2623

2624
	if (INTEL_GEN(dev_priv) < 11)
2625 2626
		drm_WARN_ON(&dev_priv->drm,
			    is_mst && (port == PORT_A || port == PORT_E));
2627
	else
2628
		drm_WARN_ON(&dev_priv->drm, is_mst && port == PORT_A);
2629

2630 2631 2632
	intel_dp_set_link_params(intel_dp,
				 crtc_state->port_clock,
				 crtc_state->lane_count);
2633

2634
	intel_pps_on(intel_dp);
2635

2636
	intel_ddi_enable_clock(encoder, crtc_state);
2637

2638
	if (!intel_phy_is_tc(dev_priv, phy) ||
2639 2640 2641 2642 2643
	    dig_port->tc_mode != TC_PORT_TBT_ALT) {
		drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
		dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
								   dig_port->ddi_io_power_domain);
	}
2644

2645
	icl_program_mg_dp_mode(dig_port, crtc_state);
P
Paulo Zanoni 已提交
2646

2647
	if (INTEL_GEN(dev_priv) >= 11)
2648
		icl_ddi_vswing_sequence(encoder, crtc_state, level);
2649
	else if (IS_CANNONLAKE(dev_priv))
2650
		cnl_ddi_vswing_sequence(encoder, crtc_state, level);
2651
	else if (IS_GEN9_LP(dev_priv))
2652
		bxt_ddi_vswing_sequence(encoder, crtc_state, level);
2653
	else
2654
		intel_prepare_dp_ddi_buffers(encoder, crtc_state);
2655

2656
	intel_ddi_power_up_lanes(encoder, crtc_state);
2657

2658
	intel_ddi_init_dp_buf_reg(encoder, crtc_state);
2659
	if (!is_mst)
2660
		intel_dp_set_power(intel_dp, DP_SET_POWER_D0);
2661
	intel_dp_configure_protocol_converter(intel_dp, crtc_state);
2662 2663
	intel_dp_sink_set_decompression_state(intel_dp, crtc_state,
					      true);
2664
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
2665
	intel_dp_start_link_train(intel_dp, crtc_state);
2666 2667
	if ((port != PORT_A || INTEL_GEN(dev_priv) >= 9) &&
	    !is_trans_port_sync_mode(crtc_state))
2668
		intel_dp_stop_link_train(intel_dp, crtc_state);
2669

2670 2671
	intel_ddi_enable_fec(encoder, crtc_state);

2672
	if (!is_mst)
2673
		intel_ddi_enable_pipe_clock(encoder, crtc_state);
2674

2675 2676
	if (!crtc_state->bigjoiner)
		intel_dsc_enable(encoder, crtc_state);
2677
}
2678

2679 2680
static void intel_ddi_pre_enable_dp(struct intel_atomic_state *state,
				    struct intel_encoder *encoder,
2681 2682 2683 2684 2685 2686
				    const struct intel_crtc_state *crtc_state,
				    const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (INTEL_GEN(dev_priv) >= 12)
2687
		tgl_ddi_pre_enable_dp(state, encoder, crtc_state, conn_state);
2688
	else
2689
		hsw_ddi_pre_enable_dp(state, encoder, crtc_state, conn_state);
2690

2691 2692 2693
	/* MST will call a setting of MSA after an allocating of Virtual Channel
	 * from MST encoder pre_enable callback.
	 */
2694
	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
2695
		intel_ddi_set_dp_msa(crtc_state, conn_state);
2696

2697 2698
		intel_dp_set_m_n(crtc_state, M1_N1);
	}
2699 2700
}

2701 2702
static void intel_ddi_pre_enable_hdmi(struct intel_atomic_state *state,
				      struct intel_encoder *encoder,
2703
				      const struct intel_crtc_state *crtc_state,
2704
				      const struct drm_connector_state *conn_state)
2705
{
2706 2707
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
	struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
2708
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2709

2710
	intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
2711
	intel_ddi_enable_clock(encoder, crtc_state);
2712

2713 2714 2715
	drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
	dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
							   dig_port->ddi_io_power_domain);
2716

2717
	icl_program_mg_dp_mode(dig_port, crtc_state);
2718

2719
	intel_ddi_enable_pipe_clock(encoder, crtc_state);
2720

2721 2722 2723
	dig_port->set_infoframes(encoder,
				 crtc_state->has_infoframe,
				 crtc_state, conn_state);
2724
}
2725

2726 2727
static void intel_ddi_pre_enable(struct intel_atomic_state *state,
				 struct intel_encoder *encoder,
2728
				 const struct intel_crtc_state *crtc_state,
2729
				 const struct drm_connector_state *conn_state)
2730
{
2731
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
2732 2733
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
2734

2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747
	/*
	 * When called from DP MST code:
	 * - conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - crtc_state will be the state of the first stream to
	 *   be activated on this port, and it may not be the same
	 *   stream that will be deactivated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
	 */

2748
	drm_WARN_ON(&dev_priv->drm, crtc_state->has_pch_encoder);
2749 2750 2751

	intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);

2752
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
2753 2754
		intel_ddi_pre_enable_hdmi(state, encoder, crtc_state,
					  conn_state);
2755
	} else {
2756
		struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2757

2758 2759
		intel_ddi_pre_enable_dp(state, encoder, crtc_state,
					conn_state);
2760

2761 2762 2763
		/* FIXME precompute everything properly */
		/* FIXME how do we turn infoframes off again? */
		if (dig_port->lspcon.active && dig_port->dp.has_hdmi_sink)
2764 2765 2766 2767
			dig_port->set_infoframes(encoder,
						 crtc_state->has_infoframe,
						 crtc_state, conn_state);
	}
2768 2769
}

A
Anusha Srivatsa 已提交
2770 2771
static void intel_disable_ddi_buf(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
2772 2773
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2774
	enum port port = encoder->port;
2775 2776 2777
	bool wait = false;
	u32 val;

2778
	val = intel_de_read(dev_priv, DDI_BUF_CTL(port));
2779 2780
	if (val & DDI_BUF_CTL_ENABLE) {
		val &= ~DDI_BUF_CTL_ENABLE;
2781
		intel_de_write(dev_priv, DDI_BUF_CTL(port), val);
2782 2783 2784
		wait = true;
	}

2785
	if (intel_crtc_has_dp_encoder(crtc_state)) {
2786
		val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
2787 2788
		val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		val |= DP_TP_CTL_LINK_TRAIN_PAT1;
2789
		intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
2790
	}
2791

A
Anusha Srivatsa 已提交
2792 2793 2794
	/* Disable FEC in DP Sink */
	intel_ddi_disable_fec_state(encoder, crtc_state);

2795 2796 2797 2798
	if (wait)
		intel_wait_ddi_buf_idle(dev_priv, port);
}

2799 2800
static void intel_ddi_post_disable_dp(struct intel_atomic_state *state,
				      struct intel_encoder *encoder,
2801 2802
				      const struct intel_crtc_state *old_crtc_state,
				      const struct drm_connector_state *old_conn_state)
2803
{
2804
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2805
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2806
	struct intel_dp *intel_dp = &dig_port->dp;
2807 2808
	bool is_mst = intel_crtc_has_type(old_crtc_state,
					  INTEL_OUTPUT_DP_MST);
2809
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2810

2811 2812 2813
	if (!is_mst)
		intel_dp_set_infoframes(encoder, false,
					old_crtc_state, old_conn_state);
2814

2815 2816 2817 2818
	/*
	 * Power down sink before disabling the port, otherwise we end
	 * up getting interrupts from the sink on detecting link loss.
	 */
2819
	intel_dp_set_power(intel_dp, DP_SET_POWER_D3);
2820

2821 2822 2823 2824 2825
	if (INTEL_GEN(dev_priv) >= 12) {
		if (is_mst) {
			enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
			u32 val;

2826 2827
			val = intel_de_read(dev_priv,
					    TRANS_DDI_FUNC_CTL(cpu_transcoder));
2828 2829
			val &= ~(TGL_TRANS_DDI_PORT_MASK |
				 TRANS_DDI_MODE_SELECT_MASK);
2830 2831 2832
			intel_de_write(dev_priv,
				       TRANS_DDI_FUNC_CTL(cpu_transcoder),
				       val);
2833 2834 2835 2836 2837
		}
	} else {
		if (!is_mst)
			intel_ddi_disable_pipe_clock(old_crtc_state);
	}
2838

A
Anusha Srivatsa 已提交
2839
	intel_disable_ddi_buf(encoder, old_crtc_state);
2840

2841 2842 2843 2844 2845 2846 2847 2848
	/*
	 * From TGL spec: "If single stream or multi-stream master transcoder:
	 * Configure Transcoder Clock select to direct no clock to the
	 * transcoder"
	 */
	if (INTEL_GEN(dev_priv) >= 12)
		intel_ddi_disable_pipe_clock(old_crtc_state);

2849 2850
	intel_pps_vdd_on(intel_dp);
	intel_pps_off(intel_dp);
2851

2852
	if (!intel_phy_is_tc(dev_priv, phy) ||
2853
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
2854 2855 2856
		intel_display_power_put(dev_priv,
					dig_port->ddi_io_power_domain,
					fetch_and_zero(&dig_port->ddi_io_wakeref));
2857

2858
	intel_ddi_disable_clock(encoder);
2859
}
2860

2861 2862
static void intel_ddi_post_disable_hdmi(struct intel_atomic_state *state,
					struct intel_encoder *encoder,
2863 2864 2865 2866
					const struct intel_crtc_state *old_crtc_state,
					const struct drm_connector_state *old_conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2867
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2868
	struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
2869

2870
	dig_port->set_infoframes(encoder, false,
2871 2872
				 old_crtc_state, old_conn_state);

2873 2874
	intel_ddi_disable_pipe_clock(old_crtc_state);

A
Anusha Srivatsa 已提交
2875
	intel_disable_ddi_buf(encoder, old_crtc_state);
2876

2877 2878 2879
	intel_display_power_put(dev_priv,
				dig_port->ddi_io_power_domain,
				fetch_and_zero(&dig_port->ddi_io_wakeref));
2880

2881
	intel_ddi_disable_clock(encoder);
2882 2883 2884 2885

	intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
}

2886 2887
static void intel_ddi_post_disable(struct intel_atomic_state *state,
				   struct intel_encoder *encoder,
2888 2889 2890
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
2891
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2892
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2893 2894
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
2895

2896 2897
	if (!intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_DP_MST)) {
		intel_crtc_vblank_off(old_crtc_state);
2898

2899
		intel_disable_pipe(old_crtc_state);
2900

2901 2902
		intel_vrr_disable(old_crtc_state);

2903
		intel_ddi_disable_transcoder_func(old_crtc_state);
2904

2905
		intel_dsc_disable(old_crtc_state);
2906

2907 2908 2909 2910 2911
		if (INTEL_GEN(dev_priv) >= 9)
			skl_scaler_disable(old_crtc_state);
		else
			ilk_pfit_disable(old_crtc_state);
	}
2912

2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926
	if (old_crtc_state->bigjoiner_linked_crtc) {
		struct intel_atomic_state *state =
			to_intel_atomic_state(old_crtc_state->uapi.state);
		struct intel_crtc *slave =
			old_crtc_state->bigjoiner_linked_crtc;
		const struct intel_crtc_state *old_slave_crtc_state =
			intel_atomic_get_old_crtc_state(state, slave);

		intel_crtc_vblank_off(old_slave_crtc_state);

		intel_dsc_disable(old_slave_crtc_state);
		skl_scaler_disable(old_slave_crtc_state);
	}

2927
	/*
2928 2929 2930 2931 2932 2933 2934 2935 2936 2937
	 * When called from DP MST code:
	 * - old_conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - old_crtc_state will be the state of the last stream to
	 *   be deactivated on this port, and it may not be the same
	 *   stream that was activated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
2938
	 */
2939 2940

	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
2941 2942
		intel_ddi_post_disable_hdmi(state, encoder, old_crtc_state,
					    old_conn_state);
2943
	else
2944 2945
		intel_ddi_post_disable_dp(state, encoder, old_crtc_state,
					  old_conn_state);
2946

2947
	if (intel_crtc_has_dp_encoder(old_crtc_state) || is_tc_port)
2948 2949 2950
		intel_display_power_put(dev_priv,
					intel_ddi_main_link_aux_domain(dig_port),
					fetch_and_zero(&dig_port->aux_wakeref));
2951 2952 2953

	if (is_tc_port)
		intel_tc_port_put_link(dig_port);
2954 2955
}

2956 2957
void intel_ddi_fdi_post_disable(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
2958 2959
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2960
{
2961
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2962
	u32 val;
2963 2964 2965 2966 2967 2968 2969

	/*
	 * Bspec lists this as both step 13 (before DDI_BUF_CTL disable)
	 * and step 18 (after clearing PORT_CLK_SEL). Based on a BUN,
	 * step 13 is the correct place for it. Step 18 is where it was
	 * originally before the BUN.
	 */
2970
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
2971
	val &= ~FDI_RX_ENABLE;
2972
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
2973

A
Anusha Srivatsa 已提交
2974
	intel_disable_ddi_buf(encoder, old_crtc_state);
2975
	intel_ddi_disable_clock(encoder);
2976

2977
	val = intel_de_read(dev_priv, FDI_RX_MISC(PIPE_A));
2978 2979
	val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
	val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
2980
	intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), val);
2981

2982
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
2983
	val &= ~FDI_PCDCLK;
2984
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
2985

2986
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
2987
	val &= ~FDI_RX_PLL_ENABLE;
2988
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
2989 2990
}

2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017
static void trans_port_sync_stop_link_train(struct intel_atomic_state *state,
					    struct intel_encoder *encoder,
					    const struct intel_crtc_state *crtc_state)
{
	const struct drm_connector_state *conn_state;
	struct drm_connector *conn;
	int i;

	if (!crtc_state->sync_mode_slaves_mask)
		return;

	for_each_new_connector_in_state(&state->base, conn, conn_state, i) {
		struct intel_encoder *slave_encoder =
			to_intel_encoder(conn_state->best_encoder);
		struct intel_crtc *slave_crtc = to_intel_crtc(conn_state->crtc);
		const struct intel_crtc_state *slave_crtc_state;

		if (!slave_crtc)
			continue;

		slave_crtc_state =
			intel_atomic_get_new_crtc_state(state, slave_crtc);

		if (slave_crtc_state->master_transcoder !=
		    crtc_state->cpu_transcoder)
			continue;

3018 3019
		intel_dp_stop_link_train(enc_to_intel_dp(slave_encoder),
					 slave_crtc_state);
3020 3021 3022 3023
	}

	usleep_range(200, 400);

3024 3025
	intel_dp_stop_link_train(enc_to_intel_dp(encoder),
				 crtc_state);
3026 3027
}

3028 3029
static void intel_enable_ddi_dp(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
3030 3031
				const struct intel_crtc_state *crtc_state,
				const struct drm_connector_state *conn_state)
3032
{
3033
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3034
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3035
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3036
	enum port port = encoder->port;
3037

3038
	if (port == PORT_A && INTEL_GEN(dev_priv) < 9)
3039
		intel_dp_stop_link_train(intel_dp, crtc_state);
3040

3041
	intel_edp_backlight_on(crtc_state, conn_state);
3042
	intel_psr_enable(intel_dp, crtc_state, conn_state);
3043 3044 3045 3046

	if (!dig_port->lspcon.active || dig_port->dp.has_hdmi_sink)
		intel_dp_set_infoframes(encoder, true, crtc_state, conn_state);

3047
	intel_edp_drrs_enable(intel_dp, crtc_state);
3048

3049 3050
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
3051 3052

	trans_port_sync_stop_link_train(state, encoder, crtc_state);
3053 3054
}

3055 3056 3057 3058
static i915_reg_t
gen9_chicken_trans_reg_by_port(struct drm_i915_private *dev_priv,
			       enum port port)
{
3059 3060 3061 3062 3063 3064
	static const enum transcoder trans[] = {
		[PORT_A] = TRANSCODER_EDP,
		[PORT_B] = TRANSCODER_A,
		[PORT_C] = TRANSCODER_B,
		[PORT_D] = TRANSCODER_C,
		[PORT_E] = TRANSCODER_A,
3065 3066
	};

3067
	drm_WARN_ON(&dev_priv->drm, INTEL_GEN(dev_priv) < 9);
3068

3069
	if (drm_WARN_ON(&dev_priv->drm, port < PORT_A || port > PORT_E))
3070 3071
		port = PORT_A;

3072
	return CHICKEN_TRANS(trans[port]);
3073 3074
}

3075 3076
static void intel_enable_ddi_hdmi(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
3077 3078 3079 3080
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3081
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3082
	struct drm_connector *connector = conn_state->connector;
3083
	int level = intel_ddi_hdmi_level(encoder, crtc_state);
3084
	enum port port = encoder->port;
3085

3086 3087 3088
	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       crtc_state->hdmi_high_tmds_clock_ratio,
					       crtc_state->hdmi_scrambling))
3089 3090 3091
		drm_dbg_kms(&dev_priv->drm,
			    "[CONNECTOR:%d:%s] Failed to configure sink scrambling/TMDS bit clock ratio\n",
			    connector->base.id, connector->name);
3092

3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106
	if (INTEL_GEN(dev_priv) >= 12)
		tgl_ddi_vswing_sequence(encoder, crtc_state, level);
	else if (INTEL_GEN(dev_priv) == 11)
		icl_ddi_vswing_sequence(encoder, crtc_state, level);
	else if (IS_CANNONLAKE(dev_priv))
		cnl_ddi_vswing_sequence(encoder, crtc_state, level);
	else if (IS_GEN9_LP(dev_priv))
		bxt_ddi_vswing_sequence(encoder, crtc_state, level);
	else
		intel_prepare_hdmi_ddi_buffers(encoder, level);

	if (IS_GEN9_BC(dev_priv))
		skl_ddi_set_iboost(encoder, crtc_state, level);

3107 3108 3109 3110 3111 3112 3113 3114
	/* Display WA #1143: skl,kbl,cfl */
	if (IS_GEN9_BC(dev_priv)) {
		/*
		 * For some reason these chicken bits have been
		 * stuffed into a transcoder register, event though
		 * the bits affect a specific DDI port rather than
		 * a specific transcoder.
		 */
3115
		i915_reg_t reg = gen9_chicken_trans_reg_by_port(dev_priv, port);
3116 3117
		u32 val;

3118
		val = intel_de_read(dev_priv, reg);
3119 3120 3121 3122 3123 3124 3125 3126

		if (port == PORT_E)
			val |= DDIE_TRAINING_OVERRIDE_ENABLE |
				DDIE_TRAINING_OVERRIDE_VALUE;
		else
			val |= DDI_TRAINING_OVERRIDE_ENABLE |
				DDI_TRAINING_OVERRIDE_VALUE;

3127 3128
		intel_de_write(dev_priv, reg, val);
		intel_de_posting_read(dev_priv, reg);
3129 3130 3131 3132 3133 3134 3135 3136 3137 3138

		udelay(1);

		if (port == PORT_E)
			val &= ~(DDIE_TRAINING_OVERRIDE_ENABLE |
				 DDIE_TRAINING_OVERRIDE_VALUE);
		else
			val &= ~(DDI_TRAINING_OVERRIDE_ENABLE |
				 DDI_TRAINING_OVERRIDE_VALUE);

3139
		intel_de_write(dev_priv, reg, val);
3140 3141
	}

3142 3143
	intel_ddi_power_up_lanes(encoder, crtc_state);

3144 3145 3146 3147
	/* In HDMI/DVI mode, the port width, and swing/emphasis values
	 * are ignored so nothing special needs to be done besides
	 * enabling the port.
	 */
3148 3149
	intel_de_write(dev_priv, DDI_BUF_CTL(port),
		       dig_port->saved_port_bits | DDI_BUF_CTL_ENABLE);
3150

3151 3152 3153 3154
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
}

3155 3156
static void intel_enable_ddi(struct intel_atomic_state *state,
			     struct intel_encoder *encoder,
3157 3158 3159
			     const struct intel_crtc_state *crtc_state,
			     const struct drm_connector_state *conn_state)
{
3160
	drm_WARN_ON(state->base.dev, crtc_state->has_pch_encoder);
3161

3162 3163
	if (!crtc_state->bigjoiner_slave)
		intel_ddi_enable_transcoder_func(encoder, crtc_state);
3164

3165 3166
	intel_vrr_enable(encoder, crtc_state);

3167 3168 3169 3170
	intel_enable_pipe(crtc_state);

	intel_crtc_vblank_on(crtc_state);

3171
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
3172
		intel_enable_ddi_hdmi(state, encoder, crtc_state, conn_state);
3173
	else
3174
		intel_enable_ddi_dp(state, encoder, crtc_state, conn_state);
3175 3176 3177 3178

	/* Enable hdcp if it's desired */
	if (conn_state->content_protection ==
	    DRM_MODE_CONTENT_PROTECTION_DESIRED)
3179
		intel_hdcp_enable(to_intel_connector(conn_state->connector),
3180
				  crtc_state,
3181
				  (u8)conn_state->hdcp_content_type);
3182 3183
}

3184 3185
static void intel_disable_ddi_dp(struct intel_atomic_state *state,
				 struct intel_encoder *encoder,
3186 3187
				 const struct intel_crtc_state *old_crtc_state,
				 const struct drm_connector_state *old_conn_state)
3188
{
3189
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3190

3191 3192
	intel_dp->link_trained = false;

3193
	if (old_crtc_state->has_audio)
3194 3195
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
3196

3197 3198 3199
	intel_edp_drrs_disable(intel_dp, old_crtc_state);
	intel_psr_disable(intel_dp, old_crtc_state);
	intel_edp_backlight_off(old_conn_state);
3200 3201 3202
	/* Disable the decompression in DP Sink */
	intel_dp_sink_set_decompression_state(intel_dp, old_crtc_state,
					      false);
3203 3204 3205
	/* Disable Ignore_MSA bit in DP Sink */
	intel_dp_sink_set_msa_timing_par_ignore_state(intel_dp, old_crtc_state,
						      false);
3206
}
S
Shashank Sharma 已提交
3207

3208 3209
static void intel_disable_ddi_hdmi(struct intel_atomic_state *state,
				   struct intel_encoder *encoder,
3210 3211 3212
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
3213
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
3214 3215
	struct drm_connector *connector = old_conn_state->connector;

3216
	if (old_crtc_state->has_audio)
3217 3218
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
3219

3220 3221
	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       false, false))
3222 3223 3224
		drm_dbg_kms(&i915->drm,
			    "[CONNECTOR:%d:%s] Failed to reset sink scrambling/TMDS bit clock ratio\n",
			    connector->base.id, connector->name);
3225 3226
}

3227 3228
static void intel_disable_ddi(struct intel_atomic_state *state,
			      struct intel_encoder *encoder,
3229 3230 3231
			      const struct intel_crtc_state *old_crtc_state,
			      const struct drm_connector_state *old_conn_state)
{
3232 3233
	intel_hdcp_disable(to_intel_connector(old_conn_state->connector));

3234
	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
3235 3236
		intel_disable_ddi_hdmi(state, encoder, old_crtc_state,
				       old_conn_state);
3237
	else
3238 3239
		intel_disable_ddi_dp(state, encoder, old_crtc_state,
				     old_conn_state);
3240
}
P
Paulo Zanoni 已提交
3241

3242 3243
static void intel_ddi_update_pipe_dp(struct intel_atomic_state *state,
				     struct intel_encoder *encoder,
3244 3245 3246
				     const struct intel_crtc_state *crtc_state,
				     const struct drm_connector_state *conn_state)
{
3247
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3248

3249
	intel_ddi_set_dp_msa(crtc_state, conn_state);
3250

3251
	intel_psr_update(intel_dp, crtc_state, conn_state);
3252
	intel_dp_set_infoframes(encoder, true, crtc_state, conn_state);
3253
	intel_edp_drrs_update(intel_dp, crtc_state);
3254

3255
	intel_panel_update_backlight(state, encoder, crtc_state, conn_state);
3256 3257
}

3258 3259 3260 3261
void intel_ddi_update_pipe(struct intel_atomic_state *state,
			   struct intel_encoder *encoder,
			   const struct intel_crtc_state *crtc_state,
			   const struct drm_connector_state *conn_state)
3262
{
3263

3264 3265
	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) &&
	    !intel_encoder_is_mst(encoder))
3266 3267
		intel_ddi_update_pipe_dp(state, encoder, crtc_state,
					 conn_state);
3268

3269
	intel_hdcp_update_pipe(state, encoder, crtc_state, conn_state);
3270 3271
}

3272 3273 3274 3275 3276 3277 3278 3279 3280
static void
intel_ddi_update_prepare(struct intel_atomic_state *state,
			 struct intel_encoder *encoder,
			 struct intel_crtc *crtc)
{
	struct intel_crtc_state *crtc_state =
		crtc ? intel_atomic_get_new_crtc_state(state, crtc) : NULL;
	int required_lanes = crtc_state ? crtc_state->lane_count : 1;

3281
	drm_WARN_ON(state->base.dev, crtc && crtc->active);
3282

3283 3284
	intel_tc_port_get_link(enc_to_dig_port(encoder),
		               required_lanes);
3285
	if (crtc_state && crtc_state->hw.active)
3286 3287 3288 3289 3290 3291 3292 3293
		intel_update_active_dpll(state, crtc, encoder);
}

static void
intel_ddi_update_complete(struct intel_atomic_state *state,
			  struct intel_encoder *encoder,
			  struct intel_crtc *crtc)
{
3294
	intel_tc_port_put_link(enc_to_dig_port(encoder));
3295 3296
}

I
Imre Deak 已提交
3297
static void
3298 3299
intel_ddi_pre_pll_enable(struct intel_atomic_state *state,
			 struct intel_encoder *encoder,
I
Imre Deak 已提交
3300 3301
			 const struct intel_crtc_state *crtc_state,
			 const struct drm_connector_state *conn_state)
3302
{
I
Imre Deak 已提交
3303
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3304
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3305 3306
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
I
Imre Deak 已提交
3307

3308 3309 3310
	if (is_tc_port)
		intel_tc_port_get_link(dig_port, crtc_state->lane_count);

3311 3312 3313 3314 3315 3316
	if (intel_crtc_has_dp_encoder(crtc_state) || is_tc_port) {
		drm_WARN_ON(&dev_priv->drm, dig_port->aux_wakeref);
		dig_port->aux_wakeref =
			intel_display_power_get(dev_priv,
						intel_ddi_main_link_aux_domain(dig_port));
	}
I
Imre Deak 已提交
3317

3318 3319 3320 3321 3322 3323 3324
	if (is_tc_port && dig_port->tc_mode != TC_PORT_TBT_ALT)
		/*
		 * Program the lane count for static/dynamic connections on
		 * Type-C ports.  Skip this step for TBT.
		 */
		intel_tc_port_set_fia_lane_count(dig_port, crtc_state->lane_count);
	else if (IS_GEN9_LP(dev_priv))
I
Imre Deak 已提交
3325 3326 3327 3328
		bxt_ddi_phy_set_lane_optim_mask(encoder,
						crtc_state->lane_lat_optim_mask);
}

3329 3330
static void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp,
					   const struct intel_crtc_state *crtc_state)
3331
{
3332 3333 3334
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
3335
	u32 dp_tp_ctl, ddi_buf_ctl;
3336
	bool wait = false;
3337

3338
	dp_tp_ctl = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3339 3340

	if (dp_tp_ctl & DP_TP_CTL_ENABLE) {
3341
		ddi_buf_ctl = intel_de_read(dev_priv, DDI_BUF_CTL(port));
3342
		if (ddi_buf_ctl & DDI_BUF_CTL_ENABLE) {
3343 3344
			intel_de_write(dev_priv, DDI_BUF_CTL(port),
				       ddi_buf_ctl & ~DDI_BUF_CTL_ENABLE);
3345 3346 3347
			wait = true;
		}

3348 3349
		dp_tp_ctl &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		dp_tp_ctl |= DP_TP_CTL_LINK_TRAIN_PAT1;
3350 3351
		intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), dp_tp_ctl);
		intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3352 3353 3354 3355 3356

		if (wait)
			intel_wait_ddi_buf_idle(dev_priv, port);
	}

3357
	dp_tp_ctl = DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_PAT1;
3358
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
3359
		dp_tp_ctl |= DP_TP_CTL_MODE_MST;
3360
	} else {
3361
		dp_tp_ctl |= DP_TP_CTL_MODE_SST;
3362
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3363
			dp_tp_ctl |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
3364
	}
3365 3366
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), dp_tp_ctl);
	intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3367 3368

	intel_dp->DP |= DDI_BUF_CTL_ENABLE;
3369 3370
	intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
	intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
3371

3372
	intel_wait_ddi_buf_active(dev_priv, port);
3373
}
P
Paulo Zanoni 已提交
3374

3375
static void intel_ddi_set_link_train(struct intel_dp *intel_dp,
3376
				     const struct intel_crtc_state *crtc_state,
3377 3378
				     u8 dp_train_pat)
{
3379 3380
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3381 3382
	u32 temp;

3383
	temp = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3384 3385

	temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3386
	switch (intel_dp_training_pattern_symbol(dp_train_pat)) {
3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403
	case DP_TRAINING_PATTERN_DISABLE:
		temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
		break;
	case DP_TRAINING_PATTERN_1:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
		break;
	case DP_TRAINING_PATTERN_2:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
		break;
	case DP_TRAINING_PATTERN_3:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
		break;
	case DP_TRAINING_PATTERN_4:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT4;
		break;
	}

3404
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), temp);
3405 3406
}

3407 3408
static void intel_ddi_set_idle_link_train(struct intel_dp *intel_dp,
					  const struct intel_crtc_state *crtc_state)
3409 3410 3411 3412 3413 3414
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	u32 val;

3415
	val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3416 3417
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3418
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429

	/*
	 * Until TGL on PORT_A we can have only eDP in SST mode. There the only
	 * reason we need to set idle transmission mode is to work around a HW
	 * issue where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A && INTEL_GEN(dev_priv) < 12)
		return;

3430 3431
	if (intel_de_wait_for_set(dev_priv,
				  dp_tp_status_reg(encoder, crtc_state),
3432 3433 3434 3435 3436
				  DP_TP_STATUS_IDLE_DONE, 1))
		drm_err(&dev_priv->drm,
			"Timed out waiting for DP idle patterns\n");
}

3437 3438
static bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder)
3439
{
3440 3441
	if (cpu_transcoder == TRANSCODER_EDP)
		return false;
3442

3443 3444 3445
	if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_AUDIO))
		return false;

3446
	return intel_de_read(dev_priv, HSW_AUD_PIN_ELD_CP_VLD) &
3447
		AUDIO_OUTPUT_ENABLE(cpu_transcoder);
3448 3449
}

3450 3451 3452
void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
					 struct intel_crtc_state *crtc_state)
{
3453 3454
	if (INTEL_GEN(dev_priv) >= 12 && crtc_state->port_clock > 594000)
		crtc_state->min_voltage_level = 2;
3455
	else if (IS_JSL_EHL(dev_priv) && crtc_state->port_clock > 594000)
3456 3457
		crtc_state->min_voltage_level = 3;
	else if (INTEL_GEN(dev_priv) >= 11 && crtc_state->port_clock > 594000)
3458
		crtc_state->min_voltage_level = 1;
3459 3460
	else if (IS_CANNONLAKE(dev_priv) && crtc_state->port_clock > 594000)
		crtc_state->min_voltage_level = 2;
3461 3462
}

3463 3464
static enum transcoder bdw_transcoder_master_readout(struct drm_i915_private *dev_priv,
						     enum transcoder cpu_transcoder)
3465
{
3466 3467 3468 3469
	u32 master_select;

	if (INTEL_GEN(dev_priv) >= 11) {
		u32 ctl2 = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL2(cpu_transcoder));
3470

3471 3472
		if ((ctl2 & PORT_SYNC_MODE_ENABLE) == 0)
			return INVALID_TRANSCODER;
3473

3474 3475 3476
		master_select = REG_FIELD_GET(PORT_SYNC_MODE_MASTER_SELECT_MASK, ctl2);
	} else {
		u32 ctl = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
3477

3478 3479 3480 3481 3482
		if ((ctl & TRANS_DDI_PORT_SYNC_ENABLE) == 0)
			return INVALID_TRANSCODER;

		master_select = REG_FIELD_GET(TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK, ctl);
	}
3483 3484 3485 3486 3487 3488 3489

	if (master_select == 0)
		return TRANSCODER_EDP;
	else
		return master_select - 1;
}

3490
static void bdw_get_trans_port_sync_config(struct intel_crtc_state *crtc_state)
3491 3492 3493 3494 3495 3496 3497
{
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
	u32 transcoders = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
	enum transcoder cpu_transcoder;

	crtc_state->master_transcoder =
3498
		bdw_transcoder_master_readout(dev_priv, crtc_state->cpu_transcoder);
3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510

	for_each_cpu_transcoder_masked(dev_priv, cpu_transcoder, transcoders) {
		enum intel_display_power_domain power_domain;
		intel_wakeref_t trans_wakeref;

		power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
		trans_wakeref = intel_display_power_get_if_enabled(dev_priv,
								   power_domain);

		if (!trans_wakeref)
			continue;

3511
		if (bdw_transcoder_master_readout(dev_priv, cpu_transcoder) ==
3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522
		    crtc_state->cpu_transcoder)
			crtc_state->sync_mode_slaves_mask |= BIT(cpu_transcoder);

		intel_display_power_put(dev_priv, power_domain, trans_wakeref);
	}

	drm_WARN_ON(&dev_priv->drm,
		    crtc_state->master_transcoder != INVALID_TRANSCODER &&
		    crtc_state->sync_mode_slaves_mask);
}

3523 3524
static void intel_ddi_read_func_ctl(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config)
3525
{
3526
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3527
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->uapi.crtc);
3528
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
3529
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3530 3531
	u32 temp, flags = 0;

3532
	temp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
3533 3534 3535 3536 3537 3538 3539 3540 3541
	if (temp & TRANS_DDI_PHSYNC)
		flags |= DRM_MODE_FLAG_PHSYNC;
	else
		flags |= DRM_MODE_FLAG_NHSYNC;
	if (temp & TRANS_DDI_PVSYNC)
		flags |= DRM_MODE_FLAG_PVSYNC;
	else
		flags |= DRM_MODE_FLAG_NVSYNC;

3542
	pipe_config->hw.adjusted_mode.flags |= flags;
3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559

	switch (temp & TRANS_DDI_BPC_MASK) {
	case TRANS_DDI_BPC_6:
		pipe_config->pipe_bpp = 18;
		break;
	case TRANS_DDI_BPC_8:
		pipe_config->pipe_bpp = 24;
		break;
	case TRANS_DDI_BPC_10:
		pipe_config->pipe_bpp = 30;
		break;
	case TRANS_DDI_BPC_12:
		pipe_config->pipe_bpp = 36;
		break;
	default:
		break;
	}
3560 3561 3562

	switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
3563
		pipe_config->has_hdmi_sink = true;
3564

3565 3566 3567 3568
		pipe_config->infoframes.enable |=
			intel_hdmi_infoframes_enabled(encoder, pipe_config);

		if (pipe_config->infoframes.enable)
3569
			pipe_config->has_infoframe = true;
S
Shashank Sharma 已提交
3570

3571
		if (temp & TRANS_DDI_HDMI_SCRAMBLING)
S
Shashank Sharma 已提交
3572 3573 3574
			pipe_config->hdmi_scrambling = true;
		if (temp & TRANS_DDI_HIGH_TMDS_CHAR_RATE)
			pipe_config->hdmi_high_tmds_clock_ratio = true;
3575
		fallthrough;
3576
	case TRANS_DDI_MODE_SELECT_DVI:
3577
		pipe_config->output_types |= BIT(INTEL_OUTPUT_HDMI);
3578 3579
		pipe_config->lane_count = 4;
		break;
3580
	case TRANS_DDI_MODE_SELECT_FDI:
3581
		pipe_config->output_types |= BIT(INTEL_OUTPUT_ANALOG);
3582 3583
		break;
	case TRANS_DDI_MODE_SELECT_DP_SST:
3584 3585 3586 3587 3588 3589 3590
		if (encoder->type == INTEL_OUTPUT_EDP)
			pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
		else
			pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
		intel_dp_get_m_n(intel_crtc, pipe_config);
3591 3592

		if (INTEL_GEN(dev_priv) >= 11) {
3593
			i915_reg_t dp_tp_ctl = dp_tp_ctl_reg(encoder, pipe_config);
3594 3595

			pipe_config->fec_enable =
3596
				intel_de_read(dev_priv, dp_tp_ctl) & DP_TP_CTL_FEC_ENABLE;
3597

3598 3599 3600 3601
			drm_dbg_kms(&dev_priv->drm,
				    "[ENCODER:%d:%s] Fec status: %u\n",
				    encoder->base.base.id, encoder->base.name,
				    pipe_config->fec_enable);
3602 3603
		}

3604 3605 3606 3607 3608 3609
		if (dig_port->lspcon.active && dig_port->dp.has_hdmi_sink)
			pipe_config->infoframes.enable |=
				intel_lspcon_infoframes_enabled(encoder, pipe_config);
		else
			pipe_config->infoframes.enable |=
				intel_hdmi_infoframes_enabled(encoder, pipe_config);
3610
		break;
3611
	case TRANS_DDI_MODE_SELECT_DP_MST:
3612
		pipe_config->output_types |= BIT(INTEL_OUTPUT_DP_MST);
3613 3614
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
3615 3616 3617 3618 3619

		if (INTEL_GEN(dev_priv) >= 12)
			pipe_config->mst_master_transcoder =
					REG_FIELD_GET(TRANS_DDI_MST_TRANSPORT_SELECT_MASK, temp);

3620
		intel_dp_get_m_n(intel_crtc, pipe_config);
3621 3622 3623

		pipe_config->infoframes.enable |=
			intel_hdmi_infoframes_enabled(encoder, pipe_config);
3624 3625 3626 3627
		break;
	default:
		break;
	}
3628 3629
}

3630 3631
static void intel_ddi_get_config(struct intel_encoder *encoder,
				 struct intel_crtc_state *pipe_config)
3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;

	/* XXX: DSI transcoder paranoia */
	if (drm_WARN_ON(&dev_priv->drm, transcoder_is_dsi(cpu_transcoder)))
		return;

	if (pipe_config->bigjoiner_slave) {
		/* read out pipe settings from master */
		enum transcoder save = pipe_config->cpu_transcoder;

		/* Our own transcoder needs to be disabled when reading it in intel_ddi_read_func_ctl() */
		WARN_ON(pipe_config->output_types);
		pipe_config->cpu_transcoder = (enum transcoder)pipe_config->bigjoiner_linked_crtc->pipe;
		intel_ddi_read_func_ctl(encoder, pipe_config);
		pipe_config->cpu_transcoder = save;
	} else {
		intel_ddi_read_func_ctl(encoder, pipe_config);
	}
3652

3653 3654
	intel_ddi_mso_get_config(encoder, pipe_config);

3655
	pipe_config->has_audio =
3656
		intel_ddi_is_audio_enabled(dev_priv, cpu_transcoder);
3657

3658 3659
	if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
3673 3674 3675
		drm_dbg_kms(&dev_priv->drm,
			    "pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			    pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
3676
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
3677
	}
3678

3679
	if (!pipe_config->bigjoiner_slave)
3680
		ddi_dotclock_get(pipe_config);
3681

3682
	if (IS_GEN9_LP(dev_priv))
3683 3684
		pipe_config->lane_lat_optim_mask =
			bxt_ddi_phy_get_lane_lat_optim_mask(encoder);
3685 3686

	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);
3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698

	intel_hdmi_read_gcp_infoframe(encoder, pipe_config);

	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_AVI,
			     &pipe_config->infoframes.avi);
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_SPD,
			     &pipe_config->infoframes.spd);
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_VENDOR,
			     &pipe_config->infoframes.hdmi);
3699 3700 3701
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_DRM,
			     &pipe_config->infoframes.drm);
3702

3703 3704
	if (INTEL_GEN(dev_priv) >= 8)
		bdw_get_trans_port_sync_config(pipe_config);
3705 3706

	intel_read_dp_sdp(encoder, pipe_config, HDMI_PACKET_TYPE_GAMUT_METADATA);
3707
	intel_read_dp_sdp(encoder, pipe_config, DP_SDP_VSC);
3708 3709
}

3710 3711 3712 3713 3714 3715 3716 3717 3718
void intel_ddi_get_clock(struct intel_encoder *encoder,
			 struct intel_crtc_state *crtc_state,
			 struct intel_shared_dpll *pll)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum icl_port_dpll_id port_dpll_id = ICL_PORT_DPLL_DEFAULT;
	struct icl_port_dpll *port_dpll = &crtc_state->icl_port_dplls[port_dpll_id];
	bool pll_active;

3719 3720 3721
	if (drm_WARN_ON(&i915->drm, !pll))
		return;

3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759
	port_dpll->pll = pll;
	pll_active = intel_dpll_get_hw_state(i915, pll, &port_dpll->hw_state);
	drm_WARN_ON(&i915->drm, !pll_active);

	icl_set_active_port_dpll(crtc_state, port_dpll_id);

	crtc_state->port_clock = intel_dpll_get_freq(i915, crtc_state->shared_dpll,
						     &crtc_state->dpll_hw_state);
}

static void adls_ddi_get_config(struct intel_encoder *encoder,
				struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, adls_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void rkl_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, rkl_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void dg1_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, dg1_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void icl_ddi_combo_get_config(struct intel_encoder *encoder,
				     struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, icl_ddi_combo_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

3760 3761 3762
static void icl_ddi_tc_get_clock(struct intel_encoder *encoder,
				 struct intel_crtc_state *crtc_state,
				 struct intel_shared_dpll *pll)
3763 3764 3765 3766 3767 3768
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum icl_port_dpll_id port_dpll_id;
	struct icl_port_dpll *port_dpll;
	bool pll_active;

3769 3770
	if (drm_WARN_ON(&i915->drm, !pll))
		return;
3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789

	if (intel_get_shared_dpll_id(i915, pll) == DPLL_ID_ICL_TBTPLL)
		port_dpll_id = ICL_PORT_DPLL_DEFAULT;
	else
		port_dpll_id = ICL_PORT_DPLL_MG_PHY;

	port_dpll = &crtc_state->icl_port_dplls[port_dpll_id];

	port_dpll->pll = pll;
	pll_active = intel_dpll_get_hw_state(i915, pll, &port_dpll->hw_state);
	drm_WARN_ON(&i915->drm, !pll_active);

	icl_set_active_port_dpll(crtc_state, port_dpll_id);

	if (intel_get_shared_dpll_id(i915, crtc_state->shared_dpll) == DPLL_ID_ICL_TBTPLL)
		crtc_state->port_clock = icl_calc_tbt_pll_link(i915, encoder->port);
	else
		crtc_state->port_clock = intel_dpll_get_freq(i915, crtc_state->shared_dpll,
							     &crtc_state->dpll_hw_state);
3790
}
3791

3792 3793 3794 3795
static void icl_ddi_tc_get_config(struct intel_encoder *encoder,
				  struct intel_crtc_state *crtc_state)
{
	icl_ddi_tc_get_clock(encoder, crtc_state, icl_ddi_tc_get_pll(encoder));
3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826
	intel_ddi_get_config(encoder, crtc_state);
}

static void cnl_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, cnl_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void bxt_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, bxt_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void skl_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, skl_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

void hsw_ddi_get_config(struct intel_encoder *encoder,
			struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, hsw_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

3827 3828 3829 3830 3831 3832 3833
static void intel_ddi_sync_state(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	if (intel_crtc_has_dp_encoder(crtc_state))
		intel_dp_sync_state(encoder, crtc_state);
}

3834 3835 3836 3837 3838 3839 3840 3841 3842
static bool intel_ddi_initial_fastset_check(struct intel_encoder *encoder,
					    struct intel_crtc_state *crtc_state)
{
	if (intel_crtc_has_dp_encoder(crtc_state))
		return intel_dp_initial_fastset_check(encoder, crtc_state);

	return true;
}

3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860
static enum intel_output_type
intel_ddi_compute_output_type(struct intel_encoder *encoder,
			      struct intel_crtc_state *crtc_state,
			      struct drm_connector_state *conn_state)
{
	switch (conn_state->connector->connector_type) {
	case DRM_MODE_CONNECTOR_HDMIA:
		return INTEL_OUTPUT_HDMI;
	case DRM_MODE_CONNECTOR_eDP:
		return INTEL_OUTPUT_EDP;
	case DRM_MODE_CONNECTOR_DisplayPort:
		return INTEL_OUTPUT_DP;
	default:
		MISSING_CASE(conn_state->connector->connector_type);
		return INTEL_OUTPUT_UNUSED;
	}
}

3861 3862 3863
static int intel_ddi_compute_config(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
P
Paulo Zanoni 已提交
3864
{
3865
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
3866
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3867
	enum port port = encoder->port;
3868
	int ret;
P
Paulo Zanoni 已提交
3869

3870
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A)
3871 3872
		pipe_config->cpu_transcoder = TRANSCODER_EDP;

3873
	if (intel_crtc_has_type(pipe_config, INTEL_OUTPUT_HDMI)) {
3874
		ret = intel_hdmi_compute_config(encoder, pipe_config, conn_state);
3875
	} else {
3876
		ret = intel_dp_compute_config(encoder, pipe_config, conn_state);
3877 3878
	}

3879 3880
	if (ret)
		return ret;
3881

3882 3883 3884 3885 3886 3887
	if (IS_HASWELL(dev_priv) && crtc->pipe == PIPE_A &&
	    pipe_config->cpu_transcoder == TRANSCODER_EDP)
		pipe_config->pch_pfit.force_thru =
			pipe_config->pch_pfit.enabled ||
			pipe_config->crc_enabled;

3888
	if (IS_GEN9_LP(dev_priv))
3889
		pipe_config->lane_lat_optim_mask =
3890
			bxt_ddi_phy_calc_lane_lat_optim_mask(pipe_config->lane_count);
3891

3892 3893
	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);

3894
	return 0;
P
Paulo Zanoni 已提交
3895 3896
}

3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941
static bool mode_equal(const struct drm_display_mode *mode1,
		       const struct drm_display_mode *mode2)
{
	return drm_mode_match(mode1, mode2,
			      DRM_MODE_MATCH_TIMINGS |
			      DRM_MODE_MATCH_FLAGS |
			      DRM_MODE_MATCH_3D_FLAGS) &&
		mode1->clock == mode2->clock; /* we want an exact match */
}

static bool m_n_equal(const struct intel_link_m_n *m_n_1,
		      const struct intel_link_m_n *m_n_2)
{
	return m_n_1->tu == m_n_2->tu &&
		m_n_1->gmch_m == m_n_2->gmch_m &&
		m_n_1->gmch_n == m_n_2->gmch_n &&
		m_n_1->link_m == m_n_2->link_m &&
		m_n_1->link_n == m_n_2->link_n;
}

static bool crtcs_port_sync_compatible(const struct intel_crtc_state *crtc_state1,
				       const struct intel_crtc_state *crtc_state2)
{
	return crtc_state1->hw.active && crtc_state2->hw.active &&
		crtc_state1->output_types == crtc_state2->output_types &&
		crtc_state1->output_format == crtc_state2->output_format &&
		crtc_state1->lane_count == crtc_state2->lane_count &&
		crtc_state1->port_clock == crtc_state2->port_clock &&
		mode_equal(&crtc_state1->hw.adjusted_mode,
			   &crtc_state2->hw.adjusted_mode) &&
		m_n_equal(&crtc_state1->dp_m_n, &crtc_state2->dp_m_n);
}

static u8
intel_ddi_port_sync_transcoders(const struct intel_crtc_state *ref_crtc_state,
				int tile_group_id)
{
	struct drm_connector *connector;
	const struct drm_connector_state *conn_state;
	struct drm_i915_private *dev_priv = to_i915(ref_crtc_state->uapi.crtc->dev);
	struct intel_atomic_state *state =
		to_intel_atomic_state(ref_crtc_state->uapi.state);
	u8 transcoders = 0;
	int i;

3942 3943 3944 3945 3946
	/*
	 * We don't enable port sync on BDW due to missing w/as and
	 * due to not having adjusted the modeset sequence appropriately.
	 */
	if (INTEL_GEN(dev_priv) < 9)
3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977
		return 0;

	if (!intel_crtc_has_type(ref_crtc_state, INTEL_OUTPUT_DP))
		return 0;

	for_each_new_connector_in_state(&state->base, connector, conn_state, i) {
		struct intel_crtc *crtc = to_intel_crtc(conn_state->crtc);
		const struct intel_crtc_state *crtc_state;

		if (!crtc)
			continue;

		if (!connector->has_tile ||
		    connector->tile_group->id !=
		    tile_group_id)
			continue;
		crtc_state = intel_atomic_get_new_crtc_state(state,
							     crtc);
		if (!crtcs_port_sync_compatible(ref_crtc_state,
						crtc_state))
			continue;
		transcoders |= BIT(crtc_state->cpu_transcoder);
	}

	return transcoders;
}

static int intel_ddi_compute_config_late(struct intel_encoder *encoder,
					 struct intel_crtc_state *crtc_state,
					 struct drm_connector_state *conn_state)
{
3978
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
3979 3980 3981
	struct drm_connector *connector = conn_state->connector;
	u8 port_sync_transcoders = 0;

3982 3983 3984
	drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] [CRTC:%d:%s]",
		    encoder->base.base.id, encoder->base.name,
		    crtc_state->uapi.crtc->base.id, crtc_state->uapi.crtc->name);
3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007

	if (connector->has_tile)
		port_sync_transcoders = intel_ddi_port_sync_transcoders(crtc_state,
									connector->tile_group->id);

	/*
	 * EDP Transcoders cannot be ensalved
	 * make them a master always when present
	 */
	if (port_sync_transcoders & BIT(TRANSCODER_EDP))
		crtc_state->master_transcoder = TRANSCODER_EDP;
	else
		crtc_state->master_transcoder = ffs(port_sync_transcoders) - 1;

	if (crtc_state->master_transcoder == crtc_state->cpu_transcoder) {
		crtc_state->master_transcoder = INVALID_TRANSCODER;
		crtc_state->sync_mode_slaves_mask =
			port_sync_transcoders & ~BIT(crtc_state->cpu_transcoder);
	}

	return 0;
}

4008 4009
static void intel_ddi_encoder_destroy(struct drm_encoder *encoder)
{
4010
	struct intel_digital_port *dig_port = enc_to_dig_port(to_intel_encoder(encoder));
4011 4012 4013 4014

	intel_dp_encoder_flush_work(encoder);

	drm_encoder_cleanup(encoder);
4015 4016
	if (dig_port)
		kfree(dig_port->hdcp_port_data.streams);
4017 4018 4019
	kfree(dig_port);
}

P
Paulo Zanoni 已提交
4020
static const struct drm_encoder_funcs intel_ddi_funcs = {
4021
	.reset = intel_dp_encoder_reset,
4022
	.destroy = intel_ddi_encoder_destroy,
P
Paulo Zanoni 已提交
4023 4024
};

4025
static struct intel_connector *
4026
intel_ddi_init_dp_connector(struct intel_digital_port *dig_port)
4027
{
4028
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
4029
	struct intel_connector *connector;
4030
	enum port port = dig_port->base.port;
4031

4032
	connector = intel_connector_alloc();
4033 4034 4035
	if (!connector)
		return NULL;

4036 4037 4038 4039
	dig_port->dp.output_reg = DDI_BUF_CTL(port);
	dig_port->dp.prepare_link_retrain = intel_ddi_prepare_link_retrain;
	dig_port->dp.set_link_train = intel_ddi_set_link_train;
	dig_port->dp.set_idle_link_train = intel_ddi_set_idle_link_train;
4040

4041
	if (INTEL_GEN(dev_priv) >= 12)
4042
		dig_port->dp.set_signal_levels = tgl_set_signal_levels;
4043
	else if (INTEL_GEN(dev_priv) >= 11)
4044
		dig_port->dp.set_signal_levels = icl_set_signal_levels;
4045
	else if (IS_CANNONLAKE(dev_priv))
4046
		dig_port->dp.set_signal_levels = cnl_set_signal_levels;
4047
	else if (IS_GEN9_LP(dev_priv))
4048
		dig_port->dp.set_signal_levels = bxt_set_signal_levels;
4049
	else
4050
		dig_port->dp.set_signal_levels = hsw_set_signal_levels;
4051

4052 4053
	dig_port->dp.voltage_max = intel_ddi_dp_voltage_max;
	dig_port->dp.preemph_max = intel_ddi_dp_preemph_max;
4054

4055
	if (!intel_dp_init_connector(dig_port, connector)) {
4056 4057 4058 4059 4060 4061 4062
		kfree(connector);
		return NULL;
	}

	return connector;
}

4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081
static int modeset_pipe(struct drm_crtc *crtc,
			struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_atomic_state *state;
	struct drm_crtc_state *crtc_state;
	int ret;

	state = drm_atomic_state_alloc(crtc->dev);
	if (!state)
		return -ENOMEM;

	state->acquire_ctx = ctx;

	crtc_state = drm_atomic_get_crtc_state(state, crtc);
	if (IS_ERR(crtc_state)) {
		ret = PTR_ERR(crtc_state);
		goto out;
	}

4082
	crtc_state->connectors_changed = true;
4083 4084

	ret = drm_atomic_commit(state);
4085
out:
4086 4087 4088 4089 4090 4091 4092 4093 4094
	drm_atomic_state_put(state);

	return ret;
}

static int intel_hdmi_reset_link(struct intel_encoder *encoder,
				 struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4095
	struct intel_hdmi *hdmi = enc_to_intel_hdmi(encoder);
4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124
	struct intel_connector *connector = hdmi->attached_connector;
	struct i2c_adapter *adapter =
		intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
	struct drm_connector_state *conn_state;
	struct intel_crtc_state *crtc_state;
	struct intel_crtc *crtc;
	u8 config;
	int ret;

	if (!connector || connector->base.status != connector_status_connected)
		return 0;

	ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
			       ctx);
	if (ret)
		return ret;

	conn_state = connector->base.state;

	crtc = to_intel_crtc(conn_state->crtc);
	if (!crtc)
		return 0;

	ret = drm_modeset_lock(&crtc->base.mutex, ctx);
	if (ret)
		return ret;

	crtc_state = to_intel_crtc_state(crtc->base.state);

4125 4126
	drm_WARN_ON(&dev_priv->drm,
		    !intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI));
4127

4128
	if (!crtc_state->hw.active)
4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140
		return 0;

	if (!crtc_state->hdmi_high_tmds_clock_ratio &&
	    !crtc_state->hdmi_scrambling)
		return 0;

	if (conn_state->commit &&
	    !try_wait_for_completion(&conn_state->commit->hw_done))
		return 0;

	ret = drm_scdc_readb(adapter, SCDC_TMDS_CONFIG, &config);
	if (ret < 0) {
4141 4142
		drm_err(&dev_priv->drm, "Failed to read TMDS config: %d\n",
			ret);
4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163
		return 0;
	}

	if (!!(config & SCDC_TMDS_BIT_CLOCK_RATIO_BY_40) ==
	    crtc_state->hdmi_high_tmds_clock_ratio &&
	    !!(config & SCDC_SCRAMBLING_ENABLE) ==
	    crtc_state->hdmi_scrambling)
		return 0;

	/*
	 * HDMI 2.0 says that one should not send scrambled data
	 * prior to configuring the sink scrambling, and that
	 * TMDS clock/data transmission should be suspended when
	 * changing the TMDS clock rate in the sink. So let's
	 * just do a full modeset here, even though some sinks
	 * would be perfectly happy if were to just reconfigure
	 * the SCDC settings on the fly.
	 */
	return modeset_pipe(&crtc->base, ctx);
}

4164 4165
static enum intel_hotplug_state
intel_ddi_hotplug(struct intel_encoder *encoder,
4166
		  struct intel_connector *connector)
4167
{
4168
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
4169
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4170
	struct intel_dp *intel_dp = &dig_port->dp;
4171 4172
	enum phy phy = intel_port_to_phy(i915, encoder->port);
	bool is_tc = intel_phy_is_tc(i915, phy);
4173
	struct drm_modeset_acquire_ctx ctx;
4174
	enum intel_hotplug_state state;
4175 4176
	int ret;

4177 4178 4179 4180 4181 4182 4183
	if (intel_dp->compliance.test_active &&
	    intel_dp->compliance.test_type == DP_TEST_LINK_PHY_TEST_PATTERN) {
		intel_dp_phy_test(encoder);
		/* just do the PHY test and nothing else */
		return INTEL_HOTPLUG_UNCHANGED;
	}

4184
	state = intel_encoder_hotplug(encoder, connector);
4185 4186 4187 4188

	drm_modeset_acquire_init(&ctx, 0);

	for (;;) {
4189 4190 4191 4192
		if (connector->base.connector_type == DRM_MODE_CONNECTOR_HDMIA)
			ret = intel_hdmi_reset_link(encoder, &ctx);
		else
			ret = intel_dp_retrain_link(encoder, &ctx);
4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203

		if (ret == -EDEADLK) {
			drm_modeset_backoff(&ctx);
			continue;
		}

		break;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
4204 4205
	drm_WARN(encoder->base.dev, ret,
		 "Acquiring modeset locks failed with %i\n", ret);
4206

4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221
	/*
	 * Unpowered type-c dongles can take some time to boot and be
	 * responsible, so here giving some time to those dongles to power up
	 * and then retrying the probe.
	 *
	 * On many platforms the HDMI live state signal is known to be
	 * unreliable, so we can't use it to detect if a sink is connected or
	 * not. Instead we detect if it's connected based on whether we can
	 * read the EDID or not. That in turn has a problem during disconnect,
	 * since the HPD interrupt may be raised before the DDC lines get
	 * disconnected (due to how the required length of DDC vs. HPD
	 * connector pins are specified) and so we'll still be able to get a
	 * valid EDID. To solve this schedule another detection cycle if this
	 * time around we didn't detect any change in the sink's connection
	 * status.
4222 4223 4224 4225 4226 4227
	 *
	 * Type-c connectors which get their HPD signal deasserted then
	 * reasserted, without unplugging/replugging the sink from the
	 * connector, introduce a delay until the AUX channel communication
	 * becomes functional. Retry the detection for 5 seconds on type-c
	 * connectors to account for this delay.
4228
	 */
4229 4230
	if (state == INTEL_HOTPLUG_UNCHANGED &&
	    connector->hotplug_retries < (is_tc ? 5 : 1) &&
4231 4232 4233
	    !dig_port->dp.is_mst)
		state = INTEL_HOTPLUG_RETRY;

4234
	return state;
4235 4236
}

4237 4238 4239
static bool lpt_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4240
	u32 bit = dev_priv->hotplug.pch_hpd[encoder->hpd_pin];
4241 4242 4243 4244 4245 4246 4247

	return intel_de_read(dev_priv, SDEISR) & bit;
}

static bool hsw_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4248
	u32 bit = dev_priv->hotplug.hpd[encoder->hpd_pin];
4249

4250
	return intel_de_read(dev_priv, DEISR) & bit;
4251 4252 4253 4254 4255
}

static bool bdw_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4256
	u32 bit = dev_priv->hotplug.hpd[encoder->hpd_pin];
4257 4258 4259 4260

	return intel_de_read(dev_priv, GEN8_DE_PORT_ISR) & bit;
}

4261
static struct intel_connector *
4262
intel_ddi_init_hdmi_connector(struct intel_digital_port *dig_port)
4263 4264
{
	struct intel_connector *connector;
4265
	enum port port = dig_port->base.port;
4266

4267
	connector = intel_connector_alloc();
4268 4269 4270
	if (!connector)
		return NULL;

4271 4272
	dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
	intel_hdmi_init_connector(dig_port, connector);
4273 4274 4275 4276

	return connector;
}

4277
static bool intel_ddi_a_force_4_lanes(struct intel_digital_port *dig_port)
4278
{
4279
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
4280

4281
	if (dig_port->base.port != PORT_A)
4282 4283
		return false;

4284
	if (dig_port->saved_port_bits & DDI_A_4_LANES)
4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304
		return false;

	/* Broxton/Geminilake: Bspec says that DDI_A_4_LANES is the only
	 *                     supported configuration
	 */
	if (IS_GEN9_LP(dev_priv))
		return true;

	/* Cannonlake: Most of SKUs don't support DDI_E, and the only
	 *             one who does also have a full A/E split called
	 *             DDI_F what makes DDI_E useless. However for this
	 *             case let's trust VBT info.
	 */
	if (IS_CANNONLAKE(dev_priv) &&
	    !intel_bios_is_port_present(dev_priv, PORT_E))
		return true;

	return false;
}

4305
static int
4306
intel_ddi_max_lanes(struct intel_digital_port *dig_port)
4307
{
4308 4309
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum port port = dig_port->base.port;
4310 4311 4312 4313 4314 4315
	int max_lanes = 4;

	if (INTEL_GEN(dev_priv) >= 11)
		return max_lanes;

	if (port == PORT_A || port == PORT_E) {
4316
		if (intel_de_read(dev_priv, DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327
			max_lanes = port == PORT_A ? 4 : 0;
		else
			/* Both A and E share 2 lanes */
			max_lanes = 2;
	}

	/*
	 * Some BIOS might fail to set this bit on port A if eDP
	 * wasn't lit up at boot.  Force this bit set when needed
	 * so we use the proper lane count for our calculations.
	 */
4328
	if (intel_ddi_a_force_4_lanes(dig_port)) {
4329 4330
		drm_dbg_kms(&dev_priv->drm,
			    "Forcing DDI_A_4_LANES for port A\n");
4331
		dig_port->saved_port_bits |= DDI_A_4_LANES;
4332 4333 4334 4335 4336 4337
		max_lanes = 4;
	}

	return max_lanes;
}

M
Matt Roper 已提交
4338 4339 4340
static bool hti_uses_phy(struct drm_i915_private *i915, enum phy phy)
{
	return i915->hti_state & HDPORT_ENABLED &&
4341
	       i915->hti_state & HDPORT_DDI_USED(phy);
M
Matt Roper 已提交
4342 4343
}

4344 4345 4346
static enum hpd_pin dg1_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
4347 4348
	if (port >= PORT_TC1)
		return HPD_PORT_C + port - PORT_TC1;
4349 4350 4351 4352
	else
		return HPD_PORT_A + port - PORT_A;
}

4353 4354 4355
static enum hpd_pin tgl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
4356 4357
	if (port >= PORT_TC1)
		return HPD_PORT_TC1 + port - PORT_TC1;
4358 4359 4360 4361 4362 4363 4364 4365 4366 4367
	else
		return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin rkl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (HAS_PCH_TGP(dev_priv))
		return tgl_hpd_pin(dev_priv, port);

4368 4369
	if (port >= PORT_TC1)
		return HPD_PORT_C + port - PORT_TC1;
4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403
	else
		return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin icl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (port >= PORT_C)
		return HPD_PORT_TC1 + port - PORT_C;
	else
		return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin ehl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (port == PORT_D)
		return HPD_PORT_A;

	if (HAS_PCH_MCC(dev_priv))
		return icl_hpd_pin(dev_priv, port);

	return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin cnl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (port == PORT_F)
		return HPD_PORT_E;

	return HPD_PORT_A + port - PORT_A;
}

4404 4405 4406 4407 4408 4409 4410 4411
static enum hpd_pin skl_hpd_pin(struct drm_i915_private *dev_priv, enum port port)
{
	if (HAS_PCH_TGP(dev_priv))
		return icl_hpd_pin(dev_priv, port);

	return HPD_PORT_A + port - PORT_A;
}

4412 4413 4414 4415 4416 4417 4418 4419 4420 4421
static bool intel_ddi_is_tc(struct drm_i915_private *i915, enum port port)
{
	if (INTEL_GEN(i915) >= 12)
		return port >= PORT_TC1;
	else if (INTEL_GEN(i915) >= 11)
		return port >= PORT_C;
	else
		return false;
}

4422 4423 4424
#define port_tc_name(port) ((port) - PORT_TC1 + '1')
#define tc_port_name(tc_port) ((tc_port) - TC_PORT_1 + '1')

4425
void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port)
P
Paulo Zanoni 已提交
4426
{
4427
	struct intel_digital_port *dig_port;
4428
	struct intel_encoder *encoder;
4429
	const struct intel_bios_encoder_data *devdata;
4430
	bool init_hdmi, init_dp;
4431
	enum phy phy = intel_port_to_phy(dev_priv, port);
4432

M
Matt Roper 已提交
4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444
	/*
	 * On platforms with HTI (aka HDPORT), if it's enabled at boot it may
	 * have taken over some of the PHYs and made them unavailable to the
	 * driver.  In that case we should skip initializing the corresponding
	 * outputs.
	 */
	if (hti_uses_phy(dev_priv, phy)) {
		drm_dbg_kms(&dev_priv->drm, "PORT %c / PHY %c reserved by HTI\n",
			    port_name(port), phy_name(phy));
		return;
	}

4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455
	devdata = intel_bios_encoder_data_lookup(dev_priv, port);
	if (!devdata) {
		drm_dbg_kms(&dev_priv->drm,
			    "VBT says port %c is not present\n",
			    port_name(port));
		return;
	}

	init_hdmi = intel_bios_encoder_supports_dvi(devdata) ||
		intel_bios_encoder_supports_hdmi(devdata);
	init_dp = intel_bios_encoder_supports_dp(devdata);
4456 4457 4458 4459 4460 4461 4462 4463 4464

	if (intel_bios_is_lspcon_present(dev_priv, port)) {
		/*
		 * Lspcon device needs to be driven with DP connector
		 * with special detection sequence. So make sure DP
		 * is initialized before lspcon.
		 */
		init_dp = true;
		init_hdmi = false;
4465 4466
		drm_dbg_kms(&dev_priv->drm, "VBT says port %c has lspcon\n",
			    port_name(port));
4467 4468
	}

4469
	if (!init_dp && !init_hdmi) {
4470 4471 4472
		drm_dbg_kms(&dev_priv->drm,
			    "VBT says port %c is not DVI/HDMI/DP compatible, respect it\n",
			    port_name(port));
4473
		return;
4474
	}
P
Paulo Zanoni 已提交
4475

4476 4477
	dig_port = kzalloc(sizeof(*dig_port), GFP_KERNEL);
	if (!dig_port)
P
Paulo Zanoni 已提交
4478 4479
		return;

4480
	encoder = &dig_port->base;
P
Paulo Zanoni 已提交
4481

4482 4483 4484 4485 4486 4487 4488
	if (INTEL_GEN(dev_priv) >= 12) {
		enum tc_port tc_port = intel_port_to_tc(dev_priv, port);

		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %s%c/PHY %s%c",
				 port >= PORT_TC1 ? "TC" : "",
4489
				 port >= PORT_TC1 ? port_tc_name(port) : port_name(port),
4490
				 tc_port != TC_PORT_NONE ? "TC" : "",
4491
				 tc_port != TC_PORT_NONE ? tc_port_name(tc_port) : phy_name(phy));
4492 4493 4494 4495 4496 4497 4498 4499 4500
	} else if (INTEL_GEN(dev_priv) >= 11) {
		enum tc_port tc_port = intel_port_to_tc(dev_priv, port);

		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %c%s/PHY %s%c",
				 port_name(port),
				 port >= PORT_C ? " (TC)" : "",
				 tc_port != TC_PORT_NONE ? "TC" : "",
4501
				 tc_port != TC_PORT_NONE ? tc_port_name(tc_port) : phy_name(phy));
4502 4503 4504 4505 4506
	} else {
		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %c/PHY %c", port_name(port),  phy_name(phy));
	}
P
Paulo Zanoni 已提交
4507

4508 4509 4510
	mutex_init(&dig_port->hdcp_mutex);
	dig_port->num_hdcp_streams = 0;

4511 4512 4513
	encoder->hotplug = intel_ddi_hotplug;
	encoder->compute_output_type = intel_ddi_compute_output_type;
	encoder->compute_config = intel_ddi_compute_config;
4514
	encoder->compute_config_late = intel_ddi_compute_config_late;
4515 4516 4517 4518 4519 4520 4521
	encoder->enable = intel_enable_ddi;
	encoder->pre_pll_enable = intel_ddi_pre_pll_enable;
	encoder->pre_enable = intel_ddi_pre_enable;
	encoder->disable = intel_disable_ddi;
	encoder->post_disable = intel_ddi_post_disable;
	encoder->update_pipe = intel_ddi_update_pipe;
	encoder->get_hw_state = intel_ddi_get_hw_state;
4522
	encoder->sync_state = intel_ddi_sync_state;
4523
	encoder->initial_fastset_check = intel_ddi_initial_fastset_check;
4524
	encoder->suspend = intel_dp_encoder_suspend;
4525
	encoder->shutdown = intel_dp_encoder_shutdown;
4526 4527 4528 4529 4530 4531 4532
	encoder->get_power_domains = intel_ddi_get_power_domains;

	encoder->type = INTEL_OUTPUT_DDI;
	encoder->power_domain = intel_port_to_power_domain(port);
	encoder->port = port;
	encoder->cloneable = 0;
	encoder->pipe_mask = ~0;
4533

4534 4535 4536
	if (IS_ALDERLAKE_S(dev_priv)) {
		encoder->enable_clock = adls_ddi_enable_clock;
		encoder->disable_clock = adls_ddi_disable_clock;
4537
		encoder->is_clock_enabled = adls_ddi_is_clock_enabled;
4538
		encoder->get_config = adls_ddi_get_config;
4539 4540 4541
	} else if (IS_ROCKETLAKE(dev_priv)) {
		encoder->enable_clock = rkl_ddi_enable_clock;
		encoder->disable_clock = rkl_ddi_disable_clock;
4542
		encoder->is_clock_enabled = rkl_ddi_is_clock_enabled;
4543
		encoder->get_config = rkl_ddi_get_config;
4544
	} else if (IS_DG1(dev_priv)) {
4545 4546
		encoder->enable_clock = dg1_ddi_enable_clock;
		encoder->disable_clock = dg1_ddi_disable_clock;
4547
		encoder->is_clock_enabled = dg1_ddi_is_clock_enabled;
4548
		encoder->get_config = dg1_ddi_get_config;
4549 4550 4551 4552
	} else if (IS_JSL_EHL(dev_priv)) {
		if (intel_ddi_is_tc(dev_priv, port)) {
			encoder->enable_clock = jsl_ddi_tc_enable_clock;
			encoder->disable_clock = jsl_ddi_tc_disable_clock;
4553
			encoder->is_clock_enabled = jsl_ddi_tc_is_clock_enabled;
4554
			encoder->get_config = icl_ddi_combo_get_config;
4555 4556 4557
		} else {
			encoder->enable_clock = icl_ddi_combo_enable_clock;
			encoder->disable_clock = icl_ddi_combo_disable_clock;
4558
			encoder->is_clock_enabled = icl_ddi_combo_is_clock_enabled;
4559
			encoder->get_config = icl_ddi_combo_get_config;
4560 4561 4562 4563 4564
		}
	} else if (INTEL_GEN(dev_priv) >= 11) {
		if (intel_ddi_is_tc(dev_priv, port)) {
			encoder->enable_clock = icl_ddi_tc_enable_clock;
			encoder->disable_clock = icl_ddi_tc_disable_clock;
4565
			encoder->is_clock_enabled = icl_ddi_tc_is_clock_enabled;
4566
			encoder->get_config = icl_ddi_tc_get_config;
4567 4568 4569
		} else {
			encoder->enable_clock = icl_ddi_combo_enable_clock;
			encoder->disable_clock = icl_ddi_combo_disable_clock;
4570
			encoder->is_clock_enabled = icl_ddi_combo_is_clock_enabled;
4571
			encoder->get_config = icl_ddi_combo_get_config;
4572
		}
4573
	} else if (IS_CANNONLAKE(dev_priv)) {
4574 4575
		encoder->enable_clock = cnl_ddi_enable_clock;
		encoder->disable_clock = cnl_ddi_disable_clock;
4576
		encoder->is_clock_enabled = cnl_ddi_is_clock_enabled;
4577 4578 4579 4580
		encoder->get_config = cnl_ddi_get_config;
	} else if (IS_GEN9_LP(dev_priv)) {
		/* BXT/GLK have fixed PLL->port mapping */
		encoder->get_config = bxt_ddi_get_config;
4581
	} else if (IS_GEN9_BC(dev_priv)) {
4582 4583
		encoder->enable_clock = skl_ddi_enable_clock;
		encoder->disable_clock = skl_ddi_disable_clock;
4584
		encoder->is_clock_enabled = skl_ddi_is_clock_enabled;
4585
		encoder->get_config = skl_ddi_get_config;
4586
	} else if (IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv)) {
4587 4588
		encoder->enable_clock = hsw_ddi_enable_clock;
		encoder->disable_clock = hsw_ddi_disable_clock;
4589
		encoder->is_clock_enabled = hsw_ddi_is_clock_enabled;
4590
		encoder->get_config = hsw_ddi_get_config;
4591 4592
	}

4593 4594 4595
	if (IS_DG1(dev_priv))
		encoder->hpd_pin = dg1_hpd_pin(dev_priv, port);
	else if (IS_ROCKETLAKE(dev_priv))
4596 4597 4598
		encoder->hpd_pin = rkl_hpd_pin(dev_priv, port);
	else if (INTEL_GEN(dev_priv) >= 12)
		encoder->hpd_pin = tgl_hpd_pin(dev_priv, port);
4599
	else if (IS_JSL_EHL(dev_priv))
4600 4601 4602 4603 4604
		encoder->hpd_pin = ehl_hpd_pin(dev_priv, port);
	else if (IS_GEN(dev_priv, 11))
		encoder->hpd_pin = icl_hpd_pin(dev_priv, port);
	else if (IS_GEN(dev_priv, 10))
		encoder->hpd_pin = cnl_hpd_pin(dev_priv, port);
4605 4606
	else if (IS_GEN(dev_priv, 9))
		encoder->hpd_pin = skl_hpd_pin(dev_priv, port);
4607 4608
	else
		encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port);
P
Paulo Zanoni 已提交
4609

4610
	if (INTEL_GEN(dev_priv) >= 11)
4611 4612 4613
		dig_port->saved_port_bits =
			intel_de_read(dev_priv, DDI_BUF_CTL(port))
			& DDI_BUF_PORT_REVERSAL;
4614
	else
4615 4616 4617
		dig_port->saved_port_bits =
			intel_de_read(dev_priv, DDI_BUF_CTL(port))
			& (DDI_BUF_PORT_REVERSAL | DDI_A_4_LANES);
4618

4619 4620 4621
	if (intel_bios_is_lane_reversal_needed(dev_priv, port))
		dig_port->saved_port_bits |= DDI_BUF_PORT_REVERSAL;

4622 4623 4624
	dig_port->dp.output_reg = INVALID_MMIO_REG;
	dig_port->max_lanes = intel_ddi_max_lanes(dig_port);
	dig_port->aux_ch = intel_bios_port_aux_ch(dev_priv, port);
P
Paulo Zanoni 已提交
4625

4626
	if (intel_phy_is_tc(dev_priv, phy)) {
4627 4628 4629
		bool is_legacy =
			!intel_bios_port_supports_typec_usb(dev_priv, port) &&
			!intel_bios_port_supports_tbt(dev_priv, port);
4630

4631
		intel_tc_port_init(dig_port, is_legacy);
4632

4633 4634
		encoder->update_prepare = intel_ddi_update_prepare;
		encoder->update_complete = intel_ddi_update_complete;
4635
	}
4636

4637
	drm_WARN_ON(&dev_priv->drm, port > PORT_I);
4638
	dig_port->ddi_io_power_domain = POWER_DOMAIN_PORT_DDI_A_IO +
4639
					      port - PORT_A;
4640

4641
	if (init_dp) {
4642
		if (!intel_ddi_init_dp_connector(dig_port))
4643
			goto err;
4644

4645
		dig_port->hpd_pulse = intel_dp_hpd_pulse;
4646 4647 4648 4649

		/* Splitter enable for eDP MSO is supported for pipe A only. */
		if (dig_port->dp.mso_link_count)
			encoder->pipe_mask = BIT(PIPE_A);
4650
	}
4651

4652 4653
	/* In theory we don't need the encoder->type check, but leave it just in
	 * case we have some really bad VBTs... */
4654
	if (encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
4655
		if (!intel_ddi_init_hdmi_connector(dig_port))
4656
			goto err;
4657
	}
4658

4659 4660
	if (INTEL_GEN(dev_priv) >= 11) {
		if (intel_phy_is_tc(dev_priv, phy))
4661
			dig_port->connected = intel_tc_port_connected;
4662
		else
4663
			dig_port->connected = lpt_digital_port_connected;
4664 4665
	} else if (INTEL_GEN(dev_priv) >= 8) {
		if (port == PORT_A || IS_GEN9_LP(dev_priv))
4666
			dig_port->connected = bdw_digital_port_connected;
4667
		else
4668
			dig_port->connected = lpt_digital_port_connected;
4669
	} else {
4670
		if (port == PORT_A)
4671
			dig_port->connected = hsw_digital_port_connected;
4672
		else
4673
			dig_port->connected = lpt_digital_port_connected;
4674 4675
	}

4676
	intel_infoframe_init(dig_port);
4677

4678 4679 4680
	return;

err:
4681
	drm_encoder_cleanup(&encoder->base);
4682
	kfree(dig_port);
P
Paulo Zanoni 已提交
4683
}