intel_ddi.c 149.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eugeni Dodonov <eugeni.dodonov@intel.com>
 *
 */

28
#include <drm/drm_scdc_helper.h>
29

30
#include "i915_drv.h"
31
#include "intel_audio.h"
32
#include "intel_combo_phy.h"
33
#include "intel_connector.h"
34
#include "intel_ddi.h"
35
#include "intel_display_types.h"
36
#include "intel_dp.h"
37
#include "intel_dp_mst.h"
38
#include "intel_dp_link_training.h"
39
#include "intel_dpio_phy.h"
40
#include "intel_dsi.h"
41
#include "intel_fifo_underrun.h"
42
#include "intel_gmbus.h"
43
#include "intel_hdcp.h"
44
#include "intel_hdmi.h"
45
#include "intel_hotplug.h"
46
#include "intel_lspcon.h"
47
#include "intel_panel.h"
48
#include "intel_psr.h"
49
#include "intel_sprite.h"
50
#include "intel_tc.h"
51
#include "intel_vdsc.h"
52

53 54 55
struct ddi_buf_trans {
	u32 trans1;	/* balance leg enable, de-emph level */
	u32 trans2;	/* vref sel, vswing */
56
	u8 i_boost;	/* SKL: I_boost; valid: 0x0, 0x1, 0x3, 0x7 */
57 58
};

59 60 61 62 63 64 65 66 67 68 69 70 71
static const u8 index_to_dp_signal_levels[] = {
	[0] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[2] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[3] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3,
	[4] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[5] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[6] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[7] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[8] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[9] = DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0,
};

72 73 74 75
/* HDMI/DVI modes ignore everything but the last 2 items. So we share
 * them for both DP and FDI transports, allowing those ports to
 * automatically adapt to HDMI connections as well
 */
76
static const struct ddi_buf_trans hsw_ddi_translations_dp[] = {
77 78 79 80 81 82 83 84 85
	{ 0x00FFFFFF, 0x0006000E, 0x0 },
	{ 0x00D75FFF, 0x0005000A, 0x0 },
	{ 0x00C30FFF, 0x00040006, 0x0 },
	{ 0x80AAAFFF, 0x000B0000, 0x0 },
	{ 0x00FFFFFF, 0x0005000A, 0x0 },
	{ 0x00D75FFF, 0x000C0004, 0x0 },
	{ 0x80C30FFF, 0x000B0000, 0x0 },
	{ 0x00FFFFFF, 0x00040006, 0x0 },
	{ 0x80D75FFF, 0x000B0000, 0x0 },
86 87
};

88
static const struct ddi_buf_trans hsw_ddi_translations_fdi[] = {
89 90 91 92 93 94 95 96 97
	{ 0x00FFFFFF, 0x0007000E, 0x0 },
	{ 0x00D75FFF, 0x000F000A, 0x0 },
	{ 0x00C30FFF, 0x00060006, 0x0 },
	{ 0x00AAAFFF, 0x001E0000, 0x0 },
	{ 0x00FFFFFF, 0x000F000A, 0x0 },
	{ 0x00D75FFF, 0x00160004, 0x0 },
	{ 0x00C30FFF, 0x001E0000, 0x0 },
	{ 0x00FFFFFF, 0x00060006, 0x0 },
	{ 0x00D75FFF, 0x001E0000, 0x0 },
98 99
};

100 101
static const struct ddi_buf_trans hsw_ddi_translations_hdmi[] = {
					/* Idx	NT mV d	T mV d	db	*/
102 103 104 105 106 107 108 109 110 111 112 113
	{ 0x00FFFFFF, 0x0006000E, 0x0 },/* 0:	400	400	0	*/
	{ 0x00E79FFF, 0x000E000C, 0x0 },/* 1:	400	500	2	*/
	{ 0x00D75FFF, 0x0005000A, 0x0 },/* 2:	400	600	3.5	*/
	{ 0x00FFFFFF, 0x0005000A, 0x0 },/* 3:	600	600	0	*/
	{ 0x00E79FFF, 0x001D0007, 0x0 },/* 4:	600	750	2	*/
	{ 0x00D75FFF, 0x000C0004, 0x0 },/* 5:	600	900	3.5	*/
	{ 0x00FFFFFF, 0x00040006, 0x0 },/* 6:	800	800	0	*/
	{ 0x80E79FFF, 0x00030002, 0x0 },/* 7:	800	1000	2	*/
	{ 0x00FFFFFF, 0x00140005, 0x0 },/* 8:	850	850	0	*/
	{ 0x00FFFFFF, 0x000C0004, 0x0 },/* 9:	900	900	0	*/
	{ 0x00FFFFFF, 0x001C0003, 0x0 },/* 10:	950	950	0	*/
	{ 0x80FFFFFF, 0x00030002, 0x0 },/* 11:	1000	1000	0	*/
114 115
};

116
static const struct ddi_buf_trans bdw_ddi_translations_edp[] = {
117 118 119 120 121 122 123 124 125
	{ 0x00FFFFFF, 0x00000012, 0x0 },
	{ 0x00EBAFFF, 0x00020011, 0x0 },
	{ 0x00C71FFF, 0x0006000F, 0x0 },
	{ 0x00AAAFFF, 0x000E000A, 0x0 },
	{ 0x00FFFFFF, 0x00020011, 0x0 },
	{ 0x00DB6FFF, 0x0005000F, 0x0 },
	{ 0x00BEEFFF, 0x000A000C, 0x0 },
	{ 0x00FFFFFF, 0x0005000F, 0x0 },
	{ 0x00DB6FFF, 0x000A000C, 0x0 },
126 127
};

128
static const struct ddi_buf_trans bdw_ddi_translations_dp[] = {
129 130 131 132 133 134 135 136 137
	{ 0x00FFFFFF, 0x0007000E, 0x0 },
	{ 0x00D75FFF, 0x000E000A, 0x0 },
	{ 0x00BEFFFF, 0x00140006, 0x0 },
	{ 0x80B2CFFF, 0x001B0002, 0x0 },
	{ 0x00FFFFFF, 0x000E000A, 0x0 },
	{ 0x00DB6FFF, 0x00160005, 0x0 },
	{ 0x80C71FFF, 0x001A0002, 0x0 },
	{ 0x00F7DFFF, 0x00180004, 0x0 },
	{ 0x80D75FFF, 0x001B0002, 0x0 },
138 139
};

140
static const struct ddi_buf_trans bdw_ddi_translations_fdi[] = {
141 142 143 144 145 146 147 148 149
	{ 0x00FFFFFF, 0x0001000E, 0x0 },
	{ 0x00D75FFF, 0x0004000A, 0x0 },
	{ 0x00C30FFF, 0x00070006, 0x0 },
	{ 0x00AAAFFF, 0x000C0000, 0x0 },
	{ 0x00FFFFFF, 0x0004000A, 0x0 },
	{ 0x00D75FFF, 0x00090004, 0x0 },
	{ 0x00C30FFF, 0x000C0000, 0x0 },
	{ 0x00FFFFFF, 0x00070006, 0x0 },
	{ 0x00D75FFF, 0x000C0000, 0x0 },
150 151
};

152 153
static const struct ddi_buf_trans bdw_ddi_translations_hdmi[] = {
					/* Idx	NT mV d	T mV df	db	*/
154 155 156 157 158 159 160 161 162 163
	{ 0x00FFFFFF, 0x0007000E, 0x0 },/* 0:	400	400	0	*/
	{ 0x00D75FFF, 0x000E000A, 0x0 },/* 1:	400	600	3.5	*/
	{ 0x00BEFFFF, 0x00140006, 0x0 },/* 2:	400	800	6	*/
	{ 0x00FFFFFF, 0x0009000D, 0x0 },/* 3:	450	450	0	*/
	{ 0x00FFFFFF, 0x000E000A, 0x0 },/* 4:	600	600	0	*/
	{ 0x00D7FFFF, 0x00140006, 0x0 },/* 5:	600	800	2.5	*/
	{ 0x80CB2FFF, 0x001B0002, 0x0 },/* 6:	600	1000	4.5	*/
	{ 0x00FFFFFF, 0x00140006, 0x0 },/* 7:	800	800	0	*/
	{ 0x80E79FFF, 0x001B0002, 0x0 },/* 8:	800	1000	2	*/
	{ 0x80FFFFFF, 0x001B0002, 0x0 },/* 9:	1000	1000	0	*/
164 165
};

166
/* Skylake H and S */
167
static const struct ddi_buf_trans skl_ddi_translations_dp[] = {
168 169 170
	{ 0x00002016, 0x000000A0, 0x0 },
	{ 0x00005012, 0x0000009B, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
171
	{ 0x80009010, 0x000000C0, 0x1 },
172 173
	{ 0x00002016, 0x0000009B, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
174
	{ 0x80007011, 0x000000C0, 0x1 },
175
	{ 0x00002016, 0x000000DF, 0x0 },
176
	{ 0x80005012, 0x000000C0, 0x1 },
177 178
};

179 180
/* Skylake U */
static const struct ddi_buf_trans skl_u_ddi_translations_dp[] = {
181
	{ 0x0000201B, 0x000000A2, 0x0 },
182
	{ 0x00005012, 0x00000088, 0x0 },
183
	{ 0x80007011, 0x000000CD, 0x1 },
184
	{ 0x80009010, 0x000000C0, 0x1 },
185
	{ 0x0000201B, 0x0000009D, 0x0 },
186 187
	{ 0x80005012, 0x000000C0, 0x1 },
	{ 0x80007011, 0x000000C0, 0x1 },
188
	{ 0x00002016, 0x00000088, 0x0 },
189
	{ 0x80005012, 0x000000C0, 0x1 },
190 191
};

192 193
/* Skylake Y */
static const struct ddi_buf_trans skl_y_ddi_translations_dp[] = {
194 195
	{ 0x00000018, 0x000000A2, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
196
	{ 0x80007011, 0x000000CD, 0x3 },
197
	{ 0x80009010, 0x000000C0, 0x3 },
198
	{ 0x00000018, 0x0000009D, 0x0 },
199 200
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
201
	{ 0x00000018, 0x00000088, 0x0 },
202
	{ 0x80005012, 0x000000C0, 0x3 },
203 204
};

205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243
/* Kabylake H and S */
static const struct ddi_buf_trans kbl_ddi_translations_dp[] = {
	{ 0x00002016, 0x000000A0, 0x0 },
	{ 0x00005012, 0x0000009B, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
	{ 0x80009010, 0x000000C0, 0x1 },
	{ 0x00002016, 0x0000009B, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000C0, 0x1 },
	{ 0x00002016, 0x00000097, 0x0 },
	{ 0x80005012, 0x000000C0, 0x1 },
};

/* Kabylake U */
static const struct ddi_buf_trans kbl_u_ddi_translations_dp[] = {
	{ 0x0000201B, 0x000000A1, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000CD, 0x3 },
	{ 0x80009010, 0x000000C0, 0x3 },
	{ 0x0000201B, 0x0000009D, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
	{ 0x00002016, 0x0000004F, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
};

/* Kabylake Y */
static const struct ddi_buf_trans kbl_y_ddi_translations_dp[] = {
	{ 0x00001017, 0x000000A1, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000CD, 0x3 },
	{ 0x8000800F, 0x000000C0, 0x3 },
	{ 0x00001017, 0x0000009D, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
	{ 0x00001017, 0x0000004C, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
};

244
/*
245
 * Skylake/Kabylake H and S
246 247
 * eDP 1.4 low vswing translation parameters
 */
248
static const struct ddi_buf_trans skl_ddi_translations_edp[] = {
249 250 251 252 253 254 255 256 257 258 259 260 261
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000A9, 0x0 },
	{ 0x00007011, 0x000000A2, 0x0 },
	{ 0x00009010, 0x0000009C, 0x0 },
	{ 0x00000018, 0x000000A9, 0x0 },
	{ 0x00006013, 0x000000A2, 0x0 },
	{ 0x00007011, 0x000000A6, 0x0 },
	{ 0x00000018, 0x000000AB, 0x0 },
	{ 0x00007013, 0x0000009F, 0x0 },
	{ 0x00000018, 0x000000DF, 0x0 },
};

/*
262
 * Skylake/Kabylake U
263 264 265 266 267 268 269 270 271 272 273 274 275
 * eDP 1.4 low vswing translation parameters
 */
static const struct ddi_buf_trans skl_u_ddi_translations_edp[] = {
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000A9, 0x0 },
	{ 0x00007011, 0x000000A2, 0x0 },
	{ 0x00009010, 0x0000009C, 0x0 },
	{ 0x00000018, 0x000000A9, 0x0 },
	{ 0x00006013, 0x000000A2, 0x0 },
	{ 0x00007011, 0x000000A6, 0x0 },
	{ 0x00002016, 0x000000AB, 0x0 },
	{ 0x00005013, 0x0000009F, 0x0 },
	{ 0x00000018, 0x000000DF, 0x0 },
276 277
};

278
/*
279
 * Skylake/Kabylake Y
280 281
 * eDP 1.4 low vswing translation parameters
 */
282
static const struct ddi_buf_trans skl_y_ddi_translations_edp[] = {
283 284 285 286 287 288 289 290 291 292 293
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000AB, 0x0 },
	{ 0x00007011, 0x000000A4, 0x0 },
	{ 0x00009010, 0x000000DF, 0x0 },
	{ 0x00000018, 0x000000AA, 0x0 },
	{ 0x00006013, 0x000000A4, 0x0 },
	{ 0x00007011, 0x0000009D, 0x0 },
	{ 0x00000018, 0x000000A0, 0x0 },
	{ 0x00006012, 0x000000DF, 0x0 },
	{ 0x00000018, 0x0000008A, 0x0 },
};
294

295
/* Skylake/Kabylake U, H and S */
296
static const struct ddi_buf_trans skl_ddi_translations_hdmi[] = {
297 298 299 300 301 302
	{ 0x00000018, 0x000000AC, 0x0 },
	{ 0x00005012, 0x0000009D, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
	{ 0x00000018, 0x000000A1, 0x0 },
	{ 0x00000018, 0x00000098, 0x0 },
	{ 0x00004013, 0x00000088, 0x0 },
303
	{ 0x80006012, 0x000000CD, 0x1 },
304
	{ 0x00000018, 0x000000DF, 0x0 },
305 306 307
	{ 0x80003015, 0x000000CD, 0x1 },	/* Default */
	{ 0x80003015, 0x000000C0, 0x1 },
	{ 0x80000018, 0x000000C0, 0x1 },
308 309
};

310
/* Skylake/Kabylake Y */
311
static const struct ddi_buf_trans skl_y_ddi_translations_hdmi[] = {
312 313
	{ 0x00000018, 0x000000A1, 0x0 },
	{ 0x00005012, 0x000000DF, 0x0 },
314
	{ 0x80007011, 0x000000CB, 0x3 },
315 316 317
	{ 0x00000018, 0x000000A4, 0x0 },
	{ 0x00000018, 0x0000009D, 0x0 },
	{ 0x00004013, 0x00000080, 0x0 },
318
	{ 0x80006013, 0x000000C0, 0x3 },
319
	{ 0x00000018, 0x0000008A, 0x0 },
320 321 322
	{ 0x80003015, 0x000000C0, 0x3 },	/* Default */
	{ 0x80003015, 0x000000C0, 0x3 },
	{ 0x80000018, 0x000000C0, 0x3 },
323 324
};

325
struct bxt_ddi_buf_trans {
326 327 328 329
	u8 margin;	/* swing value */
	u8 scale;	/* scale value */
	u8 enable;	/* scale enable */
	u8 deemphasis;
330 331 332 333
};

static const struct bxt_ddi_buf_trans bxt_ddi_translations_dp[] = {
					/* Idx	NT mV diff	db  */
334 335 336 337 338 339 340 341 342 343
	{ 52,  0x9A, 0, 128, },	/* 0:	400		0   */
	{ 78,  0x9A, 0, 85,  },	/* 1:	400		3.5 */
	{ 104, 0x9A, 0, 64,  },	/* 2:	400		6   */
	{ 154, 0x9A, 0, 43,  },	/* 3:	400		9.5 */
	{ 77,  0x9A, 0, 128, },	/* 4:	600		0   */
	{ 116, 0x9A, 0, 85,  },	/* 5:	600		3.5 */
	{ 154, 0x9A, 0, 64,  },	/* 6:	600		6   */
	{ 102, 0x9A, 0, 128, },	/* 7:	800		0   */
	{ 154, 0x9A, 0, 85,  },	/* 8:	800		3.5 */
	{ 154, 0x9A, 1, 128, },	/* 9:	1200		0   */
344 345
};

346 347
static const struct bxt_ddi_buf_trans bxt_ddi_translations_edp[] = {
					/* Idx	NT mV diff	db  */
348 349 350 351 352 353 354 355 356 357
	{ 26, 0, 0, 128, },	/* 0:	200		0   */
	{ 38, 0, 0, 112, },	/* 1:	200		1.5 */
	{ 48, 0, 0, 96,  },	/* 2:	200		4   */
	{ 54, 0, 0, 69,  },	/* 3:	200		6   */
	{ 32, 0, 0, 128, },	/* 4:	250		0   */
	{ 48, 0, 0, 104, },	/* 5:	250		1.5 */
	{ 54, 0, 0, 85,  },	/* 6:	250		4   */
	{ 43, 0, 0, 128, },	/* 7:	300		0   */
	{ 54, 0, 0, 101, },	/* 8:	300		1.5 */
	{ 48, 0, 0, 128, },	/* 9:	300		0   */
358 359
};

360 361 362 363 364
/* BSpec has 2 recommended values - entries 0 and 8.
 * Using the entry with higher vswing.
 */
static const struct bxt_ddi_buf_trans bxt_ddi_translations_hdmi[] = {
					/* Idx	NT mV diff	db  */
365 366 367 368 369 370 371 372 373 374
	{ 52,  0x9A, 0, 128, },	/* 0:	400		0   */
	{ 52,  0x9A, 0, 85,  },	/* 1:	400		3.5 */
	{ 52,  0x9A, 0, 64,  },	/* 2:	400		6   */
	{ 42,  0x9A, 0, 43,  },	/* 3:	400		9.5 */
	{ 77,  0x9A, 0, 128, },	/* 4:	600		0   */
	{ 77,  0x9A, 0, 85,  },	/* 5:	600		3.5 */
	{ 77,  0x9A, 0, 64,  },	/* 6:	600		6   */
	{ 102, 0x9A, 0, 128, },	/* 7:	800		0   */
	{ 102, 0x9A, 0, 85,  },	/* 8:	800		3.5 */
	{ 154, 0x9A, 1, 128, },	/* 9:	1200		0   */
375 376
};

377
struct cnl_ddi_buf_trans {
378 379 380 381 382
	u8 dw2_swing_sel;
	u8 dw7_n_scalar;
	u8 dw4_cursor_coeff;
	u8 dw4_post_cursor_2;
	u8 dw4_post_cursor_1;
383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516
};

/* Voltage Swing Programming for VccIO 0.85V for DP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_85V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5D, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x6A, 0x38, 0x00, 0x07 },	/* 350   500      3.1   */
	{ 0xB, 0x7A, 0x32, 0x00, 0x0D },	/* 350   700      6.0   */
	{ 0x6, 0x7C, 0x2D, 0x00, 0x12 },	/* 350   900      8.2   */
	{ 0xA, 0x69, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xB, 0x7A, 0x36, 0x00, 0x09 },	/* 500   700      2.9   */
	{ 0x6, 0x7C, 0x30, 0x00, 0x0F },	/* 500   900      5.1   */
	{ 0xB, 0x7D, 0x3C, 0x00, 0x03 },	/* 650   725      0.9   */
	{ 0x6, 0x7C, 0x34, 0x00, 0x0B },	/* 600   900      3.5   */
	{ 0x6, 0x7B, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

/* Voltage Swing Programming for VccIO 0.85V for HDMI */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_85V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x60, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x73, 0x36, 0x00, 0x09 },	/* 450   650      3.2   */
	{ 0x6, 0x7F, 0x31, 0x00, 0x0E },	/* 450   850      5.5   */
	{ 0xB, 0x73, 0x3F, 0x00, 0x00 },	/* 650   650      0.0   */
	{ 0x6, 0x7F, 0x37, 0x00, 0x08 },	/* 650   850      2.3   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 850   850      0.0   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
};

/* Voltage Swing Programming for VccIO 0.85V for eDP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_85V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x66, 0x3A, 0x00, 0x05 },	/* 384   500      2.3   */
	{ 0x0, 0x7F, 0x38, 0x00, 0x07 },	/* 153   200      2.3   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 192   250      2.3   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 230   300      2.3   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 269   350      2.3   */
	{ 0xA, 0x66, 0x3C, 0x00, 0x03 },	/* 446   500      1.0   */
	{ 0xB, 0x70, 0x3C, 0x00, 0x03 },	/* 460   600      2.3   */
	{ 0xC, 0x75, 0x3C, 0x00, 0x03 },	/* 537   700      2.3   */
	{ 0x2, 0x7F, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
};

/* Voltage Swing Programming for VccIO 0.95V for DP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_95V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5D, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x6A, 0x38, 0x00, 0x07 },	/* 350   500      3.1   */
	{ 0xB, 0x7A, 0x32, 0x00, 0x0D },	/* 350   700      6.0   */
	{ 0x6, 0x7C, 0x2D, 0x00, 0x12 },	/* 350   900      8.2   */
	{ 0xA, 0x69, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xB, 0x7A, 0x36, 0x00, 0x09 },	/* 500   700      2.9   */
	{ 0x6, 0x7C, 0x30, 0x00, 0x0F },	/* 500   900      5.1   */
	{ 0xB, 0x7D, 0x3C, 0x00, 0x03 },	/* 650   725      0.9   */
	{ 0x6, 0x7C, 0x34, 0x00, 0x0B },	/* 600   900      3.5   */
	{ 0x6, 0x7B, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

/* Voltage Swing Programming for VccIO 0.95V for HDMI */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_95V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5C, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
	{ 0xB, 0x69, 0x37, 0x00, 0x08 },	/* 400   600      3.5   */
	{ 0x5, 0x76, 0x31, 0x00, 0x0E },	/* 400   800      6.0   */
	{ 0xA, 0x5E, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x69, 0x3F, 0x00, 0x00 },	/* 600   600      0.0   */
	{ 0xB, 0x79, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
	{ 0x6, 0x7D, 0x32, 0x00, 0x0D },	/* 600   1000     4.4   */
	{ 0x5, 0x76, 0x3F, 0x00, 0x00 },	/* 800   800      0.0   */
	{ 0x6, 0x7D, 0x39, 0x00, 0x06 },	/* 800   1000     1.9   */
	{ 0x6, 0x7F, 0x39, 0x00, 0x06 },	/* 850   1050     1.8   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1050  1050     0.0   */
};

/* Voltage Swing Programming for VccIO 0.95V for eDP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_95V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x61, 0x3A, 0x00, 0x05 },	/* 384   500      2.3   */
	{ 0x0, 0x7F, 0x38, 0x00, 0x07 },	/* 153   200      2.3   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 192   250      2.3   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 230   300      2.3   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 269   350      2.3   */
	{ 0xA, 0x61, 0x3C, 0x00, 0x03 },	/* 446   500      1.0   */
	{ 0xB, 0x68, 0x39, 0x00, 0x06 },	/* 460   600      2.3   */
	{ 0xC, 0x6E, 0x39, 0x00, 0x06 },	/* 537   700      2.3   */
	{ 0x4, 0x7F, 0x3A, 0x00, 0x05 },	/* 460   600      2.3   */
	{ 0x2, 0x7F, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
};

/* Voltage Swing Programming for VccIO 1.05V for DP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_1_05V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x58, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
	{ 0xB, 0x64, 0x37, 0x00, 0x08 },	/* 400   600      3.5   */
	{ 0x5, 0x70, 0x31, 0x00, 0x0E },	/* 400   800      6.0   */
	{ 0x6, 0x7F, 0x2C, 0x00, 0x13 },	/* 400   1050     8.4   */
	{ 0xB, 0x64, 0x3F, 0x00, 0x00 },	/* 600   600      0.0   */
	{ 0x5, 0x73, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
	{ 0x6, 0x7F, 0x30, 0x00, 0x0F },	/* 550   1050     5.6   */
	{ 0x5, 0x76, 0x3E, 0x00, 0x01 },	/* 850   900      0.5   */
	{ 0x6, 0x7F, 0x36, 0x00, 0x09 },	/* 750   1050     2.9   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1050  1050     0.0   */
};

/* Voltage Swing Programming for VccIO 1.05V for HDMI */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_1_05V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x58, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
	{ 0xB, 0x64, 0x37, 0x00, 0x08 },	/* 400   600      3.5   */
	{ 0x5, 0x70, 0x31, 0x00, 0x0E },	/* 400   800      6.0   */
	{ 0xA, 0x5B, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x64, 0x3F, 0x00, 0x00 },	/* 600   600      0.0   */
	{ 0x5, 0x73, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
	{ 0x6, 0x7C, 0x32, 0x00, 0x0D },	/* 600   1000     4.4   */
	{ 0x5, 0x70, 0x3F, 0x00, 0x00 },	/* 800   800      0.0   */
	{ 0x6, 0x7C, 0x39, 0x00, 0x06 },	/* 800   1000     1.9   */
	{ 0x6, 0x7F, 0x39, 0x00, 0x06 },	/* 850   1050     1.8   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1050  1050     0.0   */
};

/* Voltage Swing Programming for VccIO 1.05V for eDP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_1_05V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5E, 0x3A, 0x00, 0x05 },	/* 384   500      2.3   */
	{ 0x0, 0x7F, 0x38, 0x00, 0x07 },	/* 153   200      2.3   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 192   250      2.3   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 230   300      2.3   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 269   350      2.3   */
	{ 0xA, 0x5E, 0x3C, 0x00, 0x03 },	/* 446   500      1.0   */
	{ 0xB, 0x64, 0x39, 0x00, 0x06 },	/* 460   600      2.3   */
	{ 0xE, 0x6A, 0x39, 0x00, 0x06 },	/* 537   700      2.3   */
	{ 0x2, 0x7F, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
};

517 518 519 520 521 522 523 524 525 526 527 528 529
/* icl_combo_phy_ddi_translations */
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_dp_hbr2[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x71, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x4C, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x73, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x6C, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
530 531
};

532 533 534 535 536 537 538 539 540 541 542 543
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_edp_hbr2[] = {
						/* NT mV Trans mV db    */
	{ 0x0, 0x7F, 0x3F, 0x00, 0x00 },	/* 200   200      0.0   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 200   250      1.9   */
	{ 0x1, 0x7F, 0x33, 0x00, 0x0C },	/* 200   300      3.5   */
	{ 0x9, 0x7F, 0x31, 0x00, 0x0E },	/* 200   350      4.9   */
	{ 0x8, 0x7F, 0x3F, 0x00, 0x00 },	/* 250   250      0.0   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 250   300      1.6   */
	{ 0x9, 0x7F, 0x35, 0x00, 0x0A },	/* 250   350      2.9   */
	{ 0x1, 0x7F, 0x3F, 0x00, 0x00 },	/* 300   300      0.0   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 300   350      1.3   */
	{ 0x9, 0x7F, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
544 545
};

546 547 548 549 550 551 552 553 554 555 556 557
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_edp_hbr3[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x71, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x4C, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x73, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x6C, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
558 559
};

560 561 562 563 564 565 566 567 568
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_hdmi[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x60, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x73, 0x36, 0x00, 0x09 },	/* 450   650      3.2   */
	{ 0x6, 0x7F, 0x31, 0x00, 0x0E },	/* 450   850      5.5   */
	{ 0xB, 0x73, 0x3F, 0x00, 0x00 },	/* 650   650      0.0   ALS */
	{ 0x6, 0x7F, 0x37, 0x00, 0x08 },	/* 650   850      2.3   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 850   850      0.0   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
569 570
};

571 572 573 574 575 576 577 578 579 580 581 582 583 584
static const struct cnl_ddi_buf_trans ehl_combo_phy_ddi_translations_hbr2_hbr3[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x33, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x47, 0x36, 0x00, 0x09 },	/* 350   500      3.1   */
	{ 0xC, 0x64, 0x30, 0x00, 0x0F },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2C, 0x00, 0x13 },	/* 350   900      8.2   */
	{ 0xA, 0x46, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x64, 0x36, 0x00, 0x09 },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x30, 0x00, 0x0F },	/* 500   900      5.1   */
	{ 0xC, 0x61, 0x3F, 0x00, 0x00 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x37, 0x00, 0x08 },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604
struct icl_mg_phy_ddi_buf_trans {
	u32 cri_txdeemph_override_5_0;
	u32 cri_txdeemph_override_11_6;
	u32 cri_txdeemph_override_17_12;
};

static const struct icl_mg_phy_ddi_buf_trans icl_mg_phy_ddi_translations[] = {
				/* Voltage swing  pre-emphasis */
	{ 0x0, 0x1B, 0x00 },	/* 0              0   */
	{ 0x0, 0x23, 0x08 },	/* 0              1   */
	{ 0x0, 0x2D, 0x12 },	/* 0              2   */
	{ 0x0, 0x00, 0x00 },	/* 0              3   */
	{ 0x0, 0x23, 0x00 },	/* 1              0   */
	{ 0x0, 0x2B, 0x09 },	/* 1              1   */
	{ 0x0, 0x2E, 0x11 },	/* 1              2   */
	{ 0x0, 0x2F, 0x00 },	/* 2              0   */
	{ 0x0, 0x33, 0x0C },	/* 2              1   */
	{ 0x0, 0x00, 0x00 },	/* 3              0   */
};

605 606 607 608 609 610
struct tgl_dkl_phy_ddi_buf_trans {
	u32 dkl_vswing_control;
	u32 dkl_preshoot_control;
	u32 dkl_de_emphasis_control;
};

611
static const struct tgl_dkl_phy_ddi_buf_trans tgl_dkl_phy_dp_ddi_trans[] = {
612 613 614 615 616 617 618 619 620 621 622 623 624
				/* VS	pre-emp	Non-trans mV	Pre-emph dB */
	{ 0x7, 0x0, 0x00 },	/* 0	0	400mV		0 dB */
	{ 0x5, 0x0, 0x03 },	/* 0	1	400mV		3.5 dB */
	{ 0x2, 0x0, 0x0b },	/* 0	2	400mV		6 dB */
	{ 0x0, 0x0, 0x19 },	/* 0	3	400mV		9.5 dB */
	{ 0x5, 0x0, 0x00 },	/* 1	0	600mV		0 dB */
	{ 0x2, 0x0, 0x03 },	/* 1	1	600mV		3.5 dB */
	{ 0x0, 0x0, 0x14 },	/* 1	2	600mV		6 dB */
	{ 0x2, 0x0, 0x00 },	/* 2	0	800mV		0 dB */
	{ 0x0, 0x0, 0x0B },	/* 2	1	800mV		3.5 dB */
	{ 0x0, 0x0, 0x00 },	/* 3	0	1200mV		0 dB HDMI default */
};

625 626 627 628 629 630 631 632 633 634 635 636 637 638
static const struct tgl_dkl_phy_ddi_buf_trans tgl_dkl_phy_hdmi_ddi_trans[] = {
				/* HDMI Preset	VS	Pre-emph */
	{ 0x7, 0x0, 0x0 },	/* 1		400mV	0dB */
	{ 0x6, 0x0, 0x0 },	/* 2		500mV	0dB */
	{ 0x4, 0x0, 0x0 },	/* 3		650mV	0dB */
	{ 0x2, 0x0, 0x0 },	/* 4		800mV	0dB */
	{ 0x0, 0x0, 0x0 },	/* 5		1000mV	0dB */
	{ 0x0, 0x0, 0x5 },	/* 6		Full	-1.5 dB */
	{ 0x0, 0x0, 0x6 },	/* 7		Full	-1.8 dB */
	{ 0x0, 0x0, 0x7 },	/* 8		Full	-2 dB */
	{ 0x0, 0x0, 0x8 },	/* 9		Full	-2.5 dB */
	{ 0x0, 0x0, 0xA },	/* 10		Full	-3 dB */
};

639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666
static const struct cnl_ddi_buf_trans tgl_combo_phy_ddi_translations_dp_hbr[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x32, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x71, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7D, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x4C, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x73, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x6C, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

static const struct cnl_ddi_buf_trans tgl_combo_phy_ddi_translations_dp_hbr2[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x63, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x47, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x63, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x61, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7B, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

667 668 669 670 671 672 673 674 675 676 677 678
static const struct ddi_buf_trans *
bdw_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
{
	if (dev_priv->vbt.edp.low_vswing) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_edp);
		return bdw_ddi_translations_edp;
	} else {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
		return bdw_ddi_translations_dp;
	}
}

679
static const struct ddi_buf_trans *
680
skl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
681
{
682
	if (IS_SKL_ULX(dev_priv)) {
683
		*n_entries = ARRAY_SIZE(skl_y_ddi_translations_dp);
684
		return skl_y_ddi_translations_dp;
685
	} else if (IS_SKL_ULT(dev_priv)) {
686
		*n_entries = ARRAY_SIZE(skl_u_ddi_translations_dp);
687
		return skl_u_ddi_translations_dp;
688 689
	} else {
		*n_entries = ARRAY_SIZE(skl_ddi_translations_dp);
690
		return skl_ddi_translations_dp;
691 692 693
	}
}

694 695 696
static const struct ddi_buf_trans *
kbl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
{
697
	if (IS_KBL_ULX(dev_priv) || IS_CFL_ULX(dev_priv)) {
698 699
		*n_entries = ARRAY_SIZE(kbl_y_ddi_translations_dp);
		return kbl_y_ddi_translations_dp;
700
	} else if (IS_KBL_ULT(dev_priv) || IS_CFL_ULT(dev_priv)) {
701 702 703 704 705 706 707 708
		*n_entries = ARRAY_SIZE(kbl_u_ddi_translations_dp);
		return kbl_u_ddi_translations_dp;
	} else {
		*n_entries = ARRAY_SIZE(kbl_ddi_translations_dp);
		return kbl_ddi_translations_dp;
	}
}

709
static const struct ddi_buf_trans *
710
skl_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
711
{
712
	if (dev_priv->vbt.edp.low_vswing) {
713 714
		if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv) ||
		    IS_CFL_ULX(dev_priv)) {
715
			*n_entries = ARRAY_SIZE(skl_y_ddi_translations_edp);
716
			return skl_y_ddi_translations_edp;
717 718
		} else if (IS_SKL_ULT(dev_priv) || IS_KBL_ULT(dev_priv) ||
			   IS_CFL_ULT(dev_priv)) {
719
			*n_entries = ARRAY_SIZE(skl_u_ddi_translations_edp);
720
			return skl_u_ddi_translations_edp;
721 722
		} else {
			*n_entries = ARRAY_SIZE(skl_ddi_translations_edp);
723
			return skl_ddi_translations_edp;
724 725
		}
	}
726

727
	if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
728 729 730
		return kbl_get_buf_trans_dp(dev_priv, n_entries);
	else
		return skl_get_buf_trans_dp(dev_priv, n_entries);
731 732 733
}

static const struct ddi_buf_trans *
734
skl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
735
{
736 737
	if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv) ||
	    IS_CFL_ULX(dev_priv)) {
738
		*n_entries = ARRAY_SIZE(skl_y_ddi_translations_hdmi);
739
		return skl_y_ddi_translations_hdmi;
740 741
	} else {
		*n_entries = ARRAY_SIZE(skl_ddi_translations_hdmi);
742
		return skl_ddi_translations_hdmi;
743 744 745
	}
}

746 747 748 749 750 751 752 753 754
static int skl_buf_trans_num_entries(enum port port, int n_entries)
{
	/* Only DDIA and DDIE can select the 10th register with DP */
	if (port == PORT_A || port == PORT_E)
		return min(n_entries, 10);
	else
		return min(n_entries, 9);
}

755 756
static const struct ddi_buf_trans *
intel_ddi_get_buf_trans_dp(struct drm_i915_private *dev_priv,
757
			   enum port port, int *n_entries)
758 759
{
	if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv)) {
760 761 762 763
		const struct ddi_buf_trans *ddi_translations =
			kbl_get_buf_trans_dp(dev_priv, n_entries);
		*n_entries = skl_buf_trans_num_entries(port, *n_entries);
		return ddi_translations;
764
	} else if (IS_SKYLAKE(dev_priv)) {
765 766 767 768
		const struct ddi_buf_trans *ddi_translations =
			skl_get_buf_trans_dp(dev_priv, n_entries);
		*n_entries = skl_buf_trans_num_entries(port, *n_entries);
		return ddi_translations;
769 770 771 772 773 774 775 776 777 778 779 780 781 782
	} else if (IS_BROADWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
		return  bdw_ddi_translations_dp;
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
		return hsw_ddi_translations_dp;
	}

	*n_entries = 0;
	return NULL;
}

static const struct ddi_buf_trans *
intel_ddi_get_buf_trans_edp(struct drm_i915_private *dev_priv,
783
			    enum port port, int *n_entries)
784 785
{
	if (IS_GEN9_BC(dev_priv)) {
786 787 788 789
		const struct ddi_buf_trans *ddi_translations =
			skl_get_buf_trans_edp(dev_priv, n_entries);
		*n_entries = skl_buf_trans_num_entries(port, *n_entries);
		return ddi_translations;
790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816
	} else if (IS_BROADWELL(dev_priv)) {
		return bdw_get_buf_trans_edp(dev_priv, n_entries);
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
		return hsw_ddi_translations_dp;
	}

	*n_entries = 0;
	return NULL;
}

static const struct ddi_buf_trans *
intel_ddi_get_buf_trans_fdi(struct drm_i915_private *dev_priv,
			    int *n_entries)
{
	if (IS_BROADWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_fdi);
		return bdw_ddi_translations_fdi;
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_fdi);
		return hsw_ddi_translations_fdi;
	}

	*n_entries = 0;
	return NULL;
}

817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834
static const struct ddi_buf_trans *
intel_ddi_get_buf_trans_hdmi(struct drm_i915_private *dev_priv,
			     int *n_entries)
{
	if (IS_GEN9_BC(dev_priv)) {
		return skl_get_buf_trans_hdmi(dev_priv, n_entries);
	} else if (IS_BROADWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
		return bdw_ddi_translations_hdmi;
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
		return hsw_ddi_translations_hdmi;
	}

	*n_entries = 0;
	return NULL;
}

835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859
static const struct bxt_ddi_buf_trans *
bxt_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
{
	*n_entries = ARRAY_SIZE(bxt_ddi_translations_dp);
	return bxt_ddi_translations_dp;
}

static const struct bxt_ddi_buf_trans *
bxt_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
{
	if (dev_priv->vbt.edp.low_vswing) {
		*n_entries = ARRAY_SIZE(bxt_ddi_translations_edp);
		return bxt_ddi_translations_edp;
	}

	return bxt_get_buf_trans_dp(dev_priv, n_entries);
}

static const struct bxt_ddi_buf_trans *
bxt_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
{
	*n_entries = ARRAY_SIZE(bxt_ddi_translations_hdmi);
	return bxt_ddi_translations_hdmi;
}

860 861 862
static const struct cnl_ddi_buf_trans *
cnl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
{
863
	u32 voltage = intel_de_read(dev_priv, CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
864 865 866 867 868 869 870 871 872 873

	if (voltage == VOLTAGE_INFO_0_85V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_85V);
		return cnl_ddi_translations_hdmi_0_85V;
	} else if (voltage == VOLTAGE_INFO_0_95V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_95V);
		return cnl_ddi_translations_hdmi_0_95V;
	} else if (voltage == VOLTAGE_INFO_1_05V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_1_05V);
		return cnl_ddi_translations_hdmi_1_05V;
874 875
	} else {
		*n_entries = 1; /* shut up gcc */
876
		MISSING_CASE(voltage);
877
	}
878 879 880 881 882 883
	return NULL;
}

static const struct cnl_ddi_buf_trans *
cnl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
{
884
	u32 voltage = intel_de_read(dev_priv, CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
885 886 887 888 889 890 891 892 893 894

	if (voltage == VOLTAGE_INFO_0_85V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_85V);
		return cnl_ddi_translations_dp_0_85V;
	} else if (voltage == VOLTAGE_INFO_0_95V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_95V);
		return cnl_ddi_translations_dp_0_95V;
	} else if (voltage == VOLTAGE_INFO_1_05V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_1_05V);
		return cnl_ddi_translations_dp_1_05V;
895 896
	} else {
		*n_entries = 1; /* shut up gcc */
897
		MISSING_CASE(voltage);
898
	}
899 900 901 902 903 904
	return NULL;
}

static const struct cnl_ddi_buf_trans *
cnl_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
{
905
	u32 voltage = intel_de_read(dev_priv, CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
906 907 908 909 910 911 912 913 914 915 916

	if (dev_priv->vbt.edp.low_vswing) {
		if (voltage == VOLTAGE_INFO_0_85V) {
			*n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_85V);
			return cnl_ddi_translations_edp_0_85V;
		} else if (voltage == VOLTAGE_INFO_0_95V) {
			*n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_95V);
			return cnl_ddi_translations_edp_0_95V;
		} else if (voltage == VOLTAGE_INFO_1_05V) {
			*n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_1_05V);
			return cnl_ddi_translations_edp_1_05V;
917 918
		} else {
			*n_entries = 1; /* shut up gcc */
919
			MISSING_CASE(voltage);
920
		}
921 922 923 924 925 926
		return NULL;
	} else {
		return cnl_get_buf_trans_dp(dev_priv, n_entries);
	}
}

927
static const struct cnl_ddi_buf_trans *
928 929
icl_get_combo_buf_trans(struct drm_i915_private *dev_priv, int type, int rate,
			int *n_entries)
930
{
931 932 933 934 935 936 937 938 939
	if (type == INTEL_OUTPUT_HDMI) {
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_hdmi);
		return icl_combo_phy_ddi_translations_hdmi;
	} else if (rate > 540000 && type == INTEL_OUTPUT_EDP) {
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr3);
		return icl_combo_phy_ddi_translations_edp_hbr3;
	} else if (type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.low_vswing) {
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr2);
		return icl_combo_phy_ddi_translations_edp_hbr2;
940
	}
941 942 943

	*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_dp_hbr2);
	return icl_combo_phy_ddi_translations_dp_hbr2;
944 945
}

946 947 948 949 950 951 952 953 954 955 956 957
static const struct cnl_ddi_buf_trans *
ehl_get_combo_buf_trans(struct drm_i915_private *dev_priv, int type, int rate,
			int *n_entries)
{
	if (type == INTEL_OUTPUT_DP && rate > 270000) {
		*n_entries = ARRAY_SIZE(ehl_combo_phy_ddi_translations_hbr2_hbr3);
		return ehl_combo_phy_ddi_translations_hbr2_hbr3;
	}

	return icl_get_combo_buf_trans(dev_priv, type, rate, n_entries);
}

958 959 960 961 962 963 964 965 966 967 968 969 970 971 972
static const struct cnl_ddi_buf_trans *
tgl_get_combo_buf_trans(struct drm_i915_private *dev_priv, int type, int rate,
			int *n_entries)
{
	if (type != INTEL_OUTPUT_DP) {
		return icl_get_combo_buf_trans(dev_priv, type, rate, n_entries);
	} else if (rate > 270000) {
		*n_entries = ARRAY_SIZE(tgl_combo_phy_ddi_translations_dp_hbr2);
		return tgl_combo_phy_ddi_translations_dp_hbr2;
	}

	*n_entries = ARRAY_SIZE(tgl_combo_phy_ddi_translations_dp_hbr);
	return tgl_combo_phy_ddi_translations_dp_hbr;
}

973
static int intel_ddi_hdmi_level(struct intel_encoder *encoder)
974
{
975
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
976
	int n_entries, level, default_entry;
977
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
978

979 980
	if (INTEL_GEN(dev_priv) >= 12) {
		if (intel_phy_is_combo(dev_priv, phy))
981
			tgl_get_combo_buf_trans(dev_priv, INTEL_OUTPUT_HDMI,
982 983
						0, &n_entries);
		else
984
			n_entries = ARRAY_SIZE(tgl_dkl_phy_hdmi_ddi_trans);
985 986
		default_entry = n_entries - 1;
	} else if (INTEL_GEN(dev_priv) == 11) {
987
		if (intel_phy_is_combo(dev_priv, phy))
988
			icl_get_combo_buf_trans(dev_priv, INTEL_OUTPUT_HDMI,
989
						0, &n_entries);
990 991 992 993
		else
			n_entries = ARRAY_SIZE(icl_mg_phy_ddi_translations);
		default_entry = n_entries - 1;
	} else if (IS_CANNONLAKE(dev_priv)) {
994 995
		cnl_get_buf_trans_hdmi(dev_priv, &n_entries);
		default_entry = n_entries - 1;
996
	} else if (IS_GEN9_LP(dev_priv)) {
997 998
		bxt_get_buf_trans_hdmi(dev_priv, &n_entries);
		default_entry = n_entries - 1;
999
	} else if (IS_GEN9_BC(dev_priv)) {
1000 1001
		intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
		default_entry = 8;
1002
	} else if (IS_BROADWELL(dev_priv)) {
1003 1004
		intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
		default_entry = 7;
1005
	} else if (IS_HASWELL(dev_priv)) {
1006 1007
		intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
		default_entry = 6;
1008 1009
	} else {
		WARN(1, "ddi translation table missing\n");
1010
		return 0;
1011 1012
	}

1013
	if (WARN_ON_ONCE(n_entries == 0))
1014
		return 0;
1015

1016 1017
	level = intel_bios_hdmi_level_shift(encoder);
	if (level < 0)
1018 1019
		level = default_entry;

1020 1021
	if (WARN_ON_ONCE(level >= n_entries))
		level = n_entries - 1;
1022

1023
	return level;
1024 1025
}

1026 1027
/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
1028 1029
 * values in advance. This function programs the correct values for
 * DP/eDP/FDI use cases.
1030
 */
1031 1032
static void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder,
					 const struct intel_crtc_state *crtc_state)
1033
{
1034
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1035
	u32 iboost_bit = 0;
1036
	int i, n_entries;
1037
	enum port port = encoder->port;
1038
	const struct ddi_buf_trans *ddi_translations;
1039

1040 1041 1042 1043
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
		ddi_translations = intel_ddi_get_buf_trans_fdi(dev_priv,
							       &n_entries);
	else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
1044
		ddi_translations = intel_ddi_get_buf_trans_edp(dev_priv, port,
1045
							       &n_entries);
1046
	else
1047
		ddi_translations = intel_ddi_get_buf_trans_dp(dev_priv, port,
1048
							      &n_entries);
1049

1050
	/* If we're boosting the current, set bit 31 of trans1 */
1051
	if (IS_GEN9_BC(dev_priv) && intel_bios_dp_boost_level(encoder))
1052
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
1053

1054
	for (i = 0; i < n_entries; i++) {
1055 1056 1057 1058
		intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, i),
			       ddi_translations[i].trans1 | iboost_bit);
		intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, i),
			       ddi_translations[i].trans2);
1059
	}
1060 1061 1062 1063 1064 1065 1066
}

/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
 * values in advance. This function programs the correct values for
 * HDMI/DVI use cases.
 */
1067
static void intel_prepare_hdmi_ddi_buffers(struct intel_encoder *encoder,
1068
					   int level)
1069 1070 1071
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	u32 iboost_bit = 0;
1072
	int n_entries;
1073
	enum port port = encoder->port;
1074
	const struct ddi_buf_trans *ddi_translations;
1075

1076
	ddi_translations = intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
1077

1078
	if (WARN_ON_ONCE(!ddi_translations))
1079
		return;
1080 1081
	if (WARN_ON_ONCE(level >= n_entries))
		level = n_entries - 1;
1082

1083
	/* If we're boosting the current, set bit 31 of trans1 */
1084
	if (IS_GEN9_BC(dev_priv) && intel_bios_hdmi_boost_level(encoder))
1085
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
1086

1087
	/* Entry 9 is for HDMI: */
1088 1089 1090 1091
	intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, 9),
		       ddi_translations[level].trans1 | iboost_bit);
	intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, 9),
		       ddi_translations[level].trans2);
1092 1093
}

1094 1095 1096
static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
				    enum port port)
{
1097
	i915_reg_t reg = DDI_BUF_CTL(port);
1098 1099
	int i;

1100
	for (i = 0; i < 16; i++) {
1101
		udelay(1);
1102
		if (intel_de_read(dev_priv, reg) & DDI_BUF_IS_IDLE)
1103 1104 1105 1106
			return;
	}
	DRM_ERROR("Timeout waiting for DDI BUF %c idle bit\n", port_name(port));
}
1107

1108
static u32 hsw_pll_to_ddi_pll_sel(const struct intel_shared_dpll *pll)
1109
{
1110
	switch (pll->info->id) {
1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123
	case DPLL_ID_WRPLL1:
		return PORT_CLK_SEL_WRPLL1;
	case DPLL_ID_WRPLL2:
		return PORT_CLK_SEL_WRPLL2;
	case DPLL_ID_SPLL:
		return PORT_CLK_SEL_SPLL;
	case DPLL_ID_LCPLL_810:
		return PORT_CLK_SEL_LCPLL_810;
	case DPLL_ID_LCPLL_1350:
		return PORT_CLK_SEL_LCPLL_1350;
	case DPLL_ID_LCPLL_2700:
		return PORT_CLK_SEL_LCPLL_2700;
	default:
1124
		MISSING_CASE(pll->info->id);
1125 1126 1127 1128
		return PORT_CLK_SEL_NONE;
	}
}

1129
static u32 icl_pll_to_ddi_clk_sel(struct intel_encoder *encoder,
1130
				  const struct intel_crtc_state *crtc_state)
1131
{
1132 1133
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	int clock = crtc_state->port_clock;
1134 1135 1136 1137
	const enum intel_dpll_id id = pll->info->id;

	switch (id) {
	default:
1138 1139 1140 1141
		/*
		 * DPLL_ID_ICL_DPLL0 and DPLL_ID_ICL_DPLL1 should not be used
		 * here, so do warn if this get passed in
		 */
1142 1143
		MISSING_CASE(id);
		return DDI_CLK_SEL_NONE;
1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155
	case DPLL_ID_ICL_TBTPLL:
		switch (clock) {
		case 162000:
			return DDI_CLK_SEL_TBT_162;
		case 270000:
			return DDI_CLK_SEL_TBT_270;
		case 540000:
			return DDI_CLK_SEL_TBT_540;
		case 810000:
			return DDI_CLK_SEL_TBT_810;
		default:
			MISSING_CASE(clock);
1156
			return DDI_CLK_SEL_NONE;
1157
		}
1158 1159 1160 1161
	case DPLL_ID_ICL_MGPLL1:
	case DPLL_ID_ICL_MGPLL2:
	case DPLL_ID_ICL_MGPLL3:
	case DPLL_ID_ICL_MGPLL4:
1162 1163
	case DPLL_ID_TGL_MGPLL5:
	case DPLL_ID_TGL_MGPLL6:
1164 1165 1166 1167
		return DDI_CLK_SEL_MG;
	}
}

1168 1169 1170 1171 1172 1173 1174 1175 1176
/* Starting with Haswell, different DDI ports can work in FDI mode for
 * connection to the PCH-located connectors. For this, it is necessary to train
 * both the DDI port and PCH receiver for the desired DDI buffer settings.
 *
 * The recommended port to work in FDI mode is DDI E, which we use here. Also,
 * please note that when FDI mode is active on DDI E, it shares 2 lines with
 * DDI A (which is used for eDP)
 */

1177
void hsw_fdi_link_train(struct intel_encoder *encoder,
1178
			const struct intel_crtc_state *crtc_state)
1179
{
1180 1181
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1182
	u32 temp, i, rx_ctl_val, ddi_pll_sel;
1183

1184
	intel_prepare_dp_ddi_buffers(encoder, crtc_state);
1185

1186 1187 1188 1189
	/* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
	 * mode set "sequence for CRT port" document:
	 * - TP1 to TP2 time with the default value
	 * - FDI delay to 90h
1190 1191
	 *
	 * WaFDIAutoLinkSetTimingOverrride:hsw
1192
	 */
1193 1194
	intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A),
		       FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2) | FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
1195 1196

	/* Enable the PCH Receiver FDI PLL */
1197
	rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
1198
		     FDI_RX_PLL_ENABLE |
1199
		     FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
1200 1201
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
	intel_de_posting_read(dev_priv, FDI_RX_CTL(PIPE_A));
1202 1203 1204 1205
	udelay(220);

	/* Switch from Rawclk to PCDclk */
	rx_ctl_val |= FDI_PCDCLK;
1206
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
1207 1208

	/* Configure Port Clock Select */
1209
	ddi_pll_sel = hsw_pll_to_ddi_pll_sel(crtc_state->shared_dpll);
1210
	intel_de_write(dev_priv, PORT_CLK_SEL(PORT_E), ddi_pll_sel);
1211
	WARN_ON(ddi_pll_sel != PORT_CLK_SEL_SPLL);
1212 1213 1214

	/* Start the training iterating through available voltages and emphasis,
	 * testing each value twice. */
1215
	for (i = 0; i < ARRAY_SIZE(hsw_ddi_translations_fdi) * 2; i++) {
1216
		/* Configure DP_TP_CTL with auto-training */
1217 1218
		intel_de_write(dev_priv, DP_TP_CTL(PORT_E),
			       DP_TP_CTL_FDI_AUTOTRAIN | DP_TP_CTL_ENHANCED_FRAME_ENABLE | DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_ENABLE);
1219

1220 1221 1222 1223
		/* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
		 * DDI E does not support port reversal, the functionality is
		 * achieved on the PCH side in FDI_RX_CTL, so no need to set the
		 * port reversal bit */
1224 1225 1226
		intel_de_write(dev_priv, DDI_BUF_CTL(PORT_E),
			       DDI_BUF_CTL_ENABLE | ((crtc_state->fdi_lanes - 1) << 1) | DDI_BUF_TRANS_SELECT(i / 2));
		intel_de_posting_read(dev_priv, DDI_BUF_CTL(PORT_E));
1227 1228 1229

		udelay(600);

1230
		/* Program PCH FDI Receiver TU */
1231
		intel_de_write(dev_priv, FDI_RX_TUSIZE1(PIPE_A), TU_SIZE(64));
1232 1233 1234

		/* Enable PCH FDI Receiver with auto-training */
		rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
1235 1236
		intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
		intel_de_posting_read(dev_priv, FDI_RX_CTL(PIPE_A));
1237 1238 1239 1240 1241

		/* Wait for FDI receiver lane calibration */
		udelay(30);

		/* Unset FDI_RX_MISC pwrdn lanes */
1242
		temp = intel_de_read(dev_priv, FDI_RX_MISC(PIPE_A));
1243
		temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
1244 1245
		intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), temp);
		intel_de_posting_read(dev_priv, FDI_RX_MISC(PIPE_A));
1246 1247 1248

		/* Wait for FDI auto training time */
		udelay(5);
1249

1250
		temp = intel_de_read(dev_priv, DP_TP_STATUS(PORT_E));
1251
		if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
1252
			DRM_DEBUG_KMS("FDI link training done on step %d\n", i);
1253 1254
			break;
		}
1255

1256 1257 1258 1259 1260 1261 1262
		/*
		 * Leave things enabled even if we failed to train FDI.
		 * Results in less fireworks from the state checker.
		 */
		if (i == ARRAY_SIZE(hsw_ddi_translations_fdi) * 2 - 1) {
			DRM_ERROR("FDI link training failed!\n");
			break;
1263
		}
1264

1265
		rx_ctl_val &= ~FDI_RX_ENABLE;
1266 1267
		intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
		intel_de_posting_read(dev_priv, FDI_RX_CTL(PIPE_A));
1268

1269
		temp = intel_de_read(dev_priv, DDI_BUF_CTL(PORT_E));
1270
		temp &= ~DDI_BUF_CTL_ENABLE;
1271 1272
		intel_de_write(dev_priv, DDI_BUF_CTL(PORT_E), temp);
		intel_de_posting_read(dev_priv, DDI_BUF_CTL(PORT_E));
1273

1274
		/* Disable DP_TP_CTL and FDI_RX_CTL and retry */
1275
		temp = intel_de_read(dev_priv, DP_TP_CTL(PORT_E));
1276 1277
		temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
1278 1279
		intel_de_write(dev_priv, DP_TP_CTL(PORT_E), temp);
		intel_de_posting_read(dev_priv, DP_TP_CTL(PORT_E));
1280 1281

		intel_wait_ddi_buf_idle(dev_priv, PORT_E);
1282 1283

		/* Reset FDI_RX_MISC pwrdn lanes */
1284
		temp = intel_de_read(dev_priv, FDI_RX_MISC(PIPE_A));
1285 1286
		temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
		temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
1287 1288
		intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), temp);
		intel_de_posting_read(dev_priv, FDI_RX_MISC(PIPE_A));
1289 1290
	}

1291
	/* Enable normal pixel sending for FDI */
1292 1293
	intel_de_write(dev_priv, DP_TP_CTL(PORT_E),
		       DP_TP_CTL_FDI_AUTOTRAIN | DP_TP_CTL_LINK_TRAIN_NORMAL | DP_TP_CTL_ENHANCED_FRAME_ENABLE | DP_TP_CTL_ENABLE);
1294
}
1295

1296
static void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder)
1297
{
1298
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1299
	struct intel_digital_port *intel_dig_port =
1300
		enc_to_dig_port(encoder);
1301 1302

	intel_dp->DP = intel_dig_port->saved_port_bits |
1303
		DDI_BUF_CTL_ENABLE | DDI_BUF_TRANS_SELECT(0);
1304
	intel_dp->DP |= DDI_PORT_WIDTH(intel_dp->lane_count);
1305 1306
}

1307
static struct intel_encoder *
1308
intel_ddi_get_crtc_encoder(struct intel_crtc *crtc)
1309
{
1310
	struct drm_device *dev = crtc->base.dev;
1311
	struct intel_encoder *encoder, *ret = NULL;
1312 1313
	int num_encoders = 0;

1314 1315
	for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
		ret = encoder;
1316 1317 1318 1319
		num_encoders++;
	}

	if (num_encoders != 1)
1320
		WARN(1, "%d encoders on crtc for pipe %c\n", num_encoders,
1321
		     pipe_name(crtc->pipe));
1322 1323 1324 1325 1326

	BUG_ON(ret == NULL);
	return ret;
}

1327 1328
static int hsw_ddi_calc_wrpll_link(struct drm_i915_private *dev_priv,
				   i915_reg_t reg)
1329
{
V
Ville Syrjälä 已提交
1330
	int refclk;
1331 1332 1333
	int n, p, r;
	u32 wrpll;

1334
	wrpll = intel_de_read(dev_priv, reg);
1335 1336
	switch (wrpll & WRPLL_REF_MASK) {
	case WRPLL_REF_SPECIAL_HSW:
1337 1338 1339 1340 1341 1342
		/*
		 * muxed-SSC for BDW.
		 * non-SSC for non-ULT HSW. Check FUSE_STRAP3
		 * for the non-SSC reference frequency.
		 */
		if (IS_HASWELL(dev_priv) && !IS_HSW_ULT(dev_priv)) {
1343
			if (intel_de_read(dev_priv, FUSE_STRAP3) & HSW_REF_CLK_SELECT)
1344 1345 1346 1347 1348 1349
				refclk = 24;
			else
				refclk = 135;
			break;
		}
		/* fall through */
1350
	case WRPLL_REF_PCH_SSC:
1351 1352 1353 1354 1355 1356 1357
		/*
		 * We could calculate spread here, but our checking
		 * code only cares about 5% accuracy, and spread is a max of
		 * 0.5% downspread.
		 */
		refclk = 135;
		break;
1358
	case WRPLL_REF_LCPLL:
V
Ville Syrjälä 已提交
1359
		refclk = 2700;
1360 1361
		break;
	default:
1362
		MISSING_CASE(wrpll);
1363 1364 1365 1366 1367 1368 1369
		return 0;
	}

	r = wrpll & WRPLL_DIVIDER_REF_MASK;
	p = (wrpll & WRPLL_DIVIDER_POST_MASK) >> WRPLL_DIVIDER_POST_SHIFT;
	n = (wrpll & WRPLL_DIVIDER_FB_MASK) >> WRPLL_DIVIDER_FB_SHIFT;

1370 1371
	/* Convert to KHz, p & r have a fixed point portion */
	return (refclk * n * 100) / (p * r);
1372 1373
}

1374
static int skl_calc_wrpll_link(const struct intel_dpll_hw_state *pll_state)
1375
{
1376
	u32 p0, p1, p2, dco_freq;
1377

1378 1379
	p0 = pll_state->cfgcr2 & DPLL_CFGCR2_PDIV_MASK;
	p2 = pll_state->cfgcr2 & DPLL_CFGCR2_KDIV_MASK;
1380

1381 1382
	if (pll_state->cfgcr2 &  DPLL_CFGCR2_QDIV_MODE(1))
		p1 = (pll_state->cfgcr2 & DPLL_CFGCR2_QDIV_RATIO_MASK) >> 8;
1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416
	else
		p1 = 1;


	switch (p0) {
	case DPLL_CFGCR2_PDIV_1:
		p0 = 1;
		break;
	case DPLL_CFGCR2_PDIV_2:
		p0 = 2;
		break;
	case DPLL_CFGCR2_PDIV_3:
		p0 = 3;
		break;
	case DPLL_CFGCR2_PDIV_7:
		p0 = 7;
		break;
	}

	switch (p2) {
	case DPLL_CFGCR2_KDIV_5:
		p2 = 5;
		break;
	case DPLL_CFGCR2_KDIV_2:
		p2 = 2;
		break;
	case DPLL_CFGCR2_KDIV_3:
		p2 = 3;
		break;
	case DPLL_CFGCR2_KDIV_1:
		p2 = 1;
		break;
	}

1417 1418
	dco_freq = (pll_state->cfgcr1 & DPLL_CFGCR1_DCO_INTEGER_MASK)
		* 24 * 1000;
1419

1420 1421
	dco_freq += (((pll_state->cfgcr1 & DPLL_CFGCR1_DCO_FRACTION_MASK) >> 9)
		     * 24 * 1000) / 0x8000;
1422

1423 1424 1425
	if (WARN_ON(p0 == 0 || p1 == 0 || p2 == 0))
		return 0;

1426 1427 1428
	return dco_freq / (p0 * p1 * p2 * 5);
}

1429
int cnl_calc_wrpll_link(struct drm_i915_private *dev_priv,
1430
			struct intel_dpll_hw_state *pll_state)
1431
{
1432
	u32 p0, p1, p2, dco_freq, ref_clock;
1433

1434 1435
	p0 = pll_state->cfgcr1 & DPLL_CFGCR1_PDIV_MASK;
	p2 = pll_state->cfgcr1 & DPLL_CFGCR1_KDIV_MASK;
1436

1437 1438
	if (pll_state->cfgcr1 & DPLL_CFGCR1_QDIV_MODE(1))
		p1 = (pll_state->cfgcr1 & DPLL_CFGCR1_QDIV_RATIO_MASK) >>
1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465
			DPLL_CFGCR1_QDIV_RATIO_SHIFT;
	else
		p1 = 1;


	switch (p0) {
	case DPLL_CFGCR1_PDIV_2:
		p0 = 2;
		break;
	case DPLL_CFGCR1_PDIV_3:
		p0 = 3;
		break;
	case DPLL_CFGCR1_PDIV_5:
		p0 = 5;
		break;
	case DPLL_CFGCR1_PDIV_7:
		p0 = 7;
		break;
	}

	switch (p2) {
	case DPLL_CFGCR1_KDIV_1:
		p2 = 1;
		break;
	case DPLL_CFGCR1_KDIV_2:
		p2 = 2;
		break;
1466 1467
	case DPLL_CFGCR1_KDIV_3:
		p2 = 3;
1468 1469 1470
		break;
	}

1471
	ref_clock = cnl_hdmi_pll_ref_clock(dev_priv);
1472

1473 1474
	dco_freq = (pll_state->cfgcr0 & DPLL_CFGCR0_DCO_INTEGER_MASK)
		* ref_clock;
1475

1476
	dco_freq += (((pll_state->cfgcr0 & DPLL_CFGCR0_DCO_FRACTION_MASK) >>
1477
		      DPLL_CFGCR0_DCO_FRACTION_SHIFT) * ref_clock) / 0x8000;
1478

1479 1480 1481
	if (WARN_ON(p0 == 0 || p1 == 0 || p2 == 0))
		return 0;

1482 1483 1484
	return dco_freq / (p0 * p1 * p2 * 5);
}

1485 1486 1487
static int icl_calc_tbt_pll_link(struct drm_i915_private *dev_priv,
				 enum port port)
{
1488
	u32 val = intel_de_read(dev_priv, DDI_CLK_SEL(port)) & DDI_CLK_SEL_MASK;
1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507

	switch (val) {
	case DDI_CLK_SEL_NONE:
		return 0;
	case DDI_CLK_SEL_TBT_162:
		return 162000;
	case DDI_CLK_SEL_TBT_270:
		return 270000;
	case DDI_CLK_SEL_TBT_540:
		return 540000;
	case DDI_CLK_SEL_TBT_810:
		return 810000;
	default:
		MISSING_CASE(val);
		return 0;
	}
}

static int icl_calc_mg_pll_link(struct drm_i915_private *dev_priv,
1508
				const struct intel_dpll_hw_state *pll_state)
1509
{
1510
	u32 m1, m2_int, m2_frac, div1, div2, ref_clock;
1511 1512
	u64 tmp;

1513
	ref_clock = dev_priv->cdclk.hw.ref;
1514

1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538
	if (INTEL_GEN(dev_priv) >= 12) {
		m1 = pll_state->mg_pll_div0 & DKL_PLL_DIV0_FBPREDIV_MASK;
		m1 = m1 >> DKL_PLL_DIV0_FBPREDIV_SHIFT;
		m2_int = pll_state->mg_pll_div0 & DKL_PLL_DIV0_FBDIV_INT_MASK;

		if (pll_state->mg_pll_bias & DKL_PLL_BIAS_FRAC_EN_H) {
			m2_frac = pll_state->mg_pll_bias &
				  DKL_PLL_BIAS_FBDIV_FRAC_MASK;
			m2_frac = m2_frac >> DKL_PLL_BIAS_FBDIV_SHIFT;
		} else {
			m2_frac = 0;
		}
	} else {
		m1 = pll_state->mg_pll_div1 & MG_PLL_DIV1_FBPREDIV_MASK;
		m2_int = pll_state->mg_pll_div0 & MG_PLL_DIV0_FBDIV_INT_MASK;

		if (pll_state->mg_pll_div0 & MG_PLL_DIV0_FRACNEN_H) {
			m2_frac = pll_state->mg_pll_div0 &
				  MG_PLL_DIV0_FBDIV_FRAC_MASK;
			m2_frac = m2_frac >> MG_PLL_DIV0_FBDIV_FRAC_SHIFT;
		} else {
			m2_frac = 0;
		}
	}
1539

1540 1541
	switch (pll_state->mg_clktop2_hsclkctl &
		MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_MASK) {
1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554
	case MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_2:
		div1 = 2;
		break;
	case MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_3:
		div1 = 3;
		break;
	case MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_5:
		div1 = 5;
		break;
	case MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_7:
		div1 = 7;
		break;
	default:
1555
		MISSING_CASE(pll_state->mg_clktop2_hsclkctl);
1556 1557 1558
		return 0;
	}

1559 1560
	div2 = (pll_state->mg_clktop2_hsclkctl &
		MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_MASK) >>
1561
		MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_SHIFT;
1562

1563 1564 1565 1566 1567 1568 1569 1570
	/* div2 value of 0 is same as 1 means no div */
	if (div2 == 0)
		div2 = 1;

	/*
	 * Adjust the original formula to delay the division by 2^22 in order to
	 * minimize possible rounding errors.
	 */
1571 1572
	tmp = (u64)m1 * m2_int * ref_clock +
	      (((u64)m1 * m2_frac * ref_clock) >> 22);
1573 1574 1575 1576 1577
	tmp = div_u64(tmp, 5 * div1 * div2);

	return tmp;
}

1578 1579 1580 1581 1582 1583 1584
static void ddi_dotclock_get(struct intel_crtc_state *pipe_config)
{
	int dotclock;

	if (pipe_config->has_pch_encoder)
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->fdi_m_n);
1585
	else if (intel_crtc_has_dp_encoder(pipe_config))
1586 1587
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->dp_m_n);
1588 1589
	else if (pipe_config->has_hdmi_sink && pipe_config->pipe_bpp > 24)
		dotclock = pipe_config->port_clock * 24 / pipe_config->pipe_bpp;
1590 1591 1592
	else
		dotclock = pipe_config->port_clock;

1593 1594
	if (pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 &&
	    !intel_crtc_has_dp_encoder(pipe_config))
1595 1596
		dotclock *= 2;

1597 1598 1599
	if (pipe_config->pixel_multiplier)
		dotclock /= pipe_config->pixel_multiplier;

1600
	pipe_config->hw.adjusted_mode.crtc_clock = dotclock;
1601
}
1602

1603 1604 1605 1606
static void icl_ddi_clock_get(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1607
	struct intel_dpll_hw_state *pll_state = &pipe_config->dpll_hw_state;
1608
	enum port port = encoder->port;
1609
	enum phy phy = intel_port_to_phy(dev_priv, port);
1610
	int link_clock;
1611

1612
	if (intel_phy_is_combo(dev_priv, phy)) {
1613
		link_clock = cnl_calc_wrpll_link(dev_priv, pll_state);
1614
	} else {
1615 1616 1617
		enum intel_dpll_id pll_id = intel_get_shared_dpll_id(dev_priv,
						pipe_config->shared_dpll);

1618 1619 1620
		if (pll_id == DPLL_ID_ICL_TBTPLL)
			link_clock = icl_calc_tbt_pll_link(dev_priv, port);
		else
1621
			link_clock = icl_calc_mg_pll_link(dev_priv, pll_state);
1622 1623 1624
	}

	pipe_config->port_clock = link_clock;
1625

1626 1627 1628
	ddi_dotclock_get(pipe_config);
}

1629 1630 1631 1632
static void cnl_ddi_clock_get(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1633 1634
	struct intel_dpll_hw_state *pll_state = &pipe_config->dpll_hw_state;
	int link_clock;
1635

1636 1637
	if (pll_state->cfgcr0 & DPLL_CFGCR0_HDMI_MODE) {
		link_clock = cnl_calc_wrpll_link(dev_priv, pll_state);
1638
	} else {
1639
		link_clock = pll_state->cfgcr0 & DPLL_CFGCR0_LINK_RATE_MASK;
1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677

		switch (link_clock) {
		case DPLL_CFGCR0_LINK_RATE_810:
			link_clock = 81000;
			break;
		case DPLL_CFGCR0_LINK_RATE_1080:
			link_clock = 108000;
			break;
		case DPLL_CFGCR0_LINK_RATE_1350:
			link_clock = 135000;
			break;
		case DPLL_CFGCR0_LINK_RATE_1620:
			link_clock = 162000;
			break;
		case DPLL_CFGCR0_LINK_RATE_2160:
			link_clock = 216000;
			break;
		case DPLL_CFGCR0_LINK_RATE_2700:
			link_clock = 270000;
			break;
		case DPLL_CFGCR0_LINK_RATE_3240:
			link_clock = 324000;
			break;
		case DPLL_CFGCR0_LINK_RATE_4050:
			link_clock = 405000;
			break;
		default:
			WARN(1, "Unsupported link rate\n");
			break;
		}
		link_clock *= 2;
	}

	pipe_config->port_clock = link_clock;

	ddi_dotclock_get(pipe_config);
}

1678
static void skl_ddi_clock_get(struct intel_encoder *encoder,
1679
			      struct intel_crtc_state *pipe_config)
1680
{
1681 1682
	struct intel_dpll_hw_state *pll_state = &pipe_config->dpll_hw_state;
	int link_clock;
1683

1684 1685 1686 1687 1688 1689
	/*
	 * ctrl1 register is already shifted for each pll, just use 0 to get
	 * the internal shift for each field
	 */
	if (pll_state->ctrl1 & DPLL_CTRL1_HDMI_MODE(0)) {
		link_clock = skl_calc_wrpll_link(pll_state);
1690
	} else {
1691 1692
		link_clock = pll_state->ctrl1 & DPLL_CTRL1_LINK_RATE_MASK(0);
		link_clock >>= DPLL_CTRL1_LINK_RATE_SHIFT(0);
1693 1694

		switch (link_clock) {
1695
		case DPLL_CTRL1_LINK_RATE_810:
1696 1697
			link_clock = 81000;
			break;
1698
		case DPLL_CTRL1_LINK_RATE_1080:
1699 1700
			link_clock = 108000;
			break;
1701
		case DPLL_CTRL1_LINK_RATE_1350:
1702 1703
			link_clock = 135000;
			break;
1704
		case DPLL_CTRL1_LINK_RATE_1620:
1705 1706
			link_clock = 162000;
			break;
1707
		case DPLL_CTRL1_LINK_RATE_2160:
1708 1709
			link_clock = 216000;
			break;
1710
		case DPLL_CTRL1_LINK_RATE_2700:
1711 1712 1713
			link_clock = 270000;
			break;
		default:
1714 1715
			drm_WARN(encoder->base.dev, 1,
				 "Unsupported link rate\n");
1716 1717 1718 1719 1720 1721 1722
			break;
		}
		link_clock *= 2;
	}

	pipe_config->port_clock = link_clock;

1723
	ddi_dotclock_get(pipe_config);
1724 1725
}

1726
static void hsw_ddi_clock_get(struct intel_encoder *encoder,
1727
			      struct intel_crtc_state *pipe_config)
1728
{
1729
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1730 1731 1732
	int link_clock = 0;
	u32 val, pll;

1733
	val = hsw_pll_to_ddi_pll_sel(pipe_config->shared_dpll);
1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744
	switch (val & PORT_CLK_SEL_MASK) {
	case PORT_CLK_SEL_LCPLL_810:
		link_clock = 81000;
		break;
	case PORT_CLK_SEL_LCPLL_1350:
		link_clock = 135000;
		break;
	case PORT_CLK_SEL_LCPLL_2700:
		link_clock = 270000;
		break;
	case PORT_CLK_SEL_WRPLL1:
1745
		link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(0));
1746 1747
		break;
	case PORT_CLK_SEL_WRPLL2:
1748
		link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(1));
1749 1750
		break;
	case PORT_CLK_SEL_SPLL:
1751
		pll = intel_de_read(dev_priv, SPLL_CTL) & SPLL_FREQ_MASK;
1752
		if (pll == SPLL_FREQ_810MHz)
1753
			link_clock = 81000;
1754
		else if (pll == SPLL_FREQ_1350MHz)
1755
			link_clock = 135000;
1756
		else if (pll == SPLL_FREQ_2700MHz)
1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769
			link_clock = 270000;
		else {
			WARN(1, "bad spll freq\n");
			return;
		}
		break;
	default:
		WARN(1, "bad port clock sel\n");
		return;
	}

	pipe_config->port_clock = link_clock * 2;

1770
	ddi_dotclock_get(pipe_config);
1771 1772
}

1773
static int bxt_calc_pll_link(const struct intel_dpll_hw_state *pll_state)
1774
{
1775
	struct dpll clock;
1776 1777

	clock.m1 = 2;
1778 1779 1780 1781 1782 1783
	clock.m2 = (pll_state->pll0 & PORT_PLL_M2_MASK) << 22;
	if (pll_state->pll3 & PORT_PLL_M2_FRAC_ENABLE)
		clock.m2 |= pll_state->pll2 & PORT_PLL_M2_FRAC_MASK;
	clock.n = (pll_state->pll1 & PORT_PLL_N_MASK) >> PORT_PLL_N_SHIFT;
	clock.p1 = (pll_state->ebb0 & PORT_PLL_P1_MASK) >> PORT_PLL_P1_SHIFT;
	clock.p2 = (pll_state->ebb0 & PORT_PLL_P2_MASK) >> PORT_PLL_P2_SHIFT;
1784 1785

	return chv_calc_dpll_params(100000, &clock);
1786 1787 1788
}

static void bxt_ddi_clock_get(struct intel_encoder *encoder,
1789
			      struct intel_crtc_state *pipe_config)
1790
{
1791 1792
	pipe_config->port_clock =
		bxt_calc_pll_link(&pipe_config->dpll_hw_state);
1793

1794
	ddi_dotclock_get(pipe_config);
1795 1796
}

1797 1798
static void intel_ddi_clock_get(struct intel_encoder *encoder,
				struct intel_crtc_state *pipe_config)
1799
{
1800
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1801

1802
	if (INTEL_GEN(dev_priv) >= 11)
1803
		icl_ddi_clock_get(encoder, pipe_config);
1804 1805
	else if (IS_CANNONLAKE(dev_priv))
		cnl_ddi_clock_get(encoder, pipe_config);
1806 1807 1808 1809 1810 1811
	else if (IS_GEN9_LP(dev_priv))
		bxt_ddi_clock_get(encoder, pipe_config);
	else if (IS_GEN9_BC(dev_priv))
		skl_ddi_clock_get(encoder, pipe_config);
	else if (INTEL_GEN(dev_priv) <= 8)
		hsw_ddi_clock_get(encoder, pipe_config);
1812 1813
}

1814 1815
void intel_ddi_set_dp_msa(const struct intel_crtc_state *crtc_state,
			  const struct drm_connector_state *conn_state)
1816
{
1817
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1818
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1819
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1820
	u32 temp;
1821

1822 1823
	if (!intel_crtc_has_dp_encoder(crtc_state))
		return;
J
Jani Nikula 已提交
1824

1825 1826
	WARN_ON(transcoder_is_dsi(cpu_transcoder));

1827
	temp = DP_MSA_MISC_SYNC_CLOCK;
1828

1829 1830
	switch (crtc_state->pipe_bpp) {
	case 18:
1831
		temp |= DP_MSA_MISC_6_BPC;
1832 1833
		break;
	case 24:
1834
		temp |= DP_MSA_MISC_8_BPC;
1835 1836
		break;
	case 30:
1837
		temp |= DP_MSA_MISC_10_BPC;
1838 1839
		break;
	case 36:
1840
		temp |= DP_MSA_MISC_12_BPC;
1841 1842 1843 1844
		break;
	default:
		MISSING_CASE(crtc_state->pipe_bpp);
		break;
1845
	}
1846

1847 1848 1849 1850 1851
	/* nonsense combination */
	WARN_ON(crtc_state->limited_color_range &&
		crtc_state->output_format != INTEL_OUTPUT_FORMAT_RGB);

	if (crtc_state->limited_color_range)
1852
		temp |= DP_MSA_MISC_COLOR_CEA_RGB;
1853

1854 1855 1856
	/*
	 * As per DP 1.2 spec section 2.3.4.3 while sending
	 * YCBCR 444 signals we should program MSA MISC1/0 fields with
1857
	 * colorspace information.
1858 1859
	 */
	if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR444)
1860
		temp |= DP_MSA_MISC_COLOR_YCBCR_444_BT709;
1861

1862 1863 1864
	/*
	 * As per DP 1.4a spec section 2.2.4.3 [MSA Field for Indication
	 * of Color Encoding Format and Content Color Gamut] while sending
1865 1866
	 * YCBCR 420, HDR BT.2020 signals we should program MSA MISC1 fields
	 * which indicate VSC SDP for the Pixel Encoding/Colorimetry Format.
1867
	 */
1868
	if (intel_dp_needs_vsc_sdp(crtc_state, conn_state))
1869
		temp |= DP_MSA_MISC_COLOR_VSC_SDP;
1870

1871
	intel_de_write(dev_priv, TRANS_MSA_MISC(cpu_transcoder), temp);
1872 1873
}

1874 1875 1876 1877 1878 1879 1880 1881
/*
 * Returns the TRANS_DDI_FUNC_CTL value based on CRTC state.
 *
 * Only intended to be used by intel_ddi_enable_transcoder_func() and
 * intel_ddi_config_transcoder_func().
 */
static u32
intel_ddi_transcoder_func_reg_val_get(const struct intel_crtc_state *crtc_state)
1882
{
1883
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1884
	struct intel_encoder *encoder = intel_ddi_get_crtc_encoder(crtc);
1885 1886
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
1887
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1888
	enum port port = encoder->port;
1889
	u32 temp;
1890

1891 1892
	/* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
	temp = TRANS_DDI_FUNC_ENABLE;
1893 1894 1895 1896
	if (INTEL_GEN(dev_priv) >= 12)
		temp |= TGL_TRANS_DDI_SELECT_PORT(port);
	else
		temp |= TRANS_DDI_SELECT_PORT(port);
1897

1898
	switch (crtc_state->pipe_bpp) {
1899
	case 18:
1900
		temp |= TRANS_DDI_BPC_6;
1901 1902
		break;
	case 24:
1903
		temp |= TRANS_DDI_BPC_8;
1904 1905
		break;
	case 30:
1906
		temp |= TRANS_DDI_BPC_10;
1907 1908
		break;
	case 36:
1909
		temp |= TRANS_DDI_BPC_12;
1910 1911
		break;
	default:
1912
		BUG();
1913
	}
1914

1915
	if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
1916
		temp |= TRANS_DDI_PVSYNC;
1917
	if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
1918
		temp |= TRANS_DDI_PHSYNC;
1919

1920 1921 1922
	if (cpu_transcoder == TRANSCODER_EDP) {
		switch (pipe) {
		case PIPE_A:
1923 1924 1925 1926
			/* On Haswell, can only use the always-on power well for
			 * eDP when not using the panel fitter, and when not
			 * using motion blur mitigation (which we don't
			 * support). */
1927
			if (crtc_state->pch_pfit.force_thru)
1928 1929 1930
				temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
			else
				temp |= TRANS_DDI_EDP_INPUT_A_ON;
1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943
			break;
		case PIPE_B:
			temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
			break;
		case PIPE_C:
			temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
			break;
		default:
			BUG();
			break;
		}
	}

1944
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
1945
		if (crtc_state->has_hdmi_sink)
1946
			temp |= TRANS_DDI_MODE_SELECT_HDMI;
1947
		else
1948
			temp |= TRANS_DDI_MODE_SELECT_DVI;
S
Shashank Sharma 已提交
1949 1950

		if (crtc_state->hdmi_scrambling)
1951
			temp |= TRANS_DDI_HDMI_SCRAMBLING;
S
Shashank Sharma 已提交
1952 1953
		if (crtc_state->hdmi_high_tmds_clock_ratio)
			temp |= TRANS_DDI_HIGH_TMDS_CHAR_RATE;
1954
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
1955
		temp |= TRANS_DDI_MODE_SELECT_FDI;
1956
		temp |= (crtc_state->fdi_lanes - 1) << 1;
1957
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
1958
		temp |= TRANS_DDI_MODE_SELECT_DP_MST;
1959
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
1960

1961 1962 1963 1964 1965 1966 1967
		if (INTEL_GEN(dev_priv) >= 12) {
			enum transcoder master;

			master = crtc_state->mst_master_transcoder;
			WARN_ON(master == INVALID_TRANSCODER);
			temp |= TRANS_DDI_MST_TRANSPORT_SELECT(master);
		}
1968
	} else {
1969 1970
		temp |= TRANS_DDI_MODE_SELECT_DP_SST;
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
1971 1972
	}

1973 1974 1975 1976 1977
	return temp;
}

void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state)
{
1978
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1979 1980 1981 1982 1983
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
	u32 temp;

	temp = intel_ddi_transcoder_func_reg_val_get(crtc_state);
1984 1985
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST))
		temp |= TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
1986
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
1987 1988 1989 1990 1991 1992 1993 1994 1995
}

/*
 * Same as intel_ddi_enable_transcoder_func(), but it does not set the enable
 * bit.
 */
static void
intel_ddi_config_transcoder_func(const struct intel_crtc_state *crtc_state)
{
1996
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1997 1998 1999 2000 2001 2002
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
	u32 temp;

	temp = intel_ddi_transcoder_func_reg_val_get(crtc_state);
	temp &= ~TRANS_DDI_FUNC_ENABLE;
2003
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
2004
}
2005

2006
void intel_ddi_disable_transcoder_func(const struct intel_crtc_state *crtc_state)
2007
{
2008
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
2009 2010
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
2011 2012
	u32 val;

2013
	val = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
2014
	val &= ~TRANS_DDI_FUNC_ENABLE;
2015

2016
	if (INTEL_GEN(dev_priv) >= 12) {
2017 2018 2019 2020
		if (!intel_dp_mst_is_master_trans(crtc_state)) {
			val &= ~(TGL_TRANS_DDI_PORT_MASK |
				 TRANS_DDI_MODE_SELECT_MASK);
		}
2021
	} else {
2022
		val &= ~(TRANS_DDI_PORT_MASK | TRANS_DDI_MODE_SELECT_MASK);
2023
	}
2024
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), val);
2025 2026 2027 2028 2029 2030 2031

	if (dev_priv->quirks & QUIRK_INCREASE_DDI_DISABLED_TIME &&
	    intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
		DRM_DEBUG_KMS("Quirk Increase DDI disabled time\n");
		/* Quirk time at 100ms for reliable operation */
		msleep(100);
	}
2032 2033
}

S
Sean Paul 已提交
2034 2035 2036 2037 2038
int intel_ddi_toggle_hdcp_signalling(struct intel_encoder *intel_encoder,
				     bool enable)
{
	struct drm_device *dev = intel_encoder->base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
2039
	intel_wakeref_t wakeref;
S
Sean Paul 已提交
2040 2041
	enum pipe pipe = 0;
	int ret = 0;
2042
	u32 tmp;
S
Sean Paul 已提交
2043

2044 2045 2046
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     intel_encoder->power_domain);
	if (WARN_ON(!wakeref))
S
Sean Paul 已提交
2047 2048 2049 2050 2051 2052 2053
		return -ENXIO;

	if (WARN_ON(!intel_encoder->get_hw_state(intel_encoder, &pipe))) {
		ret = -EIO;
		goto out;
	}

2054
	tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(pipe));
S
Sean Paul 已提交
2055 2056 2057 2058
	if (enable)
		tmp |= TRANS_DDI_HDCP_SIGNALLING;
	else
		tmp &= ~TRANS_DDI_HDCP_SIGNALLING;
2059
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(pipe), tmp);
S
Sean Paul 已提交
2060
out:
2061
	intel_display_power_put(dev_priv, intel_encoder->power_domain, wakeref);
S
Sean Paul 已提交
2062 2063 2064
	return ret;
}

2065 2066 2067
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
{
	struct drm_device *dev = intel_connector->base.dev;
2068
	struct drm_i915_private *dev_priv = to_i915(dev);
2069
	struct intel_encoder *encoder = intel_attached_encoder(intel_connector);
2070
	int type = intel_connector->base.connector_type;
2071
	enum port port = encoder->port;
2072
	enum transcoder cpu_transcoder;
2073 2074
	intel_wakeref_t wakeref;
	enum pipe pipe = 0;
2075
	u32 tmp;
2076
	bool ret;
2077

2078 2079 2080
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
2081 2082
		return false;

2083
	if (!encoder->get_hw_state(encoder, &pipe)) {
2084 2085 2086
		ret = false;
		goto out;
	}
2087

2088
	if (HAS_TRANSCODER_EDP(dev_priv) && port == PORT_A)
2089 2090
		cpu_transcoder = TRANSCODER_EDP;
	else
D
Daniel Vetter 已提交
2091
		cpu_transcoder = (enum transcoder) pipe;
2092

2093
	tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
2094 2095 2096 2097

	switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
	case TRANS_DDI_MODE_SELECT_DVI:
2098 2099
		ret = type == DRM_MODE_CONNECTOR_HDMIA;
		break;
2100 2101

	case TRANS_DDI_MODE_SELECT_DP_SST:
2102 2103 2104 2105
		ret = type == DRM_MODE_CONNECTOR_eDP ||
		      type == DRM_MODE_CONNECTOR_DisplayPort;
		break;

2106 2107 2108
	case TRANS_DDI_MODE_SELECT_DP_MST:
		/* if the transcoder is in MST state then
		 * connector isn't connected */
2109 2110
		ret = false;
		break;
2111 2112

	case TRANS_DDI_MODE_SELECT_FDI:
2113 2114
		ret = type == DRM_MODE_CONNECTOR_VGA;
		break;
2115 2116

	default:
2117 2118
		ret = false;
		break;
2119
	}
2120 2121

out:
2122
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
2123 2124

	return ret;
2125 2126
}

2127 2128
static void intel_ddi_get_encoder_pipes(struct intel_encoder *encoder,
					u8 *pipe_mask, bool *is_dp_mst)
2129 2130
{
	struct drm_device *dev = encoder->base.dev;
2131
	struct drm_i915_private *dev_priv = to_i915(dev);
2132
	enum port port = encoder->port;
2133
	intel_wakeref_t wakeref;
2134
	enum pipe p;
2135
	u32 tmp;
2136 2137 2138 2139
	u8 mst_pipe_mask;

	*pipe_mask = 0;
	*is_dp_mst = false;
2140

2141 2142 2143
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
2144
		return;
2145

2146
	tmp = intel_de_read(dev_priv, DDI_BUF_CTL(port));
2147
	if (!(tmp & DDI_BUF_CTL_ENABLE))
2148
		goto out;
2149

2150
	if (HAS_TRANSCODER_EDP(dev_priv) && port == PORT_A) {
2151 2152
		tmp = intel_de_read(dev_priv,
				    TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
2153

2154
		switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
2155 2156 2157
		default:
			MISSING_CASE(tmp & TRANS_DDI_EDP_INPUT_MASK);
			/* fallthrough */
2158 2159
		case TRANS_DDI_EDP_INPUT_A_ON:
		case TRANS_DDI_EDP_INPUT_A_ONOFF:
2160
			*pipe_mask = BIT(PIPE_A);
2161 2162
			break;
		case TRANS_DDI_EDP_INPUT_B_ONOFF:
2163
			*pipe_mask = BIT(PIPE_B);
2164 2165
			break;
		case TRANS_DDI_EDP_INPUT_C_ONOFF:
2166
			*pipe_mask = BIT(PIPE_C);
2167 2168 2169
			break;
		}

2170 2171
		goto out;
	}
2172

2173
	mst_pipe_mask = 0;
2174
	for_each_pipe(dev_priv, p) {
2175
		enum transcoder cpu_transcoder = (enum transcoder)p;
2176
		unsigned int port_mask, ddi_select;
2177 2178 2179 2180 2181 2182
		intel_wakeref_t trans_wakeref;

		trans_wakeref = intel_display_power_get_if_enabled(dev_priv,
								   POWER_DOMAIN_TRANSCODER(cpu_transcoder));
		if (!trans_wakeref)
			continue;
2183 2184 2185 2186 2187 2188 2189 2190

		if (INTEL_GEN(dev_priv) >= 12) {
			port_mask = TGL_TRANS_DDI_PORT_MASK;
			ddi_select = TGL_TRANS_DDI_SELECT_PORT(port);
		} else {
			port_mask = TRANS_DDI_PORT_MASK;
			ddi_select = TRANS_DDI_SELECT_PORT(port);
		}
2191

2192 2193
		tmp = intel_de_read(dev_priv,
				    TRANS_DDI_FUNC_CTL(cpu_transcoder));
2194 2195
		intel_display_power_put(dev_priv, POWER_DOMAIN_TRANSCODER(cpu_transcoder),
					trans_wakeref);
2196

2197
		if ((tmp & port_mask) != ddi_select)
2198
			continue;
2199

2200 2201 2202
		if ((tmp & TRANS_DDI_MODE_SELECT_MASK) ==
		    TRANS_DDI_MODE_SELECT_DP_MST)
			mst_pipe_mask |= BIT(p);
2203

2204
		*pipe_mask |= BIT(p);
2205 2206
	}

2207
	if (!*pipe_mask)
2208 2209
		DRM_DEBUG_KMS("No pipe for [ENCODER:%d:%s] found\n",
			      encoder->base.base.id, encoder->base.name);
2210 2211

	if (!mst_pipe_mask && hweight8(*pipe_mask) > 1) {
2212 2213 2214
		DRM_DEBUG_KMS("Multiple pipes for [ENCODER:%d:%s] (pipe_mask %02x)\n",
			      encoder->base.base.id, encoder->base.name,
			      *pipe_mask);
2215 2216 2217 2218
		*pipe_mask = BIT(ffs(*pipe_mask) - 1);
	}

	if (mst_pipe_mask && mst_pipe_mask != *pipe_mask)
2219 2220 2221
		DRM_DEBUG_KMS("Conflicting MST and non-MST state for [ENCODER:%d:%s] (pipe_mask %02x mst_pipe_mask %02x)\n",
			      encoder->base.base.id, encoder->base.name,
			      *pipe_mask, mst_pipe_mask);
2222 2223
	else
		*is_dp_mst = mst_pipe_mask;
2224

2225
out:
2226
	if (*pipe_mask && IS_GEN9_LP(dev_priv)) {
2227
		tmp = intel_de_read(dev_priv, BXT_PHY_CTL(port));
2228 2229
		if ((tmp & (BXT_PHY_CMNLANE_POWERDOWN_ACK |
			    BXT_PHY_LANE_POWERDOWN_ACK |
2230
			    BXT_PHY_LANE_ENABLED)) != BXT_PHY_LANE_ENABLED)
2231 2232 2233
			DRM_ERROR("[ENCODER:%d:%s] enabled but PHY powered down? "
				  "(PHY_CTL %08x)\n", encoder->base.base.id,
				  encoder->base.name, tmp);
2234 2235
	}

2236
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
2237
}
2238

2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252
bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
			    enum pipe *pipe)
{
	u8 pipe_mask;
	bool is_mst;

	intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);

	if (is_mst || !pipe_mask)
		return false;

	*pipe = ffs(pipe_mask) - 1;

	return true;
2253 2254
}

2255
static inline enum intel_display_power_domain
I
Imre Deak 已提交
2256
intel_ddi_main_link_aux_domain(struct intel_digital_port *dig_port)
2257
{
2258
	/* CNL+ HW requires corresponding AUX IOs to be powered up for PSR with
2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269
	 * DC states enabled at the same time, while for driver initiated AUX
	 * transfers we need the same AUX IOs to be powered but with DC states
	 * disabled. Accordingly use the AUX power domain here which leaves DC
	 * states enabled.
	 * However, for non-A AUX ports the corresponding non-EDP transcoders
	 * would have already enabled power well 2 and DC_OFF. This means we can
	 * acquire a wider POWER_DOMAIN_AUX_{B,C,D,F} reference instead of a
	 * specific AUX_IO reference without powering up any extra wells.
	 * Note that PSR is enabled only on Port A even though this function
	 * returns the correct domain for other ports too.
	 */
2270
	return dig_port->aux_ch == AUX_CH_A ? POWER_DOMAIN_AUX_IO_A :
2271
					      intel_aux_power_domain(dig_port);
2272 2273
}

2274 2275
static void intel_ddi_get_power_domains(struct intel_encoder *encoder,
					struct intel_crtc_state *crtc_state)
2276
{
2277
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2278
	struct intel_digital_port *dig_port;
2279
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2280

2281 2282
	/*
	 * TODO: Add support for MST encoders. Atm, the following should never
2283 2284
	 * happen since fake-MST encoders don't set their get_power_domains()
	 * hook.
2285 2286
	 */
	if (WARN_ON(intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)))
2287
		return;
2288

2289
	dig_port = enc_to_dig_port(encoder);
2290
	intel_display_power_get(dev_priv, dig_port->ddi_io_power_domain);
2291

2292 2293 2294 2295 2296
	/*
	 * AUX power is only needed for (e)DP mode, and for HDMI mode on TC
	 * ports.
	 */
	if (intel_crtc_has_dp_encoder(crtc_state) ||
2297
	    intel_phy_is_tc(dev_priv, phy))
2298 2299
		intel_display_power_get(dev_priv,
					intel_ddi_main_link_aux_domain(dig_port));
2300

2301 2302 2303
	/*
	 * VDSC power is needed when DSC is enabled
	 */
2304
	if (crtc_state->dsc.compression_enable)
2305 2306
		intel_display_power_get(dev_priv,
					intel_dsc_power_domain(crtc_state));
2307 2308
}

2309
void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state)
2310
{
2311
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
2312
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2313
	struct intel_encoder *encoder = intel_ddi_get_crtc_encoder(crtc);
2314
	enum port port = encoder->port;
2315
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
2316

2317 2318
	if (cpu_transcoder != TRANSCODER_EDP) {
		if (INTEL_GEN(dev_priv) >= 12)
2319 2320 2321
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TGL_TRANS_CLK_SEL_PORT(port));
2322
		else
2323 2324 2325
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TRANS_CLK_SEL_PORT(port));
2326
	}
2327 2328
}

2329
void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state)
2330
{
2331
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
2332
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
2333

2334 2335
	if (cpu_transcoder != TRANSCODER_EDP) {
		if (INTEL_GEN(dev_priv) >= 12)
2336 2337 2338
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TGL_TRANS_CLK_SEL_DISABLED);
2339
		else
2340 2341 2342
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TRANS_CLK_SEL_DISABLED);
2343
	}
2344 2345
}

2346
static void _skl_ddi_set_iboost(struct drm_i915_private *dev_priv,
2347
				enum port port, u8 iboost)
2348
{
2349 2350
	u32 tmp;

2351
	tmp = intel_de_read(dev_priv, DISPIO_CR_TX_BMU_CR0);
2352 2353 2354 2355 2356
	tmp &= ~(BALANCE_LEG_MASK(port) | BALANCE_LEG_DISABLE(port));
	if (iboost)
		tmp |= iboost << BALANCE_LEG_SHIFT(port);
	else
		tmp |= BALANCE_LEG_DISABLE(port);
2357
	intel_de_write(dev_priv, DISPIO_CR_TX_BMU_CR0, tmp);
2358 2359
}

2360 2361
static void skl_ddi_set_iboost(struct intel_encoder *encoder,
			       int level, enum intel_output_type type)
2362
{
2363
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
2364 2365
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
2366
	u8 iboost;
2367

2368
	if (type == INTEL_OUTPUT_HDMI)
2369
		iboost = intel_bios_hdmi_boost_level(encoder);
2370
	else
2371
		iboost = intel_bios_dp_boost_level(encoder);
2372

2373 2374 2375 2376 2377 2378 2379
	if (iboost == 0) {
		const struct ddi_buf_trans *ddi_translations;
		int n_entries;

		if (type == INTEL_OUTPUT_HDMI)
			ddi_translations = intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
		else if (type == INTEL_OUTPUT_EDP)
2380
			ddi_translations = intel_ddi_get_buf_trans_edp(dev_priv, port, &n_entries);
2381
		else
2382
			ddi_translations = intel_ddi_get_buf_trans_dp(dev_priv, port, &n_entries);
2383

2384 2385 2386 2387 2388
		if (WARN_ON_ONCE(!ddi_translations))
			return;
		if (WARN_ON_ONCE(level >= n_entries))
			level = n_entries - 1;

2389
		iboost = ddi_translations[level].i_boost;
2390 2391 2392 2393 2394 2395 2396 2397
	}

	/* Make sure that the requested I_boost is valid */
	if (iboost && iboost != 0x1 && iboost != 0x3 && iboost != 0x7) {
		DRM_ERROR("Invalid I_boost value %u\n", iboost);
		return;
	}

2398
	_skl_ddi_set_iboost(dev_priv, port, iboost);
2399

2400 2401
	if (port == PORT_A && intel_dig_port->max_lanes == 4)
		_skl_ddi_set_iboost(dev_priv, PORT_E, iboost);
2402 2403
}

2404 2405
static void bxt_ddi_vswing_sequence(struct intel_encoder *encoder,
				    int level, enum intel_output_type type)
2406
{
2407
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2408
	const struct bxt_ddi_buf_trans *ddi_translations;
2409
	enum port port = encoder->port;
2410
	int n_entries;
2411 2412 2413 2414 2415 2416 2417

	if (type == INTEL_OUTPUT_HDMI)
		ddi_translations = bxt_get_buf_trans_hdmi(dev_priv, &n_entries);
	else if (type == INTEL_OUTPUT_EDP)
		ddi_translations = bxt_get_buf_trans_edp(dev_priv, &n_entries);
	else
		ddi_translations = bxt_get_buf_trans_dp(dev_priv, &n_entries);
2418

2419 2420 2421 2422 2423
	if (WARN_ON_ONCE(!ddi_translations))
		return;
	if (WARN_ON_ONCE(level >= n_entries))
		level = n_entries - 1;

2424 2425 2426 2427 2428
	bxt_ddi_phy_set_signal_level(dev_priv, port,
				     ddi_translations[level].margin,
				     ddi_translations[level].scale,
				     ddi_translations[level].enable,
				     ddi_translations[level].deemphasis);
2429 2430
}

2431 2432 2433
u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2434
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2435
	enum port port = encoder->port;
2436
	enum phy phy = intel_port_to_phy(dev_priv, port);
2437 2438
	int n_entries;

2439 2440
	if (INTEL_GEN(dev_priv) >= 12) {
		if (intel_phy_is_combo(dev_priv, phy))
2441
			tgl_get_combo_buf_trans(dev_priv, encoder->type,
2442 2443
						intel_dp->link_rate, &n_entries);
		else
2444
			n_entries = ARRAY_SIZE(tgl_dkl_phy_dp_ddi_trans);
2445
	} else if (INTEL_GEN(dev_priv) == 11) {
2446 2447 2448 2449
		if (IS_ELKHARTLAKE(dev_priv))
			ehl_get_combo_buf_trans(dev_priv, encoder->type,
						intel_dp->link_rate, &n_entries);
		else if (intel_phy_is_combo(dev_priv, phy))
2450
			icl_get_combo_buf_trans(dev_priv, encoder->type,
2451
						intel_dp->link_rate, &n_entries);
2452 2453 2454
		else
			n_entries = ARRAY_SIZE(icl_mg_phy_ddi_translations);
	} else if (IS_CANNONLAKE(dev_priv)) {
R
Rodrigo Vivi 已提交
2455 2456 2457 2458
		if (encoder->type == INTEL_OUTPUT_EDP)
			cnl_get_buf_trans_edp(dev_priv, &n_entries);
		else
			cnl_get_buf_trans_dp(dev_priv, &n_entries);
2459 2460 2461 2462 2463
	} else if (IS_GEN9_LP(dev_priv)) {
		if (encoder->type == INTEL_OUTPUT_EDP)
			bxt_get_buf_trans_edp(dev_priv, &n_entries);
		else
			bxt_get_buf_trans_dp(dev_priv, &n_entries);
R
Rodrigo Vivi 已提交
2464 2465
	} else {
		if (encoder->type == INTEL_OUTPUT_EDP)
2466
			intel_ddi_get_buf_trans_edp(dev_priv, port, &n_entries);
R
Rodrigo Vivi 已提交
2467
		else
2468
			intel_ddi_get_buf_trans_dp(dev_priv, port, &n_entries);
R
Rodrigo Vivi 已提交
2469
	}
2470 2471 2472 2473 2474 2475 2476 2477 2478 2479

	if (WARN_ON(n_entries < 1))
		n_entries = 1;
	if (WARN_ON(n_entries > ARRAY_SIZE(index_to_dp_signal_levels)))
		n_entries = ARRAY_SIZE(index_to_dp_signal_levels);

	return index_to_dp_signal_levels[n_entries - 1] &
		DP_TRAIN_VOLTAGE_SWING_MASK;
}

2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499
/*
 * We assume that the full set of pre-emphasis values can be
 * used on all DDI platforms. Should that change we need to
 * rethink this code.
 */
u8 intel_ddi_dp_pre_emphasis_max(struct intel_encoder *encoder, u8 voltage_swing)
{
	switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
		return DP_TRAIN_PRE_EMPH_LEVEL_3;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		return DP_TRAIN_PRE_EMPH_LEVEL_2;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
		return DP_TRAIN_PRE_EMPH_LEVEL_1;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
	default:
		return DP_TRAIN_PRE_EMPH_LEVEL_0;
	}
}

2500 2501
static void cnl_ddi_vswing_program(struct intel_encoder *encoder,
				   int level, enum intel_output_type type)
2502
{
2503 2504
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	const struct cnl_ddi_buf_trans *ddi_translations;
2505
	enum port port = encoder->port;
2506 2507
	int n_entries, ln;
	u32 val;
2508

2509
	if (type == INTEL_OUTPUT_HDMI)
2510
		ddi_translations = cnl_get_buf_trans_hdmi(dev_priv, &n_entries);
2511
	else if (type == INTEL_OUTPUT_EDP)
2512
		ddi_translations = cnl_get_buf_trans_edp(dev_priv, &n_entries);
2513 2514
	else
		ddi_translations = cnl_get_buf_trans_dp(dev_priv, &n_entries);
2515

2516
	if (WARN_ON_ONCE(!ddi_translations))
2517
		return;
2518
	if (WARN_ON_ONCE(level >= n_entries))
2519 2520 2521
		level = n_entries - 1;

	/* Set PORT_TX_DW5 Scaling Mode Sel to 010b. */
2522
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2523
	val &= ~SCALING_MODE_SEL_MASK;
2524
	val |= SCALING_MODE_SEL(2);
2525
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2526 2527

	/* Program PORT_TX_DW2 */
2528
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW2_LN0(port));
2529 2530
	val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
		 RCOMP_SCALAR_MASK);
2531 2532 2533 2534
	val |= SWING_SEL_UPPER(ddi_translations[level].dw2_swing_sel);
	val |= SWING_SEL_LOWER(ddi_translations[level].dw2_swing_sel);
	/* Rcomp scalar is fixed as 0x98 for every table entry */
	val |= RCOMP_SCALAR(0x98);
2535
	intel_de_write(dev_priv, CNL_PORT_TX_DW2_GRP(port), val);
2536

2537
	/* Program PORT_TX_DW4 */
2538 2539
	/* We cannot write to GRP. It would overrite individual loadgen */
	for (ln = 0; ln < 4; ln++) {
2540
		val = intel_de_read(dev_priv, CNL_PORT_TX_DW4_LN(ln, port));
2541 2542
		val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
			 CURSOR_COEFF_MASK);
2543 2544 2545
		val |= POST_CURSOR_1(ddi_translations[level].dw4_post_cursor_1);
		val |= POST_CURSOR_2(ddi_translations[level].dw4_post_cursor_2);
		val |= CURSOR_COEFF(ddi_translations[level].dw4_cursor_coeff);
2546
		intel_de_write(dev_priv, CNL_PORT_TX_DW4_LN(ln, port), val);
2547 2548
	}

2549
	/* Program PORT_TX_DW5 */
2550
	/* All DW5 values are fixed for every table entry */
2551
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2552
	val &= ~RTERM_SELECT_MASK;
2553 2554
	val |= RTERM_SELECT(6);
	val |= TAP3_DISABLE;
2555
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2556

2557
	/* Program PORT_TX_DW7 */
2558
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW7_LN0(port));
2559
	val &= ~N_SCALAR_MASK;
2560
	val |= N_SCALAR(ddi_translations[level].dw7_n_scalar);
2561
	intel_de_write(dev_priv, CNL_PORT_TX_DW7_GRP(port), val);
2562 2563
}

2564 2565
static void cnl_ddi_vswing_sequence(struct intel_encoder *encoder,
				    int level, enum intel_output_type type)
2566
{
2567
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2568
	enum port port = encoder->port;
2569
	int width, rate, ln;
2570
	u32 val;
2571

2572
	if (type == INTEL_OUTPUT_HDMI) {
2573
		width = 4;
2574
		rate = 0; /* Rate is always < than 6GHz for HDMI */
2575
	} else {
2576
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2577 2578 2579

		width = intel_dp->lane_count;
		rate = intel_dp->link_rate;
2580
	}
2581 2582 2583 2584 2585 2586

	/*
	 * 1. If port type is eDP or DP,
	 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
	 * else clear to 0b.
	 */
2587
	val = intel_de_read(dev_priv, CNL_PORT_PCS_DW1_LN0(port));
2588
	if (type != INTEL_OUTPUT_HDMI)
2589 2590 2591
		val |= COMMON_KEEPER_EN;
	else
		val &= ~COMMON_KEEPER_EN;
2592
	intel_de_write(dev_priv, CNL_PORT_PCS_DW1_GRP(port), val);
2593 2594 2595

	/* 2. Program loadgen select */
	/*
2596 2597 2598 2599
	 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
	 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
	 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
	 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
2600
	 */
2601
	for (ln = 0; ln <= 3; ln++) {
2602
		val = intel_de_read(dev_priv, CNL_PORT_TX_DW4_LN(ln, port));
2603 2604
		val &= ~LOADGEN_SELECT;

2605 2606
		if ((rate <= 600000 && width == 4 && ln >= 1)  ||
		    (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
2607 2608
			val |= LOADGEN_SELECT;
		}
2609
		intel_de_write(dev_priv, CNL_PORT_TX_DW4_LN(ln, port), val);
2610
	}
2611 2612

	/* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
2613
	val = intel_de_read(dev_priv, CNL_PORT_CL1CM_DW5);
2614
	val |= SUS_CLOCK_CONFIG;
2615
	intel_de_write(dev_priv, CNL_PORT_CL1CM_DW5, val);
2616 2617

	/* 4. Clear training enable to change swing values */
2618
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2619
	val &= ~TX_TRAINING_EN;
2620
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2621 2622

	/* 5. Program swing and de-emphasis */
2623
	cnl_ddi_vswing_program(encoder, level, type);
2624 2625

	/* 6. Set training enable to trigger update */
2626
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2627
	val |= TX_TRAINING_EN;
2628
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2629 2630
}

2631
static void icl_ddi_combo_vswing_program(struct drm_i915_private *dev_priv,
2632
					u32 level, enum phy phy, int type,
2633
					int rate)
2634
{
2635
	const struct cnl_ddi_buf_trans *ddi_translations = NULL;
2636 2637 2638
	u32 n_entries, val;
	int ln;

2639 2640 2641
	if (INTEL_GEN(dev_priv) >= 12)
		ddi_translations = tgl_get_combo_buf_trans(dev_priv, type, rate,
							   &n_entries);
2642 2643 2644
	else if (IS_ELKHARTLAKE(dev_priv))
		ddi_translations = ehl_get_combo_buf_trans(dev_priv, type, rate,
							   &n_entries);
2645 2646 2647
	else
		ddi_translations = icl_get_combo_buf_trans(dev_priv, type, rate,
							   &n_entries);
2648 2649 2650 2651 2652 2653 2654 2655
	if (!ddi_translations)
		return;

	if (level >= n_entries) {
		DRM_DEBUG_KMS("DDI translation not found for level %d. Using %d instead.", level, n_entries - 1);
		level = n_entries - 1;
	}

2656
	/* Set PORT_TX_DW5 */
2657
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
2658 2659 2660
	val &= ~(SCALING_MODE_SEL_MASK | RTERM_SELECT_MASK |
		  TAP2_DISABLE | TAP3_DISABLE);
	val |= SCALING_MODE_SEL(0x2);
2661
	val |= RTERM_SELECT(0x6);
2662
	val |= TAP3_DISABLE;
2663
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
2664 2665

	/* Program PORT_TX_DW2 */
2666
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW2_LN0(phy));
2667 2668
	val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
		 RCOMP_SCALAR_MASK);
2669 2670
	val |= SWING_SEL_UPPER(ddi_translations[level].dw2_swing_sel);
	val |= SWING_SEL_LOWER(ddi_translations[level].dw2_swing_sel);
2671
	/* Program Rcomp scalar for every table entry */
2672
	val |= RCOMP_SCALAR(0x98);
2673
	intel_de_write(dev_priv, ICL_PORT_TX_DW2_GRP(phy), val);
2674 2675 2676 2677

	/* Program PORT_TX_DW4 */
	/* We cannot write to GRP. It would overwrite individual loadgen. */
	for (ln = 0; ln <= 3; ln++) {
2678
		val = intel_de_read(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy));
2679 2680
		val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
			 CURSOR_COEFF_MASK);
2681 2682 2683
		val |= POST_CURSOR_1(ddi_translations[level].dw4_post_cursor_1);
		val |= POST_CURSOR_2(ddi_translations[level].dw4_post_cursor_2);
		val |= CURSOR_COEFF(ddi_translations[level].dw4_cursor_coeff);
2684
		intel_de_write(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy), val);
2685
	}
2686 2687

	/* Program PORT_TX_DW7 */
2688
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW7_LN0(phy));
2689 2690
	val &= ~N_SCALAR_MASK;
	val |= N_SCALAR(ddi_translations[level].dw7_n_scalar);
2691
	intel_de_write(dev_priv, ICL_PORT_TX_DW7_GRP(phy), val);
2692 2693 2694 2695 2696 2697 2698
}

static void icl_combo_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
					      u32 level,
					      enum intel_output_type type)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2699
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2700 2701 2702 2703 2704 2705 2706 2707 2708
	int width = 0;
	int rate = 0;
	u32 val;
	int ln = 0;

	if (type == INTEL_OUTPUT_HDMI) {
		width = 4;
		/* Rate is always < than 6GHz for HDMI */
	} else {
2709
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2710 2711 2712 2713 2714 2715 2716 2717 2718 2719

		width = intel_dp->lane_count;
		rate = intel_dp->link_rate;
	}

	/*
	 * 1. If port type is eDP or DP,
	 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
	 * else clear to 0b.
	 */
2720
	val = intel_de_read(dev_priv, ICL_PORT_PCS_DW1_LN0(phy));
2721 2722 2723 2724
	if (type == INTEL_OUTPUT_HDMI)
		val &= ~COMMON_KEEPER_EN;
	else
		val |= COMMON_KEEPER_EN;
2725
	intel_de_write(dev_priv, ICL_PORT_PCS_DW1_GRP(phy), val);
2726 2727 2728 2729 2730 2731 2732 2733 2734

	/* 2. Program loadgen select */
	/*
	 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
	 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
	 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
	 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
	 */
	for (ln = 0; ln <= 3; ln++) {
2735
		val = intel_de_read(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy));
2736 2737 2738 2739 2740 2741
		val &= ~LOADGEN_SELECT;

		if ((rate <= 600000 && width == 4 && ln >= 1) ||
		    (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
			val |= LOADGEN_SELECT;
		}
2742
		intel_de_write(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy), val);
2743 2744 2745
	}

	/* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
2746
	val = intel_de_read(dev_priv, ICL_PORT_CL_DW5(phy));
2747
	val |= SUS_CLOCK_CONFIG;
2748
	intel_de_write(dev_priv, ICL_PORT_CL_DW5(phy), val);
2749 2750

	/* 4. Clear training enable to change swing values */
2751
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
2752
	val &= ~TX_TRAINING_EN;
2753
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
2754 2755

	/* 5. Program swing and de-emphasis */
2756
	icl_ddi_combo_vswing_program(dev_priv, level, phy, type, rate);
2757 2758

	/* 6. Set training enable to trigger update */
2759
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
2760
	val |= TX_TRAINING_EN;
2761
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
2762 2763
}

2764 2765 2766 2767 2768
static void icl_mg_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
					   int link_clock,
					   u32 level)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2769
	enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784
	const struct icl_mg_phy_ddi_buf_trans *ddi_translations;
	u32 n_entries, val;
	int ln;

	n_entries = ARRAY_SIZE(icl_mg_phy_ddi_translations);
	ddi_translations = icl_mg_phy_ddi_translations;
	/* The table does not have values for level 3 and level 9. */
	if (level >= n_entries || level == 3 || level == 9) {
		DRM_DEBUG_KMS("DDI translation not found for level %d. Using %d instead.",
			      level, n_entries - 2);
		level = n_entries - 2;
	}

	/* Set MG_TX_LINK_PARAMS cri_use_fs32 to 0. */
	for (ln = 0; ln < 2; ln++) {
2785
		val = intel_de_read(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port));
2786
		val &= ~CRI_USE_FS32;
2787
		intel_de_write(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port), val);
2788

2789
		val = intel_de_read(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port));
2790
		val &= ~CRI_USE_FS32;
2791
		intel_de_write(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port), val);
2792 2793 2794 2795
	}

	/* Program MG_TX_SWINGCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
2796
		val = intel_de_read(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port));
2797 2798 2799
		val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
		val |= CRI_TXDEEMPH_OVERRIDE_17_12(
			ddi_translations[level].cri_txdeemph_override_17_12);
2800
		intel_de_write(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port), val);
2801

2802
		val = intel_de_read(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port));
2803 2804 2805
		val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
		val |= CRI_TXDEEMPH_OVERRIDE_17_12(
			ddi_translations[level].cri_txdeemph_override_17_12);
2806
		intel_de_write(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port), val);
2807 2808 2809 2810
	}

	/* Program MG_TX_DRVCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
2811
		val = intel_de_read(dev_priv, MG_TX1_DRVCTRL(ln, tc_port));
2812 2813 2814 2815 2816 2817 2818
		val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			 CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
		val |= CRI_TXDEEMPH_OVERRIDE_5_0(
			ddi_translations[level].cri_txdeemph_override_5_0) |
			CRI_TXDEEMPH_OVERRIDE_11_6(
				ddi_translations[level].cri_txdeemph_override_11_6) |
			CRI_TXDEEMPH_OVERRIDE_EN;
2819
		intel_de_write(dev_priv, MG_TX1_DRVCTRL(ln, tc_port), val);
2820

2821
		val = intel_de_read(dev_priv, MG_TX2_DRVCTRL(ln, tc_port));
2822 2823 2824 2825 2826 2827 2828
		val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			 CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
		val |= CRI_TXDEEMPH_OVERRIDE_5_0(
			ddi_translations[level].cri_txdeemph_override_5_0) |
			CRI_TXDEEMPH_OVERRIDE_11_6(
				ddi_translations[level].cri_txdeemph_override_11_6) |
			CRI_TXDEEMPH_OVERRIDE_EN;
2829
		intel_de_write(dev_priv, MG_TX2_DRVCTRL(ln, tc_port), val);
2830 2831 2832 2833 2834 2835 2836 2837 2838 2839

		/* FIXME: Program CRI_LOADGEN_SEL after the spec is updated */
	}

	/*
	 * Program MG_CLKHUB<LN, port being used> with value from frequency table
	 * In case of Legacy mode on MG PHY, both TX1 and TX2 enabled so use the
	 * values from table for which TX1 and TX2 enabled.
	 */
	for (ln = 0; ln < 2; ln++) {
2840
		val = intel_de_read(dev_priv, MG_CLKHUB(ln, tc_port));
2841 2842 2843 2844
		if (link_clock < 300000)
			val |= CFG_LOW_RATE_LKREN_EN;
		else
			val &= ~CFG_LOW_RATE_LKREN_EN;
2845
		intel_de_write(dev_priv, MG_CLKHUB(ln, tc_port), val);
2846 2847 2848 2849
	}

	/* Program the MG_TX_DCC<LN, port being used> based on the link frequency */
	for (ln = 0; ln < 2; ln++) {
2850
		val = intel_de_read(dev_priv, MG_TX1_DCC(ln, tc_port));
2851 2852 2853 2854 2855 2856 2857
		val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
		if (link_clock <= 500000) {
			val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
		} else {
			val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
				CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
		}
2858
		intel_de_write(dev_priv, MG_TX1_DCC(ln, tc_port), val);
2859

2860
		val = intel_de_read(dev_priv, MG_TX2_DCC(ln, tc_port));
2861 2862 2863 2864 2865 2866 2867
		val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
		if (link_clock <= 500000) {
			val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
		} else {
			val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
				CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
		}
2868
		intel_de_write(dev_priv, MG_TX2_DCC(ln, tc_port), val);
2869 2870 2871 2872
	}

	/* Program MG_TX_PISO_READLOAD with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
2873 2874
		val = intel_de_read(dev_priv,
				    MG_TX1_PISO_READLOAD(ln, tc_port));
2875
		val |= CRI_CALCINIT;
2876 2877
		intel_de_write(dev_priv, MG_TX1_PISO_READLOAD(ln, tc_port),
			       val);
2878

2879 2880
		val = intel_de_read(dev_priv,
				    MG_TX2_PISO_READLOAD(ln, tc_port));
2881
		val |= CRI_CALCINIT;
2882 2883
		intel_de_write(dev_priv, MG_TX2_PISO_READLOAD(ln, tc_port),
			       val);
2884 2885 2886 2887 2888 2889
	}
}

static void icl_ddi_vswing_sequence(struct intel_encoder *encoder,
				    int link_clock,
				    u32 level,
2890 2891
				    enum intel_output_type type)
{
2892
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2893
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2894

2895
	if (intel_phy_is_combo(dev_priv, phy))
2896 2897
		icl_combo_phy_ddi_vswing_sequence(encoder, level, type);
	else
2898
		icl_mg_phy_ddi_vswing_sequence(encoder, link_clock, level);
2899 2900
}

2901 2902 2903 2904 2905 2906 2907 2908 2909
static void
tgl_dkl_phy_ddi_vswing_sequence(struct intel_encoder *encoder, int link_clock,
				u32 level)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
	const struct tgl_dkl_phy_ddi_buf_trans *ddi_translations;
	u32 n_entries, val, ln, dpcnt_mask, dpcnt_val;

2910 2911 2912 2913 2914 2915 2916
	if (encoder->type == INTEL_OUTPUT_HDMI) {
		n_entries = ARRAY_SIZE(tgl_dkl_phy_hdmi_ddi_trans);
		ddi_translations = tgl_dkl_phy_hdmi_ddi_trans;
	} else {
		n_entries = ARRAY_SIZE(tgl_dkl_phy_dp_ddi_trans);
		ddi_translations = tgl_dkl_phy_dp_ddi_trans;
	}
2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928

	if (level >= n_entries)
		level = n_entries - 1;

	dpcnt_mask = (DKL_TX_PRESHOOT_COEFF_MASK |
		      DKL_TX_DE_EMPAHSIS_COEFF_MASK |
		      DKL_TX_VSWING_CONTROL_MASK);
	dpcnt_val = DKL_TX_VSWING_CONTROL(ddi_translations[level].dkl_vswing_control);
	dpcnt_val |= DKL_TX_DE_EMPHASIS_COEFF(ddi_translations[level].dkl_de_emphasis_control);
	dpcnt_val |= DKL_TX_PRESHOOT_COEFF(ddi_translations[level].dkl_preshoot_control);

	for (ln = 0; ln < 2; ln++) {
2929 2930
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, ln));
2931

2932
		intel_de_write(dev_priv, DKL_TX_PMD_LANE_SUS(tc_port), 0);
2933

2934
		/* All the registers are RMW */
2935
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL0(tc_port));
2936 2937
		val &= ~dpcnt_mask;
		val |= dpcnt_val;
2938
		intel_de_write(dev_priv, DKL_TX_DPCNTL0(tc_port), val);
2939

2940
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL1(tc_port));
2941 2942
		val &= ~dpcnt_mask;
		val |= dpcnt_val;
2943
		intel_de_write(dev_priv, DKL_TX_DPCNTL1(tc_port), val);
2944

2945
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL2(tc_port));
2946
		val &= ~DKL_TX_DP20BITMODE;
2947
		intel_de_write(dev_priv, DKL_TX_DPCNTL2(tc_port), val);
2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964
	}
}

static void tgl_ddi_vswing_sequence(struct intel_encoder *encoder,
				    int link_clock,
				    u32 level,
				    enum intel_output_type type)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);

	if (intel_phy_is_combo(dev_priv, phy))
		icl_combo_phy_ddi_vswing_sequence(encoder, level, type);
	else
		tgl_dkl_phy_ddi_vswing_sequence(encoder, link_clock, level);
}

2965
static u32 translate_signal_level(int signal_levels)
2966
{
2967
	int i;
2968

2969 2970 2971
	for (i = 0; i < ARRAY_SIZE(index_to_dp_signal_levels); i++) {
		if (index_to_dp_signal_levels[i] == signal_levels)
			return i;
2972 2973
	}

2974 2975 2976 2977
	WARN(1, "Unsupported voltage swing/pre-emphasis level: 0x%x\n",
	     signal_levels);

	return 0;
2978 2979
}

2980
static u32 intel_ddi_dp_level(struct intel_dp *intel_dp)
2981
{
2982
	u8 train_set = intel_dp->train_set[0];
2983 2984 2985 2986 2987 2988
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);

	return translate_signal_level(signal_levels);
}

2989
u32 bxt_signal_levels(struct intel_dp *intel_dp)
2990 2991
{
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2992
	struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
2993
	struct intel_encoder *encoder = &dport->base;
2994
	int level = intel_ddi_dp_level(intel_dp);
2995

2996 2997 2998 2999
	if (INTEL_GEN(dev_priv) >= 12)
		tgl_ddi_vswing_sequence(encoder, intel_dp->link_rate,
					level, encoder->type);
	else if (INTEL_GEN(dev_priv) >= 11)
3000 3001
		icl_ddi_vswing_sequence(encoder, intel_dp->link_rate,
					level, encoder->type);
3002
	else if (IS_CANNONLAKE(dev_priv))
3003
		cnl_ddi_vswing_sequence(encoder, level, encoder->type);
3004
	else
3005
		bxt_ddi_vswing_sequence(encoder, level, encoder->type);
3006 3007 3008 3009

	return 0;
}

3010
u32 ddi_signal_levels(struct intel_dp *intel_dp)
3011 3012 3013 3014
{
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
	struct intel_encoder *encoder = &dport->base;
3015
	int level = intel_ddi_dp_level(intel_dp);
3016

3017
	if (IS_GEN9_BC(dev_priv))
3018
		skl_ddi_set_iboost(encoder, level, encoder->type);
3019

3020 3021 3022
	return DDI_BUF_TRANS_SELECT(level);
}

3023
static inline
3024
u32 icl_dpclka_cfgcr0_clk_off(struct drm_i915_private *dev_priv,
3025
			      enum phy phy)
3026
{
3027 3028 3029 3030 3031
	if (intel_phy_is_combo(dev_priv, phy)) {
		return ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy);
	} else if (intel_phy_is_tc(dev_priv, phy)) {
		enum tc_port tc_port = intel_port_to_tc(dev_priv,
							(enum port)phy);
3032 3033 3034 3035 3036 3037 3038

		return ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port);
	}

	return 0;
}

3039 3040
static void icl_map_plls_to_ports(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
3041
{
3042
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3043
	struct intel_shared_dpll *pll = crtc_state->shared_dpll;
3044
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
3045
	u32 val;
3046

3047
	mutex_lock(&dev_priv->dpll_lock);
3048

3049
	val = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0);
3050
	WARN_ON((val & icl_dpclka_cfgcr0_clk_off(dev_priv, phy)) == 0);
3051

3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064
	if (intel_phy_is_combo(dev_priv, phy)) {
		/*
		 * Even though this register references DDIs, note that we
		 * want to pass the PHY rather than the port (DDI).  For
		 * ICL, port=phy in all cases so it doesn't matter, but for
		 * EHL the bspec notes the following:
		 *
		 *   "DDID clock tied to DDIA clock, so DPCLKA_CFGCR0 DDIA
		 *   Clock Select chooses the PLL for both DDIA and DDID and
		 *   drives port A in all cases."
		 */
		val &= ~ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy);
		val |= ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy);
3065 3066
		intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
		intel_de_posting_read(dev_priv, ICL_DPCLKA_CFGCR0);
3067
	}
3068

3069
	val &= ~icl_dpclka_cfgcr0_clk_off(dev_priv, phy);
3070
	intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
3071 3072

	mutex_unlock(&dev_priv->dpll_lock);
3073 3074
}

3075
static void icl_unmap_plls_to_ports(struct intel_encoder *encoder)
3076
{
3077
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3078
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
3079
	u32 val;
3080

3081
	mutex_lock(&dev_priv->dpll_lock);
3082

3083
	val = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0);
3084
	val |= icl_dpclka_cfgcr0_clk_off(dev_priv, phy);
3085
	intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
3086

3087
	mutex_unlock(&dev_priv->dpll_lock);
3088 3089
}

3090 3091 3092 3093 3094 3095
static void icl_sanitize_port_clk_off(struct drm_i915_private *dev_priv,
				      u32 port_mask, bool ddi_clk_needed)
{
	enum port port;
	u32 val;

3096
	val = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0);
3097 3098
	for_each_port_masked(port, port_mask) {
		enum phy phy = intel_port_to_phy(dev_priv, port);
3099 3100
		bool ddi_clk_off = val & icl_dpclka_cfgcr0_clk_off(dev_priv,
								   phy);
3101

3102
		if (ddi_clk_needed == !ddi_clk_off)
3103 3104 3105 3106 3107 3108 3109 3110 3111 3112
			continue;

		/*
		 * Punt on the case now where clock is gated, but it would
		 * be needed by the port. Something else is really broken then.
		 */
		if (WARN_ON(ddi_clk_needed))
			continue;

		DRM_NOTE("PHY %c is disabled/in DSI mode with an ungated DDI clock, gate it\n",
L
Lucas De Marchi 已提交
3113
			 phy_name(phy));
3114
		val |= icl_dpclka_cfgcr0_clk_off(dev_priv, phy);
3115
		intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
3116 3117 3118
	}
}

3119 3120 3121
void icl_sanitize_encoder_pll_mapping(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3122 3123
	u32 port_mask;
	bool ddi_clk_needed;
3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143

	/*
	 * In case of DP MST, we sanitize the primary encoder only, not the
	 * virtual ones.
	 */
	if (encoder->type == INTEL_OUTPUT_DP_MST)
		return;

	if (!encoder->base.crtc && intel_encoder_is_dp(encoder)) {
		u8 pipe_mask;
		bool is_mst;

		intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);
		/*
		 * In the unlikely case that BIOS enables DP in MST mode, just
		 * warn since our MST HW readout is incomplete.
		 */
		if (WARN_ON(is_mst))
			return;
	}
3144

3145 3146
	port_mask = BIT(encoder->port);
	ddi_clk_needed = encoder->base.crtc;
3147

3148 3149
	if (encoder->type == INTEL_OUTPUT_DSI) {
		struct intel_encoder *other_encoder;
3150

3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163
		port_mask = intel_dsi_encoder_ports(encoder);
		/*
		 * Sanity check that we haven't incorrectly registered another
		 * encoder using any of the ports of this DSI encoder.
		 */
		for_each_intel_encoder(&dev_priv->drm, other_encoder) {
			if (other_encoder == encoder)
				continue;

			if (WARN_ON(port_mask & BIT(other_encoder->port)))
				return;
		}
		/*
3164 3165
		 * For DSI we keep the ddi clocks gated
		 * except during enable/disable sequence.
3166
		 */
3167
		ddi_clk_needed = false;
3168 3169
	}

3170
	icl_sanitize_port_clk_off(dev_priv, port_mask, ddi_clk_needed);
3171 3172
}

3173
static void intel_ddi_clk_select(struct intel_encoder *encoder,
3174
				 const struct intel_crtc_state *crtc_state)
3175
{
3176
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3177
	enum port port = encoder->port;
3178
	enum phy phy = intel_port_to_phy(dev_priv, port);
3179
	u32 val;
3180
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
3181

3182 3183 3184
	if (WARN_ON(!pll))
		return;

3185
	mutex_lock(&dev_priv->dpll_lock);
3186

3187
	if (INTEL_GEN(dev_priv) >= 11) {
3188
		if (!intel_phy_is_combo(dev_priv, phy))
3189 3190
			intel_de_write(dev_priv, DDI_CLK_SEL(port),
				       icl_pll_to_ddi_clk_sel(encoder, crtc_state));
3191 3192 3193 3194 3195
		else if (IS_ELKHARTLAKE(dev_priv) && port >= PORT_C)
			/*
			 * MG does not exist but the programming is required
			 * to ungate DDIC and DDID
			 */
3196 3197
			intel_de_write(dev_priv, DDI_CLK_SEL(port),
				       DDI_CLK_SEL_MG);
3198
	} else if (IS_CANNONLAKE(dev_priv)) {
R
Rodrigo Vivi 已提交
3199
		/* Configure DPCLKA_CFGCR0 to map the DPLL to the DDI. */
3200
		val = intel_de_read(dev_priv, DPCLKA_CFGCR0);
3201
		val &= ~DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
3202
		val |= DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, port);
3203
		intel_de_write(dev_priv, DPCLKA_CFGCR0, val);
3204

R
Rodrigo Vivi 已提交
3205 3206 3207 3208 3209
		/*
		 * Configure DPCLKA_CFGCR0 to turn on the clock for the DDI.
		 * This step and the step before must be done with separate
		 * register writes.
		 */
3210
		val = intel_de_read(dev_priv, DPCLKA_CFGCR0);
R
Rodrigo Vivi 已提交
3211
		val &= ~DPCLKA_CFGCR0_DDI_CLK_OFF(port);
3212
		intel_de_write(dev_priv, DPCLKA_CFGCR0, val);
R
Rodrigo Vivi 已提交
3213
	} else if (IS_GEN9_BC(dev_priv)) {
3214
		/* DDI -> PLL mapping  */
3215
		val = intel_de_read(dev_priv, DPLL_CTRL2);
3216 3217

		val &= ~(DPLL_CTRL2_DDI_CLK_OFF(port) |
3218
			 DPLL_CTRL2_DDI_CLK_SEL_MASK(port));
3219
		val |= (DPLL_CTRL2_DDI_CLK_SEL(pll->info->id, port) |
3220 3221
			DPLL_CTRL2_DDI_SEL_OVERRIDE(port));

3222
		intel_de_write(dev_priv, DPLL_CTRL2, val);
3223

3224
	} else if (INTEL_GEN(dev_priv) < 9) {
3225 3226
		intel_de_write(dev_priv, PORT_CLK_SEL(port),
			       hsw_pll_to_ddi_pll_sel(pll));
3227
	}
3228 3229

	mutex_unlock(&dev_priv->dpll_lock);
3230 3231
}

3232 3233 3234
static void intel_ddi_clk_disable(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3235
	enum port port = encoder->port;
3236
	enum phy phy = intel_port_to_phy(dev_priv, port);
3237

3238
	if (INTEL_GEN(dev_priv) >= 11) {
3239 3240
		if (!intel_phy_is_combo(dev_priv, phy) ||
		    (IS_ELKHARTLAKE(dev_priv) && port >= PORT_C))
3241 3242
			intel_de_write(dev_priv, DDI_CLK_SEL(port),
				       DDI_CLK_SEL_NONE);
3243
	} else if (IS_CANNONLAKE(dev_priv)) {
3244 3245
		intel_de_write(dev_priv, DPCLKA_CFGCR0,
			       intel_de_read(dev_priv, DPCLKA_CFGCR0) | DPCLKA_CFGCR0_DDI_CLK_OFF(port));
3246
	} else if (IS_GEN9_BC(dev_priv)) {
3247 3248
		intel_de_write(dev_priv, DPLL_CTRL2,
			       intel_de_read(dev_priv, DPLL_CTRL2) | DPLL_CTRL2_DDI_CLK_OFF(port));
3249
	} else if (INTEL_GEN(dev_priv) < 9) {
3250 3251
		intel_de_write(dev_priv, PORT_CLK_SEL(port),
			       PORT_CLK_SEL_NONE);
3252
	}
3253 3254
}

3255 3256 3257
static void
icl_program_mg_dp_mode(struct intel_digital_port *intel_dig_port,
		       const struct intel_crtc_state *crtc_state)
3258 3259
{
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
3260
	enum tc_port tc_port = intel_port_to_tc(dev_priv, intel_dig_port->base.port);
3261 3262
	u32 ln0, ln1, pin_assignment;
	u8 width;
3263

3264
	if (intel_dig_port->tc_mode == TC_PORT_TBT_ALT)
3265 3266
		return;

3267
	if (INTEL_GEN(dev_priv) >= 12) {
3268 3269 3270 3271 3272 3273
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x0));
		ln0 = intel_de_read(dev_priv, DKL_DP_MODE(tc_port));
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x1));
		ln1 = intel_de_read(dev_priv, DKL_DP_MODE(tc_port));
3274
	} else {
3275 3276
		ln0 = intel_de_read(dev_priv, MG_DP_MODE(0, tc_port));
		ln1 = intel_de_read(dev_priv, MG_DP_MODE(1, tc_port));
3277
	}
3278

3279 3280
	ln0 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X1_MODE);
	ln1 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE);
3281

3282 3283 3284
	/* DPPATC */
	pin_assignment = intel_tc_port_get_pin_assignment_mask(intel_dig_port);
	width = crtc_state->lane_count;
3285

3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310
	switch (pin_assignment) {
	case 0x0:
		WARN_ON(intel_dig_port->tc_mode != TC_PORT_LEGACY);
		if (width == 1) {
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x1:
		if (width == 4) {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x2:
		if (width == 2) {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x3:
	case 0x5:
		if (width == 1) {
3311 3312
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
3313 3314 3315
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
3316 3317
		}
		break;
3318 3319 3320 3321 3322 3323 3324 3325 3326
	case 0x4:
	case 0x6:
		if (width == 1) {
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
3327 3328
		break;
	default:
3329
		MISSING_CASE(pin_assignment);
3330 3331
	}

3332
	if (INTEL_GEN(dev_priv) >= 12) {
3333 3334 3335 3336 3337 3338
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x0));
		intel_de_write(dev_priv, DKL_DP_MODE(tc_port), ln0);
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x1));
		intel_de_write(dev_priv, DKL_DP_MODE(tc_port), ln1);
3339
	} else {
3340 3341
		intel_de_write(dev_priv, MG_DP_MODE(0, tc_port), ln0);
		intel_de_write(dev_priv, MG_DP_MODE(1, tc_port), ln1);
3342
	}
3343 3344
}

3345 3346 3347 3348 3349 3350 3351 3352 3353 3354
static void intel_dp_sink_set_fec_ready(struct intel_dp *intel_dp,
					const struct intel_crtc_state *crtc_state)
{
	if (!crtc_state->fec_enable)
		return;

	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_FEC_CONFIGURATION, DP_FEC_READY) <= 0)
		DRM_DEBUG_KMS("Failed to set FEC_READY in the sink\n");
}

3355 3356 3357 3358
static void intel_ddi_enable_fec(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3359
	struct intel_dp *intel_dp;
3360 3361 3362 3363 3364
	u32 val;

	if (!crtc_state->fec_enable)
		return;

3365
	intel_dp = enc_to_intel_dp(encoder);
3366
	val = intel_de_read(dev_priv, intel_dp->regs.dp_tp_ctl);
3367
	val |= DP_TP_CTL_FEC_ENABLE;
3368
	intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, val);
3369

3370
	if (intel_de_wait_for_set(dev_priv, intel_dp->regs.dp_tp_status,
3371
				  DP_TP_STATUS_FEC_ENABLE_LIVE, 1))
3372 3373 3374
		DRM_ERROR("Timed out waiting for FEC Enable Status\n");
}

A
Anusha Srivatsa 已提交
3375 3376 3377 3378
static void intel_ddi_disable_fec_state(struct intel_encoder *encoder,
					const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3379
	struct intel_dp *intel_dp;
A
Anusha Srivatsa 已提交
3380 3381 3382 3383 3384
	u32 val;

	if (!crtc_state->fec_enable)
		return;

3385
	intel_dp = enc_to_intel_dp(encoder);
3386
	val = intel_de_read(dev_priv, intel_dp->regs.dp_tp_ctl);
A
Anusha Srivatsa 已提交
3387
	val &= ~DP_TP_CTL_FEC_ENABLE;
3388 3389
	intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, val);
	intel_de_posting_read(dev_priv, intel_dp->regs.dp_tp_ctl);
A
Anusha Srivatsa 已提交
3390 3391
}

3392 3393 3394 3395
static void tgl_ddi_pre_enable_dp(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
3396
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3397 3398
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
3399
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3400 3401
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
	int level = intel_ddi_dp_level(intel_dp);
3402
	enum transcoder transcoder = crtc_state->cpu_transcoder;
3403 3404 3405 3406

	intel_dp_set_link_params(intel_dp, crtc_state->port_clock,
				 crtc_state->lane_count, is_mst);

3407 3408 3409
	intel_dp->regs.dp_tp_ctl = TGL_DP_TP_CTL(transcoder);
	intel_dp->regs.dp_tp_status = TGL_DP_TP_STATUS(transcoder);

3410 3411 3412 3413 3414 3415
	/*
	 * 1. Enable Power Wells
	 *
	 * This was handled at the beginning of intel_atomic_commit_tail(),
	 * before we called down into this function.
	 */
3416

3417
	/* 2. Enable Panel Power if PPS is required */
3418 3419 3420
	intel_edp_panel_on(intel_dp);

	/*
3421 3422 3423 3424
	 * 3. For non-TBT Type-C ports, set FIA lane count
	 * (DFLEXDPSP.DPX4TXLATC)
	 *
	 * This was done before tgl_ddi_pre_enable_dp by
3425
	 * hsw_crtc_enable()->intel_encoders_pre_pll_enable().
3426 3427
	 */

3428 3429 3430 3431
	/*
	 * 4. Enable the port PLL.
	 *
	 * The PLL enabling itself was already done before this function by
3432
	 * hsw_crtc_enable()->intel_enable_shared_dpll().  We need only
3433 3434
	 * configure the PLL to port mapping here.
	 */
3435 3436
	intel_ddi_clk_select(encoder, crtc_state);

3437
	/* 5. If IO power is controlled through PWR_WELL_CTL, Enable IO Power */
3438 3439 3440 3441 3442
	if (!intel_phy_is_tc(dev_priv, phy) ||
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
		intel_display_power_get(dev_priv,
					dig_port->ddi_io_power_domain);

3443
	/* 6. Program DP_MODE */
3444
	icl_program_mg_dp_mode(dig_port, crtc_state);
3445 3446

	/*
3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458
	 * 7. The rest of the below are substeps under the bspec's "Enable and
	 * Train Display Port" step.  Note that steps that are specific to
	 * MST will be handled by intel_mst_pre_enable_dp() before/after it
	 * calls into this function.  Also intel_mst_pre_enable_dp() only calls
	 * us when active_mst_links==0, so any steps designated for "single
	 * stream or multi-stream master transcoder" can just be performed
	 * unconditionally here.
	 */

	/*
	 * 7.a Configure Transcoder Clock Select to direct the Port clock to the
	 * Transcoder.
3459 3460 3461
	 */
	intel_ddi_enable_pipe_clock(crtc_state);

3462 3463 3464 3465
	/*
	 * 7.b Configure TRANS_DDI_FUNC_CTL DDI Select, DDI Mode Select & MST
	 * Transport Select
	 */
3466 3467
	intel_ddi_config_transcoder_func(crtc_state);

3468 3469 3470 3471 3472 3473 3474 3475 3476
	/*
	 * 7.c Configure & enable DP_TP_CTL with link training pattern 1
	 * selected
	 *
	 * This will be handled by the intel_dp_start_link_train() farther
	 * down this function.
	 */

	/* 7.e Configure voltage swing and related IO settings */
3477
	tgl_ddi_vswing_sequence(encoder, crtc_state->port_clock, level,
3478 3479
				encoder->type);

3480 3481 3482 3483
	/*
	 * 7.f Combo PHY: Configure PORT_CL_DW10 Static Power Down to power up
	 * the used lanes of the DDI.
	 */
3484 3485 3486 3487 3488 3489 3490 3491 3492
	if (intel_phy_is_combo(dev_priv, phy)) {
		bool lane_reversal =
			dig_port->saved_port_bits & DDI_BUF_PORT_REVERSAL;

		intel_combo_phy_power_up_lanes(dev_priv, phy, false,
					       crtc_state->lane_count,
					       lane_reversal);
	}

3493 3494 3495 3496 3497 3498 3499 3500
	/*
	 * 7.g Configure and enable DDI_BUF_CTL
	 * 7.h Wait for DDI_BUF_CTL DDI Idle Status = 0b (Not Idle), timeout
	 *     after 500 us.
	 *
	 * We only configure what the register value will be here.  Actual
	 * enabling happens during link training farther down.
	 */
3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512
	intel_ddi_init_dp_buf_reg(encoder);

	if (!is_mst)
		intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);

	intel_dp_sink_set_decompression_state(intel_dp, crtc_state, true);
	/*
	 * DDI FEC: "anticipates enabling FEC encoding sets the FEC_READY bit
	 * in the FEC_CONFIGURATION register to 1 before initiating link
	 * training
	 */
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
3513 3514 3515 3516 3517 3518 3519 3520

	/*
	 * 7.i Follow DisplayPort specification training sequence (see notes for
	 *     failure handling)
	 * 7.j If DisplayPort multi-stream - Set DP_TP_CTL link training to Idle
	 *     Pattern, wait for 5 idle patterns (DP_TP_STATUS Min_Idles_Sent)
	 *     (timeout after 800 us)
	 */
3521 3522
	intel_dp_start_link_train(intel_dp);

3523
	/* 7.k Set DP_TP_CTL link training to Normal */
3524 3525
	if (!is_trans_port_sync_mode(crtc_state))
		intel_dp_stop_link_train(intel_dp);
3526

3527
	/* 7.l Configure and enable FEC if needed */
3528 3529 3530 3531 3532 3533 3534
	intel_ddi_enable_fec(encoder, crtc_state);
	intel_dsc_enable(encoder, crtc_state);
}

static void hsw_ddi_pre_enable_dp(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
3535
{
3536
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3537
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3538
	enum port port = encoder->port;
3539
	enum phy phy = intel_port_to_phy(dev_priv, port);
3540
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3541
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
3542
	int level = intel_ddi_dp_level(intel_dp);
3543

3544 3545 3546 3547
	if (INTEL_GEN(dev_priv) < 11)
		WARN_ON(is_mst && (port == PORT_A || port == PORT_E));
	else
		WARN_ON(is_mst && port == PORT_A);
3548

3549 3550
	intel_dp_set_link_params(intel_dp, crtc_state->port_clock,
				 crtc_state->lane_count, is_mst);
3551

3552 3553 3554
	intel_dp->regs.dp_tp_ctl = DP_TP_CTL(port);
	intel_dp->regs.dp_tp_status = DP_TP_STATUS(port);

3555
	intel_edp_panel_on(intel_dp);
3556

3557
	intel_ddi_clk_select(encoder, crtc_state);
3558

3559
	if (!intel_phy_is_tc(dev_priv, phy) ||
3560 3561 3562
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
		intel_display_power_get(dev_priv,
					dig_port->ddi_io_power_domain);
3563

3564
	icl_program_mg_dp_mode(dig_port, crtc_state);
P
Paulo Zanoni 已提交
3565

3566
	if (INTEL_GEN(dev_priv) >= 11)
3567 3568
		icl_ddi_vswing_sequence(encoder, crtc_state->port_clock,
					level, encoder->type);
3569
	else if (IS_CANNONLAKE(dev_priv))
3570
		cnl_ddi_vswing_sequence(encoder, level, encoder->type);
3571
	else if (IS_GEN9_LP(dev_priv))
3572
		bxt_ddi_vswing_sequence(encoder, level, encoder->type);
3573
	else
3574
		intel_prepare_dp_ddi_buffers(encoder, crtc_state);
3575

3576
	if (intel_phy_is_combo(dev_priv, phy)) {
3577 3578 3579
		bool lane_reversal =
			dig_port->saved_port_bits & DDI_BUF_PORT_REVERSAL;

3580
		intel_combo_phy_power_up_lanes(dev_priv, phy, false,
3581 3582 3583 3584
					       crtc_state->lane_count,
					       lane_reversal);
	}

3585
	intel_ddi_init_dp_buf_reg(encoder);
3586 3587
	if (!is_mst)
		intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
3588 3589
	intel_dp_sink_set_decompression_state(intel_dp, crtc_state,
					      true);
3590
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
3591
	intel_dp_start_link_train(intel_dp);
3592 3593
	if ((port != PORT_A || INTEL_GEN(dev_priv) >= 9) &&
	    !is_trans_port_sync_mode(crtc_state))
3594
		intel_dp_stop_link_train(intel_dp);
3595

3596 3597
	intel_ddi_enable_fec(encoder, crtc_state);

3598 3599
	if (!is_mst)
		intel_ddi_enable_pipe_clock(crtc_state);
3600 3601

	intel_dsc_enable(encoder, crtc_state);
3602
}
3603

3604 3605 3606 3607 3608 3609 3610 3611 3612 3613
static void intel_ddi_pre_enable_dp(struct intel_encoder *encoder,
				    const struct intel_crtc_state *crtc_state,
				    const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (INTEL_GEN(dev_priv) >= 12)
		tgl_ddi_pre_enable_dp(encoder, crtc_state, conn_state);
	else
		hsw_ddi_pre_enable_dp(encoder, crtc_state, conn_state);
3614

3615 3616 3617 3618 3619
	/* MST will call a setting of MSA after an allocating of Virtual Channel
	 * from MST encoder pre_enable callback.
	 */
	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST))
		intel_ddi_set_dp_msa(crtc_state, conn_state);
3620 3621

	intel_dp_set_m_n(crtc_state, M1_N1);
3622 3623
}

3624
static void intel_ddi_pre_enable_hdmi(struct intel_encoder *encoder,
3625
				      const struct intel_crtc_state *crtc_state,
3626
				      const struct drm_connector_state *conn_state)
3627
{
3628
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
3629
	struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
3630
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3631
	int level = intel_ddi_hdmi_level(encoder);
3632
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3633

3634
	intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
3635
	intel_ddi_clk_select(encoder, crtc_state);
3636 3637 3638

	intel_display_power_get(dev_priv, dig_port->ddi_io_power_domain);

3639
	icl_program_mg_dp_mode(dig_port, crtc_state);
3640

3641 3642 3643 3644
	if (INTEL_GEN(dev_priv) >= 12)
		tgl_ddi_vswing_sequence(encoder, crtc_state->port_clock,
					level, INTEL_OUTPUT_HDMI);
	else if (INTEL_GEN(dev_priv) == 11)
3645 3646
		icl_ddi_vswing_sequence(encoder, crtc_state->port_clock,
					level, INTEL_OUTPUT_HDMI);
3647
	else if (IS_CANNONLAKE(dev_priv))
3648
		cnl_ddi_vswing_sequence(encoder, level, INTEL_OUTPUT_HDMI);
3649
	else if (IS_GEN9_LP(dev_priv))
3650
		bxt_ddi_vswing_sequence(encoder, level, INTEL_OUTPUT_HDMI);
3651
	else
3652
		intel_prepare_hdmi_ddi_buffers(encoder, level);
3653 3654

	if (IS_GEN9_BC(dev_priv))
3655
		skl_ddi_set_iboost(encoder, level, INTEL_OUTPUT_HDMI);
3656

3657 3658
	intel_ddi_enable_pipe_clock(crtc_state);

3659
	intel_dig_port->set_infoframes(encoder,
3660
				       crtc_state->has_infoframe,
3661
				       crtc_state, conn_state);
3662
}
3663

3664
static void intel_ddi_pre_enable(struct intel_encoder *encoder,
3665
				 const struct intel_crtc_state *crtc_state,
3666
				 const struct drm_connector_state *conn_state)
3667
{
3668
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
3669 3670
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
3671

3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684
	/*
	 * When called from DP MST code:
	 * - conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - crtc_state will be the state of the first stream to
	 *   be activated on this port, and it may not be the same
	 *   stream that will be deactivated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
	 */

3685
	WARN_ON(crtc_state->has_pch_encoder);
3686

3687 3688 3689
	if (INTEL_GEN(dev_priv) >= 11)
		icl_map_plls_to_ports(encoder, crtc_state);

3690 3691
	intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);

3692
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
3693
		intel_ddi_pre_enable_hdmi(encoder, crtc_state, conn_state);
3694 3695
	} else {
		struct intel_lspcon *lspcon =
3696
				enc_to_intel_lspcon(encoder);
3697

3698
		intel_ddi_pre_enable_dp(encoder, crtc_state, conn_state);
3699 3700
		if (lspcon->active) {
			struct intel_digital_port *dig_port =
3701
					enc_to_dig_port(encoder);
3702 3703 3704 3705 3706 3707

			dig_port->set_infoframes(encoder,
						 crtc_state->has_infoframe,
						 crtc_state, conn_state);
		}
	}
3708 3709
}

A
Anusha Srivatsa 已提交
3710 3711
static void intel_disable_ddi_buf(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
3712 3713
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3714
	enum port port = encoder->port;
3715 3716 3717
	bool wait = false;
	u32 val;

3718
	val = intel_de_read(dev_priv, DDI_BUF_CTL(port));
3719 3720
	if (val & DDI_BUF_CTL_ENABLE) {
		val &= ~DDI_BUF_CTL_ENABLE;
3721
		intel_de_write(dev_priv, DDI_BUF_CTL(port), val);
3722 3723 3724
		wait = true;
	}

3725
	if (intel_crtc_has_dp_encoder(crtc_state)) {
3726
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3727

3728
		val = intel_de_read(dev_priv, intel_dp->regs.dp_tp_ctl);
3729 3730
		val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		val |= DP_TP_CTL_LINK_TRAIN_PAT1;
3731
		intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, val);
3732
	}
3733

A
Anusha Srivatsa 已提交
3734 3735 3736
	/* Disable FEC in DP Sink */
	intel_ddi_disable_fec_state(encoder, crtc_state);

3737 3738 3739 3740
	if (wait)
		intel_wait_ddi_buf_idle(dev_priv, port);
}

3741 3742 3743
static void intel_ddi_post_disable_dp(struct intel_encoder *encoder,
				      const struct intel_crtc_state *old_crtc_state,
				      const struct drm_connector_state *old_conn_state)
3744
{
3745
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3746
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3747
	struct intel_dp *intel_dp = &dig_port->dp;
3748 3749
	bool is_mst = intel_crtc_has_type(old_crtc_state,
					  INTEL_OUTPUT_DP_MST);
3750
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
3751

3752 3753 3754 3755 3756 3757
	/*
	 * Power down sink before disabling the port, otherwise we end
	 * up getting interrupts from the sink on detecting link loss.
	 */
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);

3758 3759 3760 3761 3762
	if (INTEL_GEN(dev_priv) >= 12) {
		if (is_mst) {
			enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
			u32 val;

3763 3764
			val = intel_de_read(dev_priv,
					    TRANS_DDI_FUNC_CTL(cpu_transcoder));
3765 3766
			val &= ~(TGL_TRANS_DDI_PORT_MASK |
				 TRANS_DDI_MODE_SELECT_MASK);
3767 3768 3769
			intel_de_write(dev_priv,
				       TRANS_DDI_FUNC_CTL(cpu_transcoder),
				       val);
3770 3771 3772 3773 3774
		}
	} else {
		if (!is_mst)
			intel_ddi_disable_pipe_clock(old_crtc_state);
	}
3775

A
Anusha Srivatsa 已提交
3776
	intel_disable_ddi_buf(encoder, old_crtc_state);
3777

3778 3779 3780 3781 3782 3783 3784 3785
	/*
	 * From TGL spec: "If single stream or multi-stream master transcoder:
	 * Configure Transcoder Clock select to direct no clock to the
	 * transcoder"
	 */
	if (INTEL_GEN(dev_priv) >= 12)
		intel_ddi_disable_pipe_clock(old_crtc_state);

3786 3787
	intel_edp_panel_vdd_on(intel_dp);
	intel_edp_panel_off(intel_dp);
3788

3789
	if (!intel_phy_is_tc(dev_priv, phy) ||
3790 3791 3792
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
		intel_display_power_put_unchecked(dev_priv,
						  dig_port->ddi_io_power_domain);
3793

3794 3795
	intel_ddi_clk_disable(encoder);
}
3796

3797 3798 3799 3800 3801
static void intel_ddi_post_disable_hdmi(struct intel_encoder *encoder,
					const struct intel_crtc_state *old_crtc_state,
					const struct drm_connector_state *old_conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3802
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3803
	struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
3804

3805
	dig_port->set_infoframes(encoder, false,
3806 3807
				 old_crtc_state, old_conn_state);

3808 3809
	intel_ddi_disable_pipe_clock(old_crtc_state);

A
Anusha Srivatsa 已提交
3810
	intel_disable_ddi_buf(encoder, old_crtc_state);
3811

3812 3813
	intel_display_power_put_unchecked(dev_priv,
					  dig_port->ddi_io_power_domain);
3814

3815 3816 3817 3818 3819
	intel_ddi_clk_disable(encoder);

	intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
}

3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830
static void icl_disable_transcoder_port_sync(const struct intel_crtc_state *old_crtc_state)
{
	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->uapi.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);

	if (old_crtc_state->master_transcoder == INVALID_TRANSCODER)
		return;

	DRM_DEBUG_KMS("Disabling Transcoder Port Sync on Slave Transcoder %s\n",
		      transcoder_name(old_crtc_state->cpu_transcoder));

3831 3832
	intel_de_write(dev_priv,
		       TRANS_DDI_FUNC_CTL2(old_crtc_state->cpu_transcoder), 0);
3833 3834
}

3835 3836 3837 3838
static void intel_ddi_post_disable(struct intel_encoder *encoder,
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
3839
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3840
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3841 3842
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
3843

3844 3845
	if (!intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_DP_MST)) {
		intel_crtc_vblank_off(old_crtc_state);
3846

3847
		intel_disable_pipe(old_crtc_state);
3848

3849 3850
		if (INTEL_GEN(dev_priv) >= 11)
			icl_disable_transcoder_port_sync(old_crtc_state);
3851

3852
		intel_ddi_disable_transcoder_func(old_crtc_state);
3853

3854
		intel_dsc_disable(old_crtc_state);
3855

3856 3857 3858 3859 3860
		if (INTEL_GEN(dev_priv) >= 9)
			skl_scaler_disable(old_crtc_state);
		else
			ilk_pfit_disable(old_crtc_state);
	}
3861

3862
	/*
3863 3864 3865 3866 3867 3868 3869 3870 3871 3872
	 * When called from DP MST code:
	 * - old_conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - old_crtc_state will be the state of the last stream to
	 *   be deactivated on this port, and it may not be the same
	 *   stream that was activated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
3873
	 */
3874 3875

	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
3876 3877 3878 3879 3880
		intel_ddi_post_disable_hdmi(encoder,
					    old_crtc_state, old_conn_state);
	else
		intel_ddi_post_disable_dp(encoder,
					  old_crtc_state, old_conn_state);
3881 3882 3883

	if (INTEL_GEN(dev_priv) >= 11)
		icl_unmap_plls_to_ports(encoder);
3884 3885 3886 3887 3888 3889 3890

	if (intel_crtc_has_dp_encoder(old_crtc_state) || is_tc_port)
		intel_display_power_put_unchecked(dev_priv,
						  intel_ddi_main_link_aux_domain(dig_port));

	if (is_tc_port)
		intel_tc_port_put_link(dig_port);
3891 3892
}

3893
void intel_ddi_fdi_post_disable(struct intel_encoder *encoder,
3894 3895
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
3896
{
3897
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3898
	u32 val;
3899 3900 3901 3902 3903 3904 3905

	/*
	 * Bspec lists this as both step 13 (before DDI_BUF_CTL disable)
	 * and step 18 (after clearing PORT_CLK_SEL). Based on a BUN,
	 * step 13 is the correct place for it. Step 18 is where it was
	 * originally before the BUN.
	 */
3906
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
3907
	val &= ~FDI_RX_ENABLE;
3908
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
3909

A
Anusha Srivatsa 已提交
3910
	intel_disable_ddi_buf(encoder, old_crtc_state);
3911
	intel_ddi_clk_disable(encoder);
3912

3913
	val = intel_de_read(dev_priv, FDI_RX_MISC(PIPE_A));
3914 3915
	val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
	val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
3916
	intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), val);
3917

3918
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
3919
	val &= ~FDI_PCDCLK;
3920
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
3921

3922
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
3923
	val &= ~FDI_RX_PLL_ENABLE;
3924
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
3925 3926
}

3927 3928 3929
static void intel_enable_ddi_dp(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state,
				const struct drm_connector_state *conn_state)
3930
{
3931
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3932
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3933
	enum port port = encoder->port;
3934

3935 3936
	if (port == PORT_A && INTEL_GEN(dev_priv) < 9)
		intel_dp_stop_link_train(intel_dp);
3937

3938 3939
	intel_edp_backlight_on(crtc_state, conn_state);
	intel_psr_enable(intel_dp, crtc_state);
3940
	intel_dp_vsc_enable(intel_dp, crtc_state, conn_state);
3941
	intel_dp_hdr_metadata_enable(intel_dp, crtc_state, conn_state);
3942
	intel_edp_drrs_enable(intel_dp, crtc_state);
3943

3944 3945 3946 3947
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
}

3948 3949 3950 3951
static i915_reg_t
gen9_chicken_trans_reg_by_port(struct drm_i915_private *dev_priv,
			       enum port port)
{
3952 3953 3954 3955 3956 3957
	static const enum transcoder trans[] = {
		[PORT_A] = TRANSCODER_EDP,
		[PORT_B] = TRANSCODER_A,
		[PORT_C] = TRANSCODER_B,
		[PORT_D] = TRANSCODER_C,
		[PORT_E] = TRANSCODER_A,
3958 3959 3960 3961 3962 3963 3964
	};

	WARN_ON(INTEL_GEN(dev_priv) < 9);

	if (WARN_ON(port < PORT_A || port > PORT_E))
		port = PORT_A;

3965
	return CHICKEN_TRANS(trans[port]);
3966 3967
}

3968 3969 3970 3971 3972
static void intel_enable_ddi_hdmi(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3973
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3974
	struct drm_connector *connector = conn_state->connector;
3975
	enum port port = encoder->port;
3976

3977 3978 3979 3980 3981
	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       crtc_state->hdmi_high_tmds_clock_ratio,
					       crtc_state->hdmi_scrambling))
		DRM_ERROR("[CONNECTOR:%d:%s] Failed to configure sink scrambling/TMDS bit clock ratio\n",
			  connector->base.id, connector->name);
3982

3983 3984 3985 3986 3987 3988 3989 3990
	/* Display WA #1143: skl,kbl,cfl */
	if (IS_GEN9_BC(dev_priv)) {
		/*
		 * For some reason these chicken bits have been
		 * stuffed into a transcoder register, event though
		 * the bits affect a specific DDI port rather than
		 * a specific transcoder.
		 */
3991
		i915_reg_t reg = gen9_chicken_trans_reg_by_port(dev_priv, port);
3992 3993
		u32 val;

3994
		val = intel_de_read(dev_priv, reg);
3995 3996 3997 3998 3999 4000 4001 4002

		if (port == PORT_E)
			val |= DDIE_TRAINING_OVERRIDE_ENABLE |
				DDIE_TRAINING_OVERRIDE_VALUE;
		else
			val |= DDI_TRAINING_OVERRIDE_ENABLE |
				DDI_TRAINING_OVERRIDE_VALUE;

4003 4004
		intel_de_write(dev_priv, reg, val);
		intel_de_posting_read(dev_priv, reg);
4005 4006 4007 4008 4009 4010 4011 4012 4013 4014

		udelay(1);

		if (port == PORT_E)
			val &= ~(DDIE_TRAINING_OVERRIDE_ENABLE |
				 DDIE_TRAINING_OVERRIDE_VALUE);
		else
			val &= ~(DDI_TRAINING_OVERRIDE_ENABLE |
				 DDI_TRAINING_OVERRIDE_VALUE);

4015
		intel_de_write(dev_priv, reg, val);
4016 4017
	}

4018 4019 4020 4021
	/* In HDMI/DVI mode, the port width, and swing/emphasis values
	 * are ignored so nothing special needs to be done besides
	 * enabling the port.
	 */
4022 4023
	intel_de_write(dev_priv, DDI_BUF_CTL(port),
		       dig_port->saved_port_bits | DDI_BUF_CTL_ENABLE);
4024

4025 4026 4027 4028 4029 4030 4031 4032
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
}

static void intel_enable_ddi(struct intel_encoder *encoder,
			     const struct intel_crtc_state *crtc_state,
			     const struct drm_connector_state *conn_state)
{
4033 4034 4035 4036 4037 4038
	WARN_ON(crtc_state->has_pch_encoder);

	intel_enable_pipe(crtc_state);

	intel_crtc_vblank_on(crtc_state);

4039 4040 4041 4042
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
		intel_enable_ddi_hdmi(encoder, crtc_state, conn_state);
	else
		intel_enable_ddi_dp(encoder, crtc_state, conn_state);
4043 4044 4045 4046

	/* Enable hdcp if it's desired */
	if (conn_state->content_protection ==
	    DRM_MODE_CONTENT_PROTECTION_DESIRED)
4047
		intel_hdcp_enable(to_intel_connector(conn_state->connector),
4048
				  crtc_state->cpu_transcoder,
4049
				  (u8)conn_state->hdcp_content_type);
4050 4051
}

4052 4053 4054
static void intel_disable_ddi_dp(struct intel_encoder *encoder,
				 const struct intel_crtc_state *old_crtc_state,
				 const struct drm_connector_state *old_conn_state)
4055
{
4056
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4057

4058 4059
	intel_dp->link_trained = false;

4060
	if (old_crtc_state->has_audio)
4061 4062
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
4063

4064 4065 4066
	intel_edp_drrs_disable(intel_dp, old_crtc_state);
	intel_psr_disable(intel_dp, old_crtc_state);
	intel_edp_backlight_off(old_conn_state);
4067 4068 4069
	/* Disable the decompression in DP Sink */
	intel_dp_sink_set_decompression_state(intel_dp, old_crtc_state,
					      false);
4070
}
S
Shashank Sharma 已提交
4071

4072 4073 4074 4075
static void intel_disable_ddi_hdmi(struct intel_encoder *encoder,
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
4076 4077
	struct drm_connector *connector = old_conn_state->connector;

4078
	if (old_crtc_state->has_audio)
4079 4080
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
4081

4082 4083 4084 4085
	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       false, false))
		DRM_DEBUG_KMS("[CONNECTOR:%d:%s] Failed to reset sink scrambling/TMDS bit clock ratio\n",
			      connector->base.id, connector->name);
4086 4087 4088 4089 4090 4091
}

static void intel_disable_ddi(struct intel_encoder *encoder,
			      const struct intel_crtc_state *old_crtc_state,
			      const struct drm_connector_state *old_conn_state)
{
4092 4093
	intel_hdcp_disable(to_intel_connector(old_conn_state->connector));

4094 4095 4096 4097
	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
		intel_disable_ddi_hdmi(encoder, old_crtc_state, old_conn_state);
	else
		intel_disable_ddi_dp(encoder, old_crtc_state, old_conn_state);
4098
}
P
Paulo Zanoni 已提交
4099

4100 4101 4102 4103
static void intel_ddi_update_pipe_dp(struct intel_encoder *encoder,
				     const struct intel_crtc_state *crtc_state,
				     const struct drm_connector_state *conn_state)
{
4104
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4105

4106
	intel_ddi_set_dp_msa(crtc_state, conn_state);
4107

4108
	intel_psr_update(intel_dp, crtc_state);
4109
	intel_edp_drrs_enable(intel_dp, crtc_state);
4110 4111

	intel_panel_update_backlight(encoder, crtc_state, conn_state);
4112 4113 4114 4115 4116 4117
}

static void intel_ddi_update_pipe(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
4118

4119 4120
	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
		intel_ddi_update_pipe_dp(encoder, crtc_state, conn_state);
4121

4122
	intel_hdcp_update_pipe(encoder, crtc_state, conn_state);
4123 4124
}

4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135
static void
intel_ddi_update_prepare(struct intel_atomic_state *state,
			 struct intel_encoder *encoder,
			 struct intel_crtc *crtc)
{
	struct intel_crtc_state *crtc_state =
		crtc ? intel_atomic_get_new_crtc_state(state, crtc) : NULL;
	int required_lanes = crtc_state ? crtc_state->lane_count : 1;

	WARN_ON(crtc && crtc->active);

4136 4137
	intel_tc_port_get_link(enc_to_dig_port(encoder),
		               required_lanes);
4138
	if (crtc_state && crtc_state->hw.active)
4139 4140 4141 4142 4143 4144 4145 4146
		intel_update_active_dpll(state, crtc, encoder);
}

static void
intel_ddi_update_complete(struct intel_atomic_state *state,
			  struct intel_encoder *encoder,
			  struct intel_crtc *crtc)
{
4147
	intel_tc_port_put_link(enc_to_dig_port(encoder));
4148 4149
}

I
Imre Deak 已提交
4150 4151 4152 4153
static void
intel_ddi_pre_pll_enable(struct intel_encoder *encoder,
			 const struct intel_crtc_state *crtc_state,
			 const struct drm_connector_state *conn_state)
4154
{
I
Imre Deak 已提交
4155
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4156
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4157 4158
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
I
Imre Deak 已提交
4159

4160 4161 4162 4163
	if (is_tc_port)
		intel_tc_port_get_link(dig_port, crtc_state->lane_count);

	if (intel_crtc_has_dp_encoder(crtc_state) || is_tc_port)
I
Imre Deak 已提交
4164 4165 4166
		intel_display_power_get(dev_priv,
					intel_ddi_main_link_aux_domain(dig_port));

4167 4168 4169 4170 4171 4172 4173
	if (is_tc_port && dig_port->tc_mode != TC_PORT_TBT_ALT)
		/*
		 * Program the lane count for static/dynamic connections on
		 * Type-C ports.  Skip this step for TBT.
		 */
		intel_tc_port_set_fia_lane_count(dig_port, crtc_state->lane_count);
	else if (IS_GEN9_LP(dev_priv))
I
Imre Deak 已提交
4174 4175 4176 4177
		bxt_ddi_phy_set_lane_optim_mask(encoder,
						crtc_state->lane_lat_optim_mask);
}

4178
static void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp)
4179
{
4180 4181 4182
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
4183
	enum port port = intel_dig_port->base.port;
4184
	u32 dp_tp_ctl, ddi_buf_ctl;
4185
	bool wait = false;
4186

4187
	dp_tp_ctl = intel_de_read(dev_priv, intel_dp->regs.dp_tp_ctl);
4188 4189

	if (dp_tp_ctl & DP_TP_CTL_ENABLE) {
4190
		ddi_buf_ctl = intel_de_read(dev_priv, DDI_BUF_CTL(port));
4191
		if (ddi_buf_ctl & DDI_BUF_CTL_ENABLE) {
4192 4193
			intel_de_write(dev_priv, DDI_BUF_CTL(port),
				       ddi_buf_ctl & ~DDI_BUF_CTL_ENABLE);
4194 4195 4196
			wait = true;
		}

4197 4198
		dp_tp_ctl &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		dp_tp_ctl |= DP_TP_CTL_LINK_TRAIN_PAT1;
4199 4200
		intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, dp_tp_ctl);
		intel_de_posting_read(dev_priv, intel_dp->regs.dp_tp_ctl);
4201 4202 4203 4204 4205

		if (wait)
			intel_wait_ddi_buf_idle(dev_priv, port);
	}

4206 4207
	dp_tp_ctl = DP_TP_CTL_ENABLE |
		    DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
4208
	if (intel_dp->link_mst)
4209
		dp_tp_ctl |= DP_TP_CTL_MODE_MST;
4210
	else {
4211
		dp_tp_ctl |= DP_TP_CTL_MODE_SST;
4212
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
4213
			dp_tp_ctl |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
4214
	}
4215 4216
	intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, dp_tp_ctl);
	intel_de_posting_read(dev_priv, intel_dp->regs.dp_tp_ctl);
4217 4218

	intel_dp->DP |= DDI_BUF_CTL_ENABLE;
4219 4220
	intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
	intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
4221 4222 4223

	udelay(600);
}
P
Paulo Zanoni 已提交
4224

4225 4226
static bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder)
4227
{
4228 4229
	if (cpu_transcoder == TRANSCODER_EDP)
		return false;
4230

4231 4232 4233
	if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_AUDIO))
		return false;

4234
	return intel_de_read(dev_priv, HSW_AUD_PIN_ELD_CP_VLD) &
4235
		AUDIO_OUTPUT_ENABLE(cpu_transcoder);
4236 4237
}

4238 4239 4240
void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
					 struct intel_crtc_state *crtc_state)
{
4241 4242 4243
	if (INTEL_GEN(dev_priv) >= 12 && crtc_state->port_clock > 594000)
		crtc_state->min_voltage_level = 2;
	else if (IS_ELKHARTLAKE(dev_priv) && crtc_state->port_clock > 594000)
4244 4245
		crtc_state->min_voltage_level = 3;
	else if (INTEL_GEN(dev_priv) >= 11 && crtc_state->port_clock > 594000)
4246
		crtc_state->min_voltage_level = 1;
4247 4248
	else if (IS_CANNONLAKE(dev_priv) && crtc_state->port_clock > 594000)
		crtc_state->min_voltage_level = 2;
4249 4250
}

4251
void intel_ddi_get_config(struct intel_encoder *encoder,
4252
			  struct intel_crtc_state *pipe_config)
4253
{
4254
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4255
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->uapi.crtc);
4256
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4257 4258
	u32 temp, flags = 0;

J
Jani Nikula 已提交
4259 4260 4261 4262
	/* XXX: DSI transcoder paranoia */
	if (WARN_ON(transcoder_is_dsi(cpu_transcoder)))
		return;

4263 4264
	intel_dsc_get_config(encoder, pipe_config);

4265
	temp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
4266 4267 4268 4269 4270 4271 4272 4273 4274
	if (temp & TRANS_DDI_PHSYNC)
		flags |= DRM_MODE_FLAG_PHSYNC;
	else
		flags |= DRM_MODE_FLAG_NHSYNC;
	if (temp & TRANS_DDI_PVSYNC)
		flags |= DRM_MODE_FLAG_PVSYNC;
	else
		flags |= DRM_MODE_FLAG_NVSYNC;

4275
	pipe_config->hw.adjusted_mode.flags |= flags;
4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292

	switch (temp & TRANS_DDI_BPC_MASK) {
	case TRANS_DDI_BPC_6:
		pipe_config->pipe_bpp = 18;
		break;
	case TRANS_DDI_BPC_8:
		pipe_config->pipe_bpp = 24;
		break;
	case TRANS_DDI_BPC_10:
		pipe_config->pipe_bpp = 30;
		break;
	case TRANS_DDI_BPC_12:
		pipe_config->pipe_bpp = 36;
		break;
	default:
		break;
	}
4293 4294 4295

	switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
4296
		pipe_config->has_hdmi_sink = true;
4297

4298 4299 4300 4301
		pipe_config->infoframes.enable |=
			intel_hdmi_infoframes_enabled(encoder, pipe_config);

		if (pipe_config->infoframes.enable)
4302
			pipe_config->has_infoframe = true;
S
Shashank Sharma 已提交
4303

4304
		if (temp & TRANS_DDI_HDMI_SCRAMBLING)
S
Shashank Sharma 已提交
4305 4306 4307
			pipe_config->hdmi_scrambling = true;
		if (temp & TRANS_DDI_HIGH_TMDS_CHAR_RATE)
			pipe_config->hdmi_high_tmds_clock_ratio = true;
4308
		/* fall through */
4309
	case TRANS_DDI_MODE_SELECT_DVI:
4310
		pipe_config->output_types |= BIT(INTEL_OUTPUT_HDMI);
4311 4312
		pipe_config->lane_count = 4;
		break;
4313
	case TRANS_DDI_MODE_SELECT_FDI:
4314
		pipe_config->output_types |= BIT(INTEL_OUTPUT_ANALOG);
4315 4316
		break;
	case TRANS_DDI_MODE_SELECT_DP_SST:
4317 4318 4319 4320 4321 4322 4323
		if (encoder->type == INTEL_OUTPUT_EDP)
			pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
		else
			pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
		intel_dp_get_m_n(intel_crtc, pipe_config);
4324 4325 4326 4327 4328 4329 4330 4331 4332 4333

		if (INTEL_GEN(dev_priv) >= 11) {
			i915_reg_t dp_tp_ctl;

			if (IS_GEN(dev_priv, 11))
				dp_tp_ctl = DP_TP_CTL(encoder->port);
			else
				dp_tp_ctl = TGL_DP_TP_CTL(pipe_config->cpu_transcoder);

			pipe_config->fec_enable =
4334
				intel_de_read(dev_priv, dp_tp_ctl) & DP_TP_CTL_FEC_ENABLE;
4335 4336 4337 4338 4339 4340

			DRM_DEBUG_KMS("[ENCODER:%d:%s] Fec status: %u\n",
				      encoder->base.base.id, encoder->base.name,
				      pipe_config->fec_enable);
		}

4341
		break;
4342
	case TRANS_DDI_MODE_SELECT_DP_MST:
4343
		pipe_config->output_types |= BIT(INTEL_OUTPUT_DP_MST);
4344 4345
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
4346 4347 4348 4349 4350

		if (INTEL_GEN(dev_priv) >= 12)
			pipe_config->mst_master_transcoder =
					REG_FIELD_GET(TRANS_DDI_MST_TRANSPORT_SELECT_MASK, temp);

4351 4352 4353 4354 4355
		intel_dp_get_m_n(intel_crtc, pipe_config);
		break;
	default:
		break;
	}
4356

4357
	pipe_config->has_audio =
4358
		intel_ddi_is_audio_enabled(dev_priv, cpu_transcoder);
4359

4360 4361
	if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
4376 4377
			      pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
4378
	}
4379

4380
	intel_ddi_clock_get(encoder, pipe_config);
4381

4382
	if (IS_GEN9_LP(dev_priv))
4383 4384
		pipe_config->lane_lat_optim_mask =
			bxt_ddi_phy_get_lane_lat_optim_mask(encoder);
4385 4386

	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);
4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398

	intel_hdmi_read_gcp_infoframe(encoder, pipe_config);

	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_AVI,
			     &pipe_config->infoframes.avi);
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_SPD,
			     &pipe_config->infoframes.spd);
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_VENDOR,
			     &pipe_config->infoframes.hdmi);
4399 4400 4401
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_DRM,
			     &pipe_config->infoframes.drm);
4402 4403
}

4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421
static enum intel_output_type
intel_ddi_compute_output_type(struct intel_encoder *encoder,
			      struct intel_crtc_state *crtc_state,
			      struct drm_connector_state *conn_state)
{
	switch (conn_state->connector->connector_type) {
	case DRM_MODE_CONNECTOR_HDMIA:
		return INTEL_OUTPUT_HDMI;
	case DRM_MODE_CONNECTOR_eDP:
		return INTEL_OUTPUT_EDP;
	case DRM_MODE_CONNECTOR_DisplayPort:
		return INTEL_OUTPUT_DP;
	default:
		MISSING_CASE(conn_state->connector->connector_type);
		return INTEL_OUTPUT_UNUSED;
	}
}

4422 4423 4424
static int intel_ddi_compute_config(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
P
Paulo Zanoni 已提交
4425
{
4426
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
4427
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4428
	enum port port = encoder->port;
4429
	int ret;
P
Paulo Zanoni 已提交
4430

4431
	if (HAS_TRANSCODER_EDP(dev_priv) && port == PORT_A)
4432 4433
		pipe_config->cpu_transcoder = TRANSCODER_EDP;

4434
	if (intel_crtc_has_type(pipe_config, INTEL_OUTPUT_HDMI)) {
4435
		ret = intel_hdmi_compute_config(encoder, pipe_config, conn_state);
4436
	} else {
4437
		ret = intel_dp_compute_config(encoder, pipe_config, conn_state);
4438 4439
	}

4440 4441
	if (ret)
		return ret;
4442

4443 4444 4445 4446 4447 4448
	if (IS_HASWELL(dev_priv) && crtc->pipe == PIPE_A &&
	    pipe_config->cpu_transcoder == TRANSCODER_EDP)
		pipe_config->pch_pfit.force_thru =
			pipe_config->pch_pfit.enabled ||
			pipe_config->crc_enabled;

4449
	if (IS_GEN9_LP(dev_priv))
4450
		pipe_config->lane_lat_optim_mask =
4451
			bxt_ddi_phy_calc_lane_lat_optim_mask(pipe_config->lane_count);
4452

4453 4454
	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);

4455
	return 0;
P
Paulo Zanoni 已提交
4456 4457
}

4458 4459
static void intel_ddi_encoder_destroy(struct drm_encoder *encoder)
{
4460
	struct intel_digital_port *dig_port = enc_to_dig_port(to_intel_encoder(encoder));
4461 4462 4463 4464 4465 4466 4467

	intel_dp_encoder_flush_work(encoder);

	drm_encoder_cleanup(encoder);
	kfree(dig_port);
}

P
Paulo Zanoni 已提交
4468
static const struct drm_encoder_funcs intel_ddi_funcs = {
4469
	.reset = intel_dp_encoder_reset,
4470
	.destroy = intel_ddi_encoder_destroy,
P
Paulo Zanoni 已提交
4471 4472
};

4473 4474 4475 4476
static struct intel_connector *
intel_ddi_init_dp_connector(struct intel_digital_port *intel_dig_port)
{
	struct intel_connector *connector;
4477
	enum port port = intel_dig_port->base.port;
4478

4479
	connector = intel_connector_alloc();
4480 4481 4482 4483
	if (!connector)
		return NULL;

	intel_dig_port->dp.output_reg = DDI_BUF_CTL(port);
4484 4485 4486
	intel_dig_port->dp.prepare_link_retrain =
		intel_ddi_prepare_link_retrain;

4487 4488 4489 4490 4491 4492 4493 4494
	if (!intel_dp_init_connector(intel_dig_port, connector)) {
		kfree(connector);
		return NULL;
	}

	return connector;
}

4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513
static int modeset_pipe(struct drm_crtc *crtc,
			struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_atomic_state *state;
	struct drm_crtc_state *crtc_state;
	int ret;

	state = drm_atomic_state_alloc(crtc->dev);
	if (!state)
		return -ENOMEM;

	state->acquire_ctx = ctx;

	crtc_state = drm_atomic_get_crtc_state(state, crtc);
	if (IS_ERR(crtc_state)) {
		ret = PTR_ERR(crtc_state);
		goto out;
	}

4514
	crtc_state->connectors_changed = true;
4515 4516

	ret = drm_atomic_commit(state);
4517
out:
4518 4519 4520 4521 4522 4523 4524 4525 4526
	drm_atomic_state_put(state);

	return ret;
}

static int intel_hdmi_reset_link(struct intel_encoder *encoder,
				 struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4527
	struct intel_hdmi *hdmi = enc_to_intel_hdmi(encoder);
4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558
	struct intel_connector *connector = hdmi->attached_connector;
	struct i2c_adapter *adapter =
		intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
	struct drm_connector_state *conn_state;
	struct intel_crtc_state *crtc_state;
	struct intel_crtc *crtc;
	u8 config;
	int ret;

	if (!connector || connector->base.status != connector_status_connected)
		return 0;

	ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
			       ctx);
	if (ret)
		return ret;

	conn_state = connector->base.state;

	crtc = to_intel_crtc(conn_state->crtc);
	if (!crtc)
		return 0;

	ret = drm_modeset_lock(&crtc->base.mutex, ctx);
	if (ret)
		return ret;

	crtc_state = to_intel_crtc_state(crtc->base.state);

	WARN_ON(!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI));

4559
	if (!crtc_state->hw.active)
4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593
		return 0;

	if (!crtc_state->hdmi_high_tmds_clock_ratio &&
	    !crtc_state->hdmi_scrambling)
		return 0;

	if (conn_state->commit &&
	    !try_wait_for_completion(&conn_state->commit->hw_done))
		return 0;

	ret = drm_scdc_readb(adapter, SCDC_TMDS_CONFIG, &config);
	if (ret < 0) {
		DRM_ERROR("Failed to read TMDS config: %d\n", ret);
		return 0;
	}

	if (!!(config & SCDC_TMDS_BIT_CLOCK_RATIO_BY_40) ==
	    crtc_state->hdmi_high_tmds_clock_ratio &&
	    !!(config & SCDC_SCRAMBLING_ENABLE) ==
	    crtc_state->hdmi_scrambling)
		return 0;

	/*
	 * HDMI 2.0 says that one should not send scrambled data
	 * prior to configuring the sink scrambling, and that
	 * TMDS clock/data transmission should be suspended when
	 * changing the TMDS clock rate in the sink. So let's
	 * just do a full modeset here, even though some sinks
	 * would be perfectly happy if were to just reconfigure
	 * the SCDC settings on the fly.
	 */
	return modeset_pipe(&crtc->base, ctx);
}

4594 4595 4596 4597
static enum intel_hotplug_state
intel_ddi_hotplug(struct intel_encoder *encoder,
		  struct intel_connector *connector,
		  bool irq_received)
4598
{
4599
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4600
	struct drm_modeset_acquire_ctx ctx;
4601
	enum intel_hotplug_state state;
4602 4603
	int ret;

4604
	state = intel_encoder_hotplug(encoder, connector, irq_received);
4605 4606 4607 4608

	drm_modeset_acquire_init(&ctx, 0);

	for (;;) {
4609 4610 4611 4612
		if (connector->base.connector_type == DRM_MODE_CONNECTOR_HDMIA)
			ret = intel_hdmi_reset_link(encoder, &ctx);
		else
			ret = intel_dp_retrain_link(encoder, &ctx);
4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623

		if (ret == -EDEADLK) {
			drm_modeset_backoff(&ctx);
			continue;
		}

		break;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
4624 4625
	drm_WARN(encoder->base.dev, ret,
		 "Acquiring modeset locks failed with %i\n", ret);
4626

4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646
	/*
	 * Unpowered type-c dongles can take some time to boot and be
	 * responsible, so here giving some time to those dongles to power up
	 * and then retrying the probe.
	 *
	 * On many platforms the HDMI live state signal is known to be
	 * unreliable, so we can't use it to detect if a sink is connected or
	 * not. Instead we detect if it's connected based on whether we can
	 * read the EDID or not. That in turn has a problem during disconnect,
	 * since the HPD interrupt may be raised before the DDC lines get
	 * disconnected (due to how the required length of DDC vs. HPD
	 * connector pins are specified) and so we'll still be able to get a
	 * valid EDID. To solve this schedule another detection cycle if this
	 * time around we didn't detect any change in the sink's connection
	 * status.
	 */
	if (state == INTEL_HOTPLUG_UNCHANGED && irq_received &&
	    !dig_port->dp.is_mst)
		state = INTEL_HOTPLUG_RETRY;

4647
	return state;
4648 4649
}

4650 4651 4652 4653
static struct intel_connector *
intel_ddi_init_hdmi_connector(struct intel_digital_port *intel_dig_port)
{
	struct intel_connector *connector;
4654
	enum port port = intel_dig_port->base.port;
4655

4656
	connector = intel_connector_alloc();
4657 4658 4659 4660 4661 4662 4663 4664 4665
	if (!connector)
		return NULL;

	intel_dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
	intel_hdmi_init_connector(intel_dig_port, connector);

	return connector;
}

4666 4667 4668 4669
static bool intel_ddi_a_force_4_lanes(struct intel_digital_port *dport)
{
	struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);

4670
	if (dport->base.port != PORT_A)
4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693
		return false;

	if (dport->saved_port_bits & DDI_A_4_LANES)
		return false;

	/* Broxton/Geminilake: Bspec says that DDI_A_4_LANES is the only
	 *                     supported configuration
	 */
	if (IS_GEN9_LP(dev_priv))
		return true;

	/* Cannonlake: Most of SKUs don't support DDI_E, and the only
	 *             one who does also have a full A/E split called
	 *             DDI_F what makes DDI_E useless. However for this
	 *             case let's trust VBT info.
	 */
	if (IS_CANNONLAKE(dev_priv) &&
	    !intel_bios_is_port_present(dev_priv, PORT_E))
		return true;

	return false;
}

4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704
static int
intel_ddi_max_lanes(struct intel_digital_port *intel_dport)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dport->base.base.dev);
	enum port port = intel_dport->base.port;
	int max_lanes = 4;

	if (INTEL_GEN(dev_priv) >= 11)
		return max_lanes;

	if (port == PORT_A || port == PORT_E) {
4705
		if (intel_de_read(dev_priv, DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725
			max_lanes = port == PORT_A ? 4 : 0;
		else
			/* Both A and E share 2 lanes */
			max_lanes = 2;
	}

	/*
	 * Some BIOS might fail to set this bit on port A if eDP
	 * wasn't lit up at boot.  Force this bit set when needed
	 * so we use the proper lane count for our calculations.
	 */
	if (intel_ddi_a_force_4_lanes(intel_dport)) {
		DRM_DEBUG_KMS("Forcing DDI_A_4_LANES for port A\n");
		intel_dport->saved_port_bits |= DDI_A_4_LANES;
		max_lanes = 4;
	}

	return max_lanes;
}

4726
void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port)
P
Paulo Zanoni 已提交
4727 4728
{
	struct intel_digital_port *intel_dig_port;
4729
	struct intel_encoder *encoder;
4730
	bool init_hdmi, init_dp, init_lspcon = false;
4731
	enum phy phy = intel_port_to_phy(dev_priv, port);
4732

4733 4734 4735
	init_hdmi = intel_bios_port_supports_dvi(dev_priv, port) ||
		intel_bios_port_supports_hdmi(dev_priv, port);
	init_dp = intel_bios_port_supports_dp(dev_priv, port);
4736 4737 4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748

	if (intel_bios_is_lspcon_present(dev_priv, port)) {
		/*
		 * Lspcon device needs to be driven with DP connector
		 * with special detection sequence. So make sure DP
		 * is initialized before lspcon.
		 */
		init_dp = true;
		init_lspcon = true;
		init_hdmi = false;
		DRM_DEBUG_KMS("VBT says port %c has lspcon\n", port_name(port));
	}

4749
	if (!init_dp && !init_hdmi) {
4750
		DRM_DEBUG_KMS("VBT says port %c is not DVI/HDMI/DP compatible, respect it\n",
4751
			      port_name(port));
4752
		return;
4753
	}
P
Paulo Zanoni 已提交
4754

4755
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
P
Paulo Zanoni 已提交
4756 4757 4758
	if (!intel_dig_port)
		return;

4759
	encoder = &intel_dig_port->base;
P
Paulo Zanoni 已提交
4760

4761
	drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
4762
			 DRM_MODE_ENCODER_TMDS, "DDI %c", port_name(port));
P
Paulo Zanoni 已提交
4763

4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782
	encoder->hotplug = intel_ddi_hotplug;
	encoder->compute_output_type = intel_ddi_compute_output_type;
	encoder->compute_config = intel_ddi_compute_config;
	encoder->enable = intel_enable_ddi;
	encoder->pre_pll_enable = intel_ddi_pre_pll_enable;
	encoder->pre_enable = intel_ddi_pre_enable;
	encoder->disable = intel_disable_ddi;
	encoder->post_disable = intel_ddi_post_disable;
	encoder->update_pipe = intel_ddi_update_pipe;
	encoder->get_hw_state = intel_ddi_get_hw_state;
	encoder->get_config = intel_ddi_get_config;
	encoder->suspend = intel_dp_encoder_suspend;
	encoder->get_power_domains = intel_ddi_get_power_domains;

	encoder->type = INTEL_OUTPUT_DDI;
	encoder->power_domain = intel_port_to_power_domain(port);
	encoder->port = port;
	encoder->cloneable = 0;
	encoder->pipe_mask = ~0;
P
Paulo Zanoni 已提交
4783

4784
	if (INTEL_GEN(dev_priv) >= 11)
4785 4786
		intel_dig_port->saved_port_bits = intel_de_read(dev_priv,
								DDI_BUF_CTL(port)) &
4787 4788
			DDI_BUF_PORT_REVERSAL;
	else
4789 4790
		intel_dig_port->saved_port_bits = intel_de_read(dev_priv,
								DDI_BUF_CTL(port)) &
4791
			(DDI_BUF_PORT_REVERSAL | DDI_A_4_LANES);
4792

4793 4794
	intel_dig_port->dp.output_reg = INVALID_MMIO_REG;
	intel_dig_port->max_lanes = intel_ddi_max_lanes(intel_dig_port);
4795
	intel_dig_port->aux_ch = intel_bios_port_aux_ch(dev_priv, port);
P
Paulo Zanoni 已提交
4796

4797
	if (intel_phy_is_tc(dev_priv, phy)) {
4798 4799 4800
		bool is_legacy =
			!intel_bios_port_supports_typec_usb(dev_priv, port) &&
			!intel_bios_port_supports_tbt(dev_priv, port);
4801 4802

		intel_tc_port_init(intel_dig_port, is_legacy);
4803

4804 4805
		encoder->update_prepare = intel_ddi_update_prepare;
		encoder->update_complete = intel_ddi_update_complete;
4806
	}
4807

4808 4809 4810
	WARN_ON(port > PORT_I);
	intel_dig_port->ddi_io_power_domain = POWER_DOMAIN_PORT_DDI_A_IO +
					      port - PORT_A;
4811

4812 4813 4814
	if (init_dp) {
		if (!intel_ddi_init_dp_connector(intel_dig_port))
			goto err;
4815

4816 4817
		intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
	}
4818

4819 4820
	/* In theory we don't need the encoder->type check, but leave it just in
	 * case we have some really bad VBTs... */
4821
	if (encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
4822 4823
		if (!intel_ddi_init_hdmi_connector(intel_dig_port))
			goto err;
4824
	}
4825

4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839
	if (init_lspcon) {
		if (lspcon_init(intel_dig_port))
			/* TODO: handle hdmi info frame part */
			DRM_DEBUG_KMS("LSPCON init success on port %c\n",
				port_name(port));
		else
			/*
			 * LSPCON init faied, but DP init was success, so
			 * lets try to drive as DP++ port.
			 */
			DRM_ERROR("LSPCON init failed on port %c\n",
				port_name(port));
	}

4840
	intel_infoframe_init(intel_dig_port);
4841

4842 4843 4844
	return;

err:
4845
	drm_encoder_cleanup(&encoder->base);
4846
	kfree(intel_dig_port);
P
Paulo Zanoni 已提交
4847
}