intel_ddi.c 145.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eugeni Dodonov <eugeni.dodonov@intel.com>
 *
 */

28
#include <drm/drm_scdc_helper.h>
29

30
#include "i915_drv.h"
31
#include "intel_audio.h"
32
#include "intel_combo_phy.h"
33
#include "intel_connector.h"
34
#include "intel_crtc.h"
35
#include "intel_ddi.h"
36
#include "intel_ddi_buf_trans.h"
37
#include "intel_de.h"
38
#include "intel_display_types.h"
39
#include "intel_dp.h"
40
#include "intel_dp_link_training.h"
41
#include "intel_dp_mst.h"
42
#include "intel_dpio_phy.h"
43
#include "intel_dsi.h"
44
#include "intel_fdi.h"
45
#include "intel_fifo_underrun.h"
46
#include "intel_gmbus.h"
47
#include "intel_hdcp.h"
48
#include "intel_hdmi.h"
49
#include "intel_hotplug.h"
50
#include "intel_lspcon.h"
51
#include "intel_panel.h"
52
#include "intel_pps.h"
53
#include "intel_psr.h"
54
#include "intel_sprite.h"
55
#include "intel_tc.h"
56
#include "intel_vdsc.h"
57
#include "intel_vrr.h"
58
#include "skl_scaler.h"
59
#include "skl_universal_plane.h"
60

61 62 63 64 65 66 67 68 69 70 71 72 73
static const u8 index_to_dp_signal_levels[] = {
	[0] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[2] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[3] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3,
	[4] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[5] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[6] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[7] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[8] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[9] = DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0,
};

74 75
static int intel_ddi_hdmi_level(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state)
76
{
77
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
78
	int n_entries, level, default_entry;
79

80 81
	n_entries = intel_ddi_hdmi_num_entries(encoder, crtc_state, &default_entry);
	if (n_entries == 0)
82
		return 0;
83 84
	level = intel_bios_hdmi_level_shift(encoder);
	if (level < 0)
85 86
		level = default_entry;

87
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
88
		level = n_entries - 1;
89

90
	return level;
91 92
}

93 94
/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
95 96
 * values in advance. This function programs the correct values for
 * DP/eDP/FDI use cases.
97
 */
98 99
void hsw_prepare_dp_ddi_buffers(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state)
100
{
101
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
102
	u32 iboost_bit = 0;
103
	int i, n_entries;
104
	enum port port = encoder->port;
105
	const union intel_ddi_buf_trans_entry *ddi_translations;
106

107 108 109 110
	ddi_translations = hsw_get_buf_trans(encoder, crtc_state, &n_entries);

	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
		return;
111

112
	/* If we're boosting the current, set bit 31 of trans1 */
113
	if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv) &&
114
	    intel_bios_encoder_dp_boost_level(encoder->devdata))
115
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
116

117
	for (i = 0; i < n_entries; i++) {
118
		intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, i),
119
			       ddi_translations[i].hsw.trans1 | iboost_bit);
120
		intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, i),
121
			       ddi_translations[i].hsw.trans2);
122
	}
123 124 125 126 127 128 129
}

/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
 * values in advance. This function programs the correct values for
 * HDMI/DVI use cases.
 */
130
static void hsw_prepare_hdmi_ddi_buffers(struct intel_encoder *encoder,
131
					 const struct intel_crtc_state *crtc_state,
132
					 int level)
133 134 135
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	u32 iboost_bit = 0;
136
	int n_entries;
137
	enum port port = encoder->port;
138
	const union intel_ddi_buf_trans_entry *ddi_translations;
139

140
	ddi_translations = hsw_get_buf_trans(encoder, crtc_state,  &n_entries);
141

142
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
143
		return;
144
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
145
		level = n_entries - 1;
146

147
	/* If we're boosting the current, set bit 31 of trans1 */
148
	if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv) &&
149
	    intel_bios_encoder_hdmi_boost_level(encoder->devdata))
150
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
151

152
	/* Entry 9 is for HDMI: */
153
	intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, 9),
154
		       ddi_translations[level].hsw.trans1 | iboost_bit);
155
	intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, 9),
156
		       ddi_translations[level].hsw.trans2);
157 158
}

159 160
void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
			     enum port port)
161
{
162 163 164
	if (IS_BROXTON(dev_priv)) {
		udelay(16);
		return;
165
	}
166 167 168 169 170

	if (wait_for_us((intel_de_read(dev_priv, DDI_BUF_CTL(port)) &
			 DDI_BUF_IS_IDLE), 8))
		drm_err(&dev_priv->drm, "Timeout waiting for DDI BUF %c to get idle\n",
			port_name(port));
171
}
172

173 174 175 176
static void intel_wait_ddi_buf_active(struct drm_i915_private *dev_priv,
				      enum port port)
{
	/* Wait > 518 usecs for DDI_BUF_CTL to be non idle */
177
	if (DISPLAY_VER(dev_priv) < 10) {
178 179 180 181 182 183 184 185 186 187
		usleep_range(518, 1000);
		return;
	}

	if (wait_for_us(!(intel_de_read(dev_priv, DDI_BUF_CTL(port)) &
			  DDI_BUF_IS_IDLE), 500))
		drm_err(&dev_priv->drm, "Timeout waiting for DDI BUF %c to get active\n",
			port_name(port));
}

188
static u32 hsw_pll_to_ddi_pll_sel(const struct intel_shared_dpll *pll)
189
{
190
	switch (pll->info->id) {
191 192 193 194 195 196 197 198 199 200 201 202 203
	case DPLL_ID_WRPLL1:
		return PORT_CLK_SEL_WRPLL1;
	case DPLL_ID_WRPLL2:
		return PORT_CLK_SEL_WRPLL2;
	case DPLL_ID_SPLL:
		return PORT_CLK_SEL_SPLL;
	case DPLL_ID_LCPLL_810:
		return PORT_CLK_SEL_LCPLL_810;
	case DPLL_ID_LCPLL_1350:
		return PORT_CLK_SEL_LCPLL_1350;
	case DPLL_ID_LCPLL_2700:
		return PORT_CLK_SEL_LCPLL_2700;
	default:
204
		MISSING_CASE(pll->info->id);
205 206 207 208
		return PORT_CLK_SEL_NONE;
	}
}

209
static u32 icl_pll_to_ddi_clk_sel(struct intel_encoder *encoder,
210
				  const struct intel_crtc_state *crtc_state)
211
{
212 213
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	int clock = crtc_state->port_clock;
214 215 216 217
	const enum intel_dpll_id id = pll->info->id;

	switch (id) {
	default:
218 219 220 221
		/*
		 * DPLL_ID_ICL_DPLL0 and DPLL_ID_ICL_DPLL1 should not be used
		 * here, so do warn if this get passed in
		 */
222 223
		MISSING_CASE(id);
		return DDI_CLK_SEL_NONE;
224 225 226 227 228 229 230 231 232 233 234 235
	case DPLL_ID_ICL_TBTPLL:
		switch (clock) {
		case 162000:
			return DDI_CLK_SEL_TBT_162;
		case 270000:
			return DDI_CLK_SEL_TBT_270;
		case 540000:
			return DDI_CLK_SEL_TBT_540;
		case 810000:
			return DDI_CLK_SEL_TBT_810;
		default:
			MISSING_CASE(clock);
236
			return DDI_CLK_SEL_NONE;
237
		}
238 239 240 241
	case DPLL_ID_ICL_MGPLL1:
	case DPLL_ID_ICL_MGPLL2:
	case DPLL_ID_ICL_MGPLL3:
	case DPLL_ID_ICL_MGPLL4:
242 243
	case DPLL_ID_TGL_MGPLL5:
	case DPLL_ID_TGL_MGPLL6:
244 245 246 247
		return DDI_CLK_SEL_MG;
	}
}

248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272
static u32 ddi_buf_phy_link_rate(int port_clock)
{
	switch (port_clock) {
	case 162000:
		return DDI_BUF_PHY_LINK_RATE(0);
	case 216000:
		return DDI_BUF_PHY_LINK_RATE(4);
	case 243000:
		return DDI_BUF_PHY_LINK_RATE(5);
	case 270000:
		return DDI_BUF_PHY_LINK_RATE(1);
	case 324000:
		return DDI_BUF_PHY_LINK_RATE(6);
	case 432000:
		return DDI_BUF_PHY_LINK_RATE(7);
	case 540000:
		return DDI_BUF_PHY_LINK_RATE(2);
	case 810000:
		return DDI_BUF_PHY_LINK_RATE(3);
	default:
		MISSING_CASE(port_clock);
		return DDI_BUF_PHY_LINK_RATE(0);
	}
}

273 274
static void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
275
{
276
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
277
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
278
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
279
	enum phy phy = intel_port_to_phy(i915, encoder->port);
280

281
	intel_dp->DP = dig_port->saved_port_bits |
282
		DDI_BUF_CTL_ENABLE | DDI_BUF_TRANS_SELECT(0);
283
	intel_dp->DP |= DDI_PORT_WIDTH(crtc_state->lane_count);
284

285 286 287 288 289
	if (IS_ALDERLAKE_P(i915) && intel_phy_is_tc(i915, phy)) {
		intel_dp->DP |= ddi_buf_phy_link_rate(crtc_state->port_clock);
		if (dig_port->tc_mode != TC_PORT_TBT_ALT)
			intel_dp->DP |= DDI_BUF_CTL_TC_PHY_OWNERSHIP;
	}
290 291
}

292 293 294
static int icl_calc_tbt_pll_link(struct drm_i915_private *dev_priv,
				 enum port port)
{
295
	u32 val = intel_de_read(dev_priv, DDI_CLK_SEL(port)) & DDI_CLK_SEL_MASK;
296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313

	switch (val) {
	case DDI_CLK_SEL_NONE:
		return 0;
	case DDI_CLK_SEL_TBT_162:
		return 162000;
	case DDI_CLK_SEL_TBT_270:
		return 270000;
	case DDI_CLK_SEL_TBT_540:
		return 540000;
	case DDI_CLK_SEL_TBT_810:
		return 810000;
	default:
		MISSING_CASE(val);
		return 0;
	}
}

314 315 316 317 318 319 320
static void ddi_dotclock_get(struct intel_crtc_state *pipe_config)
{
	int dotclock;

	if (pipe_config->has_pch_encoder)
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->fdi_m_n);
321
	else if (intel_crtc_has_dp_encoder(pipe_config))
322 323
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->dp_m_n);
324 325
	else if (pipe_config->has_hdmi_sink && pipe_config->pipe_bpp > 24)
		dotclock = pipe_config->port_clock * 24 / pipe_config->pipe_bpp;
326 327 328
	else
		dotclock = pipe_config->port_clock;

329 330
	if (pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 &&
	    !intel_crtc_has_dp_encoder(pipe_config))
331 332
		dotclock *= 2;

333 334 335
	if (pipe_config->pixel_multiplier)
		dotclock /= pipe_config->pixel_multiplier;

336
	pipe_config->hw.adjusted_mode.crtc_clock = dotclock;
337
}
338

339 340
void intel_ddi_set_dp_msa(const struct intel_crtc_state *crtc_state,
			  const struct drm_connector_state *conn_state)
341
{
342
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
343
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
344
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
345
	u32 temp;
346

347 348
	if (!intel_crtc_has_dp_encoder(crtc_state))
		return;
J
Jani Nikula 已提交
349

350
	drm_WARN_ON(&dev_priv->drm, transcoder_is_dsi(cpu_transcoder));
351

352
	temp = DP_MSA_MISC_SYNC_CLOCK;
353

354 355
	switch (crtc_state->pipe_bpp) {
	case 18:
356
		temp |= DP_MSA_MISC_6_BPC;
357 358
		break;
	case 24:
359
		temp |= DP_MSA_MISC_8_BPC;
360 361
		break;
	case 30:
362
		temp |= DP_MSA_MISC_10_BPC;
363 364
		break;
	case 36:
365
		temp |= DP_MSA_MISC_12_BPC;
366 367 368 369
		break;
	default:
		MISSING_CASE(crtc_state->pipe_bpp);
		break;
370
	}
371

372
	/* nonsense combination */
373 374
	drm_WARN_ON(&dev_priv->drm, crtc_state->limited_color_range &&
		    crtc_state->output_format != INTEL_OUTPUT_FORMAT_RGB);
375 376

	if (crtc_state->limited_color_range)
377
		temp |= DP_MSA_MISC_COLOR_CEA_RGB;
378

379 380 381
	/*
	 * As per DP 1.2 spec section 2.3.4.3 while sending
	 * YCBCR 444 signals we should program MSA MISC1/0 fields with
382
	 * colorspace information.
383 384
	 */
	if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR444)
385
		temp |= DP_MSA_MISC_COLOR_YCBCR_444_BT709;
386

387 388 389
	/*
	 * As per DP 1.4a spec section 2.2.4.3 [MSA Field for Indication
	 * of Color Encoding Format and Content Color Gamut] while sending
390 391
	 * YCBCR 420, HDR BT.2020 signals we should program MSA MISC1 fields
	 * which indicate VSC SDP for the Pixel Encoding/Colorimetry Format.
392
	 */
393
	if (intel_dp_needs_vsc_sdp(crtc_state, conn_state))
394
		temp |= DP_MSA_MISC_COLOR_VSC_SDP;
395

396
	intel_de_write(dev_priv, TRANS_MSA_MISC(cpu_transcoder), temp);
397 398
}

399 400 401 402 403 404 405 406
static u32 bdw_trans_port_sync_master_select(enum transcoder master_transcoder)
{
	if (master_transcoder == TRANSCODER_EDP)
		return 0;
	else
		return master_transcoder + 1;
}

407 408 409 410 411 412 413
/*
 * Returns the TRANS_DDI_FUNC_CTL value based on CRTC state.
 *
 * Only intended to be used by intel_ddi_enable_transcoder_func() and
 * intel_ddi_config_transcoder_func().
 */
static u32
414 415
intel_ddi_transcoder_func_reg_val_get(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
416
{
417
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
418 419
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
420
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
421
	enum port port = encoder->port;
422
	u32 temp;
423

424 425
	/* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
	temp = TRANS_DDI_FUNC_ENABLE;
426
	if (DISPLAY_VER(dev_priv) >= 12)
427 428 429
		temp |= TGL_TRANS_DDI_SELECT_PORT(port);
	else
		temp |= TRANS_DDI_SELECT_PORT(port);
430

431
	switch (crtc_state->pipe_bpp) {
432
	case 18:
433
		temp |= TRANS_DDI_BPC_6;
434 435
		break;
	case 24:
436
		temp |= TRANS_DDI_BPC_8;
437 438
		break;
	case 30:
439
		temp |= TRANS_DDI_BPC_10;
440 441
		break;
	case 36:
442
		temp |= TRANS_DDI_BPC_12;
443 444
		break;
	default:
445
		BUG();
446
	}
447

448
	if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
449
		temp |= TRANS_DDI_PVSYNC;
450
	if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
451
		temp |= TRANS_DDI_PHSYNC;
452

453 454 455
	if (cpu_transcoder == TRANSCODER_EDP) {
		switch (pipe) {
		case PIPE_A:
456 457 458 459
			/* On Haswell, can only use the always-on power well for
			 * eDP when not using the panel fitter, and when not
			 * using motion blur mitigation (which we don't
			 * support). */
460
			if (crtc_state->pch_pfit.force_thru)
461 462 463
				temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
			else
				temp |= TRANS_DDI_EDP_INPUT_A_ON;
464 465 466 467 468 469 470 471 472 473 474 475 476
			break;
		case PIPE_B:
			temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
			break;
		case PIPE_C:
			temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
			break;
		default:
			BUG();
			break;
		}
	}

477
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
478
		if (crtc_state->has_hdmi_sink)
479
			temp |= TRANS_DDI_MODE_SELECT_HDMI;
480
		else
481
			temp |= TRANS_DDI_MODE_SELECT_DVI;
S
Shashank Sharma 已提交
482 483

		if (crtc_state->hdmi_scrambling)
484
			temp |= TRANS_DDI_HDMI_SCRAMBLING;
S
Shashank Sharma 已提交
485 486
		if (crtc_state->hdmi_high_tmds_clock_ratio)
			temp |= TRANS_DDI_HIGH_TMDS_CHAR_RATE;
487
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
488
		temp |= TRANS_DDI_MODE_SELECT_FDI;
489
		temp |= (crtc_state->fdi_lanes - 1) << 1;
490
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
491
		temp |= TRANS_DDI_MODE_SELECT_DP_MST;
492
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
493

494
		if (DISPLAY_VER(dev_priv) >= 12) {
495 496 497
			enum transcoder master;

			master = crtc_state->mst_master_transcoder;
498 499
			drm_WARN_ON(&dev_priv->drm,
				    master == INVALID_TRANSCODER);
500 501
			temp |= TRANS_DDI_MST_TRANSPORT_SELECT(master);
		}
502
	} else {
503 504
		temp |= TRANS_DDI_MODE_SELECT_DP_SST;
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
505 506
	}

507
	if (IS_DISPLAY_VER(dev_priv, 8, 10) &&
508 509 510 511 512 513 514 515
	    crtc_state->master_transcoder != INVALID_TRANSCODER) {
		u8 master_select =
			bdw_trans_port_sync_master_select(crtc_state->master_transcoder);

		temp |= TRANS_DDI_PORT_SYNC_ENABLE |
			TRANS_DDI_PORT_SYNC_MASTER_SELECT(master_select);
	}

516 517 518
	return temp;
}

519 520
void intel_ddi_enable_transcoder_func(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
521
{
522
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
523 524
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
525

526
	if (DISPLAY_VER(dev_priv) >= 11) {
527 528 529 530
		enum transcoder master_transcoder = crtc_state->master_transcoder;
		u32 ctl2 = 0;

		if (master_transcoder != INVALID_TRANSCODER) {
531 532
			u8 master_select =
				bdw_trans_port_sync_master_select(master_transcoder);
533

534
			ctl2 |= PORT_SYNC_MODE_ENABLE |
535
				PORT_SYNC_MODE_MASTER_SELECT(master_select);
536 537 538 539 540 541
		}

		intel_de_write(dev_priv,
			       TRANS_DDI_FUNC_CTL2(cpu_transcoder), ctl2);
	}

542 543 544
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder),
		       intel_ddi_transcoder_func_reg_val_get(encoder,
							     crtc_state));
545 546 547 548 549 550 551
}

/*
 * Same as intel_ddi_enable_transcoder_func(), but it does not set the enable
 * bit.
 */
static void
552 553
intel_ddi_config_transcoder_func(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
554
{
555
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
556 557
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
558
	u32 ctl;
559

560
	ctl = intel_ddi_transcoder_func_reg_val_get(encoder, crtc_state);
561 562
	ctl &= ~TRANS_DDI_FUNC_ENABLE;
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), ctl);
563
}
564

565
void intel_ddi_disable_transcoder_func(const struct intel_crtc_state *crtc_state)
566
{
567
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
568 569
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
570
	u32 ctl;
571

572
	if (DISPLAY_VER(dev_priv) >= 11)
573 574 575 576
		intel_de_write(dev_priv,
			       TRANS_DDI_FUNC_CTL2(cpu_transcoder), 0);

	ctl = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
577

578 579
	drm_WARN_ON(crtc->base.dev, ctl & TRANS_DDI_HDCP_SIGNALLING);

580
	ctl &= ~TRANS_DDI_FUNC_ENABLE;
581

582
	if (IS_DISPLAY_VER(dev_priv, 8, 10))
583 584 585
		ctl &= ~(TRANS_DDI_PORT_SYNC_ENABLE |
			 TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK);

586
	if (DISPLAY_VER(dev_priv) >= 12) {
587
		if (!intel_dp_mst_is_master_trans(crtc_state)) {
588
			ctl &= ~(TGL_TRANS_DDI_PORT_MASK |
589 590
				 TRANS_DDI_MODE_SELECT_MASK);
		}
591
	} else {
592
		ctl &= ~(TRANS_DDI_PORT_MASK | TRANS_DDI_MODE_SELECT_MASK);
593
	}
594

595
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), ctl);
596 597 598

	if (dev_priv->quirks & QUIRK_INCREASE_DDI_DISABLED_TIME &&
	    intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
599 600
		drm_dbg_kms(&dev_priv->drm,
			    "Quirk Increase DDI disabled time\n");
601 602 603
		/* Quirk time at 100ms for reliable operation */
		msleep(100);
	}
604 605
}

606 607 608
int intel_ddi_toggle_hdcp_bits(struct intel_encoder *intel_encoder,
			       enum transcoder cpu_transcoder,
			       bool enable, u32 hdcp_mask)
S
Sean Paul 已提交
609 610 611
{
	struct drm_device *dev = intel_encoder->base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
612
	intel_wakeref_t wakeref;
S
Sean Paul 已提交
613
	int ret = 0;
614
	u32 tmp;
S
Sean Paul 已提交
615

616 617
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     intel_encoder->power_domain);
618
	if (drm_WARN_ON(dev, !wakeref))
S
Sean Paul 已提交
619 620
		return -ENXIO;

621
	tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
S
Sean Paul 已提交
622
	if (enable)
623
		tmp |= hdcp_mask;
S
Sean Paul 已提交
624
	else
625
		tmp &= ~hdcp_mask;
626
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), tmp);
627
	intel_display_power_put(dev_priv, intel_encoder->power_domain, wakeref);
S
Sean Paul 已提交
628 629 630
	return ret;
}

631 632 633
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
{
	struct drm_device *dev = intel_connector->base.dev;
634
	struct drm_i915_private *dev_priv = to_i915(dev);
635
	struct intel_encoder *encoder = intel_attached_encoder(intel_connector);
636
	int type = intel_connector->base.connector_type;
637
	enum port port = encoder->port;
638
	enum transcoder cpu_transcoder;
639 640
	intel_wakeref_t wakeref;
	enum pipe pipe = 0;
641
	u32 tmp;
642
	bool ret;
643

644 645 646
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
647 648
		return false;

649
	if (!encoder->get_hw_state(encoder, &pipe)) {
650 651 652
		ret = false;
		goto out;
	}
653

654
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A)
655 656
		cpu_transcoder = TRANSCODER_EDP;
	else
D
Daniel Vetter 已提交
657
		cpu_transcoder = (enum transcoder) pipe;
658

659
	tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
660 661 662 663

	switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
	case TRANS_DDI_MODE_SELECT_DVI:
664 665
		ret = type == DRM_MODE_CONNECTOR_HDMIA;
		break;
666 667

	case TRANS_DDI_MODE_SELECT_DP_SST:
668 669 670 671
		ret = type == DRM_MODE_CONNECTOR_eDP ||
		      type == DRM_MODE_CONNECTOR_DisplayPort;
		break;

672 673 674
	case TRANS_DDI_MODE_SELECT_DP_MST:
		/* if the transcoder is in MST state then
		 * connector isn't connected */
675 676
		ret = false;
		break;
677 678

	case TRANS_DDI_MODE_SELECT_FDI:
679 680
		ret = type == DRM_MODE_CONNECTOR_VGA;
		break;
681 682

	default:
683 684
		ret = false;
		break;
685
	}
686 687

out:
688
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
689 690

	return ret;
691 692
}

693 694
static void intel_ddi_get_encoder_pipes(struct intel_encoder *encoder,
					u8 *pipe_mask, bool *is_dp_mst)
695 696
{
	struct drm_device *dev = encoder->base.dev;
697
	struct drm_i915_private *dev_priv = to_i915(dev);
698
	enum port port = encoder->port;
699
	intel_wakeref_t wakeref;
700
	enum pipe p;
701
	u32 tmp;
702 703 704 705
	u8 mst_pipe_mask;

	*pipe_mask = 0;
	*is_dp_mst = false;
706

707 708 709
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
710
		return;
711

712
	tmp = intel_de_read(dev_priv, DDI_BUF_CTL(port));
713
	if (!(tmp & DDI_BUF_CTL_ENABLE))
714
		goto out;
715

716
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A) {
717 718
		tmp = intel_de_read(dev_priv,
				    TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
719

720
		switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
721 722
		default:
			MISSING_CASE(tmp & TRANS_DDI_EDP_INPUT_MASK);
723
			fallthrough;
724 725
		case TRANS_DDI_EDP_INPUT_A_ON:
		case TRANS_DDI_EDP_INPUT_A_ONOFF:
726
			*pipe_mask = BIT(PIPE_A);
727 728
			break;
		case TRANS_DDI_EDP_INPUT_B_ONOFF:
729
			*pipe_mask = BIT(PIPE_B);
730 731
			break;
		case TRANS_DDI_EDP_INPUT_C_ONOFF:
732
			*pipe_mask = BIT(PIPE_C);
733 734 735
			break;
		}

736 737
		goto out;
	}
738

739
	mst_pipe_mask = 0;
740
	for_each_pipe(dev_priv, p) {
741
		enum transcoder cpu_transcoder = (enum transcoder)p;
742
		unsigned int port_mask, ddi_select;
743 744 745 746 747 748
		intel_wakeref_t trans_wakeref;

		trans_wakeref = intel_display_power_get_if_enabled(dev_priv,
								   POWER_DOMAIN_TRANSCODER(cpu_transcoder));
		if (!trans_wakeref)
			continue;
749

750
		if (DISPLAY_VER(dev_priv) >= 12) {
751 752 753 754 755 756
			port_mask = TGL_TRANS_DDI_PORT_MASK;
			ddi_select = TGL_TRANS_DDI_SELECT_PORT(port);
		} else {
			port_mask = TRANS_DDI_PORT_MASK;
			ddi_select = TRANS_DDI_SELECT_PORT(port);
		}
757

758 759
		tmp = intel_de_read(dev_priv,
				    TRANS_DDI_FUNC_CTL(cpu_transcoder));
760 761
		intel_display_power_put(dev_priv, POWER_DOMAIN_TRANSCODER(cpu_transcoder),
					trans_wakeref);
762

763
		if ((tmp & port_mask) != ddi_select)
764
			continue;
765

766 767 768
		if ((tmp & TRANS_DDI_MODE_SELECT_MASK) ==
		    TRANS_DDI_MODE_SELECT_DP_MST)
			mst_pipe_mask |= BIT(p);
769

770
		*pipe_mask |= BIT(p);
771 772
	}

773
	if (!*pipe_mask)
774 775 776
		drm_dbg_kms(&dev_priv->drm,
			    "No pipe for [ENCODER:%d:%s] found\n",
			    encoder->base.base.id, encoder->base.name);
777 778

	if (!mst_pipe_mask && hweight8(*pipe_mask) > 1) {
779 780 781 782
		drm_dbg_kms(&dev_priv->drm,
			    "Multiple pipes for [ENCODER:%d:%s] (pipe_mask %02x)\n",
			    encoder->base.base.id, encoder->base.name,
			    *pipe_mask);
783 784 785 786
		*pipe_mask = BIT(ffs(*pipe_mask) - 1);
	}

	if (mst_pipe_mask && mst_pipe_mask != *pipe_mask)
787 788 789 790
		drm_dbg_kms(&dev_priv->drm,
			    "Conflicting MST and non-MST state for [ENCODER:%d:%s] (pipe_mask %02x mst_pipe_mask %02x)\n",
			    encoder->base.base.id, encoder->base.name,
			    *pipe_mask, mst_pipe_mask);
791 792
	else
		*is_dp_mst = mst_pipe_mask;
793

794
out:
795
	if (*pipe_mask && (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))) {
796
		tmp = intel_de_read(dev_priv, BXT_PHY_CTL(port));
797 798
		if ((tmp & (BXT_PHY_CMNLANE_POWERDOWN_ACK |
			    BXT_PHY_LANE_POWERDOWN_ACK |
799
			    BXT_PHY_LANE_ENABLED)) != BXT_PHY_LANE_ENABLED)
800 801 802
			drm_err(&dev_priv->drm,
				"[ENCODER:%d:%s] enabled but PHY powered down? (PHY_CTL %08x)\n",
				encoder->base.base.id, encoder->base.name, tmp);
803 804
	}

805
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
806
}
807

808 809 810 811 812 813 814 815 816 817 818 819 820 821
bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
			    enum pipe *pipe)
{
	u8 pipe_mask;
	bool is_mst;

	intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);

	if (is_mst || !pipe_mask)
		return false;

	*pipe = ffs(pipe_mask) - 1;

	return true;
822 823
}

824
static enum intel_display_power_domain
I
Imre Deak 已提交
825
intel_ddi_main_link_aux_domain(struct intel_digital_port *dig_port)
826
{
827
	/* CNL+ HW requires corresponding AUX IOs to be powered up for PSR with
828 829 830 831 832 833 834 835 836 837 838
	 * DC states enabled at the same time, while for driver initiated AUX
	 * transfers we need the same AUX IOs to be powered but with DC states
	 * disabled. Accordingly use the AUX power domain here which leaves DC
	 * states enabled.
	 * However, for non-A AUX ports the corresponding non-EDP transcoders
	 * would have already enabled power well 2 and DC_OFF. This means we can
	 * acquire a wider POWER_DOMAIN_AUX_{B,C,D,F} reference instead of a
	 * specific AUX_IO reference without powering up any extra wells.
	 * Note that PSR is enabled only on Port A even though this function
	 * returns the correct domain for other ports too.
	 */
839
	return dig_port->aux_ch == AUX_CH_A ? POWER_DOMAIN_AUX_IO_A :
840
					      intel_aux_power_domain(dig_port);
841 842
}

843 844
static void intel_ddi_get_power_domains(struct intel_encoder *encoder,
					struct intel_crtc_state *crtc_state)
845
{
846
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
847
	struct intel_digital_port *dig_port;
848
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
849

850 851
	/*
	 * TODO: Add support for MST encoders. Atm, the following should never
852 853
	 * happen since fake-MST encoders don't set their get_power_domains()
	 * hook.
854
	 */
855 856
	if (drm_WARN_ON(&dev_priv->drm,
			intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)))
857
		return;
858

859
	dig_port = enc_to_dig_port(encoder);
860 861

	if (!intel_phy_is_tc(dev_priv, phy) ||
862 863 864 865 866
	    dig_port->tc_mode != TC_PORT_TBT_ALT) {
		drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
		dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
								   dig_port->ddi_io_power_domain);
	}
867

868 869 870 871 872
	/*
	 * AUX power is only needed for (e)DP mode, and for HDMI mode on TC
	 * ports.
	 */
	if (intel_crtc_has_dp_encoder(crtc_state) ||
873 874 875 876 877 878
	    intel_phy_is_tc(dev_priv, phy)) {
		drm_WARN_ON(&dev_priv->drm, dig_port->aux_wakeref);
		dig_port->aux_wakeref =
			intel_display_power_get(dev_priv,
						intel_ddi_main_link_aux_domain(dig_port));
	}
879 880
}

881 882
void intel_ddi_enable_pipe_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
883
{
884
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
885
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
886
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
887 888
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	u32 val;
889

890
	if (cpu_transcoder != TRANSCODER_EDP) {
891 892 893 894
		if (DISPLAY_VER(dev_priv) >= 13)
			val = TGL_TRANS_CLK_SEL_PORT(phy);
		else if (DISPLAY_VER(dev_priv) >= 12)
			val = TGL_TRANS_CLK_SEL_PORT(encoder->port);
895
		else
896 897 898
			val = TRANS_CLK_SEL_PORT(encoder->port);

		intel_de_write(dev_priv, TRANS_CLK_SEL(cpu_transcoder), val);
899
	}
900 901
}

902
void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state)
903
{
904
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
905
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
906

907
	if (cpu_transcoder != TRANSCODER_EDP) {
908
		if (DISPLAY_VER(dev_priv) >= 12)
909 910 911
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TGL_TRANS_CLK_SEL_DISABLED);
912
		else
913 914 915
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TRANS_CLK_SEL_DISABLED);
916
	}
917 918
}

919
static void _skl_ddi_set_iboost(struct drm_i915_private *dev_priv,
920
				enum port port, u8 iboost)
921
{
922 923
	u32 tmp;

924
	tmp = intel_de_read(dev_priv, DISPIO_CR_TX_BMU_CR0);
925 926 927 928 929
	tmp &= ~(BALANCE_LEG_MASK(port) | BALANCE_LEG_DISABLE(port));
	if (iboost)
		tmp |= iboost << BALANCE_LEG_SHIFT(port);
	else
		tmp |= BALANCE_LEG_DISABLE(port);
930
	intel_de_write(dev_priv, DISPIO_CR_TX_BMU_CR0, tmp);
931 932
}

933
static void skl_ddi_set_iboost(struct intel_encoder *encoder,
934 935
			       const struct intel_crtc_state *crtc_state,
			       int level)
936
{
937
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
938
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
939
	u8 iboost;
940

941
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
942
		iboost = intel_bios_encoder_hdmi_boost_level(encoder->devdata);
943
	else
944
		iboost = intel_bios_encoder_dp_boost_level(encoder->devdata);
945

946
	if (iboost == 0) {
947
		const union intel_ddi_buf_trans_entry *ddi_translations;
948 949
		int n_entries;

950
		ddi_translations = hsw_get_buf_trans(encoder, crtc_state, &n_entries);
951

952
		if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
953
			return;
954
		if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
955 956
			level = n_entries - 1;

957
		iboost = ddi_translations[level].hsw.i_boost;
958 959 960 961
	}

	/* Make sure that the requested I_boost is valid */
	if (iboost && iboost != 0x1 && iboost != 0x3 && iboost != 0x7) {
962
		drm_err(&dev_priv->drm, "Invalid I_boost value %u\n", iboost);
963 964 965
		return;
	}

966
	_skl_ddi_set_iboost(dev_priv, encoder->port, iboost);
967

968
	if (encoder->port == PORT_A && dig_port->max_lanes == 4)
969
		_skl_ddi_set_iboost(dev_priv, PORT_E, iboost);
970 971
}

972
static void bxt_ddi_vswing_sequence(struct intel_encoder *encoder,
973 974
				    const struct intel_crtc_state *crtc_state,
				    int level)
975
{
976
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
977
	const union intel_ddi_buf_trans_entry *ddi_translations;
978
	enum port port = encoder->port;
979
	int n_entries;
980

981
	ddi_translations = bxt_get_buf_trans(encoder, crtc_state, &n_entries);
982
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
983
		return;
984
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
985 986
		level = n_entries - 1;

987
	bxt_ddi_phy_set_signal_level(dev_priv, port,
988 989 990 991
				     ddi_translations[level].bxt.margin,
				     ddi_translations[level].bxt.scale,
				     ddi_translations[level].bxt.enable,
				     ddi_translations[level].bxt.deemphasis);
992 993
}

994 995
static u8 intel_ddi_dp_voltage_max(struct intel_dp *intel_dp,
				   const struct intel_crtc_state *crtc_state)
996
{
997
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
998
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
999
	enum port port = encoder->port;
1000
	enum phy phy = intel_port_to_phy(dev_priv, port);
1001 1002
	int n_entries;

1003
	if (DISPLAY_VER(dev_priv) >= 12) {
1004
		if (intel_phy_is_combo(dev_priv, phy))
1005
			tgl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
1006 1007
		else if (IS_ALDERLAKE_P(dev_priv))
			adlp_get_dkl_buf_trans(encoder, crtc_state, &n_entries);
1008
		else
1009
			tgl_get_dkl_buf_trans(encoder, crtc_state, &n_entries);
1010
	} else if (DISPLAY_VER(dev_priv) == 11) {
1011 1012 1013
		if (IS_PLATFORM(dev_priv, INTEL_JASPERLAKE))
			jsl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
		else if (IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE))
1014
			ehl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
1015
		else if (intel_phy_is_combo(dev_priv, phy))
1016
			icl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
1017
		else
1018
			icl_get_mg_buf_trans(encoder, crtc_state, &n_entries);
1019
	} else if (IS_CANNONLAKE(dev_priv)) {
1020
		cnl_get_buf_trans(encoder, crtc_state, &n_entries);
1021
	} else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) {
1022
		bxt_get_buf_trans(encoder, crtc_state, &n_entries);
R
Rodrigo Vivi 已提交
1023
	} else {
1024
		hsw_get_buf_trans(encoder, crtc_state, &n_entries);
R
Rodrigo Vivi 已提交
1025
	}
1026

1027
	if (drm_WARN_ON(&dev_priv->drm, n_entries < 1))
1028
		n_entries = 1;
1029 1030
	if (drm_WARN_ON(&dev_priv->drm,
			n_entries > ARRAY_SIZE(index_to_dp_signal_levels)))
1031 1032 1033 1034 1035 1036
		n_entries = ARRAY_SIZE(index_to_dp_signal_levels);

	return index_to_dp_signal_levels[n_entries - 1] &
		DP_TRAIN_VOLTAGE_SWING_MASK;
}

1037 1038 1039 1040 1041
/*
 * We assume that the full set of pre-emphasis values can be
 * used on all DDI platforms. Should that change we need to
 * rethink this code.
 */
1042
static u8 intel_ddi_dp_preemph_max(struct intel_dp *intel_dp)
1043
{
1044
	return DP_TRAIN_PRE_EMPH_LEVEL_3;
1045 1046
}

1047
static void cnl_ddi_vswing_program(struct intel_encoder *encoder,
1048 1049
				   const struct intel_crtc_state *crtc_state,
				   int level)
1050
{
1051
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1052
	const union intel_ddi_buf_trans_entry *ddi_translations;
1053
	enum port port = encoder->port;
1054 1055
	int n_entries, ln;
	u32 val;
1056

1057
	ddi_translations = cnl_get_buf_trans(encoder, crtc_state, &n_entries);
1058

1059
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
1060
		return;
1061
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1062 1063 1064
		level = n_entries - 1;

	/* Set PORT_TX_DW5 Scaling Mode Sel to 010b. */
1065
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
1066
	val &= ~SCALING_MODE_SEL_MASK;
1067
	val |= SCALING_MODE_SEL(2);
1068
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
1069 1070

	/* Program PORT_TX_DW2 */
1071
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW2_LN0(port));
1072 1073
	val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
		 RCOMP_SCALAR_MASK);
1074 1075
	val |= SWING_SEL_UPPER(ddi_translations[level].cnl.dw2_swing_sel);
	val |= SWING_SEL_LOWER(ddi_translations[level].cnl.dw2_swing_sel);
1076 1077
	/* Rcomp scalar is fixed as 0x98 for every table entry */
	val |= RCOMP_SCALAR(0x98);
1078
	intel_de_write(dev_priv, CNL_PORT_TX_DW2_GRP(port), val);
1079

1080
	/* Program PORT_TX_DW4 */
1081 1082
	/* We cannot write to GRP. It would overrite individual loadgen */
	for (ln = 0; ln < 4; ln++) {
1083
		val = intel_de_read(dev_priv, CNL_PORT_TX_DW4_LN(ln, port));
1084 1085
		val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
			 CURSOR_COEFF_MASK);
1086 1087 1088
		val |= POST_CURSOR_1(ddi_translations[level].cnl.dw4_post_cursor_1);
		val |= POST_CURSOR_2(ddi_translations[level].cnl.dw4_post_cursor_2);
		val |= CURSOR_COEFF(ddi_translations[level].cnl.dw4_cursor_coeff);
1089
		intel_de_write(dev_priv, CNL_PORT_TX_DW4_LN(ln, port), val);
1090 1091
	}

1092
	/* Program PORT_TX_DW5 */
1093
	/* All DW5 values are fixed for every table entry */
1094
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
1095
	val &= ~RTERM_SELECT_MASK;
1096 1097
	val |= RTERM_SELECT(6);
	val |= TAP3_DISABLE;
1098
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
1099

1100
	/* Program PORT_TX_DW7 */
1101
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW7_LN0(port));
1102
	val &= ~N_SCALAR_MASK;
1103
	val |= N_SCALAR(ddi_translations[level].cnl.dw7_n_scalar);
1104
	intel_de_write(dev_priv, CNL_PORT_TX_DW7_GRP(port), val);
1105 1106
}

1107
static void cnl_ddi_vswing_sequence(struct intel_encoder *encoder,
1108 1109
				    const struct intel_crtc_state *crtc_state,
				    int level)
1110
{
1111
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1112
	enum port port = encoder->port;
1113
	int width, rate, ln;
1114
	u32 val;
1115

1116 1117
	width = crtc_state->lane_count;
	rate = crtc_state->port_clock;
1118 1119 1120 1121 1122 1123

	/*
	 * 1. If port type is eDP or DP,
	 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
	 * else clear to 0b.
	 */
1124
	val = intel_de_read(dev_priv, CNL_PORT_PCS_DW1_LN0(port));
1125
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
1126
		val &= ~COMMON_KEEPER_EN;
1127 1128
	else
		val |= COMMON_KEEPER_EN;
1129
	intel_de_write(dev_priv, CNL_PORT_PCS_DW1_GRP(port), val);
1130 1131 1132

	/* 2. Program loadgen select */
	/*
1133 1134 1135 1136
	 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
	 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
	 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
	 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
1137
	 */
1138
	for (ln = 0; ln <= 3; ln++) {
1139
		val = intel_de_read(dev_priv, CNL_PORT_TX_DW4_LN(ln, port));
1140 1141
		val &= ~LOADGEN_SELECT;

1142 1143
		if ((rate <= 600000 && width == 4 && ln >= 1)  ||
		    (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
1144 1145
			val |= LOADGEN_SELECT;
		}
1146
		intel_de_write(dev_priv, CNL_PORT_TX_DW4_LN(ln, port), val);
1147
	}
1148 1149

	/* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
1150
	val = intel_de_read(dev_priv, CNL_PORT_CL1CM_DW5);
1151
	val |= SUS_CLOCK_CONFIG;
1152
	intel_de_write(dev_priv, CNL_PORT_CL1CM_DW5, val);
1153 1154

	/* 4. Clear training enable to change swing values */
1155
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
1156
	val &= ~TX_TRAINING_EN;
1157
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
1158 1159

	/* 5. Program swing and de-emphasis */
1160
	cnl_ddi_vswing_program(encoder, crtc_state, level);
1161 1162

	/* 6. Set training enable to trigger update */
1163
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
1164
	val |= TX_TRAINING_EN;
1165
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
1166 1167
}

1168
static void icl_ddi_combo_vswing_program(struct intel_encoder *encoder,
1169 1170
					 const struct intel_crtc_state *crtc_state,
					 int level)
1171
{
1172
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1173
	const union intel_ddi_buf_trans_entry *ddi_translations;
1174
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1175 1176
	int n_entries, ln;
	u32 val;
1177

1178
	if (DISPLAY_VER(dev_priv) >= 12)
1179
		ddi_translations = tgl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
1180 1181 1182
	else if (IS_PLATFORM(dev_priv, INTEL_JASPERLAKE))
		ddi_translations = jsl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
	else if (IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE))
1183
		ddi_translations = ehl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
1184
	else
1185
		ddi_translations = icl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
1186

1187 1188 1189
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
		return;
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1190 1191
		level = n_entries - 1;

1192
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP)) {
1193 1194 1195 1196 1197 1198 1199 1200
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

		val = EDP4K2K_MODE_OVRD_EN | EDP4K2K_MODE_OVRD_OPTIMIZED;
		intel_dp->hobl_active = is_hobl_buf_trans(ddi_translations);
		intel_de_rmw(dev_priv, ICL_PORT_CL_DW10(phy), val,
			     intel_dp->hobl_active ? val : 0);
	}

1201
	/* Set PORT_TX_DW5 */
1202
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
1203 1204 1205
	val &= ~(SCALING_MODE_SEL_MASK | RTERM_SELECT_MASK |
		  TAP2_DISABLE | TAP3_DISABLE);
	val |= SCALING_MODE_SEL(0x2);
1206
	val |= RTERM_SELECT(0x6);
1207
	val |= TAP3_DISABLE;
1208
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
1209 1210

	/* Program PORT_TX_DW2 */
1211
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW2_LN0(phy));
1212 1213
	val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
		 RCOMP_SCALAR_MASK);
1214 1215
	val |= SWING_SEL_UPPER(ddi_translations[level].cnl.dw2_swing_sel);
	val |= SWING_SEL_LOWER(ddi_translations[level].cnl.dw2_swing_sel);
1216
	/* Program Rcomp scalar for every table entry */
1217
	val |= RCOMP_SCALAR(0x98);
1218
	intel_de_write(dev_priv, ICL_PORT_TX_DW2_GRP(phy), val);
1219 1220 1221 1222

	/* Program PORT_TX_DW4 */
	/* We cannot write to GRP. It would overwrite individual loadgen. */
	for (ln = 0; ln <= 3; ln++) {
1223
		val = intel_de_read(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy));
1224 1225
		val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
			 CURSOR_COEFF_MASK);
1226 1227 1228
		val |= POST_CURSOR_1(ddi_translations[level].cnl.dw4_post_cursor_1);
		val |= POST_CURSOR_2(ddi_translations[level].cnl.dw4_post_cursor_2);
		val |= CURSOR_COEFF(ddi_translations[level].cnl.dw4_cursor_coeff);
1229
		intel_de_write(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy), val);
1230
	}
1231 1232

	/* Program PORT_TX_DW7 */
1233
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW7_LN0(phy));
1234
	val &= ~N_SCALAR_MASK;
1235
	val |= N_SCALAR(ddi_translations[level].cnl.dw7_n_scalar);
1236
	intel_de_write(dev_priv, ICL_PORT_TX_DW7_GRP(phy), val);
1237 1238 1239
}

static void icl_combo_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
1240 1241
					      const struct intel_crtc_state *crtc_state,
					      int level)
1242 1243
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1244
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1245
	int width, rate, ln;
1246 1247
	u32 val;

1248 1249
	width = crtc_state->lane_count;
	rate = crtc_state->port_clock;
1250 1251 1252 1253 1254 1255

	/*
	 * 1. If port type is eDP or DP,
	 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
	 * else clear to 0b.
	 */
1256
	val = intel_de_read(dev_priv, ICL_PORT_PCS_DW1_LN0(phy));
1257
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
1258 1259 1260
		val &= ~COMMON_KEEPER_EN;
	else
		val |= COMMON_KEEPER_EN;
1261
	intel_de_write(dev_priv, ICL_PORT_PCS_DW1_GRP(phy), val);
1262 1263 1264 1265 1266 1267 1268 1269 1270

	/* 2. Program loadgen select */
	/*
	 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
	 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
	 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
	 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
	 */
	for (ln = 0; ln <= 3; ln++) {
1271
		val = intel_de_read(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy));
1272 1273 1274 1275 1276 1277
		val &= ~LOADGEN_SELECT;

		if ((rate <= 600000 && width == 4 && ln >= 1) ||
		    (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
			val |= LOADGEN_SELECT;
		}
1278
		intel_de_write(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy), val);
1279 1280 1281
	}

	/* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
1282
	val = intel_de_read(dev_priv, ICL_PORT_CL_DW5(phy));
1283
	val |= SUS_CLOCK_CONFIG;
1284
	intel_de_write(dev_priv, ICL_PORT_CL_DW5(phy), val);
1285 1286

	/* 4. Clear training enable to change swing values */
1287
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
1288
	val &= ~TX_TRAINING_EN;
1289
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
1290 1291

	/* 5. Program swing and de-emphasis */
1292
	icl_ddi_combo_vswing_program(encoder, crtc_state, level);
1293 1294

	/* 6. Set training enable to trigger update */
1295
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
1296
	val |= TX_TRAINING_EN;
1297
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
1298 1299
}

1300
static void icl_mg_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
1301 1302
					   const struct intel_crtc_state *crtc_state,
					   int level)
1303 1304
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1305
	enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
1306
	const union intel_ddi_buf_trans_entry *ddi_translations;
1307 1308
	int n_entries, ln;
	u32 val;
1309

1310 1311 1312
	if (enc_to_dig_port(encoder)->tc_mode == TC_PORT_TBT_ALT)
		return;

1313
	ddi_translations = icl_get_mg_buf_trans(encoder, crtc_state, &n_entries);
1314 1315 1316 1317

	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
		return;
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1318
		level = n_entries - 1;
1319 1320 1321

	/* Set MG_TX_LINK_PARAMS cri_use_fs32 to 0. */
	for (ln = 0; ln < 2; ln++) {
1322
		val = intel_de_read(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port));
1323
		val &= ~CRI_USE_FS32;
1324
		intel_de_write(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port), val);
1325

1326
		val = intel_de_read(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port));
1327
		val &= ~CRI_USE_FS32;
1328
		intel_de_write(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port), val);
1329 1330 1331 1332
	}

	/* Program MG_TX_SWINGCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
1333
		val = intel_de_read(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port));
1334 1335
		val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
		val |= CRI_TXDEEMPH_OVERRIDE_17_12(
1336
			ddi_translations[level].mg.cri_txdeemph_override_17_12);
1337
		intel_de_write(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port), val);
1338

1339
		val = intel_de_read(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port));
1340 1341
		val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
		val |= CRI_TXDEEMPH_OVERRIDE_17_12(
1342
			ddi_translations[level].mg.cri_txdeemph_override_17_12);
1343
		intel_de_write(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port), val);
1344 1345 1346 1347
	}

	/* Program MG_TX_DRVCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
1348
		val = intel_de_read(dev_priv, MG_TX1_DRVCTRL(ln, tc_port));
1349 1350 1351
		val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			 CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
		val |= CRI_TXDEEMPH_OVERRIDE_5_0(
1352
			ddi_translations[level].mg.cri_txdeemph_override_5_0) |
1353
			CRI_TXDEEMPH_OVERRIDE_11_6(
1354
				ddi_translations[level].mg.cri_txdeemph_override_11_6) |
1355
			CRI_TXDEEMPH_OVERRIDE_EN;
1356
		intel_de_write(dev_priv, MG_TX1_DRVCTRL(ln, tc_port), val);
1357

1358
		val = intel_de_read(dev_priv, MG_TX2_DRVCTRL(ln, tc_port));
1359 1360 1361
		val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			 CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
		val |= CRI_TXDEEMPH_OVERRIDE_5_0(
1362
			ddi_translations[level].mg.cri_txdeemph_override_5_0) |
1363
			CRI_TXDEEMPH_OVERRIDE_11_6(
1364
				ddi_translations[level].mg.cri_txdeemph_override_11_6) |
1365
			CRI_TXDEEMPH_OVERRIDE_EN;
1366
		intel_de_write(dev_priv, MG_TX2_DRVCTRL(ln, tc_port), val);
1367 1368 1369 1370 1371 1372 1373 1374 1375 1376

		/* FIXME: Program CRI_LOADGEN_SEL after the spec is updated */
	}

	/*
	 * Program MG_CLKHUB<LN, port being used> with value from frequency table
	 * In case of Legacy mode on MG PHY, both TX1 and TX2 enabled so use the
	 * values from table for which TX1 and TX2 enabled.
	 */
	for (ln = 0; ln < 2; ln++) {
1377
		val = intel_de_read(dev_priv, MG_CLKHUB(ln, tc_port));
1378
		if (crtc_state->port_clock < 300000)
1379 1380 1381
			val |= CFG_LOW_RATE_LKREN_EN;
		else
			val &= ~CFG_LOW_RATE_LKREN_EN;
1382
		intel_de_write(dev_priv, MG_CLKHUB(ln, tc_port), val);
1383 1384 1385 1386
	}

	/* Program the MG_TX_DCC<LN, port being used> based on the link frequency */
	for (ln = 0; ln < 2; ln++) {
1387
		val = intel_de_read(dev_priv, MG_TX1_DCC(ln, tc_port));
1388
		val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
1389
		if (crtc_state->port_clock <= 500000) {
1390 1391 1392 1393 1394
			val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
		} else {
			val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
				CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
		}
1395
		intel_de_write(dev_priv, MG_TX1_DCC(ln, tc_port), val);
1396

1397
		val = intel_de_read(dev_priv, MG_TX2_DCC(ln, tc_port));
1398
		val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
1399
		if (crtc_state->port_clock <= 500000) {
1400 1401 1402 1403 1404
			val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
		} else {
			val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
				CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
		}
1405
		intel_de_write(dev_priv, MG_TX2_DCC(ln, tc_port), val);
1406 1407 1408 1409
	}

	/* Program MG_TX_PISO_READLOAD with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
1410 1411
		val = intel_de_read(dev_priv,
				    MG_TX1_PISO_READLOAD(ln, tc_port));
1412
		val |= CRI_CALCINIT;
1413 1414
		intel_de_write(dev_priv, MG_TX1_PISO_READLOAD(ln, tc_port),
			       val);
1415

1416 1417
		val = intel_de_read(dev_priv,
				    MG_TX2_PISO_READLOAD(ln, tc_port));
1418
		val |= CRI_CALCINIT;
1419 1420
		intel_de_write(dev_priv, MG_TX2_PISO_READLOAD(ln, tc_port),
			       val);
1421 1422 1423 1424
	}
}

static void icl_ddi_vswing_sequence(struct intel_encoder *encoder,
1425 1426
				    const struct intel_crtc_state *crtc_state,
				    int level)
1427
{
1428
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1429
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1430

1431
	if (intel_phy_is_combo(dev_priv, phy))
1432
		icl_combo_phy_ddi_vswing_sequence(encoder, crtc_state, level);
1433
	else
1434
		icl_mg_phy_ddi_vswing_sequence(encoder, crtc_state, level);
1435 1436
}

1437
static void
1438 1439 1440
tgl_dkl_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state,
				int level)
1441 1442 1443
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
1444
	const union intel_ddi_buf_trans_entry *ddi_translations;
1445 1446
	u32 val, dpcnt_mask, dpcnt_val;
	int n_entries, ln;
1447

1448 1449 1450
	if (enc_to_dig_port(encoder)->tc_mode == TC_PORT_TBT_ALT)
		return;

1451 1452 1453 1454
	if (IS_ALDERLAKE_P(dev_priv))
		ddi_translations = adlp_get_dkl_buf_trans(encoder, crtc_state, &n_entries);
	else
		ddi_translations = tgl_get_dkl_buf_trans(encoder, crtc_state, &n_entries);
1455

1456 1457 1458
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
		return;
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1459 1460 1461 1462 1463
		level = n_entries - 1;

	dpcnt_mask = (DKL_TX_PRESHOOT_COEFF_MASK |
		      DKL_TX_DE_EMPAHSIS_COEFF_MASK |
		      DKL_TX_VSWING_CONTROL_MASK);
1464 1465 1466
	dpcnt_val = DKL_TX_VSWING_CONTROL(ddi_translations[level].dkl.dkl_vswing_control);
	dpcnt_val |= DKL_TX_DE_EMPHASIS_COEFF(ddi_translations[level].dkl.dkl_de_emphasis_control);
	dpcnt_val |= DKL_TX_PRESHOOT_COEFF(ddi_translations[level].dkl.dkl_preshoot_control);
1467 1468

	for (ln = 0; ln < 2; ln++) {
1469 1470
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, ln));
1471

1472
		intel_de_write(dev_priv, DKL_TX_PMD_LANE_SUS(tc_port), 0);
1473

1474
		/* All the registers are RMW */
1475
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL0(tc_port));
1476 1477
		val &= ~dpcnt_mask;
		val |= dpcnt_val;
1478
		intel_de_write(dev_priv, DKL_TX_DPCNTL0(tc_port), val);
1479

1480
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL1(tc_port));
1481 1482
		val &= ~dpcnt_mask;
		val |= dpcnt_val;
1483
		intel_de_write(dev_priv, DKL_TX_DPCNTL1(tc_port), val);
1484

1485
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL2(tc_port));
1486
		val &= ~DKL_TX_DP20BITMODE;
1487
		intel_de_write(dev_priv, DKL_TX_DPCNTL2(tc_port), val);
1488 1489 1490 1491 1492 1493 1494 1495

		if ((intel_crtc_has_dp_encoder(crtc_state) &&
		     crtc_state->port_clock == 162000) ||
		    (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) &&
		     crtc_state->port_clock == 594000))
			val |= DKL_TX_LOADGEN_SHARING_PMD_DISABLE;
		else
			val &= ~DKL_TX_LOADGEN_SHARING_PMD_DISABLE;
1496 1497 1498 1499
	}
}

static void tgl_ddi_vswing_sequence(struct intel_encoder *encoder,
1500 1501
				    const struct intel_crtc_state *crtc_state,
				    int level)
1502 1503 1504 1505 1506
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);

	if (intel_phy_is_combo(dev_priv, phy))
1507
		icl_combo_phy_ddi_vswing_sequence(encoder, crtc_state, level);
1508
	else
1509
		tgl_dkl_phy_ddi_vswing_sequence(encoder, crtc_state, level);
1510 1511
}

1512 1513
static int translate_signal_level(struct intel_dp *intel_dp,
				  u8 signal_levels)
1514
{
1515
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1516
	int i;
1517

1518 1519 1520
	for (i = 0; i < ARRAY_SIZE(index_to_dp_signal_levels); i++) {
		if (index_to_dp_signal_levels[i] == signal_levels)
			return i;
1521 1522
	}

1523 1524 1525
	drm_WARN(&i915->drm, 1,
		 "Unsupported voltage swing/pre-emphasis level: 0x%x\n",
		 signal_levels);
1526 1527

	return 0;
1528 1529
}

1530
static int intel_ddi_dp_level(struct intel_dp *intel_dp)
1531
{
1532
	u8 train_set = intel_dp->train_set[0];
1533 1534
	u8 signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					DP_TRAIN_PRE_EMPHASIS_MASK);
1535

1536
	return translate_signal_level(intel_dp, signal_levels);
1537 1538
}

1539
static void
1540 1541
tgl_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
1542
{
1543
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
1544
	int level = intel_ddi_dp_level(intel_dp);
1545

1546
	tgl_ddi_vswing_sequence(encoder, crtc_state, level);
1547
}
1548

1549
static void
1550 1551
icl_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
1552 1553 1554 1555
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	int level = intel_ddi_dp_level(intel_dp);

1556
	icl_ddi_vswing_sequence(encoder, crtc_state, level);
1557 1558
}

1559
static void
1560 1561
cnl_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
1562
{
1563
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
1564
	int level = intel_ddi_dp_level(intel_dp);
1565

1566
	cnl_ddi_vswing_sequence(encoder, crtc_state, level);
1567 1568 1569
}

static void
1570 1571
bxt_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
1572 1573 1574 1575
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	int level = intel_ddi_dp_level(intel_dp);

1576
	bxt_ddi_vswing_sequence(encoder, crtc_state, level);
1577 1578 1579
}

static void
1580 1581
hsw_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int level = intel_ddi_dp_level(intel_dp);
	enum port port = encoder->port;
	u32 signal_levels;

	signal_levels = DDI_BUF_TRANS_SELECT(level);

	drm_dbg_kms(&dev_priv->drm, "Using signal levels %08x\n",
		    signal_levels);

	intel_dp->DP &= ~DDI_BUF_EMP_MASK;
	intel_dp->DP |= signal_levels;

1597
	if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv))
1598
		skl_ddi_set_iboost(encoder, crtc_state, level);
1599

1600 1601
	intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
	intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
1602 1603
}

1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629
static void _cnl_ddi_enable_clock(struct drm_i915_private *i915, i915_reg_t reg,
				  u32 clk_sel_mask, u32 clk_sel, u32 clk_off)
{
	mutex_lock(&i915->dpll.lock);

	intel_de_rmw(i915, reg, clk_sel_mask, clk_sel);

	/*
	 * "This step and the step before must be
	 *  done with separate register writes."
	 */
	intel_de_rmw(i915, reg, clk_off, 0);

	mutex_unlock(&i915->dpll.lock);
}

static void _cnl_ddi_disable_clock(struct drm_i915_private *i915, i915_reg_t reg,
				   u32 clk_off)
{
	mutex_lock(&i915->dpll.lock);

	intel_de_rmw(i915, reg, 0, clk_off);

	mutex_unlock(&i915->dpll.lock);
}

1630 1631 1632 1633 1634 1635
static bool _cnl_ddi_is_clock_enabled(struct drm_i915_private *i915, i915_reg_t reg,
				      u32 clk_off)
{
	return !(intel_de_read(i915, reg) & clk_off);
}

1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646
static struct intel_shared_dpll *
_cnl_ddi_get_pll(struct drm_i915_private *i915, i915_reg_t reg,
		 u32 clk_sel_mask, u32 clk_sel_shift)
{
	enum intel_dpll_id id;

	id = (intel_de_read(i915, reg) & clk_sel_mask) >> clk_sel_shift;

	return intel_get_shared_dpll_by_id(i915, id);
}

1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671
static void adls_ddi_enable_clock(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

	_cnl_ddi_enable_clock(i915, ADLS_DPCLKA_CFGCR(phy),
			      ADLS_DPCLKA_CFGCR_DDI_CLK_SEL_MASK(phy),
			      pll->info->id << ADLS_DPCLKA_CFGCR_DDI_SHIFT(phy),
			      ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

static void adls_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	_cnl_ddi_disable_clock(i915, ADLS_DPCLKA_CFGCR(phy),
			       ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1672 1673 1674 1675 1676 1677 1678 1679 1680
static bool adls_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_is_clock_enabled(i915, ADLS_DPCLKA_CFGCR(phy),
					 ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1681 1682 1683 1684 1685 1686 1687 1688 1689 1690
static struct intel_shared_dpll *adls_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_get_pll(i915, ADLS_DPCLKA_CFGCR(phy),
				ADLS_DPCLKA_CFGCR_DDI_CLK_SEL_MASK(phy),
				ADLS_DPCLKA_CFGCR_DDI_SHIFT(phy));
}

1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715
static void rkl_ddi_enable_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

	_cnl_ddi_enable_clock(i915, ICL_DPCLKA_CFGCR0,
			      RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
			      RKL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy),
			      RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

static void rkl_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	_cnl_ddi_disable_clock(i915, ICL_DPCLKA_CFGCR0,
			       RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1716 1717 1718 1719 1720 1721 1722 1723 1724
static bool rkl_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_is_clock_enabled(i915, ICL_DPCLKA_CFGCR0,
					 RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1725 1726 1727 1728 1729 1730 1731 1732 1733 1734
static struct intel_shared_dpll *rkl_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_get_pll(i915, ICL_DPCLKA_CFGCR0,
				RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
				RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy));
}

1735 1736
static void dg1_ddi_enable_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
1737
{
1738
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1739
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
1740
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1741

1742
	if (drm_WARN_ON(&i915->drm, !pll))
1743 1744
		return;

1745 1746 1747 1748
	/*
	 * If we fail this, something went very wrong: first 2 PLLs should be
	 * used by first 2 phys and last 2 PLLs by last phys
	 */
1749
	if (drm_WARN_ON(&i915->drm,
1750 1751 1752 1753
			(pll->info->id < DPLL_ID_DG1_DPLL2 && phy >= PHY_C) ||
			(pll->info->id >= DPLL_ID_DG1_DPLL2 && phy < PHY_C)))
		return;

1754
	_cnl_ddi_enable_clock(i915, DG1_DPCLKA_CFGCR0(phy),
1755 1756 1757
			      DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
			      DG1_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy),
			      DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
1758 1759
}

1760 1761
static void dg1_ddi_disable_clock(struct intel_encoder *encoder)
{
1762 1763
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1764

1765
	_cnl_ddi_disable_clock(i915, DG1_DPCLKA_CFGCR0(phy),
1766
			       DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
1767 1768
}

1769 1770 1771 1772 1773 1774 1775 1776 1777
static bool dg1_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_is_clock_enabled(i915, DG1_DPCLKA_CFGCR0(phy),
					 DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1778 1779 1780 1781 1782 1783 1784 1785 1786 1787
static struct intel_shared_dpll *dg1_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_get_pll(i915, DG1_DPCLKA_CFGCR0(phy),
				DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
				DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy));
}

1788 1789
static void icl_ddi_combo_enable_clock(struct intel_encoder *encoder,
				       const struct intel_crtc_state *crtc_state)
1790
{
1791
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1792
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
1793
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1794

1795
	if (drm_WARN_ON(&i915->drm, !pll))
1796 1797
		return;

1798
	_cnl_ddi_enable_clock(i915, ICL_DPCLKA_CFGCR0,
1799 1800 1801
			      ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
			      ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy),
			      ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
1802 1803
}

1804
static void icl_ddi_combo_disable_clock(struct intel_encoder *encoder)
1805
{
1806 1807
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1808

1809
	_cnl_ddi_disable_clock(i915, ICL_DPCLKA_CFGCR0,
1810
			       ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
1811 1812
}

1813 1814 1815 1816 1817 1818 1819 1820 1821
static bool icl_ddi_combo_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_is_clock_enabled(i915, ICL_DPCLKA_CFGCR0,
					 ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1822 1823 1824 1825 1826 1827 1828 1829 1830 1831
struct intel_shared_dpll *icl_ddi_combo_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	return _cnl_ddi_get_pll(i915, ICL_DPCLKA_CFGCR0,
				ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
				ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy));
}

1832 1833
static void jsl_ddi_tc_enable_clock(struct intel_encoder *encoder,
				    const struct intel_crtc_state *crtc_state)
1834
{
1835 1836
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
1837
	enum port port = encoder->port;
1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

	/*
	 * "For DDIC and DDID, program DDI_CLK_SEL to map the MG clock to the port.
	 *  MG does not exist, but the programming is required to ungate DDIC and DDID."
	 */
	intel_de_write(i915, DDI_CLK_SEL(port), DDI_CLK_SEL_MG);

	icl_ddi_combo_enable_clock(encoder, crtc_state);
}

static void jsl_ddi_tc_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	icl_ddi_combo_disable_clock(encoder);

	intel_de_write(i915, DDI_CLK_SEL(port), DDI_CLK_SEL_NONE);
}

1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874
static bool jsl_ddi_tc_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	u32 tmp;

	tmp = intel_de_read(i915, DDI_CLK_SEL(port));

	if ((tmp & DDI_CLK_SEL_MASK) == DDI_CLK_SEL_NONE)
		return false;

	return icl_ddi_combo_is_clock_enabled(encoder);
}

1875 1876 1877 1878
static void icl_ddi_tc_enable_clock(struct intel_encoder *encoder,
				    const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1879
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
1880 1881
	enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
	enum port port = encoder->port;
1882

1883
	if (drm_WARN_ON(&i915->drm, !pll))
1884 1885
		return;

1886 1887
	intel_de_write(i915, DDI_CLK_SEL(port),
		       icl_pll_to_ddi_clk_sel(encoder, crtc_state));
1888

1889
	mutex_lock(&i915->dpll.lock);
1890

1891 1892 1893 1894
	intel_de_rmw(i915, ICL_DPCLKA_CFGCR0,
		     ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port), 0);

	mutex_unlock(&i915->dpll.lock);
1895 1896
}

1897
static void icl_ddi_tc_disable_clock(struct intel_encoder *encoder)
1898
{
1899 1900
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
1901
	enum port port = encoder->port;
1902

1903 1904 1905 1906 1907 1908 1909 1910
	mutex_lock(&i915->dpll.lock);

	intel_de_rmw(i915, ICL_DPCLKA_CFGCR0,
		     0, ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port));

	mutex_unlock(&i915->dpll.lock);

	intel_de_write(i915, DDI_CLK_SEL(port), DDI_CLK_SEL_NONE);
1911 1912
}

1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929
static bool icl_ddi_tc_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
	enum port port = encoder->port;
	u32 tmp;

	tmp = intel_de_read(i915, DDI_CLK_SEL(port));

	if ((tmp & DDI_CLK_SEL_MASK) == DDI_CLK_SEL_NONE)
		return false;

	tmp = intel_de_read(i915, ICL_DPCLKA_CFGCR0);

	return !(tmp & ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port));
}

1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959
static struct intel_shared_dpll *icl_ddi_tc_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
	enum port port = encoder->port;
	enum intel_dpll_id id;
	u32 tmp;

	tmp = intel_de_read(i915, DDI_CLK_SEL(port));

	switch (tmp & DDI_CLK_SEL_MASK) {
	case DDI_CLK_SEL_TBT_162:
	case DDI_CLK_SEL_TBT_270:
	case DDI_CLK_SEL_TBT_540:
	case DDI_CLK_SEL_TBT_810:
		id = DPLL_ID_ICL_TBTPLL;
		break;
	case DDI_CLK_SEL_MG:
		id = icl_tc_port_to_pll_id(tc_port);
		break;
	default:
		MISSING_CASE(tmp);
		fallthrough;
	case DDI_CLK_SEL_NONE:
		return NULL;
	}

	return intel_get_shared_dpll_by_id(i915, id);
}

1960 1961 1962 1963 1964 1965 1966 1967 1968 1969
static void cnl_ddi_enable_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum port port = encoder->port;

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

1970 1971 1972 1973
	_cnl_ddi_enable_clock(i915, DPCLKA_CFGCR0,
			      DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port),
			      DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, port),
			      DPCLKA_CFGCR0_DDI_CLK_OFF(port));
1974 1975 1976 1977 1978 1979 1980
}

static void cnl_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

1981 1982
	_cnl_ddi_disable_clock(i915, DPCLKA_CFGCR0,
			       DPCLKA_CFGCR0_DDI_CLK_OFF(port));
1983 1984
}

1985 1986 1987 1988 1989 1990 1991 1992 1993
static bool cnl_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	return _cnl_ddi_is_clock_enabled(i915, DPCLKA_CFGCR0,
					 DPCLKA_CFGCR0_DDI_CLK_OFF(port));
}

1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026
static struct intel_shared_dpll *cnl_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	return _cnl_ddi_get_pll(i915, DPCLKA_CFGCR0,
				DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port),
				DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port));
}

static struct intel_shared_dpll *bxt_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum intel_dpll_id id;

	switch (encoder->port) {
	case PORT_A:
		id = DPLL_ID_SKL_DPLL0;
		break;
	case PORT_B:
		id = DPLL_ID_SKL_DPLL1;
		break;
	case PORT_C:
		id = DPLL_ID_SKL_DPLL2;
		break;
	default:
		MISSING_CASE(encoder->port);
		return NULL;
	}

	return intel_get_shared_dpll_by_id(i915, id);
}

2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038
static void skl_ddi_enable_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum port port = encoder->port;

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

	mutex_lock(&i915->dpll.lock);

2039 2040 2041 2042 2043
	intel_de_rmw(i915, DPLL_CTRL2,
		     DPLL_CTRL2_DDI_CLK_OFF(port) |
		     DPLL_CTRL2_DDI_CLK_SEL_MASK(port),
		     DPLL_CTRL2_DDI_CLK_SEL(pll->info->id, port) |
		     DPLL_CTRL2_DDI_SEL_OVERRIDE(port));
2044 2045 2046 2047 2048 2049 2050 2051 2052

	mutex_unlock(&i915->dpll.lock);
}

static void skl_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

2053 2054
	mutex_lock(&i915->dpll.lock);

2055 2056
	intel_de_rmw(i915, DPLL_CTRL2,
		     0, DPLL_CTRL2_DDI_CLK_OFF(port));
2057 2058

	mutex_unlock(&i915->dpll.lock);
2059 2060
}

2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072
static bool skl_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	/*
	 * FIXME Not sure if the override affects both
	 * the PLL selection and the CLK_OFF bit.
	 */
	return !(intel_de_read(i915, DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_OFF(port));
}

2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094
static struct intel_shared_dpll *skl_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	enum intel_dpll_id id;
	u32 tmp;

	tmp = intel_de_read(i915, DPLL_CTRL2);

	/*
	 * FIXME Not sure if the override affects both
	 * the PLL selection and the CLK_OFF bit.
	 */
	if ((tmp & DPLL_CTRL2_DDI_SEL_OVERRIDE(port)) == 0)
		return NULL;

	id = (tmp & DPLL_CTRL2_DDI_CLK_SEL_MASK(port)) >>
		DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port);

	return intel_get_shared_dpll_by_id(i915, id);
}

2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115
void hsw_ddi_enable_clock(struct intel_encoder *encoder,
			  const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum port port = encoder->port;

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

	intel_de_write(i915, PORT_CLK_SEL(port), hsw_pll_to_ddi_pll_sel(pll));
}

void hsw_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	intel_de_write(i915, PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
}

2116 2117 2118 2119 2120 2121 2122 2123
bool hsw_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	return intel_de_read(i915, PORT_CLK_SEL(port)) != PORT_CLK_SEL_NONE;
}

2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161
static struct intel_shared_dpll *hsw_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	enum intel_dpll_id id;
	u32 tmp;

	tmp = intel_de_read(i915, PORT_CLK_SEL(port));

	switch (tmp & PORT_CLK_SEL_MASK) {
	case PORT_CLK_SEL_WRPLL1:
		id = DPLL_ID_WRPLL1;
		break;
	case PORT_CLK_SEL_WRPLL2:
		id = DPLL_ID_WRPLL2;
		break;
	case PORT_CLK_SEL_SPLL:
		id = DPLL_ID_SPLL;
		break;
	case PORT_CLK_SEL_LCPLL_810:
		id = DPLL_ID_LCPLL_810;
		break;
	case PORT_CLK_SEL_LCPLL_1350:
		id = DPLL_ID_LCPLL_1350;
		break;
	case PORT_CLK_SEL_LCPLL_2700:
		id = DPLL_ID_LCPLL_2700;
		break;
	default:
		MISSING_CASE(tmp);
		fallthrough;
	case PORT_CLK_SEL_NONE:
		return NULL;
	}

	return intel_get_shared_dpll_by_id(i915, id);
}

2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174
void intel_ddi_enable_clock(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state)
{
	if (encoder->enable_clock)
		encoder->enable_clock(encoder, crtc_state);
}

static void intel_ddi_disable_clock(struct intel_encoder *encoder)
{
	if (encoder->disable_clock)
		encoder->disable_clock(encoder);
}

2175
void intel_ddi_sanitize_encoder_pll_mapping(struct intel_encoder *encoder)
2176
{
2177
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196
	u32 port_mask;
	bool ddi_clk_needed;

	/*
	 * In case of DP MST, we sanitize the primary encoder only, not the
	 * virtual ones.
	 */
	if (encoder->type == INTEL_OUTPUT_DP_MST)
		return;

	if (!encoder->base.crtc && intel_encoder_is_dp(encoder)) {
		u8 pipe_mask;
		bool is_mst;

		intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);
		/*
		 * In the unlikely case that BIOS enables DP in MST mode, just
		 * warn since our MST HW readout is incomplete.
		 */
2197
		if (drm_WARN_ON(&i915->drm, is_mst))
2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211
			return;
	}

	port_mask = BIT(encoder->port);
	ddi_clk_needed = encoder->base.crtc;

	if (encoder->type == INTEL_OUTPUT_DSI) {
		struct intel_encoder *other_encoder;

		port_mask = intel_dsi_encoder_ports(encoder);
		/*
		 * Sanity check that we haven't incorrectly registered another
		 * encoder using any of the ports of this DSI encoder.
		 */
2212
		for_each_intel_encoder(&i915->drm, other_encoder) {
2213 2214 2215
			if (other_encoder == encoder)
				continue;

2216
			if (drm_WARN_ON(&i915->drm,
2217 2218 2219 2220 2221 2222 2223 2224 2225 2226
					port_mask & BIT(other_encoder->port)))
				return;
		}
		/*
		 * For DSI we keep the ddi clocks gated
		 * except during enable/disable sequence.
		 */
		ddi_clk_needed = false;
	}

2227 2228 2229 2230 2231 2232 2233 2234 2235
	if (ddi_clk_needed || !encoder->disable_clock ||
	    !encoder->is_clock_enabled(encoder))
		return;

	drm_notice(&i915->drm,
		   "[ENCODER:%d:%s] is disabled/in DSI mode with an ungated DDI clock, gate it\n",
		   encoder->base.base.id, encoder->base.name);

	encoder->disable_clock(encoder);
2236 2237
}

2238
static void
2239
icl_program_mg_dp_mode(struct intel_digital_port *dig_port,
2240
		       const struct intel_crtc_state *crtc_state)
2241
{
2242 2243
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum tc_port tc_port = intel_port_to_tc(dev_priv, dig_port->base.port);
2244
	enum phy phy = intel_port_to_phy(dev_priv, dig_port->base.port);
2245 2246
	u32 ln0, ln1, pin_assignment;
	u8 width;
2247

2248 2249
	if (!intel_phy_is_tc(dev_priv, phy) ||
	    dig_port->tc_mode == TC_PORT_TBT_ALT)
2250 2251
		return;

2252
	if (DISPLAY_VER(dev_priv) >= 12) {
2253 2254 2255 2256 2257 2258
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x0));
		ln0 = intel_de_read(dev_priv, DKL_DP_MODE(tc_port));
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x1));
		ln1 = intel_de_read(dev_priv, DKL_DP_MODE(tc_port));
2259
	} else {
2260 2261
		ln0 = intel_de_read(dev_priv, MG_DP_MODE(0, tc_port));
		ln1 = intel_de_read(dev_priv, MG_DP_MODE(1, tc_port));
2262
	}
2263

2264
	ln0 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE);
2265
	ln1 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE);
2266

2267
	/* DPPATC */
2268
	pin_assignment = intel_tc_port_get_pin_assignment_mask(dig_port);
2269
	width = crtc_state->lane_count;
2270

2271 2272
	switch (pin_assignment) {
	case 0x0:
2273
		drm_WARN_ON(&dev_priv->drm,
2274
			    dig_port->tc_mode != TC_PORT_LEGACY);
2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296
		if (width == 1) {
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x1:
		if (width == 4) {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x2:
		if (width == 2) {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x3:
	case 0x5:
		if (width == 1) {
2297 2298
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
2299 2300 2301
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
2302 2303
		}
		break;
2304 2305 2306 2307 2308 2309 2310 2311 2312
	case 0x4:
	case 0x6:
		if (width == 1) {
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
2313 2314
		break;
	default:
2315
		MISSING_CASE(pin_assignment);
2316 2317
	}

2318
	if (DISPLAY_VER(dev_priv) >= 12) {
2319 2320 2321 2322 2323 2324
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x0));
		intel_de_write(dev_priv, DKL_DP_MODE(tc_port), ln0);
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x1));
		intel_de_write(dev_priv, DKL_DP_MODE(tc_port), ln1);
2325
	} else {
2326 2327
		intel_de_write(dev_priv, MG_DP_MODE(0, tc_port), ln0);
		intel_de_write(dev_priv, MG_DP_MODE(1, tc_port), ln1);
2328
	}
2329 2330
}

2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344
static enum transcoder
tgl_dp_tp_transcoder(const struct intel_crtc_state *crtc_state)
{
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST))
		return crtc_state->mst_master_transcoder;
	else
		return crtc_state->cpu_transcoder;
}

i915_reg_t dp_tp_ctl_reg(struct intel_encoder *encoder,
			 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

2345
	if (DISPLAY_VER(dev_priv) >= 12)
2346 2347 2348 2349 2350 2351 2352 2353 2354 2355
		return TGL_DP_TP_CTL(tgl_dp_tp_transcoder(crtc_state));
	else
		return DP_TP_CTL(encoder->port);
}

i915_reg_t dp_tp_status_reg(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

2356
	if (DISPLAY_VER(dev_priv) >= 12)
2357 2358 2359 2360 2361
		return TGL_DP_TP_STATUS(tgl_dp_tp_transcoder(crtc_state));
	else
		return DP_TP_STATUS(encoder->port);
}

2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373
static void intel_dp_sink_set_msa_timing_par_ignore_state(struct intel_dp *intel_dp,
							  const struct intel_crtc_state *crtc_state,
							  bool enable)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

	if (!crtc_state->vrr.enable)
		return;

	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_DOWNSPREAD_CTRL,
			       enable ? DP_MSA_TIMING_PAR_IGNORE_EN : 0) <= 0)
		drm_dbg_kms(&i915->drm,
V
Ville Syrjälä 已提交
2374 2375
			    "Failed to %s MSA_TIMING_PAR_IGNORE in the sink\n",
			    enabledisable(enable));
2376 2377
}

2378 2379 2380
static void intel_dp_sink_set_fec_ready(struct intel_dp *intel_dp,
					const struct intel_crtc_state *crtc_state)
{
2381 2382
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

2383 2384 2385 2386
	if (!crtc_state->fec_enable)
		return;

	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_FEC_CONFIGURATION, DP_FEC_READY) <= 0)
2387 2388
		drm_dbg_kms(&i915->drm,
			    "Failed to set FEC_READY in the sink\n");
2389 2390
}

2391 2392 2393 2394
static void intel_ddi_enable_fec(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2395
	struct intel_dp *intel_dp;
2396 2397 2398 2399 2400
	u32 val;

	if (!crtc_state->fec_enable)
		return;

2401
	intel_dp = enc_to_intel_dp(encoder);
2402
	val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
2403
	val |= DP_TP_CTL_FEC_ENABLE;
2404
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
2405 2406
}

A
Anusha Srivatsa 已提交
2407 2408 2409 2410
static void intel_ddi_disable_fec_state(struct intel_encoder *encoder,
					const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2411
	struct intel_dp *intel_dp;
A
Anusha Srivatsa 已提交
2412 2413 2414 2415 2416
	u32 val;

	if (!crtc_state->fec_enable)
		return;

2417
	intel_dp = enc_to_intel_dp(encoder);
2418
	val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
A
Anusha Srivatsa 已提交
2419
	val &= ~DP_TP_CTL_FEC_ENABLE;
2420 2421
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
	intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
A
Anusha Srivatsa 已提交
2422 2423
}

2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440
static void intel_ddi_power_up_lanes(struct intel_encoder *encoder,
				     const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	if (intel_phy_is_combo(i915, phy)) {
		bool lane_reversal =
			dig_port->saved_port_bits & DDI_BUF_PORT_REVERSAL;

		intel_combo_phy_power_up_lanes(i915, phy, false,
					       crtc_state->lane_count,
					       lane_reversal);
	}
}

2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479
static void intel_ddi_mso_get_config(struct intel_encoder *encoder,
				     struct intel_crtc_state *pipe_config)
{
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
	struct drm_i915_private *i915 = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
	u32 dss1;

	if (!HAS_MSO(i915))
		return;

	dss1 = intel_de_read(i915, ICL_PIPE_DSS_CTL1(pipe));

	pipe_config->splitter.enable = dss1 & SPLITTER_ENABLE;
	if (!pipe_config->splitter.enable)
		return;

	/* Splitter enable is supported for pipe A only. */
	if (drm_WARN_ON(&i915->drm, pipe != PIPE_A)) {
		pipe_config->splitter.enable = false;
		return;
	}

	switch (dss1 & SPLITTER_CONFIGURATION_MASK) {
	default:
		drm_WARN(&i915->drm, true,
			 "Invalid splitter configuration, dss1=0x%08x\n", dss1);
		fallthrough;
	case SPLITTER_CONFIGURATION_2_SEGMENT:
		pipe_config->splitter.link_count = 2;
		break;
	case SPLITTER_CONFIGURATION_4_SEGMENT:
		pipe_config->splitter.link_count = 4;
		break;
	}

	pipe_config->splitter.pixel_overlap = REG_FIELD_GET(OVERLAP_PIXELS_MASK, dss1);
}

2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507
static void intel_ddi_mso_configure(const struct intel_crtc_state *crtc_state)
{
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
	struct drm_i915_private *i915 = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
	u32 dss1 = 0;

	if (!HAS_MSO(i915))
		return;

	if (crtc_state->splitter.enable) {
		/* Splitter enable is supported for pipe A only. */
		if (drm_WARN_ON(&i915->drm, pipe != PIPE_A))
			return;

		dss1 |= SPLITTER_ENABLE;
		dss1 |= OVERLAP_PIXELS(crtc_state->splitter.pixel_overlap);
		if (crtc_state->splitter.link_count == 2)
			dss1 |= SPLITTER_CONFIGURATION_2_SEGMENT;
		else
			dss1 |= SPLITTER_CONFIGURATION_4_SEGMENT;
	}

	intel_de_rmw(i915, ICL_PIPE_DSS_CTL1(pipe),
		     SPLITTER_ENABLE | SPLITTER_CONFIGURATION_MASK |
		     OVERLAP_PIXELS_MASK, dss1);
}

2508 2509
static void tgl_ddi_pre_enable_dp(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
2510 2511 2512
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
2513
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2514 2515
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2516
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2517 2518 2519
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
	int level = intel_ddi_dp_level(intel_dp);

2520 2521 2522
	intel_dp_set_link_params(intel_dp,
				 crtc_state->port_clock,
				 crtc_state->lane_count);
2523

2524 2525 2526 2527 2528 2529
	/*
	 * 1. Enable Power Wells
	 *
	 * This was handled at the beginning of intel_atomic_commit_tail(),
	 * before we called down into this function.
	 */
2530

2531
	/* 2. Enable Panel Power if PPS is required */
2532
	intel_pps_on(intel_dp);
2533 2534

	/*
2535 2536 2537 2538
	 * 3. For non-TBT Type-C ports, set FIA lane count
	 * (DFLEXDPSP.DPX4TXLATC)
	 *
	 * This was done before tgl_ddi_pre_enable_dp by
2539
	 * hsw_crtc_enable()->intel_encoders_pre_pll_enable().
2540 2541
	 */

2542 2543 2544 2545
	/*
	 * 4. Enable the port PLL.
	 *
	 * The PLL enabling itself was already done before this function by
2546
	 * hsw_crtc_enable()->intel_enable_shared_dpll().  We need only
2547 2548
	 * configure the PLL to port mapping here.
	 */
2549
	intel_ddi_enable_clock(encoder, crtc_state);
2550

2551
	/* 5. If IO power is controlled through PWR_WELL_CTL, Enable IO Power */
2552
	if (!intel_phy_is_tc(dev_priv, phy) ||
2553 2554 2555 2556 2557
	    dig_port->tc_mode != TC_PORT_TBT_ALT) {
		drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
		dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
								   dig_port->ddi_io_power_domain);
	}
2558

2559
	/* 6. Program DP_MODE */
2560
	icl_program_mg_dp_mode(dig_port, crtc_state);
2561 2562

	/*
2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574
	 * 7. The rest of the below are substeps under the bspec's "Enable and
	 * Train Display Port" step.  Note that steps that are specific to
	 * MST will be handled by intel_mst_pre_enable_dp() before/after it
	 * calls into this function.  Also intel_mst_pre_enable_dp() only calls
	 * us when active_mst_links==0, so any steps designated for "single
	 * stream or multi-stream master transcoder" can just be performed
	 * unconditionally here.
	 */

	/*
	 * 7.a Configure Transcoder Clock Select to direct the Port clock to the
	 * Transcoder.
2575
	 */
2576
	intel_ddi_enable_pipe_clock(encoder, crtc_state);
2577

2578 2579 2580 2581
	/*
	 * 7.b Configure TRANS_DDI_FUNC_CTL DDI Select, DDI Mode Select & MST
	 * Transport Select
	 */
2582
	intel_ddi_config_transcoder_func(encoder, crtc_state);
2583

2584 2585 2586 2587 2588 2589 2590 2591 2592
	/*
	 * 7.c Configure & enable DP_TP_CTL with link training pattern 1
	 * selected
	 *
	 * This will be handled by the intel_dp_start_link_train() farther
	 * down this function.
	 */

	/* 7.e Configure voltage swing and related IO settings */
2593
	tgl_ddi_vswing_sequence(encoder, crtc_state, level);
2594

2595 2596 2597 2598
	/*
	 * 7.f Combo PHY: Configure PORT_CL_DW10 Static Power Down to power up
	 * the used lanes of the DDI.
	 */
2599
	intel_ddi_power_up_lanes(encoder, crtc_state);
2600

2601 2602 2603 2604 2605
	/*
	 * 7.g Program CoG/MSO configuration bits in DSS_CTL1 if selected.
	 */
	intel_ddi_mso_configure(crtc_state);

2606 2607 2608 2609 2610 2611 2612 2613
	/*
	 * 7.g Configure and enable DDI_BUF_CTL
	 * 7.h Wait for DDI_BUF_CTL DDI Idle Status = 0b (Not Idle), timeout
	 *     after 500 us.
	 *
	 * We only configure what the register value will be here.  Actual
	 * enabling happens during link training farther down.
	 */
2614
	intel_ddi_init_dp_buf_reg(encoder, crtc_state);
2615 2616

	if (!is_mst)
2617
		intel_dp_set_power(intel_dp, DP_SET_POWER_D0);
2618

2619
	intel_dp_configure_protocol_converter(intel_dp, crtc_state);
2620 2621 2622 2623 2624 2625 2626
	intel_dp_sink_set_decompression_state(intel_dp, crtc_state, true);
	/*
	 * DDI FEC: "anticipates enabling FEC encoding sets the FEC_READY bit
	 * in the FEC_CONFIGURATION register to 1 before initiating link
	 * training
	 */
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
2627

2628
	intel_dp_check_frl_training(intel_dp);
2629
	intel_dp_pcon_dsc_configure(intel_dp, crtc_state);
2630

2631 2632 2633 2634 2635 2636 2637
	/*
	 * 7.i Follow DisplayPort specification training sequence (see notes for
	 *     failure handling)
	 * 7.j If DisplayPort multi-stream - Set DP_TP_CTL link training to Idle
	 *     Pattern, wait for 5 idle patterns (DP_TP_STATUS Min_Idles_Sent)
	 *     (timeout after 800 us)
	 */
2638
	intel_dp_start_link_train(intel_dp, crtc_state);
2639

2640
	/* 7.k Set DP_TP_CTL link training to Normal */
2641
	if (!is_trans_port_sync_mode(crtc_state))
2642
		intel_dp_stop_link_train(intel_dp, crtc_state);
2643

2644
	/* 7.l Configure and enable FEC if needed */
2645
	intel_ddi_enable_fec(encoder, crtc_state);
2646 2647
	if (!crtc_state->bigjoiner)
		intel_dsc_enable(encoder, crtc_state);
2648 2649
}

2650 2651
static void hsw_ddi_pre_enable_dp(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
2652 2653
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
2654
{
2655
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2656
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2657
	enum port port = encoder->port;
2658
	enum phy phy = intel_port_to_phy(dev_priv, port);
2659
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2660
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
2661
	int level = intel_ddi_dp_level(intel_dp);
2662

2663
	if (DISPLAY_VER(dev_priv) < 11)
2664 2665
		drm_WARN_ON(&dev_priv->drm,
			    is_mst && (port == PORT_A || port == PORT_E));
2666
	else
2667
		drm_WARN_ON(&dev_priv->drm, is_mst && port == PORT_A);
2668

2669 2670 2671
	intel_dp_set_link_params(intel_dp,
				 crtc_state->port_clock,
				 crtc_state->lane_count);
2672

2673
	intel_pps_on(intel_dp);
2674

2675
	intel_ddi_enable_clock(encoder, crtc_state);
2676

2677
	if (!intel_phy_is_tc(dev_priv, phy) ||
2678 2679 2680 2681 2682
	    dig_port->tc_mode != TC_PORT_TBT_ALT) {
		drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
		dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
								   dig_port->ddi_io_power_domain);
	}
2683

2684
	icl_program_mg_dp_mode(dig_port, crtc_state);
P
Paulo Zanoni 已提交
2685

2686
	if (DISPLAY_VER(dev_priv) >= 11)
2687
		icl_ddi_vswing_sequence(encoder, crtc_state, level);
2688
	else if (IS_CANNONLAKE(dev_priv))
2689
		cnl_ddi_vswing_sequence(encoder, crtc_state, level);
2690
	else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
2691
		bxt_ddi_vswing_sequence(encoder, crtc_state, level);
2692
	else
2693
		hsw_prepare_dp_ddi_buffers(encoder, crtc_state);
2694

2695
	intel_ddi_power_up_lanes(encoder, crtc_state);
2696

2697
	intel_ddi_init_dp_buf_reg(encoder, crtc_state);
2698
	if (!is_mst)
2699
		intel_dp_set_power(intel_dp, DP_SET_POWER_D0);
2700
	intel_dp_configure_protocol_converter(intel_dp, crtc_state);
2701 2702
	intel_dp_sink_set_decompression_state(intel_dp, crtc_state,
					      true);
2703
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
2704
	intel_dp_start_link_train(intel_dp, crtc_state);
2705
	if ((port != PORT_A || DISPLAY_VER(dev_priv) >= 9) &&
2706
	    !is_trans_port_sync_mode(crtc_state))
2707
		intel_dp_stop_link_train(intel_dp, crtc_state);
2708

2709 2710
	intel_ddi_enable_fec(encoder, crtc_state);

2711
	if (!is_mst)
2712
		intel_ddi_enable_pipe_clock(encoder, crtc_state);
2713

2714 2715
	if (!crtc_state->bigjoiner)
		intel_dsc_enable(encoder, crtc_state);
2716
}
2717

2718 2719
static void intel_ddi_pre_enable_dp(struct intel_atomic_state *state,
				    struct intel_encoder *encoder,
2720 2721 2722 2723 2724
				    const struct intel_crtc_state *crtc_state,
				    const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

2725
	if (DISPLAY_VER(dev_priv) >= 12)
2726
		tgl_ddi_pre_enable_dp(state, encoder, crtc_state, conn_state);
2727
	else
2728
		hsw_ddi_pre_enable_dp(state, encoder, crtc_state, conn_state);
2729

2730 2731 2732
	/* MST will call a setting of MSA after an allocating of Virtual Channel
	 * from MST encoder pre_enable callback.
	 */
2733
	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
2734
		intel_ddi_set_dp_msa(crtc_state, conn_state);
2735

2736 2737
		intel_dp_set_m_n(crtc_state, M1_N1);
	}
2738 2739
}

2740 2741
static void intel_ddi_pre_enable_hdmi(struct intel_atomic_state *state,
				      struct intel_encoder *encoder,
2742
				      const struct intel_crtc_state *crtc_state,
2743
				      const struct drm_connector_state *conn_state)
2744
{
2745 2746
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
	struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
2747
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2748

2749
	intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
2750
	intel_ddi_enable_clock(encoder, crtc_state);
2751

2752 2753 2754
	drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
	dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
							   dig_port->ddi_io_power_domain);
2755

2756
	icl_program_mg_dp_mode(dig_port, crtc_state);
2757

2758
	intel_ddi_enable_pipe_clock(encoder, crtc_state);
2759

2760 2761 2762
	dig_port->set_infoframes(encoder,
				 crtc_state->has_infoframe,
				 crtc_state, conn_state);
2763
}
2764

2765 2766
static void intel_ddi_pre_enable(struct intel_atomic_state *state,
				 struct intel_encoder *encoder,
2767
				 const struct intel_crtc_state *crtc_state,
2768
				 const struct drm_connector_state *conn_state)
2769
{
2770
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
2771 2772
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
2773

2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786
	/*
	 * When called from DP MST code:
	 * - conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - crtc_state will be the state of the first stream to
	 *   be activated on this port, and it may not be the same
	 *   stream that will be deactivated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
	 */

2787
	drm_WARN_ON(&dev_priv->drm, crtc_state->has_pch_encoder);
2788 2789 2790

	intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);

2791
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
2792 2793
		intel_ddi_pre_enable_hdmi(state, encoder, crtc_state,
					  conn_state);
2794
	} else {
2795
		struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2796

2797 2798
		intel_ddi_pre_enable_dp(state, encoder, crtc_state,
					conn_state);
2799

2800
		/* FIXME precompute everything properly */
2801
		/* FIXME how do we turn infoframes off again? */
2802
		if (dig_port->lspcon.active && dig_port->dp.has_hdmi_sink)
2803 2804 2805 2806
			dig_port->set_infoframes(encoder,
						 crtc_state->has_infoframe,
						 crtc_state, conn_state);
	}
2807 2808
}

A
Anusha Srivatsa 已提交
2809 2810
static void intel_disable_ddi_buf(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
2811 2812
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2813
	enum port port = encoder->port;
2814 2815 2816
	bool wait = false;
	u32 val;

2817
	val = intel_de_read(dev_priv, DDI_BUF_CTL(port));
2818 2819
	if (val & DDI_BUF_CTL_ENABLE) {
		val &= ~DDI_BUF_CTL_ENABLE;
2820
		intel_de_write(dev_priv, DDI_BUF_CTL(port), val);
2821 2822 2823
		wait = true;
	}

2824
	if (intel_crtc_has_dp_encoder(crtc_state)) {
2825
		val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
2826 2827
		val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		val |= DP_TP_CTL_LINK_TRAIN_PAT1;
2828
		intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
2829
	}
2830

A
Anusha Srivatsa 已提交
2831 2832 2833
	/* Disable FEC in DP Sink */
	intel_ddi_disable_fec_state(encoder, crtc_state);

2834 2835 2836 2837
	if (wait)
		intel_wait_ddi_buf_idle(dev_priv, port);
}

2838 2839
static void intel_ddi_post_disable_dp(struct intel_atomic_state *state,
				      struct intel_encoder *encoder,
2840 2841
				      const struct intel_crtc_state *old_crtc_state,
				      const struct drm_connector_state *old_conn_state)
2842
{
2843
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2844
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2845
	struct intel_dp *intel_dp = &dig_port->dp;
2846 2847
	bool is_mst = intel_crtc_has_type(old_crtc_state,
					  INTEL_OUTPUT_DP_MST);
2848
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2849

2850 2851 2852
	if (!is_mst)
		intel_dp_set_infoframes(encoder, false,
					old_crtc_state, old_conn_state);
2853

2854 2855 2856 2857
	/*
	 * Power down sink before disabling the port, otherwise we end
	 * up getting interrupts from the sink on detecting link loss.
	 */
2858
	intel_dp_set_power(intel_dp, DP_SET_POWER_D3);
2859

2860
	if (DISPLAY_VER(dev_priv) >= 12) {
2861 2862 2863 2864
		if (is_mst) {
			enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
			u32 val;

2865 2866
			val = intel_de_read(dev_priv,
					    TRANS_DDI_FUNC_CTL(cpu_transcoder));
2867 2868
			val &= ~(TGL_TRANS_DDI_PORT_MASK |
				 TRANS_DDI_MODE_SELECT_MASK);
2869 2870 2871
			intel_de_write(dev_priv,
				       TRANS_DDI_FUNC_CTL(cpu_transcoder),
				       val);
2872 2873 2874 2875 2876
		}
	} else {
		if (!is_mst)
			intel_ddi_disable_pipe_clock(old_crtc_state);
	}
2877

A
Anusha Srivatsa 已提交
2878
	intel_disable_ddi_buf(encoder, old_crtc_state);
2879

2880 2881 2882 2883 2884
	/*
	 * From TGL spec: "If single stream or multi-stream master transcoder:
	 * Configure Transcoder Clock select to direct no clock to the
	 * transcoder"
	 */
2885
	if (DISPLAY_VER(dev_priv) >= 12)
2886 2887
		intel_ddi_disable_pipe_clock(old_crtc_state);

2888 2889
	intel_pps_vdd_on(intel_dp);
	intel_pps_off(intel_dp);
2890

2891
	if (!intel_phy_is_tc(dev_priv, phy) ||
2892
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
2893 2894 2895
		intel_display_power_put(dev_priv,
					dig_port->ddi_io_power_domain,
					fetch_and_zero(&dig_port->ddi_io_wakeref));
2896

2897
	intel_ddi_disable_clock(encoder);
2898
}
2899

2900 2901
static void intel_ddi_post_disable_hdmi(struct intel_atomic_state *state,
					struct intel_encoder *encoder,
2902 2903 2904 2905
					const struct intel_crtc_state *old_crtc_state,
					const struct drm_connector_state *old_conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2906
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2907
	struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
2908

2909
	dig_port->set_infoframes(encoder, false,
2910 2911
				 old_crtc_state, old_conn_state);

2912 2913
	intel_ddi_disable_pipe_clock(old_crtc_state);

A
Anusha Srivatsa 已提交
2914
	intel_disable_ddi_buf(encoder, old_crtc_state);
2915

2916 2917 2918
	intel_display_power_put(dev_priv,
				dig_port->ddi_io_power_domain,
				fetch_and_zero(&dig_port->ddi_io_wakeref));
2919

2920
	intel_ddi_disable_clock(encoder);
2921 2922 2923 2924

	intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
}

2925 2926
static void intel_ddi_post_disable(struct intel_atomic_state *state,
				   struct intel_encoder *encoder,
2927 2928 2929
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
2930
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2931
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2932 2933
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
2934

2935 2936
	if (!intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_DP_MST)) {
		intel_crtc_vblank_off(old_crtc_state);
2937

2938
		intel_disable_pipe(old_crtc_state);
2939

2940 2941
		intel_vrr_disable(old_crtc_state);

2942
		intel_ddi_disable_transcoder_func(old_crtc_state);
2943

2944
		intel_dsc_disable(old_crtc_state);
2945

2946
		if (DISPLAY_VER(dev_priv) >= 9)
2947 2948 2949 2950
			skl_scaler_disable(old_crtc_state);
		else
			ilk_pfit_disable(old_crtc_state);
	}
2951

2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965
	if (old_crtc_state->bigjoiner_linked_crtc) {
		struct intel_atomic_state *state =
			to_intel_atomic_state(old_crtc_state->uapi.state);
		struct intel_crtc *slave =
			old_crtc_state->bigjoiner_linked_crtc;
		const struct intel_crtc_state *old_slave_crtc_state =
			intel_atomic_get_old_crtc_state(state, slave);

		intel_crtc_vblank_off(old_slave_crtc_state);

		intel_dsc_disable(old_slave_crtc_state);
		skl_scaler_disable(old_slave_crtc_state);
	}

2966
	/*
2967 2968 2969 2970 2971 2972 2973 2974 2975 2976
	 * When called from DP MST code:
	 * - old_conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - old_crtc_state will be the state of the last stream to
	 *   be deactivated on this port, and it may not be the same
	 *   stream that was activated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
2977
	 */
2978 2979

	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
2980 2981
		intel_ddi_post_disable_hdmi(state, encoder, old_crtc_state,
					    old_conn_state);
2982
	else
2983 2984
		intel_ddi_post_disable_dp(state, encoder, old_crtc_state,
					  old_conn_state);
2985

2986
	if (intel_crtc_has_dp_encoder(old_crtc_state) || is_tc_port)
2987 2988 2989
		intel_display_power_put(dev_priv,
					intel_ddi_main_link_aux_domain(dig_port),
					fetch_and_zero(&dig_port->aux_wakeref));
2990 2991 2992

	if (is_tc_port)
		intel_tc_port_put_link(dig_port);
2993 2994
}

2995 2996
void intel_ddi_fdi_post_disable(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
2997 2998
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2999
{
3000
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3001
	u32 val;
3002 3003 3004 3005 3006 3007 3008

	/*
	 * Bspec lists this as both step 13 (before DDI_BUF_CTL disable)
	 * and step 18 (after clearing PORT_CLK_SEL). Based on a BUN,
	 * step 13 is the correct place for it. Step 18 is where it was
	 * originally before the BUN.
	 */
3009
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
3010
	val &= ~FDI_RX_ENABLE;
3011
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
3012

A
Anusha Srivatsa 已提交
3013
	intel_disable_ddi_buf(encoder, old_crtc_state);
3014
	intel_ddi_disable_clock(encoder);
3015

3016
	val = intel_de_read(dev_priv, FDI_RX_MISC(PIPE_A));
3017 3018
	val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
	val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
3019
	intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), val);
3020

3021
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
3022
	val &= ~FDI_PCDCLK;
3023
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
3024

3025
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
3026
	val &= ~FDI_RX_PLL_ENABLE;
3027
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
3028 3029
}

3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056
static void trans_port_sync_stop_link_train(struct intel_atomic_state *state,
					    struct intel_encoder *encoder,
					    const struct intel_crtc_state *crtc_state)
{
	const struct drm_connector_state *conn_state;
	struct drm_connector *conn;
	int i;

	if (!crtc_state->sync_mode_slaves_mask)
		return;

	for_each_new_connector_in_state(&state->base, conn, conn_state, i) {
		struct intel_encoder *slave_encoder =
			to_intel_encoder(conn_state->best_encoder);
		struct intel_crtc *slave_crtc = to_intel_crtc(conn_state->crtc);
		const struct intel_crtc_state *slave_crtc_state;

		if (!slave_crtc)
			continue;

		slave_crtc_state =
			intel_atomic_get_new_crtc_state(state, slave_crtc);

		if (slave_crtc_state->master_transcoder !=
		    crtc_state->cpu_transcoder)
			continue;

3057 3058
		intel_dp_stop_link_train(enc_to_intel_dp(slave_encoder),
					 slave_crtc_state);
3059 3060 3061 3062
	}

	usleep_range(200, 400);

3063 3064
	intel_dp_stop_link_train(enc_to_intel_dp(encoder),
				 crtc_state);
3065 3066
}

3067 3068
static void intel_enable_ddi_dp(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
3069 3070
				const struct intel_crtc_state *crtc_state,
				const struct drm_connector_state *conn_state)
3071
{
3072
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3073
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3074
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3075
	enum port port = encoder->port;
3076

3077
	if (port == PORT_A && DISPLAY_VER(dev_priv) < 9)
3078
		intel_dp_stop_link_train(intel_dp, crtc_state);
3079

3080
	intel_edp_backlight_on(crtc_state, conn_state);
3081
	intel_psr_enable(intel_dp, crtc_state, conn_state);
3082 3083 3084 3085

	if (!dig_port->lspcon.active || dig_port->dp.has_hdmi_sink)
		intel_dp_set_infoframes(encoder, true, crtc_state, conn_state);

3086
	intel_edp_drrs_enable(intel_dp, crtc_state);
3087

3088 3089
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
3090 3091

	trans_port_sync_stop_link_train(state, encoder, crtc_state);
3092 3093
}

3094 3095 3096 3097
static i915_reg_t
gen9_chicken_trans_reg_by_port(struct drm_i915_private *dev_priv,
			       enum port port)
{
3098 3099 3100 3101 3102 3103
	static const enum transcoder trans[] = {
		[PORT_A] = TRANSCODER_EDP,
		[PORT_B] = TRANSCODER_A,
		[PORT_C] = TRANSCODER_B,
		[PORT_D] = TRANSCODER_C,
		[PORT_E] = TRANSCODER_A,
3104 3105
	};

3106
	drm_WARN_ON(&dev_priv->drm, DISPLAY_VER(dev_priv) < 9);
3107

3108
	if (drm_WARN_ON(&dev_priv->drm, port < PORT_A || port > PORT_E))
3109 3110
		port = PORT_A;

3111
	return CHICKEN_TRANS(trans[port]);
3112 3113
}

3114 3115
static void intel_enable_ddi_hdmi(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
3116 3117 3118 3119
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3120
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3121
	struct drm_connector *connector = conn_state->connector;
3122
	int level = intel_ddi_hdmi_level(encoder, crtc_state);
3123
	enum port port = encoder->port;
3124

3125 3126 3127
	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       crtc_state->hdmi_high_tmds_clock_ratio,
					       crtc_state->hdmi_scrambling))
3128 3129 3130
		drm_dbg_kms(&dev_priv->drm,
			    "[CONNECTOR:%d:%s] Failed to configure sink scrambling/TMDS bit clock ratio\n",
			    connector->base.id, connector->name);
3131

3132
	if (DISPLAY_VER(dev_priv) >= 12)
3133
		tgl_ddi_vswing_sequence(encoder, crtc_state, level);
3134
	else if (DISPLAY_VER(dev_priv) == 11)
3135 3136 3137
		icl_ddi_vswing_sequence(encoder, crtc_state, level);
	else if (IS_CANNONLAKE(dev_priv))
		cnl_ddi_vswing_sequence(encoder, crtc_state, level);
3138
	else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
3139 3140
		bxt_ddi_vswing_sequence(encoder, crtc_state, level);
	else
3141
		hsw_prepare_hdmi_ddi_buffers(encoder, crtc_state, level);
3142

3143
	if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv))
3144 3145
		skl_ddi_set_iboost(encoder, crtc_state, level);

3146
	/* Display WA #1143: skl,kbl,cfl */
3147
	if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv)) {
3148 3149 3150 3151 3152 3153
		/*
		 * For some reason these chicken bits have been
		 * stuffed into a transcoder register, event though
		 * the bits affect a specific DDI port rather than
		 * a specific transcoder.
		 */
3154
		i915_reg_t reg = gen9_chicken_trans_reg_by_port(dev_priv, port);
3155 3156
		u32 val;

3157
		val = intel_de_read(dev_priv, reg);
3158 3159 3160 3161 3162 3163 3164 3165

		if (port == PORT_E)
			val |= DDIE_TRAINING_OVERRIDE_ENABLE |
				DDIE_TRAINING_OVERRIDE_VALUE;
		else
			val |= DDI_TRAINING_OVERRIDE_ENABLE |
				DDI_TRAINING_OVERRIDE_VALUE;

3166 3167
		intel_de_write(dev_priv, reg, val);
		intel_de_posting_read(dev_priv, reg);
3168 3169 3170 3171 3172 3173 3174 3175 3176 3177

		udelay(1);

		if (port == PORT_E)
			val &= ~(DDIE_TRAINING_OVERRIDE_ENABLE |
				 DDIE_TRAINING_OVERRIDE_VALUE);
		else
			val &= ~(DDI_TRAINING_OVERRIDE_ENABLE |
				 DDI_TRAINING_OVERRIDE_VALUE);

3178
		intel_de_write(dev_priv, reg, val);
3179 3180
	}

3181 3182
	intel_ddi_power_up_lanes(encoder, crtc_state);

3183 3184 3185
	/* In HDMI/DVI mode, the port width, and swing/emphasis values
	 * are ignored so nothing special needs to be done besides
	 * enabling the port.
3186 3187 3188
	 *
	 * On ADL_P the PHY link rate and lane count must be programmed but
	 * these are both 0 for HDMI.
3189
	 */
3190 3191
	intel_de_write(dev_priv, DDI_BUF_CTL(port),
		       dig_port->saved_port_bits | DDI_BUF_CTL_ENABLE);
3192

3193 3194 3195 3196
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
}

3197 3198
static void intel_enable_ddi(struct intel_atomic_state *state,
			     struct intel_encoder *encoder,
3199 3200 3201
			     const struct intel_crtc_state *crtc_state,
			     const struct drm_connector_state *conn_state)
{
3202
	drm_WARN_ON(state->base.dev, crtc_state->has_pch_encoder);
3203

3204 3205
	if (!crtc_state->bigjoiner_slave)
		intel_ddi_enable_transcoder_func(encoder, crtc_state);
3206

3207 3208
	intel_vrr_enable(encoder, crtc_state);

3209 3210 3211 3212
	intel_enable_pipe(crtc_state);

	intel_crtc_vblank_on(crtc_state);

3213
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
3214
		intel_enable_ddi_hdmi(state, encoder, crtc_state, conn_state);
3215
	else
3216
		intel_enable_ddi_dp(state, encoder, crtc_state, conn_state);
3217 3218 3219 3220

	/* Enable hdcp if it's desired */
	if (conn_state->content_protection ==
	    DRM_MODE_CONTENT_PROTECTION_DESIRED)
3221
		intel_hdcp_enable(to_intel_connector(conn_state->connector),
3222
				  crtc_state,
3223
				  (u8)conn_state->hdcp_content_type);
3224 3225
}

3226 3227
static void intel_disable_ddi_dp(struct intel_atomic_state *state,
				 struct intel_encoder *encoder,
3228 3229
				 const struct intel_crtc_state *old_crtc_state,
				 const struct drm_connector_state *old_conn_state)
3230
{
3231
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3232

3233 3234
	intel_dp->link_trained = false;

3235
	if (old_crtc_state->has_audio)
3236 3237
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
3238

3239 3240 3241
	intel_edp_drrs_disable(intel_dp, old_crtc_state);
	intel_psr_disable(intel_dp, old_crtc_state);
	intel_edp_backlight_off(old_conn_state);
3242 3243 3244
	/* Disable the decompression in DP Sink */
	intel_dp_sink_set_decompression_state(intel_dp, old_crtc_state,
					      false);
3245 3246 3247
	/* Disable Ignore_MSA bit in DP Sink */
	intel_dp_sink_set_msa_timing_par_ignore_state(intel_dp, old_crtc_state,
						      false);
3248
}
S
Shashank Sharma 已提交
3249

3250 3251
static void intel_disable_ddi_hdmi(struct intel_atomic_state *state,
				   struct intel_encoder *encoder,
3252 3253 3254
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
3255
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
3256 3257
	struct drm_connector *connector = old_conn_state->connector;

3258
	if (old_crtc_state->has_audio)
3259 3260
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
3261

3262 3263
	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       false, false))
3264 3265 3266
		drm_dbg_kms(&i915->drm,
			    "[CONNECTOR:%d:%s] Failed to reset sink scrambling/TMDS bit clock ratio\n",
			    connector->base.id, connector->name);
3267 3268
}

3269 3270
static void intel_disable_ddi(struct intel_atomic_state *state,
			      struct intel_encoder *encoder,
3271 3272 3273
			      const struct intel_crtc_state *old_crtc_state,
			      const struct drm_connector_state *old_conn_state)
{
3274 3275
	intel_hdcp_disable(to_intel_connector(old_conn_state->connector));

3276
	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
3277 3278
		intel_disable_ddi_hdmi(state, encoder, old_crtc_state,
				       old_conn_state);
3279
	else
3280 3281
		intel_disable_ddi_dp(state, encoder, old_crtc_state,
				     old_conn_state);
3282
}
P
Paulo Zanoni 已提交
3283

3284 3285
static void intel_ddi_update_pipe_dp(struct intel_atomic_state *state,
				     struct intel_encoder *encoder,
3286 3287 3288
				     const struct intel_crtc_state *crtc_state,
				     const struct drm_connector_state *conn_state)
{
3289
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3290

3291
	intel_ddi_set_dp_msa(crtc_state, conn_state);
3292

3293
	intel_psr_update(intel_dp, crtc_state, conn_state);
3294
	intel_dp_set_infoframes(encoder, true, crtc_state, conn_state);
3295
	intel_edp_drrs_update(intel_dp, crtc_state);
3296

3297
	intel_panel_update_backlight(state, encoder, crtc_state, conn_state);
3298 3299
}

3300 3301 3302 3303
void intel_ddi_update_pipe(struct intel_atomic_state *state,
			   struct intel_encoder *encoder,
			   const struct intel_crtc_state *crtc_state,
			   const struct drm_connector_state *conn_state)
3304
{
3305

3306 3307
	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) &&
	    !intel_encoder_is_mst(encoder))
3308 3309
		intel_ddi_update_pipe_dp(state, encoder, crtc_state,
					 conn_state);
3310

3311
	intel_hdcp_update_pipe(state, encoder, crtc_state, conn_state);
3312 3313
}

3314 3315 3316 3317 3318 3319 3320 3321 3322
static void
intel_ddi_update_prepare(struct intel_atomic_state *state,
			 struct intel_encoder *encoder,
			 struct intel_crtc *crtc)
{
	struct intel_crtc_state *crtc_state =
		crtc ? intel_atomic_get_new_crtc_state(state, crtc) : NULL;
	int required_lanes = crtc_state ? crtc_state->lane_count : 1;

3323
	drm_WARN_ON(state->base.dev, crtc && crtc->active);
3324

3325 3326
	intel_tc_port_get_link(enc_to_dig_port(encoder),
		               required_lanes);
3327
	if (crtc_state && crtc_state->hw.active)
3328 3329 3330 3331 3332 3333 3334 3335
		intel_update_active_dpll(state, crtc, encoder);
}

static void
intel_ddi_update_complete(struct intel_atomic_state *state,
			  struct intel_encoder *encoder,
			  struct intel_crtc *crtc)
{
3336
	intel_tc_port_put_link(enc_to_dig_port(encoder));
3337 3338
}

I
Imre Deak 已提交
3339
static void
3340 3341
intel_ddi_pre_pll_enable(struct intel_atomic_state *state,
			 struct intel_encoder *encoder,
I
Imre Deak 已提交
3342 3343
			 const struct intel_crtc_state *crtc_state,
			 const struct drm_connector_state *conn_state)
3344
{
I
Imre Deak 已提交
3345
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3346
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3347 3348
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
I
Imre Deak 已提交
3349

3350 3351 3352
	if (is_tc_port)
		intel_tc_port_get_link(dig_port, crtc_state->lane_count);

3353 3354 3355 3356 3357 3358
	if (intel_crtc_has_dp_encoder(crtc_state) || is_tc_port) {
		drm_WARN_ON(&dev_priv->drm, dig_port->aux_wakeref);
		dig_port->aux_wakeref =
			intel_display_power_get(dev_priv,
						intel_ddi_main_link_aux_domain(dig_port));
	}
I
Imre Deak 已提交
3359

3360 3361 3362 3363 3364 3365
	if (is_tc_port && dig_port->tc_mode != TC_PORT_TBT_ALT)
		/*
		 * Program the lane count for static/dynamic connections on
		 * Type-C ports.  Skip this step for TBT.
		 */
		intel_tc_port_set_fia_lane_count(dig_port, crtc_state->lane_count);
3366
	else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
I
Imre Deak 已提交
3367 3368 3369 3370
		bxt_ddi_phy_set_lane_optim_mask(encoder,
						crtc_state->lane_lat_optim_mask);
}

3371 3372
static void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp,
					   const struct intel_crtc_state *crtc_state)
3373
{
3374 3375 3376
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
3377
	u32 dp_tp_ctl, ddi_buf_ctl;
3378
	bool wait = false;
3379

3380
	dp_tp_ctl = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3381 3382

	if (dp_tp_ctl & DP_TP_CTL_ENABLE) {
3383
		ddi_buf_ctl = intel_de_read(dev_priv, DDI_BUF_CTL(port));
3384
		if (ddi_buf_ctl & DDI_BUF_CTL_ENABLE) {
3385 3386
			intel_de_write(dev_priv, DDI_BUF_CTL(port),
				       ddi_buf_ctl & ~DDI_BUF_CTL_ENABLE);
3387 3388 3389
			wait = true;
		}

3390 3391
		dp_tp_ctl &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		dp_tp_ctl |= DP_TP_CTL_LINK_TRAIN_PAT1;
3392 3393
		intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), dp_tp_ctl);
		intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3394 3395 3396 3397 3398

		if (wait)
			intel_wait_ddi_buf_idle(dev_priv, port);
	}

3399
	dp_tp_ctl = DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_PAT1;
3400
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
3401
		dp_tp_ctl |= DP_TP_CTL_MODE_MST;
3402
	} else {
3403
		dp_tp_ctl |= DP_TP_CTL_MODE_SST;
3404
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3405
			dp_tp_ctl |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
3406
	}
3407 3408
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), dp_tp_ctl);
	intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3409 3410

	intel_dp->DP |= DDI_BUF_CTL_ENABLE;
3411 3412
	intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
	intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
3413

3414
	intel_wait_ddi_buf_active(dev_priv, port);
3415
}
P
Paulo Zanoni 已提交
3416

3417
static void intel_ddi_set_link_train(struct intel_dp *intel_dp,
3418
				     const struct intel_crtc_state *crtc_state,
3419 3420
				     u8 dp_train_pat)
{
3421 3422
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3423 3424
	u32 temp;

3425
	temp = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3426 3427

	temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3428
	switch (intel_dp_training_pattern_symbol(dp_train_pat)) {
3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445
	case DP_TRAINING_PATTERN_DISABLE:
		temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
		break;
	case DP_TRAINING_PATTERN_1:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
		break;
	case DP_TRAINING_PATTERN_2:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
		break;
	case DP_TRAINING_PATTERN_3:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
		break;
	case DP_TRAINING_PATTERN_4:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT4;
		break;
	}

3446
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), temp);
3447 3448
}

3449 3450
static void intel_ddi_set_idle_link_train(struct intel_dp *intel_dp,
					  const struct intel_crtc_state *crtc_state)
3451 3452 3453 3454 3455 3456
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	u32 val;

3457
	val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3458 3459
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3460
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
3461 3462 3463 3464 3465 3466 3467 3468

	/*
	 * Until TGL on PORT_A we can have only eDP in SST mode. There the only
	 * reason we need to set idle transmission mode is to work around a HW
	 * issue where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
3469
	if (port == PORT_A && DISPLAY_VER(dev_priv) < 12)
3470 3471
		return;

3472 3473
	if (intel_de_wait_for_set(dev_priv,
				  dp_tp_status_reg(encoder, crtc_state),
3474 3475 3476 3477 3478
				  DP_TP_STATUS_IDLE_DONE, 1))
		drm_err(&dev_priv->drm,
			"Timed out waiting for DP idle patterns\n");
}

3479 3480
static bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder)
3481
{
3482 3483
	if (cpu_transcoder == TRANSCODER_EDP)
		return false;
3484

3485 3486 3487
	if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_AUDIO))
		return false;

3488
	return intel_de_read(dev_priv, HSW_AUD_PIN_ELD_CP_VLD) &
3489
		AUDIO_OUTPUT_ENABLE(cpu_transcoder);
3490 3491
}

3492 3493 3494
void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
					 struct intel_crtc_state *crtc_state)
{
3495
	if (DISPLAY_VER(dev_priv) >= 12 && crtc_state->port_clock > 594000)
3496
		crtc_state->min_voltage_level = 2;
3497
	else if (IS_JSL_EHL(dev_priv) && crtc_state->port_clock > 594000)
3498
		crtc_state->min_voltage_level = 3;
3499
	else if (DISPLAY_VER(dev_priv) >= 11 && crtc_state->port_clock > 594000)
3500
		crtc_state->min_voltage_level = 1;
3501 3502
	else if (IS_CANNONLAKE(dev_priv) && crtc_state->port_clock > 594000)
		crtc_state->min_voltage_level = 2;
3503 3504
}

3505 3506
static enum transcoder bdw_transcoder_master_readout(struct drm_i915_private *dev_priv,
						     enum transcoder cpu_transcoder)
3507
{
3508 3509
	u32 master_select;

3510
	if (DISPLAY_VER(dev_priv) >= 11) {
3511
		u32 ctl2 = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL2(cpu_transcoder));
3512

3513 3514
		if ((ctl2 & PORT_SYNC_MODE_ENABLE) == 0)
			return INVALID_TRANSCODER;
3515

3516 3517 3518
		master_select = REG_FIELD_GET(PORT_SYNC_MODE_MASTER_SELECT_MASK, ctl2);
	} else {
		u32 ctl = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
3519

3520 3521 3522 3523 3524
		if ((ctl & TRANS_DDI_PORT_SYNC_ENABLE) == 0)
			return INVALID_TRANSCODER;

		master_select = REG_FIELD_GET(TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK, ctl);
	}
3525 3526 3527 3528 3529 3530 3531

	if (master_select == 0)
		return TRANSCODER_EDP;
	else
		return master_select - 1;
}

3532
static void bdw_get_trans_port_sync_config(struct intel_crtc_state *crtc_state)
3533 3534 3535 3536 3537 3538 3539
{
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
	u32 transcoders = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
	enum transcoder cpu_transcoder;

	crtc_state->master_transcoder =
3540
		bdw_transcoder_master_readout(dev_priv, crtc_state->cpu_transcoder);
3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552

	for_each_cpu_transcoder_masked(dev_priv, cpu_transcoder, transcoders) {
		enum intel_display_power_domain power_domain;
		intel_wakeref_t trans_wakeref;

		power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
		trans_wakeref = intel_display_power_get_if_enabled(dev_priv,
								   power_domain);

		if (!trans_wakeref)
			continue;

3553
		if (bdw_transcoder_master_readout(dev_priv, cpu_transcoder) ==
3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564
		    crtc_state->cpu_transcoder)
			crtc_state->sync_mode_slaves_mask |= BIT(cpu_transcoder);

		intel_display_power_put(dev_priv, power_domain, trans_wakeref);
	}

	drm_WARN_ON(&dev_priv->drm,
		    crtc_state->master_transcoder != INVALID_TRANSCODER &&
		    crtc_state->sync_mode_slaves_mask);
}

3565 3566
static void intel_ddi_read_func_ctl(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config)
3567
{
3568
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3569
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->uapi.crtc);
3570
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
3571
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3572 3573
	u32 temp, flags = 0;

3574
	temp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
3575 3576 3577 3578 3579 3580 3581 3582 3583
	if (temp & TRANS_DDI_PHSYNC)
		flags |= DRM_MODE_FLAG_PHSYNC;
	else
		flags |= DRM_MODE_FLAG_NHSYNC;
	if (temp & TRANS_DDI_PVSYNC)
		flags |= DRM_MODE_FLAG_PVSYNC;
	else
		flags |= DRM_MODE_FLAG_NVSYNC;

3584
	pipe_config->hw.adjusted_mode.flags |= flags;
3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601

	switch (temp & TRANS_DDI_BPC_MASK) {
	case TRANS_DDI_BPC_6:
		pipe_config->pipe_bpp = 18;
		break;
	case TRANS_DDI_BPC_8:
		pipe_config->pipe_bpp = 24;
		break;
	case TRANS_DDI_BPC_10:
		pipe_config->pipe_bpp = 30;
		break;
	case TRANS_DDI_BPC_12:
		pipe_config->pipe_bpp = 36;
		break;
	default:
		break;
	}
3602 3603 3604

	switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
3605
		pipe_config->has_hdmi_sink = true;
3606

3607 3608 3609 3610
		pipe_config->infoframes.enable |=
			intel_hdmi_infoframes_enabled(encoder, pipe_config);

		if (pipe_config->infoframes.enable)
3611
			pipe_config->has_infoframe = true;
S
Shashank Sharma 已提交
3612

3613
		if (temp & TRANS_DDI_HDMI_SCRAMBLING)
S
Shashank Sharma 已提交
3614 3615 3616
			pipe_config->hdmi_scrambling = true;
		if (temp & TRANS_DDI_HIGH_TMDS_CHAR_RATE)
			pipe_config->hdmi_high_tmds_clock_ratio = true;
3617
		fallthrough;
3618
	case TRANS_DDI_MODE_SELECT_DVI:
3619
		pipe_config->output_types |= BIT(INTEL_OUTPUT_HDMI);
3620 3621
		pipe_config->lane_count = 4;
		break;
3622
	case TRANS_DDI_MODE_SELECT_FDI:
3623
		pipe_config->output_types |= BIT(INTEL_OUTPUT_ANALOG);
3624 3625
		break;
	case TRANS_DDI_MODE_SELECT_DP_SST:
3626 3627 3628 3629 3630 3631 3632
		if (encoder->type == INTEL_OUTPUT_EDP)
			pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
		else
			pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
		intel_dp_get_m_n(intel_crtc, pipe_config);
3633

3634
		if (DISPLAY_VER(dev_priv) >= 11) {
3635
			i915_reg_t dp_tp_ctl = dp_tp_ctl_reg(encoder, pipe_config);
3636 3637

			pipe_config->fec_enable =
3638
				intel_de_read(dev_priv, dp_tp_ctl) & DP_TP_CTL_FEC_ENABLE;
3639

3640 3641 3642 3643
			drm_dbg_kms(&dev_priv->drm,
				    "[ENCODER:%d:%s] Fec status: %u\n",
				    encoder->base.base.id, encoder->base.name,
				    pipe_config->fec_enable);
3644 3645
		}

3646 3647 3648 3649 3650 3651
		if (dig_port->lspcon.active && dig_port->dp.has_hdmi_sink)
			pipe_config->infoframes.enable |=
				intel_lspcon_infoframes_enabled(encoder, pipe_config);
		else
			pipe_config->infoframes.enable |=
				intel_hdmi_infoframes_enabled(encoder, pipe_config);
3652
		break;
3653
	case TRANS_DDI_MODE_SELECT_DP_MST:
3654
		pipe_config->output_types |= BIT(INTEL_OUTPUT_DP_MST);
3655 3656
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
3657

3658
		if (DISPLAY_VER(dev_priv) >= 12)
3659 3660 3661
			pipe_config->mst_master_transcoder =
					REG_FIELD_GET(TRANS_DDI_MST_TRANSPORT_SELECT_MASK, temp);

3662
		intel_dp_get_m_n(intel_crtc, pipe_config);
3663 3664 3665

		pipe_config->infoframes.enable |=
			intel_hdmi_infoframes_enabled(encoder, pipe_config);
3666 3667 3668 3669
		break;
	default:
		break;
	}
3670 3671
}

3672 3673
static void intel_ddi_get_config(struct intel_encoder *encoder,
				 struct intel_crtc_state *pipe_config)
3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;

	/* XXX: DSI transcoder paranoia */
	if (drm_WARN_ON(&dev_priv->drm, transcoder_is_dsi(cpu_transcoder)))
		return;

	if (pipe_config->bigjoiner_slave) {
		/* read out pipe settings from master */
		enum transcoder save = pipe_config->cpu_transcoder;

		/* Our own transcoder needs to be disabled when reading it in intel_ddi_read_func_ctl() */
		WARN_ON(pipe_config->output_types);
		pipe_config->cpu_transcoder = (enum transcoder)pipe_config->bigjoiner_linked_crtc->pipe;
		intel_ddi_read_func_ctl(encoder, pipe_config);
		pipe_config->cpu_transcoder = save;
	} else {
		intel_ddi_read_func_ctl(encoder, pipe_config);
	}
3694

3695 3696
	intel_ddi_mso_get_config(encoder, pipe_config);

3697
	pipe_config->has_audio =
3698
		intel_ddi_is_audio_enabled(dev_priv, cpu_transcoder);
3699

3700 3701
	if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
3715 3716 3717
		drm_dbg_kms(&dev_priv->drm,
			    "pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			    pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
3718
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
3719
	}
3720

3721
	if (!pipe_config->bigjoiner_slave)
3722
		ddi_dotclock_get(pipe_config);
3723

3724
	if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
3725 3726
		pipe_config->lane_lat_optim_mask =
			bxt_ddi_phy_get_lane_lat_optim_mask(encoder);
3727 3728

	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);
3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740

	intel_hdmi_read_gcp_infoframe(encoder, pipe_config);

	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_AVI,
			     &pipe_config->infoframes.avi);
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_SPD,
			     &pipe_config->infoframes.spd);
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_VENDOR,
			     &pipe_config->infoframes.hdmi);
3741 3742 3743
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_DRM,
			     &pipe_config->infoframes.drm);
3744

3745
	if (DISPLAY_VER(dev_priv) >= 8)
3746
		bdw_get_trans_port_sync_config(pipe_config);
3747 3748

	intel_read_dp_sdp(encoder, pipe_config, HDMI_PACKET_TYPE_GAMUT_METADATA);
3749
	intel_read_dp_sdp(encoder, pipe_config, DP_SDP_VSC);
3750 3751

	intel_psr_get_config(encoder, pipe_config);
3752 3753
}

3754 3755 3756 3757 3758 3759 3760 3761 3762
void intel_ddi_get_clock(struct intel_encoder *encoder,
			 struct intel_crtc_state *crtc_state,
			 struct intel_shared_dpll *pll)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum icl_port_dpll_id port_dpll_id = ICL_PORT_DPLL_DEFAULT;
	struct icl_port_dpll *port_dpll = &crtc_state->icl_port_dplls[port_dpll_id];
	bool pll_active;

3763 3764 3765
	if (drm_WARN_ON(&i915->drm, !pll))
		return;

3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803
	port_dpll->pll = pll;
	pll_active = intel_dpll_get_hw_state(i915, pll, &port_dpll->hw_state);
	drm_WARN_ON(&i915->drm, !pll_active);

	icl_set_active_port_dpll(crtc_state, port_dpll_id);

	crtc_state->port_clock = intel_dpll_get_freq(i915, crtc_state->shared_dpll,
						     &crtc_state->dpll_hw_state);
}

static void adls_ddi_get_config(struct intel_encoder *encoder,
				struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, adls_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void rkl_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, rkl_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void dg1_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, dg1_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void icl_ddi_combo_get_config(struct intel_encoder *encoder,
				     struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, icl_ddi_combo_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

3804 3805 3806
static void icl_ddi_tc_get_clock(struct intel_encoder *encoder,
				 struct intel_crtc_state *crtc_state,
				 struct intel_shared_dpll *pll)
3807 3808 3809 3810 3811 3812
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum icl_port_dpll_id port_dpll_id;
	struct icl_port_dpll *port_dpll;
	bool pll_active;

3813 3814
	if (drm_WARN_ON(&i915->drm, !pll))
		return;
3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833

	if (intel_get_shared_dpll_id(i915, pll) == DPLL_ID_ICL_TBTPLL)
		port_dpll_id = ICL_PORT_DPLL_DEFAULT;
	else
		port_dpll_id = ICL_PORT_DPLL_MG_PHY;

	port_dpll = &crtc_state->icl_port_dplls[port_dpll_id];

	port_dpll->pll = pll;
	pll_active = intel_dpll_get_hw_state(i915, pll, &port_dpll->hw_state);
	drm_WARN_ON(&i915->drm, !pll_active);

	icl_set_active_port_dpll(crtc_state, port_dpll_id);

	if (intel_get_shared_dpll_id(i915, crtc_state->shared_dpll) == DPLL_ID_ICL_TBTPLL)
		crtc_state->port_clock = icl_calc_tbt_pll_link(i915, encoder->port);
	else
		crtc_state->port_clock = intel_dpll_get_freq(i915, crtc_state->shared_dpll,
							     &crtc_state->dpll_hw_state);
3834
}
3835

3836 3837 3838 3839
static void icl_ddi_tc_get_config(struct intel_encoder *encoder,
				  struct intel_crtc_state *crtc_state)
{
	icl_ddi_tc_get_clock(encoder, crtc_state, icl_ddi_tc_get_pll(encoder));
3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870
	intel_ddi_get_config(encoder, crtc_state);
}

static void cnl_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, cnl_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void bxt_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, bxt_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void skl_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, skl_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

void hsw_ddi_get_config(struct intel_encoder *encoder,
			struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, hsw_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

3871 3872 3873 3874 3875 3876 3877
static void intel_ddi_sync_state(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	if (intel_crtc_has_dp_encoder(crtc_state))
		intel_dp_sync_state(encoder, crtc_state);
}

3878 3879 3880 3881 3882 3883 3884 3885 3886
static bool intel_ddi_initial_fastset_check(struct intel_encoder *encoder,
					    struct intel_crtc_state *crtc_state)
{
	if (intel_crtc_has_dp_encoder(crtc_state))
		return intel_dp_initial_fastset_check(encoder, crtc_state);

	return true;
}

3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904
static enum intel_output_type
intel_ddi_compute_output_type(struct intel_encoder *encoder,
			      struct intel_crtc_state *crtc_state,
			      struct drm_connector_state *conn_state)
{
	switch (conn_state->connector->connector_type) {
	case DRM_MODE_CONNECTOR_HDMIA:
		return INTEL_OUTPUT_HDMI;
	case DRM_MODE_CONNECTOR_eDP:
		return INTEL_OUTPUT_EDP;
	case DRM_MODE_CONNECTOR_DisplayPort:
		return INTEL_OUTPUT_DP;
	default:
		MISSING_CASE(conn_state->connector->connector_type);
		return INTEL_OUTPUT_UNUSED;
	}
}

3905 3906 3907
static int intel_ddi_compute_config(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
P
Paulo Zanoni 已提交
3908
{
3909
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
3910
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3911
	enum port port = encoder->port;
3912
	int ret;
P
Paulo Zanoni 已提交
3913

3914
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A)
3915 3916
		pipe_config->cpu_transcoder = TRANSCODER_EDP;

3917
	if (intel_crtc_has_type(pipe_config, INTEL_OUTPUT_HDMI)) {
3918
		ret = intel_hdmi_compute_config(encoder, pipe_config, conn_state);
3919
	} else {
3920
		ret = intel_dp_compute_config(encoder, pipe_config, conn_state);
3921 3922
	}

3923 3924
	if (ret)
		return ret;
3925

3926 3927 3928 3929 3930 3931
	if (IS_HASWELL(dev_priv) && crtc->pipe == PIPE_A &&
	    pipe_config->cpu_transcoder == TRANSCODER_EDP)
		pipe_config->pch_pfit.force_thru =
			pipe_config->pch_pfit.enabled ||
			pipe_config->crc_enabled;

3932
	if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
3933
		pipe_config->lane_lat_optim_mask =
3934
			bxt_ddi_phy_calc_lane_lat_optim_mask(pipe_config->lane_count);
3935

3936 3937
	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);

3938
	return 0;
P
Paulo Zanoni 已提交
3939 3940
}

3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985
static bool mode_equal(const struct drm_display_mode *mode1,
		       const struct drm_display_mode *mode2)
{
	return drm_mode_match(mode1, mode2,
			      DRM_MODE_MATCH_TIMINGS |
			      DRM_MODE_MATCH_FLAGS |
			      DRM_MODE_MATCH_3D_FLAGS) &&
		mode1->clock == mode2->clock; /* we want an exact match */
}

static bool m_n_equal(const struct intel_link_m_n *m_n_1,
		      const struct intel_link_m_n *m_n_2)
{
	return m_n_1->tu == m_n_2->tu &&
		m_n_1->gmch_m == m_n_2->gmch_m &&
		m_n_1->gmch_n == m_n_2->gmch_n &&
		m_n_1->link_m == m_n_2->link_m &&
		m_n_1->link_n == m_n_2->link_n;
}

static bool crtcs_port_sync_compatible(const struct intel_crtc_state *crtc_state1,
				       const struct intel_crtc_state *crtc_state2)
{
	return crtc_state1->hw.active && crtc_state2->hw.active &&
		crtc_state1->output_types == crtc_state2->output_types &&
		crtc_state1->output_format == crtc_state2->output_format &&
		crtc_state1->lane_count == crtc_state2->lane_count &&
		crtc_state1->port_clock == crtc_state2->port_clock &&
		mode_equal(&crtc_state1->hw.adjusted_mode,
			   &crtc_state2->hw.adjusted_mode) &&
		m_n_equal(&crtc_state1->dp_m_n, &crtc_state2->dp_m_n);
}

static u8
intel_ddi_port_sync_transcoders(const struct intel_crtc_state *ref_crtc_state,
				int tile_group_id)
{
	struct drm_connector *connector;
	const struct drm_connector_state *conn_state;
	struct drm_i915_private *dev_priv = to_i915(ref_crtc_state->uapi.crtc->dev);
	struct intel_atomic_state *state =
		to_intel_atomic_state(ref_crtc_state->uapi.state);
	u8 transcoders = 0;
	int i;

3986 3987 3988 3989
	/*
	 * We don't enable port sync on BDW due to missing w/as and
	 * due to not having adjusted the modeset sequence appropriately.
	 */
3990
	if (DISPLAY_VER(dev_priv) < 9)
3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021
		return 0;

	if (!intel_crtc_has_type(ref_crtc_state, INTEL_OUTPUT_DP))
		return 0;

	for_each_new_connector_in_state(&state->base, connector, conn_state, i) {
		struct intel_crtc *crtc = to_intel_crtc(conn_state->crtc);
		const struct intel_crtc_state *crtc_state;

		if (!crtc)
			continue;

		if (!connector->has_tile ||
		    connector->tile_group->id !=
		    tile_group_id)
			continue;
		crtc_state = intel_atomic_get_new_crtc_state(state,
							     crtc);
		if (!crtcs_port_sync_compatible(ref_crtc_state,
						crtc_state))
			continue;
		transcoders |= BIT(crtc_state->cpu_transcoder);
	}

	return transcoders;
}

static int intel_ddi_compute_config_late(struct intel_encoder *encoder,
					 struct intel_crtc_state *crtc_state,
					 struct drm_connector_state *conn_state)
{
4022
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
4023 4024 4025
	struct drm_connector *connector = conn_state->connector;
	u8 port_sync_transcoders = 0;

4026 4027 4028
	drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] [CRTC:%d:%s]",
		    encoder->base.base.id, encoder->base.name,
		    crtc_state->uapi.crtc->base.id, crtc_state->uapi.crtc->name);
4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051

	if (connector->has_tile)
		port_sync_transcoders = intel_ddi_port_sync_transcoders(crtc_state,
									connector->tile_group->id);

	/*
	 * EDP Transcoders cannot be ensalved
	 * make them a master always when present
	 */
	if (port_sync_transcoders & BIT(TRANSCODER_EDP))
		crtc_state->master_transcoder = TRANSCODER_EDP;
	else
		crtc_state->master_transcoder = ffs(port_sync_transcoders) - 1;

	if (crtc_state->master_transcoder == crtc_state->cpu_transcoder) {
		crtc_state->master_transcoder = INVALID_TRANSCODER;
		crtc_state->sync_mode_slaves_mask =
			port_sync_transcoders & ~BIT(crtc_state->cpu_transcoder);
	}

	return 0;
}

4052 4053
static void intel_ddi_encoder_destroy(struct drm_encoder *encoder)
{
4054
	struct drm_i915_private *i915 = to_i915(encoder->dev);
4055
	struct intel_digital_port *dig_port = enc_to_dig_port(to_intel_encoder(encoder));
4056 4057

	intel_dp_encoder_flush_work(encoder);
4058
	intel_display_power_flush_work(i915);
4059 4060

	drm_encoder_cleanup(encoder);
4061 4062
	if (dig_port)
		kfree(dig_port->hdcp_port_data.streams);
4063 4064 4065
	kfree(dig_port);
}

4066 4067 4068 4069 4070 4071 4072 4073 4074
static void intel_ddi_encoder_reset(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(to_intel_encoder(encoder));

	intel_dp->reset_link_params = true;

	intel_pps_encoder_reset(intel_dp);
}

P
Paulo Zanoni 已提交
4075
static const struct drm_encoder_funcs intel_ddi_funcs = {
4076
	.reset = intel_ddi_encoder_reset,
4077
	.destroy = intel_ddi_encoder_destroy,
P
Paulo Zanoni 已提交
4078 4079
};

4080
static struct intel_connector *
4081
intel_ddi_init_dp_connector(struct intel_digital_port *dig_port)
4082
{
4083
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
4084
	struct intel_connector *connector;
4085
	enum port port = dig_port->base.port;
4086

4087
	connector = intel_connector_alloc();
4088 4089 4090
	if (!connector)
		return NULL;

4091 4092 4093 4094
	dig_port->dp.output_reg = DDI_BUF_CTL(port);
	dig_port->dp.prepare_link_retrain = intel_ddi_prepare_link_retrain;
	dig_port->dp.set_link_train = intel_ddi_set_link_train;
	dig_port->dp.set_idle_link_train = intel_ddi_set_idle_link_train;
4095

4096
	if (DISPLAY_VER(dev_priv) >= 12)
4097
		dig_port->dp.set_signal_levels = tgl_set_signal_levels;
4098
	else if (DISPLAY_VER(dev_priv) >= 11)
4099
		dig_port->dp.set_signal_levels = icl_set_signal_levels;
4100
	else if (IS_CANNONLAKE(dev_priv))
4101
		dig_port->dp.set_signal_levels = cnl_set_signal_levels;
4102
	else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
4103
		dig_port->dp.set_signal_levels = bxt_set_signal_levels;
4104
	else
4105
		dig_port->dp.set_signal_levels = hsw_set_signal_levels;
4106

4107 4108
	dig_port->dp.voltage_max = intel_ddi_dp_voltage_max;
	dig_port->dp.preemph_max = intel_ddi_dp_preemph_max;
4109

4110
	if (!intel_dp_init_connector(dig_port, connector)) {
4111 4112 4113 4114 4115 4116 4117
		kfree(connector);
		return NULL;
	}

	return connector;
}

4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136
static int modeset_pipe(struct drm_crtc *crtc,
			struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_atomic_state *state;
	struct drm_crtc_state *crtc_state;
	int ret;

	state = drm_atomic_state_alloc(crtc->dev);
	if (!state)
		return -ENOMEM;

	state->acquire_ctx = ctx;

	crtc_state = drm_atomic_get_crtc_state(state, crtc);
	if (IS_ERR(crtc_state)) {
		ret = PTR_ERR(crtc_state);
		goto out;
	}

4137
	crtc_state->connectors_changed = true;
4138 4139

	ret = drm_atomic_commit(state);
4140
out:
4141 4142 4143 4144 4145 4146 4147 4148 4149
	drm_atomic_state_put(state);

	return ret;
}

static int intel_hdmi_reset_link(struct intel_encoder *encoder,
				 struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4150
	struct intel_hdmi *hdmi = enc_to_intel_hdmi(encoder);
4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179
	struct intel_connector *connector = hdmi->attached_connector;
	struct i2c_adapter *adapter =
		intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
	struct drm_connector_state *conn_state;
	struct intel_crtc_state *crtc_state;
	struct intel_crtc *crtc;
	u8 config;
	int ret;

	if (!connector || connector->base.status != connector_status_connected)
		return 0;

	ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
			       ctx);
	if (ret)
		return ret;

	conn_state = connector->base.state;

	crtc = to_intel_crtc(conn_state->crtc);
	if (!crtc)
		return 0;

	ret = drm_modeset_lock(&crtc->base.mutex, ctx);
	if (ret)
		return ret;

	crtc_state = to_intel_crtc_state(crtc->base.state);

4180 4181
	drm_WARN_ON(&dev_priv->drm,
		    !intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI));
4182

4183
	if (!crtc_state->hw.active)
4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195
		return 0;

	if (!crtc_state->hdmi_high_tmds_clock_ratio &&
	    !crtc_state->hdmi_scrambling)
		return 0;

	if (conn_state->commit &&
	    !try_wait_for_completion(&conn_state->commit->hw_done))
		return 0;

	ret = drm_scdc_readb(adapter, SCDC_TMDS_CONFIG, &config);
	if (ret < 0) {
4196 4197
		drm_err(&dev_priv->drm, "Failed to read TMDS config: %d\n",
			ret);
4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218
		return 0;
	}

	if (!!(config & SCDC_TMDS_BIT_CLOCK_RATIO_BY_40) ==
	    crtc_state->hdmi_high_tmds_clock_ratio &&
	    !!(config & SCDC_SCRAMBLING_ENABLE) ==
	    crtc_state->hdmi_scrambling)
		return 0;

	/*
	 * HDMI 2.0 says that one should not send scrambled data
	 * prior to configuring the sink scrambling, and that
	 * TMDS clock/data transmission should be suspended when
	 * changing the TMDS clock rate in the sink. So let's
	 * just do a full modeset here, even though some sinks
	 * would be perfectly happy if were to just reconfigure
	 * the SCDC settings on the fly.
	 */
	return modeset_pipe(&crtc->base, ctx);
}

4219 4220
static enum intel_hotplug_state
intel_ddi_hotplug(struct intel_encoder *encoder,
4221
		  struct intel_connector *connector)
4222
{
4223
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
4224
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4225
	struct intel_dp *intel_dp = &dig_port->dp;
4226 4227
	enum phy phy = intel_port_to_phy(i915, encoder->port);
	bool is_tc = intel_phy_is_tc(i915, phy);
4228
	struct drm_modeset_acquire_ctx ctx;
4229
	enum intel_hotplug_state state;
4230 4231
	int ret;

4232 4233 4234 4235 4236 4237 4238
	if (intel_dp->compliance.test_active &&
	    intel_dp->compliance.test_type == DP_TEST_LINK_PHY_TEST_PATTERN) {
		intel_dp_phy_test(encoder);
		/* just do the PHY test and nothing else */
		return INTEL_HOTPLUG_UNCHANGED;
	}

4239
	state = intel_encoder_hotplug(encoder, connector);
4240 4241 4242 4243

	drm_modeset_acquire_init(&ctx, 0);

	for (;;) {
4244 4245 4246 4247
		if (connector->base.connector_type == DRM_MODE_CONNECTOR_HDMIA)
			ret = intel_hdmi_reset_link(encoder, &ctx);
		else
			ret = intel_dp_retrain_link(encoder, &ctx);
4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258

		if (ret == -EDEADLK) {
			drm_modeset_backoff(&ctx);
			continue;
		}

		break;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
4259 4260
	drm_WARN(encoder->base.dev, ret,
		 "Acquiring modeset locks failed with %i\n", ret);
4261

4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276
	/*
	 * Unpowered type-c dongles can take some time to boot and be
	 * responsible, so here giving some time to those dongles to power up
	 * and then retrying the probe.
	 *
	 * On many platforms the HDMI live state signal is known to be
	 * unreliable, so we can't use it to detect if a sink is connected or
	 * not. Instead we detect if it's connected based on whether we can
	 * read the EDID or not. That in turn has a problem during disconnect,
	 * since the HPD interrupt may be raised before the DDC lines get
	 * disconnected (due to how the required length of DDC vs. HPD
	 * connector pins are specified) and so we'll still be able to get a
	 * valid EDID. To solve this schedule another detection cycle if this
	 * time around we didn't detect any change in the sink's connection
	 * status.
4277 4278 4279 4280 4281 4282
	 *
	 * Type-c connectors which get their HPD signal deasserted then
	 * reasserted, without unplugging/replugging the sink from the
	 * connector, introduce a delay until the AUX channel communication
	 * becomes functional. Retry the detection for 5 seconds on type-c
	 * connectors to account for this delay.
4283
	 */
4284 4285
	if (state == INTEL_HOTPLUG_UNCHANGED &&
	    connector->hotplug_retries < (is_tc ? 5 : 1) &&
4286 4287 4288
	    !dig_port->dp.is_mst)
		state = INTEL_HOTPLUG_RETRY;

4289
	return state;
4290 4291
}

4292 4293 4294
static bool lpt_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4295
	u32 bit = dev_priv->hotplug.pch_hpd[encoder->hpd_pin];
4296 4297 4298 4299 4300 4301 4302

	return intel_de_read(dev_priv, SDEISR) & bit;
}

static bool hsw_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4303
	u32 bit = dev_priv->hotplug.hpd[encoder->hpd_pin];
4304

4305
	return intel_de_read(dev_priv, DEISR) & bit;
4306 4307 4308 4309 4310
}

static bool bdw_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4311
	u32 bit = dev_priv->hotplug.hpd[encoder->hpd_pin];
4312 4313 4314 4315

	return intel_de_read(dev_priv, GEN8_DE_PORT_ISR) & bit;
}

4316
static struct intel_connector *
4317
intel_ddi_init_hdmi_connector(struct intel_digital_port *dig_port)
4318 4319
{
	struct intel_connector *connector;
4320
	enum port port = dig_port->base.port;
4321

4322
	connector = intel_connector_alloc();
4323 4324 4325
	if (!connector)
		return NULL;

4326 4327
	dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
	intel_hdmi_init_connector(dig_port, connector);
4328 4329 4330 4331

	return connector;
}

4332
static bool intel_ddi_a_force_4_lanes(struct intel_digital_port *dig_port)
4333
{
4334
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
4335

4336
	if (dig_port->base.port != PORT_A)
4337 4338
		return false;

4339
	if (dig_port->saved_port_bits & DDI_A_4_LANES)
4340 4341 4342 4343 4344
		return false;

	/* Broxton/Geminilake: Bspec says that DDI_A_4_LANES is the only
	 *                     supported configuration
	 */
4345
	if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359
		return true;

	/* Cannonlake: Most of SKUs don't support DDI_E, and the only
	 *             one who does also have a full A/E split called
	 *             DDI_F what makes DDI_E useless. However for this
	 *             case let's trust VBT info.
	 */
	if (IS_CANNONLAKE(dev_priv) &&
	    !intel_bios_is_port_present(dev_priv, PORT_E))
		return true;

	return false;
}

4360
static int
4361
intel_ddi_max_lanes(struct intel_digital_port *dig_port)
4362
{
4363 4364
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum port port = dig_port->base.port;
4365 4366
	int max_lanes = 4;

4367
	if (DISPLAY_VER(dev_priv) >= 11)
4368 4369 4370
		return max_lanes;

	if (port == PORT_A || port == PORT_E) {
4371
		if (intel_de_read(dev_priv, DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382
			max_lanes = port == PORT_A ? 4 : 0;
		else
			/* Both A and E share 2 lanes */
			max_lanes = 2;
	}

	/*
	 * Some BIOS might fail to set this bit on port A if eDP
	 * wasn't lit up at boot.  Force this bit set when needed
	 * so we use the proper lane count for our calculations.
	 */
4383
	if (intel_ddi_a_force_4_lanes(dig_port)) {
4384 4385
		drm_dbg_kms(&dev_priv->drm,
			    "Forcing DDI_A_4_LANES for port A\n");
4386
		dig_port->saved_port_bits |= DDI_A_4_LANES;
4387 4388 4389 4390 4391 4392
		max_lanes = 4;
	}

	return max_lanes;
}

M
Matt Roper 已提交
4393 4394 4395
static bool hti_uses_phy(struct drm_i915_private *i915, enum phy phy)
{
	return i915->hti_state & HDPORT_ENABLED &&
4396
	       i915->hti_state & HDPORT_DDI_USED(phy);
M
Matt Roper 已提交
4397 4398
}

4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409
static enum hpd_pin xelpd_hpd_pin(struct drm_i915_private *dev_priv,
				  enum port port)
{
	if (port >= PORT_D_XELPD)
		return HPD_PORT_D + port - PORT_D_XELPD;
	else if (port >= PORT_TC1)
		return HPD_PORT_TC1 + port - PORT_TC1;
	else
		return HPD_PORT_A + port - PORT_A;
}

4410 4411 4412
static enum hpd_pin dg1_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
4413 4414
	if (port >= PORT_TC1)
		return HPD_PORT_C + port - PORT_TC1;
4415 4416 4417 4418
	else
		return HPD_PORT_A + port - PORT_A;
}

4419 4420 4421
static enum hpd_pin tgl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
4422 4423
	if (port >= PORT_TC1)
		return HPD_PORT_TC1 + port - PORT_TC1;
4424 4425 4426 4427 4428 4429 4430 4431 4432 4433
	else
		return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin rkl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (HAS_PCH_TGP(dev_priv))
		return tgl_hpd_pin(dev_priv, port);

4434 4435
	if (port >= PORT_TC1)
		return HPD_PORT_C + port - PORT_TC1;
4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469
	else
		return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin icl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (port >= PORT_C)
		return HPD_PORT_TC1 + port - PORT_C;
	else
		return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin ehl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (port == PORT_D)
		return HPD_PORT_A;

	if (HAS_PCH_MCC(dev_priv))
		return icl_hpd_pin(dev_priv, port);

	return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin cnl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (port == PORT_F)
		return HPD_PORT_E;

	return HPD_PORT_A + port - PORT_A;
}

4470 4471 4472 4473 4474 4475 4476 4477
static enum hpd_pin skl_hpd_pin(struct drm_i915_private *dev_priv, enum port port)
{
	if (HAS_PCH_TGP(dev_priv))
		return icl_hpd_pin(dev_priv, port);

	return HPD_PORT_A + port - PORT_A;
}

4478 4479
static bool intel_ddi_is_tc(struct drm_i915_private *i915, enum port port)
{
4480
	if (DISPLAY_VER(i915) >= 12)
4481
		return port >= PORT_TC1;
4482
	else if (DISPLAY_VER(i915) >= 11)
4483 4484 4485 4486 4487
		return port >= PORT_C;
	else
		return false;
}

4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517
static void intel_ddi_encoder_suspend(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	intel_dp_encoder_suspend(encoder);

	if (!intel_phy_is_tc(i915, phy))
		return;

	intel_tc_port_disconnect_phy(dig_port);
}

static void intel_ddi_encoder_shutdown(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	intel_dp_encoder_shutdown(encoder);

	if (!intel_phy_is_tc(i915, phy))
		return;

	intel_tc_port_disconnect_phy(dig_port);
}

4518 4519 4520
#define port_tc_name(port) ((port) - PORT_TC1 + '1')
#define tc_port_name(tc_port) ((tc_port) - TC_PORT_1 + '1')

4521
void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port)
P
Paulo Zanoni 已提交
4522
{
4523
	struct intel_digital_port *dig_port;
4524
	struct intel_encoder *encoder;
4525
	const struct intel_bios_encoder_data *devdata;
4526
	bool init_hdmi, init_dp;
4527
	enum phy phy = intel_port_to_phy(dev_priv, port);
4528

M
Matt Roper 已提交
4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540
	/*
	 * On platforms with HTI (aka HDPORT), if it's enabled at boot it may
	 * have taken over some of the PHYs and made them unavailable to the
	 * driver.  In that case we should skip initializing the corresponding
	 * outputs.
	 */
	if (hti_uses_phy(dev_priv, phy)) {
		drm_dbg_kms(&dev_priv->drm, "PORT %c / PHY %c reserved by HTI\n",
			    port_name(port), phy_name(phy));
		return;
	}

4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551
	devdata = intel_bios_encoder_data_lookup(dev_priv, port);
	if (!devdata) {
		drm_dbg_kms(&dev_priv->drm,
			    "VBT says port %c is not present\n",
			    port_name(port));
		return;
	}

	init_hdmi = intel_bios_encoder_supports_dvi(devdata) ||
		intel_bios_encoder_supports_hdmi(devdata);
	init_dp = intel_bios_encoder_supports_dp(devdata);
4552 4553 4554 4555 4556 4557 4558 4559 4560

	if (intel_bios_is_lspcon_present(dev_priv, port)) {
		/*
		 * Lspcon device needs to be driven with DP connector
		 * with special detection sequence. So make sure DP
		 * is initialized before lspcon.
		 */
		init_dp = true;
		init_hdmi = false;
4561 4562
		drm_dbg_kms(&dev_priv->drm, "VBT says port %c has lspcon\n",
			    port_name(port));
4563 4564
	}

4565
	if (!init_dp && !init_hdmi) {
4566 4567 4568
		drm_dbg_kms(&dev_priv->drm,
			    "VBT says port %c is not DVI/HDMI/DP compatible, respect it\n",
			    port_name(port));
4569
		return;
4570
	}
P
Paulo Zanoni 已提交
4571

4572 4573
	dig_port = kzalloc(sizeof(*dig_port), GFP_KERNEL);
	if (!dig_port)
P
Paulo Zanoni 已提交
4574 4575
		return;

4576
	encoder = &dig_port->base;
4577
	encoder->devdata = devdata;
P
Paulo Zanoni 已提交
4578

4579 4580 4581 4582 4583 4584 4585
	if (DISPLAY_VER(dev_priv) >= 13 && port >= PORT_D_XELPD) {
		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %c/PHY %c",
				 port_name(port - PORT_D_XELPD + PORT_D),
				 phy_name(phy));
	} else if (DISPLAY_VER(dev_priv) >= 12) {
4586 4587 4588 4589 4590 4591
		enum tc_port tc_port = intel_port_to_tc(dev_priv, port);

		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %s%c/PHY %s%c",
				 port >= PORT_TC1 ? "TC" : "",
4592
				 port >= PORT_TC1 ? port_tc_name(port) : port_name(port),
4593
				 tc_port != TC_PORT_NONE ? "TC" : "",
4594
				 tc_port != TC_PORT_NONE ? tc_port_name(tc_port) : phy_name(phy));
4595
	} else if (DISPLAY_VER(dev_priv) >= 11) {
4596 4597 4598 4599 4600 4601 4602 4603
		enum tc_port tc_port = intel_port_to_tc(dev_priv, port);

		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %c%s/PHY %s%c",
				 port_name(port),
				 port >= PORT_C ? " (TC)" : "",
				 tc_port != TC_PORT_NONE ? "TC" : "",
4604
				 tc_port != TC_PORT_NONE ? tc_port_name(tc_port) : phy_name(phy));
4605 4606 4607 4608 4609
	} else {
		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %c/PHY %c", port_name(port),  phy_name(phy));
	}
P
Paulo Zanoni 已提交
4610

4611 4612 4613
	mutex_init(&dig_port->hdcp_mutex);
	dig_port->num_hdcp_streams = 0;

4614 4615 4616
	encoder->hotplug = intel_ddi_hotplug;
	encoder->compute_output_type = intel_ddi_compute_output_type;
	encoder->compute_config = intel_ddi_compute_config;
4617
	encoder->compute_config_late = intel_ddi_compute_config_late;
4618 4619 4620 4621 4622 4623 4624
	encoder->enable = intel_enable_ddi;
	encoder->pre_pll_enable = intel_ddi_pre_pll_enable;
	encoder->pre_enable = intel_ddi_pre_enable;
	encoder->disable = intel_disable_ddi;
	encoder->post_disable = intel_ddi_post_disable;
	encoder->update_pipe = intel_ddi_update_pipe;
	encoder->get_hw_state = intel_ddi_get_hw_state;
4625
	encoder->sync_state = intel_ddi_sync_state;
4626
	encoder->initial_fastset_check = intel_ddi_initial_fastset_check;
4627 4628
	encoder->suspend = intel_ddi_encoder_suspend;
	encoder->shutdown = intel_ddi_encoder_shutdown;
4629 4630 4631 4632 4633 4634 4635
	encoder->get_power_domains = intel_ddi_get_power_domains;

	encoder->type = INTEL_OUTPUT_DDI;
	encoder->power_domain = intel_port_to_power_domain(port);
	encoder->port = port;
	encoder->cloneable = 0;
	encoder->pipe_mask = ~0;
4636

4637 4638 4639
	if (IS_ALDERLAKE_S(dev_priv)) {
		encoder->enable_clock = adls_ddi_enable_clock;
		encoder->disable_clock = adls_ddi_disable_clock;
4640
		encoder->is_clock_enabled = adls_ddi_is_clock_enabled;
4641
		encoder->get_config = adls_ddi_get_config;
4642 4643 4644
	} else if (IS_ROCKETLAKE(dev_priv)) {
		encoder->enable_clock = rkl_ddi_enable_clock;
		encoder->disable_clock = rkl_ddi_disable_clock;
4645
		encoder->is_clock_enabled = rkl_ddi_is_clock_enabled;
4646
		encoder->get_config = rkl_ddi_get_config;
4647
	} else if (IS_DG1(dev_priv)) {
4648 4649
		encoder->enable_clock = dg1_ddi_enable_clock;
		encoder->disable_clock = dg1_ddi_disable_clock;
4650
		encoder->is_clock_enabled = dg1_ddi_is_clock_enabled;
4651
		encoder->get_config = dg1_ddi_get_config;
4652 4653 4654 4655
	} else if (IS_JSL_EHL(dev_priv)) {
		if (intel_ddi_is_tc(dev_priv, port)) {
			encoder->enable_clock = jsl_ddi_tc_enable_clock;
			encoder->disable_clock = jsl_ddi_tc_disable_clock;
4656
			encoder->is_clock_enabled = jsl_ddi_tc_is_clock_enabled;
4657
			encoder->get_config = icl_ddi_combo_get_config;
4658 4659 4660
		} else {
			encoder->enable_clock = icl_ddi_combo_enable_clock;
			encoder->disable_clock = icl_ddi_combo_disable_clock;
4661
			encoder->is_clock_enabled = icl_ddi_combo_is_clock_enabled;
4662
			encoder->get_config = icl_ddi_combo_get_config;
4663
		}
4664
	} else if (DISPLAY_VER(dev_priv) >= 11) {
4665 4666 4667
		if (intel_ddi_is_tc(dev_priv, port)) {
			encoder->enable_clock = icl_ddi_tc_enable_clock;
			encoder->disable_clock = icl_ddi_tc_disable_clock;
4668
			encoder->is_clock_enabled = icl_ddi_tc_is_clock_enabled;
4669
			encoder->get_config = icl_ddi_tc_get_config;
4670 4671 4672
		} else {
			encoder->enable_clock = icl_ddi_combo_enable_clock;
			encoder->disable_clock = icl_ddi_combo_disable_clock;
4673
			encoder->is_clock_enabled = icl_ddi_combo_is_clock_enabled;
4674
			encoder->get_config = icl_ddi_combo_get_config;
4675
		}
4676
	} else if (IS_CANNONLAKE(dev_priv)) {
4677 4678
		encoder->enable_clock = cnl_ddi_enable_clock;
		encoder->disable_clock = cnl_ddi_disable_clock;
4679
		encoder->is_clock_enabled = cnl_ddi_is_clock_enabled;
4680
		encoder->get_config = cnl_ddi_get_config;
4681
	} else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) {
4682 4683
		/* BXT/GLK have fixed PLL->port mapping */
		encoder->get_config = bxt_ddi_get_config;
4684
	} else if (DISPLAY_VER(dev_priv) == 9) {
4685 4686
		encoder->enable_clock = skl_ddi_enable_clock;
		encoder->disable_clock = skl_ddi_disable_clock;
4687
		encoder->is_clock_enabled = skl_ddi_is_clock_enabled;
4688
		encoder->get_config = skl_ddi_get_config;
4689
	} else if (IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv)) {
4690 4691
		encoder->enable_clock = hsw_ddi_enable_clock;
		encoder->disable_clock = hsw_ddi_disable_clock;
4692
		encoder->is_clock_enabled = hsw_ddi_is_clock_enabled;
4693
		encoder->get_config = hsw_ddi_get_config;
4694 4695
	}

4696 4697 4698
	if (DISPLAY_VER(dev_priv) >= 13)
		encoder->hpd_pin = xelpd_hpd_pin(dev_priv, port);
	else if (IS_DG1(dev_priv))
4699 4700
		encoder->hpd_pin = dg1_hpd_pin(dev_priv, port);
	else if (IS_ROCKETLAKE(dev_priv))
4701
		encoder->hpd_pin = rkl_hpd_pin(dev_priv, port);
4702
	else if (DISPLAY_VER(dev_priv) >= 12)
4703
		encoder->hpd_pin = tgl_hpd_pin(dev_priv, port);
4704
	else if (IS_JSL_EHL(dev_priv))
4705
		encoder->hpd_pin = ehl_hpd_pin(dev_priv, port);
4706
	else if (DISPLAY_VER(dev_priv) == 11)
4707
		encoder->hpd_pin = icl_hpd_pin(dev_priv, port);
4708
	else if (IS_CANNONLAKE(dev_priv))
4709
		encoder->hpd_pin = cnl_hpd_pin(dev_priv, port);
4710
	else if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv))
4711
		encoder->hpd_pin = skl_hpd_pin(dev_priv, port);
4712 4713
	else
		encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port);
P
Paulo Zanoni 已提交
4714

4715
	if (DISPLAY_VER(dev_priv) >= 11)
4716 4717 4718
		dig_port->saved_port_bits =
			intel_de_read(dev_priv, DDI_BUF_CTL(port))
			& DDI_BUF_PORT_REVERSAL;
4719
	else
4720 4721 4722
		dig_port->saved_port_bits =
			intel_de_read(dev_priv, DDI_BUF_CTL(port))
			& (DDI_BUF_PORT_REVERSAL | DDI_A_4_LANES);
4723

4724 4725 4726
	if (intel_bios_is_lane_reversal_needed(dev_priv, port))
		dig_port->saved_port_bits |= DDI_BUF_PORT_REVERSAL;

4727 4728 4729
	dig_port->dp.output_reg = INVALID_MMIO_REG;
	dig_port->max_lanes = intel_ddi_max_lanes(dig_port);
	dig_port->aux_ch = intel_bios_port_aux_ch(dev_priv, port);
P
Paulo Zanoni 已提交
4730

4731
	if (intel_phy_is_tc(dev_priv, phy)) {
4732
		bool is_legacy =
4733 4734
			!intel_bios_encoder_supports_typec_usb(devdata) &&
			!intel_bios_encoder_supports_tbt(devdata);
4735

4736
		intel_tc_port_init(dig_port, is_legacy);
4737

4738 4739
		encoder->update_prepare = intel_ddi_update_prepare;
		encoder->update_complete = intel_ddi_update_complete;
4740
	}
4741

4742
	drm_WARN_ON(&dev_priv->drm, port > PORT_I);
4743
	dig_port->ddi_io_power_domain = POWER_DOMAIN_PORT_DDI_A_IO +
4744
					      port - PORT_A;
4745

4746
	if (init_dp) {
4747
		if (!intel_ddi_init_dp_connector(dig_port))
4748
			goto err;
4749

4750
		dig_port->hpd_pulse = intel_dp_hpd_pulse;
4751

4752 4753
		/* Splitter enable for eDP MSO is limited to certain pipes. */
		if (dig_port->dp.mso_link_count) {
4754
			encoder->pipe_mask = BIT(PIPE_A);
4755 4756 4757
			if (IS_ALDERLAKE_P(dev_priv))
				encoder->pipe_mask |= BIT(PIPE_B);
		}
4758
	}
4759

4760 4761
	/* In theory we don't need the encoder->type check, but leave it just in
	 * case we have some really bad VBTs... */
4762
	if (encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
4763
		if (!intel_ddi_init_hdmi_connector(dig_port))
4764
			goto err;
4765
	}
4766

4767
	if (DISPLAY_VER(dev_priv) >= 11) {
4768
		if (intel_phy_is_tc(dev_priv, phy))
4769
			dig_port->connected = intel_tc_port_connected;
4770
		else
4771
			dig_port->connected = lpt_digital_port_connected;
4772
	} else if (DISPLAY_VER(dev_priv) >= 8) {
4773 4774
		if (port == PORT_A || IS_GEMINILAKE(dev_priv) ||
		    IS_BROXTON(dev_priv))
4775
			dig_port->connected = bdw_digital_port_connected;
4776
		else
4777
			dig_port->connected = lpt_digital_port_connected;
4778
	} else {
4779
		if (port == PORT_A)
4780
			dig_port->connected = hsw_digital_port_connected;
4781
		else
4782
			dig_port->connected = lpt_digital_port_connected;
4783 4784
	}

4785
	intel_infoframe_init(dig_port);
4786

4787 4788 4789
	return;

err:
4790
	drm_encoder_cleanup(&encoder->base);
4791
	kfree(dig_port);
P
Paulo Zanoni 已提交
4792
}