intel_ddi.c 166.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eugeni Dodonov <eugeni.dodonov@intel.com>
 *
 */

28
#include <drm/drm_scdc_helper.h>
29

30
#include "i915_drv.h"
31
#include "intel_audio.h"
32
#include "intel_combo_phy.h"
33
#include "intel_connector.h"
34
#include "intel_ddi.h"
35
#include "intel_display_types.h"
36
#include "intel_dp.h"
37
#include "intel_dp_mst.h"
38
#include "intel_dp_link_training.h"
39
#include "intel_dpio_phy.h"
40
#include "intel_dsi.h"
41
#include "intel_fifo_underrun.h"
42
#include "intel_gmbus.h"
43
#include "intel_hdcp.h"
44
#include "intel_hdmi.h"
45
#include "intel_hotplug.h"
46
#include "intel_lspcon.h"
47
#include "intel_panel.h"
48
#include "intel_psr.h"
49
#include "intel_sprite.h"
50
#include "intel_tc.h"
51
#include "intel_vdsc.h"
52

53 54 55
struct ddi_buf_trans {
	u32 trans1;	/* balance leg enable, de-emph level */
	u32 trans2;	/* vref sel, vswing */
56
	u8 i_boost;	/* SKL: I_boost; valid: 0x0, 0x1, 0x3, 0x7 */
57 58
};

59 60 61 62 63 64 65 66 67 68 69 70 71
static const u8 index_to_dp_signal_levels[] = {
	[0] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[2] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[3] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3,
	[4] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[5] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[6] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[7] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[8] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[9] = DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0,
};

72 73 74 75
/* HDMI/DVI modes ignore everything but the last 2 items. So we share
 * them for both DP and FDI transports, allowing those ports to
 * automatically adapt to HDMI connections as well
 */
76
static const struct ddi_buf_trans hsw_ddi_translations_dp[] = {
77 78 79 80 81 82 83 84 85
	{ 0x00FFFFFF, 0x0006000E, 0x0 },
	{ 0x00D75FFF, 0x0005000A, 0x0 },
	{ 0x00C30FFF, 0x00040006, 0x0 },
	{ 0x80AAAFFF, 0x000B0000, 0x0 },
	{ 0x00FFFFFF, 0x0005000A, 0x0 },
	{ 0x00D75FFF, 0x000C0004, 0x0 },
	{ 0x80C30FFF, 0x000B0000, 0x0 },
	{ 0x00FFFFFF, 0x00040006, 0x0 },
	{ 0x80D75FFF, 0x000B0000, 0x0 },
86 87
};

88
static const struct ddi_buf_trans hsw_ddi_translations_fdi[] = {
89 90 91 92 93 94 95 96 97
	{ 0x00FFFFFF, 0x0007000E, 0x0 },
	{ 0x00D75FFF, 0x000F000A, 0x0 },
	{ 0x00C30FFF, 0x00060006, 0x0 },
	{ 0x00AAAFFF, 0x001E0000, 0x0 },
	{ 0x00FFFFFF, 0x000F000A, 0x0 },
	{ 0x00D75FFF, 0x00160004, 0x0 },
	{ 0x00C30FFF, 0x001E0000, 0x0 },
	{ 0x00FFFFFF, 0x00060006, 0x0 },
	{ 0x00D75FFF, 0x001E0000, 0x0 },
98 99
};

100 101
static const struct ddi_buf_trans hsw_ddi_translations_hdmi[] = {
					/* Idx	NT mV d	T mV d	db	*/
102 103 104 105 106 107 108 109 110 111 112 113
	{ 0x00FFFFFF, 0x0006000E, 0x0 },/* 0:	400	400	0	*/
	{ 0x00E79FFF, 0x000E000C, 0x0 },/* 1:	400	500	2	*/
	{ 0x00D75FFF, 0x0005000A, 0x0 },/* 2:	400	600	3.5	*/
	{ 0x00FFFFFF, 0x0005000A, 0x0 },/* 3:	600	600	0	*/
	{ 0x00E79FFF, 0x001D0007, 0x0 },/* 4:	600	750	2	*/
	{ 0x00D75FFF, 0x000C0004, 0x0 },/* 5:	600	900	3.5	*/
	{ 0x00FFFFFF, 0x00040006, 0x0 },/* 6:	800	800	0	*/
	{ 0x80E79FFF, 0x00030002, 0x0 },/* 7:	800	1000	2	*/
	{ 0x00FFFFFF, 0x00140005, 0x0 },/* 8:	850	850	0	*/
	{ 0x00FFFFFF, 0x000C0004, 0x0 },/* 9:	900	900	0	*/
	{ 0x00FFFFFF, 0x001C0003, 0x0 },/* 10:	950	950	0	*/
	{ 0x80FFFFFF, 0x00030002, 0x0 },/* 11:	1000	1000	0	*/
114 115
};

116
static const struct ddi_buf_trans bdw_ddi_translations_edp[] = {
117 118 119 120 121 122 123 124 125
	{ 0x00FFFFFF, 0x00000012, 0x0 },
	{ 0x00EBAFFF, 0x00020011, 0x0 },
	{ 0x00C71FFF, 0x0006000F, 0x0 },
	{ 0x00AAAFFF, 0x000E000A, 0x0 },
	{ 0x00FFFFFF, 0x00020011, 0x0 },
	{ 0x00DB6FFF, 0x0005000F, 0x0 },
	{ 0x00BEEFFF, 0x000A000C, 0x0 },
	{ 0x00FFFFFF, 0x0005000F, 0x0 },
	{ 0x00DB6FFF, 0x000A000C, 0x0 },
126 127
};

128
static const struct ddi_buf_trans bdw_ddi_translations_dp[] = {
129 130 131 132 133 134 135 136 137
	{ 0x00FFFFFF, 0x0007000E, 0x0 },
	{ 0x00D75FFF, 0x000E000A, 0x0 },
	{ 0x00BEFFFF, 0x00140006, 0x0 },
	{ 0x80B2CFFF, 0x001B0002, 0x0 },
	{ 0x00FFFFFF, 0x000E000A, 0x0 },
	{ 0x00DB6FFF, 0x00160005, 0x0 },
	{ 0x80C71FFF, 0x001A0002, 0x0 },
	{ 0x00F7DFFF, 0x00180004, 0x0 },
	{ 0x80D75FFF, 0x001B0002, 0x0 },
138 139
};

140
static const struct ddi_buf_trans bdw_ddi_translations_fdi[] = {
141 142 143 144 145 146 147 148 149
	{ 0x00FFFFFF, 0x0001000E, 0x0 },
	{ 0x00D75FFF, 0x0004000A, 0x0 },
	{ 0x00C30FFF, 0x00070006, 0x0 },
	{ 0x00AAAFFF, 0x000C0000, 0x0 },
	{ 0x00FFFFFF, 0x0004000A, 0x0 },
	{ 0x00D75FFF, 0x00090004, 0x0 },
	{ 0x00C30FFF, 0x000C0000, 0x0 },
	{ 0x00FFFFFF, 0x00070006, 0x0 },
	{ 0x00D75FFF, 0x000C0000, 0x0 },
150 151
};

152 153
static const struct ddi_buf_trans bdw_ddi_translations_hdmi[] = {
					/* Idx	NT mV d	T mV df	db	*/
154 155 156 157 158 159 160 161 162 163
	{ 0x00FFFFFF, 0x0007000E, 0x0 },/* 0:	400	400	0	*/
	{ 0x00D75FFF, 0x000E000A, 0x0 },/* 1:	400	600	3.5	*/
	{ 0x00BEFFFF, 0x00140006, 0x0 },/* 2:	400	800	6	*/
	{ 0x00FFFFFF, 0x0009000D, 0x0 },/* 3:	450	450	0	*/
	{ 0x00FFFFFF, 0x000E000A, 0x0 },/* 4:	600	600	0	*/
	{ 0x00D7FFFF, 0x00140006, 0x0 },/* 5:	600	800	2.5	*/
	{ 0x80CB2FFF, 0x001B0002, 0x0 },/* 6:	600	1000	4.5	*/
	{ 0x00FFFFFF, 0x00140006, 0x0 },/* 7:	800	800	0	*/
	{ 0x80E79FFF, 0x001B0002, 0x0 },/* 8:	800	1000	2	*/
	{ 0x80FFFFFF, 0x001B0002, 0x0 },/* 9:	1000	1000	0	*/
164 165
};

166
/* Skylake H and S */
167
static const struct ddi_buf_trans skl_ddi_translations_dp[] = {
168 169 170
	{ 0x00002016, 0x000000A0, 0x0 },
	{ 0x00005012, 0x0000009B, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
171
	{ 0x80009010, 0x000000C0, 0x1 },
172 173
	{ 0x00002016, 0x0000009B, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
174
	{ 0x80007011, 0x000000C0, 0x1 },
175
	{ 0x00002016, 0x000000DF, 0x0 },
176
	{ 0x80005012, 0x000000C0, 0x1 },
177 178
};

179 180
/* Skylake U */
static const struct ddi_buf_trans skl_u_ddi_translations_dp[] = {
181
	{ 0x0000201B, 0x000000A2, 0x0 },
182
	{ 0x00005012, 0x00000088, 0x0 },
183
	{ 0x80007011, 0x000000CD, 0x1 },
184
	{ 0x80009010, 0x000000C0, 0x1 },
185
	{ 0x0000201B, 0x0000009D, 0x0 },
186 187
	{ 0x80005012, 0x000000C0, 0x1 },
	{ 0x80007011, 0x000000C0, 0x1 },
188
	{ 0x00002016, 0x00000088, 0x0 },
189
	{ 0x80005012, 0x000000C0, 0x1 },
190 191
};

192 193
/* Skylake Y */
static const struct ddi_buf_trans skl_y_ddi_translations_dp[] = {
194 195
	{ 0x00000018, 0x000000A2, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
196
	{ 0x80007011, 0x000000CD, 0x3 },
197
	{ 0x80009010, 0x000000C0, 0x3 },
198
	{ 0x00000018, 0x0000009D, 0x0 },
199 200
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
201
	{ 0x00000018, 0x00000088, 0x0 },
202
	{ 0x80005012, 0x000000C0, 0x3 },
203 204
};

205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243
/* Kabylake H and S */
static const struct ddi_buf_trans kbl_ddi_translations_dp[] = {
	{ 0x00002016, 0x000000A0, 0x0 },
	{ 0x00005012, 0x0000009B, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
	{ 0x80009010, 0x000000C0, 0x1 },
	{ 0x00002016, 0x0000009B, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000C0, 0x1 },
	{ 0x00002016, 0x00000097, 0x0 },
	{ 0x80005012, 0x000000C0, 0x1 },
};

/* Kabylake U */
static const struct ddi_buf_trans kbl_u_ddi_translations_dp[] = {
	{ 0x0000201B, 0x000000A1, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000CD, 0x3 },
	{ 0x80009010, 0x000000C0, 0x3 },
	{ 0x0000201B, 0x0000009D, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
	{ 0x00002016, 0x0000004F, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
};

/* Kabylake Y */
static const struct ddi_buf_trans kbl_y_ddi_translations_dp[] = {
	{ 0x00001017, 0x000000A1, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000CD, 0x3 },
	{ 0x8000800F, 0x000000C0, 0x3 },
	{ 0x00001017, 0x0000009D, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
	{ 0x00001017, 0x0000004C, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
};

244
/*
245
 * Skylake/Kabylake H and S
246 247
 * eDP 1.4 low vswing translation parameters
 */
248
static const struct ddi_buf_trans skl_ddi_translations_edp[] = {
249 250 251 252 253 254 255 256 257 258 259 260 261
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000A9, 0x0 },
	{ 0x00007011, 0x000000A2, 0x0 },
	{ 0x00009010, 0x0000009C, 0x0 },
	{ 0x00000018, 0x000000A9, 0x0 },
	{ 0x00006013, 0x000000A2, 0x0 },
	{ 0x00007011, 0x000000A6, 0x0 },
	{ 0x00000018, 0x000000AB, 0x0 },
	{ 0x00007013, 0x0000009F, 0x0 },
	{ 0x00000018, 0x000000DF, 0x0 },
};

/*
262
 * Skylake/Kabylake U
263 264 265 266 267 268 269 270 271 272 273 274 275
 * eDP 1.4 low vswing translation parameters
 */
static const struct ddi_buf_trans skl_u_ddi_translations_edp[] = {
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000A9, 0x0 },
	{ 0x00007011, 0x000000A2, 0x0 },
	{ 0x00009010, 0x0000009C, 0x0 },
	{ 0x00000018, 0x000000A9, 0x0 },
	{ 0x00006013, 0x000000A2, 0x0 },
	{ 0x00007011, 0x000000A6, 0x0 },
	{ 0x00002016, 0x000000AB, 0x0 },
	{ 0x00005013, 0x0000009F, 0x0 },
	{ 0x00000018, 0x000000DF, 0x0 },
276 277
};

278
/*
279
 * Skylake/Kabylake Y
280 281
 * eDP 1.4 low vswing translation parameters
 */
282
static const struct ddi_buf_trans skl_y_ddi_translations_edp[] = {
283 284 285 286 287 288 289 290 291 292 293
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000AB, 0x0 },
	{ 0x00007011, 0x000000A4, 0x0 },
	{ 0x00009010, 0x000000DF, 0x0 },
	{ 0x00000018, 0x000000AA, 0x0 },
	{ 0x00006013, 0x000000A4, 0x0 },
	{ 0x00007011, 0x0000009D, 0x0 },
	{ 0x00000018, 0x000000A0, 0x0 },
	{ 0x00006012, 0x000000DF, 0x0 },
	{ 0x00000018, 0x0000008A, 0x0 },
};
294

295
/* Skylake/Kabylake U, H and S */
296
static const struct ddi_buf_trans skl_ddi_translations_hdmi[] = {
297 298 299 300 301 302
	{ 0x00000018, 0x000000AC, 0x0 },
	{ 0x00005012, 0x0000009D, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
	{ 0x00000018, 0x000000A1, 0x0 },
	{ 0x00000018, 0x00000098, 0x0 },
	{ 0x00004013, 0x00000088, 0x0 },
303
	{ 0x80006012, 0x000000CD, 0x1 },
304
	{ 0x00000018, 0x000000DF, 0x0 },
305 306 307
	{ 0x80003015, 0x000000CD, 0x1 },	/* Default */
	{ 0x80003015, 0x000000C0, 0x1 },
	{ 0x80000018, 0x000000C0, 0x1 },
308 309
};

310
/* Skylake/Kabylake Y */
311
static const struct ddi_buf_trans skl_y_ddi_translations_hdmi[] = {
312 313
	{ 0x00000018, 0x000000A1, 0x0 },
	{ 0x00005012, 0x000000DF, 0x0 },
314
	{ 0x80007011, 0x000000CB, 0x3 },
315 316 317
	{ 0x00000018, 0x000000A4, 0x0 },
	{ 0x00000018, 0x0000009D, 0x0 },
	{ 0x00004013, 0x00000080, 0x0 },
318
	{ 0x80006013, 0x000000C0, 0x3 },
319
	{ 0x00000018, 0x0000008A, 0x0 },
320 321 322
	{ 0x80003015, 0x000000C0, 0x3 },	/* Default */
	{ 0x80003015, 0x000000C0, 0x3 },
	{ 0x80000018, 0x000000C0, 0x3 },
323 324
};

325
struct bxt_ddi_buf_trans {
326 327 328 329
	u8 margin;	/* swing value */
	u8 scale;	/* scale value */
	u8 enable;	/* scale enable */
	u8 deemphasis;
330 331 332 333
};

static const struct bxt_ddi_buf_trans bxt_ddi_translations_dp[] = {
					/* Idx	NT mV diff	db  */
334 335 336 337 338 339 340 341 342 343
	{ 52,  0x9A, 0, 128, },	/* 0:	400		0   */
	{ 78,  0x9A, 0, 85,  },	/* 1:	400		3.5 */
	{ 104, 0x9A, 0, 64,  },	/* 2:	400		6   */
	{ 154, 0x9A, 0, 43,  },	/* 3:	400		9.5 */
	{ 77,  0x9A, 0, 128, },	/* 4:	600		0   */
	{ 116, 0x9A, 0, 85,  },	/* 5:	600		3.5 */
	{ 154, 0x9A, 0, 64,  },	/* 6:	600		6   */
	{ 102, 0x9A, 0, 128, },	/* 7:	800		0   */
	{ 154, 0x9A, 0, 85,  },	/* 8:	800		3.5 */
	{ 154, 0x9A, 1, 128, },	/* 9:	1200		0   */
344 345
};

346 347
static const struct bxt_ddi_buf_trans bxt_ddi_translations_edp[] = {
					/* Idx	NT mV diff	db  */
348 349 350 351 352 353 354 355 356 357
	{ 26, 0, 0, 128, },	/* 0:	200		0   */
	{ 38, 0, 0, 112, },	/* 1:	200		1.5 */
	{ 48, 0, 0, 96,  },	/* 2:	200		4   */
	{ 54, 0, 0, 69,  },	/* 3:	200		6   */
	{ 32, 0, 0, 128, },	/* 4:	250		0   */
	{ 48, 0, 0, 104, },	/* 5:	250		1.5 */
	{ 54, 0, 0, 85,  },	/* 6:	250		4   */
	{ 43, 0, 0, 128, },	/* 7:	300		0   */
	{ 54, 0, 0, 101, },	/* 8:	300		1.5 */
	{ 48, 0, 0, 128, },	/* 9:	300		0   */
358 359
};

360 361 362 363 364
/* BSpec has 2 recommended values - entries 0 and 8.
 * Using the entry with higher vswing.
 */
static const struct bxt_ddi_buf_trans bxt_ddi_translations_hdmi[] = {
					/* Idx	NT mV diff	db  */
365 366 367 368 369 370 371 372 373 374
	{ 52,  0x9A, 0, 128, },	/* 0:	400		0   */
	{ 52,  0x9A, 0, 85,  },	/* 1:	400		3.5 */
	{ 52,  0x9A, 0, 64,  },	/* 2:	400		6   */
	{ 42,  0x9A, 0, 43,  },	/* 3:	400		9.5 */
	{ 77,  0x9A, 0, 128, },	/* 4:	600		0   */
	{ 77,  0x9A, 0, 85,  },	/* 5:	600		3.5 */
	{ 77,  0x9A, 0, 64,  },	/* 6:	600		6   */
	{ 102, 0x9A, 0, 128, },	/* 7:	800		0   */
	{ 102, 0x9A, 0, 85,  },	/* 8:	800		3.5 */
	{ 154, 0x9A, 1, 128, },	/* 9:	1200		0   */
375 376
};

377
struct cnl_ddi_buf_trans {
378 379 380 381 382
	u8 dw2_swing_sel;
	u8 dw7_n_scalar;
	u8 dw4_cursor_coeff;
	u8 dw4_post_cursor_2;
	u8 dw4_post_cursor_1;
383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516
};

/* Voltage Swing Programming for VccIO 0.85V for DP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_85V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5D, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x6A, 0x38, 0x00, 0x07 },	/* 350   500      3.1   */
	{ 0xB, 0x7A, 0x32, 0x00, 0x0D },	/* 350   700      6.0   */
	{ 0x6, 0x7C, 0x2D, 0x00, 0x12 },	/* 350   900      8.2   */
	{ 0xA, 0x69, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xB, 0x7A, 0x36, 0x00, 0x09 },	/* 500   700      2.9   */
	{ 0x6, 0x7C, 0x30, 0x00, 0x0F },	/* 500   900      5.1   */
	{ 0xB, 0x7D, 0x3C, 0x00, 0x03 },	/* 650   725      0.9   */
	{ 0x6, 0x7C, 0x34, 0x00, 0x0B },	/* 600   900      3.5   */
	{ 0x6, 0x7B, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

/* Voltage Swing Programming for VccIO 0.85V for HDMI */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_85V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x60, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x73, 0x36, 0x00, 0x09 },	/* 450   650      3.2   */
	{ 0x6, 0x7F, 0x31, 0x00, 0x0E },	/* 450   850      5.5   */
	{ 0xB, 0x73, 0x3F, 0x00, 0x00 },	/* 650   650      0.0   */
	{ 0x6, 0x7F, 0x37, 0x00, 0x08 },	/* 650   850      2.3   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 850   850      0.0   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
};

/* Voltage Swing Programming for VccIO 0.85V for eDP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_85V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x66, 0x3A, 0x00, 0x05 },	/* 384   500      2.3   */
	{ 0x0, 0x7F, 0x38, 0x00, 0x07 },	/* 153   200      2.3   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 192   250      2.3   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 230   300      2.3   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 269   350      2.3   */
	{ 0xA, 0x66, 0x3C, 0x00, 0x03 },	/* 446   500      1.0   */
	{ 0xB, 0x70, 0x3C, 0x00, 0x03 },	/* 460   600      2.3   */
	{ 0xC, 0x75, 0x3C, 0x00, 0x03 },	/* 537   700      2.3   */
	{ 0x2, 0x7F, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
};

/* Voltage Swing Programming for VccIO 0.95V for DP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_95V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5D, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x6A, 0x38, 0x00, 0x07 },	/* 350   500      3.1   */
	{ 0xB, 0x7A, 0x32, 0x00, 0x0D },	/* 350   700      6.0   */
	{ 0x6, 0x7C, 0x2D, 0x00, 0x12 },	/* 350   900      8.2   */
	{ 0xA, 0x69, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xB, 0x7A, 0x36, 0x00, 0x09 },	/* 500   700      2.9   */
	{ 0x6, 0x7C, 0x30, 0x00, 0x0F },	/* 500   900      5.1   */
	{ 0xB, 0x7D, 0x3C, 0x00, 0x03 },	/* 650   725      0.9   */
	{ 0x6, 0x7C, 0x34, 0x00, 0x0B },	/* 600   900      3.5   */
	{ 0x6, 0x7B, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

/* Voltage Swing Programming for VccIO 0.95V for HDMI */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_95V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5C, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
	{ 0xB, 0x69, 0x37, 0x00, 0x08 },	/* 400   600      3.5   */
	{ 0x5, 0x76, 0x31, 0x00, 0x0E },	/* 400   800      6.0   */
	{ 0xA, 0x5E, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x69, 0x3F, 0x00, 0x00 },	/* 600   600      0.0   */
	{ 0xB, 0x79, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
	{ 0x6, 0x7D, 0x32, 0x00, 0x0D },	/* 600   1000     4.4   */
	{ 0x5, 0x76, 0x3F, 0x00, 0x00 },	/* 800   800      0.0   */
	{ 0x6, 0x7D, 0x39, 0x00, 0x06 },	/* 800   1000     1.9   */
	{ 0x6, 0x7F, 0x39, 0x00, 0x06 },	/* 850   1050     1.8   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1050  1050     0.0   */
};

/* Voltage Swing Programming for VccIO 0.95V for eDP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_95V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x61, 0x3A, 0x00, 0x05 },	/* 384   500      2.3   */
	{ 0x0, 0x7F, 0x38, 0x00, 0x07 },	/* 153   200      2.3   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 192   250      2.3   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 230   300      2.3   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 269   350      2.3   */
	{ 0xA, 0x61, 0x3C, 0x00, 0x03 },	/* 446   500      1.0   */
	{ 0xB, 0x68, 0x39, 0x00, 0x06 },	/* 460   600      2.3   */
	{ 0xC, 0x6E, 0x39, 0x00, 0x06 },	/* 537   700      2.3   */
	{ 0x4, 0x7F, 0x3A, 0x00, 0x05 },	/* 460   600      2.3   */
	{ 0x2, 0x7F, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
};

/* Voltage Swing Programming for VccIO 1.05V for DP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_1_05V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x58, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
	{ 0xB, 0x64, 0x37, 0x00, 0x08 },	/* 400   600      3.5   */
	{ 0x5, 0x70, 0x31, 0x00, 0x0E },	/* 400   800      6.0   */
	{ 0x6, 0x7F, 0x2C, 0x00, 0x13 },	/* 400   1050     8.4   */
	{ 0xB, 0x64, 0x3F, 0x00, 0x00 },	/* 600   600      0.0   */
	{ 0x5, 0x73, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
	{ 0x6, 0x7F, 0x30, 0x00, 0x0F },	/* 550   1050     5.6   */
	{ 0x5, 0x76, 0x3E, 0x00, 0x01 },	/* 850   900      0.5   */
	{ 0x6, 0x7F, 0x36, 0x00, 0x09 },	/* 750   1050     2.9   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1050  1050     0.0   */
};

/* Voltage Swing Programming for VccIO 1.05V for HDMI */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_1_05V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x58, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
	{ 0xB, 0x64, 0x37, 0x00, 0x08 },	/* 400   600      3.5   */
	{ 0x5, 0x70, 0x31, 0x00, 0x0E },	/* 400   800      6.0   */
	{ 0xA, 0x5B, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x64, 0x3F, 0x00, 0x00 },	/* 600   600      0.0   */
	{ 0x5, 0x73, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
	{ 0x6, 0x7C, 0x32, 0x00, 0x0D },	/* 600   1000     4.4   */
	{ 0x5, 0x70, 0x3F, 0x00, 0x00 },	/* 800   800      0.0   */
	{ 0x6, 0x7C, 0x39, 0x00, 0x06 },	/* 800   1000     1.9   */
	{ 0x6, 0x7F, 0x39, 0x00, 0x06 },	/* 850   1050     1.8   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1050  1050     0.0   */
};

/* Voltage Swing Programming for VccIO 1.05V for eDP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_1_05V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5E, 0x3A, 0x00, 0x05 },	/* 384   500      2.3   */
	{ 0x0, 0x7F, 0x38, 0x00, 0x07 },	/* 153   200      2.3   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 192   250      2.3   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 230   300      2.3   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 269   350      2.3   */
	{ 0xA, 0x5E, 0x3C, 0x00, 0x03 },	/* 446   500      1.0   */
	{ 0xB, 0x64, 0x39, 0x00, 0x06 },	/* 460   600      2.3   */
	{ 0xE, 0x6A, 0x39, 0x00, 0x06 },	/* 537   700      2.3   */
	{ 0x2, 0x7F, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
};

517 518 519 520 521 522 523 524 525 526 527 528 529
/* icl_combo_phy_ddi_translations */
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_dp_hbr2[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x71, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x4C, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x73, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x6C, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
530 531
};

532 533 534 535 536 537 538 539 540 541 542 543
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_edp_hbr2[] = {
						/* NT mV Trans mV db    */
	{ 0x0, 0x7F, 0x3F, 0x00, 0x00 },	/* 200   200      0.0   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 200   250      1.9   */
	{ 0x1, 0x7F, 0x33, 0x00, 0x0C },	/* 200   300      3.5   */
	{ 0x9, 0x7F, 0x31, 0x00, 0x0E },	/* 200   350      4.9   */
	{ 0x8, 0x7F, 0x3F, 0x00, 0x00 },	/* 250   250      0.0   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 250   300      1.6   */
	{ 0x9, 0x7F, 0x35, 0x00, 0x0A },	/* 250   350      2.9   */
	{ 0x1, 0x7F, 0x3F, 0x00, 0x00 },	/* 300   300      0.0   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 300   350      1.3   */
	{ 0x9, 0x7F, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
544 545
};

546 547 548 549 550 551 552 553 554 555 556 557
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_edp_hbr3[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x71, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x4C, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x73, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x6C, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
558 559
};

560 561 562 563 564 565 566 567 568
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_hdmi[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x60, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x73, 0x36, 0x00, 0x09 },	/* 450   650      3.2   */
	{ 0x6, 0x7F, 0x31, 0x00, 0x0E },	/* 450   850      5.5   */
	{ 0xB, 0x73, 0x3F, 0x00, 0x00 },	/* 650   650      0.0   ALS */
	{ 0x6, 0x7F, 0x37, 0x00, 0x08 },	/* 650   850      2.3   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 850   850      0.0   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
569 570
};

571
static const struct cnl_ddi_buf_trans ehl_combo_phy_ddi_translations_dp[] = {
572 573 574
						/* NT mV Trans mV db    */
	{ 0xA, 0x33, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x47, 0x36, 0x00, 0x09 },	/* 350   500      3.1   */
575 576
	{ 0xC, 0x64, 0x34, 0x00, 0x0B },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x30, 0x00, 0x0F },	/* 350   900      8.2   */
577
	{ 0xA, 0x46, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
578 579
	{ 0xC, 0x64, 0x38, 0x00, 0x07 },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x32, 0x00, 0x0D },	/* 500   900      5.1   */
580
	{ 0xC, 0x61, 0x3F, 0x00, 0x00 },	/* 650   700      0.6   */
581
	{ 0x6, 0x7F, 0x38, 0x00, 0x07 },	/* 600   900      3.5   */
582 583 584
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

585 586
struct icl_mg_phy_ddi_buf_trans {
	u32 cri_txdeemph_override_11_6;
587
	u32 cri_txdeemph_override_5_0;
588 589 590
	u32 cri_txdeemph_override_17_12;
};

591 592 593 594 595 596 597 598 599 600 601 602 603 604 605
static const struct icl_mg_phy_ddi_buf_trans icl_mg_phy_ddi_translations_rbr_hbr[] = {
				/* Voltage swing  pre-emphasis */
	{ 0x18, 0x00, 0x00 },	/* 0              0   */
	{ 0x1D, 0x00, 0x05 },	/* 0              1   */
	{ 0x24, 0x00, 0x0C },	/* 0              2   */
	{ 0x2B, 0x00, 0x14 },	/* 0              3   */
	{ 0x21, 0x00, 0x00 },	/* 1              0   */
	{ 0x2B, 0x00, 0x08 },	/* 1              1   */
	{ 0x30, 0x00, 0x0F },	/* 1              2   */
	{ 0x31, 0x00, 0x03 },	/* 2              0   */
	{ 0x34, 0x00, 0x0B },	/* 2              1   */
	{ 0x3F, 0x00, 0x00 },	/* 3              0   */
};

static const struct icl_mg_phy_ddi_buf_trans icl_mg_phy_ddi_translations_hbr2_hbr3[] = {
606
				/* Voltage swing  pre-emphasis */
607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630
	{ 0x18, 0x00, 0x00 },	/* 0              0   */
	{ 0x1D, 0x00, 0x05 },	/* 0              1   */
	{ 0x24, 0x00, 0x0C },	/* 0              2   */
	{ 0x2B, 0x00, 0x14 },	/* 0              3   */
	{ 0x26, 0x00, 0x00 },	/* 1              0   */
	{ 0x2C, 0x00, 0x07 },	/* 1              1   */
	{ 0x33, 0x00, 0x0C },	/* 1              2   */
	{ 0x2E, 0x00, 0x00 },	/* 2              0   */
	{ 0x36, 0x00, 0x09 },	/* 2              1   */
	{ 0x3F, 0x00, 0x00 },	/* 3              0   */
};

static const struct icl_mg_phy_ddi_buf_trans icl_mg_phy_ddi_translations_hdmi[] = {
				/* HDMI Preset	VS	Pre-emph */
	{ 0x1A, 0x0, 0x0 },	/* 1		400mV	0dB */
	{ 0x20, 0x0, 0x0 },	/* 2		500mV	0dB */
	{ 0x29, 0x0, 0x0 },	/* 3		650mV	0dB */
	{ 0x32, 0x0, 0x0 },	/* 4		800mV	0dB */
	{ 0x3F, 0x0, 0x0 },	/* 5		1000mV	0dB */
	{ 0x3A, 0x0, 0x5 },	/* 6		Full	-1.5 dB */
	{ 0x39, 0x0, 0x6 },	/* 7		Full	-1.8 dB */
	{ 0x38, 0x0, 0x7 },	/* 8		Full	-2 dB */
	{ 0x37, 0x0, 0x8 },	/* 9		Full	-2.5 dB */
	{ 0x36, 0x0, 0x9 },	/* 10		Full	-3 dB */
631 632
};

633 634 635 636 637 638
struct tgl_dkl_phy_ddi_buf_trans {
	u32 dkl_vswing_control;
	u32 dkl_preshoot_control;
	u32 dkl_de_emphasis_control;
};

639
static const struct tgl_dkl_phy_ddi_buf_trans tgl_dkl_phy_dp_ddi_trans[] = {
640 641
				/* VS	pre-emp	Non-trans mV	Pre-emph dB */
	{ 0x7, 0x0, 0x00 },	/* 0	0	400mV		0 dB */
642 643
	{ 0x5, 0x0, 0x05 },	/* 0	1	400mV		3.5 dB */
	{ 0x2, 0x0, 0x0B },	/* 0	2	400mV		6 dB */
644 645 646 647 648 649 650 651 652 653 654 655 656 657
	{ 0x0, 0x0, 0x18 },	/* 0	3	400mV		9.5 dB */
	{ 0x5, 0x0, 0x00 },	/* 1	0	600mV		0 dB */
	{ 0x2, 0x0, 0x08 },	/* 1	1	600mV		3.5 dB */
	{ 0x0, 0x0, 0x14 },	/* 1	2	600mV		6 dB */
	{ 0x2, 0x0, 0x00 },	/* 2	0	800mV		0 dB */
	{ 0x0, 0x0, 0x0B },	/* 2	1	800mV		3.5 dB */
	{ 0x0, 0x0, 0x00 },	/* 3	0	1200mV		0 dB HDMI default */
};

static const struct tgl_dkl_phy_ddi_buf_trans tgl_dkl_phy_dp_ddi_trans_hbr2[] = {
				/* VS	pre-emp	Non-trans mV	Pre-emph dB */
	{ 0x7, 0x0, 0x00 },	/* 0	0	400mV		0 dB */
	{ 0x5, 0x0, 0x05 },	/* 0	1	400mV		3.5 dB */
	{ 0x2, 0x0, 0x0B },	/* 0	2	400mV		6 dB */
658 659
	{ 0x0, 0x0, 0x19 },	/* 0	3	400mV		9.5 dB */
	{ 0x5, 0x0, 0x00 },	/* 1	0	600mV		0 dB */
660
	{ 0x2, 0x0, 0x08 },	/* 1	1	600mV		3.5 dB */
661 662 663 664 665 666
	{ 0x0, 0x0, 0x14 },	/* 1	2	600mV		6 dB */
	{ 0x2, 0x0, 0x00 },	/* 2	0	800mV		0 dB */
	{ 0x0, 0x0, 0x0B },	/* 2	1	800mV		3.5 dB */
	{ 0x0, 0x0, 0x00 },	/* 3	0	1200mV		0 dB HDMI default */
};

667 668 669 670 671 672 673 674 675 676 677 678 679 680
static const struct tgl_dkl_phy_ddi_buf_trans tgl_dkl_phy_hdmi_ddi_trans[] = {
				/* HDMI Preset	VS	Pre-emph */
	{ 0x7, 0x0, 0x0 },	/* 1		400mV	0dB */
	{ 0x6, 0x0, 0x0 },	/* 2		500mV	0dB */
	{ 0x4, 0x0, 0x0 },	/* 3		650mV	0dB */
	{ 0x2, 0x0, 0x0 },	/* 4		800mV	0dB */
	{ 0x0, 0x0, 0x0 },	/* 5		1000mV	0dB */
	{ 0x0, 0x0, 0x5 },	/* 6		Full	-1.5 dB */
	{ 0x0, 0x0, 0x6 },	/* 7		Full	-1.8 dB */
	{ 0x0, 0x0, 0x7 },	/* 8		Full	-2 dB */
	{ 0x0, 0x0, 0x8 },	/* 9		Full	-2.5 dB */
	{ 0x0, 0x0, 0xA },	/* 10		Full	-3 dB */
};

681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708
static const struct cnl_ddi_buf_trans tgl_combo_phy_ddi_translations_dp_hbr[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x32, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x71, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7D, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x4C, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x73, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x6C, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

static const struct cnl_ddi_buf_trans tgl_combo_phy_ddi_translations_dp_hbr2[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x63, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x47, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x63, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x61, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7B, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

709 710 711 712 713 714 715 716 717 718 719 720 721 722
static const struct cnl_ddi_buf_trans tgl_uy_combo_phy_ddi_translations_dp_hbr2[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x36, 0x00, 0x09 },	/* 350   500      3.1   */
	{ 0xC, 0x60, 0x32, 0x00, 0x0D },	/* 350   700      6.0   */
	{ 0xC, 0x7F, 0x2D, 0x00, 0x12 },	/* 350   900      8.2   */
	{ 0xC, 0x47, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x6F, 0x36, 0x00, 0x09 },	/* 500   700      2.9   */
	{ 0x6, 0x7D, 0x32, 0x00, 0x0D },	/* 500   900      5.1   */
	{ 0x6, 0x60, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x34, 0x00, 0x0B },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744
/*
 * Cloned the HOBL entry to comply with the voltage and pre-emphasis entries
 * that DisplayPort specification requires
 */
static const struct cnl_ddi_buf_trans tgl_combo_phy_ddi_translations_edp_hbr2_hobl[] = {
						/* VS	pre-emp	*/
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 0	0	*/
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 0	1	*/
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 0	2	*/
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 0	3	*/
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1	0	*/
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1	1	*/
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1	2	*/
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 2	0	*/
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 2	1	*/
};

static bool is_hobl_buf_trans(const struct cnl_ddi_buf_trans *table)
{
	return table == tgl_combo_phy_ddi_translations_edp_hbr2_hobl;
}

745
static const struct ddi_buf_trans *
746
bdw_get_buf_trans_edp(struct intel_encoder *encoder, int *n_entries)
747
{
748 749
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

750 751 752 753 754 755 756 757 758
	if (dev_priv->vbt.edp.low_vswing) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_edp);
		return bdw_ddi_translations_edp;
	} else {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
		return bdw_ddi_translations_dp;
	}
}

759
static const struct ddi_buf_trans *
760
skl_get_buf_trans_dp(struct intel_encoder *encoder, int *n_entries)
761
{
762 763
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

764
	if (IS_SKL_ULX(dev_priv)) {
765
		*n_entries = ARRAY_SIZE(skl_y_ddi_translations_dp);
766
		return skl_y_ddi_translations_dp;
767
	} else if (IS_SKL_ULT(dev_priv)) {
768
		*n_entries = ARRAY_SIZE(skl_u_ddi_translations_dp);
769
		return skl_u_ddi_translations_dp;
770 771
	} else {
		*n_entries = ARRAY_SIZE(skl_ddi_translations_dp);
772
		return skl_ddi_translations_dp;
773 774 775
	}
}

776
static const struct ddi_buf_trans *
777
kbl_get_buf_trans_dp(struct intel_encoder *encoder, int *n_entries)
778
{
779 780
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

781 782 783
	if (IS_KBL_ULX(dev_priv) ||
	    IS_CFL_ULX(dev_priv) ||
	    IS_CML_ULX(dev_priv)) {
784 785
		*n_entries = ARRAY_SIZE(kbl_y_ddi_translations_dp);
		return kbl_y_ddi_translations_dp;
786 787 788
	} else if (IS_KBL_ULT(dev_priv) ||
		   IS_CFL_ULT(dev_priv) ||
		   IS_CML_ULT(dev_priv)) {
789 790 791 792 793 794 795 796
		*n_entries = ARRAY_SIZE(kbl_u_ddi_translations_dp);
		return kbl_u_ddi_translations_dp;
	} else {
		*n_entries = ARRAY_SIZE(kbl_ddi_translations_dp);
		return kbl_ddi_translations_dp;
	}
}

797
static const struct ddi_buf_trans *
798
skl_get_buf_trans_edp(struct intel_encoder *encoder, int *n_entries)
799
{
800 801
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

802
	if (dev_priv->vbt.edp.low_vswing) {
803 804 805 806
		if (IS_SKL_ULX(dev_priv) ||
		    IS_KBL_ULX(dev_priv) ||
		    IS_CFL_ULX(dev_priv) ||
		    IS_CML_ULX(dev_priv)) {
807
			*n_entries = ARRAY_SIZE(skl_y_ddi_translations_edp);
808
			return skl_y_ddi_translations_edp;
809 810 811 812
		} else if (IS_SKL_ULT(dev_priv) ||
			   IS_KBL_ULT(dev_priv) ||
			   IS_CFL_ULT(dev_priv) ||
			   IS_CML_ULT(dev_priv)) {
813
			*n_entries = ARRAY_SIZE(skl_u_ddi_translations_edp);
814
			return skl_u_ddi_translations_edp;
815 816
		} else {
			*n_entries = ARRAY_SIZE(skl_ddi_translations_edp);
817
			return skl_ddi_translations_edp;
818 819
		}
	}
820

821 822 823
	if (IS_KABYLAKE(dev_priv) ||
	    IS_COFFEELAKE(dev_priv) ||
	    IS_COMETLAKE(dev_priv))
824
		return kbl_get_buf_trans_dp(encoder, n_entries);
825
	else
826
		return skl_get_buf_trans_dp(encoder, n_entries);
827 828 829
}

static const struct ddi_buf_trans *
830
skl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
831
{
832 833 834 835
	if (IS_SKL_ULX(dev_priv) ||
	    IS_KBL_ULX(dev_priv) ||
	    IS_CFL_ULX(dev_priv) ||
	    IS_CML_ULX(dev_priv)) {
836
		*n_entries = ARRAY_SIZE(skl_y_ddi_translations_hdmi);
837
		return skl_y_ddi_translations_hdmi;
838 839
	} else {
		*n_entries = ARRAY_SIZE(skl_ddi_translations_hdmi);
840
		return skl_ddi_translations_hdmi;
841 842 843
	}
}

844 845 846 847 848 849 850 851 852
static int skl_buf_trans_num_entries(enum port port, int n_entries)
{
	/* Only DDIA and DDIE can select the 10th register with DP */
	if (port == PORT_A || port == PORT_E)
		return min(n_entries, 10);
	else
		return min(n_entries, 9);
}

853
static const struct ddi_buf_trans *
854
intel_ddi_get_buf_trans_dp(struct intel_encoder *encoder, int *n_entries)
855
{
856 857
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

858 859 860
	if (IS_KABYLAKE(dev_priv) ||
	    IS_COFFEELAKE(dev_priv) ||
	    IS_COMETLAKE(dev_priv)) {
861
		const struct ddi_buf_trans *ddi_translations =
862
			kbl_get_buf_trans_dp(encoder, n_entries);
863
		*n_entries = skl_buf_trans_num_entries(encoder->port, *n_entries);
864
		return ddi_translations;
865
	} else if (IS_SKYLAKE(dev_priv)) {
866
		const struct ddi_buf_trans *ddi_translations =
867
			skl_get_buf_trans_dp(encoder, n_entries);
868
		*n_entries = skl_buf_trans_num_entries(encoder->port, *n_entries);
869
		return ddi_translations;
870 871 872 873 874 875 876 877 878 879 880 881 882
	} else if (IS_BROADWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
		return  bdw_ddi_translations_dp;
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
		return hsw_ddi_translations_dp;
	}

	*n_entries = 0;
	return NULL;
}

static const struct ddi_buf_trans *
883
intel_ddi_get_buf_trans_edp(struct intel_encoder *encoder, int *n_entries)
884
{
885 886
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

887
	if (IS_GEN9_BC(dev_priv)) {
888
		const struct ddi_buf_trans *ddi_translations =
889
			skl_get_buf_trans_edp(encoder, n_entries);
890
		*n_entries = skl_buf_trans_num_entries(encoder->port, *n_entries);
891
		return ddi_translations;
892
	} else if (IS_BROADWELL(dev_priv)) {
893
		return bdw_get_buf_trans_edp(encoder, n_entries);
894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
		return hsw_ddi_translations_dp;
	}

	*n_entries = 0;
	return NULL;
}

static const struct ddi_buf_trans *
intel_ddi_get_buf_trans_fdi(struct drm_i915_private *dev_priv,
			    int *n_entries)
{
	if (IS_BROADWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_fdi);
		return bdw_ddi_translations_fdi;
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_fdi);
		return hsw_ddi_translations_fdi;
	}

	*n_entries = 0;
	return NULL;
}

919
static const struct ddi_buf_trans *
920
intel_ddi_get_buf_trans_hdmi(struct intel_encoder *encoder,
921 922
			     int *n_entries)
{
923 924
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

925 926 927 928 929 930 931 932 933 934 935 936 937 938
	if (IS_GEN9_BC(dev_priv)) {
		return skl_get_buf_trans_hdmi(dev_priv, n_entries);
	} else if (IS_BROADWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
		return bdw_ddi_translations_hdmi;
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
		return hsw_ddi_translations_hdmi;
	}

	*n_entries = 0;
	return NULL;
}

939
static const struct bxt_ddi_buf_trans *
940
bxt_get_buf_trans_dp(struct intel_encoder *encoder, int *n_entries)
941 942 943 944 945 946
{
	*n_entries = ARRAY_SIZE(bxt_ddi_translations_dp);
	return bxt_ddi_translations_dp;
}

static const struct bxt_ddi_buf_trans *
947
bxt_get_buf_trans_edp(struct intel_encoder *encoder, int *n_entries)
948
{
949 950
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

951 952 953 954 955
	if (dev_priv->vbt.edp.low_vswing) {
		*n_entries = ARRAY_SIZE(bxt_ddi_translations_edp);
		return bxt_ddi_translations_edp;
	}

956
	return bxt_get_buf_trans_dp(encoder, n_entries);
957 958 959
}

static const struct bxt_ddi_buf_trans *
960
bxt_get_buf_trans_hdmi(struct intel_encoder *encoder, int *n_entries)
961 962 963 964 965
{
	*n_entries = ARRAY_SIZE(bxt_ddi_translations_hdmi);
	return bxt_ddi_translations_hdmi;
}

966
static const struct cnl_ddi_buf_trans *
967
cnl_get_buf_trans_hdmi(struct intel_encoder *encoder, int *n_entries)
968
{
969
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
970
	u32 voltage = intel_de_read(dev_priv, CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
971 972 973 974 975 976 977 978 979 980

	if (voltage == VOLTAGE_INFO_0_85V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_85V);
		return cnl_ddi_translations_hdmi_0_85V;
	} else if (voltage == VOLTAGE_INFO_0_95V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_95V);
		return cnl_ddi_translations_hdmi_0_95V;
	} else if (voltage == VOLTAGE_INFO_1_05V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_1_05V);
		return cnl_ddi_translations_hdmi_1_05V;
981 982
	} else {
		*n_entries = 1; /* shut up gcc */
983
		MISSING_CASE(voltage);
984
	}
985 986 987 988
	return NULL;
}

static const struct cnl_ddi_buf_trans *
989
cnl_get_buf_trans_dp(struct intel_encoder *encoder, int *n_entries)
990
{
991
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
992
	u32 voltage = intel_de_read(dev_priv, CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
993 994 995 996 997 998 999 1000 1001 1002

	if (voltage == VOLTAGE_INFO_0_85V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_85V);
		return cnl_ddi_translations_dp_0_85V;
	} else if (voltage == VOLTAGE_INFO_0_95V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_95V);
		return cnl_ddi_translations_dp_0_95V;
	} else if (voltage == VOLTAGE_INFO_1_05V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_1_05V);
		return cnl_ddi_translations_dp_1_05V;
1003 1004
	} else {
		*n_entries = 1; /* shut up gcc */
1005
		MISSING_CASE(voltage);
1006
	}
1007 1008 1009 1010
	return NULL;
}

static const struct cnl_ddi_buf_trans *
1011
cnl_get_buf_trans_edp(struct intel_encoder *encoder, int *n_entries)
1012
{
1013
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1014
	u32 voltage = intel_de_read(dev_priv, CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025

	if (dev_priv->vbt.edp.low_vswing) {
		if (voltage == VOLTAGE_INFO_0_85V) {
			*n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_85V);
			return cnl_ddi_translations_edp_0_85V;
		} else if (voltage == VOLTAGE_INFO_0_95V) {
			*n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_95V);
			return cnl_ddi_translations_edp_0_95V;
		} else if (voltage == VOLTAGE_INFO_1_05V) {
			*n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_1_05V);
			return cnl_ddi_translations_edp_1_05V;
1026 1027
		} else {
			*n_entries = 1; /* shut up gcc */
1028
			MISSING_CASE(voltage);
1029
		}
1030 1031
		return NULL;
	} else {
1032
		return cnl_get_buf_trans_dp(encoder, n_entries);
1033 1034 1035
	}
}

1036
static const struct cnl_ddi_buf_trans *
1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054
icl_get_combo_buf_trans_hdmi(struct intel_encoder *encoder, int type, int rate,
			     int *n_entries)
{
	*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_hdmi);
	return icl_combo_phy_ddi_translations_hdmi;
}

static const struct cnl_ddi_buf_trans *
icl_get_combo_buf_trans_dp(struct intel_encoder *encoder, int type, int rate,
			   int *n_entries)
{
	*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_dp_hbr2);
	return icl_combo_phy_ddi_translations_dp_hbr2;
}

static const struct cnl_ddi_buf_trans *
icl_get_combo_buf_trans_edp(struct intel_encoder *encoder, int type, int rate,
			    int *n_entries)
1055
{
1056 1057
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

1058
	if (rate > 540000) {
1059 1060
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr3);
		return icl_combo_phy_ddi_translations_edp_hbr3;
1061
	} else if (dev_priv->vbt.edp.low_vswing) {
1062 1063
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr2);
		return icl_combo_phy_ddi_translations_edp_hbr2;
1064
	}
1065

1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078
	return icl_get_combo_buf_trans_dp(encoder, type, rate, n_entries);
}

static const struct cnl_ddi_buf_trans *
icl_get_combo_buf_trans(struct intel_encoder *encoder, int type, int rate,
			int *n_entries)
{
	if (type == INTEL_OUTPUT_HDMI)
		return icl_get_combo_buf_trans_hdmi(encoder, type, rate, n_entries);
	else if (type == INTEL_OUTPUT_EDP)
		return icl_get_combo_buf_trans_edp(encoder, type, rate, n_entries);
	else
		return icl_get_combo_buf_trans_dp(encoder, type, rate, n_entries);
1079 1080
}

1081
static const struct icl_mg_phy_ddi_buf_trans *
1082 1083 1084 1085 1086 1087 1088 1089 1090 1091
icl_get_mg_buf_trans_hdmi(struct intel_encoder *encoder, int type, int rate,
			  int *n_entries)
{
	*n_entries = ARRAY_SIZE(icl_mg_phy_ddi_translations_hdmi);
	return icl_mg_phy_ddi_translations_hdmi;
}

static const struct icl_mg_phy_ddi_buf_trans *
icl_get_mg_buf_trans_dp(struct intel_encoder *encoder, int type, int rate,
			int *n_entries)
1092
{
1093
	if (rate > 270000) {
1094 1095
		*n_entries = ARRAY_SIZE(icl_mg_phy_ddi_translations_hbr2_hbr3);
		return icl_mg_phy_ddi_translations_hbr2_hbr3;
1096 1097 1098
	} else {
		*n_entries = ARRAY_SIZE(icl_mg_phy_ddi_translations_rbr_hbr);
		return icl_mg_phy_ddi_translations_rbr_hbr;
1099
	}
1100
}
1101

1102 1103 1104 1105 1106 1107 1108 1109
static const struct icl_mg_phy_ddi_buf_trans *
icl_get_mg_buf_trans(struct intel_encoder *encoder, int type, int rate,
		     int *n_entries)
{
	if (type == INTEL_OUTPUT_HDMI)
		return icl_get_mg_buf_trans_hdmi(encoder, type, rate, n_entries);
	else
		return icl_get_mg_buf_trans_dp(encoder, type, rate, n_entries);
1110 1111
}

1112
static const struct cnl_ddi_buf_trans *
1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130
ehl_get_combo_buf_trans_hdmi(struct intel_encoder *encoder, int type, int rate,
			     int *n_entries)
{
	*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_hdmi);
	return icl_combo_phy_ddi_translations_hdmi;
}

static const struct cnl_ddi_buf_trans *
ehl_get_combo_buf_trans_dp(struct intel_encoder *encoder, int type, int rate,
			   int *n_entries)
{
	*n_entries = ARRAY_SIZE(ehl_combo_phy_ddi_translations_dp);
	return ehl_combo_phy_ddi_translations_dp;
}

static const struct cnl_ddi_buf_trans *
ehl_get_combo_buf_trans_edp(struct intel_encoder *encoder, int type, int rate,
			    int *n_entries)
1131
{
1132 1133
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

1134 1135 1136 1137 1138 1139 1140
	if (dev_priv->vbt.edp.low_vswing) {
		if (rate > 540000) {
			*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr3);
			return icl_combo_phy_ddi_translations_edp_hbr3;
		} else {
			*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr2);
			return icl_combo_phy_ddi_translations_edp_hbr2;
1141
		}
1142
	}
1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156

	return ehl_get_combo_buf_trans_dp(encoder, type, rate, n_entries);
}

static const struct cnl_ddi_buf_trans *
ehl_get_combo_buf_trans(struct intel_encoder *encoder, int type, int rate,
			int *n_entries)
{
	if (type == INTEL_OUTPUT_HDMI)
		return ehl_get_combo_buf_trans_hdmi(encoder, type, rate, n_entries);
	else if (type == INTEL_OUTPUT_EDP)
		return ehl_get_combo_buf_trans_edp(encoder, type, rate, n_entries);
	else
		return ehl_get_combo_buf_trans_dp(encoder, type, rate, n_entries);
1157 1158
}

1159
static const struct cnl_ddi_buf_trans *
1160 1161
tgl_get_combo_buf_trans_hdmi(struct intel_encoder *encoder, int type, int rate,
			     int *n_entries)
1162
{
1163 1164 1165
	*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_hdmi);
	return icl_combo_phy_ddi_translations_hdmi;
}
1166

1167 1168 1169 1170 1171
static const struct cnl_ddi_buf_trans *
tgl_get_combo_buf_trans_dp(struct intel_encoder *encoder, int type, int rate,
			   int *n_entries)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1172

1173 1174 1175 1176 1177
	if (rate > 270000) {
		if (IS_TGL_U(dev_priv) || IS_TGL_Y(dev_priv)) {
			*n_entries = ARRAY_SIZE(tgl_uy_combo_phy_ddi_translations_dp_hbr2);
			return tgl_uy_combo_phy_ddi_translations_dp_hbr2;
		} else {
1178 1179
			*n_entries = ARRAY_SIZE(tgl_combo_phy_ddi_translations_dp_hbr2);
			return tgl_combo_phy_ddi_translations_dp_hbr2;
1180
		}
1181
	} else {
1182 1183
		*n_entries = ARRAY_SIZE(tgl_combo_phy_ddi_translations_dp_hbr);
		return tgl_combo_phy_ddi_translations_dp_hbr;
1184 1185 1186
	}
}

1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219
static const struct cnl_ddi_buf_trans *
tgl_get_combo_buf_trans_edp(struct intel_encoder *encoder, int type, int rate,
			    int *n_entries)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

	if (rate > 540000) {
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr3);
		return icl_combo_phy_ddi_translations_edp_hbr3;
	} else if (dev_priv->vbt.edp.hobl && !intel_dp->hobl_failed) {
		*n_entries = ARRAY_SIZE(tgl_combo_phy_ddi_translations_edp_hbr2_hobl);
		return tgl_combo_phy_ddi_translations_edp_hbr2_hobl;
	} else if (dev_priv->vbt.edp.low_vswing) {
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr2);
		return icl_combo_phy_ddi_translations_edp_hbr2;
	}

	return tgl_get_combo_buf_trans_dp(encoder, type, rate, n_entries);
}

static const struct cnl_ddi_buf_trans *
tgl_get_combo_buf_trans(struct intel_encoder *encoder, int type, int rate,
			int *n_entries)
{
	if (type == INTEL_OUTPUT_HDMI)
		return tgl_get_combo_buf_trans_hdmi(encoder, type, rate, n_entries);
	else if (type == INTEL_OUTPUT_EDP)
		return tgl_get_combo_buf_trans_edp(encoder, type, rate, n_entries);
	else
		return tgl_get_combo_buf_trans_dp(encoder, type, rate, n_entries);
}

1220
static const struct tgl_dkl_phy_ddi_buf_trans *
1221 1222 1223 1224 1225 1226 1227 1228 1229 1230
tgl_get_dkl_buf_trans_hdmi(struct intel_encoder *encoder, int type, int rate,
			   int *n_entries)
{
	*n_entries = ARRAY_SIZE(tgl_dkl_phy_hdmi_ddi_trans);
	return tgl_dkl_phy_hdmi_ddi_trans;
}

static const struct tgl_dkl_phy_ddi_buf_trans *
tgl_get_dkl_buf_trans_dp(struct intel_encoder *encoder, int type, int rate,
			 int *n_entries)
1231
{
1232
	if (rate > 270000) {
1233 1234
		*n_entries = ARRAY_SIZE(tgl_dkl_phy_dp_ddi_trans_hbr2);
		return tgl_dkl_phy_dp_ddi_trans_hbr2;
1235 1236 1237
	} else {
		*n_entries = ARRAY_SIZE(tgl_dkl_phy_dp_ddi_trans);
		return tgl_dkl_phy_dp_ddi_trans;
1238
	}
1239
}
1240

1241 1242 1243 1244 1245 1246 1247 1248
static const struct tgl_dkl_phy_ddi_buf_trans *
tgl_get_dkl_buf_trans(struct intel_encoder *encoder, int type, int rate,
		      int *n_entries)
{
	if (type == INTEL_OUTPUT_HDMI)
		return tgl_get_dkl_buf_trans_hdmi(encoder, type, rate, n_entries);
	else
		return tgl_get_dkl_buf_trans_dp(encoder, type, rate, n_entries);
1249 1250
}

1251
static int intel_ddi_hdmi_level(struct intel_encoder *encoder)
1252
{
1253
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1254
	int n_entries, level, default_entry;
1255
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1256

1257 1258
	if (INTEL_GEN(dev_priv) >= 12) {
		if (intel_phy_is_combo(dev_priv, phy))
1259
			tgl_get_combo_buf_trans(encoder, INTEL_OUTPUT_HDMI,
1260 1261
						0, &n_entries);
		else
1262
			tgl_get_dkl_buf_trans(encoder, INTEL_OUTPUT_HDMI, 0,
1263
					      &n_entries);
1264 1265
		default_entry = n_entries - 1;
	} else if (INTEL_GEN(dev_priv) == 11) {
1266
		if (intel_phy_is_combo(dev_priv, phy))
1267
			icl_get_combo_buf_trans(encoder, INTEL_OUTPUT_HDMI,
1268
						0, &n_entries);
1269
		else
1270
			icl_get_mg_buf_trans(encoder, INTEL_OUTPUT_HDMI, 0,
1271
					     &n_entries);
1272 1273
		default_entry = n_entries - 1;
	} else if (IS_CANNONLAKE(dev_priv)) {
1274
		cnl_get_buf_trans_hdmi(encoder, &n_entries);
1275
		default_entry = n_entries - 1;
1276
	} else if (IS_GEN9_LP(dev_priv)) {
1277
		bxt_get_buf_trans_hdmi(encoder, &n_entries);
1278
		default_entry = n_entries - 1;
1279
	} else if (IS_GEN9_BC(dev_priv)) {
1280
		intel_ddi_get_buf_trans_hdmi(encoder, &n_entries);
1281
		default_entry = 8;
1282
	} else if (IS_BROADWELL(dev_priv)) {
1283
		intel_ddi_get_buf_trans_hdmi(encoder, &n_entries);
1284
		default_entry = 7;
1285
	} else if (IS_HASWELL(dev_priv)) {
1286
		intel_ddi_get_buf_trans_hdmi(encoder, &n_entries);
1287
		default_entry = 6;
1288
	} else {
1289
		drm_WARN(&dev_priv->drm, 1, "ddi translation table missing\n");
1290
		return 0;
1291 1292
	}

1293
	if (drm_WARN_ON_ONCE(&dev_priv->drm, n_entries == 0))
1294
		return 0;
1295

1296 1297
	level = intel_bios_hdmi_level_shift(encoder);
	if (level < 0)
1298 1299
		level = default_entry;

1300
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1301
		level = n_entries - 1;
1302

1303
	return level;
1304 1305
}

1306 1307
/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
1308 1309
 * values in advance. This function programs the correct values for
 * DP/eDP/FDI use cases.
1310
 */
1311 1312
static void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder,
					 const struct intel_crtc_state *crtc_state)
1313
{
1314
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1315
	u32 iboost_bit = 0;
1316
	int i, n_entries;
1317
	enum port port = encoder->port;
1318
	const struct ddi_buf_trans *ddi_translations;
1319

1320 1321 1322 1323
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
		ddi_translations = intel_ddi_get_buf_trans_fdi(dev_priv,
							       &n_entries);
	else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
1324
		ddi_translations = intel_ddi_get_buf_trans_edp(encoder,
1325
							       &n_entries);
1326
	else
1327
		ddi_translations = intel_ddi_get_buf_trans_dp(encoder,
1328
							      &n_entries);
1329

1330
	/* If we're boosting the current, set bit 31 of trans1 */
1331
	if (IS_GEN9_BC(dev_priv) && intel_bios_dp_boost_level(encoder))
1332
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
1333

1334
	for (i = 0; i < n_entries; i++) {
1335 1336 1337 1338
		intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, i),
			       ddi_translations[i].trans1 | iboost_bit);
		intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, i),
			       ddi_translations[i].trans2);
1339
	}
1340 1341 1342 1343 1344 1345 1346
}

/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
 * values in advance. This function programs the correct values for
 * HDMI/DVI use cases.
 */
1347
static void intel_prepare_hdmi_ddi_buffers(struct intel_encoder *encoder,
1348
					   int level)
1349 1350 1351
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	u32 iboost_bit = 0;
1352
	int n_entries;
1353
	enum port port = encoder->port;
1354
	const struct ddi_buf_trans *ddi_translations;
1355

1356
	ddi_translations = intel_ddi_get_buf_trans_hdmi(encoder, &n_entries);
1357

1358
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
1359
		return;
1360
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1361
		level = n_entries - 1;
1362

1363
	/* If we're boosting the current, set bit 31 of trans1 */
1364
	if (IS_GEN9_BC(dev_priv) && intel_bios_hdmi_boost_level(encoder))
1365
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
1366

1367
	/* Entry 9 is for HDMI: */
1368 1369 1370 1371
	intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, 9),
		       ddi_translations[level].trans1 | iboost_bit);
	intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, 9),
		       ddi_translations[level].trans2);
1372 1373
}

1374 1375 1376
static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
				    enum port port)
{
1377 1378 1379
	if (IS_BROXTON(dev_priv)) {
		udelay(16);
		return;
1380
	}
1381 1382 1383 1384 1385

	if (wait_for_us((intel_de_read(dev_priv, DDI_BUF_CTL(port)) &
			 DDI_BUF_IS_IDLE), 8))
		drm_err(&dev_priv->drm, "Timeout waiting for DDI BUF %c to get idle\n",
			port_name(port));
1386
}
1387

1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402
static void intel_wait_ddi_buf_active(struct drm_i915_private *dev_priv,
				      enum port port)
{
	/* Wait > 518 usecs for DDI_BUF_CTL to be non idle */
	if (INTEL_GEN(dev_priv) < 10 && !IS_GEMINILAKE(dev_priv)) {
		usleep_range(518, 1000);
		return;
	}

	if (wait_for_us(!(intel_de_read(dev_priv, DDI_BUF_CTL(port)) &
			  DDI_BUF_IS_IDLE), 500))
		drm_err(&dev_priv->drm, "Timeout waiting for DDI BUF %c to get active\n",
			port_name(port));
}

1403
static u32 hsw_pll_to_ddi_pll_sel(const struct intel_shared_dpll *pll)
1404
{
1405
	switch (pll->info->id) {
1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418
	case DPLL_ID_WRPLL1:
		return PORT_CLK_SEL_WRPLL1;
	case DPLL_ID_WRPLL2:
		return PORT_CLK_SEL_WRPLL2;
	case DPLL_ID_SPLL:
		return PORT_CLK_SEL_SPLL;
	case DPLL_ID_LCPLL_810:
		return PORT_CLK_SEL_LCPLL_810;
	case DPLL_ID_LCPLL_1350:
		return PORT_CLK_SEL_LCPLL_1350;
	case DPLL_ID_LCPLL_2700:
		return PORT_CLK_SEL_LCPLL_2700;
	default:
1419
		MISSING_CASE(pll->info->id);
1420 1421 1422 1423
		return PORT_CLK_SEL_NONE;
	}
}

1424
static u32 icl_pll_to_ddi_clk_sel(struct intel_encoder *encoder,
1425
				  const struct intel_crtc_state *crtc_state)
1426
{
1427 1428
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	int clock = crtc_state->port_clock;
1429 1430 1431 1432
	const enum intel_dpll_id id = pll->info->id;

	switch (id) {
	default:
1433 1434 1435 1436
		/*
		 * DPLL_ID_ICL_DPLL0 and DPLL_ID_ICL_DPLL1 should not be used
		 * here, so do warn if this get passed in
		 */
1437 1438
		MISSING_CASE(id);
		return DDI_CLK_SEL_NONE;
1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450
	case DPLL_ID_ICL_TBTPLL:
		switch (clock) {
		case 162000:
			return DDI_CLK_SEL_TBT_162;
		case 270000:
			return DDI_CLK_SEL_TBT_270;
		case 540000:
			return DDI_CLK_SEL_TBT_540;
		case 810000:
			return DDI_CLK_SEL_TBT_810;
		default:
			MISSING_CASE(clock);
1451
			return DDI_CLK_SEL_NONE;
1452
		}
1453 1454 1455 1456
	case DPLL_ID_ICL_MGPLL1:
	case DPLL_ID_ICL_MGPLL2:
	case DPLL_ID_ICL_MGPLL3:
	case DPLL_ID_ICL_MGPLL4:
1457 1458
	case DPLL_ID_TGL_MGPLL5:
	case DPLL_ID_TGL_MGPLL6:
1459 1460 1461 1462
		return DDI_CLK_SEL_MG;
	}
}

1463 1464 1465 1466 1467 1468 1469 1470 1471
/* Starting with Haswell, different DDI ports can work in FDI mode for
 * connection to the PCH-located connectors. For this, it is necessary to train
 * both the DDI port and PCH receiver for the desired DDI buffer settings.
 *
 * The recommended port to work in FDI mode is DDI E, which we use here. Also,
 * please note that when FDI mode is active on DDI E, it shares 2 lines with
 * DDI A (which is used for eDP)
 */

1472
void hsw_fdi_link_train(struct intel_encoder *encoder,
1473
			const struct intel_crtc_state *crtc_state)
1474
{
1475 1476
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1477
	u32 temp, i, rx_ctl_val, ddi_pll_sel;
1478

1479
	intel_prepare_dp_ddi_buffers(encoder, crtc_state);
1480

1481 1482 1483 1484
	/* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
	 * mode set "sequence for CRT port" document:
	 * - TP1 to TP2 time with the default value
	 * - FDI delay to 90h
1485 1486
	 *
	 * WaFDIAutoLinkSetTimingOverrride:hsw
1487
	 */
1488 1489
	intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A),
		       FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2) | FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
1490 1491

	/* Enable the PCH Receiver FDI PLL */
1492
	rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
1493
		     FDI_RX_PLL_ENABLE |
1494
		     FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
1495 1496
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
	intel_de_posting_read(dev_priv, FDI_RX_CTL(PIPE_A));
1497 1498 1499 1500
	udelay(220);

	/* Switch from Rawclk to PCDclk */
	rx_ctl_val |= FDI_PCDCLK;
1501
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
1502 1503

	/* Configure Port Clock Select */
1504
	ddi_pll_sel = hsw_pll_to_ddi_pll_sel(crtc_state->shared_dpll);
1505
	intel_de_write(dev_priv, PORT_CLK_SEL(PORT_E), ddi_pll_sel);
1506
	drm_WARN_ON(&dev_priv->drm, ddi_pll_sel != PORT_CLK_SEL_SPLL);
1507 1508 1509

	/* Start the training iterating through available voltages and emphasis,
	 * testing each value twice. */
1510
	for (i = 0; i < ARRAY_SIZE(hsw_ddi_translations_fdi) * 2; i++) {
1511
		/* Configure DP_TP_CTL with auto-training */
1512
		intel_de_write(dev_priv, DP_TP_CTL(PORT_E),
1513 1514 1515 1516
			       DP_TP_CTL_FDI_AUTOTRAIN |
			       DP_TP_CTL_ENHANCED_FRAME_ENABLE |
			       DP_TP_CTL_LINK_TRAIN_PAT1 |
			       DP_TP_CTL_ENABLE);
1517

1518 1519 1520 1521
		/* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
		 * DDI E does not support port reversal, the functionality is
		 * achieved on the PCH side in FDI_RX_CTL, so no need to set the
		 * port reversal bit */
1522 1523 1524
		intel_de_write(dev_priv, DDI_BUF_CTL(PORT_E),
			       DDI_BUF_CTL_ENABLE | ((crtc_state->fdi_lanes - 1) << 1) | DDI_BUF_TRANS_SELECT(i / 2));
		intel_de_posting_read(dev_priv, DDI_BUF_CTL(PORT_E));
1525 1526 1527

		udelay(600);

1528
		/* Program PCH FDI Receiver TU */
1529
		intel_de_write(dev_priv, FDI_RX_TUSIZE1(PIPE_A), TU_SIZE(64));
1530 1531 1532

		/* Enable PCH FDI Receiver with auto-training */
		rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
1533 1534
		intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
		intel_de_posting_read(dev_priv, FDI_RX_CTL(PIPE_A));
1535 1536 1537 1538 1539

		/* Wait for FDI receiver lane calibration */
		udelay(30);

		/* Unset FDI_RX_MISC pwrdn lanes */
1540
		temp = intel_de_read(dev_priv, FDI_RX_MISC(PIPE_A));
1541
		temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
1542 1543
		intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), temp);
		intel_de_posting_read(dev_priv, FDI_RX_MISC(PIPE_A));
1544 1545 1546

		/* Wait for FDI auto training time */
		udelay(5);
1547

1548
		temp = intel_de_read(dev_priv, DP_TP_STATUS(PORT_E));
1549
		if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
1550 1551
			drm_dbg_kms(&dev_priv->drm,
				    "FDI link training done on step %d\n", i);
1552 1553
			break;
		}
1554

1555 1556 1557 1558 1559
		/*
		 * Leave things enabled even if we failed to train FDI.
		 * Results in less fireworks from the state checker.
		 */
		if (i == ARRAY_SIZE(hsw_ddi_translations_fdi) * 2 - 1) {
1560
			drm_err(&dev_priv->drm, "FDI link training failed!\n");
1561
			break;
1562
		}
1563

1564
		rx_ctl_val &= ~FDI_RX_ENABLE;
1565 1566
		intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
		intel_de_posting_read(dev_priv, FDI_RX_CTL(PIPE_A));
1567

1568
		temp = intel_de_read(dev_priv, DDI_BUF_CTL(PORT_E));
1569
		temp &= ~DDI_BUF_CTL_ENABLE;
1570 1571
		intel_de_write(dev_priv, DDI_BUF_CTL(PORT_E), temp);
		intel_de_posting_read(dev_priv, DDI_BUF_CTL(PORT_E));
1572

1573
		/* Disable DP_TP_CTL and FDI_RX_CTL and retry */
1574
		temp = intel_de_read(dev_priv, DP_TP_CTL(PORT_E));
1575 1576
		temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
1577 1578
		intel_de_write(dev_priv, DP_TP_CTL(PORT_E), temp);
		intel_de_posting_read(dev_priv, DP_TP_CTL(PORT_E));
1579 1580

		intel_wait_ddi_buf_idle(dev_priv, PORT_E);
1581 1582

		/* Reset FDI_RX_MISC pwrdn lanes */
1583
		temp = intel_de_read(dev_priv, FDI_RX_MISC(PIPE_A));
1584 1585
		temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
		temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
1586 1587
		intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), temp);
		intel_de_posting_read(dev_priv, FDI_RX_MISC(PIPE_A));
1588 1589
	}

1590
	/* Enable normal pixel sending for FDI */
1591
	intel_de_write(dev_priv, DP_TP_CTL(PORT_E),
1592 1593 1594 1595
		       DP_TP_CTL_FDI_AUTOTRAIN |
		       DP_TP_CTL_LINK_TRAIN_NORMAL |
		       DP_TP_CTL_ENHANCED_FRAME_ENABLE |
		       DP_TP_CTL_ENABLE);
1596
}
1597

1598
static void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder)
1599
{
1600
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1601
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
1602

1603
	intel_dp->DP = dig_port->saved_port_bits |
1604
		DDI_BUF_CTL_ENABLE | DDI_BUF_TRANS_SELECT(0);
1605
	intel_dp->DP |= DDI_PORT_WIDTH(intel_dp->lane_count);
1606 1607
}

1608 1609 1610
static int icl_calc_tbt_pll_link(struct drm_i915_private *dev_priv,
				 enum port port)
{
1611
	u32 val = intel_de_read(dev_priv, DDI_CLK_SEL(port)) & DDI_CLK_SEL_MASK;
1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629

	switch (val) {
	case DDI_CLK_SEL_NONE:
		return 0;
	case DDI_CLK_SEL_TBT_162:
		return 162000;
	case DDI_CLK_SEL_TBT_270:
		return 270000;
	case DDI_CLK_SEL_TBT_540:
		return 540000;
	case DDI_CLK_SEL_TBT_810:
		return 810000;
	default:
		MISSING_CASE(val);
		return 0;
	}
}

1630 1631 1632 1633 1634 1635 1636
static void ddi_dotclock_get(struct intel_crtc_state *pipe_config)
{
	int dotclock;

	if (pipe_config->has_pch_encoder)
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->fdi_m_n);
1637
	else if (intel_crtc_has_dp_encoder(pipe_config))
1638 1639
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->dp_m_n);
1640 1641
	else if (pipe_config->has_hdmi_sink && pipe_config->pipe_bpp > 24)
		dotclock = pipe_config->port_clock * 24 / pipe_config->pipe_bpp;
1642 1643 1644
	else
		dotclock = pipe_config->port_clock;

1645 1646
	if (pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 &&
	    !intel_crtc_has_dp_encoder(pipe_config))
1647 1648
		dotclock *= 2;

1649 1650 1651
	if (pipe_config->pixel_multiplier)
		dotclock /= pipe_config->pixel_multiplier;

1652
	pipe_config->hw.adjusted_mode.crtc_clock = dotclock;
1653
}
1654

1655 1656
static void intel_ddi_clock_get(struct intel_encoder *encoder,
				struct intel_crtc_state *pipe_config)
1657
{
1658
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1659
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1660

1661
	if (intel_phy_is_tc(dev_priv, phy) &&
1662 1663 1664 1665 1666
	    intel_get_shared_dpll_id(dev_priv, pipe_config->shared_dpll) ==
	    DPLL_ID_ICL_TBTPLL)
		pipe_config->port_clock = icl_calc_tbt_pll_link(dev_priv,
								encoder->port);
	else
1667 1668
		pipe_config->port_clock =
			intel_dpll_get_freq(dev_priv, pipe_config->shared_dpll);
1669 1670

	ddi_dotclock_get(pipe_config);
1671 1672
}

1673 1674
void intel_ddi_set_dp_msa(const struct intel_crtc_state *crtc_state,
			  const struct drm_connector_state *conn_state)
1675
{
1676
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1677
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1678
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1679
	u32 temp;
1680

1681 1682
	if (!intel_crtc_has_dp_encoder(crtc_state))
		return;
J
Jani Nikula 已提交
1683

1684
	drm_WARN_ON(&dev_priv->drm, transcoder_is_dsi(cpu_transcoder));
1685

1686
	temp = DP_MSA_MISC_SYNC_CLOCK;
1687

1688 1689
	switch (crtc_state->pipe_bpp) {
	case 18:
1690
		temp |= DP_MSA_MISC_6_BPC;
1691 1692
		break;
	case 24:
1693
		temp |= DP_MSA_MISC_8_BPC;
1694 1695
		break;
	case 30:
1696
		temp |= DP_MSA_MISC_10_BPC;
1697 1698
		break;
	case 36:
1699
		temp |= DP_MSA_MISC_12_BPC;
1700 1701 1702 1703
		break;
	default:
		MISSING_CASE(crtc_state->pipe_bpp);
		break;
1704
	}
1705

1706
	/* nonsense combination */
1707 1708
	drm_WARN_ON(&dev_priv->drm, crtc_state->limited_color_range &&
		    crtc_state->output_format != INTEL_OUTPUT_FORMAT_RGB);
1709 1710

	if (crtc_state->limited_color_range)
1711
		temp |= DP_MSA_MISC_COLOR_CEA_RGB;
1712

1713 1714 1715
	/*
	 * As per DP 1.2 spec section 2.3.4.3 while sending
	 * YCBCR 444 signals we should program MSA MISC1/0 fields with
1716
	 * colorspace information.
1717 1718
	 */
	if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR444)
1719
		temp |= DP_MSA_MISC_COLOR_YCBCR_444_BT709;
1720

1721 1722 1723
	/*
	 * As per DP 1.4a spec section 2.2.4.3 [MSA Field for Indication
	 * of Color Encoding Format and Content Color Gamut] while sending
1724 1725
	 * YCBCR 420, HDR BT.2020 signals we should program MSA MISC1 fields
	 * which indicate VSC SDP for the Pixel Encoding/Colorimetry Format.
1726
	 */
1727
	if (intel_dp_needs_vsc_sdp(crtc_state, conn_state))
1728
		temp |= DP_MSA_MISC_COLOR_VSC_SDP;
1729

1730
	intel_de_write(dev_priv, TRANS_MSA_MISC(cpu_transcoder), temp);
1731 1732
}

1733 1734 1735 1736 1737 1738 1739 1740
static u32 bdw_trans_port_sync_master_select(enum transcoder master_transcoder)
{
	if (master_transcoder == TRANSCODER_EDP)
		return 0;
	else
		return master_transcoder + 1;
}

1741 1742 1743 1744 1745 1746 1747
/*
 * Returns the TRANS_DDI_FUNC_CTL value based on CRTC state.
 *
 * Only intended to be used by intel_ddi_enable_transcoder_func() and
 * intel_ddi_config_transcoder_func().
 */
static u32
1748 1749
intel_ddi_transcoder_func_reg_val_get(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
1750
{
1751
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1752 1753
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
1754
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1755
	enum port port = encoder->port;
1756
	u32 temp;
1757

1758 1759
	/* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
	temp = TRANS_DDI_FUNC_ENABLE;
1760 1761 1762 1763
	if (INTEL_GEN(dev_priv) >= 12)
		temp |= TGL_TRANS_DDI_SELECT_PORT(port);
	else
		temp |= TRANS_DDI_SELECT_PORT(port);
1764

1765
	switch (crtc_state->pipe_bpp) {
1766
	case 18:
1767
		temp |= TRANS_DDI_BPC_6;
1768 1769
		break;
	case 24:
1770
		temp |= TRANS_DDI_BPC_8;
1771 1772
		break;
	case 30:
1773
		temp |= TRANS_DDI_BPC_10;
1774 1775
		break;
	case 36:
1776
		temp |= TRANS_DDI_BPC_12;
1777 1778
		break;
	default:
1779
		BUG();
1780
	}
1781

1782
	if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
1783
		temp |= TRANS_DDI_PVSYNC;
1784
	if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
1785
		temp |= TRANS_DDI_PHSYNC;
1786

1787 1788 1789
	if (cpu_transcoder == TRANSCODER_EDP) {
		switch (pipe) {
		case PIPE_A:
1790 1791 1792 1793
			/* On Haswell, can only use the always-on power well for
			 * eDP when not using the panel fitter, and when not
			 * using motion blur mitigation (which we don't
			 * support). */
1794
			if (crtc_state->pch_pfit.force_thru)
1795 1796 1797
				temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
			else
				temp |= TRANS_DDI_EDP_INPUT_A_ON;
1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810
			break;
		case PIPE_B:
			temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
			break;
		case PIPE_C:
			temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
			break;
		default:
			BUG();
			break;
		}
	}

1811
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
1812
		if (crtc_state->has_hdmi_sink)
1813
			temp |= TRANS_DDI_MODE_SELECT_HDMI;
1814
		else
1815
			temp |= TRANS_DDI_MODE_SELECT_DVI;
S
Shashank Sharma 已提交
1816 1817

		if (crtc_state->hdmi_scrambling)
1818
			temp |= TRANS_DDI_HDMI_SCRAMBLING;
S
Shashank Sharma 已提交
1819 1820
		if (crtc_state->hdmi_high_tmds_clock_ratio)
			temp |= TRANS_DDI_HIGH_TMDS_CHAR_RATE;
1821
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
1822
		temp |= TRANS_DDI_MODE_SELECT_FDI;
1823
		temp |= (crtc_state->fdi_lanes - 1) << 1;
1824
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
1825
		temp |= TRANS_DDI_MODE_SELECT_DP_MST;
1826
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
1827

1828 1829 1830 1831
		if (INTEL_GEN(dev_priv) >= 12) {
			enum transcoder master;

			master = crtc_state->mst_master_transcoder;
1832 1833
			drm_WARN_ON(&dev_priv->drm,
				    master == INVALID_TRANSCODER);
1834 1835
			temp |= TRANS_DDI_MST_TRANSPORT_SELECT(master);
		}
1836
	} else {
1837 1838
		temp |= TRANS_DDI_MODE_SELECT_DP_SST;
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
1839 1840
	}

1841 1842 1843 1844 1845 1846 1847 1848 1849
	if (IS_GEN_RANGE(dev_priv, 8, 10) &&
	    crtc_state->master_transcoder != INVALID_TRANSCODER) {
		u8 master_select =
			bdw_trans_port_sync_master_select(crtc_state->master_transcoder);

		temp |= TRANS_DDI_PORT_SYNC_ENABLE |
			TRANS_DDI_PORT_SYNC_MASTER_SELECT(master_select);
	}

1850 1851 1852
	return temp;
}

1853 1854
void intel_ddi_enable_transcoder_func(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
1855
{
1856
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1857 1858
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1859 1860 1861 1862 1863 1864

	if (INTEL_GEN(dev_priv) >= 11) {
		enum transcoder master_transcoder = crtc_state->master_transcoder;
		u32 ctl2 = 0;

		if (master_transcoder != INVALID_TRANSCODER) {
1865 1866
			u8 master_select =
				bdw_trans_port_sync_master_select(master_transcoder);
1867

1868
			ctl2 |= PORT_SYNC_MODE_ENABLE |
1869
				PORT_SYNC_MODE_MASTER_SELECT(master_select);
1870 1871 1872 1873 1874 1875
		}

		intel_de_write(dev_priv,
			       TRANS_DDI_FUNC_CTL2(cpu_transcoder), ctl2);
	}

1876 1877 1878
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder),
		       intel_ddi_transcoder_func_reg_val_get(encoder,
							     crtc_state));
1879 1880 1881 1882 1883 1884 1885
}

/*
 * Same as intel_ddi_enable_transcoder_func(), but it does not set the enable
 * bit.
 */
static void
1886 1887
intel_ddi_config_transcoder_func(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
1888
{
1889
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1890 1891
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1892
	u32 ctl;
1893

1894
	ctl = intel_ddi_transcoder_func_reg_val_get(encoder, crtc_state);
1895 1896
	ctl &= ~TRANS_DDI_FUNC_ENABLE;
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), ctl);
1897
}
1898

1899
void intel_ddi_disable_transcoder_func(const struct intel_crtc_state *crtc_state)
1900
{
1901
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1902 1903
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1904
	u32 ctl;
1905

1906 1907 1908 1909 1910
	if (INTEL_GEN(dev_priv) >= 11)
		intel_de_write(dev_priv,
			       TRANS_DDI_FUNC_CTL2(cpu_transcoder), 0);

	ctl = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
1911

1912 1913
	drm_WARN_ON(crtc->base.dev, ctl & TRANS_DDI_HDCP_SIGNALLING);

1914
	ctl &= ~TRANS_DDI_FUNC_ENABLE;
1915

1916 1917 1918 1919
	if (IS_GEN_RANGE(dev_priv, 8, 10))
		ctl &= ~(TRANS_DDI_PORT_SYNC_ENABLE |
			 TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK);

1920
	if (INTEL_GEN(dev_priv) >= 12) {
1921
		if (!intel_dp_mst_is_master_trans(crtc_state)) {
1922
			ctl &= ~(TGL_TRANS_DDI_PORT_MASK |
1923 1924
				 TRANS_DDI_MODE_SELECT_MASK);
		}
1925
	} else {
1926
		ctl &= ~(TRANS_DDI_PORT_MASK | TRANS_DDI_MODE_SELECT_MASK);
1927
	}
1928

1929
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), ctl);
1930 1931 1932

	if (dev_priv->quirks & QUIRK_INCREASE_DDI_DISABLED_TIME &&
	    intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
1933 1934
		drm_dbg_kms(&dev_priv->drm,
			    "Quirk Increase DDI disabled time\n");
1935 1936 1937
		/* Quirk time at 100ms for reliable operation */
		msleep(100);
	}
1938 1939
}

S
Sean Paul 已提交
1940
int intel_ddi_toggle_hdcp_signalling(struct intel_encoder *intel_encoder,
1941
				     enum transcoder cpu_transcoder,
S
Sean Paul 已提交
1942 1943 1944 1945
				     bool enable)
{
	struct drm_device *dev = intel_encoder->base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
1946
	intel_wakeref_t wakeref;
S
Sean Paul 已提交
1947
	int ret = 0;
1948
	u32 tmp;
S
Sean Paul 已提交
1949

1950 1951
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     intel_encoder->power_domain);
1952
	if (drm_WARN_ON(dev, !wakeref))
S
Sean Paul 已提交
1953 1954
		return -ENXIO;

1955
	tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
S
Sean Paul 已提交
1956 1957 1958 1959
	if (enable)
		tmp |= TRANS_DDI_HDCP_SIGNALLING;
	else
		tmp &= ~TRANS_DDI_HDCP_SIGNALLING;
1960
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), tmp);
1961
	intel_display_power_put(dev_priv, intel_encoder->power_domain, wakeref);
S
Sean Paul 已提交
1962 1963 1964
	return ret;
}

1965 1966 1967
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
{
	struct drm_device *dev = intel_connector->base.dev;
1968
	struct drm_i915_private *dev_priv = to_i915(dev);
1969
	struct intel_encoder *encoder = intel_attached_encoder(intel_connector);
1970
	int type = intel_connector->base.connector_type;
1971
	enum port port = encoder->port;
1972
	enum transcoder cpu_transcoder;
1973 1974
	intel_wakeref_t wakeref;
	enum pipe pipe = 0;
1975
	u32 tmp;
1976
	bool ret;
1977

1978 1979 1980
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
1981 1982
		return false;

1983
	if (!encoder->get_hw_state(encoder, &pipe)) {
1984 1985 1986
		ret = false;
		goto out;
	}
1987

1988
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A)
1989 1990
		cpu_transcoder = TRANSCODER_EDP;
	else
D
Daniel Vetter 已提交
1991
		cpu_transcoder = (enum transcoder) pipe;
1992

1993
	tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
1994 1995 1996 1997

	switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
	case TRANS_DDI_MODE_SELECT_DVI:
1998 1999
		ret = type == DRM_MODE_CONNECTOR_HDMIA;
		break;
2000 2001

	case TRANS_DDI_MODE_SELECT_DP_SST:
2002 2003 2004 2005
		ret = type == DRM_MODE_CONNECTOR_eDP ||
		      type == DRM_MODE_CONNECTOR_DisplayPort;
		break;

2006 2007 2008
	case TRANS_DDI_MODE_SELECT_DP_MST:
		/* if the transcoder is in MST state then
		 * connector isn't connected */
2009 2010
		ret = false;
		break;
2011 2012

	case TRANS_DDI_MODE_SELECT_FDI:
2013 2014
		ret = type == DRM_MODE_CONNECTOR_VGA;
		break;
2015 2016

	default:
2017 2018
		ret = false;
		break;
2019
	}
2020 2021

out:
2022
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
2023 2024

	return ret;
2025 2026
}

2027 2028
static void intel_ddi_get_encoder_pipes(struct intel_encoder *encoder,
					u8 *pipe_mask, bool *is_dp_mst)
2029 2030
{
	struct drm_device *dev = encoder->base.dev;
2031
	struct drm_i915_private *dev_priv = to_i915(dev);
2032
	enum port port = encoder->port;
2033
	intel_wakeref_t wakeref;
2034
	enum pipe p;
2035
	u32 tmp;
2036 2037 2038 2039
	u8 mst_pipe_mask;

	*pipe_mask = 0;
	*is_dp_mst = false;
2040

2041 2042 2043
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
2044
		return;
2045

2046
	tmp = intel_de_read(dev_priv, DDI_BUF_CTL(port));
2047
	if (!(tmp & DDI_BUF_CTL_ENABLE))
2048
		goto out;
2049

2050
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A) {
2051 2052
		tmp = intel_de_read(dev_priv,
				    TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
2053

2054
		switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
2055 2056
		default:
			MISSING_CASE(tmp & TRANS_DDI_EDP_INPUT_MASK);
2057
			fallthrough;
2058 2059
		case TRANS_DDI_EDP_INPUT_A_ON:
		case TRANS_DDI_EDP_INPUT_A_ONOFF:
2060
			*pipe_mask = BIT(PIPE_A);
2061 2062
			break;
		case TRANS_DDI_EDP_INPUT_B_ONOFF:
2063
			*pipe_mask = BIT(PIPE_B);
2064 2065
			break;
		case TRANS_DDI_EDP_INPUT_C_ONOFF:
2066
			*pipe_mask = BIT(PIPE_C);
2067 2068 2069
			break;
		}

2070 2071
		goto out;
	}
2072

2073
	mst_pipe_mask = 0;
2074
	for_each_pipe(dev_priv, p) {
2075
		enum transcoder cpu_transcoder = (enum transcoder)p;
2076
		unsigned int port_mask, ddi_select;
2077 2078 2079 2080 2081 2082
		intel_wakeref_t trans_wakeref;

		trans_wakeref = intel_display_power_get_if_enabled(dev_priv,
								   POWER_DOMAIN_TRANSCODER(cpu_transcoder));
		if (!trans_wakeref)
			continue;
2083 2084 2085 2086 2087 2088 2089 2090

		if (INTEL_GEN(dev_priv) >= 12) {
			port_mask = TGL_TRANS_DDI_PORT_MASK;
			ddi_select = TGL_TRANS_DDI_SELECT_PORT(port);
		} else {
			port_mask = TRANS_DDI_PORT_MASK;
			ddi_select = TRANS_DDI_SELECT_PORT(port);
		}
2091

2092 2093
		tmp = intel_de_read(dev_priv,
				    TRANS_DDI_FUNC_CTL(cpu_transcoder));
2094 2095
		intel_display_power_put(dev_priv, POWER_DOMAIN_TRANSCODER(cpu_transcoder),
					trans_wakeref);
2096

2097
		if ((tmp & port_mask) != ddi_select)
2098
			continue;
2099

2100 2101 2102
		if ((tmp & TRANS_DDI_MODE_SELECT_MASK) ==
		    TRANS_DDI_MODE_SELECT_DP_MST)
			mst_pipe_mask |= BIT(p);
2103

2104
		*pipe_mask |= BIT(p);
2105 2106
	}

2107
	if (!*pipe_mask)
2108 2109 2110
		drm_dbg_kms(&dev_priv->drm,
			    "No pipe for [ENCODER:%d:%s] found\n",
			    encoder->base.base.id, encoder->base.name);
2111 2112

	if (!mst_pipe_mask && hweight8(*pipe_mask) > 1) {
2113 2114 2115 2116
		drm_dbg_kms(&dev_priv->drm,
			    "Multiple pipes for [ENCODER:%d:%s] (pipe_mask %02x)\n",
			    encoder->base.base.id, encoder->base.name,
			    *pipe_mask);
2117 2118 2119 2120
		*pipe_mask = BIT(ffs(*pipe_mask) - 1);
	}

	if (mst_pipe_mask && mst_pipe_mask != *pipe_mask)
2121 2122 2123 2124
		drm_dbg_kms(&dev_priv->drm,
			    "Conflicting MST and non-MST state for [ENCODER:%d:%s] (pipe_mask %02x mst_pipe_mask %02x)\n",
			    encoder->base.base.id, encoder->base.name,
			    *pipe_mask, mst_pipe_mask);
2125 2126
	else
		*is_dp_mst = mst_pipe_mask;
2127

2128
out:
2129
	if (*pipe_mask && IS_GEN9_LP(dev_priv)) {
2130
		tmp = intel_de_read(dev_priv, BXT_PHY_CTL(port));
2131 2132
		if ((tmp & (BXT_PHY_CMNLANE_POWERDOWN_ACK |
			    BXT_PHY_LANE_POWERDOWN_ACK |
2133
			    BXT_PHY_LANE_ENABLED)) != BXT_PHY_LANE_ENABLED)
2134 2135 2136
			drm_err(&dev_priv->drm,
				"[ENCODER:%d:%s] enabled but PHY powered down? (PHY_CTL %08x)\n",
				encoder->base.base.id, encoder->base.name, tmp);
2137 2138
	}

2139
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
2140
}
2141

2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155
bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
			    enum pipe *pipe)
{
	u8 pipe_mask;
	bool is_mst;

	intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);

	if (is_mst || !pipe_mask)
		return false;

	*pipe = ffs(pipe_mask) - 1;

	return true;
2156 2157
}

2158
static enum intel_display_power_domain
I
Imre Deak 已提交
2159
intel_ddi_main_link_aux_domain(struct intel_digital_port *dig_port)
2160
{
2161
	/* CNL+ HW requires corresponding AUX IOs to be powered up for PSR with
2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172
	 * DC states enabled at the same time, while for driver initiated AUX
	 * transfers we need the same AUX IOs to be powered but with DC states
	 * disabled. Accordingly use the AUX power domain here which leaves DC
	 * states enabled.
	 * However, for non-A AUX ports the corresponding non-EDP transcoders
	 * would have already enabled power well 2 and DC_OFF. This means we can
	 * acquire a wider POWER_DOMAIN_AUX_{B,C,D,F} reference instead of a
	 * specific AUX_IO reference without powering up any extra wells.
	 * Note that PSR is enabled only on Port A even though this function
	 * returns the correct domain for other ports too.
	 */
2173
	return dig_port->aux_ch == AUX_CH_A ? POWER_DOMAIN_AUX_IO_A :
2174
					      intel_aux_power_domain(dig_port);
2175 2176
}

2177 2178
static void intel_ddi_get_power_domains(struct intel_encoder *encoder,
					struct intel_crtc_state *crtc_state)
2179
{
2180
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2181
	struct intel_digital_port *dig_port;
2182
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2183

2184 2185
	/*
	 * TODO: Add support for MST encoders. Atm, the following should never
2186 2187
	 * happen since fake-MST encoders don't set their get_power_domains()
	 * hook.
2188
	 */
2189 2190
	if (drm_WARN_ON(&dev_priv->drm,
			intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)))
2191
		return;
2192

2193
	dig_port = enc_to_dig_port(encoder);
2194 2195 2196 2197 2198

	if (!intel_phy_is_tc(dev_priv, phy) ||
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
		intel_display_power_get(dev_priv,
					dig_port->ddi_io_power_domain);
2199

2200 2201 2202 2203 2204
	/*
	 * AUX power is only needed for (e)DP mode, and for HDMI mode on TC
	 * ports.
	 */
	if (intel_crtc_has_dp_encoder(crtc_state) ||
2205
	    intel_phy_is_tc(dev_priv, phy))
2206 2207
		intel_display_power_get(dev_priv,
					intel_ddi_main_link_aux_domain(dig_port));
2208

2209 2210 2211
	/*
	 * VDSC power is needed when DSC is enabled
	 */
2212
	if (crtc_state->dsc.compression_enable)
2213 2214
		intel_display_power_get(dev_priv,
					intel_dsc_power_domain(crtc_state));
2215 2216
}

2217 2218
void intel_ddi_enable_pipe_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
2219
{
2220
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
2221
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2222
	enum port port = encoder->port;
2223
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
2224

2225 2226
	if (cpu_transcoder != TRANSCODER_EDP) {
		if (INTEL_GEN(dev_priv) >= 12)
2227 2228 2229
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TGL_TRANS_CLK_SEL_PORT(port));
2230
		else
2231 2232 2233
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TRANS_CLK_SEL_PORT(port));
2234
	}
2235 2236
}

2237
void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state)
2238
{
2239
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
2240
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
2241

2242 2243
	if (cpu_transcoder != TRANSCODER_EDP) {
		if (INTEL_GEN(dev_priv) >= 12)
2244 2245 2246
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TGL_TRANS_CLK_SEL_DISABLED);
2247
		else
2248 2249 2250
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TRANS_CLK_SEL_DISABLED);
2251
	}
2252 2253
}

2254
static void _skl_ddi_set_iboost(struct drm_i915_private *dev_priv,
2255
				enum port port, u8 iboost)
2256
{
2257 2258
	u32 tmp;

2259
	tmp = intel_de_read(dev_priv, DISPIO_CR_TX_BMU_CR0);
2260 2261 2262 2263 2264
	tmp &= ~(BALANCE_LEG_MASK(port) | BALANCE_LEG_DISABLE(port));
	if (iboost)
		tmp |= iboost << BALANCE_LEG_SHIFT(port);
	else
		tmp |= BALANCE_LEG_DISABLE(port);
2265
	intel_de_write(dev_priv, DISPIO_CR_TX_BMU_CR0, tmp);
2266 2267
}

2268 2269
static void skl_ddi_set_iboost(struct intel_encoder *encoder,
			       int level, enum intel_output_type type)
2270
{
2271
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2272
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2273
	u8 iboost;
2274

2275
	if (type == INTEL_OUTPUT_HDMI)
2276
		iboost = intel_bios_hdmi_boost_level(encoder);
2277
	else
2278
		iboost = intel_bios_dp_boost_level(encoder);
2279

2280 2281 2282 2283 2284
	if (iboost == 0) {
		const struct ddi_buf_trans *ddi_translations;
		int n_entries;

		if (type == INTEL_OUTPUT_HDMI)
2285
			ddi_translations = intel_ddi_get_buf_trans_hdmi(encoder, &n_entries);
2286
		else if (type == INTEL_OUTPUT_EDP)
2287 2288
			ddi_translations = intel_ddi_get_buf_trans_edp(encoder,
								       &n_entries);
2289
		else
2290 2291
			ddi_translations = intel_ddi_get_buf_trans_dp(encoder,
								      &n_entries);
2292

2293
		if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
2294
			return;
2295
		if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
2296 2297
			level = n_entries - 1;

2298
		iboost = ddi_translations[level].i_boost;
2299 2300 2301 2302
	}

	/* Make sure that the requested I_boost is valid */
	if (iboost && iboost != 0x1 && iboost != 0x3 && iboost != 0x7) {
2303
		drm_err(&dev_priv->drm, "Invalid I_boost value %u\n", iboost);
2304 2305 2306
		return;
	}

2307
	_skl_ddi_set_iboost(dev_priv, encoder->port, iboost);
2308

2309
	if (encoder->port == PORT_A && dig_port->max_lanes == 4)
2310
		_skl_ddi_set_iboost(dev_priv, PORT_E, iboost);
2311 2312
}

2313 2314
static void bxt_ddi_vswing_sequence(struct intel_encoder *encoder,
				    int level, enum intel_output_type type)
2315
{
2316
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2317
	const struct bxt_ddi_buf_trans *ddi_translations;
2318
	enum port port = encoder->port;
2319
	int n_entries;
2320 2321

	if (type == INTEL_OUTPUT_HDMI)
2322
		ddi_translations = bxt_get_buf_trans_hdmi(encoder, &n_entries);
2323
	else if (type == INTEL_OUTPUT_EDP)
2324
		ddi_translations = bxt_get_buf_trans_edp(encoder, &n_entries);
2325
	else
2326
		ddi_translations = bxt_get_buf_trans_dp(encoder, &n_entries);
2327

2328
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
2329
		return;
2330
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
2331 2332
		level = n_entries - 1;

2333 2334 2335 2336 2337
	bxt_ddi_phy_set_signal_level(dev_priv, port,
				     ddi_translations[level].margin,
				     ddi_translations[level].scale,
				     ddi_translations[level].enable,
				     ddi_translations[level].deemphasis);
2338 2339
}

2340
static u8 intel_ddi_dp_voltage_max(struct intel_dp *intel_dp)
2341
{
2342
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
2343
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2344
	enum port port = encoder->port;
2345
	enum phy phy = intel_port_to_phy(dev_priv, port);
2346 2347
	int n_entries;

2348 2349
	if (INTEL_GEN(dev_priv) >= 12) {
		if (intel_phy_is_combo(dev_priv, phy))
2350
			tgl_get_combo_buf_trans(encoder, encoder->type,
2351 2352
						intel_dp->link_rate, &n_entries);
		else
2353
			tgl_get_dkl_buf_trans(encoder, encoder->type,
2354
					      intel_dp->link_rate, &n_entries);
2355
	} else if (INTEL_GEN(dev_priv) == 11) {
2356
		if (IS_ELKHARTLAKE(dev_priv))
2357
			ehl_get_combo_buf_trans(encoder, encoder->type,
2358 2359
						intel_dp->link_rate, &n_entries);
		else if (intel_phy_is_combo(dev_priv, phy))
2360
			icl_get_combo_buf_trans(encoder, encoder->type,
2361
						intel_dp->link_rate, &n_entries);
2362
		else
2363
			icl_get_mg_buf_trans(encoder, encoder->type,
2364
					     intel_dp->link_rate, &n_entries);
2365
	} else if (IS_CANNONLAKE(dev_priv)) {
R
Rodrigo Vivi 已提交
2366
		if (encoder->type == INTEL_OUTPUT_EDP)
2367
			cnl_get_buf_trans_edp(encoder, &n_entries);
R
Rodrigo Vivi 已提交
2368
		else
2369
			cnl_get_buf_trans_dp(encoder, &n_entries);
2370 2371
	} else if (IS_GEN9_LP(dev_priv)) {
		if (encoder->type == INTEL_OUTPUT_EDP)
2372
			bxt_get_buf_trans_edp(encoder, &n_entries);
2373
		else
2374
			bxt_get_buf_trans_dp(encoder, &n_entries);
R
Rodrigo Vivi 已提交
2375 2376
	} else {
		if (encoder->type == INTEL_OUTPUT_EDP)
2377
			intel_ddi_get_buf_trans_edp(encoder, &n_entries);
R
Rodrigo Vivi 已提交
2378
		else
2379
			intel_ddi_get_buf_trans_dp(encoder, &n_entries);
R
Rodrigo Vivi 已提交
2380
	}
2381

2382
	if (drm_WARN_ON(&dev_priv->drm, n_entries < 1))
2383
		n_entries = 1;
2384 2385
	if (drm_WARN_ON(&dev_priv->drm,
			n_entries > ARRAY_SIZE(index_to_dp_signal_levels)))
2386 2387 2388 2389 2390 2391
		n_entries = ARRAY_SIZE(index_to_dp_signal_levels);

	return index_to_dp_signal_levels[n_entries - 1] &
		DP_TRAIN_VOLTAGE_SWING_MASK;
}

2392 2393 2394 2395 2396
/*
 * We assume that the full set of pre-emphasis values can be
 * used on all DDI platforms. Should that change we need to
 * rethink this code.
 */
2397
static u8 intel_ddi_dp_preemph_max(struct intel_dp *intel_dp)
2398
{
2399
	return DP_TRAIN_PRE_EMPH_LEVEL_3;
2400 2401
}

2402 2403
static void cnl_ddi_vswing_program(struct intel_encoder *encoder,
				   int level, enum intel_output_type type)
2404
{
2405 2406
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	const struct cnl_ddi_buf_trans *ddi_translations;
2407
	enum port port = encoder->port;
2408 2409
	int n_entries, ln;
	u32 val;
2410

2411
	if (type == INTEL_OUTPUT_HDMI)
2412
		ddi_translations = cnl_get_buf_trans_hdmi(encoder, &n_entries);
2413
	else if (type == INTEL_OUTPUT_EDP)
2414
		ddi_translations = cnl_get_buf_trans_edp(encoder, &n_entries);
2415
	else
2416
		ddi_translations = cnl_get_buf_trans_dp(encoder, &n_entries);
2417

2418
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
2419
		return;
2420
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
2421 2422 2423
		level = n_entries - 1;

	/* Set PORT_TX_DW5 Scaling Mode Sel to 010b. */
2424
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2425
	val &= ~SCALING_MODE_SEL_MASK;
2426
	val |= SCALING_MODE_SEL(2);
2427
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2428 2429

	/* Program PORT_TX_DW2 */
2430
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW2_LN0(port));
2431 2432
	val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
		 RCOMP_SCALAR_MASK);
2433 2434 2435 2436
	val |= SWING_SEL_UPPER(ddi_translations[level].dw2_swing_sel);
	val |= SWING_SEL_LOWER(ddi_translations[level].dw2_swing_sel);
	/* Rcomp scalar is fixed as 0x98 for every table entry */
	val |= RCOMP_SCALAR(0x98);
2437
	intel_de_write(dev_priv, CNL_PORT_TX_DW2_GRP(port), val);
2438

2439
	/* Program PORT_TX_DW4 */
2440 2441
	/* We cannot write to GRP. It would overrite individual loadgen */
	for (ln = 0; ln < 4; ln++) {
2442
		val = intel_de_read(dev_priv, CNL_PORT_TX_DW4_LN(ln, port));
2443 2444
		val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
			 CURSOR_COEFF_MASK);
2445 2446 2447
		val |= POST_CURSOR_1(ddi_translations[level].dw4_post_cursor_1);
		val |= POST_CURSOR_2(ddi_translations[level].dw4_post_cursor_2);
		val |= CURSOR_COEFF(ddi_translations[level].dw4_cursor_coeff);
2448
		intel_de_write(dev_priv, CNL_PORT_TX_DW4_LN(ln, port), val);
2449 2450
	}

2451
	/* Program PORT_TX_DW5 */
2452
	/* All DW5 values are fixed for every table entry */
2453
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2454
	val &= ~RTERM_SELECT_MASK;
2455 2456
	val |= RTERM_SELECT(6);
	val |= TAP3_DISABLE;
2457
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2458

2459
	/* Program PORT_TX_DW7 */
2460
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW7_LN0(port));
2461
	val &= ~N_SCALAR_MASK;
2462
	val |= N_SCALAR(ddi_translations[level].dw7_n_scalar);
2463
	intel_de_write(dev_priv, CNL_PORT_TX_DW7_GRP(port), val);
2464 2465
}

2466 2467
static void cnl_ddi_vswing_sequence(struct intel_encoder *encoder,
				    int level, enum intel_output_type type)
2468
{
2469
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2470
	enum port port = encoder->port;
2471
	int width, rate, ln;
2472
	u32 val;
2473

2474
	if (type == INTEL_OUTPUT_HDMI) {
2475
		width = 4;
2476
		rate = 0; /* Rate is always < than 6GHz for HDMI */
2477
	} else {
2478
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2479 2480 2481

		width = intel_dp->lane_count;
		rate = intel_dp->link_rate;
2482
	}
2483 2484 2485 2486 2487 2488

	/*
	 * 1. If port type is eDP or DP,
	 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
	 * else clear to 0b.
	 */
2489
	val = intel_de_read(dev_priv, CNL_PORT_PCS_DW1_LN0(port));
2490
	if (type != INTEL_OUTPUT_HDMI)
2491 2492 2493
		val |= COMMON_KEEPER_EN;
	else
		val &= ~COMMON_KEEPER_EN;
2494
	intel_de_write(dev_priv, CNL_PORT_PCS_DW1_GRP(port), val);
2495 2496 2497

	/* 2. Program loadgen select */
	/*
2498 2499 2500 2501
	 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
	 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
	 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
	 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
2502
	 */
2503
	for (ln = 0; ln <= 3; ln++) {
2504
		val = intel_de_read(dev_priv, CNL_PORT_TX_DW4_LN(ln, port));
2505 2506
		val &= ~LOADGEN_SELECT;

2507 2508
		if ((rate <= 600000 && width == 4 && ln >= 1)  ||
		    (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
2509 2510
			val |= LOADGEN_SELECT;
		}
2511
		intel_de_write(dev_priv, CNL_PORT_TX_DW4_LN(ln, port), val);
2512
	}
2513 2514

	/* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
2515
	val = intel_de_read(dev_priv, CNL_PORT_CL1CM_DW5);
2516
	val |= SUS_CLOCK_CONFIG;
2517
	intel_de_write(dev_priv, CNL_PORT_CL1CM_DW5, val);
2518 2519

	/* 4. Clear training enable to change swing values */
2520
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2521
	val &= ~TX_TRAINING_EN;
2522
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2523 2524

	/* 5. Program swing and de-emphasis */
2525
	cnl_ddi_vswing_program(encoder, level, type);
2526 2527

	/* 6. Set training enable to trigger update */
2528
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2529
	val |= TX_TRAINING_EN;
2530
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2531 2532
}

2533
static void icl_ddi_combo_vswing_program(struct intel_encoder *encoder,
2534
					 u32 level, int type, int rate)
2535
{
2536
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2537
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2538
	const struct cnl_ddi_buf_trans *ddi_translations = NULL;
2539 2540 2541
	u32 n_entries, val;
	int ln;

2542
	if (INTEL_GEN(dev_priv) >= 12)
2543
		ddi_translations = tgl_get_combo_buf_trans(encoder, type, rate,
2544
							   &n_entries);
2545
	else if (IS_ELKHARTLAKE(dev_priv))
2546
		ddi_translations = ehl_get_combo_buf_trans(encoder, type, rate,
2547
							   &n_entries);
2548
	else
2549
		ddi_translations = icl_get_combo_buf_trans(encoder, type, rate,
2550
							   &n_entries);
2551 2552 2553 2554
	if (!ddi_translations)
		return;

	if (level >= n_entries) {
2555 2556 2557
		drm_dbg_kms(&dev_priv->drm,
			    "DDI translation not found for level %d. Using %d instead.",
			    level, n_entries - 1);
2558 2559 2560
		level = n_entries - 1;
	}

2561 2562 2563 2564 2565 2566 2567 2568 2569
	if (type == INTEL_OUTPUT_EDP) {
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

		val = EDP4K2K_MODE_OVRD_EN | EDP4K2K_MODE_OVRD_OPTIMIZED;
		intel_dp->hobl_active = is_hobl_buf_trans(ddi_translations);
		intel_de_rmw(dev_priv, ICL_PORT_CL_DW10(phy), val,
			     intel_dp->hobl_active ? val : 0);
	}

2570
	/* Set PORT_TX_DW5 */
2571
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
2572 2573 2574
	val &= ~(SCALING_MODE_SEL_MASK | RTERM_SELECT_MASK |
		  TAP2_DISABLE | TAP3_DISABLE);
	val |= SCALING_MODE_SEL(0x2);
2575
	val |= RTERM_SELECT(0x6);
2576
	val |= TAP3_DISABLE;
2577
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
2578 2579

	/* Program PORT_TX_DW2 */
2580
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW2_LN0(phy));
2581 2582
	val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
		 RCOMP_SCALAR_MASK);
2583 2584
	val |= SWING_SEL_UPPER(ddi_translations[level].dw2_swing_sel);
	val |= SWING_SEL_LOWER(ddi_translations[level].dw2_swing_sel);
2585
	/* Program Rcomp scalar for every table entry */
2586
	val |= RCOMP_SCALAR(0x98);
2587
	intel_de_write(dev_priv, ICL_PORT_TX_DW2_GRP(phy), val);
2588 2589 2590 2591

	/* Program PORT_TX_DW4 */
	/* We cannot write to GRP. It would overwrite individual loadgen. */
	for (ln = 0; ln <= 3; ln++) {
2592
		val = intel_de_read(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy));
2593 2594
		val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
			 CURSOR_COEFF_MASK);
2595 2596 2597
		val |= POST_CURSOR_1(ddi_translations[level].dw4_post_cursor_1);
		val |= POST_CURSOR_2(ddi_translations[level].dw4_post_cursor_2);
		val |= CURSOR_COEFF(ddi_translations[level].dw4_cursor_coeff);
2598
		intel_de_write(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy), val);
2599
	}
2600 2601

	/* Program PORT_TX_DW7 */
2602
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW7_LN0(phy));
2603 2604
	val &= ~N_SCALAR_MASK;
	val |= N_SCALAR(ddi_translations[level].dw7_n_scalar);
2605
	intel_de_write(dev_priv, ICL_PORT_TX_DW7_GRP(phy), val);
2606 2607 2608 2609 2610 2611 2612
}

static void icl_combo_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
					      u32 level,
					      enum intel_output_type type)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2613
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2614 2615 2616 2617 2618 2619 2620 2621 2622
	int width = 0;
	int rate = 0;
	u32 val;
	int ln = 0;

	if (type == INTEL_OUTPUT_HDMI) {
		width = 4;
		/* Rate is always < than 6GHz for HDMI */
	} else {
2623
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2624 2625 2626 2627 2628 2629 2630 2631 2632 2633

		width = intel_dp->lane_count;
		rate = intel_dp->link_rate;
	}

	/*
	 * 1. If port type is eDP or DP,
	 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
	 * else clear to 0b.
	 */
2634
	val = intel_de_read(dev_priv, ICL_PORT_PCS_DW1_LN0(phy));
2635 2636 2637 2638
	if (type == INTEL_OUTPUT_HDMI)
		val &= ~COMMON_KEEPER_EN;
	else
		val |= COMMON_KEEPER_EN;
2639
	intel_de_write(dev_priv, ICL_PORT_PCS_DW1_GRP(phy), val);
2640 2641 2642 2643 2644 2645 2646 2647 2648

	/* 2. Program loadgen select */
	/*
	 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
	 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
	 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
	 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
	 */
	for (ln = 0; ln <= 3; ln++) {
2649
		val = intel_de_read(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy));
2650 2651 2652 2653 2654 2655
		val &= ~LOADGEN_SELECT;

		if ((rate <= 600000 && width == 4 && ln >= 1) ||
		    (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
			val |= LOADGEN_SELECT;
		}
2656
		intel_de_write(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy), val);
2657 2658 2659
	}

	/* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
2660
	val = intel_de_read(dev_priv, ICL_PORT_CL_DW5(phy));
2661
	val |= SUS_CLOCK_CONFIG;
2662
	intel_de_write(dev_priv, ICL_PORT_CL_DW5(phy), val);
2663 2664

	/* 4. Clear training enable to change swing values */
2665
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
2666
	val &= ~TX_TRAINING_EN;
2667
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
2668 2669

	/* 5. Program swing and de-emphasis */
2670
	icl_ddi_combo_vswing_program(encoder, level, type, rate);
2671 2672

	/* 6. Set training enable to trigger update */
2673
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
2674
	val |= TX_TRAINING_EN;
2675
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
2676 2677
}

2678
static void icl_mg_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
2679 2680
					   int link_clock, u32 level,
					   enum intel_output_type type)
2681 2682
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2683
	enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
2684 2685
	const struct icl_mg_phy_ddi_buf_trans *ddi_translations;
	u32 n_entries, val;
2686 2687 2688 2689 2690 2691 2692
	int ln, rate = 0;

	if (type != INTEL_OUTPUT_HDMI) {
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

		rate = intel_dp->link_rate;
	}
2693

2694
	ddi_translations = icl_get_mg_buf_trans(encoder, type, rate,
2695
						&n_entries);
2696 2697
	/* The table does not have values for level 3 and level 9. */
	if (level >= n_entries || level == 3 || level == 9) {
2698 2699 2700
		drm_dbg_kms(&dev_priv->drm,
			    "DDI translation not found for level %d. Using %d instead.",
			    level, n_entries - 2);
2701 2702 2703 2704 2705
		level = n_entries - 2;
	}

	/* Set MG_TX_LINK_PARAMS cri_use_fs32 to 0. */
	for (ln = 0; ln < 2; ln++) {
2706
		val = intel_de_read(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port));
2707
		val &= ~CRI_USE_FS32;
2708
		intel_de_write(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port), val);
2709

2710
		val = intel_de_read(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port));
2711
		val &= ~CRI_USE_FS32;
2712
		intel_de_write(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port), val);
2713 2714 2715 2716
	}

	/* Program MG_TX_SWINGCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
2717
		val = intel_de_read(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port));
2718 2719 2720
		val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
		val |= CRI_TXDEEMPH_OVERRIDE_17_12(
			ddi_translations[level].cri_txdeemph_override_17_12);
2721
		intel_de_write(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port), val);
2722

2723
		val = intel_de_read(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port));
2724 2725 2726
		val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
		val |= CRI_TXDEEMPH_OVERRIDE_17_12(
			ddi_translations[level].cri_txdeemph_override_17_12);
2727
		intel_de_write(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port), val);
2728 2729 2730 2731
	}

	/* Program MG_TX_DRVCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
2732
		val = intel_de_read(dev_priv, MG_TX1_DRVCTRL(ln, tc_port));
2733 2734 2735 2736 2737 2738 2739
		val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			 CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
		val |= CRI_TXDEEMPH_OVERRIDE_5_0(
			ddi_translations[level].cri_txdeemph_override_5_0) |
			CRI_TXDEEMPH_OVERRIDE_11_6(
				ddi_translations[level].cri_txdeemph_override_11_6) |
			CRI_TXDEEMPH_OVERRIDE_EN;
2740
		intel_de_write(dev_priv, MG_TX1_DRVCTRL(ln, tc_port), val);
2741

2742
		val = intel_de_read(dev_priv, MG_TX2_DRVCTRL(ln, tc_port));
2743 2744 2745 2746 2747 2748 2749
		val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			 CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
		val |= CRI_TXDEEMPH_OVERRIDE_5_0(
			ddi_translations[level].cri_txdeemph_override_5_0) |
			CRI_TXDEEMPH_OVERRIDE_11_6(
				ddi_translations[level].cri_txdeemph_override_11_6) |
			CRI_TXDEEMPH_OVERRIDE_EN;
2750
		intel_de_write(dev_priv, MG_TX2_DRVCTRL(ln, tc_port), val);
2751 2752 2753 2754 2755 2756 2757 2758 2759 2760

		/* FIXME: Program CRI_LOADGEN_SEL after the spec is updated */
	}

	/*
	 * Program MG_CLKHUB<LN, port being used> with value from frequency table
	 * In case of Legacy mode on MG PHY, both TX1 and TX2 enabled so use the
	 * values from table for which TX1 and TX2 enabled.
	 */
	for (ln = 0; ln < 2; ln++) {
2761
		val = intel_de_read(dev_priv, MG_CLKHUB(ln, tc_port));
2762 2763 2764 2765
		if (link_clock < 300000)
			val |= CFG_LOW_RATE_LKREN_EN;
		else
			val &= ~CFG_LOW_RATE_LKREN_EN;
2766
		intel_de_write(dev_priv, MG_CLKHUB(ln, tc_port), val);
2767 2768 2769 2770
	}

	/* Program the MG_TX_DCC<LN, port being used> based on the link frequency */
	for (ln = 0; ln < 2; ln++) {
2771
		val = intel_de_read(dev_priv, MG_TX1_DCC(ln, tc_port));
2772 2773 2774 2775 2776 2777 2778
		val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
		if (link_clock <= 500000) {
			val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
		} else {
			val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
				CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
		}
2779
		intel_de_write(dev_priv, MG_TX1_DCC(ln, tc_port), val);
2780

2781
		val = intel_de_read(dev_priv, MG_TX2_DCC(ln, tc_port));
2782 2783 2784 2785 2786 2787 2788
		val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
		if (link_clock <= 500000) {
			val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
		} else {
			val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
				CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
		}
2789
		intel_de_write(dev_priv, MG_TX2_DCC(ln, tc_port), val);
2790 2791 2792 2793
	}

	/* Program MG_TX_PISO_READLOAD with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
2794 2795
		val = intel_de_read(dev_priv,
				    MG_TX1_PISO_READLOAD(ln, tc_port));
2796
		val |= CRI_CALCINIT;
2797 2798
		intel_de_write(dev_priv, MG_TX1_PISO_READLOAD(ln, tc_port),
			       val);
2799

2800 2801
		val = intel_de_read(dev_priv,
				    MG_TX2_PISO_READLOAD(ln, tc_port));
2802
		val |= CRI_CALCINIT;
2803 2804
		intel_de_write(dev_priv, MG_TX2_PISO_READLOAD(ln, tc_port),
			       val);
2805 2806 2807 2808 2809 2810
	}
}

static void icl_ddi_vswing_sequence(struct intel_encoder *encoder,
				    int link_clock,
				    u32 level,
2811 2812
				    enum intel_output_type type)
{
2813
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2814
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2815

2816
	if (intel_phy_is_combo(dev_priv, phy))
2817 2818
		icl_combo_phy_ddi_vswing_sequence(encoder, level, type);
	else
2819 2820
		icl_mg_phy_ddi_vswing_sequence(encoder, link_clock, level,
					       type);
2821 2822
}

2823 2824
static void
tgl_dkl_phy_ddi_vswing_sequence(struct intel_encoder *encoder, int link_clock,
2825
				u32 level, enum intel_output_type type)
2826 2827 2828 2829 2830
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
	const struct tgl_dkl_phy_ddi_buf_trans *ddi_translations;
	u32 n_entries, val, ln, dpcnt_mask, dpcnt_val;
2831
	int rate = 0;
2832

2833
	if (type != INTEL_OUTPUT_HDMI) {
2834 2835 2836
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

		rate = intel_dp->link_rate;
2837
	}
2838

2839
	ddi_translations = tgl_get_dkl_buf_trans(encoder, encoder->type, rate,
2840 2841
						 &n_entries);

2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852
	if (level >= n_entries)
		level = n_entries - 1;

	dpcnt_mask = (DKL_TX_PRESHOOT_COEFF_MASK |
		      DKL_TX_DE_EMPAHSIS_COEFF_MASK |
		      DKL_TX_VSWING_CONTROL_MASK);
	dpcnt_val = DKL_TX_VSWING_CONTROL(ddi_translations[level].dkl_vswing_control);
	dpcnt_val |= DKL_TX_DE_EMPHASIS_COEFF(ddi_translations[level].dkl_de_emphasis_control);
	dpcnt_val |= DKL_TX_PRESHOOT_COEFF(ddi_translations[level].dkl_preshoot_control);

	for (ln = 0; ln < 2; ln++) {
2853 2854
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, ln));
2855

2856
		intel_de_write(dev_priv, DKL_TX_PMD_LANE_SUS(tc_port), 0);
2857

2858
		/* All the registers are RMW */
2859
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL0(tc_port));
2860 2861
		val &= ~dpcnt_mask;
		val |= dpcnt_val;
2862
		intel_de_write(dev_priv, DKL_TX_DPCNTL0(tc_port), val);
2863

2864
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL1(tc_port));
2865 2866
		val &= ~dpcnt_mask;
		val |= dpcnt_val;
2867
		intel_de_write(dev_priv, DKL_TX_DPCNTL1(tc_port), val);
2868

2869
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL2(tc_port));
2870
		val &= ~DKL_TX_DP20BITMODE;
2871
		intel_de_write(dev_priv, DKL_TX_DPCNTL2(tc_port), val);
2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885
	}
}

static void tgl_ddi_vswing_sequence(struct intel_encoder *encoder,
				    int link_clock,
				    u32 level,
				    enum intel_output_type type)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);

	if (intel_phy_is_combo(dev_priv, phy))
		icl_combo_phy_ddi_vswing_sequence(encoder, level, type);
	else
2886
		tgl_dkl_phy_ddi_vswing_sequence(encoder, link_clock, level, type);
2887 2888
}

2889
static u32 translate_signal_level(struct intel_dp *intel_dp, int signal_levels)
2890
{
2891
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2892
	int i;
2893

2894 2895 2896
	for (i = 0; i < ARRAY_SIZE(index_to_dp_signal_levels); i++) {
		if (index_to_dp_signal_levels[i] == signal_levels)
			return i;
2897 2898
	}

2899 2900 2901
	drm_WARN(&i915->drm, 1,
		 "Unsupported voltage swing/pre-emphasis level: 0x%x\n",
		 signal_levels);
2902 2903

	return 0;
2904 2905
}

2906
static u32 intel_ddi_dp_level(struct intel_dp *intel_dp)
2907
{
2908
	u8 train_set = intel_dp->train_set[0];
2909 2910 2911
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);

2912
	return translate_signal_level(intel_dp, signal_levels);
2913 2914
}

2915 2916
static void
tgl_set_signal_levels(struct intel_dp *intel_dp)
2917
{
2918
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
2919
	int level = intel_ddi_dp_level(intel_dp);
2920

2921 2922 2923
	tgl_ddi_vswing_sequence(encoder, intel_dp->link_rate,
				level, encoder->type);
}
2924

2925 2926 2927 2928 2929 2930 2931 2932
static void
icl_set_signal_levels(struct intel_dp *intel_dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	int level = intel_ddi_dp_level(intel_dp);

	icl_ddi_vswing_sequence(encoder, intel_dp->link_rate,
				level, encoder->type);
2933 2934
}

2935 2936
static void
cnl_set_signal_levels(struct intel_dp *intel_dp)
2937
{
2938
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
2939
	int level = intel_ddi_dp_level(intel_dp);
2940

2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969
	cnl_ddi_vswing_sequence(encoder, level, encoder->type);
}

static void
bxt_set_signal_levels(struct intel_dp *intel_dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	int level = intel_ddi_dp_level(intel_dp);

	bxt_ddi_vswing_sequence(encoder, level, encoder->type);
}

static void
hsw_set_signal_levels(struct intel_dp *intel_dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int level = intel_ddi_dp_level(intel_dp);
	enum port port = encoder->port;
	u32 signal_levels;

	signal_levels = DDI_BUF_TRANS_SELECT(level);

	drm_dbg_kms(&dev_priv->drm, "Using signal levels %08x\n",
		    signal_levels);

	intel_dp->DP &= ~DDI_BUF_EMP_MASK;
	intel_dp->DP |= signal_levels;

2970
	if (IS_GEN9_BC(dev_priv))
2971
		skl_ddi_set_iboost(encoder, level, encoder->type);
2972

2973 2974
	intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
	intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
2975 2976
}

2977 2978
static u32 icl_dpclka_cfgcr0_clk_off(struct drm_i915_private *dev_priv,
				     enum phy phy)
2979
{
2980 2981 2982
	if (IS_ROCKETLAKE(dev_priv)) {
		return RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy);
	} else if (intel_phy_is_combo(dev_priv, phy)) {
2983 2984 2985 2986
		return ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy);
	} else if (intel_phy_is_tc(dev_priv, phy)) {
		enum tc_port tc_port = intel_port_to_tc(dev_priv,
							(enum port)phy);
2987 2988 2989 2990 2991 2992 2993

		return ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port);
	}

	return 0;
}

2994 2995
static void icl_map_plls_to_ports(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
2996
{
2997
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2998
	struct intel_shared_dpll *pll = crtc_state->shared_dpll;
2999
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
3000
	u32 val;
3001

3002
	mutex_lock(&dev_priv->dpll.lock);
3003

3004
	val = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0);
3005 3006
	drm_WARN_ON(&dev_priv->drm,
		    (val & icl_dpclka_cfgcr0_clk_off(dev_priv, phy)) == 0);
3007

3008
	if (intel_phy_is_combo(dev_priv, phy)) {
3009 3010 3011 3012 3013 3014 3015 3016 3017 3018
		u32 mask, sel;

		if (IS_ROCKETLAKE(dev_priv)) {
			mask = RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy);
			sel = RKL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy);
		} else {
			mask = ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy);
			sel = ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy);
		}

3019 3020 3021 3022 3023 3024 3025 3026 3027 3028
		/*
		 * Even though this register references DDIs, note that we
		 * want to pass the PHY rather than the port (DDI).  For
		 * ICL, port=phy in all cases so it doesn't matter, but for
		 * EHL the bspec notes the following:
		 *
		 *   "DDID clock tied to DDIA clock, so DPCLKA_CFGCR0 DDIA
		 *   Clock Select chooses the PLL for both DDIA and DDID and
		 *   drives port A in all cases."
		 */
3029 3030
		val &= ~mask;
		val |= sel;
3031 3032
		intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
		intel_de_posting_read(dev_priv, ICL_DPCLKA_CFGCR0);
3033
	}
3034

3035
	val &= ~icl_dpclka_cfgcr0_clk_off(dev_priv, phy);
3036
	intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
3037

3038
	mutex_unlock(&dev_priv->dpll.lock);
3039 3040
}

3041
static void icl_unmap_plls_to_ports(struct intel_encoder *encoder)
3042
{
3043
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3044
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
3045
	u32 val;
3046

3047
	mutex_lock(&dev_priv->dpll.lock);
3048

3049
	val = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0);
3050
	val |= icl_dpclka_cfgcr0_clk_off(dev_priv, phy);
3051
	intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
3052

3053
	mutex_unlock(&dev_priv->dpll.lock);
3054 3055
}

3056 3057 3058 3059 3060 3061
static void icl_sanitize_port_clk_off(struct drm_i915_private *dev_priv,
				      u32 port_mask, bool ddi_clk_needed)
{
	enum port port;
	u32 val;

3062
	val = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0);
3063 3064
	for_each_port_masked(port, port_mask) {
		enum phy phy = intel_port_to_phy(dev_priv, port);
3065 3066
		bool ddi_clk_off = val & icl_dpclka_cfgcr0_clk_off(dev_priv,
								   phy);
3067

3068
		if (ddi_clk_needed == !ddi_clk_off)
3069 3070 3071 3072 3073 3074
			continue;

		/*
		 * Punt on the case now where clock is gated, but it would
		 * be needed by the port. Something else is really broken then.
		 */
3075
		if (drm_WARN_ON(&dev_priv->drm, ddi_clk_needed))
3076 3077
			continue;

3078 3079 3080
		drm_notice(&dev_priv->drm,
			   "PHY %c is disabled/in DSI mode with an ungated DDI clock, gate it\n",
			   phy_name(phy));
3081
		val |= icl_dpclka_cfgcr0_clk_off(dev_priv, phy);
3082
		intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
3083 3084 3085
	}
}

3086 3087 3088
void icl_sanitize_encoder_pll_mapping(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3089 3090
	u32 port_mask;
	bool ddi_clk_needed;
3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107

	/*
	 * In case of DP MST, we sanitize the primary encoder only, not the
	 * virtual ones.
	 */
	if (encoder->type == INTEL_OUTPUT_DP_MST)
		return;

	if (!encoder->base.crtc && intel_encoder_is_dp(encoder)) {
		u8 pipe_mask;
		bool is_mst;

		intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);
		/*
		 * In the unlikely case that BIOS enables DP in MST mode, just
		 * warn since our MST HW readout is incomplete.
		 */
3108
		if (drm_WARN_ON(&dev_priv->drm, is_mst))
3109 3110
			return;
	}
3111

3112 3113
	port_mask = BIT(encoder->port);
	ddi_clk_needed = encoder->base.crtc;
3114

3115 3116
	if (encoder->type == INTEL_OUTPUT_DSI) {
		struct intel_encoder *other_encoder;
3117

3118 3119 3120 3121 3122 3123 3124 3125 3126
		port_mask = intel_dsi_encoder_ports(encoder);
		/*
		 * Sanity check that we haven't incorrectly registered another
		 * encoder using any of the ports of this DSI encoder.
		 */
		for_each_intel_encoder(&dev_priv->drm, other_encoder) {
			if (other_encoder == encoder)
				continue;

3127 3128
			if (drm_WARN_ON(&dev_priv->drm,
					port_mask & BIT(other_encoder->port)))
3129 3130 3131
				return;
		}
		/*
3132 3133
		 * For DSI we keep the ddi clocks gated
		 * except during enable/disable sequence.
3134
		 */
3135
		ddi_clk_needed = false;
3136 3137
	}

3138
	icl_sanitize_port_clk_off(dev_priv, port_mask, ddi_clk_needed);
3139 3140
}

3141
static void intel_ddi_clk_select(struct intel_encoder *encoder,
3142
				 const struct intel_crtc_state *crtc_state)
3143
{
3144
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3145
	enum port port = encoder->port;
3146
	enum phy phy = intel_port_to_phy(dev_priv, port);
3147
	u32 val;
3148
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
3149

3150
	if (drm_WARN_ON(&dev_priv->drm, !pll))
3151 3152
		return;

3153
	mutex_lock(&dev_priv->dpll.lock);
3154

3155
	if (INTEL_GEN(dev_priv) >= 11) {
3156
		if (!intel_phy_is_combo(dev_priv, phy))
3157 3158
			intel_de_write(dev_priv, DDI_CLK_SEL(port),
				       icl_pll_to_ddi_clk_sel(encoder, crtc_state));
3159 3160 3161 3162 3163
		else if (IS_ELKHARTLAKE(dev_priv) && port >= PORT_C)
			/*
			 * MG does not exist but the programming is required
			 * to ungate DDIC and DDID
			 */
3164 3165
			intel_de_write(dev_priv, DDI_CLK_SEL(port),
				       DDI_CLK_SEL_MG);
3166
	} else if (IS_CANNONLAKE(dev_priv)) {
R
Rodrigo Vivi 已提交
3167
		/* Configure DPCLKA_CFGCR0 to map the DPLL to the DDI. */
3168
		val = intel_de_read(dev_priv, DPCLKA_CFGCR0);
3169
		val &= ~DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
3170
		val |= DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, port);
3171
		intel_de_write(dev_priv, DPCLKA_CFGCR0, val);
3172

R
Rodrigo Vivi 已提交
3173 3174 3175 3176 3177
		/*
		 * Configure DPCLKA_CFGCR0 to turn on the clock for the DDI.
		 * This step and the step before must be done with separate
		 * register writes.
		 */
3178
		val = intel_de_read(dev_priv, DPCLKA_CFGCR0);
R
Rodrigo Vivi 已提交
3179
		val &= ~DPCLKA_CFGCR0_DDI_CLK_OFF(port);
3180
		intel_de_write(dev_priv, DPCLKA_CFGCR0, val);
R
Rodrigo Vivi 已提交
3181
	} else if (IS_GEN9_BC(dev_priv)) {
3182
		/* DDI -> PLL mapping  */
3183
		val = intel_de_read(dev_priv, DPLL_CTRL2);
3184 3185

		val &= ~(DPLL_CTRL2_DDI_CLK_OFF(port) |
3186
			 DPLL_CTRL2_DDI_CLK_SEL_MASK(port));
3187
		val |= (DPLL_CTRL2_DDI_CLK_SEL(pll->info->id, port) |
3188 3189
			DPLL_CTRL2_DDI_SEL_OVERRIDE(port));

3190
		intel_de_write(dev_priv, DPLL_CTRL2, val);
3191

3192
	} else if (INTEL_GEN(dev_priv) < 9) {
3193 3194
		intel_de_write(dev_priv, PORT_CLK_SEL(port),
			       hsw_pll_to_ddi_pll_sel(pll));
3195
	}
3196

3197
	mutex_unlock(&dev_priv->dpll.lock);
3198 3199
}

3200 3201 3202
static void intel_ddi_clk_disable(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3203
	enum port port = encoder->port;
3204
	enum phy phy = intel_port_to_phy(dev_priv, port);
3205

3206
	if (INTEL_GEN(dev_priv) >= 11) {
3207 3208
		if (!intel_phy_is_combo(dev_priv, phy) ||
		    (IS_ELKHARTLAKE(dev_priv) && port >= PORT_C))
3209 3210
			intel_de_write(dev_priv, DDI_CLK_SEL(port),
				       DDI_CLK_SEL_NONE);
3211
	} else if (IS_CANNONLAKE(dev_priv)) {
3212 3213
		intel_de_write(dev_priv, DPCLKA_CFGCR0,
			       intel_de_read(dev_priv, DPCLKA_CFGCR0) | DPCLKA_CFGCR0_DDI_CLK_OFF(port));
3214
	} else if (IS_GEN9_BC(dev_priv)) {
3215 3216
		intel_de_write(dev_priv, DPLL_CTRL2,
			       intel_de_read(dev_priv, DPLL_CTRL2) | DPLL_CTRL2_DDI_CLK_OFF(port));
3217
	} else if (INTEL_GEN(dev_priv) < 9) {
3218 3219
		intel_de_write(dev_priv, PORT_CLK_SEL(port),
			       PORT_CLK_SEL_NONE);
3220
	}
3221 3222
}

3223
static void
3224
icl_program_mg_dp_mode(struct intel_digital_port *dig_port,
3225
		       const struct intel_crtc_state *crtc_state)
3226
{
3227 3228
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum tc_port tc_port = intel_port_to_tc(dev_priv, dig_port->base.port);
3229 3230
	u32 ln0, ln1, pin_assignment;
	u8 width;
3231

3232
	if (dig_port->tc_mode == TC_PORT_TBT_ALT)
3233 3234
		return;

3235
	if (INTEL_GEN(dev_priv) >= 12) {
3236 3237 3238 3239 3240 3241
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x0));
		ln0 = intel_de_read(dev_priv, DKL_DP_MODE(tc_port));
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x1));
		ln1 = intel_de_read(dev_priv, DKL_DP_MODE(tc_port));
3242
	} else {
3243 3244
		ln0 = intel_de_read(dev_priv, MG_DP_MODE(0, tc_port));
		ln1 = intel_de_read(dev_priv, MG_DP_MODE(1, tc_port));
3245
	}
3246

3247
	ln0 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE);
3248
	ln1 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE);
3249

3250
	/* DPPATC */
3251
	pin_assignment = intel_tc_port_get_pin_assignment_mask(dig_port);
3252
	width = crtc_state->lane_count;
3253

3254 3255
	switch (pin_assignment) {
	case 0x0:
3256
		drm_WARN_ON(&dev_priv->drm,
3257
			    dig_port->tc_mode != TC_PORT_LEGACY);
3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279
		if (width == 1) {
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x1:
		if (width == 4) {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x2:
		if (width == 2) {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x3:
	case 0x5:
		if (width == 1) {
3280 3281
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
3282 3283 3284
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
3285 3286
		}
		break;
3287 3288 3289 3290 3291 3292 3293 3294 3295
	case 0x4:
	case 0x6:
		if (width == 1) {
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
3296 3297
		break;
	default:
3298
		MISSING_CASE(pin_assignment);
3299 3300
	}

3301
	if (INTEL_GEN(dev_priv) >= 12) {
3302 3303 3304 3305 3306 3307
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x0));
		intel_de_write(dev_priv, DKL_DP_MODE(tc_port), ln0);
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x1));
		intel_de_write(dev_priv, DKL_DP_MODE(tc_port), ln1);
3308
	} else {
3309 3310
		intel_de_write(dev_priv, MG_DP_MODE(0, tc_port), ln0);
		intel_de_write(dev_priv, MG_DP_MODE(1, tc_port), ln1);
3311
	}
3312 3313
}

3314 3315 3316
static void intel_dp_sink_set_fec_ready(struct intel_dp *intel_dp,
					const struct intel_crtc_state *crtc_state)
{
3317 3318
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

3319 3320 3321 3322
	if (!crtc_state->fec_enable)
		return;

	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_FEC_CONFIGURATION, DP_FEC_READY) <= 0)
3323 3324
		drm_dbg_kms(&i915->drm,
			    "Failed to set FEC_READY in the sink\n");
3325 3326
}

3327 3328 3329 3330
static void intel_ddi_enable_fec(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3331
	struct intel_dp *intel_dp;
3332 3333 3334 3335 3336
	u32 val;

	if (!crtc_state->fec_enable)
		return;

3337
	intel_dp = enc_to_intel_dp(encoder);
3338
	val = intel_de_read(dev_priv, intel_dp->regs.dp_tp_ctl);
3339
	val |= DP_TP_CTL_FEC_ENABLE;
3340
	intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, val);
3341

3342
	if (intel_de_wait_for_set(dev_priv, intel_dp->regs.dp_tp_status,
3343
				  DP_TP_STATUS_FEC_ENABLE_LIVE, 1))
3344 3345
		drm_err(&dev_priv->drm,
			"Timed out waiting for FEC Enable Status\n");
3346 3347
}

A
Anusha Srivatsa 已提交
3348 3349 3350 3351
static void intel_ddi_disable_fec_state(struct intel_encoder *encoder,
					const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3352
	struct intel_dp *intel_dp;
A
Anusha Srivatsa 已提交
3353 3354 3355 3356 3357
	u32 val;

	if (!crtc_state->fec_enable)
		return;

3358
	intel_dp = enc_to_intel_dp(encoder);
3359
	val = intel_de_read(dev_priv, intel_dp->regs.dp_tp_ctl);
A
Anusha Srivatsa 已提交
3360
	val &= ~DP_TP_CTL_FEC_ENABLE;
3361 3362
	intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, val);
	intel_de_posting_read(dev_priv, intel_dp->regs.dp_tp_ctl);
A
Anusha Srivatsa 已提交
3363 3364
}

3365 3366
static void tgl_ddi_pre_enable_dp(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
3367 3368 3369
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
3370
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3371 3372
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
3373
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3374 3375
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
	int level = intel_ddi_dp_level(intel_dp);
3376
	enum transcoder transcoder = crtc_state->cpu_transcoder;
3377 3378 3379 3380

	intel_dp_set_link_params(intel_dp, crtc_state->port_clock,
				 crtc_state->lane_count, is_mst);

3381 3382 3383
	intel_dp->regs.dp_tp_ctl = TGL_DP_TP_CTL(transcoder);
	intel_dp->regs.dp_tp_status = TGL_DP_TP_STATUS(transcoder);

3384 3385 3386 3387 3388 3389
	/*
	 * 1. Enable Power Wells
	 *
	 * This was handled at the beginning of intel_atomic_commit_tail(),
	 * before we called down into this function.
	 */
3390

3391
	/* 2. Enable Panel Power if PPS is required */
3392 3393 3394
	intel_edp_panel_on(intel_dp);

	/*
3395 3396 3397 3398
	 * 3. For non-TBT Type-C ports, set FIA lane count
	 * (DFLEXDPSP.DPX4TXLATC)
	 *
	 * This was done before tgl_ddi_pre_enable_dp by
3399
	 * hsw_crtc_enable()->intel_encoders_pre_pll_enable().
3400 3401
	 */

3402 3403 3404 3405
	/*
	 * 4. Enable the port PLL.
	 *
	 * The PLL enabling itself was already done before this function by
3406
	 * hsw_crtc_enable()->intel_enable_shared_dpll().  We need only
3407 3408
	 * configure the PLL to port mapping here.
	 */
3409 3410
	intel_ddi_clk_select(encoder, crtc_state);

3411
	/* 5. If IO power is controlled through PWR_WELL_CTL, Enable IO Power */
3412 3413 3414 3415 3416
	if (!intel_phy_is_tc(dev_priv, phy) ||
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
		intel_display_power_get(dev_priv,
					dig_port->ddi_io_power_domain);

3417
	/* 6. Program DP_MODE */
3418
	icl_program_mg_dp_mode(dig_port, crtc_state);
3419 3420

	/*
3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432
	 * 7. The rest of the below are substeps under the bspec's "Enable and
	 * Train Display Port" step.  Note that steps that are specific to
	 * MST will be handled by intel_mst_pre_enable_dp() before/after it
	 * calls into this function.  Also intel_mst_pre_enable_dp() only calls
	 * us when active_mst_links==0, so any steps designated for "single
	 * stream or multi-stream master transcoder" can just be performed
	 * unconditionally here.
	 */

	/*
	 * 7.a Configure Transcoder Clock Select to direct the Port clock to the
	 * Transcoder.
3433
	 */
3434
	intel_ddi_enable_pipe_clock(encoder, crtc_state);
3435

3436 3437 3438 3439
	/*
	 * 7.b Configure TRANS_DDI_FUNC_CTL DDI Select, DDI Mode Select & MST
	 * Transport Select
	 */
3440
	intel_ddi_config_transcoder_func(encoder, crtc_state);
3441

3442 3443 3444 3445 3446 3447 3448 3449 3450
	/*
	 * 7.c Configure & enable DP_TP_CTL with link training pattern 1
	 * selected
	 *
	 * This will be handled by the intel_dp_start_link_train() farther
	 * down this function.
	 */

	/* 7.e Configure voltage swing and related IO settings */
3451
	tgl_ddi_vswing_sequence(encoder, crtc_state->port_clock, level,
3452 3453
				encoder->type);

3454 3455 3456 3457
	/*
	 * 7.f Combo PHY: Configure PORT_CL_DW10 Static Power Down to power up
	 * the used lanes of the DDI.
	 */
3458 3459 3460 3461 3462 3463 3464 3465 3466
	if (intel_phy_is_combo(dev_priv, phy)) {
		bool lane_reversal =
			dig_port->saved_port_bits & DDI_BUF_PORT_REVERSAL;

		intel_combo_phy_power_up_lanes(dev_priv, phy, false,
					       crtc_state->lane_count,
					       lane_reversal);
	}

3467 3468 3469 3470 3471 3472 3473 3474
	/*
	 * 7.g Configure and enable DDI_BUF_CTL
	 * 7.h Wait for DDI_BUF_CTL DDI Idle Status = 0b (Not Idle), timeout
	 *     after 500 us.
	 *
	 * We only configure what the register value will be here.  Actual
	 * enabling happens during link training farther down.
	 */
3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486
	intel_ddi_init_dp_buf_reg(encoder);

	if (!is_mst)
		intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);

	intel_dp_sink_set_decompression_state(intel_dp, crtc_state, true);
	/*
	 * DDI FEC: "anticipates enabling FEC encoding sets the FEC_READY bit
	 * in the FEC_CONFIGURATION register to 1 before initiating link
	 * training
	 */
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
3487 3488 3489 3490 3491 3492 3493 3494

	/*
	 * 7.i Follow DisplayPort specification training sequence (see notes for
	 *     failure handling)
	 * 7.j If DisplayPort multi-stream - Set DP_TP_CTL link training to Idle
	 *     Pattern, wait for 5 idle patterns (DP_TP_STATUS Min_Idles_Sent)
	 *     (timeout after 800 us)
	 */
3495 3496
	intel_dp_start_link_train(intel_dp);

3497
	/* 7.k Set DP_TP_CTL link training to Normal */
3498 3499
	if (!is_trans_port_sync_mode(crtc_state))
		intel_dp_stop_link_train(intel_dp);
3500

3501
	/* 7.l Configure and enable FEC if needed */
3502 3503 3504 3505
	intel_ddi_enable_fec(encoder, crtc_state);
	intel_dsc_enable(encoder, crtc_state);
}

3506 3507
static void hsw_ddi_pre_enable_dp(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
3508 3509
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
3510
{
3511
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3512
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3513
	enum port port = encoder->port;
3514
	enum phy phy = intel_port_to_phy(dev_priv, port);
3515
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3516
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
3517
	int level = intel_ddi_dp_level(intel_dp);
3518

3519
	if (INTEL_GEN(dev_priv) < 11)
3520 3521
		drm_WARN_ON(&dev_priv->drm,
			    is_mst && (port == PORT_A || port == PORT_E));
3522
	else
3523
		drm_WARN_ON(&dev_priv->drm, is_mst && port == PORT_A);
3524

3525 3526
	intel_dp_set_link_params(intel_dp, crtc_state->port_clock,
				 crtc_state->lane_count, is_mst);
3527 3528

	intel_edp_panel_on(intel_dp);
3529

3530
	intel_ddi_clk_select(encoder, crtc_state);
3531

3532
	if (!intel_phy_is_tc(dev_priv, phy) ||
3533 3534 3535
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
		intel_display_power_get(dev_priv,
					dig_port->ddi_io_power_domain);
3536

3537
	icl_program_mg_dp_mode(dig_port, crtc_state);
P
Paulo Zanoni 已提交
3538

3539
	if (INTEL_GEN(dev_priv) >= 11)
3540 3541
		icl_ddi_vswing_sequence(encoder, crtc_state->port_clock,
					level, encoder->type);
3542
	else if (IS_CANNONLAKE(dev_priv))
3543
		cnl_ddi_vswing_sequence(encoder, level, encoder->type);
3544
	else if (IS_GEN9_LP(dev_priv))
3545
		bxt_ddi_vswing_sequence(encoder, level, encoder->type);
3546
	else
3547
		intel_prepare_dp_ddi_buffers(encoder, crtc_state);
3548

3549
	if (intel_phy_is_combo(dev_priv, phy)) {
3550 3551 3552
		bool lane_reversal =
			dig_port->saved_port_bits & DDI_BUF_PORT_REVERSAL;

3553
		intel_combo_phy_power_up_lanes(dev_priv, phy, false,
3554 3555 3556 3557
					       crtc_state->lane_count,
					       lane_reversal);
	}

3558
	intel_ddi_init_dp_buf_reg(encoder);
3559 3560
	if (!is_mst)
		intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
3561
	intel_dp_configure_protocol_converter(intel_dp);
3562 3563
	intel_dp_sink_set_decompression_state(intel_dp, crtc_state,
					      true);
3564
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
3565
	intel_dp_start_link_train(intel_dp);
3566 3567
	if ((port != PORT_A || INTEL_GEN(dev_priv) >= 9) &&
	    !is_trans_port_sync_mode(crtc_state))
3568
		intel_dp_stop_link_train(intel_dp);
3569

3570 3571
	intel_ddi_enable_fec(encoder, crtc_state);

3572
	if (!is_mst)
3573
		intel_ddi_enable_pipe_clock(encoder, crtc_state);
3574 3575

	intel_dsc_enable(encoder, crtc_state);
3576
}
3577

3578 3579
static void intel_ddi_pre_enable_dp(struct intel_atomic_state *state,
				    struct intel_encoder *encoder,
3580 3581 3582 3583 3584 3585
				    const struct intel_crtc_state *crtc_state,
				    const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (INTEL_GEN(dev_priv) >= 12)
3586
		tgl_ddi_pre_enable_dp(state, encoder, crtc_state, conn_state);
3587
	else
3588
		hsw_ddi_pre_enable_dp(state, encoder, crtc_state, conn_state);
3589

3590 3591 3592
	/* MST will call a setting of MSA after an allocating of Virtual Channel
	 * from MST encoder pre_enable callback.
	 */
3593
	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
3594
		intel_ddi_set_dp_msa(crtc_state, conn_state);
3595

3596 3597
		intel_dp_set_m_n(crtc_state, M1_N1);
	}
3598 3599
}

3600 3601
static void intel_ddi_pre_enable_hdmi(struct intel_atomic_state *state,
				      struct intel_encoder *encoder,
3602
				      const struct intel_crtc_state *crtc_state,
3603
				      const struct drm_connector_state *conn_state)
3604
{
3605 3606
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
	struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
3607
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3608
	int level = intel_ddi_hdmi_level(encoder);
3609

3610
	intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
3611
	intel_ddi_clk_select(encoder, crtc_state);
3612 3613 3614

	intel_display_power_get(dev_priv, dig_port->ddi_io_power_domain);

3615
	icl_program_mg_dp_mode(dig_port, crtc_state);
3616

3617 3618 3619 3620
	if (INTEL_GEN(dev_priv) >= 12)
		tgl_ddi_vswing_sequence(encoder, crtc_state->port_clock,
					level, INTEL_OUTPUT_HDMI);
	else if (INTEL_GEN(dev_priv) == 11)
3621 3622
		icl_ddi_vswing_sequence(encoder, crtc_state->port_clock,
					level, INTEL_OUTPUT_HDMI);
3623
	else if (IS_CANNONLAKE(dev_priv))
3624
		cnl_ddi_vswing_sequence(encoder, level, INTEL_OUTPUT_HDMI);
3625
	else if (IS_GEN9_LP(dev_priv))
3626
		bxt_ddi_vswing_sequence(encoder, level, INTEL_OUTPUT_HDMI);
3627
	else
3628
		intel_prepare_hdmi_ddi_buffers(encoder, level);
3629 3630

	if (IS_GEN9_BC(dev_priv))
3631
		skl_ddi_set_iboost(encoder, level, INTEL_OUTPUT_HDMI);
3632

3633
	intel_ddi_enable_pipe_clock(encoder, crtc_state);
3634

3635 3636 3637
	dig_port->set_infoframes(encoder,
				 crtc_state->has_infoframe,
				 crtc_state, conn_state);
3638
}
3639

3640 3641
static void intel_ddi_pre_enable(struct intel_atomic_state *state,
				 struct intel_encoder *encoder,
3642
				 const struct intel_crtc_state *crtc_state,
3643
				 const struct drm_connector_state *conn_state)
3644
{
3645
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
3646 3647
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
3648

3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661
	/*
	 * When called from DP MST code:
	 * - conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - crtc_state will be the state of the first stream to
	 *   be activated on this port, and it may not be the same
	 *   stream that will be deactivated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
	 */

3662
	drm_WARN_ON(&dev_priv->drm, crtc_state->has_pch_encoder);
3663

3664 3665 3666
	if (INTEL_GEN(dev_priv) >= 11)
		icl_map_plls_to_ports(encoder, crtc_state);

3667 3668
	intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);

3669
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
3670 3671
		intel_ddi_pre_enable_hdmi(state, encoder, crtc_state,
					  conn_state);
3672
	} else {
3673
		struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3674

3675 3676
		intel_ddi_pre_enable_dp(state, encoder, crtc_state,
					conn_state);
3677

3678 3679 3680
		/* FIXME precompute everything properly */
		/* FIXME how do we turn infoframes off again? */
		if (dig_port->lspcon.active && dig_port->dp.has_hdmi_sink)
3681 3682 3683 3684
			dig_port->set_infoframes(encoder,
						 crtc_state->has_infoframe,
						 crtc_state, conn_state);
	}
3685 3686
}

A
Anusha Srivatsa 已提交
3687 3688
static void intel_disable_ddi_buf(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
3689 3690
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3691
	enum port port = encoder->port;
3692 3693 3694
	bool wait = false;
	u32 val;

3695
	val = intel_de_read(dev_priv, DDI_BUF_CTL(port));
3696 3697
	if (val & DDI_BUF_CTL_ENABLE) {
		val &= ~DDI_BUF_CTL_ENABLE;
3698
		intel_de_write(dev_priv, DDI_BUF_CTL(port), val);
3699 3700 3701
		wait = true;
	}

3702
	if (intel_crtc_has_dp_encoder(crtc_state)) {
3703
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3704

3705
		val = intel_de_read(dev_priv, intel_dp->regs.dp_tp_ctl);
3706 3707
		val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		val |= DP_TP_CTL_LINK_TRAIN_PAT1;
3708
		intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, val);
3709
	}
3710

A
Anusha Srivatsa 已提交
3711 3712 3713
	/* Disable FEC in DP Sink */
	intel_ddi_disable_fec_state(encoder, crtc_state);

3714 3715 3716 3717
	if (wait)
		intel_wait_ddi_buf_idle(dev_priv, port);
}

3718 3719
static void intel_ddi_post_disable_dp(struct intel_atomic_state *state,
				      struct intel_encoder *encoder,
3720 3721
				      const struct intel_crtc_state *old_crtc_state,
				      const struct drm_connector_state *old_conn_state)
3722
{
3723
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3724
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3725
	struct intel_dp *intel_dp = &dig_port->dp;
3726 3727
	bool is_mst = intel_crtc_has_type(old_crtc_state,
					  INTEL_OUTPUT_DP_MST);
3728
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
3729

3730 3731 3732
	if (!is_mst)
		intel_dp_set_infoframes(encoder, false,
					old_crtc_state, old_conn_state);
3733

3734 3735 3736 3737 3738 3739
	/*
	 * Power down sink before disabling the port, otherwise we end
	 * up getting interrupts from the sink on detecting link loss.
	 */
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);

3740 3741 3742 3743 3744
	if (INTEL_GEN(dev_priv) >= 12) {
		if (is_mst) {
			enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
			u32 val;

3745 3746
			val = intel_de_read(dev_priv,
					    TRANS_DDI_FUNC_CTL(cpu_transcoder));
3747 3748
			val &= ~(TGL_TRANS_DDI_PORT_MASK |
				 TRANS_DDI_MODE_SELECT_MASK);
3749 3750 3751
			intel_de_write(dev_priv,
				       TRANS_DDI_FUNC_CTL(cpu_transcoder),
				       val);
3752 3753 3754 3755 3756
		}
	} else {
		if (!is_mst)
			intel_ddi_disable_pipe_clock(old_crtc_state);
	}
3757

A
Anusha Srivatsa 已提交
3758
	intel_disable_ddi_buf(encoder, old_crtc_state);
3759

3760 3761 3762 3763 3764 3765 3766 3767
	/*
	 * From TGL spec: "If single stream or multi-stream master transcoder:
	 * Configure Transcoder Clock select to direct no clock to the
	 * transcoder"
	 */
	if (INTEL_GEN(dev_priv) >= 12)
		intel_ddi_disable_pipe_clock(old_crtc_state);

3768 3769
	intel_edp_panel_vdd_on(intel_dp);
	intel_edp_panel_off(intel_dp);
3770

3771
	if (!intel_phy_is_tc(dev_priv, phy) ||
3772 3773 3774
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
		intel_display_power_put_unchecked(dev_priv,
						  dig_port->ddi_io_power_domain);
3775

3776 3777
	intel_ddi_clk_disable(encoder);
}
3778

3779 3780
static void intel_ddi_post_disable_hdmi(struct intel_atomic_state *state,
					struct intel_encoder *encoder,
3781 3782 3783 3784
					const struct intel_crtc_state *old_crtc_state,
					const struct drm_connector_state *old_conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3785
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3786
	struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
3787

3788
	dig_port->set_infoframes(encoder, false,
3789 3790
				 old_crtc_state, old_conn_state);

3791 3792
	intel_ddi_disable_pipe_clock(old_crtc_state);

A
Anusha Srivatsa 已提交
3793
	intel_disable_ddi_buf(encoder, old_crtc_state);
3794

3795 3796
	intel_display_power_put_unchecked(dev_priv,
					  dig_port->ddi_io_power_domain);
3797

3798 3799 3800 3801 3802
	intel_ddi_clk_disable(encoder);

	intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
}

3803 3804
static void intel_ddi_post_disable(struct intel_atomic_state *state,
				   struct intel_encoder *encoder,
3805 3806 3807
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
3808
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3809
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3810 3811
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
3812

3813 3814
	if (!intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_DP_MST)) {
		intel_crtc_vblank_off(old_crtc_state);
3815

3816
		intel_disable_pipe(old_crtc_state);
3817

3818
		intel_ddi_disable_transcoder_func(old_crtc_state);
3819

3820
		intel_dsc_disable(old_crtc_state);
3821

3822 3823 3824 3825 3826
		if (INTEL_GEN(dev_priv) >= 9)
			skl_scaler_disable(old_crtc_state);
		else
			ilk_pfit_disable(old_crtc_state);
	}
3827

3828
	/*
3829 3830 3831 3832 3833 3834 3835 3836 3837 3838
	 * When called from DP MST code:
	 * - old_conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - old_crtc_state will be the state of the last stream to
	 *   be deactivated on this port, and it may not be the same
	 *   stream that was activated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
3839
	 */
3840 3841

	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
3842 3843
		intel_ddi_post_disable_hdmi(state, encoder, old_crtc_state,
					    old_conn_state);
3844
	else
3845 3846
		intel_ddi_post_disable_dp(state, encoder, old_crtc_state,
					  old_conn_state);
3847 3848 3849

	if (INTEL_GEN(dev_priv) >= 11)
		icl_unmap_plls_to_ports(encoder);
3850 3851 3852 3853 3854 3855 3856

	if (intel_crtc_has_dp_encoder(old_crtc_state) || is_tc_port)
		intel_display_power_put_unchecked(dev_priv,
						  intel_ddi_main_link_aux_domain(dig_port));

	if (is_tc_port)
		intel_tc_port_put_link(dig_port);
3857 3858
}

3859 3860
void intel_ddi_fdi_post_disable(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
3861 3862
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
3863
{
3864
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3865
	u32 val;
3866 3867 3868 3869 3870 3871 3872

	/*
	 * Bspec lists this as both step 13 (before DDI_BUF_CTL disable)
	 * and step 18 (after clearing PORT_CLK_SEL). Based on a BUN,
	 * step 13 is the correct place for it. Step 18 is where it was
	 * originally before the BUN.
	 */
3873
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
3874
	val &= ~FDI_RX_ENABLE;
3875
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
3876

A
Anusha Srivatsa 已提交
3877
	intel_disable_ddi_buf(encoder, old_crtc_state);
3878
	intel_ddi_clk_disable(encoder);
3879

3880
	val = intel_de_read(dev_priv, FDI_RX_MISC(PIPE_A));
3881 3882
	val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
	val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
3883
	intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), val);
3884

3885
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
3886
	val &= ~FDI_PCDCLK;
3887
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
3888

3889
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
3890
	val &= ~FDI_RX_PLL_ENABLE;
3891
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
3892 3893
}

3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928
static void trans_port_sync_stop_link_train(struct intel_atomic_state *state,
					    struct intel_encoder *encoder,
					    const struct intel_crtc_state *crtc_state)
{
	const struct drm_connector_state *conn_state;
	struct drm_connector *conn;
	int i;

	if (!crtc_state->sync_mode_slaves_mask)
		return;

	for_each_new_connector_in_state(&state->base, conn, conn_state, i) {
		struct intel_encoder *slave_encoder =
			to_intel_encoder(conn_state->best_encoder);
		struct intel_crtc *slave_crtc = to_intel_crtc(conn_state->crtc);
		const struct intel_crtc_state *slave_crtc_state;

		if (!slave_crtc)
			continue;

		slave_crtc_state =
			intel_atomic_get_new_crtc_state(state, slave_crtc);

		if (slave_crtc_state->master_transcoder !=
		    crtc_state->cpu_transcoder)
			continue;

		intel_dp_stop_link_train(enc_to_intel_dp(slave_encoder));
	}

	usleep_range(200, 400);

	intel_dp_stop_link_train(enc_to_intel_dp(encoder));
}

3929 3930
static void intel_enable_ddi_dp(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
3931 3932
				const struct intel_crtc_state *crtc_state,
				const struct drm_connector_state *conn_state)
3933
{
3934
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3935
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3936
	enum port port = encoder->port;
3937

3938 3939
	if (port == PORT_A && INTEL_GEN(dev_priv) < 9)
		intel_dp_stop_link_train(intel_dp);
3940

3941
	intel_edp_backlight_on(crtc_state, conn_state);
3942
	intel_psr_enable(intel_dp, crtc_state, conn_state);
3943
	intel_dp_set_infoframes(encoder, true, crtc_state, conn_state);
3944
	intel_edp_drrs_enable(intel_dp, crtc_state);
3945

3946 3947
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
3948 3949

	trans_port_sync_stop_link_train(state, encoder, crtc_state);
3950 3951
}

3952 3953 3954 3955
static i915_reg_t
gen9_chicken_trans_reg_by_port(struct drm_i915_private *dev_priv,
			       enum port port)
{
3956 3957 3958 3959 3960 3961
	static const enum transcoder trans[] = {
		[PORT_A] = TRANSCODER_EDP,
		[PORT_B] = TRANSCODER_A,
		[PORT_C] = TRANSCODER_B,
		[PORT_D] = TRANSCODER_C,
		[PORT_E] = TRANSCODER_A,
3962 3963
	};

3964
	drm_WARN_ON(&dev_priv->drm, INTEL_GEN(dev_priv) < 9);
3965

3966
	if (drm_WARN_ON(&dev_priv->drm, port < PORT_A || port > PORT_E))
3967 3968
		port = PORT_A;

3969
	return CHICKEN_TRANS(trans[port]);
3970 3971
}

3972 3973
static void intel_enable_ddi_hdmi(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
3974 3975 3976 3977
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3978
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3979
	struct drm_connector *connector = conn_state->connector;
3980
	enum port port = encoder->port;
3981

3982 3983 3984
	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       crtc_state->hdmi_high_tmds_clock_ratio,
					       crtc_state->hdmi_scrambling))
3985 3986 3987
		drm_dbg_kms(&dev_priv->drm,
			    "[CONNECTOR:%d:%s] Failed to configure sink scrambling/TMDS bit clock ratio\n",
			    connector->base.id, connector->name);
3988

3989 3990 3991 3992 3993 3994 3995 3996
	/* Display WA #1143: skl,kbl,cfl */
	if (IS_GEN9_BC(dev_priv)) {
		/*
		 * For some reason these chicken bits have been
		 * stuffed into a transcoder register, event though
		 * the bits affect a specific DDI port rather than
		 * a specific transcoder.
		 */
3997
		i915_reg_t reg = gen9_chicken_trans_reg_by_port(dev_priv, port);
3998 3999
		u32 val;

4000
		val = intel_de_read(dev_priv, reg);
4001 4002 4003 4004 4005 4006 4007 4008

		if (port == PORT_E)
			val |= DDIE_TRAINING_OVERRIDE_ENABLE |
				DDIE_TRAINING_OVERRIDE_VALUE;
		else
			val |= DDI_TRAINING_OVERRIDE_ENABLE |
				DDI_TRAINING_OVERRIDE_VALUE;

4009 4010
		intel_de_write(dev_priv, reg, val);
		intel_de_posting_read(dev_priv, reg);
4011 4012 4013 4014 4015 4016 4017 4018 4019 4020

		udelay(1);

		if (port == PORT_E)
			val &= ~(DDIE_TRAINING_OVERRIDE_ENABLE |
				 DDIE_TRAINING_OVERRIDE_VALUE);
		else
			val &= ~(DDI_TRAINING_OVERRIDE_ENABLE |
				 DDI_TRAINING_OVERRIDE_VALUE);

4021
		intel_de_write(dev_priv, reg, val);
4022 4023
	}

4024 4025 4026 4027
	/* In HDMI/DVI mode, the port width, and swing/emphasis values
	 * are ignored so nothing special needs to be done besides
	 * enabling the port.
	 */
4028 4029
	intel_de_write(dev_priv, DDI_BUF_CTL(port),
		       dig_port->saved_port_bits | DDI_BUF_CTL_ENABLE);
4030

4031 4032 4033 4034
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
}

4035 4036
static void intel_enable_ddi(struct intel_atomic_state *state,
			     struct intel_encoder *encoder,
4037 4038 4039
			     const struct intel_crtc_state *crtc_state,
			     const struct drm_connector_state *conn_state)
{
4040
	drm_WARN_ON(state->base.dev, crtc_state->has_pch_encoder);
4041

4042
	intel_ddi_enable_transcoder_func(encoder, crtc_state);
4043

4044 4045 4046 4047
	intel_enable_pipe(crtc_state);

	intel_crtc_vblank_on(crtc_state);

4048
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
4049
		intel_enable_ddi_hdmi(state, encoder, crtc_state, conn_state);
4050
	else
4051
		intel_enable_ddi_dp(state, encoder, crtc_state, conn_state);
4052 4053 4054 4055

	/* Enable hdcp if it's desired */
	if (conn_state->content_protection ==
	    DRM_MODE_CONTENT_PROTECTION_DESIRED)
4056
		intel_hdcp_enable(to_intel_connector(conn_state->connector),
4057
				  crtc_state->cpu_transcoder,
4058
				  (u8)conn_state->hdcp_content_type);
4059 4060
}

4061 4062
static void intel_disable_ddi_dp(struct intel_atomic_state *state,
				 struct intel_encoder *encoder,
4063 4064
				 const struct intel_crtc_state *old_crtc_state,
				 const struct drm_connector_state *old_conn_state)
4065
{
4066
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4067

4068 4069
	intel_dp->link_trained = false;

4070
	if (old_crtc_state->has_audio)
4071 4072
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
4073

4074 4075 4076
	intel_edp_drrs_disable(intel_dp, old_crtc_state);
	intel_psr_disable(intel_dp, old_crtc_state);
	intel_edp_backlight_off(old_conn_state);
4077 4078 4079
	/* Disable the decompression in DP Sink */
	intel_dp_sink_set_decompression_state(intel_dp, old_crtc_state,
					      false);
4080
}
S
Shashank Sharma 已提交
4081

4082 4083
static void intel_disable_ddi_hdmi(struct intel_atomic_state *state,
				   struct intel_encoder *encoder,
4084 4085 4086
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
4087
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
4088 4089
	struct drm_connector *connector = old_conn_state->connector;

4090
	if (old_crtc_state->has_audio)
4091 4092
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
4093

4094 4095
	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       false, false))
4096 4097 4098
		drm_dbg_kms(&i915->drm,
			    "[CONNECTOR:%d:%s] Failed to reset sink scrambling/TMDS bit clock ratio\n",
			    connector->base.id, connector->name);
4099 4100
}

4101 4102
static void intel_disable_ddi(struct intel_atomic_state *state,
			      struct intel_encoder *encoder,
4103 4104 4105
			      const struct intel_crtc_state *old_crtc_state,
			      const struct drm_connector_state *old_conn_state)
{
4106 4107
	intel_hdcp_disable(to_intel_connector(old_conn_state->connector));

4108
	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
4109 4110
		intel_disable_ddi_hdmi(state, encoder, old_crtc_state,
				       old_conn_state);
4111
	else
4112 4113
		intel_disable_ddi_dp(state, encoder, old_crtc_state,
				     old_conn_state);
4114
}
P
Paulo Zanoni 已提交
4115

4116 4117
static void intel_ddi_update_pipe_dp(struct intel_atomic_state *state,
				     struct intel_encoder *encoder,
4118 4119 4120
				     const struct intel_crtc_state *crtc_state,
				     const struct drm_connector_state *conn_state)
{
4121
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4122

4123
	intel_ddi_set_dp_msa(crtc_state, conn_state);
4124

4125
	intel_psr_update(intel_dp, crtc_state, conn_state);
4126
	intel_dp_set_infoframes(encoder, true, crtc_state, conn_state);
4127
	intel_edp_drrs_update(intel_dp, crtc_state);
4128

4129
	intel_panel_update_backlight(state, encoder, crtc_state, conn_state);
4130 4131
}

4132 4133 4134 4135
void intel_ddi_update_pipe(struct intel_atomic_state *state,
			   struct intel_encoder *encoder,
			   const struct intel_crtc_state *crtc_state,
			   const struct drm_connector_state *conn_state)
4136
{
4137

4138 4139
	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) &&
	    !intel_encoder_is_mst(encoder))
4140 4141
		intel_ddi_update_pipe_dp(state, encoder, crtc_state,
					 conn_state);
4142

4143
	intel_hdcp_update_pipe(state, encoder, crtc_state, conn_state);
4144 4145
}

4146 4147 4148 4149 4150 4151 4152 4153 4154
static void
intel_ddi_update_prepare(struct intel_atomic_state *state,
			 struct intel_encoder *encoder,
			 struct intel_crtc *crtc)
{
	struct intel_crtc_state *crtc_state =
		crtc ? intel_atomic_get_new_crtc_state(state, crtc) : NULL;
	int required_lanes = crtc_state ? crtc_state->lane_count : 1;

4155
	drm_WARN_ON(state->base.dev, crtc && crtc->active);
4156

4157 4158
	intel_tc_port_get_link(enc_to_dig_port(encoder),
		               required_lanes);
4159
	if (crtc_state && crtc_state->hw.active)
4160 4161 4162 4163 4164 4165 4166 4167
		intel_update_active_dpll(state, crtc, encoder);
}

static void
intel_ddi_update_complete(struct intel_atomic_state *state,
			  struct intel_encoder *encoder,
			  struct intel_crtc *crtc)
{
4168
	intel_tc_port_put_link(enc_to_dig_port(encoder));
4169 4170
}

I
Imre Deak 已提交
4171
static void
4172 4173
intel_ddi_pre_pll_enable(struct intel_atomic_state *state,
			 struct intel_encoder *encoder,
I
Imre Deak 已提交
4174 4175
			 const struct intel_crtc_state *crtc_state,
			 const struct drm_connector_state *conn_state)
4176
{
I
Imre Deak 已提交
4177
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4178
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4179 4180
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
I
Imre Deak 已提交
4181

4182 4183 4184 4185
	if (is_tc_port)
		intel_tc_port_get_link(dig_port, crtc_state->lane_count);

	if (intel_crtc_has_dp_encoder(crtc_state) || is_tc_port)
I
Imre Deak 已提交
4186 4187 4188
		intel_display_power_get(dev_priv,
					intel_ddi_main_link_aux_domain(dig_port));

4189 4190 4191 4192 4193 4194 4195
	if (is_tc_port && dig_port->tc_mode != TC_PORT_TBT_ALT)
		/*
		 * Program the lane count for static/dynamic connections on
		 * Type-C ports.  Skip this step for TBT.
		 */
		intel_tc_port_set_fia_lane_count(dig_port, crtc_state->lane_count);
	else if (IS_GEN9_LP(dev_priv))
I
Imre Deak 已提交
4196 4197 4198 4199
		bxt_ddi_phy_set_lane_optim_mask(encoder,
						crtc_state->lane_lat_optim_mask);
}

4200
static void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp)
4201
{
4202 4203 4204
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum port port = dig_port->base.port;
4205
	u32 dp_tp_ctl, ddi_buf_ctl;
4206
	bool wait = false;
4207

4208
	dp_tp_ctl = intel_de_read(dev_priv, intel_dp->regs.dp_tp_ctl);
4209 4210

	if (dp_tp_ctl & DP_TP_CTL_ENABLE) {
4211
		ddi_buf_ctl = intel_de_read(dev_priv, DDI_BUF_CTL(port));
4212
		if (ddi_buf_ctl & DDI_BUF_CTL_ENABLE) {
4213 4214
			intel_de_write(dev_priv, DDI_BUF_CTL(port),
				       ddi_buf_ctl & ~DDI_BUF_CTL_ENABLE);
4215 4216 4217
			wait = true;
		}

4218 4219
		dp_tp_ctl &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		dp_tp_ctl |= DP_TP_CTL_LINK_TRAIN_PAT1;
4220 4221
		intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, dp_tp_ctl);
		intel_de_posting_read(dev_priv, intel_dp->regs.dp_tp_ctl);
4222 4223 4224 4225 4226

		if (wait)
			intel_wait_ddi_buf_idle(dev_priv, port);
	}

4227
	dp_tp_ctl = DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_PAT1;
4228
	if (intel_dp->link_mst)
4229
		dp_tp_ctl |= DP_TP_CTL_MODE_MST;
4230
	else {
4231
		dp_tp_ctl |= DP_TP_CTL_MODE_SST;
4232
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
4233
			dp_tp_ctl |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
4234
	}
4235 4236
	intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, dp_tp_ctl);
	intel_de_posting_read(dev_priv, intel_dp->regs.dp_tp_ctl);
4237 4238

	intel_dp->DP |= DDI_BUF_CTL_ENABLE;
4239 4240
	intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
	intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
4241

4242
	intel_wait_ddi_buf_active(dev_priv, port);
4243
}
P
Paulo Zanoni 已提交
4244

4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275
static void intel_ddi_set_link_train(struct intel_dp *intel_dp,
				     u8 dp_train_pat)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u8 train_pat_mask = drm_dp_training_pattern_mask(intel_dp->dpcd);
	u32 temp;

	temp = intel_de_read(dev_priv, intel_dp->regs.dp_tp_ctl);

	temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	switch (dp_train_pat & train_pat_mask) {
	case DP_TRAINING_PATTERN_DISABLE:
		temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
		break;
	case DP_TRAINING_PATTERN_1:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
		break;
	case DP_TRAINING_PATTERN_2:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
		break;
	case DP_TRAINING_PATTERN_3:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
		break;
	case DP_TRAINING_PATTERN_4:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT4;
		break;
	}

	intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, temp);
}

4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303
static void intel_ddi_set_idle_link_train(struct intel_dp *intel_dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	u32 val;

	val = intel_de_read(dev_priv, intel_dp->regs.dp_tp_ctl);
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	intel_de_write(dev_priv, intel_dp->regs.dp_tp_ctl, val);

	/*
	 * Until TGL on PORT_A we can have only eDP in SST mode. There the only
	 * reason we need to set idle transmission mode is to work around a HW
	 * issue where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A && INTEL_GEN(dev_priv) < 12)
		return;

	if (intel_de_wait_for_set(dev_priv, intel_dp->regs.dp_tp_status,
				  DP_TP_STATUS_IDLE_DONE, 1))
		drm_err(&dev_priv->drm,
			"Timed out waiting for DP idle patterns\n");
}

4304 4305
static bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder)
4306
{
4307 4308
	if (cpu_transcoder == TRANSCODER_EDP)
		return false;
4309

4310 4311 4312
	if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_AUDIO))
		return false;

4313
	return intel_de_read(dev_priv, HSW_AUD_PIN_ELD_CP_VLD) &
4314
		AUDIO_OUTPUT_ENABLE(cpu_transcoder);
4315 4316
}

4317 4318 4319
void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
					 struct intel_crtc_state *crtc_state)
{
4320 4321 4322
	if (INTEL_GEN(dev_priv) >= 12 && crtc_state->port_clock > 594000)
		crtc_state->min_voltage_level = 2;
	else if (IS_ELKHARTLAKE(dev_priv) && crtc_state->port_clock > 594000)
4323 4324
		crtc_state->min_voltage_level = 3;
	else if (INTEL_GEN(dev_priv) >= 11 && crtc_state->port_clock > 594000)
4325
		crtc_state->min_voltage_level = 1;
4326 4327
	else if (IS_CANNONLAKE(dev_priv) && crtc_state->port_clock > 594000)
		crtc_state->min_voltage_level = 2;
4328 4329
}

4330 4331
static enum transcoder bdw_transcoder_master_readout(struct drm_i915_private *dev_priv,
						     enum transcoder cpu_transcoder)
4332
{
4333 4334 4335 4336
	u32 master_select;

	if (INTEL_GEN(dev_priv) >= 11) {
		u32 ctl2 = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL2(cpu_transcoder));
4337

4338 4339
		if ((ctl2 & PORT_SYNC_MODE_ENABLE) == 0)
			return INVALID_TRANSCODER;
4340

4341 4342 4343
		master_select = REG_FIELD_GET(PORT_SYNC_MODE_MASTER_SELECT_MASK, ctl2);
	} else {
		u32 ctl = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
4344

4345 4346 4347 4348 4349
		if ((ctl & TRANS_DDI_PORT_SYNC_ENABLE) == 0)
			return INVALID_TRANSCODER;

		master_select = REG_FIELD_GET(TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK, ctl);
	}
4350 4351 4352 4353 4354 4355 4356

	if (master_select == 0)
		return TRANSCODER_EDP;
	else
		return master_select - 1;
}

4357
static void bdw_get_trans_port_sync_config(struct intel_crtc_state *crtc_state)
4358 4359 4360 4361 4362 4363 4364
{
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
	u32 transcoders = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
	enum transcoder cpu_transcoder;

	crtc_state->master_transcoder =
4365
		bdw_transcoder_master_readout(dev_priv, crtc_state->cpu_transcoder);
4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377

	for_each_cpu_transcoder_masked(dev_priv, cpu_transcoder, transcoders) {
		enum intel_display_power_domain power_domain;
		intel_wakeref_t trans_wakeref;

		power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
		trans_wakeref = intel_display_power_get_if_enabled(dev_priv,
								   power_domain);

		if (!trans_wakeref)
			continue;

4378
		if (bdw_transcoder_master_readout(dev_priv, cpu_transcoder) ==
4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389
		    crtc_state->cpu_transcoder)
			crtc_state->sync_mode_slaves_mask |= BIT(cpu_transcoder);

		intel_display_power_put(dev_priv, power_domain, trans_wakeref);
	}

	drm_WARN_ON(&dev_priv->drm,
		    crtc_state->master_transcoder != INVALID_TRANSCODER &&
		    crtc_state->sync_mode_slaves_mask);
}

4390
void intel_ddi_get_config(struct intel_encoder *encoder,
4391
			  struct intel_crtc_state *pipe_config)
4392
{
4393
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4394
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->uapi.crtc);
4395
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4396
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4397 4398
	u32 temp, flags = 0;

J
Jani Nikula 已提交
4399
	/* XXX: DSI transcoder paranoia */
4400
	if (drm_WARN_ON(&dev_priv->drm, transcoder_is_dsi(cpu_transcoder)))
J
Jani Nikula 已提交
4401 4402
		return;

4403 4404
	intel_dsc_get_config(encoder, pipe_config);

4405
	temp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
4406 4407 4408 4409 4410 4411 4412 4413 4414
	if (temp & TRANS_DDI_PHSYNC)
		flags |= DRM_MODE_FLAG_PHSYNC;
	else
		flags |= DRM_MODE_FLAG_NHSYNC;
	if (temp & TRANS_DDI_PVSYNC)
		flags |= DRM_MODE_FLAG_PVSYNC;
	else
		flags |= DRM_MODE_FLAG_NVSYNC;

4415
	pipe_config->hw.adjusted_mode.flags |= flags;
4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432

	switch (temp & TRANS_DDI_BPC_MASK) {
	case TRANS_DDI_BPC_6:
		pipe_config->pipe_bpp = 18;
		break;
	case TRANS_DDI_BPC_8:
		pipe_config->pipe_bpp = 24;
		break;
	case TRANS_DDI_BPC_10:
		pipe_config->pipe_bpp = 30;
		break;
	case TRANS_DDI_BPC_12:
		pipe_config->pipe_bpp = 36;
		break;
	default:
		break;
	}
4433 4434 4435

	switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
4436
		pipe_config->has_hdmi_sink = true;
4437

4438 4439 4440 4441
		pipe_config->infoframes.enable |=
			intel_hdmi_infoframes_enabled(encoder, pipe_config);

		if (pipe_config->infoframes.enable)
4442
			pipe_config->has_infoframe = true;
S
Shashank Sharma 已提交
4443

4444
		if (temp & TRANS_DDI_HDMI_SCRAMBLING)
S
Shashank Sharma 已提交
4445 4446 4447
			pipe_config->hdmi_scrambling = true;
		if (temp & TRANS_DDI_HIGH_TMDS_CHAR_RATE)
			pipe_config->hdmi_high_tmds_clock_ratio = true;
4448
		fallthrough;
4449
	case TRANS_DDI_MODE_SELECT_DVI:
4450
		pipe_config->output_types |= BIT(INTEL_OUTPUT_HDMI);
4451 4452
		pipe_config->lane_count = 4;
		break;
4453
	case TRANS_DDI_MODE_SELECT_FDI:
4454
		pipe_config->output_types |= BIT(INTEL_OUTPUT_ANALOG);
4455 4456
		break;
	case TRANS_DDI_MODE_SELECT_DP_SST:
4457 4458 4459 4460 4461 4462 4463
		if (encoder->type == INTEL_OUTPUT_EDP)
			pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
		else
			pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
		intel_dp_get_m_n(intel_crtc, pipe_config);
4464 4465 4466 4467 4468 4469 4470 4471 4472 4473

		if (INTEL_GEN(dev_priv) >= 11) {
			i915_reg_t dp_tp_ctl;

			if (IS_GEN(dev_priv, 11))
				dp_tp_ctl = DP_TP_CTL(encoder->port);
			else
				dp_tp_ctl = TGL_DP_TP_CTL(pipe_config->cpu_transcoder);

			pipe_config->fec_enable =
4474
				intel_de_read(dev_priv, dp_tp_ctl) & DP_TP_CTL_FEC_ENABLE;
4475

4476 4477 4478 4479
			drm_dbg_kms(&dev_priv->drm,
				    "[ENCODER:%d:%s] Fec status: %u\n",
				    encoder->base.base.id, encoder->base.name,
				    pipe_config->fec_enable);
4480 4481
		}

4482 4483 4484
		pipe_config->infoframes.enable |=
			intel_hdmi_infoframes_enabled(encoder, pipe_config);

4485
		break;
4486
	case TRANS_DDI_MODE_SELECT_DP_MST:
4487
		pipe_config->output_types |= BIT(INTEL_OUTPUT_DP_MST);
4488 4489
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
4490 4491 4492 4493 4494

		if (INTEL_GEN(dev_priv) >= 12)
			pipe_config->mst_master_transcoder =
					REG_FIELD_GET(TRANS_DDI_MST_TRANSPORT_SELECT_MASK, temp);

4495
		intel_dp_get_m_n(intel_crtc, pipe_config);
4496 4497 4498

		pipe_config->infoframes.enable |=
			intel_hdmi_infoframes_enabled(encoder, pipe_config);
4499 4500 4501 4502
		break;
	default:
		break;
	}
4503

4504 4505 4506 4507 4508 4509 4510 4511 4512 4513
	if (INTEL_GEN(dev_priv) >= 12) {
		enum transcoder transcoder =
			intel_dp_mst_is_slave_trans(pipe_config) ?
			pipe_config->mst_master_transcoder :
			pipe_config->cpu_transcoder;

		intel_dp->regs.dp_tp_ctl = TGL_DP_TP_CTL(transcoder);
		intel_dp->regs.dp_tp_status = TGL_DP_TP_STATUS(transcoder);
	}

4514
	pipe_config->has_audio =
4515
		intel_ddi_is_audio_enabled(dev_priv, cpu_transcoder);
4516

4517 4518
	if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
4532 4533 4534
		drm_dbg_kms(&dev_priv->drm,
			    "pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			    pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
4535
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
4536
	}
4537

4538
	intel_ddi_clock_get(encoder, pipe_config);
4539

4540
	if (IS_GEN9_LP(dev_priv))
4541 4542
		pipe_config->lane_lat_optim_mask =
			bxt_ddi_phy_get_lane_lat_optim_mask(encoder);
4543 4544

	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);
4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556

	intel_hdmi_read_gcp_infoframe(encoder, pipe_config);

	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_AVI,
			     &pipe_config->infoframes.avi);
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_SPD,
			     &pipe_config->infoframes.spd);
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_VENDOR,
			     &pipe_config->infoframes.hdmi);
4557 4558 4559
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_DRM,
			     &pipe_config->infoframes.drm);
4560

4561 4562
	if (INTEL_GEN(dev_priv) >= 8)
		bdw_get_trans_port_sync_config(pipe_config);
4563 4564

	intel_read_dp_sdp(encoder, pipe_config, HDMI_PACKET_TYPE_GAMUT_METADATA);
4565
	intel_read_dp_sdp(encoder, pipe_config, DP_SDP_VSC);
4566 4567
}

4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585
static enum intel_output_type
intel_ddi_compute_output_type(struct intel_encoder *encoder,
			      struct intel_crtc_state *crtc_state,
			      struct drm_connector_state *conn_state)
{
	switch (conn_state->connector->connector_type) {
	case DRM_MODE_CONNECTOR_HDMIA:
		return INTEL_OUTPUT_HDMI;
	case DRM_MODE_CONNECTOR_eDP:
		return INTEL_OUTPUT_EDP;
	case DRM_MODE_CONNECTOR_DisplayPort:
		return INTEL_OUTPUT_DP;
	default:
		MISSING_CASE(conn_state->connector->connector_type);
		return INTEL_OUTPUT_UNUSED;
	}
}

4586 4587 4588
static int intel_ddi_compute_config(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
P
Paulo Zanoni 已提交
4589
{
4590
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
4591
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4592
	enum port port = encoder->port;
4593
	int ret;
P
Paulo Zanoni 已提交
4594

4595
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A)
4596 4597
		pipe_config->cpu_transcoder = TRANSCODER_EDP;

4598
	if (intel_crtc_has_type(pipe_config, INTEL_OUTPUT_HDMI)) {
4599
		ret = intel_hdmi_compute_config(encoder, pipe_config, conn_state);
4600
	} else {
4601
		ret = intel_dp_compute_config(encoder, pipe_config, conn_state);
4602 4603
	}

4604 4605
	if (ret)
		return ret;
4606

4607 4608 4609 4610 4611 4612
	if (IS_HASWELL(dev_priv) && crtc->pipe == PIPE_A &&
	    pipe_config->cpu_transcoder == TRANSCODER_EDP)
		pipe_config->pch_pfit.force_thru =
			pipe_config->pch_pfit.enabled ||
			pipe_config->crc_enabled;

4613
	if (IS_GEN9_LP(dev_priv))
4614
		pipe_config->lane_lat_optim_mask =
4615
			bxt_ddi_phy_calc_lane_lat_optim_mask(pipe_config->lane_count);
4616

4617 4618
	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);

4619
	return 0;
P
Paulo Zanoni 已提交
4620 4621
}

4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666
static bool mode_equal(const struct drm_display_mode *mode1,
		       const struct drm_display_mode *mode2)
{
	return drm_mode_match(mode1, mode2,
			      DRM_MODE_MATCH_TIMINGS |
			      DRM_MODE_MATCH_FLAGS |
			      DRM_MODE_MATCH_3D_FLAGS) &&
		mode1->clock == mode2->clock; /* we want an exact match */
}

static bool m_n_equal(const struct intel_link_m_n *m_n_1,
		      const struct intel_link_m_n *m_n_2)
{
	return m_n_1->tu == m_n_2->tu &&
		m_n_1->gmch_m == m_n_2->gmch_m &&
		m_n_1->gmch_n == m_n_2->gmch_n &&
		m_n_1->link_m == m_n_2->link_m &&
		m_n_1->link_n == m_n_2->link_n;
}

static bool crtcs_port_sync_compatible(const struct intel_crtc_state *crtc_state1,
				       const struct intel_crtc_state *crtc_state2)
{
	return crtc_state1->hw.active && crtc_state2->hw.active &&
		crtc_state1->output_types == crtc_state2->output_types &&
		crtc_state1->output_format == crtc_state2->output_format &&
		crtc_state1->lane_count == crtc_state2->lane_count &&
		crtc_state1->port_clock == crtc_state2->port_clock &&
		mode_equal(&crtc_state1->hw.adjusted_mode,
			   &crtc_state2->hw.adjusted_mode) &&
		m_n_equal(&crtc_state1->dp_m_n, &crtc_state2->dp_m_n);
}

static u8
intel_ddi_port_sync_transcoders(const struct intel_crtc_state *ref_crtc_state,
				int tile_group_id)
{
	struct drm_connector *connector;
	const struct drm_connector_state *conn_state;
	struct drm_i915_private *dev_priv = to_i915(ref_crtc_state->uapi.crtc->dev);
	struct intel_atomic_state *state =
		to_intel_atomic_state(ref_crtc_state->uapi.state);
	u8 transcoders = 0;
	int i;

4667 4668 4669 4670 4671
	/*
	 * We don't enable port sync on BDW due to missing w/as and
	 * due to not having adjusted the modeset sequence appropriately.
	 */
	if (INTEL_GEN(dev_priv) < 9)
4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702
		return 0;

	if (!intel_crtc_has_type(ref_crtc_state, INTEL_OUTPUT_DP))
		return 0;

	for_each_new_connector_in_state(&state->base, connector, conn_state, i) {
		struct intel_crtc *crtc = to_intel_crtc(conn_state->crtc);
		const struct intel_crtc_state *crtc_state;

		if (!crtc)
			continue;

		if (!connector->has_tile ||
		    connector->tile_group->id !=
		    tile_group_id)
			continue;
		crtc_state = intel_atomic_get_new_crtc_state(state,
							     crtc);
		if (!crtcs_port_sync_compatible(ref_crtc_state,
						crtc_state))
			continue;
		transcoders |= BIT(crtc_state->cpu_transcoder);
	}

	return transcoders;
}

static int intel_ddi_compute_config_late(struct intel_encoder *encoder,
					 struct intel_crtc_state *crtc_state,
					 struct drm_connector_state *conn_state)
{
4703
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
4704 4705 4706
	struct drm_connector *connector = conn_state->connector;
	u8 port_sync_transcoders = 0;

4707 4708 4709
	drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] [CRTC:%d:%s]",
		    encoder->base.base.id, encoder->base.name,
		    crtc_state->uapi.crtc->base.id, crtc_state->uapi.crtc->name);
4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732

	if (connector->has_tile)
		port_sync_transcoders = intel_ddi_port_sync_transcoders(crtc_state,
									connector->tile_group->id);

	/*
	 * EDP Transcoders cannot be ensalved
	 * make them a master always when present
	 */
	if (port_sync_transcoders & BIT(TRANSCODER_EDP))
		crtc_state->master_transcoder = TRANSCODER_EDP;
	else
		crtc_state->master_transcoder = ffs(port_sync_transcoders) - 1;

	if (crtc_state->master_transcoder == crtc_state->cpu_transcoder) {
		crtc_state->master_transcoder = INVALID_TRANSCODER;
		crtc_state->sync_mode_slaves_mask =
			port_sync_transcoders & ~BIT(crtc_state->cpu_transcoder);
	}

	return 0;
}

4733 4734
static void intel_ddi_encoder_destroy(struct drm_encoder *encoder)
{
4735
	struct intel_digital_port *dig_port = enc_to_dig_port(to_intel_encoder(encoder));
4736 4737 4738 4739 4740 4741 4742

	intel_dp_encoder_flush_work(encoder);

	drm_encoder_cleanup(encoder);
	kfree(dig_port);
}

P
Paulo Zanoni 已提交
4743
static const struct drm_encoder_funcs intel_ddi_funcs = {
4744
	.reset = intel_dp_encoder_reset,
4745
	.destroy = intel_ddi_encoder_destroy,
P
Paulo Zanoni 已提交
4746 4747
};

4748
static struct intel_connector *
4749
intel_ddi_init_dp_connector(struct intel_digital_port *dig_port)
4750
{
4751
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
4752
	struct intel_connector *connector;
4753
	enum port port = dig_port->base.port;
4754

4755
	connector = intel_connector_alloc();
4756 4757 4758
	if (!connector)
		return NULL;

4759 4760 4761 4762
	dig_port->dp.output_reg = DDI_BUF_CTL(port);
	dig_port->dp.prepare_link_retrain = intel_ddi_prepare_link_retrain;
	dig_port->dp.set_link_train = intel_ddi_set_link_train;
	dig_port->dp.set_idle_link_train = intel_ddi_set_idle_link_train;
4763

4764
	if (INTEL_GEN(dev_priv) >= 12)
4765
		dig_port->dp.set_signal_levels = tgl_set_signal_levels;
4766
	else if (INTEL_GEN(dev_priv) >= 11)
4767
		dig_port->dp.set_signal_levels = icl_set_signal_levels;
4768
	else if (IS_CANNONLAKE(dev_priv))
4769
		dig_port->dp.set_signal_levels = cnl_set_signal_levels;
4770
	else if (IS_GEN9_LP(dev_priv))
4771
		dig_port->dp.set_signal_levels = bxt_set_signal_levels;
4772
	else
4773
		dig_port->dp.set_signal_levels = hsw_set_signal_levels;
4774

4775 4776
	dig_port->dp.voltage_max = intel_ddi_dp_voltage_max;
	dig_port->dp.preemph_max = intel_ddi_dp_preemph_max;
4777

4778
	if (INTEL_GEN(dev_priv) < 12) {
4779 4780
		dig_port->dp.regs.dp_tp_ctl = DP_TP_CTL(port);
		dig_port->dp.regs.dp_tp_status = DP_TP_STATUS(port);
4781
	}
4782

4783
	if (!intel_dp_init_connector(dig_port, connector)) {
4784 4785 4786 4787 4788 4789 4790
		kfree(connector);
		return NULL;
	}

	return connector;
}

4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809
static int modeset_pipe(struct drm_crtc *crtc,
			struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_atomic_state *state;
	struct drm_crtc_state *crtc_state;
	int ret;

	state = drm_atomic_state_alloc(crtc->dev);
	if (!state)
		return -ENOMEM;

	state->acquire_ctx = ctx;

	crtc_state = drm_atomic_get_crtc_state(state, crtc);
	if (IS_ERR(crtc_state)) {
		ret = PTR_ERR(crtc_state);
		goto out;
	}

4810
	crtc_state->connectors_changed = true;
4811 4812

	ret = drm_atomic_commit(state);
4813
out:
4814 4815 4816 4817 4818 4819 4820 4821 4822
	drm_atomic_state_put(state);

	return ret;
}

static int intel_hdmi_reset_link(struct intel_encoder *encoder,
				 struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4823
	struct intel_hdmi *hdmi = enc_to_intel_hdmi(encoder);
4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852
	struct intel_connector *connector = hdmi->attached_connector;
	struct i2c_adapter *adapter =
		intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
	struct drm_connector_state *conn_state;
	struct intel_crtc_state *crtc_state;
	struct intel_crtc *crtc;
	u8 config;
	int ret;

	if (!connector || connector->base.status != connector_status_connected)
		return 0;

	ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
			       ctx);
	if (ret)
		return ret;

	conn_state = connector->base.state;

	crtc = to_intel_crtc(conn_state->crtc);
	if (!crtc)
		return 0;

	ret = drm_modeset_lock(&crtc->base.mutex, ctx);
	if (ret)
		return ret;

	crtc_state = to_intel_crtc_state(crtc->base.state);

4853 4854
	drm_WARN_ON(&dev_priv->drm,
		    !intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI));
4855

4856
	if (!crtc_state->hw.active)
4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868
		return 0;

	if (!crtc_state->hdmi_high_tmds_clock_ratio &&
	    !crtc_state->hdmi_scrambling)
		return 0;

	if (conn_state->commit &&
	    !try_wait_for_completion(&conn_state->commit->hw_done))
		return 0;

	ret = drm_scdc_readb(adapter, SCDC_TMDS_CONFIG, &config);
	if (ret < 0) {
4869 4870
		drm_err(&dev_priv->drm, "Failed to read TMDS config: %d\n",
			ret);
4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891
		return 0;
	}

	if (!!(config & SCDC_TMDS_BIT_CLOCK_RATIO_BY_40) ==
	    crtc_state->hdmi_high_tmds_clock_ratio &&
	    !!(config & SCDC_SCRAMBLING_ENABLE) ==
	    crtc_state->hdmi_scrambling)
		return 0;

	/*
	 * HDMI 2.0 says that one should not send scrambled data
	 * prior to configuring the sink scrambling, and that
	 * TMDS clock/data transmission should be suspended when
	 * changing the TMDS clock rate in the sink. So let's
	 * just do a full modeset here, even though some sinks
	 * would be perfectly happy if were to just reconfigure
	 * the SCDC settings on the fly.
	 */
	return modeset_pipe(&crtc->base, ctx);
}

4892 4893
static enum intel_hotplug_state
intel_ddi_hotplug(struct intel_encoder *encoder,
4894
		  struct intel_connector *connector)
4895
{
4896
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
4897
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4898 4899
	enum phy phy = intel_port_to_phy(i915, encoder->port);
	bool is_tc = intel_phy_is_tc(i915, phy);
4900
	struct drm_modeset_acquire_ctx ctx;
4901
	enum intel_hotplug_state state;
4902 4903
	int ret;

4904
	state = intel_encoder_hotplug(encoder, connector);
4905 4906 4907 4908

	drm_modeset_acquire_init(&ctx, 0);

	for (;;) {
4909 4910 4911 4912
		if (connector->base.connector_type == DRM_MODE_CONNECTOR_HDMIA)
			ret = intel_hdmi_reset_link(encoder, &ctx);
		else
			ret = intel_dp_retrain_link(encoder, &ctx);
4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923

		if (ret == -EDEADLK) {
			drm_modeset_backoff(&ctx);
			continue;
		}

		break;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
4924 4925
	drm_WARN(encoder->base.dev, ret,
		 "Acquiring modeset locks failed with %i\n", ret);
4926

4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941
	/*
	 * Unpowered type-c dongles can take some time to boot and be
	 * responsible, so here giving some time to those dongles to power up
	 * and then retrying the probe.
	 *
	 * On many platforms the HDMI live state signal is known to be
	 * unreliable, so we can't use it to detect if a sink is connected or
	 * not. Instead we detect if it's connected based on whether we can
	 * read the EDID or not. That in turn has a problem during disconnect,
	 * since the HPD interrupt may be raised before the DDC lines get
	 * disconnected (due to how the required length of DDC vs. HPD
	 * connector pins are specified) and so we'll still be able to get a
	 * valid EDID. To solve this schedule another detection cycle if this
	 * time around we didn't detect any change in the sink's connection
	 * status.
4942 4943 4944 4945 4946 4947
	 *
	 * Type-c connectors which get their HPD signal deasserted then
	 * reasserted, without unplugging/replugging the sink from the
	 * connector, introduce a delay until the AUX channel communication
	 * becomes functional. Retry the detection for 5 seconds on type-c
	 * connectors to account for this delay.
4948
	 */
4949 4950
	if (state == INTEL_HOTPLUG_UNCHANGED &&
	    connector->hotplug_retries < (is_tc ? 5 : 1) &&
4951 4952 4953
	    !dig_port->dp.is_mst)
		state = INTEL_HOTPLUG_RETRY;

4954
	return state;
4955 4956
}

4957 4958 4959
static bool lpt_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4960
	u32 bit = dev_priv->hotplug.pch_hpd[encoder->hpd_pin];
4961 4962 4963 4964 4965 4966 4967

	return intel_de_read(dev_priv, SDEISR) & bit;
}

static bool hsw_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4968
	u32 bit = dev_priv->hotplug.hpd[encoder->hpd_pin];
4969

4970
	return intel_de_read(dev_priv, DEISR) & bit;
4971 4972 4973 4974 4975
}

static bool bdw_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4976
	u32 bit = dev_priv->hotplug.hpd[encoder->hpd_pin];
4977 4978 4979 4980

	return intel_de_read(dev_priv, GEN8_DE_PORT_ISR) & bit;
}

4981
static struct intel_connector *
4982
intel_ddi_init_hdmi_connector(struct intel_digital_port *dig_port)
4983 4984
{
	struct intel_connector *connector;
4985
	enum port port = dig_port->base.port;
4986

4987
	connector = intel_connector_alloc();
4988 4989 4990
	if (!connector)
		return NULL;

4991 4992
	dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
	intel_hdmi_init_connector(dig_port, connector);
4993 4994 4995 4996

	return connector;
}

4997
static bool intel_ddi_a_force_4_lanes(struct intel_digital_port *dig_port)
4998
{
4999
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
5000

5001
	if (dig_port->base.port != PORT_A)
5002 5003
		return false;

5004
	if (dig_port->saved_port_bits & DDI_A_4_LANES)
5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024
		return false;

	/* Broxton/Geminilake: Bspec says that DDI_A_4_LANES is the only
	 *                     supported configuration
	 */
	if (IS_GEN9_LP(dev_priv))
		return true;

	/* Cannonlake: Most of SKUs don't support DDI_E, and the only
	 *             one who does also have a full A/E split called
	 *             DDI_F what makes DDI_E useless. However for this
	 *             case let's trust VBT info.
	 */
	if (IS_CANNONLAKE(dev_priv) &&
	    !intel_bios_is_port_present(dev_priv, PORT_E))
		return true;

	return false;
}

5025
static int
5026
intel_ddi_max_lanes(struct intel_digital_port *dig_port)
5027
{
5028 5029
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum port port = dig_port->base.port;
5030 5031 5032 5033 5034 5035
	int max_lanes = 4;

	if (INTEL_GEN(dev_priv) >= 11)
		return max_lanes;

	if (port == PORT_A || port == PORT_E) {
5036
		if (intel_de_read(dev_priv, DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
5037 5038 5039 5040 5041 5042 5043 5044 5045 5046 5047
			max_lanes = port == PORT_A ? 4 : 0;
		else
			/* Both A and E share 2 lanes */
			max_lanes = 2;
	}

	/*
	 * Some BIOS might fail to set this bit on port A if eDP
	 * wasn't lit up at boot.  Force this bit set when needed
	 * so we use the proper lane count for our calculations.
	 */
5048
	if (intel_ddi_a_force_4_lanes(dig_port)) {
5049 5050
		drm_dbg_kms(&dev_priv->drm,
			    "Forcing DDI_A_4_LANES for port A\n");
5051
		dig_port->saved_port_bits |= DDI_A_4_LANES;
5052 5053 5054 5055 5056 5057
		max_lanes = 4;
	}

	return max_lanes;
}

M
Matt Roper 已提交
5058 5059 5060 5061 5062 5063 5064
static bool hti_uses_phy(struct drm_i915_private *i915, enum phy phy)
{
	return i915->hti_state & HDPORT_ENABLED &&
		(i915->hti_state & HDPORT_PHY_USED_DP(phy) ||
		 i915->hti_state & HDPORT_PHY_USED_HDMI(phy));
}

5065 5066 5067 5068 5069 5070 5071 5072 5073 5074 5075 5076 5077 5078 5079 5080 5081 5082 5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113 5114 5115
static enum hpd_pin tgl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (port >= PORT_D)
		return HPD_PORT_TC1 + port - PORT_D;
	else
		return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin rkl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (HAS_PCH_TGP(dev_priv))
		return tgl_hpd_pin(dev_priv, port);

	if (port >= PORT_D)
		return HPD_PORT_C + port - PORT_D;
	else
		return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin icl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (port >= PORT_C)
		return HPD_PORT_TC1 + port - PORT_C;
	else
		return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin ehl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (port == PORT_D)
		return HPD_PORT_A;

	if (HAS_PCH_MCC(dev_priv))
		return icl_hpd_pin(dev_priv, port);

	return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin cnl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (port == PORT_F)
		return HPD_PORT_E;

	return HPD_PORT_A + port - PORT_A;
}

5116
void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port)
P
Paulo Zanoni 已提交
5117
{
5118
	struct intel_digital_port *dig_port;
5119
	struct intel_encoder *encoder;
5120
	bool init_hdmi, init_dp, init_lspcon = false;
5121
	enum phy phy = intel_port_to_phy(dev_priv, port);
5122

M
Matt Roper 已提交
5123 5124 5125 5126 5127 5128 5129 5130 5131 5132 5133 5134
	/*
	 * On platforms with HTI (aka HDPORT), if it's enabled at boot it may
	 * have taken over some of the PHYs and made them unavailable to the
	 * driver.  In that case we should skip initializing the corresponding
	 * outputs.
	 */
	if (hti_uses_phy(dev_priv, phy)) {
		drm_dbg_kms(&dev_priv->drm, "PORT %c / PHY %c reserved by HTI\n",
			    port_name(port), phy_name(phy));
		return;
	}

5135 5136 5137
	init_hdmi = intel_bios_port_supports_dvi(dev_priv, port) ||
		intel_bios_port_supports_hdmi(dev_priv, port);
	init_dp = intel_bios_port_supports_dp(dev_priv, port);
5138 5139 5140 5141 5142 5143 5144 5145 5146 5147

	if (intel_bios_is_lspcon_present(dev_priv, port)) {
		/*
		 * Lspcon device needs to be driven with DP connector
		 * with special detection sequence. So make sure DP
		 * is initialized before lspcon.
		 */
		init_dp = true;
		init_lspcon = true;
		init_hdmi = false;
5148 5149
		drm_dbg_kms(&dev_priv->drm, "VBT says port %c has lspcon\n",
			    port_name(port));
5150 5151
	}

5152
	if (!init_dp && !init_hdmi) {
5153 5154 5155
		drm_dbg_kms(&dev_priv->drm,
			    "VBT says port %c is not DVI/HDMI/DP compatible, respect it\n",
			    port_name(port));
5156
		return;
5157
	}
P
Paulo Zanoni 已提交
5158

5159 5160
	dig_port = kzalloc(sizeof(*dig_port), GFP_KERNEL);
	if (!dig_port)
P
Paulo Zanoni 已提交
5161 5162
		return;

5163
	encoder = &dig_port->base;
P
Paulo Zanoni 已提交
5164

5165
	drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
5166
			 DRM_MODE_ENCODER_TMDS, "DDI %c", port_name(port));
P
Paulo Zanoni 已提交
5167

5168 5169 5170
	mutex_init(&dig_port->hdcp_mutex);
	dig_port->num_hdcp_streams = 0;

5171 5172 5173
	encoder->hotplug = intel_ddi_hotplug;
	encoder->compute_output_type = intel_ddi_compute_output_type;
	encoder->compute_config = intel_ddi_compute_config;
5174
	encoder->compute_config_late = intel_ddi_compute_config_late;
5175 5176 5177 5178 5179 5180 5181 5182 5183 5184 5185 5186 5187 5188 5189 5190
	encoder->enable = intel_enable_ddi;
	encoder->pre_pll_enable = intel_ddi_pre_pll_enable;
	encoder->pre_enable = intel_ddi_pre_enable;
	encoder->disable = intel_disable_ddi;
	encoder->post_disable = intel_ddi_post_disable;
	encoder->update_pipe = intel_ddi_update_pipe;
	encoder->get_hw_state = intel_ddi_get_hw_state;
	encoder->get_config = intel_ddi_get_config;
	encoder->suspend = intel_dp_encoder_suspend;
	encoder->get_power_domains = intel_ddi_get_power_domains;

	encoder->type = INTEL_OUTPUT_DDI;
	encoder->power_domain = intel_port_to_power_domain(port);
	encoder->port = port;
	encoder->cloneable = 0;
	encoder->pipe_mask = ~0;
5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203

	if (IS_ROCKETLAKE(dev_priv))
		encoder->hpd_pin = rkl_hpd_pin(dev_priv, port);
	else if (INTEL_GEN(dev_priv) >= 12)
		encoder->hpd_pin = tgl_hpd_pin(dev_priv, port);
	else if (IS_ELKHARTLAKE(dev_priv))
		encoder->hpd_pin = ehl_hpd_pin(dev_priv, port);
	else if (IS_GEN(dev_priv, 11))
		encoder->hpd_pin = icl_hpd_pin(dev_priv, port);
	else if (IS_GEN(dev_priv, 10))
		encoder->hpd_pin = cnl_hpd_pin(dev_priv, port);
	else
		encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port);
P
Paulo Zanoni 已提交
5204

5205
	if (INTEL_GEN(dev_priv) >= 11)
5206 5207 5208
		dig_port->saved_port_bits =
			intel_de_read(dev_priv, DDI_BUF_CTL(port))
			& DDI_BUF_PORT_REVERSAL;
5209
	else
5210 5211 5212
		dig_port->saved_port_bits =
			intel_de_read(dev_priv, DDI_BUF_CTL(port))
			& (DDI_BUF_PORT_REVERSAL | DDI_A_4_LANES);
5213

5214 5215 5216
	dig_port->dp.output_reg = INVALID_MMIO_REG;
	dig_port->max_lanes = intel_ddi_max_lanes(dig_port);
	dig_port->aux_ch = intel_bios_port_aux_ch(dev_priv, port);
P
Paulo Zanoni 已提交
5217

5218
	if (intel_phy_is_tc(dev_priv, phy)) {
5219 5220 5221
		bool is_legacy =
			!intel_bios_port_supports_typec_usb(dev_priv, port) &&
			!intel_bios_port_supports_tbt(dev_priv, port);
5222

5223
		intel_tc_port_init(dig_port, is_legacy);
5224

5225 5226
		encoder->update_prepare = intel_ddi_update_prepare;
		encoder->update_complete = intel_ddi_update_complete;
5227
	}
5228

5229
	drm_WARN_ON(&dev_priv->drm, port > PORT_I);
5230
	dig_port->ddi_io_power_domain = POWER_DOMAIN_PORT_DDI_A_IO +
5231
					      port - PORT_A;
5232

5233
	if (init_dp) {
5234
		if (!intel_ddi_init_dp_connector(dig_port))
5235
			goto err;
5236

5237
		dig_port->hpd_pulse = intel_dp_hpd_pulse;
5238
	}
5239

5240 5241
	/* In theory we don't need the encoder->type check, but leave it just in
	 * case we have some really bad VBTs... */
5242
	if (encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
5243
		if (!intel_ddi_init_hdmi_connector(dig_port))
5244
			goto err;
5245
	}
5246

5247
	if (init_lspcon) {
5248
		if (lspcon_init(dig_port))
5249
			/* TODO: handle hdmi info frame part */
5250 5251 5252
			drm_dbg_kms(&dev_priv->drm,
				    "LSPCON init success on port %c\n",
				    port_name(port));
5253 5254 5255 5256 5257
		else
			/*
			 * LSPCON init faied, but DP init was success, so
			 * lets try to drive as DP++ port.
			 */
5258 5259
			drm_err(&dev_priv->drm,
				"LSPCON init failed on port %c\n",
5260 5261 5262
				port_name(port));
	}

5263 5264
	if (INTEL_GEN(dev_priv) >= 11) {
		if (intel_phy_is_tc(dev_priv, phy))
5265
			dig_port->connected = intel_tc_port_connected;
5266
		else
5267
			dig_port->connected = lpt_digital_port_connected;
5268 5269
	} else if (INTEL_GEN(dev_priv) >= 8) {
		if (port == PORT_A || IS_GEN9_LP(dev_priv))
5270
			dig_port->connected = bdw_digital_port_connected;
5271
		else
5272
			dig_port->connected = lpt_digital_port_connected;
5273
	} else {
5274
		if (port == PORT_A)
5275
			dig_port->connected = hsw_digital_port_connected;
5276
		else
5277
			dig_port->connected = lpt_digital_port_connected;
5278 5279
	}

5280
	intel_infoframe_init(dig_port);
5281

5282 5283 5284
	return;

err:
5285
	drm_encoder_cleanup(&encoder->base);
5286
	kfree(dig_port);
P
Paulo Zanoni 已提交
5287
}