i915_drv.h 114.3 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include <uapi/drm/i915_drm.h>
34
#include <uapi/drm/drm_fourcc.h>
35

36
#include <linux/io-mapping.h>
37
#include <linux/i2c.h>
38
#include <linux/i2c-algo-bit.h>
39
#include <linux/backlight.h>
40
#include <linux/hash.h>
41
#include <linux/intel-iommu.h>
42
#include <linux/kref.h>
43
#include <linux/mm_types.h>
44
#include <linux/perf_event.h>
45
#include <linux/pm_qos.h>
46
#include <linux/reservation.h>
47 48 49 50 51 52
#include <linux/shmem_fs.h>

#include <drm/drmP.h>
#include <drm/intel-gtt.h>
#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
#include <drm/drm_gem.h>
D
Daniel Vetter 已提交
53
#include <drm/drm_auth.h>
54
#include <drm/drm_cache.h>
55
#include <drm/drm_util.h>
56
#include <drm/drm_dsc.h>
57

58
#include "i915_fixed.h"
59 60
#include "i915_params.h"
#include "i915_reg.h"
61
#include "i915_utils.h"
62 63

#include "intel_bios.h"
64
#include "intel_device_info.h"
65
#include "intel_display.h"
66
#include "intel_dpll_mgr.h"
67
#include "intel_lrc.h"
68
#include "intel_opregion.h"
69
#include "intel_ringbuffer.h"
70
#include "intel_uncore.h"
71
#include "intel_wopcm.h"
72
#include "intel_workarounds.h"
73
#include "intel_uc.h"
74

75
#include "i915_gem.h"
76
#include "i915_gem_context.h"
J
Joonas Lahtinen 已提交
77 78
#include "i915_gem_fence_reg.h"
#include "i915_gem_object.h"
79
#include "i915_gem_gtt.h"
80
#include "i915_gpu_error.h"
81
#include "i915_request.h"
82
#include "i915_scheduler.h"
83
#include "i915_timeline.h"
J
Joonas Lahtinen 已提交
84 85
#include "i915_vma.h"

86 87
#include "intel_gvt.h"

L
Linus Torvalds 已提交
88 89 90 91 92
/* General customization:
 */

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
93 94
#define DRIVER_DATE		"20181204"
#define DRIVER_TIMESTAMP	1543944377
L
Linus Torvalds 已提交
95

R
Rob Clark 已提交
96 97 98 99 100 101 102 103 104
/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
 * which may not necessarily be a user visible problem.  This will either
 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
 * enable distros and users to tailor their preferred amount of i915 abrt
 * spam.
 */
#define I915_STATE_WARN(condition, format...) ({			\
	int __ret_warn_on = !!(condition);				\
105
	if (unlikely(__ret_warn_on))					\
106
		if (!WARN(i915_modparams.verbose_state_checks, format))	\
R
Rob Clark 已提交
107 108 109 110
			DRM_ERROR(format);				\
	unlikely(__ret_warn_on);					\
})

111 112
#define I915_STATE_WARN_ON(x)						\
	I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
113

114
#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
115

116 117 118
bool __i915_inject_load_failure(const char *func, int line);
#define i915_inject_load_failure() \
	__i915_inject_load_failure(__func__, __LINE__)
119 120 121

bool i915_error_injected(void);

122
#else
123

124
#define i915_inject_load_failure() false
125 126
#define i915_error_injected() false

127
#endif
128

129 130 131 132
#define i915_load_error(i915, fmt, ...)					 \
	__i915_printk(i915, i915_error_injected() ? KERN_DEBUG : KERN_ERR, \
		      fmt, ##__VA_ARGS__)

133 134 135 136 137 138
enum hpd_pin {
	HPD_NONE = 0,
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
139
	HPD_PORT_A,
140 141 142
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
X
Xiong Zhang 已提交
143
	HPD_PORT_E,
144
	HPD_PORT_F,
145 146 147
	HPD_NUM_PINS
};

148 149 150
#define for_each_hpd_pin(__pin) \
	for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)

151 152
/* Threshold == 5 for long IRQs, 50 for short */
#define HPD_STORM_DEFAULT_THRESHOLD 50
L
Lyude 已提交
153

154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172
struct i915_hotplug {
	struct work_struct hotplug_work;

	struct {
		unsigned long last_jiffies;
		int count;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} state;
	} stats[HPD_NUM_PINS];
	u32 event_bits;
	struct delayed_work reenable_work;

	u32 long_port_mask;
	u32 short_port_mask;
	struct work_struct dig_port_work;

173 174 175
	struct work_struct poll_init_work;
	bool poll_enabled;

L
Lyude 已提交
176
	unsigned int hpd_storm_threshold;
177 178
	/* Whether or not to count short HPD IRQs in HPD storms */
	u8 hpd_short_storm_enabled;
L
Lyude 已提交
179

180 181 182 183 184 185 186 187 188 189
	/*
	 * if we get a HPD irq from DP and a HPD irq from non-DP
	 * the non-DP HPD could block the workqueue on a mode config
	 * mutex getting, that userspace may have taken. However
	 * userspace is waiting on the DP workqueue to run which is
	 * blocked behind the non-DP one.
	 */
	struct workqueue_struct *dp_wq;
};

190 191 192 193 194 195
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
196

197
struct drm_i915_private;
198
struct i915_mm_struct;
199
struct i915_mmu_object;
200

201 202 203 204 205 206 207
struct drm_i915_file_private {
	struct drm_i915_private *dev_priv;
	struct drm_file *file;

	struct {
		spinlock_t lock;
		struct list_head request_list;
208 209 210 211 212 213
/* 20ms is a fairly arbitrary limit (greater than the average frame time)
 * chosen to prevent the CPU getting more than a frame ahead of the GPU
 * (when using lax throttling for the frontbuffer). We also use it to
 * offer free GPU waitboosts for severely congested workloads.
 */
#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
214 215 216
	} mm;
	struct idr context_idr;

217
	struct intel_rps_client {
218
		atomic_t boosts;
219
	} rps_client;
220

221
	unsigned int bsd_engine;
222

223 224 225 226 227 228 229
/*
 * Every context ban increments per client ban score. Also
 * hangs in short succession increments ban score. If ban threshold
 * is reached, client is considered banned and submitting more work
 * will fail. This is a stop gap measure to limit the badly behaving
 * clients access to gpu. Note that unbannable contexts never increment
 * the client ban score.
230
 */
231 232 233 234 235 236 237
#define I915_CLIENT_SCORE_HANG_FAST	1
#define   I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ)
#define I915_CLIENT_SCORE_CONTEXT_BAN   3
#define I915_CLIENT_SCORE_BANNED	9
	/** ban_score: Accumulated score of all ctx bans and fast hangs. */
	atomic_t ban_score;
	unsigned long hang_timestamp;
238 239
};

L
Linus Torvalds 已提交
240 241 242
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
243 244
 * 1.2: Add Power Management
 * 1.3: Add vblank support
245
 * 1.4: Fix cmdbuffer path, add heap destroy
246
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
247 248
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
249 250
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
251
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
252 253
#define DRIVER_PATCHLEVEL	0

254 255 256
struct intel_overlay;
struct intel_overlay_error_state;

257
struct sdvo_device_mapping {
C
Chris Wilson 已提交
258
	u8 initialized;
259 260 261
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
262
	u8 i2c_pin;
263
	u8 ddc_pin;
264 265
};

266
struct intel_connector;
267
struct intel_encoder;
268
struct intel_atomic_state;
269
struct intel_crtc_state;
270
struct intel_initial_plane_config;
271
struct intel_crtc;
272 273
struct intel_limit;
struct dpll;
274
struct intel_cdclk_state;
275

276
struct drm_i915_display_funcs {
277 278
	void (*get_cdclk)(struct drm_i915_private *dev_priv,
			  struct intel_cdclk_state *cdclk_state);
279 280
	void (*set_cdclk)(struct drm_i915_private *dev_priv,
			  const struct intel_cdclk_state *cdclk_state);
281 282
	int (*get_fifo_size)(struct drm_i915_private *dev_priv,
			     enum i9xx_plane_id i9xx_plane);
283
	int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
284 285 286
	int (*compute_intermediate_wm)(struct drm_device *dev,
				       struct intel_crtc *intel_crtc,
				       struct intel_crtc_state *newstate);
287 288 289 290 291 292
	void (*initial_watermarks)(struct intel_atomic_state *state,
				   struct intel_crtc_state *cstate);
	void (*atomic_update_watermarks)(struct intel_atomic_state *state,
					 struct intel_crtc_state *cstate);
	void (*optimize_watermarks)(struct intel_atomic_state *state,
				    struct intel_crtc_state *cstate);
293
	int (*compute_global_watermarks)(struct drm_atomic_state *state);
294
	void (*update_wm)(struct intel_crtc *crtc);
295
	int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
296 297 298
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
299
				struct intel_crtc_state *);
300 301
	void (*get_initial_plane_config)(struct intel_crtc *,
					 struct intel_initial_plane_config *);
302 303
	int (*crtc_compute_clock)(struct intel_crtc *crtc,
				  struct intel_crtc_state *crtc_state);
304 305 306 307
	void (*crtc_enable)(struct intel_crtc_state *pipe_config,
			    struct drm_atomic_state *old_state);
	void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
			     struct drm_atomic_state *old_state);
308
	void (*update_crtcs)(struct drm_atomic_state *state);
309 310 311 312 313 314
	void (*audio_codec_enable)(struct intel_encoder *encoder,
				   const struct intel_crtc_state *crtc_state,
				   const struct drm_connector_state *conn_state);
	void (*audio_codec_disable)(struct intel_encoder *encoder,
				    const struct intel_crtc_state *old_crtc_state,
				    const struct drm_connector_state *old_conn_state);
315 316
	void (*fdi_link_train)(struct intel_crtc *crtc,
			       const struct intel_crtc_state *crtc_state);
317
	void (*init_clock_gating)(struct drm_i915_private *dev_priv);
318
	void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
319 320 321 322 323
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
324

325 326
	void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
	void (*load_luts)(struct drm_crtc_state *crtc_state);
327 328
};

329 330 331 332
#define CSR_VERSION(major, minor)	((major) << 16 | (minor))
#define CSR_VERSION_MAJOR(version)	((version) >> 16)
#define CSR_VERSION_MINOR(version)	((version) & 0xffff)

333
struct intel_csr {
334
	struct work_struct work;
335
	const char *fw_path;
336
	uint32_t required_version;
337
	uint32_t max_fw_size; /* bytes */
338
	uint32_t *dmc_payload;
339
	uint32_t dmc_fw_size; /* dwords */
340
	uint32_t version;
341
	uint32_t mmio_count;
342
	i915_reg_t mmioaddr[8];
343
	uint32_t mmiodata[8];
344
	uint32_t dc_state;
345
	uint32_t allowed_dc_mask;
346 347
};

348 349
enum i915_cache_level {
	I915_CACHE_NONE = 0,
350 351 352 353 354
	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
			      caches, eg sampler/render caches, and the
			      large Last-Level-Cache. LLC is coherent with
			      the CPU, but L3 is only visible to the GPU. */
355
	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
356 357
};

358 359
#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */

360 361 362 363 364
enum fb_op_origin {
	ORIGIN_GTT,
	ORIGIN_CPU,
	ORIGIN_CS,
	ORIGIN_FLIP,
365
	ORIGIN_DIRTYFB,
366 367
};

368
struct intel_fbc {
P
Paulo Zanoni 已提交
369 370 371
	/* This is always the inner lock when overlapping with struct_mutex and
	 * it's the outer lock when overlapping with stolen_lock. */
	struct mutex lock;
B
Ben Widawsky 已提交
372
	unsigned threshold;
373 374
	unsigned int possible_framebuffer_bits;
	unsigned int busy_bits;
375
	unsigned int visible_pipes_mask;
376
	struct intel_crtc *crtc;
377

378
	struct drm_mm_node compressed_fb;
379 380
	struct drm_mm_node *compressed_llb;

381 382
	bool false_color;

383
	bool enabled;
384
	bool active;
385
	bool flip_pending;
386

387 388 389
	bool underrun_detected;
	struct work_struct underrun_work;

390 391 392 393 394
	/*
	 * Due to the atomic rules we can't access some structures without the
	 * appropriate locking, so we cache information here in order to avoid
	 * these problems.
	 */
395
	struct intel_fbc_state_cache {
396
		struct i915_vma *vma;
397
		unsigned long flags;
398

399 400 401 402 403 404 405 406 407 408
		struct {
			unsigned int mode_flags;
			uint32_t hsw_bdw_pixel_rate;
		} crtc;

		struct {
			unsigned int rotation;
			int src_w;
			int src_h;
			bool visible;
409 410 411 412 413 414 415 416
			/*
			 * Display surface base address adjustement for
			 * pageflips. Note that on gen4+ this only adjusts up
			 * to a tile, offsets within a tile are handled in
			 * the hw itself (with the TILEOFF register).
			 */
			int adjusted_x;
			int adjusted_y;
417 418

			int y;
419 420

			uint16_t pixel_blend_mode;
421 422 423
		} plane;

		struct {
424
			const struct drm_format_info *format;
425 426 427 428
			unsigned int stride;
		} fb;
	} state_cache;

429 430 431 432 433 434 435
	/*
	 * This structure contains everything that's relevant to program the
	 * hardware registers. When we want to figure out if we need to disable
	 * and re-enable FBC for a new configuration we just check if there's
	 * something different in the struct. The genx_fbc_activate functions
	 * are supposed to read from it in order to program the registers.
	 */
436
	struct intel_fbc_reg_params {
437
		struct i915_vma *vma;
438
		unsigned long flags;
439

440 441
		struct {
			enum pipe pipe;
442
			enum i9xx_plane_id i9xx_plane;
443 444 445 446
			unsigned int fence_y_offset;
		} crtc;

		struct {
447
			const struct drm_format_info *format;
448 449 450 451
			unsigned int stride;
		} fb;

		int cfb_size;
452
		unsigned int gen9_wa_cfb_stride;
453 454
	} params;

455
	const char *no_fbc_reason;
456 457
};

458
/*
459 460 461 462 463 464 465 466 467 468 469 470 471 472
 * HIGH_RR is the highest eDP panel refresh rate read from EDID
 * LOW_RR is the lowest eDP panel refresh rate found from EDID
 * parsing for same resolution.
 */
enum drrs_refresh_rate_type {
	DRRS_HIGH_RR,
	DRRS_LOW_RR,
	DRRS_MAX_RR, /* RR count */
};

enum drrs_support_type {
	DRRS_NOT_SUPPORTED = 0,
	STATIC_DRRS_SUPPORT = 1,
	SEAMLESS_DRRS_SUPPORT = 2
473 474
};

475
struct intel_dp;
476 477 478 479 480 481 482 483 484
struct i915_drrs {
	struct mutex mutex;
	struct delayed_work work;
	struct intel_dp *dp;
	unsigned busy_frontbuffer_bits;
	enum drrs_refresh_rate_type refresh_rate_type;
	enum drrs_support_type type;
};

R
Rodrigo Vivi 已提交
485
struct i915_psr {
486
	struct mutex lock;
487 488 489 490 491

#define I915_PSR_DEBUG_MODE_MASK	0x0f
#define I915_PSR_DEBUG_DEFAULT		0x00
#define I915_PSR_DEBUG_DISABLE		0x01
#define I915_PSR_DEBUG_ENABLE		0x02
492
#define I915_PSR_DEBUG_FORCE_PSR1	0x03
493 494 495
#define I915_PSR_DEBUG_IRQ		0x10

	u32 debug;
R
Rodrigo Vivi 已提交
496
	bool sink_support;
497 498
	bool prepared, enabled;
	struct intel_dp *dp;
499
	enum pipe pipe;
500
	bool active;
501
	struct work_struct work;
502
	unsigned busy_frontbuffer_bits;
503
	bool sink_psr2_support;
504
	bool link_standby;
505
	bool colorimetry_support;
506
	bool psr2_enabled;
507
	u8 sink_sync_latency;
508 509
	ktime_t last_entry_attempt;
	ktime_t last_exit;
510
	bool sink_not_reliable;
511
	bool irq_aux_error;
512
};
513

514
enum intel_pch {
515
	PCH_NONE = 0,	/* No PCH present */
516
	PCH_IBX,	/* Ibexpeak PCH */
517 518
	PCH_CPT,	/* Cougarpoint/Pantherpoint PCH */
	PCH_LPT,	/* Lynxpoint/Wildcatpoint PCH */
519
	PCH_SPT,        /* Sunrisepoint PCH */
520 521
	PCH_KBP,        /* Kaby Lake PCH */
	PCH_CNP,        /* Cannon Lake PCH */
522
	PCH_ICP,	/* Ice Lake PCH */
L
Lucas De Marchi 已提交
523
	PCH_NOP,	/* PCH without south display */
524 525
};

526 527 528 529 530
enum intel_sbi_destination {
	SBI_ICLK,
	SBI_MPHY,
};

531
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
532
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
533
#define QUIRK_BACKLIGHT_PRESENT (1<<3)
534
#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
535
#define QUIRK_INCREASE_T12_DELAY (1<<6)
536
#define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
537

538
struct intel_fbdev;
539
struct intel_fbc_work;
540

541 542
struct intel_gmbus {
	struct i2c_adapter adapter;
543
#define GMBUS_FORCE_BIT_RETRY (1U << 31)
544
	u32 force_bit;
545
	u32 reg0;
546
	i915_reg_t gpio_reg;
547
	struct i2c_algo_bit_data bit_algo;
548 549 550
	struct drm_i915_private *dev_priv;
};

551
struct i915_suspend_saved_registers {
552
	u32 saveDSPARB;
J
Jesse Barnes 已提交
553
	u32 saveFBC_CONTROL;
554 555
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
556 557
	u32 saveSWF0[16];
	u32 saveSWF1[16];
558
	u32 saveSWF3[3];
559
	uint64_t saveFENCE[I915_MAX_NUM_FENCES];
560
	u32 savePCH_PORT_HOTPLUG;
561
	u16 saveGCDGMBUS;
562
};
563

564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621
struct vlv_s0ix_state {
	/* GAM */
	u32 wr_watermark;
	u32 gfx_prio_ctrl;
	u32 arb_mode;
	u32 gfx_pend_tlb0;
	u32 gfx_pend_tlb1;
	u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
	u32 media_max_req_count;
	u32 gfx_max_req_count;
	u32 render_hwsp;
	u32 ecochk;
	u32 bsd_hwsp;
	u32 blt_hwsp;
	u32 tlb_rd_addr;

	/* MBC */
	u32 g3dctl;
	u32 gsckgctl;
	u32 mbctl;

	/* GCP */
	u32 ucgctl1;
	u32 ucgctl3;
	u32 rcgctl1;
	u32 rcgctl2;
	u32 rstctl;
	u32 misccpctl;

	/* GPM */
	u32 gfxpause;
	u32 rpdeuhwtc;
	u32 rpdeuc;
	u32 ecobus;
	u32 pwrdwnupctl;
	u32 rp_down_timeout;
	u32 rp_deucsw;
	u32 rcubmabdtmr;
	u32 rcedata;
	u32 spare2gh;

	/* Display 1 CZ domain */
	u32 gt_imr;
	u32 gt_ier;
	u32 pm_imr;
	u32 pm_ier;
	u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];

	/* GT SA CZ domain */
	u32 tilectl;
	u32 gt_fifoctl;
	u32 gtlc_wake_ctrl;
	u32 gtlc_survive;
	u32 pmwgicz;

	/* Display 2 CZ domain */
	u32 gu_ctl0;
	u32 gu_ctl1;
622
	u32 pcbr;
623 624 625
	u32 clock_gate_dis2;
};

626
struct intel_rps_ei {
627
	ktime_t ktime;
628 629
	u32 render_c0;
	u32 media_c0;
630 631
};

632
struct intel_rps {
I
Imre Deak 已提交
633 634 635 636
	/*
	 * work, interrupts_enabled and pm_iir are protected by
	 * dev_priv->irq_lock
	 */
637
	struct work_struct work;
I
Imre Deak 已提交
638
	bool interrupts_enabled;
639
	u32 pm_iir;
640

641
	/* PM interrupt bits that should never be masked */
642
	u32 pm_intrmsk_mbz;
643

644 645 646 647 648 649 650 651 652 653 654 655 656 657 658
	/* Frequencies are stored in potentially platform dependent multiples.
	 * In other words, *_freq needs to be multiplied by X to be interesting.
	 * Soft limits are those which are used for the dynamic reclocking done
	 * by the driver (raise frequencies under heavy loads, and lower for
	 * lighter loads). Hard limits are those imposed by the hardware.
	 *
	 * A distinction is made for overclocking, which is never enabled by
	 * default, and is considered to be above the hard limit if it's
	 * possible at all.
	 */
	u8 cur_freq;		/* Current frequency (cached, may not == HW) */
	u8 min_freq_softlimit;	/* Minimum frequency permitted by the driver */
	u8 max_freq_softlimit;	/* Max frequency permitted by the driver */
	u8 max_freq;		/* Maximum frequency, RP0 if not overclocking */
	u8 min_freq;		/* AKA RPn. Minimum frequency */
659
	u8 boost_freq;		/* Frequency to request when wait boosting */
660
	u8 idle_freq;		/* Frequency to request when we are idle */
661 662 663
	u8 efficient_freq;	/* AKA RPe. Pre-determined balanced frequency */
	u8 rp1_freq;		/* "less than" RP0 power/freqency */
	u8 rp0_freq;		/* Non-overclocked max frequency. */
664
	u16 gpll_ref_freq;	/* vlv/chv GPLL reference frequency */
665

666
	int last_adj;
C
Chris Wilson 已提交
667 668 669 670 671 672 673 674 675 676

	struct {
		struct mutex mutex;

		enum { LOW_POWER, BETWEEN, HIGH_POWER } mode;
		unsigned int interactive;

		u8 up_threshold; /* Current %busy required to uplock */
		u8 down_threshold; /* Current %busy required to downclock */
	} power;
677

678
	bool enabled;
679 680
	atomic_t num_waiters;
	atomic_t boosts;
681

682
	/* manual wa residency calculations */
683
	struct intel_rps_ei ei;
684 685
};

686 687
struct intel_rc6 {
	bool enabled;
688 689
	u64 prev_hw_residency[4];
	u64 cur_residency[4];
690 691 692 693 694 695
};

struct intel_llc_pstate {
	bool enabled;
};

696 697
struct intel_gen6_power_mgmt {
	struct intel_rps rps;
698 699
	struct intel_rc6 rc6;
	struct intel_llc_pstate llc_pstate;
700 701
};

D
Daniel Vetter 已提交
702 703 704
/* defined intel_pm.c */
extern spinlock_t mchdev_lock;

705 706 707 708 709 710 711 712 713 714 715
struct intel_ilk_power_mgmt {
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
	u8 fmax;
	u8 fstart;

	u64 last_count1;
	unsigned long last_time1;
	unsigned long chipset_power;
	u64 last_count2;
716
	u64 last_time2;
717 718 719 720 721 722 723
	unsigned long gfx_power;
	u8 corr;

	int c_m;
	int r_t;
};

724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753
struct drm_i915_private;
struct i915_power_well;

struct i915_power_well_ops {
	/*
	 * Synchronize the well's hw state to match the current sw state, for
	 * example enable/disable it based on the current refcount. Called
	 * during driver init and resume time, possibly after first calling
	 * the enable/disable handlers.
	 */
	void (*sync_hw)(struct drm_i915_private *dev_priv,
			struct i915_power_well *power_well);
	/*
	 * Enable the well and resources that depend on it (for example
	 * interrupts located on the well). Called after the 0->1 refcount
	 * transition.
	 */
	void (*enable)(struct drm_i915_private *dev_priv,
		       struct i915_power_well *power_well);
	/*
	 * Disable the well and resources that depend on it. Called after
	 * the 1->0 refcount transition.
	 */
	void (*disable)(struct drm_i915_private *dev_priv,
			struct i915_power_well *power_well);
	/* Returns the hw enabled state. */
	bool (*is_enabled)(struct drm_i915_private *dev_priv,
			   struct i915_power_well *power_well);
};

754 755 756 757 758 759 760
struct i915_power_well_regs {
	i915_reg_t bios;
	i915_reg_t driver;
	i915_reg_t kvmr;
	i915_reg_t debug;
};

761
/* Power well structure for haswell */
762
struct i915_power_well_desc {
763
	const char *name;
764
	bool always_on;
765
	u64 domains;
766
	/* unique identifier for this power well */
I
Imre Deak 已提交
767
	enum i915_power_well_id id;
768 769 770 771
	/*
	 * Arbitraty data associated with this power well. Platform and power
	 * well specific.
	 */
772
	union {
773 774 775 776 777 778 779
		struct {
			/*
			 * request/status flag index in the PUNIT power well
			 * control/status registers.
			 */
			u8 idx;
		} vlv;
780 781 782
		struct {
			enum dpio_phy phy;
		} bxt;
783
		struct {
784 785 786 787 788 789
			const struct i915_power_well_regs *regs;
			/*
			 * request/status flag index in the power well
			 * constrol/status registers.
			 */
			u8 idx;
790 791 792 793
			/* Mask of pipes whose IRQ logic is backed by the pw */
			u8 irq_pipe_mask;
			/* The pw is backing the VGA functionality */
			bool has_vga:1;
794
			bool has_fuses:1;
795 796 797 798 799
			/*
			 * The pw is for an ICL+ TypeC PHY port in
			 * Thunderbolt mode.
			 */
			bool is_tc_tbt:1;
800
		} hsw;
801
	};
802
	const struct i915_power_well_ops *ops;
803 804
};

805 806 807 808 809 810 811 812
struct i915_power_well {
	const struct i915_power_well_desc *desc;
	/* power well enable/disable usage count */
	int count;
	/* cached hw enabled state */
	bool hw_enabled;
};

813
struct i915_power_domains {
814 815 816 817
	/*
	 * Power wells needed for initialization at driver init and suspend
	 * time are on. They are kept on until after the first modeset.
	 */
818
	bool initializing;
819
	bool display_core_suspended;
820
	int power_well_count;
821

822
	struct mutex lock;
823
	int domain_use_count[POWER_DOMAIN_NUM];
824
	struct i915_power_well *power_wells;
825 826
};

827
#define MAX_L3_SLICES 2
828
struct intel_l3_parity {
829
	u32 *remap_info[MAX_L3_SLICES];
830
	struct work_struct error_work;
831
	int which_slice;
832 833
};

834 835 836
struct i915_gem_mm {
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
837 838 839 840
	/** Protects the usage of the GTT stolen memory allocator. This is
	 * always the inner lock when overlapping with struct_mutex. */
	struct mutex stolen_lock;

841 842 843
	/* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
	spinlock_t obj_lock;

844 845 846 847 848
	/** List of all objects in gtt_space. Used to restore gtt
	 * mappings on resume */
	struct list_head bound_list;
	/**
	 * List of objects which are not bound to the GTT (thus
849 850
	 * are idle and not used by the GPU). These objects may or may
	 * not actually have any pages attached.
851 852 853
	 */
	struct list_head unbound_list;

854 855 856 857 858
	/** List of all objects in gtt_space, currently mmaped by userspace.
	 * All objects within this list must also be on bound_list.
	 */
	struct list_head userfault_list;

859 860 861 862 863
	/**
	 * List of objects which are pending destruction.
	 */
	struct llist_head free_list;
	struct work_struct free_work;
864
	spinlock_t free_lock;
865 866 867 868 869
	/**
	 * Count of objects pending destructions. Used to skip needlessly
	 * waiting on an RCU barrier if no objects are waiting to be freed.
	 */
	atomic_t free_count;
870

871 872 873
	/**
	 * Small stash of WC pages
	 */
874
	struct pagestash wc_stash;
875

M
Matthew Auld 已提交
876 877 878 879 880
	/**
	 * tmpfs instance used for shmem backed objects
	 */
	struct vfsmount *gemfs;

881 882 883
	/** PPGTT used for aliasing the PPGTT with the GTT */
	struct i915_hw_ppgtt *aliasing_ppgtt;

884
	struct notifier_block oom_notifier;
885
	struct notifier_block vmap_notifier;
886
	struct shrinker shrinker;
887 888 889 890

	/** LRU list of objects with fence regs on them. */
	struct list_head fence_list;

891 892 893 894 895 896 897
	/**
	 * Workqueue to fault in userptr pages, flushed by the execbuf
	 * when required but otherwise left to userspace to try again
	 * on EAGAIN.
	 */
	struct workqueue_struct *userptr_wq;

898 899
	u64 unordered_timeline;

900
	/* the indicator for dispatch video commands on two BSD rings */
901
	atomic_t bsd_engine_dispatch_index;
902

903 904 905 906 907 908
	/** Bit 6 swizzling required for X tiling */
	uint32_t bit_6_swizzle_x;
	/** Bit 6 swizzling required for Y tiling */
	uint32_t bit_6_swizzle_y;

	/* accounting, useful for userland debugging */
909
	spinlock_t object_stat_lock;
910
	u64 object_memory;
911 912 913
	u32 object_count;
};

914 915
#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */

916 917 918
#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */

919 920 921
#define I915_ENGINE_DEAD_TIMEOUT  (4 * HZ)  /* Seqno, head and subunits dead */
#define I915_SEQNO_DEAD_TIMEOUT   (12 * HZ) /* Seqno dead with active head */

922 923
#define I915_ENGINE_WEDGED_TIMEOUT  (60 * HZ)  /* Reset but no recovery? */

924
struct ddi_vbt_port_info {
925 926
	int max_tmds_clock;

927 928 929 930 931 932
	/*
	 * This is an index in the HDMI/DVI DDI buffer translation table.
	 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
	 * populate this field.
	 */
#define HDMI_LEVEL_SHIFT_UNKNOWN	0xff
933
	uint8_t hdmi_level_shift;
934 935 936 937

	uint8_t supports_dvi:1;
	uint8_t supports_hdmi:1;
	uint8_t supports_dp:1;
938
	uint8_t supports_edp:1;
939 940

	uint8_t alternate_aux_channel;
X
Xiong Zhang 已提交
941
	uint8_t alternate_ddc_pin;
942 943 944

	uint8_t dp_boost_level;
	uint8_t hdmi_boost_level;
945
	int dp_max_link_rate;		/* 0 for not limited by VBT */
946 947
};

R
Rodrigo Vivi 已提交
948 949 950 951 952
enum psr_lines_to_wait {
	PSR_0_LINES_TO_WAIT = 0,
	PSR_1_LINE_TO_WAIT,
	PSR_4_LINES_TO_WAIT,
	PSR_8_LINES_TO_WAIT
953 954
};

955 956 957 958 959 960 961 962 963
struct intel_vbt_data {
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
964
	unsigned int int_lvds_support:1;
965 966
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
967
	unsigned int panel_type:4;
968 969
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
970
	enum drm_panel_orientation orientation;
971

972 973
	enum drrs_support_type drrs_type;

974 975 976 977 978
	struct {
		int rate;
		int lanes;
		int preemphasis;
		int vswing;
979
		bool low_vswing;
980 981 982 983
		bool initialized;
		int bpp;
		struct edp_power_seq pps;
	} edp;
984

R
Rodrigo Vivi 已提交
985
	struct {
986
		bool enable;
R
Rodrigo Vivi 已提交
987 988 989 990
		bool full_link;
		bool require_aux_wakeup;
		int idle_frames;
		enum psr_lines_to_wait lines_to_wait;
991 992
		int tp1_wakeup_time_us;
		int tp2_tp3_wakeup_time_us;
R
Rodrigo Vivi 已提交
993 994
	} psr;

995 996
	struct {
		u16 pwm_freq_hz;
997
		bool present;
998
		bool active_low_pwm;
999
		u8 min_brightness;	/* min_brightness/255 of max */
1000
		u8 controller;		/* brightness controller number */
1001
		enum intel_backlight_type type;
1002 1003
	} backlight;

1004 1005 1006
	/* MIPI DSI */
	struct {
		u16 panel_id;
1007 1008
		struct mipi_config *config;
		struct mipi_pps_data *pps;
1009 1010
		u16 bl_ports;
		u16 cabc_ports;
1011 1012 1013
		u8 seq_version;
		u32 size;
		u8 *data;
1014
		const u8 *sequence[MIPI_SEQ_MAX];
1015
		u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
1016
		enum drm_panel_orientation orientation;
1017 1018
	} dsi;

1019 1020 1021
	int crt_ddc_pin;

	int child_dev_num;
1022
	struct child_device_config *child_dev;
1023 1024

	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1025
	struct sdvo_device_mapping sdvo_mappings[2];
1026 1027
};

1028 1029 1030 1031 1032
enum intel_ddb_partitioning {
	INTEL_DDB_PART_1_2,
	INTEL_DDB_PART_5_6, /* IVB+ */
};

1033 1034 1035 1036 1037 1038 1039 1040
struct intel_wm_level {
	bool enable;
	uint32_t pri_val;
	uint32_t spr_val;
	uint32_t cur_val;
	uint32_t fbc_val;
};

1041
struct ilk_wm_values {
1042 1043 1044 1045 1046 1047 1048 1049
	uint32_t wm_pipe[3];
	uint32_t wm_lp[3];
	uint32_t wm_lp_spr[3];
	uint32_t wm_linetime[3];
	bool enable_fbc_wm;
	enum intel_ddb_partitioning partitioning;
};

1050
struct g4x_pipe_wm {
1051
	uint16_t plane[I915_MAX_PLANES];
1052
	uint16_t fbc;
1053
};
1054

1055
struct g4x_sr_wm {
1056
	uint16_t plane;
1057
	uint16_t cursor;
1058
	uint16_t fbc;
1059 1060 1061 1062
};

struct vlv_wm_ddl_values {
	uint8_t plane[I915_MAX_PLANES];
1063
};
1064

1065
struct vlv_wm_values {
1066 1067
	struct g4x_pipe_wm pipe[3];
	struct g4x_sr_wm sr;
1068
	struct vlv_wm_ddl_values ddl[3];
1069 1070
	uint8_t level;
	bool cxsr;
1071 1072
};

1073 1074 1075 1076 1077 1078 1079 1080 1081
struct g4x_wm_values {
	struct g4x_pipe_wm pipe[2];
	struct g4x_sr_wm sr;
	struct g4x_sr_wm hpll;
	bool cxsr;
	bool hpll_en;
	bool fbc_en;
};

1082
struct skl_ddb_entry {
1083
	uint16_t start, end;	/* in number of blocks, 'end' is exclusive */
1084 1085 1086 1087
};

static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
{
1088
	return entry->end - entry->start;
1089 1090
}

1091 1092 1093 1094 1095 1096 1097 1098 1099
static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
				       const struct skl_ddb_entry *e2)
{
	if (e1->start == e2->start && e1->end == e2->end)
		return true;

	return false;
}

1100
struct skl_ddb_allocation {
1101
	u8 enabled_slices; /* GEN11 has configurable 2 slices */
1102 1103
};

1104
struct skl_ddb_values {
1105
	unsigned dirty_pipes;
1106
	struct skl_ddb_allocation ddb;
1107 1108 1109
};

struct skl_wm_level {
L
Lyude 已提交
1110 1111
	uint16_t plane_res_b;
	uint8_t plane_res_l;
1112
	bool plane_en;
1113 1114
};

1115 1116 1117 1118
/* Stores plane specific WM parameters */
struct skl_wm_params {
	bool x_tiled, y_tiled;
	bool rc_surface;
1119
	bool is_planar;
1120 1121 1122 1123 1124 1125 1126 1127
	uint32_t width;
	uint8_t cpp;
	uint32_t plane_pixel_rate;
	uint32_t y_min_scanlines;
	uint32_t plane_bytes_per_line;
	uint_fixed_16_16_t plane_blocks_per_line;
	uint_fixed_16_16_t y_tile_minimum;
	uint32_t linetime_us;
1128
	uint32_t dbuf_block_size;
1129 1130
};

1131
/*
1132 1133 1134 1135
 * This struct helps tracking the state needed for runtime PM, which puts the
 * device in PCI D3 state. Notice that when this happens, nothing on the
 * graphics device works, even register access, so we don't get interrupts nor
 * anything else.
1136
 *
1137 1138 1139
 * Every piece of our code that needs to actually touch the hardware needs to
 * either call intel_runtime_pm_get or call intel_display_power_get with the
 * appropriate power domain.
1140
 *
1141 1142
 * Our driver uses the autosuspend delay feature, which means we'll only really
 * suspend if we stay with zero refcount for a certain amount of time. The
1143
 * default value is currently very conservative (see intel_runtime_pm_enable), but
1144
 * it can be changed with the standard runtime PM files from sysfs.
1145 1146 1147 1148 1149
 *
 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
 * goes back to false exactly before we reenable the IRQs. We use this variable
 * to check if someone is trying to enable/disable IRQs while they're supposed
 * to be disabled. This shouldn't happen and we'll print some error messages in
1150
 * case it happens.
1151
 *
1152
 * For more, read the Documentation/power/runtime_pm.txt.
1153
 */
1154
struct i915_runtime_pm {
1155
	atomic_t wakeref_count;
1156
	bool suspended;
1157
	bool irqs_enabled;
1158 1159
};

1160 1161 1162 1163 1164
enum intel_pipe_crc_source {
	INTEL_PIPE_CRC_SOURCE_NONE,
	INTEL_PIPE_CRC_SOURCE_PLANE1,
	INTEL_PIPE_CRC_SOURCE_PLANE2,
	INTEL_PIPE_CRC_SOURCE_PF,
1165
	INTEL_PIPE_CRC_SOURCE_PIPE,
D
Daniel Vetter 已提交
1166 1167 1168 1169 1170
	/* TV/DP on pre-gen5/vlv can't use the pipe source. */
	INTEL_PIPE_CRC_SOURCE_TV,
	INTEL_PIPE_CRC_SOURCE_DP_B,
	INTEL_PIPE_CRC_SOURCE_DP_C,
	INTEL_PIPE_CRC_SOURCE_DP_D,
1171
	INTEL_PIPE_CRC_SOURCE_AUTO,
1172 1173 1174
	INTEL_PIPE_CRC_SOURCE_MAX,
};

1175
#define INTEL_PIPE_CRC_ENTRIES_NR	128
1176
struct intel_pipe_crc {
1177
	spinlock_t lock;
T
Tomeu Vizoso 已提交
1178
	int skipped;
1179
	enum intel_pipe_crc_source source;
1180 1181
};

1182
struct i915_frontbuffer_tracking {
1183
	spinlock_t lock;
1184 1185 1186 1187 1188 1189 1190 1191 1192

	/*
	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
	 * scheduled flips.
	 */
	unsigned busy_bits;
	unsigned flip_bits;
};

1193 1194
struct i915_virtual_gpu {
	bool active;
1195
	u32 caps;
1196 1197
};

1198 1199 1200 1201 1202 1203 1204
/* used in computing the new watermarks state */
struct intel_wm_config {
	unsigned int num_pipes_active;
	bool sprites_enabled;
	bool sprites_scaled;
};

1205 1206 1207 1208 1209
struct i915_oa_format {
	u32 format;
	int size;
};

1210 1211 1212 1213 1214
struct i915_oa_reg {
	i915_reg_t addr;
	u32 value;
};

1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228
struct i915_oa_config {
	char uuid[UUID_STRING_LEN + 1];
	int id;

	const struct i915_oa_reg *mux_regs;
	u32 mux_regs_len;
	const struct i915_oa_reg *b_counter_regs;
	u32 b_counter_regs_len;
	const struct i915_oa_reg *flex_regs;
	u32 flex_regs_len;

	struct attribute_group sysfs_metric;
	struct attribute *attrs[2];
	struct device_attribute sysfs_metric_id;
1229 1230

	atomic_t ref_count;
1231 1232
};

1233 1234
struct i915_perf_stream;

1235 1236 1237
/**
 * struct i915_perf_stream_ops - the OPs to support a specific stream type
 */
1238
struct i915_perf_stream_ops {
1239 1240 1241 1242
	/**
	 * @enable: Enables the collection of HW samples, either in response to
	 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
	 * without `I915_PERF_FLAG_DISABLED`.
1243 1244 1245
	 */
	void (*enable)(struct i915_perf_stream *stream);

1246 1247 1248 1249
	/**
	 * @disable: Disables the collection of HW samples, either in response
	 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
	 * the stream.
1250 1251 1252
	 */
	void (*disable)(struct i915_perf_stream *stream);

1253 1254
	/**
	 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
1255 1256 1257 1258 1259 1260
	 * once there is something ready to read() for the stream
	 */
	void (*poll_wait)(struct i915_perf_stream *stream,
			  struct file *file,
			  poll_table *wait);

1261 1262 1263
	/**
	 * @wait_unlocked: For handling a blocking read, wait until there is
	 * something to ready to read() for the stream. E.g. wait on the same
1264
	 * wait queue that would be passed to poll_wait().
1265 1266 1267
	 */
	int (*wait_unlocked)(struct i915_perf_stream *stream);

1268 1269 1270 1271 1272 1273 1274
	/**
	 * @read: Copy buffered metrics as records to userspace
	 * **buf**: the userspace, destination buffer
	 * **count**: the number of bytes to copy, requested by userspace
	 * **offset**: zero at the start of the read, updated as the read
	 * proceeds, it represents how many bytes have been copied so far and
	 * the buffer offset for copying the next record.
1275
	 *
1276 1277
	 * Copy as many buffered i915 perf samples and records for this stream
	 * to userspace as will fit in the given buffer.
1278
	 *
1279 1280
	 * Only write complete records; returning -%ENOSPC if there isn't room
	 * for a complete record.
1281
	 *
1282 1283 1284
	 * Return any error condition that results in a short read such as
	 * -%ENOSPC or -%EFAULT, even though these may be squashed before
	 * returning to userspace.
1285 1286 1287 1288 1289 1290
	 */
	int (*read)(struct i915_perf_stream *stream,
		    char __user *buf,
		    size_t count,
		    size_t *offset);

1291 1292
	/**
	 * @destroy: Cleanup any stream specific resources.
1293 1294 1295 1296 1297 1298
	 *
	 * The stream will always be disabled before this is called.
	 */
	void (*destroy)(struct i915_perf_stream *stream);
};

1299 1300 1301
/**
 * struct i915_perf_stream - state for a single open stream FD
 */
1302
struct i915_perf_stream {
1303 1304 1305
	/**
	 * @dev_priv: i915 drm device
	 */
1306 1307
	struct drm_i915_private *dev_priv;

1308 1309 1310
	/**
	 * @link: Links the stream into ``&drm_i915_private->streams``
	 */
1311 1312
	struct list_head link;

1313 1314 1315 1316 1317
	/**
	 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
	 * properties given when opening a stream, representing the contents
	 * of a single sample as read() by userspace.
	 */
1318
	u32 sample_flags;
1319 1320 1321 1322 1323 1324

	/**
	 * @sample_size: Considering the configured contents of a sample
	 * combined with the required header size, this is the total size
	 * of a single sample record.
	 */
1325
	int sample_size;
1326

1327 1328 1329 1330
	/**
	 * @ctx: %NULL if measuring system-wide across all contexts or a
	 * specific context that is being monitored.
	 */
1331
	struct i915_gem_context *ctx;
1332 1333 1334 1335 1336 1337

	/**
	 * @enabled: Whether the stream is currently enabled, considering
	 * whether the stream was opened in a disabled state and based
	 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
	 */
1338 1339
	bool enabled;

1340 1341 1342 1343
	/**
	 * @ops: The callbacks providing the implementation of this specific
	 * type of configured stream.
	 */
1344
	const struct i915_perf_stream_ops *ops;
1345 1346 1347 1348 1349

	/**
	 * @oa_config: The OA configuration used by the stream.
	 */
	struct i915_oa_config *oa_config;
1350 1351
};

1352 1353 1354
/**
 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
 */
1355
struct i915_oa_ops {
1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374
	/**
	 * @is_valid_b_counter_reg: Validates register's address for
	 * programming boolean counters for a particular platform.
	 */
	bool (*is_valid_b_counter_reg)(struct drm_i915_private *dev_priv,
				       u32 addr);

	/**
	 * @is_valid_mux_reg: Validates register's address for programming mux
	 * for a particular platform.
	 */
	bool (*is_valid_mux_reg)(struct drm_i915_private *dev_priv, u32 addr);

	/**
	 * @is_valid_flex_reg: Validates register's address for programming
	 * flex EU filtering for a particular platform.
	 */
	bool (*is_valid_flex_reg)(struct drm_i915_private *dev_priv, u32 addr);

1375 1376 1377 1378
	/**
	 * @enable_metric_set: Selects and applies any MUX configuration to set
	 * up the Boolean and Custom (B/C) counters that are part of the
	 * counter reports being sampled. May apply system constraints such as
1379 1380
	 * disabling EU clock gating as required.
	 */
1381
	int (*enable_metric_set)(struct i915_perf_stream *stream);
1382 1383 1384 1385 1386

	/**
	 * @disable_metric_set: Remove system constraints associated with using
	 * the OA unit.
	 */
1387
	void (*disable_metric_set)(struct drm_i915_private *dev_priv);
1388 1389 1390 1391

	/**
	 * @oa_enable: Enable periodic sampling
	 */
1392
	void (*oa_enable)(struct i915_perf_stream *stream);
1393 1394 1395 1396

	/**
	 * @oa_disable: Disable periodic sampling
	 */
1397
	void (*oa_disable)(struct i915_perf_stream *stream);
1398 1399 1400 1401 1402

	/**
	 * @read: Copy data from the circular OA buffer into a given userspace
	 * buffer.
	 */
1403 1404 1405 1406
	int (*read)(struct i915_perf_stream *stream,
		    char __user *buf,
		    size_t count,
		    size_t *offset);
1407 1408

	/**
1409
	 * @oa_hw_tail_read: read the OA tail pointer register
1410
	 *
1411 1412 1413
	 * In particular this enables us to share all the fiddly code for
	 * handling the OA unit tail pointer race that affects multiple
	 * generations.
1414
	 */
1415
	u32 (*oa_hw_tail_read)(struct drm_i915_private *dev_priv);
1416 1417
};

1418
struct intel_cdclk_state {
1419
	unsigned int cdclk, vco, ref, bypass;
1420
	u8 voltage_level;
1421 1422
};

1423
struct drm_i915_private {
1424 1425
	struct drm_device drm;

1426
	struct kmem_cache *objects;
1427
	struct kmem_cache *vmas;
1428
	struct kmem_cache *luts;
1429
	struct kmem_cache *requests;
1430
	struct kmem_cache *dependencies;
1431
	struct kmem_cache *priorities;
1432

1433
	const struct intel_device_info info;
1434
	struct intel_driver_caps caps;
1435

1436 1437 1438
	/**
	 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
	 * end of stolen which we can optionally use to create GEM objects
1439
	 * backed by stolen memory. Note that stolen_usable_size tells us
1440 1441 1442 1443
	 * exactly how much of this we are actually allowed to use, given that
	 * some portion of it is in fact reserved for use by hardware functions.
	 */
	struct resource dsm;
1444 1445 1446 1447
	/**
	 * Reseved portion of Data Stolen Memory
	 */
	struct resource dsm_reserved;
1448

1449 1450 1451 1452 1453 1454 1455 1456 1457
	/*
	 * Stolen memory is segmented in hardware with different portions
	 * offlimits to certain functions.
	 *
	 * The drm_mm is initialised to the total accessible range, as found
	 * from the PCI config. On Broadwell+, this is further restricted to
	 * avoid the first page! The upper end of stolen memory is reserved for
	 * hardware functions and similarly removed from the accessible range.
	 */
1458
	resource_size_t stolen_usable_size;	/* Total size minus reserved ranges */
1459

1460 1461
	void __iomem *regs;

1462
	struct intel_uncore uncore;
1463

1464 1465
	struct i915_virtual_gpu vgpu;

1466
	struct intel_gvt *gvt;
1467

1468 1469
	struct intel_wopcm wopcm;

1470
	struct intel_huc huc;
1471 1472
	struct intel_guc guc;

1473 1474
	struct intel_csr csr;

1475
	struct intel_gmbus gmbus[GMBUS_NUM_PINS];
1476

1477 1478 1479 1480 1481
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
1482 1483
	 * Base address of where the gmbus and gpio blocks are located (either
	 * on PCH or on SoC for platforms without PCH).
1484 1485 1486
	 */
	uint32_t gpio_mmio_base;

1487 1488 1489
	/* MMIO base address for MIPI regs */
	uint32_t mipi_mmio_base;

1490 1491
	uint32_t psr_mmio_base;

1492 1493
	uint32_t pps_mmio_base;

1494 1495
	wait_queue_head_t gmbus_wait_queue;

1496
	struct pci_dev *bridge_dev;
1497
	struct intel_engine_cs *engine[I915_NUM_ENGINES];
1498 1499 1500 1501
	/* Context used internally to idle the GPU and setup initial state */
	struct i915_gem_context *kernel_context;
	/* Context only to be used for injecting preemption commands */
	struct i915_gem_context *preempt_context;
1502 1503
	struct intel_engine_cs *engine_class[MAX_ENGINE_CLASS + 1]
					    [MAX_ENGINE_INSTANCE + 1];
1504 1505 1506 1507 1508 1509

	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

1510 1511
	bool display_irqs_enabled;

1512 1513 1514
	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
	struct pm_qos_request pm_qos;

V
Ville Syrjälä 已提交
1515 1516
	/* Sideband mailbox protection */
	struct mutex sb_lock;
1517 1518

	/** Cached value of IMR to avoid reads in updating the bitfield */
1519 1520 1521 1522
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
1523
	u32 gt_irq_mask;
1524 1525
	u32 pm_imr;
	u32 pm_ier;
1526
	u32 pm_rps_events;
1527
	u32 pm_guc_events;
1528
	u32 pipestat_irq_mask[I915_MAX_PIPES];
1529

1530
	struct i915_hotplug hotplug;
1531
	struct intel_fbc fbc;
1532
	struct i915_drrs drrs;
1533
	struct intel_opregion opregion;
1534
	struct intel_vbt_data vbt;
1535

1536 1537
	bool preserve_bios_swizzle;

1538 1539 1540
	/* overlay */
	struct intel_overlay *overlay;

1541
	/* backlight registers and fields in struct intel_panel */
1542
	struct mutex backlight_lock;
1543

1544 1545 1546
	/* LVDS info */
	bool no_aux_handshake;

V
Ville Syrjälä 已提交
1547 1548 1549
	/* protects panel power sequencer state */
	struct mutex pps_mutex;

1550 1551 1552 1553
	struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
	int num_fence_regs; /* 8 on pre-965, 16 otherwise */

	unsigned int fsb_freq, mem_freq, is_ddr3;
1554
	unsigned int skl_preferred_vco_freq;
1555
	unsigned int max_cdclk_freq;
1556

M
Mika Kahola 已提交
1557
	unsigned int max_dotclk_freq;
1558
	unsigned int rawclk_freq;
1559
	unsigned int hpll_freq;
1560
	unsigned int fdi_pll_freq;
1561
	unsigned int czclk_freq;
1562

1563
	struct {
1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577
		/*
		 * The current logical cdclk state.
		 * See intel_atomic_state.cdclk.logical
		 *
		 * For reading holding any crtc lock is sufficient,
		 * for writing must hold all of them.
		 */
		struct intel_cdclk_state logical;
		/*
		 * The current actual cdclk state.
		 * See intel_atomic_state.cdclk.actual
		 */
		struct intel_cdclk_state actual;
		/* The current hardware cdclk state */
1578 1579
		struct intel_cdclk_state hw;
	} cdclk;
1580

1581 1582 1583 1584 1585 1586 1587
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
1588 1589
	struct workqueue_struct *wq;

1590 1591 1592
	/* ordered wq for modesets */
	struct workqueue_struct *modeset_wq;

1593 1594 1595 1596 1597
	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
1598
	unsigned short pch_id;
1599 1600 1601

	unsigned long quirks;

1602
	struct drm_atomic_state *modeset_restore_state;
1603
	struct drm_modeset_acquire_ctx reset_ctx;
1604

1605
	struct i915_ggtt ggtt; /* VM representing the global address space */
B
Ben Widawsky 已提交
1606

1607
	struct i915_gem_mm mm;
1608 1609
	DECLARE_HASHTABLE(mm_structs, 7);
	struct mutex mm_lock;
1610

1611 1612
	struct intel_ppat ppat;

1613 1614
	/* Kernel Modesetting */

1615 1616
	struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
	struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1617

1618 1619 1620 1621
#ifdef CONFIG_DEBUG_FS
	struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
#endif

1622
	/* dpll and cdclk state is protected by connection_mutex */
D
Daniel Vetter 已提交
1623 1624
	int num_shared_dpll;
	struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1625
	const struct intel_dpll_mgr *dpll_mgr;
1626

1627 1628 1629 1630 1631 1632 1633
	/*
	 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
	 * Must be global rather than per dpll, because on some platforms
	 * plls share registers.
	 */
	struct mutex dpll_lock;

1634
	unsigned int active_crtcs;
1635 1636
	/* minimum acceptable cdclk for each pipe */
	int min_cdclk[I915_MAX_PIPES];
1637 1638
	/* minimum acceptable voltage level for each pipe */
	u8 min_voltage_level[I915_MAX_PIPES];
1639

1640
	int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1641

1642
	struct i915_wa_list gt_wa_list;
1643

1644 1645
	struct i915_frontbuffer_tracking fb_tracking;

1646 1647 1648 1649 1650
	struct intel_atomic_helper {
		struct llist_head free_list;
		struct work_struct free_work;
	} atomic_helper;

1651
	u16 orig_clock;
1652

1653
	bool mchbar_need_disable;
1654

1655 1656
	struct intel_l3_parity l3_parity;

B
Ben Widawsky 已提交
1657
	/* Cannot be determined by PCIID. You must always read a register. */
1658
	u32 edram_cap;
B
Ben Widawsky 已提交
1659

1660 1661 1662 1663 1664 1665 1666 1667
	/*
	 * Protects RPS/RC6 register access and PCU communication.
	 * Must be taken after struct_mutex if nested. Note that
	 * this lock may be held for long periods of time when
	 * talking to hw - so only take it when talking to hw!
	 */
	struct mutex pcu_lock;

1668 1669
	/* gen6+ GT PM state */
	struct intel_gen6_power_mgmt gt_pm;
1670

1671 1672
	/* ilk-only ips/rps state. Everything in here is protected by the global
	 * mchdev_lock in intel_pm.c */
1673
	struct intel_ilk_power_mgmt ips;
1674

1675
	struct i915_power_domains power_domains;
1676

R
Rodrigo Vivi 已提交
1677
	struct i915_psr psr;
1678

1679
	struct i915_gpu_error gpu_error;
1680

1681 1682
	struct drm_i915_gem_object *vlv_pctx;

1683 1684
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
1685
	struct work_struct fbdev_suspend_work;
1686 1687

	struct drm_property *broadcast_rgb_property;
1688
	struct drm_property *force_audio_property;
1689

I
Imre Deak 已提交
1690
	/* hda/i915 audio component */
1691
	struct i915_audio_component *audio_component;
I
Imre Deak 已提交
1692
	bool audio_component_registered;
1693 1694 1695 1696 1697
	/**
	 * av_mutex - mutex for audio/video sync
	 *
	 */
	struct mutex av_mutex;
I
Imre Deak 已提交
1698

1699
	struct {
1700
		struct mutex mutex;
1701
		struct list_head list;
1702 1703
		struct llist_head free_list;
		struct work_struct free_work;
1704 1705 1706 1707 1708 1709 1710

		/* The hw wants to have a stable context identifier for the
		 * lifetime of the context (for OA, PASID, faults, etc).
		 * This is limited in execlists to 21 bits.
		 */
		struct ida hw_ida;
#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1711
#define MAX_GUC_CONTEXT_HW_ID (1 << 20) /* exclusive */
1712
#define GEN11_MAX_CONTEXT_HW_ID (1<<11) /* exclusive */
1713
		struct list_head hw_id_list;
1714
	} contexts;
1715

1716
	u32 fdi_rx_config;
1717

1718
	/* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
1719
	u32 chv_phy_control;
1720 1721 1722 1723 1724 1725
	/*
	 * Shadows for CHV DPLL_MD regs to keep the state
	 * checker somewhat working in the presence hardware
	 * crappiness (can't read out DPLL_MD for pipes B & C).
	 */
	u32 chv_dpll_md[I915_MAX_PIPES];
1726
	u32 bxt_phy_grc;
1727

1728
	u32 suspend_count;
1729
	bool power_domains_suspended;
1730
	struct i915_suspend_saved_registers regfile;
1731
	struct vlv_s0ix_state vlv_s0ix_state;
1732

1733
	enum {
1734 1735 1736 1737 1738
		I915_SAGV_UNKNOWN = 0,
		I915_SAGV_DISABLED,
		I915_SAGV_ENABLED,
		I915_SAGV_NOT_CONTROLLED
	} sagv_status;
1739

1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
		uint16_t pri_latency[5];
		/* sprite */
		uint16_t spr_latency[5];
		/* cursor */
		uint16_t cur_latency[5];
1752 1753 1754 1755 1756 1757
		/*
		 * Raw watermark memory latency values
		 * for SKL for all 8 levels
		 * in 1us units.
		 */
		uint16_t skl_latency[8];
1758 1759

		/* current hardware state */
1760 1761
		union {
			struct ilk_wm_values hw;
1762
			struct skl_ddb_values skl_hw;
1763
			struct vlv_wm_values vlv;
1764
			struct g4x_wm_values g4x;
1765
		};
1766 1767

		uint8_t max_level;
1768 1769 1770 1771 1772 1773 1774

		/*
		 * Should be held around atomic WM register writing; also
		 * protects * intel_crtc->wm.active and
		 * cstate->wm.need_postvbl_update.
		 */
		struct mutex wm_mutex;
1775 1776 1777 1778 1779 1780 1781

		/*
		 * Set during HW readout of watermarks/DDB.  Some platforms
		 * need to know when we're still using BIOS-provided values
		 * (which we don't fully trust).
		 */
		bool distrust_bios_wm;
1782 1783
	} wm;

1784 1785
	struct dram_info {
		bool valid;
1786
		bool is_16gb_dimm;
1787 1788 1789 1790 1791 1792 1793
		u8 num_channels;
		enum dram_rank {
			I915_DRAM_RANK_INVALID = 0,
			I915_DRAM_RANK_SINGLE,
			I915_DRAM_RANK_DUAL
		} rank;
		u32 bandwidth_kbps;
1794
		bool symmetric_memory;
1795 1796
	} dram_info;

1797
	struct i915_runtime_pm runtime_pm;
1798

1799 1800
	struct {
		bool initialized;
1801

1802
		struct kobject *metrics_kobj;
1803
		struct ctl_table_header *sysctl_header;
1804

1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820
		/*
		 * Lock associated with adding/modifying/removing OA configs
		 * in dev_priv->perf.metrics_idr.
		 */
		struct mutex metrics_lock;

		/*
		 * List of dynamic configurations, you need to hold
		 * dev_priv->perf.metrics_lock to access it.
		 */
		struct idr metrics_idr;

		/*
		 * Lock associated with anything below within this structure
		 * except exclusive_stream.
		 */
1821 1822
		struct mutex lock;
		struct list_head streams;
1823 1824

		struct {
1825 1826 1827 1828 1829 1830
			/*
			 * The stream currently using the OA unit. If accessed
			 * outside a syscall associated to its file
			 * descriptor, you need to hold
			 * dev_priv->drm.struct_mutex.
			 */
1831 1832
			struct i915_perf_stream *exclusive_stream;

1833
			struct intel_context *pinned_ctx;
1834
			u32 specific_ctx_id;
1835
			u32 specific_ctx_id_mask;
1836 1837 1838 1839 1840

			struct hrtimer poll_check_timer;
			wait_queue_head_t poll_wq;
			bool pollin;

1841 1842 1843 1844 1845 1846
			/**
			 * For rate limiting any notifications of spurious
			 * invalid OA reports
			 */
			struct ratelimit_state spurious_report_rs;

1847 1848 1849
			bool periodic;
			int period_exponent;

1850
			struct i915_oa_config test_config;
1851 1852 1853 1854

			struct {
				struct i915_vma *vma;
				u8 *vaddr;
1855
				u32 last_ctx_id;
1856 1857
				int format;
				int format_size;
1858

1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911
				/**
				 * Locks reads and writes to all head/tail state
				 *
				 * Consider: the head and tail pointer state
				 * needs to be read consistently from a hrtimer
				 * callback (atomic context) and read() fop
				 * (user context) with tail pointer updates
				 * happening in atomic context and head updates
				 * in user context and the (unlikely)
				 * possibility of read() errors needing to
				 * reset all head/tail state.
				 *
				 * Note: Contention or performance aren't
				 * currently a significant concern here
				 * considering the relatively low frequency of
				 * hrtimer callbacks (5ms period) and that
				 * reads typically only happen in response to a
				 * hrtimer event and likely complete before the
				 * next callback.
				 *
				 * Note: This lock is not held *while* reading
				 * and copying data to userspace so the value
				 * of head observed in htrimer callbacks won't
				 * represent any partial consumption of data.
				 */
				spinlock_t ptr_lock;

				/**
				 * One 'aging' tail pointer and one 'aged'
				 * tail pointer ready to used for reading.
				 *
				 * Initial values of 0xffffffff are invalid
				 * and imply that an update is required
				 * (and should be ignored by an attempted
				 * read)
				 */
				struct {
					u32 offset;
				} tails[2];

				/**
				 * Index for the aged tail ready to read()
				 * data up to.
				 */
				unsigned int aged_tail_idx;

				/**
				 * A monotonic timestamp for when the current
				 * aging tail pointer was read; used to
				 * determine when it is old enough to trust.
				 */
				u64 aging_timestamp;

1912 1913 1914 1915 1916 1917 1918 1919 1920 1921
				/**
				 * Although we can always read back the head
				 * pointer register, we prefer to avoid
				 * trusting the HW state, just to avoid any
				 * risk that some hardware condition could
				 * somehow bump the head pointer unpredictably
				 * and cause us to forward the wrong OA buffer
				 * data to userspace.
				 */
				u32 head;
1922 1923 1924
			} oa_buffer;

			u32 gen7_latched_oastatus1;
1925 1926 1927 1928 1929 1930 1931 1932 1933
			u32 ctx_oactxctrl_offset;
			u32 ctx_flexeu0_offset;

			/**
			 * The RPT_ID/reason field for Gen8+ includes a bit
			 * to determine if the CTX ID in the report is valid
			 * but the specific bit differs between Gen 8 and 9
			 */
			u32 gen8_valid_ctx_bit;
1934 1935 1936

			struct i915_oa_ops ops;
			const struct i915_oa_format *oa_formats;
1937
		} oa;
1938 1939
	} perf;

1940 1941
	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
	struct {
1942
		void (*resume)(struct drm_i915_private *);
1943
		void (*cleanup_engine)(struct intel_engine_cs *engine);
1944

1945
		struct list_head timelines;
1946 1947

		struct list_head active_rings;
1948
		struct list_head closed_vma;
1949
		u32 active_requests;
1950
		u32 request_serial;
1951

1952 1953 1954 1955 1956 1957 1958 1959 1960
		/**
		 * Is the GPU currently considered idle, or busy executing
		 * userspace requests? Whilst idle, we allow runtime power
		 * management to power down the hardware and display clocks.
		 * In order to reduce the effect on performance, there
		 * is a slight delay before we do so.
		 */
		bool awake;

1961 1962 1963 1964 1965 1966
		/**
		 * The number of times we have woken up.
		 */
		unsigned int epoch;
#define I915_EPOCH_INVALID 0

1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983
		/**
		 * We leave the user IRQ off as much as possible,
		 * but this means that requests will finish and never
		 * be retired once the system goes idle. Set a timer to
		 * fire periodically while the ring is running. When it
		 * fires, go retire requests.
		 */
		struct delayed_work retire_work;

		/**
		 * When we detect an idle GPU, we want to turn on
		 * powersaving features. So once we see that there
		 * are no more requests outstanding and no more
		 * arrive within a small period of time, we fire
		 * off the idle_work.
		 */
		struct delayed_work idle_work;
1984 1985

		ktime_t last_init_time;
1986 1987

		struct i915_vma *scratch;
1988 1989
	} gt;

1990 1991 1992
	/* perform PHY state sanity checks? */
	bool chv_phy_assert[2];

M
Mahesh Kumar 已提交
1993 1994
	bool ipc_enabled;

1995 1996
	/* Used to save the pipe-to-encoder mapping for audio */
	struct intel_encoder *av_enc_map[I915_MAX_PIPES];
1997

1998 1999 2000 2001 2002 2003
	/* necessary resource sharing with HDMI LPE audio driver. */
	struct {
		struct platform_device *platdev;
		int	irq;
	} lpe_audio;

2004 2005
	struct i915_pmu pmu;

2006 2007 2008 2009
	/*
	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
	 * will be rejected. Instead look for a better place.
	 */
2010
};
L
Linus Torvalds 已提交
2011

2012 2013 2014 2015 2016 2017
struct dram_channel_info {
	struct info {
		u8 size, width;
		enum dram_rank rank;
	} l_info, s_info;
	enum dram_rank rank;
2018
	bool is_16gb_dimm;
2019 2020
};

2021 2022
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
2023
	return container_of(dev, struct drm_i915_private, drm);
2024 2025
}

2026
static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
I
Imre Deak 已提交
2027
{
2028
	return to_i915(dev_get_drvdata(kdev));
I
Imre Deak 已提交
2029 2030
}

2031 2032 2033 2034 2035
static inline struct drm_i915_private *wopcm_to_i915(struct intel_wopcm *wopcm)
{
	return container_of(wopcm, struct drm_i915_private, wopcm);
}

2036 2037 2038 2039 2040
static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
{
	return container_of(guc, struct drm_i915_private, guc);
}

A
Arkadiusz Hiler 已提交
2041 2042 2043 2044 2045
static inline struct drm_i915_private *huc_to_i915(struct intel_huc *huc)
{
	return container_of(huc, struct drm_i915_private, huc);
}

2046
/* Simple iterator over all initialised engines */
2047 2048 2049 2050 2051
#define for_each_engine(engine__, dev_priv__, id__) \
	for ((id__) = 0; \
	     (id__) < I915_NUM_ENGINES; \
	     (id__)++) \
		for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
2052 2053

/* Iterator over subset of engines selected by mask */
2054
#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2055 2056 2057 2058
	for ((tmp__) = (mask__) & INTEL_INFO(dev_priv__)->ring_mask; \
	     (tmp__) ? \
	     ((engine__) = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : \
	     0;)
2059

2060 2061 2062 2063 2064 2065 2066
enum hdmi_force_audio {
	HDMI_AUDIO_OFF_DVI = -2,	/* no aux data for HDMI-DVI converter */
	HDMI_AUDIO_OFF,			/* force turn off HDMI audio */
	HDMI_AUDIO_AUTO,		/* trust EDID */
	HDMI_AUDIO_ON,			/* force turn on HDMI audio */
};

2067
#define I915_GTT_OFFSET_NONE ((u32)-1)
2068

2069 2070
/*
 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
2071
 * considered to be the frontbuffer for the given plane interface-wise. This
2072 2073 2074 2075 2076
 * doesn't mean that the hw necessarily already scans it out, but that any
 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
 *
 * We have one bit per pipe and per scanout plane type.
 */
2077
#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
2078 2079 2080 2081 2082
#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
	BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
	BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
	BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
})
2083
#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
2084
	BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
2085
#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
2086 2087
	GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
		INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
2088

2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114
/*
 * Optimised SGL iterator for GEM objects
 */
static __always_inline struct sgt_iter {
	struct scatterlist *sgp;
	union {
		unsigned long pfn;
		dma_addr_t dma;
	};
	unsigned int curr;
	unsigned int max;
} __sgt_iter(struct scatterlist *sgl, bool dma) {
	struct sgt_iter s = { .sgp = sgl };

	if (s.sgp) {
		s.max = s.curr = s.sgp->offset;
		s.max += s.sgp->length;
		if (dma)
			s.dma = sg_dma_address(s.sgp);
		else
			s.pfn = page_to_pfn(sg_page(s.sgp));
	}

	return s;
}

2115 2116 2117 2118 2119 2120 2121 2122
static inline struct scatterlist *____sg_next(struct scatterlist *sg)
{
	++sg;
	if (unlikely(sg_is_chain(sg)))
		sg = sg_chain_ptr(sg);
	return sg;
}

2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133
/**
 * __sg_next - return the next scatterlist entry in a list
 * @sg:		The current sg entry
 *
 * Description:
 *   If the entry is the last, return NULL; otherwise, step to the next
 *   element in the array (@sg@+1). If that's a chain pointer, follow it;
 *   otherwise just return the pointer to the current element.
 **/
static inline struct scatterlist *__sg_next(struct scatterlist *sg)
{
2134
	return sg_is_last(sg) ? NULL : ____sg_next(sg);
2135 2136
}

2137 2138 2139 2140 2141 2142 2143 2144 2145
/**
 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
 * @__dmap:	DMA address (output)
 * @__iter:	'struct sgt_iter' (iterator state, internal)
 * @__sgt:	sg_table to iterate over (input)
 */
#define for_each_sgt_dma(__dmap, __iter, __sgt)				\
	for ((__iter) = __sgt_iter((__sgt)->sgl, true);			\
	     ((__dmap) = (__iter).dma + (__iter).curr);			\
2146
	     (((__iter).curr += I915_GTT_PAGE_SIZE) >= (__iter).max) ?	\
2147
	     (__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0 : 0)
2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158

/**
 * for_each_sgt_page - iterate over the pages of the given sg_table
 * @__pp:	page pointer (output)
 * @__iter:	'struct sgt_iter' (iterator state, internal)
 * @__sgt:	sg_table to iterate over (input)
 */
#define for_each_sgt_page(__pp, __iter, __sgt)				\
	for ((__iter) = __sgt_iter((__sgt)->sgl, false);		\
	     ((__pp) = (__iter).pfn == 0 ? NULL :			\
	      pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2159 2160
	     (((__iter).curr += PAGE_SIZE) >= (__iter).max) ?		\
	     (__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0 : 0)
2161

2162 2163
bool i915_sg_trim(struct sg_table *orig_st);

2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178
static inline unsigned int i915_sg_page_sizes(struct scatterlist *sg)
{
	unsigned int page_sizes;

	page_sizes = 0;
	while (sg) {
		GEM_BUG_ON(sg->offset);
		GEM_BUG_ON(!IS_ALIGNED(sg->length, PAGE_SIZE));
		page_sizes |= sg->length;
		sg = __sg_next(sg);
	}

	return page_sizes;
}

2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193
static inline unsigned int i915_sg_segment_size(void)
{
	unsigned int size = swiotlb_max_segment();

	if (size == 0)
		return SCATTERLIST_MAX_SEGMENT;

	size = rounddown(size, PAGE_SIZE);
	/* swiotlb_max_segment_size can return 1 byte when it means one page. */
	if (size < PAGE_SIZE)
		size = PAGE_SIZE;

	return size;
}

2194 2195 2196 2197 2198 2199 2200
static inline const struct intel_device_info *
intel_info(const struct drm_i915_private *dev_priv)
{
	return &dev_priv->info;
}

#define INTEL_INFO(dev_priv)	intel_info((dev_priv))
2201
#define DRIVER_CAPS(dev_priv)	(&(dev_priv)->caps)
2202

2203
#define INTEL_GEN(dev_priv)	((dev_priv)->info.gen)
2204
#define INTEL_DEVID(dev_priv)	((dev_priv)->info.device_id)
2205

2206
#define REVID_FOREVER		0xff
2207
#define INTEL_REVID(dev_priv)	((dev_priv)->drm.pdev->revision)
2208

2209 2210 2211
#define INTEL_GEN_MASK(s, e) ( \
	BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
	BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
R
Rodrigo Vivi 已提交
2212
	GENMASK((e) - 1, (s) - 1))
2213

R
Rodrigo Vivi 已提交
2214
/* Returns true if Gen is in inclusive range [Start, End] */
2215 2216
#define IS_GEN(dev_priv, s, e) \
	(!!((dev_priv)->info.gen_mask & INTEL_GEN_MASK((s), (e))))
2217

2218 2219 2220 2221 2222 2223 2224 2225
/*
 * Return true if revision is in range [since,until] inclusive.
 *
 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
 */
#define IS_REVID(p, since, until) \
	(INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))

2226
#define IS_PLATFORM(dev_priv, p) ((dev_priv)->info.platform_mask & BIT(p))
T
Tvrtko Ursulin 已提交
2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239

#define IS_I830(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I830)
#define IS_I845G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I845G)
#define IS_I85X(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I85X)
#define IS_I865G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I865G)
#define IS_I915G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915G)
#define IS_I915GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915GM)
#define IS_I945G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945G)
#define IS_I945GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945GM)
#define IS_I965G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965G)
#define IS_I965GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965GM)
#define IS_G45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G45)
#define IS_GM45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GM45)
2240
#define IS_G4X(dev_priv)	(IS_G45(dev_priv) || IS_GM45(dev_priv))
2241 2242
#define IS_PINEVIEW_G(dev_priv)	(INTEL_DEVID(dev_priv) == 0xa001)
#define IS_PINEVIEW_M(dev_priv)	(INTEL_DEVID(dev_priv) == 0xa011)
T
Tvrtko Ursulin 已提交
2243 2244
#define IS_PINEVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
#define IS_G33(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G33)
2245
#define IS_IRONLAKE_M(dev_priv)	(INTEL_DEVID(dev_priv) == 0x0046)
T
Tvrtko Ursulin 已提交
2246
#define IS_IVYBRIDGE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
2247 2248
#define IS_IVB_GT1(dev_priv)	(IS_IVYBRIDGE(dev_priv) && \
				 (dev_priv)->info.gt == 1)
T
Tvrtko Ursulin 已提交
2249 2250 2251 2252 2253 2254 2255 2256 2257 2258
#define IS_VALLEYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
#define IS_CHERRYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
#define IS_HASWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_HASWELL)
#define IS_BROADWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROADWELL)
#define IS_SKYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
#define IS_BROXTON(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROXTON)
#define IS_KABYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
#define IS_GEMINILAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
#define IS_COFFEELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
#define IS_CANNONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
2259
#define IS_ICELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ICELAKE)
2260
#define IS_MOBILE(dev_priv)	((dev_priv)->info.is_mobile)
2261 2262 2263 2264 2265 2266
#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
				    (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
#define IS_BDW_ULT(dev_priv)	(IS_BROADWELL(dev_priv) && \
				 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 ||	\
				 (INTEL_DEVID(dev_priv) & 0xf) == 0xb ||	\
				 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
V
Ville Syrjälä 已提交
2267
/* ULX machines are also considered ULT. */
2268 2269 2270
#define IS_BDW_ULX(dev_priv)	(IS_BROADWELL(dev_priv) && \
				 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
#define IS_BDW_GT3(dev_priv)	(IS_BROADWELL(dev_priv) && \
2271
				 (dev_priv)->info.gt == 3)
2272 2273 2274
#define IS_HSW_ULT(dev_priv)	(IS_HASWELL(dev_priv) && \
				 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
#define IS_HSW_GT3(dev_priv)	(IS_HASWELL(dev_priv) && \
2275
				 (dev_priv)->info.gt == 3)
2276
/* ULX machines are also considered ULT. */
2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294
#define IS_HSW_ULX(dev_priv)	(INTEL_DEVID(dev_priv) == 0x0A0E || \
				 INTEL_DEVID(dev_priv) == 0x0A1E)
#define IS_SKL_ULT(dev_priv)	(INTEL_DEVID(dev_priv) == 0x1906 || \
				 INTEL_DEVID(dev_priv) == 0x1913 || \
				 INTEL_DEVID(dev_priv) == 0x1916 || \
				 INTEL_DEVID(dev_priv) == 0x1921 || \
				 INTEL_DEVID(dev_priv) == 0x1926)
#define IS_SKL_ULX(dev_priv)	(INTEL_DEVID(dev_priv) == 0x190E || \
				 INTEL_DEVID(dev_priv) == 0x1915 || \
				 INTEL_DEVID(dev_priv) == 0x191E)
#define IS_KBL_ULT(dev_priv)	(INTEL_DEVID(dev_priv) == 0x5906 || \
				 INTEL_DEVID(dev_priv) == 0x5913 || \
				 INTEL_DEVID(dev_priv) == 0x5916 || \
				 INTEL_DEVID(dev_priv) == 0x5921 || \
				 INTEL_DEVID(dev_priv) == 0x5926)
#define IS_KBL_ULX(dev_priv)	(INTEL_DEVID(dev_priv) == 0x590E || \
				 INTEL_DEVID(dev_priv) == 0x5915 || \
				 INTEL_DEVID(dev_priv) == 0x591E)
2295 2296
#define IS_AML_ULX(dev_priv)	(INTEL_DEVID(dev_priv) == 0x591C || \
				 INTEL_DEVID(dev_priv) == 0x87C0)
2297
#define IS_SKL_GT2(dev_priv)	(IS_SKYLAKE(dev_priv) && \
2298
				 (dev_priv)->info.gt == 2)
2299
#define IS_SKL_GT3(dev_priv)	(IS_SKYLAKE(dev_priv) && \
2300
				 (dev_priv)->info.gt == 3)
2301
#define IS_SKL_GT4(dev_priv)	(IS_SKYLAKE(dev_priv) && \
2302
				 (dev_priv)->info.gt == 4)
2303
#define IS_KBL_GT2(dev_priv)	(IS_KABYLAKE(dev_priv) && \
2304
				 (dev_priv)->info.gt == 2)
2305
#define IS_KBL_GT3(dev_priv)	(IS_KABYLAKE(dev_priv) && \
2306
				 (dev_priv)->info.gt == 3)
2307 2308
#define IS_CFL_ULT(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
				 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x00A0)
2309 2310
#define IS_CFL_GT2(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
				 (dev_priv)->info.gt == 2)
2311 2312
#define IS_CFL_GT3(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
				 (dev_priv)->info.gt == 3)
2313 2314
#define IS_CNL_WITH_PORT_F(dev_priv)   (IS_CANNONLAKE(dev_priv) && \
					(INTEL_DEVID(dev_priv) & 0x0004) == 0x0004)
2315

2316
#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
2317

2318 2319 2320 2321 2322 2323
#define SKL_REVID_A0		0x0
#define SKL_REVID_B0		0x1
#define SKL_REVID_C0		0x2
#define SKL_REVID_D0		0x3
#define SKL_REVID_E0		0x4
#define SKL_REVID_F0		0x5
2324 2325
#define SKL_REVID_G0		0x6
#define SKL_REVID_H0		0x7
2326

2327 2328
#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))

2329
#define BXT_REVID_A0		0x0
2330
#define BXT_REVID_A1		0x1
2331
#define BXT_REVID_B0		0x3
2332
#define BXT_REVID_B_LAST	0x8
2333
#define BXT_REVID_C0		0x9
N
Nick Hoath 已提交
2334

2335 2336
#define IS_BXT_REVID(dev_priv, since, until) \
	(IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
2337

M
Mika Kuoppala 已提交
2338 2339
#define KBL_REVID_A0		0x0
#define KBL_REVID_B0		0x1
2340 2341 2342
#define KBL_REVID_C0		0x2
#define KBL_REVID_D0		0x3
#define KBL_REVID_E0		0x4
M
Mika Kuoppala 已提交
2343

2344 2345
#define IS_KBL_REVID(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
M
Mika Kuoppala 已提交
2346

2347 2348 2349 2350 2351 2352
#define GLK_REVID_A0		0x0
#define GLK_REVID_A1		0x1

#define IS_GLK_REVID(dev_priv, since, until) \
	(IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))

2353 2354
#define CNL_REVID_A0		0x0
#define CNL_REVID_B0		0x1
R
Rodrigo Vivi 已提交
2355
#define CNL_REVID_C0		0x2
2356 2357 2358 2359

#define IS_CNL_REVID(p, since, until) \
	(IS_CANNONLAKE(p) && IS_REVID(p, since, until))

2360 2361 2362 2363 2364 2365 2366 2367 2368
#define ICL_REVID_A0		0x0
#define ICL_REVID_A2		0x1
#define ICL_REVID_B0		0x3
#define ICL_REVID_B2		0x4
#define ICL_REVID_C0		0x5

#define IS_ICL_REVID(p, since, until) \
	(IS_ICELAKE(p) && IS_REVID(p, since, until))

2369 2370 2371 2372 2373 2374
/*
 * The genX designation typically refers to the render engine, so render
 * capability related checks should use IS_GEN, while display and other checks
 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
 * chips, etc.).
 */
2375 2376 2377 2378 2379 2380 2381 2382
#define IS_GEN2(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(1)))
#define IS_GEN3(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(2)))
#define IS_GEN4(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(3)))
#define IS_GEN5(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(4)))
#define IS_GEN6(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(5)))
#define IS_GEN7(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(6)))
#define IS_GEN8(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(7)))
#define IS_GEN9(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(8)))
2383
#define IS_GEN10(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(9)))
2384
#define IS_GEN11(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(10)))
2385

2386
#define IS_LP(dev_priv)	(INTEL_INFO(dev_priv)->is_lp)
2387 2388
#define IS_GEN9_LP(dev_priv)	(IS_GEN9(dev_priv) && IS_LP(dev_priv))
#define IS_GEN9_BC(dev_priv)	(IS_GEN9(dev_priv) && !IS_LP(dev_priv))
2389

2390 2391 2392 2393 2394 2395
#define ENGINE_MASK(id)	BIT(id)
#define RENDER_RING	ENGINE_MASK(RCS)
#define BSD_RING	ENGINE_MASK(VCS)
#define BLT_RING	ENGINE_MASK(BCS)
#define VEBOX_RING	ENGINE_MASK(VECS)
#define BSD2_RING	ENGINE_MASK(VCS2)
2396 2397 2398
#define BSD3_RING	ENGINE_MASK(VCS3)
#define BSD4_RING	ENGINE_MASK(VCS4)
#define VEBOX2_RING	ENGINE_MASK(VECS2)
2399 2400 2401
#define ALL_ENGINES	(~0)

#define HAS_ENGINE(dev_priv, id) \
2402
	(!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
2403 2404 2405 2406 2407 2408

#define HAS_BSD(dev_priv)	HAS_ENGINE(dev_priv, VCS)
#define HAS_BSD2(dev_priv)	HAS_ENGINE(dev_priv, VCS2)
#define HAS_BLT(dev_priv)	HAS_ENGINE(dev_priv, BCS)
#define HAS_VEBOX(dev_priv)	HAS_ENGINE(dev_priv, VECS)

2409 2410
#define HAS_LEGACY_SEMAPHORES(dev_priv) IS_GEN7(dev_priv)

2411 2412 2413
#define HAS_LLC(dev_priv)	((dev_priv)->info.has_llc)
#define HAS_SNOOP(dev_priv)	((dev_priv)->info.has_snoop)
#define HAS_EDRAM(dev_priv)	(!!((dev_priv)->edram_cap & EDRAM_ENABLED))
2414 2415
#define HAS_WT(dev_priv)	((IS_HASWELL(dev_priv) || \
				 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
2416

2417
#define HWS_NEEDS_PHYSICAL(dev_priv)	((dev_priv)->info.hws_needs_physical)
2418

2419 2420
#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
		((dev_priv)->info.has_logical_ring_contexts)
2421 2422
#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
		((dev_priv)->info.has_logical_ring_elsq)
2423 2424
#define HAS_LOGICAL_RING_PREEMPTION(dev_priv) \
		((dev_priv)->info.has_logical_ring_preemption)
2425 2426 2427

#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)

2428 2429 2430 2431 2432 2433 2434 2435
#define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt)
#define HAS_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
#define HAS_FULL_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)
#define HAS_FULL_48BIT_PPGTT(dev_priv)	\
	(INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL_4LVL)

2436 2437 2438 2439
#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
	GEM_BUG_ON((sizes) == 0); \
	((sizes) & ~(dev_priv)->info.page_sizes) == 0; \
})
2440

2441
#define HAS_OVERLAY(dev_priv)		 ((dev_priv)->info.display.has_overlay)
2442
#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2443
		((dev_priv)->info.display.overlay_needs_physical)
2444

2445
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2446
#define HAS_BROKEN_CS_TLB(dev_priv)	(IS_I830(dev_priv) || IS_I845G(dev_priv))
2447

2448
/* WaRsDisableCoarsePowerGating:skl,cnl */
2449
#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2450 2451
	(IS_CANNONLAKE(dev_priv) || \
	 IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
2452

2453
#define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
R
Ramalingam C 已提交
2454 2455 2456
#define HAS_GMBUS_BURST_READ(dev_priv) (INTEL_GEN(dev_priv) >= 10 || \
					IS_GEMINILAKE(dev_priv) || \
					IS_KABYLAKE(dev_priv))
2457

2458 2459 2460
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
2461 2462 2463
#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
					 !(IS_I915G(dev_priv) || \
					 IS_I915GM(dev_priv)))
2464 2465
#define SUPPORTS_TV(dev_priv)		((dev_priv)->info.display.supports_tv)
#define I915_HAS_HOTPLUG(dev_priv)	((dev_priv)->info.display.has_hotplug)
2466

2467
#define HAS_FW_BLC(dev_priv) 	(INTEL_GEN(dev_priv) > 2)
2468
#define HAS_FBC(dev_priv)	((dev_priv)->info.display.has_fbc)
2469
#define HAS_CUR_FBC(dev_priv)	(!HAS_GMCH_DISPLAY(dev_priv) && INTEL_GEN(dev_priv) >= 7)
2470

2471
#define HAS_IPS(dev_priv)	(IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
2472

2473
#define HAS_DP_MST(dev_priv)	((dev_priv)->info.display.has_dp_mst)
2474

2475
#define HAS_DDI(dev_priv)		 ((dev_priv)->info.display.has_ddi)
2476
#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2477
#define HAS_PSR(dev_priv)		 ((dev_priv)->info.display.has_psr)
2478

2479 2480
#define HAS_RC6(dev_priv)		 ((dev_priv)->info.has_rc6)
#define HAS_RC6p(dev_priv)		 ((dev_priv)->info.has_rc6p)
2481
#define HAS_RC6pp(dev_priv)		 (false) /* HW was never validated */
P
Paulo Zanoni 已提交
2482

2483
#define HAS_CSR(dev_priv)	((dev_priv)->info.display.has_csr)
2484

2485
#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
2486 2487
#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)

2488
#define HAS_IPC(dev_priv)		 ((dev_priv)->info.display.has_ipc)
2489

2490 2491 2492 2493 2494
/*
 * For now, anything with a GuC requires uCode loading, and then supports
 * command submission once loaded. But these are logically independent
 * properties, so we have separate macros to test them.
 */
2495
#define HAS_GUC(dev_priv)	((dev_priv)->info.has_guc)
2496
#define HAS_GUC_CT(dev_priv)	((dev_priv)->info.has_guc_ct)
2497 2498
#define HAS_GUC_UCODE(dev_priv)	(HAS_GUC(dev_priv))
#define HAS_GUC_SCHED(dev_priv)	(HAS_GUC(dev_priv))
2499 2500 2501

/* For now, anything with a GuC has also HuC */
#define HAS_HUC(dev_priv)	(HAS_GUC(dev_priv))
2502
#define HAS_HUC_UCODE(dev_priv)	(HAS_GUC(dev_priv))
2503

2504
/* Having a GuC is not the same as using a GuC */
2505 2506 2507
#define USES_GUC(dev_priv)		intel_uc_is_using_guc()
#define USES_GUC_SUBMISSION(dev_priv)	intel_uc_is_using_guc_submission()
#define USES_HUC(dev_priv)		intel_uc_is_using_huc()
2508

2509
#define HAS_POOLED_EU(dev_priv)	((dev_priv)->info.has_pooled_eu)
2510

2511
#define INTEL_PCH_DEVICE_ID_MASK		0xff80
2512 2513 2514 2515 2516
#define INTEL_PCH_IBX_DEVICE_ID_TYPE		0x3b00
#define INTEL_PCH_CPT_DEVICE_ID_TYPE		0x1c00
#define INTEL_PCH_PPT_DEVICE_ID_TYPE		0x1e00
#define INTEL_PCH_LPT_DEVICE_ID_TYPE		0x8c00
#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE		0x9c00
2517 2518
#define INTEL_PCH_WPT_DEVICE_ID_TYPE		0x8c80
#define INTEL_PCH_WPT_LP_DEVICE_ID_TYPE		0x9c80
2519 2520
#define INTEL_PCH_SPT_DEVICE_ID_TYPE		0xA100
#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE		0x9D00
2521
#define INTEL_PCH_KBP_DEVICE_ID_TYPE		0xA280
2522
#define INTEL_PCH_CNP_DEVICE_ID_TYPE		0xA300
2523
#define INTEL_PCH_CNP_LP_DEVICE_ID_TYPE		0x9D80
2524
#define INTEL_PCH_ICP_DEVICE_ID_TYPE		0x3480
2525
#define INTEL_PCH_P2X_DEVICE_ID_TYPE		0x7100
2526
#define INTEL_PCH_P3X_DEVICE_ID_TYPE		0x7000
2527
#define INTEL_PCH_QEMU_DEVICE_ID_TYPE		0x2900 /* qemu q35 has 2918 */
2528

2529
#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2530
#define INTEL_PCH_ID(dev_priv) ((dev_priv)->pch_id)
2531
#define HAS_PCH_ICP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_ICP)
2532
#define HAS_PCH_CNP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CNP)
2533
#define HAS_PCH_CNP_LP(dev_priv) \
2534
	(INTEL_PCH_ID(dev_priv) == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE)
2535 2536 2537
#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
2538
#define HAS_PCH_LPT_LP(dev_priv) \
2539 2540
	(INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE || \
	 INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE)
2541
#define HAS_PCH_LPT_H(dev_priv) \
2542 2543
	(INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_DEVICE_ID_TYPE || \
	 INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_DEVICE_ID_TYPE)
2544 2545 2546 2547
#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
2548

2549
#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.display.has_gmch_display)
2550

2551
#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
2552

2553
/* DPF == dynamic parity feature */
2554
#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
2555 2556
#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
				 2 : HAS_L3_DPF(dev_priv))
2557

2558
#define GT_FREQUENCY_MULTIPLIER 50
A
Akash Goel 已提交
2559
#define GEN9_FREQ_SCALER 3
2560

2561 2562
#define HAS_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->num_pipes > 0)

2563 2564
#include "i915_trace.h"

2565
static inline bool intel_vtd_active(void)
2566 2567
{
#ifdef CONFIG_INTEL_IOMMU
2568
	if (intel_iommu_gfx_mapped)
2569 2570 2571 2572 2573
		return true;
#endif
	return false;
}

2574 2575 2576 2577 2578
static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
	return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
}

2579 2580 2581
static inline bool
intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
2582
	return IS_BROXTON(dev_priv) && intel_vtd_active();
2583 2584
}

2585
/* i915_drv.c */
2586 2587 2588 2589 2590 2591 2592
void __printf(3, 4)
__i915_printk(struct drm_i915_private *dev_priv, const char *level,
	      const char *fmt, ...);

#define i915_report_error(dev_priv, fmt, ...)				   \
	__i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)

2593
#ifdef CONFIG_COMPAT
D
Dave Airlie 已提交
2594 2595
extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
			      unsigned long arg);
2596 2597
#else
#define i915_compat_ioctl NULL
2598
#endif
2599 2600 2601 2602 2603
extern const struct dev_pm_ops i915_pm_ops;

extern int i915_driver_load(struct pci_dev *pdev,
			    const struct pci_device_id *ent);
extern void i915_driver_unload(struct drm_device *dev);
2604 2605
extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
2606

2607 2608 2609 2610 2611
extern void i915_reset(struct drm_i915_private *i915,
		       unsigned int stalled_mask,
		       const char *reason);
extern int i915_reset_engine(struct intel_engine_cs *engine,
			     const char *reason);
2612

2613
extern bool intel_has_reset_engine(struct drm_i915_private *dev_priv);
2614
extern int intel_reset_guc(struct drm_i915_private *dev_priv);
2615 2616
extern int intel_guc_reset_engine(struct intel_guc *guc,
				  struct intel_engine_cs *engine);
2617
extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
2618
extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
2619 2620 2621 2622
extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2623
int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2624

2625
int intel_engines_init_mmio(struct drm_i915_private *dev_priv);
2626 2627
int intel_engines_init(struct drm_i915_private *dev_priv);

2628 2629
u32 intel_calculate_mcr_s_ss_select(struct drm_i915_private *dev_priv);

2630
/* intel_hotplug.c */
2631 2632
void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
			   u32 pin_mask, u32 long_mask);
2633 2634 2635
void intel_hpd_init(struct drm_i915_private *dev_priv);
void intel_hpd_init_work(struct drm_i915_private *dev_priv);
void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2636 2637
enum hpd_pin intel_hpd_pin_default(struct drm_i915_private *dev_priv,
				   enum port port);
2638 2639
bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2640

L
Linus Torvalds 已提交
2641
/* i915_irq.c */
2642 2643 2644 2645
static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
{
	unsigned long delay;

2646
	if (unlikely(!i915_modparams.enable_hangcheck))
2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658
		return;

	/* Don't continually defer the hangcheck so that it is always run at
	 * least once after work has been scheduled on any ring. Otherwise,
	 * we will ignore a hung ring if a second ring is kept busy.
	 */

	delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
	queue_delayed_work(system_long_wq,
			   &dev_priv->gpu_error.hangcheck_work, delay);
}

2659
__printf(4, 5)
2660 2661
void i915_handle_error(struct drm_i915_private *dev_priv,
		       u32 engine_mask,
2662
		       unsigned long flags,
2663
		       const char *fmt, ...);
2664
#define I915_ERROR_CAPTURE BIT(0)
L
Linus Torvalds 已提交
2665

2666
extern void intel_irq_init(struct drm_i915_private *dev_priv);
2667
extern void intel_irq_fini(struct drm_i915_private *dev_priv);
2668 2669
int intel_irq_install(struct drm_i915_private *dev_priv);
void intel_irq_uninstall(struct drm_i915_private *dev_priv);
2670

2671 2672
void i915_clear_error_registers(struct drm_i915_private *dev_priv);

2673 2674
static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
{
2675
	return dev_priv->gvt;
2676 2677
}

2678
static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
2679
{
2680
	return dev_priv->vgpu.active;
2681
}
2682

2683 2684
u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
			      enum pipe pipe);
2685
void
2686
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2687
		     u32 status_mask);
2688 2689

void
2690
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2691
		      u32 status_mask);
2692

2693 2694
void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2695 2696 2697
void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
				   uint32_t mask,
				   uint32_t bits);
2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710
void ilk_update_display_irq(struct drm_i915_private *dev_priv,
			    uint32_t interrupt_mask,
			    uint32_t enabled_irq_mask);
static inline void
ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
{
	ilk_update_display_irq(dev_priv, bits, bits);
}
static inline void
ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
{
	ilk_update_display_irq(dev_priv, bits, 0);
}
2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724
void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
			 enum pipe pipe,
			 uint32_t interrupt_mask,
			 uint32_t enabled_irq_mask);
static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
				       enum pipe pipe, uint32_t bits)
{
	bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
}
static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
					enum pipe pipe, uint32_t bits)
{
	bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
}
2725 2726 2727
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
				  uint32_t interrupt_mask,
				  uint32_t enabled_irq_mask);
2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738
static inline void
ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
{
	ibx_display_interrupt_update(dev_priv, bits, bits);
}
static inline void
ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
{
	ibx_display_interrupt_update(dev_priv, bits, 0);
}

2739 2740 2741 2742 2743 2744 2745 2746 2747
/* i915_gem.c */
int i915_gem_create_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2748 2749
int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2750 2751 2752 2753
int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *file_priv);
2754 2755 2756 2757
int i915_gem_execbuffer_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_execbuffer2_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file_priv);
2758 2759
int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
B
Ben Widawsky 已提交
2760 2761 2762 2763
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
2764 2765
int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
2766 2767
int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
2768 2769 2770 2771
int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
2772 2773
int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
2774 2775
int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file);
2776 2777
int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
2778 2779
int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2780
void i915_gem_sanitize(struct drm_i915_private *i915);
2781 2782
int i915_gem_init_early(struct drm_i915_private *dev_priv);
void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
2783
void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
2784
int i915_gem_freeze(struct drm_i915_private *dev_priv);
2785 2786
int i915_gem_freeze_late(struct drm_i915_private *dev_priv);

2787
void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
2788
void i915_gem_object_free(struct drm_i915_gem_object *obj);
2789 2790
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			 const struct drm_i915_gem_object_ops *ops);
2791 2792 2793 2794 2795
struct drm_i915_gem_object *
i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
struct drm_i915_gem_object *
i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
				 const void *data, size_t size);
2796
void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
2797
void i915_gem_free_object(struct drm_gem_object *obj);
2798

2799 2800
static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
{
2801 2802 2803
	if (!atomic_read(&i915->mm.free_count))
		return;

2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814
	/* A single pass should suffice to release all the freed objects (along
	 * most call paths) , but be a little more paranoid in that freeing
	 * the objects does take a little amount of time, during which the rcu
	 * callbacks could have added new objects into the freed list, and
	 * armed the work again.
	 */
	do {
		rcu_barrier();
	} while (flush_work(&i915->mm.free_work));
}

2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834
static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
{
	/*
	 * Similar to objects above (see i915_gem_drain_freed-objects), in
	 * general we have workers that are armed by RCU and then rearm
	 * themselves in their callbacks. To be paranoid, we need to
	 * drain the workqueue a second time after waiting for the RCU
	 * grace period so that we catch work queued via RCU from the first
	 * pass. As neither drain_workqueue() nor flush_workqueue() report
	 * a result, we make an assumption that we only don't require more
	 * than 2 passes to catch all recursive RCU delayed work.
	 *
	 */
	int pass = 2;
	do {
		rcu_barrier();
		drain_workqueue(i915->wq);
	} while (--pass);
}

C
Chris Wilson 已提交
2835
struct i915_vma * __must_check
2836 2837
i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
			 const struct i915_ggtt_view *view,
2838
			 u64 size,
2839 2840
			 u64 alignment,
			 u64 flags);
2841

2842
int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
2843
void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
2844

2845 2846
void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);

C
Chris Wilson 已提交
2847
static inline int __sg_page_count(const struct scatterlist *sg)
2848
{
2849 2850
	return sg->length >> PAGE_SHIFT;
}
2851

2852 2853 2854
struct scatterlist *
i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
		       unsigned int n, unsigned int *offset);
2855

2856 2857 2858
struct page *
i915_gem_object_get_page(struct drm_i915_gem_object *obj,
			 unsigned int n);
2859

2860 2861 2862
struct page *
i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
			       unsigned int n);
2863

2864 2865 2866
dma_addr_t
i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
				unsigned long n);
2867

2868
void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
2869
				 struct sg_table *pages,
M
Matthew Auld 已提交
2870
				 unsigned int sg_page_sizes);
C
Chris Wilson 已提交
2871 2872 2873 2874 2875
int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);

static inline int __must_check
i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
{
2876
	might_lock(&obj->mm.lock);
C
Chris Wilson 已提交
2877

2878
	if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
C
Chris Wilson 已提交
2879 2880 2881 2882 2883
		return 0;

	return __i915_gem_object_get_pages(obj);
}

2884 2885 2886 2887 2888 2889
static inline bool
i915_gem_object_has_pages(struct drm_i915_gem_object *obj)
{
	return !IS_ERR_OR_NULL(READ_ONCE(obj->mm.pages));
}

C
Chris Wilson 已提交
2890 2891
static inline void
__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2892
{
2893
	GEM_BUG_ON(!i915_gem_object_has_pages(obj));
C
Chris Wilson 已提交
2894

2895
	atomic_inc(&obj->mm.pages_pin_count);
C
Chris Wilson 已提交
2896 2897 2898 2899 2900
}

static inline bool
i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
{
2901
	return atomic_read(&obj->mm.pages_pin_count);
C
Chris Wilson 已提交
2902 2903 2904 2905 2906
}

static inline void
__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
{
2907
	GEM_BUG_ON(!i915_gem_object_has_pages(obj));
C
Chris Wilson 已提交
2908 2909
	GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));

2910
	atomic_dec(&obj->mm.pages_pin_count);
2911
}
2912

2913 2914
static inline void
i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2915
{
C
Chris Wilson 已提交
2916
	__i915_gem_object_unpin_pages(obj);
2917 2918
}

2919 2920 2921 2922 2923 2924 2925
enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
	I915_MM_NORMAL = 0,
	I915_MM_SHRINKER
};

void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
				 enum i915_mm_subclass subclass);
2926
void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
C
Chris Wilson 已提交
2927

2928 2929 2930
enum i915_map_type {
	I915_MAP_WB = 0,
	I915_MAP_WC,
2931 2932 2933
#define I915_MAP_OVERRIDE BIT(31)
	I915_MAP_FORCE_WB = I915_MAP_WB | I915_MAP_OVERRIDE,
	I915_MAP_FORCE_WC = I915_MAP_WC | I915_MAP_OVERRIDE,
2934 2935
};

2936 2937 2938 2939 2940 2941
static inline enum i915_map_type
i915_coherent_map_type(struct drm_i915_private *i915)
{
	return HAS_LLC(i915) ? I915_MAP_WB : I915_MAP_WC;
}

2942 2943
/**
 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
2944 2945
 * @obj: the object to map into kernel address space
 * @type: the type of mapping, used to select pgprot_t
2946 2947 2948
 *
 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
 * pages and then returns a contiguous mapping of the backing storage into
2949 2950
 * the kernel address space. Based on the @type of mapping, the PTE will be
 * set to either WriteBack or WriteCombine (via pgprot_t).
2951
 *
2952 2953
 * The caller is responsible for calling i915_gem_object_unpin_map() when the
 * mapping is no longer required.
2954
 *
2955 2956
 * Returns the pointer through which to access the mapped object, or an
 * ERR_PTR() on error.
2957
 */
2958 2959
void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
					   enum i915_map_type type);
2960 2961 2962

/**
 * i915_gem_object_unpin_map - releases an earlier mapping
2963
 * @obj: the object to unmap
2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974
 *
 * After pinning the object and mapping its pages, once you are finished
 * with your access, call i915_gem_object_unpin_map() to release the pin
 * upon the mapping. Once the pin count reaches zero, that mapping may be
 * removed.
 */
static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
{
	i915_gem_object_unpin_pages(obj);
}

2975 2976 2977 2978
int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
				    unsigned int *needs_clflush);
int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
				     unsigned int *needs_clflush);
2979 2980 2981
#define CLFLUSH_BEFORE	BIT(0)
#define CLFLUSH_AFTER	BIT(1)
#define CLFLUSH_FLAGS	(CLFLUSH_BEFORE | CLFLUSH_AFTER)
2982 2983 2984 2985 2986 2987 2988

static inline void
i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
{
	i915_gem_object_unpin_pages(obj);
}

2989
int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2990 2991 2992
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
2993 2994
int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
		      uint32_t handle, uint64_t *offset);
2995
int i915_gem_mmap_gtt_version(void);
2996 2997 2998 2999 3000

void i915_gem_track_fb(struct drm_i915_gem_object *old,
		       struct drm_i915_gem_object *new,
		       unsigned frontbuffer_bits);

3001
int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
3002

3003
struct i915_request *
3004
i915_gem_find_active_request(struct intel_engine_cs *engine);
3005

3006 3007 3008 3009 3010 3011
static inline bool i915_reset_backoff(struct i915_gpu_error *error)
{
	return unlikely(test_bit(I915_RESET_BACKOFF, &error->flags));
}

static inline bool i915_reset_handoff(struct i915_gpu_error *error)
3012
{
3013
	return unlikely(test_bit(I915_RESET_HANDOFF, &error->flags));
3014 3015
}

3016
static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3017
{
3018
	return unlikely(test_bit(I915_WEDGED, &error->flags));
3019 3020
}

3021
static inline bool i915_reset_backoff_or_wedged(struct i915_gpu_error *error)
3022
{
3023
	return i915_reset_backoff(error) | i915_terminally_wedged(error);
M
Mika Kuoppala 已提交
3024 3025 3026 3027
}

static inline u32 i915_reset_count(struct i915_gpu_error *error)
{
3028
	return READ_ONCE(error->reset_count);
3029
}
3030

3031 3032 3033 3034 3035 3036
static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
					  struct intel_engine_cs *engine)
{
	return READ_ONCE(error->reset_engine_count[engine->id]);
}

3037
struct i915_request *
3038
i915_gem_reset_prepare_engine(struct intel_engine_cs *engine);
3039
int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
3040 3041
void i915_gem_reset(struct drm_i915_private *dev_priv,
		    unsigned int stalled_mask);
3042
void i915_gem_reset_finish_engine(struct intel_engine_cs *engine);
3043
void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
3044
void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
3045
bool i915_gem_unset_wedged(struct drm_i915_private *dev_priv);
3046
void i915_gem_reset_engine(struct intel_engine_cs *engine,
3047 3048
			   struct i915_request *request,
			   bool stalled);
3049

3050
void i915_gem_init_mmio(struct drm_i915_private *i915);
3051 3052
int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
3053
void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
3054
void i915_gem_fini(struct drm_i915_private *dev_priv);
3055
void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
3056
int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3057
			   unsigned int flags, long timeout);
3058
int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3059
void i915_gem_suspend_late(struct drm_i915_private *dev_priv);
3060
void i915_gem_resume(struct drm_i915_private *dev_priv);
3061
vm_fault_t i915_gem_fault(struct vm_fault *vmf);
3062 3063 3064 3065
int i915_gem_object_wait(struct drm_i915_gem_object *obj,
			 unsigned int flags,
			 long timeout,
			 struct intel_rps_client *rps);
3066 3067
int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
				  unsigned int flags,
3068
				  const struct i915_sched_attr *attr);
3069
#define I915_PRIORITY_DISPLAY I915_USER_PRIORITY(I915_PRIORITY_MAX)
3070

3071
int __must_check
3072 3073 3074
i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write);
int __must_check
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write);
3075
int __must_check
3076
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
C
Chris Wilson 已提交
3077
struct i915_vma * __must_check
3078 3079
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
3080 3081
				     const struct i915_ggtt_view *view,
				     unsigned int flags);
C
Chris Wilson 已提交
3082
void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
3083
int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
3084
				int align);
3085
int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
3086
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
3087

3088 3089 3090
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

3091 3092 3093 3094 3095 3096
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
				struct drm_gem_object *gem_obj, int flags);

3097 3098 3099
static inline struct i915_hw_ppgtt *
i915_vm_to_ppgtt(struct i915_address_space *vm)
{
3100
	return container_of(vm, struct i915_hw_ppgtt, vm);
3101 3102
}

J
Joonas Lahtinen 已提交
3103
/* i915_gem_fence_reg.c */
3104 3105 3106
struct drm_i915_fence_reg *
i915_reserve_fence(struct drm_i915_private *dev_priv);
void i915_unreserve_fence(struct drm_i915_fence_reg *fence);
3107

3108
void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
3109
void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
3110

3111
void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
3112 3113 3114 3115
void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
				       struct sg_table *pages);
void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
					 struct sg_table *pages);
3116

3117 3118 3119 3120 3121 3122
static inline struct i915_gem_context *
__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
{
	return idr_find(&file_priv->context_idr, id);
}

3123 3124 3125 3126 3127
static inline struct i915_gem_context *
i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
{
	struct i915_gem_context *ctx;

3128 3129 3130 3131 3132
	rcu_read_lock();
	ctx = __i915_gem_context_lookup_rcu(file_priv, id);
	if (ctx && !kref_get_unless_zero(&ctx->ref))
		ctx = NULL;
	rcu_read_unlock();
3133 3134 3135 3136

	return ctx;
}

3137 3138
int i915_perf_open_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file);
3139 3140 3141 3142
int i915_perf_add_config_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
int i915_perf_remove_config_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file);
3143 3144 3145
void i915_oa_init_reg_state(struct intel_engine_cs *engine,
			    struct i915_gem_context *ctx,
			    uint32_t *reg_state);
3146

3147
/* i915_gem_evict.c */
3148
int __must_check i915_gem_evict_something(struct i915_address_space *vm,
3149
					  u64 min_size, u64 alignment,
3150
					  unsigned cache_level,
3151
					  u64 start, u64 end,
3152
					  unsigned flags);
3153 3154 3155
int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
					 struct drm_mm_node *node,
					 unsigned int flags);
3156
int i915_gem_evict_vm(struct i915_address_space *vm);
3157

3158 3159
void i915_gem_flush_ggtt_writes(struct drm_i915_private *dev_priv);

3160
/* belongs in i915_gem_gtt.h */
3161
static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
3162
{
3163
	wmb();
3164
	if (INTEL_GEN(dev_priv) < 6)
3165 3166
		intel_gtt_chipset_flush();
}
3167

3168
/* i915_gem_stolen.c */
3169 3170 3171
int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
				struct drm_mm_node *node, u64 size,
				unsigned alignment);
3172 3173 3174 3175
int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
					 struct drm_mm_node *node, u64 size,
					 unsigned alignment, u64 start,
					 u64 end);
3176 3177
void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
				 struct drm_mm_node *node);
3178
int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
3179
void i915_gem_cleanup_stolen(struct drm_i915_private *dev_priv);
3180
struct drm_i915_gem_object *
3181 3182
i915_gem_object_create_stolen(struct drm_i915_private *dev_priv,
			      resource_size_t size);
3183
struct drm_i915_gem_object *
3184
i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
3185 3186 3187
					       resource_size_t stolen_offset,
					       resource_size_t gtt_offset,
					       resource_size_t size);
3188

3189 3190 3191
/* i915_gem_internal.c */
struct drm_i915_gem_object *
i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
3192
				phys_addr_t size);
3193

3194
/* i915_gem_shrinker.c */
3195
unsigned long i915_gem_shrink(struct drm_i915_private *i915,
3196
			      unsigned long target,
3197
			      unsigned long *nr_scanned,
3198 3199 3200 3201
			      unsigned flags);
#define I915_SHRINK_PURGEABLE 0x1
#define I915_SHRINK_UNBOUND 0x2
#define I915_SHRINK_BOUND 0x4
3202
#define I915_SHRINK_ACTIVE 0x8
3203
#define I915_SHRINK_VMAPS 0x10
3204 3205 3206
unsigned long i915_gem_shrink_all(struct drm_i915_private *i915);
void i915_gem_shrinker_register(struct drm_i915_private *i915);
void i915_gem_shrinker_unregister(struct drm_i915_private *i915);
3207
void i915_gem_shrinker_taints_mutex(struct mutex *mutex);
3208

3209
/* i915_gem_tiling.c */
3210
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
3211
{
3212
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3213 3214

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3215
		i915_gem_object_is_tiled(obj);
3216 3217
}

3218 3219 3220 3221 3222
u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
			unsigned int tiling, unsigned int stride);
u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
			     unsigned int tiling, unsigned int stride);

3223
/* i915_debugfs.c */
3224
#ifdef CONFIG_DEBUG_FS
3225
int i915_debugfs_register(struct drm_i915_private *dev_priv);
J
Jani Nikula 已提交
3226
int i915_debugfs_connector_add(struct drm_connector *connector);
3227
void intel_display_crc_init(struct drm_i915_private *dev_priv);
3228
#else
3229
static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3230 3231
static inline int i915_debugfs_connector_add(struct drm_connector *connector)
{ return 0; }
3232
static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
3233
#endif
3234

3235
const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
3236

3237
/* i915_cmd_parser.c */
3238
int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
3239
void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
3240 3241 3242 3243 3244 3245 3246
void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
int intel_engine_cmd_parser(struct intel_engine_cs *engine,
			    struct drm_i915_gem_object *batch_obj,
			    struct drm_i915_gem_object *shadow_batch_obj,
			    u32 batch_start_offset,
			    u32 batch_len,
			    bool is_master);
3247

3248 3249 3250
/* i915_perf.c */
extern void i915_perf_init(struct drm_i915_private *dev_priv);
extern void i915_perf_fini(struct drm_i915_private *dev_priv);
3251 3252
extern void i915_perf_register(struct drm_i915_private *dev_priv);
extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
3253

3254
/* i915_suspend.c */
3255 3256
extern int i915_save_state(struct drm_i915_private *dev_priv);
extern int i915_restore_state(struct drm_i915_private *dev_priv);
3257

B
Ben Widawsky 已提交
3258
/* i915_sysfs.c */
D
David Weinehall 已提交
3259 3260
void i915_setup_sysfs(struct drm_i915_private *dev_priv);
void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
B
Ben Widawsky 已提交
3261

3262 3263 3264 3265
/* intel_lpe_audio.c */
int  intel_lpe_audio_init(struct drm_i915_private *dev_priv);
void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
3266
void intel_lpe_audio_notify(struct drm_i915_private *dev_priv,
3267 3268
			    enum pipe pipe, enum port port,
			    const void *eld, int ls_clock, bool dp_output);
3269

3270
/* intel_i2c.c */
3271 3272
extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
3273 3274
extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
				     unsigned int pin);
3275
extern int intel_gmbus_output_aksv(struct i2c_adapter *adapter);
3276

3277 3278
extern struct i2c_adapter *
intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
C
Chris Wilson 已提交
3279 3280
extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
3281
static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
3282 3283 3284
{
	return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
}
3285
extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
3286

3287
/* intel_bios.c */
3288
void intel_bios_init(struct drm_i915_private *dev_priv);
3289
void intel_bios_cleanup(struct drm_i915_private *dev_priv);
J
Jani Nikula 已提交
3290
bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3291
bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
3292
bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
3293
bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
3294
bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
3295
bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
3296
bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
3297 3298
bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
				     enum port port);
3299 3300
bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
				enum port port);
3301
enum aux_ch intel_bios_port_aux_ch(struct drm_i915_private *dev_priv, enum port port);
3302

J
Jesse Barnes 已提交
3303 3304 3305 3306 3307 3308 3309 3310 3311
/* intel_acpi.c */
#ifdef CONFIG_ACPI
extern void intel_register_dsm_handler(void);
extern void intel_unregister_dsm_handler(void);
#else
static inline void intel_register_dsm_handler(void) { return; }
static inline void intel_unregister_dsm_handler(void) { return; }
#endif /* CONFIG_ACPI */

3312 3313 3314 3315 3316 3317 3318
/* intel_device_info.c */
static inline struct intel_device_info *
mkwrite_device_info(struct drm_i915_private *dev_priv)
{
	return (struct intel_device_info *)&dev_priv->info;
}

J
Jesse Barnes 已提交
3319
/* modesetting */
3320
extern void intel_modeset_init_hw(struct drm_device *dev);
3321
extern int intel_modeset_init(struct drm_device *dev);
J
Jesse Barnes 已提交
3322
extern void intel_modeset_cleanup(struct drm_device *dev);
3323 3324
extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
				       bool state);
3325
extern void intel_display_resume(struct drm_device *dev);
3326 3327
extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
3328
extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
3329
extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
3330
extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
C
Chris Wilson 已提交
3331 3332
extern void intel_rps_mark_interactive(struct drm_i915_private *i915,
				       bool interactive);
3333
extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3334
				  bool enable);
3335 3336
void intel_dsc_enable(struct intel_encoder *encoder,
		      const struct intel_crtc_state *crtc_state);
3337
void intel_dsc_disable(const struct intel_crtc_state *crtc_state);
3338

B
Ben Widawsky 已提交
3339 3340
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
3341

3342
/* overlay */
3343 3344
extern struct intel_overlay_error_state *
intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
3345 3346
extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
					    struct intel_overlay_error_state *error);
3347

3348 3349
extern struct intel_display_error_state *
intel_display_capture_error_state(struct drm_i915_private *dev_priv);
3350
extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
3351
					    struct intel_display_error_state *error);
3352

3353
int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3354
int sandybridge_pcode_write_timeout(struct drm_i915_private *dev_priv, u32 mbox,
3355 3356
				    u32 val, int fast_timeout_us,
				    int slow_timeout_ms);
3357
#define sandybridge_pcode_write(dev_priv, mbox, val)	\
3358
	sandybridge_pcode_write_timeout(dev_priv, mbox, val, 500, 0)
3359

3360 3361
int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
		      u32 reply_mask, u32 reply, int timeout_base_ms);
3362 3363

/* intel_sideband.c */
3364
u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3365
int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
3366
u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
3367 3368
u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
3369 3370 3371 3372
u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3373 3374
u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3375 3376
u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
3377 3378 3379 3380
u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
		   enum intel_sbi_destination destination);
void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
		     enum intel_sbi_destination destination);
3381 3382
u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3383

3384
/* intel_dpio_phy.c */
3385
void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
3386
			     enum dpio_phy *phy, enum dpio_channel *ch);
3387 3388 3389
void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
				  enum port port, u32 margin, u32 scale,
				  u32 enable, u32 deemphasis);
3390 3391 3392 3393 3394 3395
void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
			    enum dpio_phy phy);
bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
			      enum dpio_phy phy);
3396
uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(uint8_t lane_count);
3397 3398 3399 3400
void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
				     uint8_t lane_lat_optim_mask);
uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);

3401 3402 3403
void chv_set_phy_signal_level(struct intel_encoder *encoder,
			      u32 deemph_reg_value, u32 margin_reg_value,
			      bool uniq_trans_scale);
3404
void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3405
			      const struct intel_crtc_state *crtc_state,
3406
			      bool reset);
3407 3408 3409 3410
void chv_phy_pre_pll_enable(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state);
void chv_phy_pre_encoder_enable(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state);
3411
void chv_phy_release_cl2_override(struct intel_encoder *encoder);
3412 3413
void chv_phy_post_pll_disable(struct intel_encoder *encoder,
			      const struct intel_crtc_state *old_crtc_state);
3414

3415 3416 3417
void vlv_set_phy_signal_level(struct intel_encoder *encoder,
			      u32 demph_reg_value, u32 preemph_reg_value,
			      u32 uniqtranscale_reg_value, u32 tx3_demph);
3418 3419 3420 3421 3422 3423
void vlv_phy_pre_pll_enable(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state);
void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state);
void vlv_phy_reset_lanes(struct intel_encoder *encoder,
			 const struct intel_crtc_state *old_crtc_state);
3424

3425 3426 3427 3428 3429 3430
/* intel_combo_phy.c */
void icl_combo_phys_init(struct drm_i915_private *dev_priv);
void icl_combo_phys_uninit(struct drm_i915_private *dev_priv);
void cnl_combo_phys_init(struct drm_i915_private *dev_priv);
void cnl_combo_phys_uninit(struct drm_i915_private *dev_priv);

3431 3432
int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
3433
u64 intel_rc6_residency_ns(struct drm_i915_private *dev_priv,
3434
			   const i915_reg_t reg);
3435

T
Tvrtko Ursulin 已提交
3436 3437
u32 intel_get_cagf(struct drm_i915_private *dev_priv, u32 rpstat1);

3438 3439 3440 3441 3442 3443
static inline u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
					 const i915_reg_t reg)
{
	return DIV_ROUND_UP_ULL(intel_rc6_residency_ns(dev_priv, reg), 1000);
}

3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456
#define I915_READ8(reg)		dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
#define I915_WRITE8(reg, val)	dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)

#define I915_READ16(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
#define I915_WRITE16(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
#define I915_READ16_NOTRACE(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
#define I915_WRITE16_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)

#define I915_READ(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
#define I915_WRITE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
#define I915_READ_NOTRACE(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
#define I915_WRITE_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)

3457 3458 3459 3460
/* Be very careful with read/write 64-bit values. On 32-bit machines, they
 * will be implemented using 2 32-bit writes in an arbitrary order with
 * an arbitrary delay between them. This can cause the hardware to
 * act upon the intermediate value, possibly leading to corruption and
3461 3462 3463 3464 3465 3466 3467 3468 3469
 * machine death. For this reason we do not support I915_WRITE64, or
 * dev_priv->uncore.funcs.mmio_writeq.
 *
 * When reading a 64-bit value as two 32-bit values, the delay may cause
 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
 * occasionally a 64-bit register does not actualy support a full readq
 * and must be read using two 32-bit reads.
 *
 * You have been warned.
3470
 */
3471
#define I915_READ64(reg)	dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
3472

3473
#define I915_READ64_2x32(lower_reg, upper_reg) ({			\
3474 3475
	u32 upper, lower, old_upper, loop = 0;				\
	upper = I915_READ(upper_reg);					\
3476
	do {								\
3477
		old_upper = upper;					\
3478
		lower = I915_READ(lower_reg);				\
3479 3480
		upper = I915_READ(upper_reg);				\
	} while (upper != old_upper && loop++ < 2);			\
3481
	(u64)upper << 32 | lower; })
3482

3483 3484 3485
#define POSTING_READ(reg)	(void)I915_READ_NOTRACE(reg)
#define POSTING_READ16(reg)	(void)I915_READ16_NOTRACE(reg)

3486
#define __raw_read(x, s) \
3487
static inline uint##x##_t __raw_i915_read##x(const struct drm_i915_private *dev_priv, \
3488
					     i915_reg_t reg) \
3489
{ \
3490
	return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
3491 3492 3493
}

#define __raw_write(x, s) \
3494
static inline void __raw_i915_write##x(const struct drm_i915_private *dev_priv, \
3495
				       i915_reg_t reg, uint##x##_t val) \
3496
{ \
3497
	write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511
}
__raw_read(8, b)
__raw_read(16, w)
__raw_read(32, l)
__raw_read(64, q)

__raw_write(8, b)
__raw_write(16, w)
__raw_write(32, l)
__raw_write(64, q)

#undef __raw_read
#undef __raw_write

3512
/* These are untraced mmio-accessors that are only valid to be used inside
3513
 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
3514
 * controlled.
3515
 *
3516
 * Think twice, and think again, before using these.
3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536
 *
 * As an example, these accessors can possibly be used between:
 *
 * spin_lock_irq(&dev_priv->uncore.lock);
 * intel_uncore_forcewake_get__locked();
 *
 * and
 *
 * intel_uncore_forcewake_put__locked();
 * spin_unlock_irq(&dev_priv->uncore.lock);
 *
 *
 * Note: some registers may not need forcewake held, so
 * intel_uncore_forcewake_{get,put} can be omitted, see
 * intel_uncore_forcewake_for_reg().
 *
 * Certain architectures will die if the same cacheline is concurrently accessed
 * by different clients (e.g. on Ivybridge). Access to registers should
 * therefore generally be serialised, by either the dev_priv->uncore.lock or
 * a more localised lock guarding all access to that bank of registers.
3537
 */
3538 3539
#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
3540
#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
3541 3542
#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)

3543 3544 3545 3546
/* "Broadcast RGB" property */
#define INTEL_BROADCAST_RGB_AUTO 0
#define INTEL_BROADCAST_RGB_FULL 1
#define INTEL_BROADCAST_RGB_LIMITED 2
3547

3548
static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
3549
{
3550
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3551
		return VLV_VGACNTRL;
3552
	else if (INTEL_GEN(dev_priv) >= 5)
3553
		return CPU_VGACNTRL;
3554 3555 3556 3557
	else
		return VGACNTRL;
}

3558 3559 3560 3561 3562 3563 3564
static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
{
	unsigned long j = msecs_to_jiffies(m);

	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
}

3565 3566
static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
{
3567 3568 3569 3570 3571
	/* nsecs_to_jiffies64() does not guard against overflow */
	if (NSEC_PER_SEC % HZ &&
	    div_u64(n, NSEC_PER_SEC) >= MAX_JIFFY_OFFSET / HZ)
		return MAX_JIFFY_OFFSET;

3572 3573 3574
        return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
}

3575 3576 3577 3578 3579 3580 3581 3582 3583
/*
 * If you need to wait X milliseconds between events A and B, but event B
 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
 * when event A happened, then just before event B you call this function and
 * pass the timestamp as the first argument, and X as the second argument.
 */
static inline void
wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
{
3584
	unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
3585 3586 3587 3588 3589 3590 3591 3592 3593 3594

	/*
	 * Don't re-read the value of "jiffies" every time since it may change
	 * behind our back and break the math.
	 */
	tmp_jiffies = jiffies;
	target_jiffies = timestamp_jiffies +
			 msecs_to_jiffies_timeout(to_wait_ms);

	if (time_after(target_jiffies, tmp_jiffies)) {
3595 3596 3597 3598
		remaining_jiffies = target_jiffies - tmp_jiffies;
		while (remaining_jiffies)
			remaining_jiffies =
			    schedule_timeout_uninterruptible(remaining_jiffies);
3599 3600
	}
}
3601 3602

static inline bool
3603
__i915_request_irq_complete(const struct i915_request *rq)
3604
{
3605
	struct intel_engine_cs *engine = rq->engine;
3606
	u32 seqno;
3607

3608 3609 3610 3611 3612 3613
	/* Note that the engine may have wrapped around the seqno, and
	 * so our request->global_seqno will be ahead of the hardware,
	 * even though it completed the request before wrapping. We catch
	 * this by kicking all the waiters before resetting the seqno
	 * in hardware, and also signal the fence.
	 */
3614
	if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &rq->fence.flags))
3615 3616
		return true;

3617 3618 3619 3620 3621 3622
	/* The request was dequeued before we were awoken. We check after
	 * inspecting the hw to confirm that this was the same request
	 * that generated the HWS update. The memory barriers within
	 * the request execution are sufficient to ensure that a check
	 * after reading the value from hw matches this request.
	 */
3623
	seqno = i915_request_global_seqno(rq);
3624 3625 3626
	if (!seqno)
		return false;

3627 3628 3629
	/* Before we do the heavier coherent read of the seqno,
	 * check the value (hopefully) in the CPU cacheline.
	 */
3630
	if (__i915_request_completed(rq, seqno))
3631 3632
		return true;

3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643
	/* Ensure our read of the seqno is coherent so that we
	 * do not "miss an interrupt" (i.e. if this is the last
	 * request and the seqno write from the GPU is not visible
	 * by the time the interrupt fires, we will see that the
	 * request is incomplete and go back to sleep awaiting
	 * another interrupt that will never come.)
	 *
	 * Strictly, we only need to do this once after an interrupt,
	 * but it is easier and safer to do it every time the waiter
	 * is woken.
	 */
3644
	if (engine->irq_seqno_barrier &&
3645
	    test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
3646
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
3647

3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659
		/* The ordering of irq_posted versus applying the barrier
		 * is crucial. The clearing of the current irq_posted must
		 * be visible before we perform the barrier operation,
		 * such that if a subsequent interrupt arrives, irq_posted
		 * is reasserted and our task rewoken (which causes us to
		 * do another __i915_request_irq_complete() immediately
		 * and reapply the barrier). Conversely, if the clear
		 * occurs after the barrier, then an interrupt that arrived
		 * whilst we waited on the barrier would not trigger a
		 * barrier on the next pass, and the read may not see the
		 * seqno update.
		 */
3660
		engine->irq_seqno_barrier(engine);
3661 3662 3663 3664 3665 3666 3667

		/* If we consume the irq, but we are no longer the bottom-half,
		 * the real bottom-half may not have serialised their own
		 * seqno check with the irq-barrier (i.e. may have inspected
		 * the seqno before we believe it coherent since they see
		 * irq_posted == false but we are still running).
		 */
3668
		spin_lock_irq(&b->irq_lock);
3669
		if (b->irq_wait && b->irq_wait->tsk != current)
3670 3671 3672 3673 3674 3675
			/* Note that if the bottom-half is changed as we
			 * are sending the wake-up, the new bottom-half will
			 * be woken by whomever made the change. We only have
			 * to worry about when we steal the irq-posted for
			 * ourself.
			 */
3676
			wake_up_process(b->irq_wait->tsk);
3677
		spin_unlock_irq(&b->irq_lock);
3678

3679
		if (__i915_request_completed(rq, seqno))
3680 3681
			return true;
	}
3682 3683 3684 3685

	return false;
}

3686 3687 3688
void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);

3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704
/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
 * perform the operation. To check beforehand, pass in the parameters to
 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
 * you only need to pass in the minor offsets, page-aligned pointers are
 * always valid.
 *
 * For just checking for SSE4.1, in the foreknowledge that the future use
 * will be correctly aligned, just use i915_has_memcpy_from_wc().
 */
#define i915_can_memcpy_from_wc(dst, src, len) \
	i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)

#define i915_has_memcpy_from_wc() \
	i915_memcpy_from_wc(NULL, NULL, 0)

3705 3706 3707 3708 3709
/* i915_mm.c */
int remap_io_mapping(struct vm_area_struct *vma,
		     unsigned long addr, unsigned long pfn, unsigned long size,
		     struct io_mapping *iomap);

3710 3711 3712 3713 3714 3715 3716 3717
static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
{
	if (INTEL_GEN(i915) >= 10)
		return CNL_HWS_CSB_WRITE_INDEX;
	else
		return I915_HWS_CSB_WRITE_INDEX;
}

3718 3719 3720 3721 3722
static inline u32 i915_scratch_offset(const struct drm_i915_private *i915)
{
	return i915_ggtt_offset(i915->gt.scratch);
}

L
Linus Torvalds 已提交
3723
#endif