intel_ringbuffer.c 77.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51
bool
intel_ring_initialized(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;

	if (!dev)
		return false;

	if (i915.enable_execlists) {
		struct intel_context *dctx = ring->default_context;
		struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;

		return ringbuf->obj;
	} else
		return ring->buffer && ring->buffer->obj;
}
52

53
int __intel_ring_space(int head, int tail, int size)
54
{
55 56
	int space = head - tail;
	if (space <= 0)
57
		space += size;
58
	return space - I915_RING_FREE_SPACE;
59 60
}

61 62 63 64 65 66 67 68 69 70 71
void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
{
	if (ringbuf->last_retired_head != -1) {
		ringbuf->head = ringbuf->last_retired_head;
		ringbuf->last_retired_head = -1;
	}

	ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
					    ringbuf->tail, ringbuf->size);
}

72
int intel_ring_space(struct intel_ringbuffer *ringbuf)
73
{
74 75
	intel_ring_update_space(ringbuf);
	return ringbuf->space;
76 77
}

78
bool intel_ring_stopped(struct intel_engine_cs *ring)
79 80
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
81 82
	return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
}
83

84
void __intel_ring_advance(struct intel_engine_cs *ring)
85
{
86 87
	struct intel_ringbuffer *ringbuf = ring->buffer;
	ringbuf->tail &= ringbuf->size - 1;
88
	if (intel_ring_stopped(ring))
89
		return;
90
	ring->write_tail(ring, ringbuf->tail);
91 92
}

93
static int
94
gen2_render_ring_flush(struct intel_engine_cs *ring,
95 96 97 98 99 100 101
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
102
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
120
gen4_render_ring_flush(struct intel_engine_cs *ring,
121 122
		       u32	invalidate_domains,
		       u32	flush_domains)
123
{
124
	struct drm_device *dev = ring->dev;
125
	u32 cmd;
126
	int ret;
127

128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
157
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
158 159 160
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
161

162 163 164
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
165

166 167 168
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
169

170 171 172
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
173 174

	return 0;
175 176
}

177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
215
intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
216
{
217
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
250
gen6_render_ring_flush(struct intel_engine_cs *ring,
251 252 253
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
254
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
255 256
	int ret;

257 258 259 260 261
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

262 263 264 265
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
266 267 268 269 270 271 272
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
273
		flags |= PIPE_CONTROL_CS_STALL;
274 275 276 277 278 279 280 281 282 283 284
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
285
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
286
	}
287

288
	ret = intel_ring_begin(ring, 4);
289 290 291
	if (ret)
		return ret;

292
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
293 294
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
295
	intel_ring_emit(ring, 0);
296 297 298 299 300
	intel_ring_advance(ring);

	return 0;
}

301
static int
302
gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

320
static int
321
gen7_render_ring_flush(struct intel_engine_cs *ring,
322 323 324
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
325
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
326 327
	int ret;

328 329 330 331 332 333 334 335 336 337
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

338 339 340 341 342 343 344 345 346 347 348 349 350 351 352
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
353
		flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
354 355 356 357
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
358
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
359

360 361
		flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;

362 363 364 365
		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
366 367 368 369 370 371 372 373
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
374
	intel_ring_emit(ring, scratch_addr);
375 376 377 378 379 380
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401
static int
gen8_emit_pipe_control(struct intel_engine_cs *ring,
		       u32 flags, u32 scratch_addr)
{
	int ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

B
Ben Widawsky 已提交
402
static int
403
gen8_render_ring_flush(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
404 405 406
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
407
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
408
	int ret;
B
Ben Widawsky 已提交
409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
425 426 427 428 429 430 431 432

		/* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
		ret = gen8_emit_pipe_control(ring,
					     PIPE_CONTROL_CS_STALL |
					     PIPE_CONTROL_STALL_AT_SCOREBOARD,
					     0);
		if (ret)
			return ret;
B
Ben Widawsky 已提交
433 434
	}

435
	return gen8_emit_pipe_control(ring, flags, scratch_addr);
B
Ben Widawsky 已提交
436 437
}

438
static void ring_write_tail(struct intel_engine_cs *ring,
439
			    u32 value)
440
{
441
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
442
	I915_WRITE_TAIL(ring, value);
443 444
}

445
u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
446
{
447
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
448
	u64 acthd;
449

450 451 452 453 454 455 456 457 458
	if (INTEL_INFO(ring->dev)->gen >= 8)
		acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
					 RING_ACTHD_UDW(ring->mmio_base));
	else if (INTEL_INFO(ring->dev)->gen >= 4)
		acthd = I915_READ(RING_ACTHD(ring->mmio_base));
	else
		acthd = I915_READ(ACTHD);

	return acthd;
459 460
}

461
static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
462 463 464 465 466 467 468 469 470 471
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533
static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
		case RCS:
			mmio = RENDER_HWS_PGA_GEN7;
			break;
		case BCS:
			mmio = BLT_HWS_PGA_GEN7;
			break;
		/*
		 * VCS2 actually doesn't exist on Gen7. Only shut up
		 * gcc switch check warning
		 */
		case VCS2:
		case VCS:
			mmio = BSD_HWS_PGA_GEN7;
			break;
		case VECS:
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
		/* XXX: gen8 returns to sanity */
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);

	/*
	 * Flush the TLB for this page
	 *
	 * FIXME: These two bits have disappeared on gen8, so a question
	 * arises: do we still need this and if so how should we go about
	 * invalidating the TLB?
	 */
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
		u32 reg = RING_INSTPM(ring->mmio_base);

		/* ring should be idle before issuing a sync flush*/
		WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);

		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
				  ring->name);
	}
}

534
static bool stop_ring(struct intel_engine_cs *ring)
535
{
536
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
537

538 539
	if (!IS_GEN2(ring->dev)) {
		I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
540 541
		if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
			DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
542 543 544 545 546 547
			/* Sometimes we observe that the idle flag is not
			 * set even though the ring is empty. So double
			 * check before giving up.
			 */
			if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
				return false;
548 549
		}
	}
550

551
	I915_WRITE_CTL(ring, 0);
552
	I915_WRITE_HEAD(ring, 0);
553
	ring->write_tail(ring, 0);
554

555 556 557 558
	if (!IS_GEN2(ring->dev)) {
		(void)I915_READ_CTL(ring);
		I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
	}
559

560 561
	return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
}
562

563
static int init_ring_common(struct intel_engine_cs *ring)
564 565 566
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
567 568
	struct intel_ringbuffer *ringbuf = ring->buffer;
	struct drm_i915_gem_object *obj = ringbuf->obj;
569 570
	int ret = 0;

571
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
572 573 574

	if (!stop_ring(ring)) {
		/* G45 ring initialization often fails to reset head to zero */
575 576 577 578 579 580 581
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
582

583
		if (!stop_ring(ring)) {
584 585 586 587 588 589 590
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
591 592
			ret = -EIO;
			goto out;
593
		}
594 595
	}

596 597 598 599 600
	if (I915_NEED_GFX_HWS(dev))
		intel_ring_setup_status_page(ring);
	else
		ring_setup_phys_status_page(ring);

601 602 603
	/* Enforce ordering by reading HEAD register back */
	I915_READ_HEAD(ring);

604 605 606 607
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
608
	I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
609 610 611 612 613 614 615 616

	/* WaClearRingBufHeadRegAtInit:ctg,elk */
	if (I915_READ_HEAD(ring))
		DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
			  ring->name, I915_READ_HEAD(ring));
	I915_WRITE_HEAD(ring, 0);
	(void)I915_READ_HEAD(ring);

617
	I915_WRITE_CTL(ring,
618
			((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
619
			| RING_VALID);
620 621

	/* If the head is still not zero, the ring is dead */
622
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
623
		     I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
624
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
625
		DRM_ERROR("%s initialization failed "
626 627 628 629 630
			  "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
			  ring->name,
			  I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
			  I915_READ_HEAD(ring), I915_READ_TAIL(ring),
			  I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
631 632
		ret = -EIO;
		goto out;
633 634
	}

635
	ringbuf->last_retired_head = -1;
636 637
	ringbuf->head = I915_READ_HEAD(ring);
	ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
638
	intel_ring_update_space(ringbuf);
639

640 641
	memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));

642
out:
643
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
644 645

	return ret;
646 647
}

648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666
void
intel_fini_pipe_control(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;

	if (ring->scratch.obj == NULL)
		return;

	if (INTEL_INFO(dev)->gen >= 5) {
		kunmap(sg_page(ring->scratch.obj->pages->sgl));
		i915_gem_object_ggtt_unpin(ring->scratch.obj);
	}

	drm_gem_object_unreference(&ring->scratch.obj->base);
	ring->scratch.obj = NULL;
}

int
intel_init_pipe_control(struct intel_engine_cs *ring)
667 668 669
{
	int ret;

670
	WARN_ON(ring->scratch.obj);
671

672 673
	ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
	if (ring->scratch.obj == NULL) {
674 675 676 677
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
678

679 680 681
	ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
682

683
	ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
684 685 686
	if (ret)
		goto err_unref;

687 688 689
	ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
	ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
	if (ring->scratch.cpu_page == NULL) {
690
		ret = -ENOMEM;
691
		goto err_unpin;
692
	}
693

694
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
695
			 ring->name, ring->scratch.gtt_offset);
696 697 698
	return 0;

err_unpin:
B
Ben Widawsky 已提交
699
	i915_gem_object_ggtt_unpin(ring->scratch.obj);
700
err_unref:
701
	drm_gem_object_unreference(&ring->scratch.obj->base);
702 703 704 705
err:
	return ret;
}

706 707
static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
				       struct intel_context *ctx)
708
{
709
	int ret, i;
710 711
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
712
	struct i915_workarounds *w = &dev_priv->workarounds;
713

714
	if (WARN_ON_ONCE(w->count == 0))
715
		return 0;
716

717 718 719 720
	ring->gpu_caches_dirty = true;
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
721

722
	ret = intel_ring_begin(ring, (w->count * 2 + 2));
723 724 725
	if (ret)
		return ret;

726
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
727 728 729 730
	for (i = 0; i < w->count; i++) {
		intel_ring_emit(ring, w->reg[i].addr);
		intel_ring_emit(ring, w->reg[i].value);
	}
731
	intel_ring_emit(ring, MI_NOOP);
732 733 734 735 736 737 738

	intel_ring_advance(ring);

	ring->gpu_caches_dirty = true;
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
739

740
	DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
741

742
	return 0;
743 744
}

745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760
static int intel_rcs_ctx_init(struct intel_engine_cs *ring,
			      struct intel_context *ctx)
{
	int ret;

	ret = intel_ring_workarounds_emit(ring, ctx);
	if (ret != 0)
		return ret;

	ret = i915_gem_render_state_init(ring);
	if (ret)
		DRM_ERROR("init render state: %d\n", ret);

	return ret;
}

761
static int wa_add(struct drm_i915_private *dev_priv,
762
		  const u32 addr, const u32 mask, const u32 val)
763 764 765 766 767 768 769 770 771 772 773 774 775
{
	const u32 idx = dev_priv->workarounds.count;

	if (WARN_ON(idx >= I915_MAX_WA_REGS))
		return -ENOSPC;

	dev_priv->workarounds.reg[idx].addr = addr;
	dev_priv->workarounds.reg[idx].value = val;
	dev_priv->workarounds.reg[idx].mask = mask;

	dev_priv->workarounds.count++;

	return 0;
776 777
}

778 779
#define WA_REG(addr, mask, val) { \
		const int r = wa_add(dev_priv, (addr), (mask), (val)); \
780 781 782 783 784
		if (r) \
			return r; \
	}

#define WA_SET_BIT_MASKED(addr, mask) \
785
	WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
786 787

#define WA_CLR_BIT_MASKED(addr, mask) \
788
	WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
789

790
#define WA_SET_FIELD_MASKED(addr, mask, value) \
791
	WA_REG(addr, mask, _MASKED_FIELD(mask, value))
792

793 794
#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
795

796
#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
797

798
static int bdw_init_workarounds(struct intel_engine_cs *ring)
799
{
800 801
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
802 803

	/* WaDisablePartialInstShootdown:bdw */
804
	/* WaDisableThreadStallDopClockGating:bdw (pre-production) */
805 806 807
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
			  STALL_DOP_GATING_DISABLE);
808

809
	/* WaDisableDopClockGating:bdw */
810 811
	WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
			  DOP_CLOCK_GATING_DISABLE);
812

813 814
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
			  GEN8_SAMPLER_POWER_BYPASS_DIS);
815 816 817 818 819

	/* Use Force Non-Coherent whenever executing a 3D context. This is a
	 * workaround for for a possible hang in the unlikely event a TLB
	 * invalidation occurs during a PSD flush.
	 */
820
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
821
			  /* WaForceEnableNonCoherent:bdw */
822
			  HDC_FORCE_NON_COHERENT |
823 824 825
			  /* WaForceContextSaveRestoreNonCoherent:bdw */
			  HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
			  /* WaHdcDisableFetchWhenMasked:bdw */
826
			  HDC_DONOT_FETCH_MEM_WHEN_MASKED |
827
			  /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
828
			  (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
829

830 831 832 833 834 835 836 837 838 839
	/* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
	 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
	 *  polygons in the same 8x4 pixel/sample area to be processed without
	 *  stalling waiting for the earlier ones to write to Hierarchical Z
	 *  buffer."
	 *
	 * This optimization is off by default for Broadwell; turn it on.
	 */
	WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);

840
	/* Wa4x4STCOptimizationDisable:bdw */
841 842
	WA_SET_BIT_MASKED(CACHE_MODE_1,
			  GEN8_4x4_STC_OPTIMIZATION_DISABLE);
843 844 845 846 847 848 849 850 851

	/*
	 * BSpec recommends 8x4 when MSAA is used,
	 * however in practice 16x4 seems fastest.
	 *
	 * Note that PS/WM thread counts depend on the WIZ hashing
	 * disable bit, which we don't touch here, but it's good
	 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
	 */
852 853 854
	WA_SET_FIELD_MASKED(GEN7_GT_MODE,
			    GEN6_WIZ_HASHING_MASK,
			    GEN6_WIZ_HASHING_16x4);
855

856 857 858
	/* WaProgramL3SqcReg1Default:bdw */
	WA_WRITE(GEN8_L3SQCREG1, BDW_WA_L3SQCREG1_DEFAULT);

859 860 861
	return 0;
}

862 863 864 865 866 867 868
static int chv_init_workarounds(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* WaDisablePartialInstShootdown:chv */
	/* WaDisableThreadStallDopClockGating:chv */
869
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
870 871
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
			  STALL_DOP_GATING_DISABLE);
872

873 874 875 876 877 878 879 880 881 882
	/* Use Force Non-Coherent whenever executing a 3D context. This is a
	 * workaround for a possible hang in the unlikely event a TLB
	 * invalidation occurs during a PSD flush.
	 */
	/* WaForceEnableNonCoherent:chv */
	/* WaHdcDisableFetchWhenMasked:chv */
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
			  HDC_FORCE_NON_COHERENT |
			  HDC_DONOT_FETCH_MEM_WHEN_MASKED);

883 884 885 886 887
	/* According to the CACHE_MODE_0 default value documentation, some
	 * CHV platforms disable this optimization by default.  Turn it on.
	 */
	WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);

888 889 890 891
	/* Wa4x4STCOptimizationDisable:chv */
	WA_SET_BIT_MASKED(CACHE_MODE_1,
			  GEN8_4x4_STC_OPTIMIZATION_DISABLE);

892 893 894
	/* Improve HiZ throughput on CHV. */
	WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);

895 896 897 898 899 900 901 902 903 904 905 906
	/*
	 * BSpec recommends 8x4 when MSAA is used,
	 * however in practice 16x4 seems fastest.
	 *
	 * Note that PS/WM thread counts depend on the WIZ hashing
	 * disable bit, which we don't touch here, but it's good
	 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
	 */
	WA_SET_FIELD_MASKED(GEN7_GT_MODE,
			    GEN6_WIZ_HASHING_MASK,
			    GEN6_WIZ_HASHING_16x4);

907 908 909 910 911 912 913
	if (INTEL_REVID(dev) == SKL_REVID_C0 ||
	    INTEL_REVID(dev) == SKL_REVID_D0)
		/* WaBarrierPerformanceFixDisable:skl */
		WA_SET_BIT_MASKED(HDC_CHICKEN0,
				  HDC_FENCE_DEST_SLM_DISABLE |
				  HDC_BARRIER_PERFORMANCE_DISABLE);

914 915 916
	return 0;
}

917 918
static int gen9_init_workarounds(struct intel_engine_cs *ring)
{
919 920 921 922 923 924 925
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* WaDisablePartialInstShootdown:skl */
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);

926 927 928 929
	/* Syncing dependencies between camera and graphics */
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
			  GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);

930 931
	if (INTEL_REVID(dev) == SKL_REVID_A0 ||
	    INTEL_REVID(dev) == SKL_REVID_B0) {
932 933 934
		/* WaDisableDgMirrorFixInHalfSliceChicken5:skl */
		WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
				  GEN9_DG_MIRROR_FIX_ENABLE);
935 936
	}

937 938 939 940 941 942 943 944
	if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0) {
		/* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl */
		WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
				  GEN9_RHWO_OPTIMIZATION_DISABLE);
		WA_SET_BIT_MASKED(GEN9_SLICE_COMMON_ECO_CHICKEN0,
				  DISABLE_PIXEL_MASK_CAMMING);
	}

945 946 947 948 949 950
	if (INTEL_REVID(dev) >= SKL_REVID_C0) {
		/* WaEnableYV12BugFixInHalfSliceChicken7:skl */
		WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
				  GEN9_ENABLE_YV12_BUGFIX);
	}

951 952 953 954 955 956 957 958 959 960 961
	if (INTEL_REVID(dev) <= SKL_REVID_D0) {
		/*
		 *Use Force Non-Coherent whenever executing a 3D context. This
		 * is a workaround for a possible hang in the unlikely event
		 * a TLB invalidation occurs during a PSD flush.
		 */
		/* WaForceEnableNonCoherent:skl */
		WA_SET_BIT_MASKED(HDC_CHICKEN0,
				  HDC_FORCE_NON_COHERENT);
	}

962 963 964
	/* Wa4x4STCOptimizationDisable:skl */
	WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);

965 966 967
	/* WaDisablePartialResolveInVc:skl */
	WA_SET_BIT_MASKED(CACHE_MODE_1, GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE);

968 969 970 971
	/* WaCcsTlbPrefetchDisable:skl */
	WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
			  GEN9_CCS_TLB_PREFETCH_ENABLE);

972 973 974
	return 0;
}

975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
static int skl_tune_iz_hashing(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u8 vals[3] = { 0, 0, 0 };
	unsigned int i;

	for (i = 0; i < 3; i++) {
		u8 ss;

		/*
		 * Only consider slices where one, and only one, subslice has 7
		 * EUs
		 */
		if (hweight8(dev_priv->info.subslice_7eu[i]) != 1)
			continue;

		/*
		 * subslice_7eu[i] != 0 (because of the check above) and
		 * ss_max == 4 (maximum number of subslices possible per slice)
		 *
		 * ->    0 <= ss <= 3;
		 */
		ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
		vals[i] = 3 - ss;
	}

	if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
		return 0;

	/* Tune IZ hashing. See intel_device_info_runtime_init() */
	WA_SET_FIELD_MASKED(GEN7_GT_MODE,
			    GEN9_IZ_HASHING_MASK(2) |
			    GEN9_IZ_HASHING_MASK(1) |
			    GEN9_IZ_HASHING_MASK(0),
			    GEN9_IZ_HASHING(2, vals[2]) |
			    GEN9_IZ_HASHING(1, vals[1]) |
			    GEN9_IZ_HASHING(0, vals[0]));

	return 0;
}


1018 1019
static int skl_init_workarounds(struct intel_engine_cs *ring)
{
1020 1021 1022
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1023 1024
	gen9_init_workarounds(ring);

1025 1026 1027 1028 1029
	/* WaDisablePowerCompilerClockGating:skl */
	if (INTEL_REVID(dev) == SKL_REVID_B0)
		WA_SET_BIT_MASKED(HIZ_CHICKEN,
				  BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);

1030
	return skl_tune_iz_hashing(ring);
1031 1032
}

1033
int init_workarounds_ring(struct intel_engine_cs *ring)
1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	WARN_ON(ring->id != RCS);

	dev_priv->workarounds.count = 0;

	if (IS_BROADWELL(dev))
		return bdw_init_workarounds(ring);

	if (IS_CHERRYVIEW(dev))
		return chv_init_workarounds(ring);
1047

1048 1049 1050
	if (IS_SKYLAKE(dev))
		return skl_init_workarounds(ring);
	else if (IS_GEN9(dev))
1051 1052
		return gen9_init_workarounds(ring);

1053 1054 1055
	return 0;
}

1056
static int init_render_ring(struct intel_engine_cs *ring)
1057
{
1058
	struct drm_device *dev = ring->dev;
1059
	struct drm_i915_private *dev_priv = dev->dev_private;
1060
	int ret = init_ring_common(ring);
1061 1062
	if (ret)
		return ret;
1063

1064 1065
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
	if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
1066
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
1067 1068 1069 1070

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
1071
	 *
1072
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1073
	 */
1074
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
1075 1076
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

1077
	/* Required for the hardware to program scanline values for waiting */
1078
	/* WaEnableFlushTlbInvalidationMode:snb */
1079 1080
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
1081
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
1082

1083
	/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
1084 1085
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
1086
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
1087
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
1088

1089
	if (IS_GEN6(dev)) {
1090 1091 1092 1093 1094 1095
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
1096
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
1097 1098
	}

1099 1100
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1101

1102
	if (HAS_L3_DPF(dev))
1103
		I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1104

1105
	return init_workarounds_ring(ring);
1106 1107
}

1108
static void render_ring_cleanup(struct intel_engine_cs *ring)
1109
{
1110
	struct drm_device *dev = ring->dev;
1111 1112 1113 1114 1115 1116 1117
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (dev_priv->semaphore_obj) {
		i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
		drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
		dev_priv->semaphore_obj = NULL;
	}
1118

1119
	intel_fini_pipe_control(ring);
1120 1121
}

1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139
static int gen8_rcs_signal(struct intel_engine_cs *signaller,
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 8
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
1140
		u32 seqno;
1141 1142 1143 1144
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

1145 1146
		seqno = i915_gem_request_get_seqno(
					   signaller->outstanding_lazy_request);
1147 1148 1149 1150 1151 1152
		intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
		intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
					   PIPE_CONTROL_QW_WRITE |
					   PIPE_CONTROL_FLUSH_ENABLE);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset));
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
1153
		intel_ring_emit(signaller, seqno);
1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180
		intel_ring_emit(signaller, 0);
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

static int gen8_xcs_signal(struct intel_engine_cs *signaller,
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 6
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
1181
		u32 seqno;
1182 1183 1184 1185
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

1186 1187
		seqno = i915_gem_request_get_seqno(
					   signaller->outstanding_lazy_request);
1188 1189 1190 1191 1192
		intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
					   MI_FLUSH_DW_OP_STOREDW);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
					   MI_FLUSH_DW_USE_GTT);
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
1193
		intel_ring_emit(signaller, seqno);
1194 1195 1196 1197 1198 1199 1200 1201
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

1202
static int gen6_signal(struct intel_engine_cs *signaller,
1203
		       unsigned int num_dwords)
1204
{
1205 1206
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1207
	struct intel_engine_cs *useless;
1208
	int i, ret, num_rings;
1209

1210 1211 1212 1213
#define MBOX_UPDATE_DWORDS 3
	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
#undef MBOX_UPDATE_DWORDS
1214 1215 1216 1217 1218

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

1219 1220 1221
	for_each_ring(useless, dev_priv, i) {
		u32 mbox_reg = signaller->semaphore.mbox.signal[i];
		if (mbox_reg != GEN6_NOSYNC) {
1222 1223
			u32 seqno = i915_gem_request_get_seqno(
					   signaller->outstanding_lazy_request);
1224 1225
			intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
			intel_ring_emit(signaller, mbox_reg);
1226
			intel_ring_emit(signaller, seqno);
1227 1228
		}
	}
1229

1230 1231 1232 1233
	/* If num_dwords was rounded, make sure the tail pointer is correct */
	if (num_rings % 2 == 0)
		intel_ring_emit(signaller, MI_NOOP);

1234
	return 0;
1235 1236
}

1237 1238 1239 1240 1241 1242 1243 1244 1245
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
1246
static int
1247
gen6_add_request(struct intel_engine_cs *ring)
1248
{
1249
	int ret;
1250

B
Ben Widawsky 已提交
1251 1252 1253 1254 1255
	if (ring->semaphore.signal)
		ret = ring->semaphore.signal(ring, 4);
	else
		ret = intel_ring_begin(ring, 4);

1256 1257 1258 1259 1260
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1261 1262
	intel_ring_emit(ring,
		    i915_gem_request_get_seqno(ring->outstanding_lazy_request));
1263
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1264
	__intel_ring_advance(ring);
1265 1266 1267 1268

	return 0;
}

1269 1270 1271 1272 1273 1274 1275
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

1276 1277 1278 1279 1280 1281 1282
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297

static int
gen8_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
	       u32 seqno)
{
	struct drm_i915_private *dev_priv = waiter->dev->dev_private;
	int ret;

	ret = intel_ring_begin(waiter, 4);
	if (ret)
		return ret;

	intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
				MI_SEMAPHORE_GLOBAL_GTT |
B
Ben Widawsky 已提交
1298
				MI_SEMAPHORE_POLL |
1299 1300 1301 1302 1303 1304 1305 1306 1307 1308
				MI_SEMAPHORE_SAD_GTE_SDD);
	intel_ring_emit(waiter, seqno);
	intel_ring_emit(waiter,
			lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_emit(waiter,
			upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_advance(waiter);
	return 0;
}

1309
static int
1310 1311
gen6_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
1312
	       u32 seqno)
1313
{
1314 1315 1316
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
1317 1318
	u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
	int ret;
1319

1320 1321 1322 1323 1324 1325
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

1326
	WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
1327

1328
	ret = intel_ring_begin(waiter, 4);
1329 1330 1331
	if (ret)
		return ret;

1332 1333
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
1334
		intel_ring_emit(waiter, dw1 | wait_mbox);
1335 1336 1337 1338 1339 1340 1341 1342 1343
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
1344
	intel_ring_advance(waiter);
1345 1346 1347 1348

	return 0;
}

1349 1350
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
1351 1352
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
1353 1354 1355 1356 1357 1358
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
1359
pc_render_add_request(struct intel_engine_cs *ring)
1360
{
1361
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

1376
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1377 1378
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
1379
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1380 1381
	intel_ring_emit(ring,
		    i915_gem_request_get_seqno(ring->outstanding_lazy_request));
1382 1383
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1384
	scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
1385
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1386
	scratch_addr += 2 * CACHELINE_BYTES;
1387
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1388
	scratch_addr += 2 * CACHELINE_BYTES;
1389
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1390
	scratch_addr += 2 * CACHELINE_BYTES;
1391
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1392
	scratch_addr += 2 * CACHELINE_BYTES;
1393
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1394

1395
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1396 1397
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
1398
			PIPE_CONTROL_NOTIFY);
1399
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1400 1401
	intel_ring_emit(ring,
		    i915_gem_request_get_seqno(ring->outstanding_lazy_request));
1402
	intel_ring_emit(ring, 0);
1403
	__intel_ring_advance(ring);
1404 1405 1406 1407

	return 0;
}

1408
static u32
1409
gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1410 1411 1412 1413
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
1414 1415 1416 1417 1418
	if (!lazy_coherency) {
		struct drm_i915_private *dev_priv = ring->dev->dev_private;
		POSTING_READ(RING_ACTHD(ring->mmio_base));
	}

1419 1420 1421
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

1422
static u32
1423
ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1424
{
1425 1426 1427
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
1428
static void
1429
ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1430 1431 1432 1433
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

1434
static u32
1435
pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1436
{
1437
	return ring->scratch.cpu_page[0];
1438 1439
}

M
Mika Kuoppala 已提交
1440
static void
1441
pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1442
{
1443
	ring->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
1444 1445
}

1446
static bool
1447
gen5_ring_get_irq(struct intel_engine_cs *ring)
1448 1449
{
	struct drm_device *dev = ring->dev;
1450
	struct drm_i915_private *dev_priv = dev->dev_private;
1451
	unsigned long flags;
1452

1453
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1454 1455
		return false;

1456
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1457
	if (ring->irq_refcount++ == 0)
1458
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1459
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1460 1461 1462 1463 1464

	return true;
}

static void
1465
gen5_ring_put_irq(struct intel_engine_cs *ring)
1466 1467
{
	struct drm_device *dev = ring->dev;
1468
	struct drm_i915_private *dev_priv = dev->dev_private;
1469
	unsigned long flags;
1470

1471
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1472
	if (--ring->irq_refcount == 0)
1473
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1474
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1475 1476
}

1477
static bool
1478
i9xx_ring_get_irq(struct intel_engine_cs *ring)
1479
{
1480
	struct drm_device *dev = ring->dev;
1481
	struct drm_i915_private *dev_priv = dev->dev_private;
1482
	unsigned long flags;
1483

1484
	if (!intel_irqs_enabled(dev_priv))
1485 1486
		return false;

1487
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1488
	if (ring->irq_refcount++ == 0) {
1489 1490 1491 1492
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1493
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1494 1495

	return true;
1496 1497
}

1498
static void
1499
i9xx_ring_put_irq(struct intel_engine_cs *ring)
1500
{
1501
	struct drm_device *dev = ring->dev;
1502
	struct drm_i915_private *dev_priv = dev->dev_private;
1503
	unsigned long flags;
1504

1505
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1506
	if (--ring->irq_refcount == 0) {
1507 1508 1509 1510
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1511
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1512 1513
}

C
Chris Wilson 已提交
1514
static bool
1515
i8xx_ring_get_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1516 1517
{
	struct drm_device *dev = ring->dev;
1518
	struct drm_i915_private *dev_priv = dev->dev_private;
1519
	unsigned long flags;
C
Chris Wilson 已提交
1520

1521
	if (!intel_irqs_enabled(dev_priv))
C
Chris Wilson 已提交
1522 1523
		return false;

1524
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1525
	if (ring->irq_refcount++ == 0) {
C
Chris Wilson 已提交
1526 1527 1528 1529
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1530
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1531 1532 1533 1534 1535

	return true;
}

static void
1536
i8xx_ring_put_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1537 1538
{
	struct drm_device *dev = ring->dev;
1539
	struct drm_i915_private *dev_priv = dev->dev_private;
1540
	unsigned long flags;
C
Chris Wilson 已提交
1541

1542
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1543
	if (--ring->irq_refcount == 0) {
C
Chris Wilson 已提交
1544 1545 1546 1547
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1548
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1549 1550
}

1551
static int
1552
bsd_ring_flush(struct intel_engine_cs *ring,
1553 1554
	       u32     invalidate_domains,
	       u32     flush_domains)
1555
{
1556 1557 1558 1559 1560 1561 1562 1563 1564 1565
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
1566 1567
}

1568
static int
1569
i9xx_add_request(struct intel_engine_cs *ring)
1570
{
1571 1572 1573 1574 1575
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
1576

1577 1578
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1579 1580
	intel_ring_emit(ring,
		    i915_gem_request_get_seqno(ring->outstanding_lazy_request));
1581
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1582
	__intel_ring_advance(ring);
1583

1584
	return 0;
1585 1586
}

1587
static bool
1588
gen6_ring_get_irq(struct intel_engine_cs *ring)
1589 1590
{
	struct drm_device *dev = ring->dev;
1591
	struct drm_i915_private *dev_priv = dev->dev_private;
1592
	unsigned long flags;
1593

1594 1595
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return false;
1596

1597
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1598
	if (ring->irq_refcount++ == 0) {
1599
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1600 1601
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
1602
					 GT_PARITY_ERROR(dev)));
1603 1604
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1605
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1606
	}
1607
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1608 1609 1610 1611 1612

	return true;
}

static void
1613
gen6_ring_put_irq(struct intel_engine_cs *ring)
1614 1615
{
	struct drm_device *dev = ring->dev;
1616
	struct drm_i915_private *dev_priv = dev->dev_private;
1617
	unsigned long flags;
1618

1619
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1620
	if (--ring->irq_refcount == 0) {
1621
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1622
			I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1623 1624
		else
			I915_WRITE_IMR(ring, ~0);
1625
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1626
	}
1627
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1628 1629
}

B
Ben Widawsky 已提交
1630
static bool
1631
hsw_vebox_get_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1632 1633 1634 1635 1636
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1637
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
B
Ben Widawsky 已提交
1638 1639
		return false;

1640
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1641
	if (ring->irq_refcount++ == 0) {
B
Ben Widawsky 已提交
1642
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1643
		gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1644
	}
1645
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1646 1647 1648 1649 1650

	return true;
}

static void
1651
hsw_vebox_put_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1652 1653 1654 1655 1656
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1657
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1658
	if (--ring->irq_refcount == 0) {
B
Ben Widawsky 已提交
1659
		I915_WRITE_IMR(ring, ~0);
1660
		gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1661
	}
1662
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1663 1664
}

1665
static bool
1666
gen8_ring_get_irq(struct intel_engine_cs *ring)
1667 1668 1669 1670 1671
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1672
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (ring->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
1692
gen8_ring_put_irq(struct intel_engine_cs *ring)
1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (--ring->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
			I915_WRITE_IMR(ring, ~0);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1711
static int
1712
i965_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1713
			 u64 offset, u32 length,
1714
			 unsigned dispatch_flags)
1715
{
1716
	int ret;
1717

1718 1719 1720 1721
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1722
	intel_ring_emit(ring,
1723 1724
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1725 1726
			(dispatch_flags & I915_DISPATCH_SECURE ?
			 0 : MI_BATCH_NON_SECURE_I965));
1727
	intel_ring_emit(ring, offset);
1728 1729
	intel_ring_advance(ring);

1730 1731 1732
	return 0;
}

1733 1734
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1735 1736
#define I830_TLB_ENTRIES (2)
#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
1737
static int
1738
i830_dispatch_execbuffer(struct intel_engine_cs *ring,
1739 1740
			 u64 offset, u32 len,
			 unsigned dispatch_flags)
1741
{
1742
	u32 cs_offset = ring->scratch.gtt_offset;
1743
	int ret;
1744

1745 1746 1747
	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;
1748

1749 1750 1751 1752 1753 1754 1755 1756
	/* Evict the invalid PTE TLBs */
	intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
	intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
	intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
	intel_ring_emit(ring, cs_offset);
	intel_ring_emit(ring, 0xdeadbeef);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1757

1758
	if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
1759 1760 1761
		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

1762
		ret = intel_ring_begin(ring, 6 + 2);
1763 1764
		if (ret)
			return ret;
1765 1766 1767 1768 1769 1770 1771

		/* Blit the batch (which has now all relocs applied) to the
		 * stable batch scratch bo area (so that the CS never
		 * stumbles over its tlb invalidation bug) ...
		 */
		intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
1772
		intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
1773 1774 1775
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
1776

1777
		intel_ring_emit(ring, MI_FLUSH);
1778 1779
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
1780 1781

		/* ... and execute it. */
1782
		offset = cs_offset;
1783
	}
1784

1785 1786 1787 1788 1789
	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_BATCH_BUFFER);
1790 1791
	intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
					0 : MI_BATCH_NON_SECURE));
1792 1793 1794 1795
	intel_ring_emit(ring, offset + len - 8);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

1796 1797 1798 1799
	return 0;
}

static int
1800
i915_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1801
			 u64 offset, u32 len,
1802
			 unsigned dispatch_flags)
1803 1804 1805 1806 1807 1808 1809
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1810
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1811 1812
	intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
					0 : MI_BATCH_NON_SECURE));
1813
	intel_ring_advance(ring);
1814 1815 1816 1817

	return 0;
}

1818
static void cleanup_status_page(struct intel_engine_cs *ring)
1819
{
1820
	struct drm_i915_gem_object *obj;
1821

1822 1823
	obj = ring->status_page.obj;
	if (obj == NULL)
1824 1825
		return;

1826
	kunmap(sg_page(obj->pages->sgl));
B
Ben Widawsky 已提交
1827
	i915_gem_object_ggtt_unpin(obj);
1828
	drm_gem_object_unreference(&obj->base);
1829
	ring->status_page.obj = NULL;
1830 1831
}

1832
static int init_status_page(struct intel_engine_cs *ring)
1833
{
1834
	struct drm_i915_gem_object *obj;
1835

1836
	if ((obj = ring->status_page.obj) == NULL) {
1837
		unsigned flags;
1838
		int ret;
1839

1840 1841 1842 1843 1844
		obj = i915_gem_alloc_object(ring->dev, 4096);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate status page\n");
			return -ENOMEM;
		}
1845

1846 1847 1848 1849
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
		if (ret)
			goto err_unref;

1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863
		flags = 0;
		if (!HAS_LLC(ring->dev))
			/* On g33, we cannot place HWS above 256MiB, so
			 * restrict its pinning to the low mappable arena.
			 * Though this restriction is not documented for
			 * gen4, gen5, or byt, they also behave similarly
			 * and hang if the HWS is placed at the top of the
			 * GTT. To generalise, it appears that all !llc
			 * platforms have issues with us placing the HWS
			 * above the mappable region (even though we never
			 * actualy map it).
			 */
			flags |= PIN_MAPPABLE;
		ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
1864 1865 1866 1867 1868 1869 1870 1871
		if (ret) {
err_unref:
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

		ring->status_page.obj = obj;
	}
1872

1873
	ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
1874
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1875
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1876

1877 1878
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1879 1880 1881 1882

	return 0;
}

1883
static int init_phys_status_page(struct intel_engine_cs *ring)
1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1900
void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1901 1902
{
	iounmap(ringbuf->virtual_start);
1903
	ringbuf->virtual_start = NULL;
1904
	i915_gem_object_ggtt_unpin(ringbuf->obj);
1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935
}

int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
				     struct intel_ringbuffer *ringbuf)
{
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct drm_i915_gem_object *obj = ringbuf->obj;
	int ret;

	ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
	if (ret)
		return ret;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret) {
		i915_gem_object_ggtt_unpin(obj);
		return ret;
	}

	ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
			i915_gem_obj_ggtt_offset(obj), ringbuf->size);
	if (ringbuf->virtual_start == NULL) {
		i915_gem_object_ggtt_unpin(obj);
		return -EINVAL;
	}

	return 0;
}

void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
{
1936 1937 1938 1939
	drm_gem_object_unreference(&ringbuf->obj->base);
	ringbuf->obj = NULL;
}

1940 1941
int intel_alloc_ringbuffer_obj(struct drm_device *dev,
			       struct intel_ringbuffer *ringbuf)
1942
{
1943
	struct drm_i915_gem_object *obj;
1944

1945 1946
	obj = NULL;
	if (!HAS_LLC(dev))
1947
		obj = i915_gem_object_create_stolen(dev, ringbuf->size);
1948
	if (obj == NULL)
1949
		obj = i915_gem_alloc_object(dev, ringbuf->size);
1950 1951
	if (obj == NULL)
		return -ENOMEM;
1952

1953 1954 1955
	/* mark ring buffers as read-only from GPU side by default */
	obj->gt_ro = 1;

1956
	ringbuf->obj = obj;
1957

1958
	return 0;
1959 1960 1961
}

static int intel_init_ring_buffer(struct drm_device *dev,
1962
				  struct intel_engine_cs *ring)
1963
{
1964
	struct intel_ringbuffer *ringbuf;
1965 1966
	int ret;

1967 1968 1969 1970 1971 1972
	WARN_ON(ring->buffer);

	ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
	if (!ringbuf)
		return -ENOMEM;
	ring->buffer = ringbuf;
1973

1974 1975 1976
	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1977
	INIT_LIST_HEAD(&ring->execlist_queue);
1978
	ringbuf->size = 32 * PAGE_SIZE;
1979
	ringbuf->ring = ring;
1980
	memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
1981 1982 1983 1984 1985 1986

	init_waitqueue_head(&ring->irq_queue);

	if (I915_NEED_GFX_HWS(dev)) {
		ret = init_status_page(ring);
		if (ret)
1987
			goto error;
1988 1989 1990 1991
	} else {
		BUG_ON(ring->id != RCS);
		ret = init_phys_status_page(ring);
		if (ret)
1992
			goto error;
1993 1994
	}

1995
	WARN_ON(ringbuf->obj);
1996

1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009
	ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
	if (ret) {
		DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
				ring->name, ret);
		goto error;
	}

	ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
	if (ret) {
		DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
				ring->name, ret);
		intel_destroy_ringbuffer_obj(ringbuf);
		goto error;
2010
	}
2011

2012 2013 2014 2015
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
2016
	ringbuf->effective_size = ringbuf->size;
2017
	if (IS_I830(dev) || IS_845G(dev))
2018
		ringbuf->effective_size -= 2 * CACHELINE_BYTES;
2019

2020 2021
	ret = i915_cmd_parser_init_ring(ring);
	if (ret)
2022 2023 2024
		goto error;

	return 0;
2025

2026 2027 2028 2029
error:
	kfree(ringbuf);
	ring->buffer = NULL;
	return ret;
2030 2031
}

2032
void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
2033
{
2034 2035
	struct drm_i915_private *dev_priv;
	struct intel_ringbuffer *ringbuf;
2036

2037
	if (!intel_ring_initialized(ring))
2038 2039
		return;

2040 2041 2042
	dev_priv = to_i915(ring->dev);
	ringbuf = ring->buffer;

2043
	intel_stop_ring_buffer(ring);
2044
	WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
2045

2046
	intel_unpin_ringbuffer_obj(ringbuf);
2047
	intel_destroy_ringbuffer_obj(ringbuf);
2048
	i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
2049

Z
Zou Nan hai 已提交
2050 2051 2052
	if (ring->cleanup)
		ring->cleanup(ring);

2053
	cleanup_status_page(ring);
2054 2055

	i915_cmd_parser_fini_ring(ring);
2056

2057
	kfree(ringbuf);
2058
	ring->buffer = NULL;
2059 2060
}

2061
static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
2062
{
2063
	struct intel_ringbuffer *ringbuf = ring->buffer;
2064
	struct drm_i915_gem_request *request;
2065
	int ret, new_space;
2066

2067 2068
	if (intel_ring_space(ringbuf) >= n)
		return 0;
2069 2070

	list_for_each_entry(request, &ring->request_list, list) {
2071 2072 2073
		new_space = __intel_ring_space(request->postfix, ringbuf->tail,
				       ringbuf->size);
		if (new_space >= n)
2074 2075 2076
			break;
	}

2077
	if (&request->list == &ring->request_list)
2078 2079
		return -ENOSPC;

2080
	ret = i915_wait_request(request);
2081 2082 2083
	if (ret)
		return ret;

2084
	i915_gem_retire_requests_ring(ring);
2085

2086 2087
	WARN_ON(intel_ring_space(ringbuf) < new_space);

2088 2089 2090
	return 0;
}

2091
static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
2092
{
2093
	struct drm_device *dev = ring->dev;
2094
	struct drm_i915_private *dev_priv = dev->dev_private;
2095
	struct intel_ringbuffer *ringbuf = ring->buffer;
2096
	unsigned long end;
2097
	int ret;
2098

2099 2100 2101 2102
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

2103 2104 2105
	/* force the tail write in case we have been skipping them */
	__intel_ring_advance(ring);

2106 2107 2108 2109 2110 2111
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
2112

2113
	ret = 0;
2114
	trace_i915_ring_wait_begin(ring);
2115
	do {
2116 2117
		if (intel_ring_space(ringbuf) >= n)
			break;
2118
		ringbuf->head = I915_READ_HEAD(ring);
2119
		if (intel_ring_space(ringbuf) >= n)
2120
			break;
2121

2122
		msleep(1);
2123

2124 2125 2126 2127 2128
		if (dev_priv->mm.interruptible && signal_pending(current)) {
			ret = -ERESTARTSYS;
			break;
		}

2129 2130
		ret = i915_gem_check_wedge(&dev_priv->gpu_error,
					   dev_priv->mm.interruptible);
2131
		if (ret)
2132 2133 2134 2135 2136 2137 2138
			break;

		if (time_after(jiffies, end)) {
			ret = -EBUSY;
			break;
		}
	} while (1);
C
Chris Wilson 已提交
2139
	trace_i915_ring_wait_end(ring);
2140
	return ret;
2141
}
2142

2143
static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
2144 2145
{
	uint32_t __iomem *virt;
2146 2147
	struct intel_ringbuffer *ringbuf = ring->buffer;
	int rem = ringbuf->size - ringbuf->tail;
2148

2149
	if (ringbuf->space < rem) {
2150 2151 2152 2153 2154
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

2155
	virt = ringbuf->virtual_start + ringbuf->tail;
2156 2157 2158 2159
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

2160
	ringbuf->tail = 0;
2161
	intel_ring_update_space(ringbuf);
2162 2163 2164 2165

	return 0;
}

2166
int intel_ring_idle(struct intel_engine_cs *ring)
2167
{
2168
	struct drm_i915_gem_request *req;
2169 2170 2171
	int ret;

	/* We need to add any requests required to flush the objects and ring */
2172
	if (ring->outstanding_lazy_request) {
2173
		ret = i915_add_request(ring);
2174 2175 2176 2177 2178 2179 2180 2181
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

2182
	req = list_entry(ring->request_list.prev,
2183
			   struct drm_i915_gem_request,
2184
			   list);
2185

2186
	return i915_wait_request(req);
2187 2188
}

2189
int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
2190
{
2191
	request->ringbuf = request->ring->buffer;
2192

2193
	return 0;
2194 2195
}

2196
static int __intel_ring_prepare(struct intel_engine_cs *ring,
2197
				int bytes)
M
Mika Kuoppala 已提交
2198
{
2199
	struct intel_ringbuffer *ringbuf = ring->buffer;
M
Mika Kuoppala 已提交
2200 2201
	int ret;

2202
	if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
M
Mika Kuoppala 已提交
2203 2204 2205 2206 2207
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

2208
	if (unlikely(ringbuf->space < bytes)) {
M
Mika Kuoppala 已提交
2209 2210 2211 2212 2213 2214 2215 2216
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	return 0;
}

2217
int intel_ring_begin(struct intel_engine_cs *ring,
2218
		     int num_dwords)
2219
{
2220
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2221
	int ret;
2222

2223 2224
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
2225 2226
	if (ret)
		return ret;
2227

2228 2229 2230 2231
	ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
	if (ret)
		return ret;

2232
	/* Preallocate the olr before touching the ring */
2233
	ret = i915_gem_request_alloc(ring, ring->default_context);
2234 2235 2236
	if (ret)
		return ret;

2237
	ring->buffer->space -= num_dwords * sizeof(uint32_t);
2238
	return 0;
2239
}
2240

2241
/* Align the ring tail to a cacheline boundary */
2242
int intel_ring_cacheline_align(struct intel_engine_cs *ring)
2243
{
2244
	int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
2245 2246 2247 2248 2249
	int ret;

	if (num_dwords == 0)
		return 0;

2250
	num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262
	ret = intel_ring_begin(ring, num_dwords);
	if (ret)
		return ret;

	while (num_dwords--)
		intel_ring_emit(ring, MI_NOOP);

	intel_ring_advance(ring);

	return 0;
}

2263
void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
2264
{
2265 2266
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2267

2268
	BUG_ON(ring->outstanding_lazy_request);
2269

2270
	if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
2271 2272
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
2273
		if (HAS_VEBOX(dev))
2274
			I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
2275
	}
2276

2277
	ring->set_seqno(ring, seqno);
2278
	ring->hangcheck.seqno = seqno;
2279
}
2280

2281
static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
2282
				     u32 value)
2283
{
2284
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2285 2286

       /* Every tail move must follow the sequence below */
2287 2288 2289 2290

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
2291
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2292 2293 2294 2295
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2296

2297
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
2298
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
2299 2300 2301
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
2302

2303
	/* Now that the ring is fully powered up, update the tail */
2304
	I915_WRITE_TAIL(ring, value);
2305 2306 2307 2308 2309
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
2310
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2311
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2312 2313
}

2314
static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
2315
			       u32 invalidate, u32 flush)
2316
{
2317
	uint32_t cmd;
2318 2319 2320 2321 2322 2323
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

2324
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
2325 2326
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
2327 2328 2329 2330 2331 2332 2333 2334

	/* We always require a command barrier so that subsequent
	 * commands, such as breadcrumb interrupts, are strictly ordered
	 * wrt the contents of the write cache being flushed to memory
	 * (and thus being coherent from the CPU).
	 */
	cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;

2335 2336 2337 2338 2339 2340
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2341
	if (invalidate & I915_GEM_GPU_DOMAINS)
2342 2343
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;

2344
	intel_ring_emit(ring, cmd);
2345
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
2346 2347 2348 2349 2350 2351 2352
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2353 2354
	intel_ring_advance(ring);
	return 0;
2355 2356
}

2357
static int
2358
gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2359
			      u64 offset, u32 len,
2360
			      unsigned dispatch_flags)
2361
{
2362 2363
	bool ppgtt = USES_PPGTT(ring->dev) &&
			!(dispatch_flags & I915_DISPATCH_SECURE);
2364 2365 2366 2367 2368 2369 2370
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
B
Ben Widawsky 已提交
2371
	intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
B
Ben Widawsky 已提交
2372 2373
	intel_ring_emit(ring, lower_32_bits(offset));
	intel_ring_emit(ring, upper_32_bits(offset));
2374 2375 2376 2377 2378 2379
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

2380
static int
2381
hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
2382 2383
			     u64 offset, u32 len,
			     unsigned dispatch_flags)
2384 2385 2386 2387 2388 2389 2390 2391
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
2392
			MI_BATCH_BUFFER_START |
2393
			(dispatch_flags & I915_DISPATCH_SECURE ?
2394
			 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
2395 2396 2397 2398 2399 2400 2401
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

2402
static int
2403
gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2404
			      u64 offset, u32 len,
2405
			      unsigned dispatch_flags)
2406
{
2407
	int ret;
2408

2409 2410 2411
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
2412

2413 2414
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
2415 2416
			(dispatch_flags & I915_DISPATCH_SECURE ?
			 0 : MI_BATCH_NON_SECURE_I965));
2417 2418 2419
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
2420

2421
	return 0;
2422 2423
}

2424 2425
/* Blitter support (SandyBridge+) */

2426
static int gen6_ring_flush(struct intel_engine_cs *ring,
2427
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
2428
{
R
Rodrigo Vivi 已提交
2429
	struct drm_device *dev = ring->dev;
2430
	uint32_t cmd;
2431 2432
	int ret;

2433
	ret = intel_ring_begin(ring, 4);
2434 2435 2436
	if (ret)
		return ret;

2437
	cmd = MI_FLUSH_DW;
2438
	if (INTEL_INFO(dev)->gen >= 8)
B
Ben Widawsky 已提交
2439
		cmd += 1;
2440 2441 2442 2443 2444 2445 2446 2447

	/* We always require a command barrier so that subsequent
	 * commands, such as breadcrumb interrupts, are strictly ordered
	 * wrt the contents of the write cache being flushed to memory
	 * (and thus being coherent from the CPU).
	 */
	cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;

2448 2449 2450 2451 2452 2453
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2454
	if (invalidate & I915_GEM_DOMAIN_RENDER)
2455
		cmd |= MI_INVALIDATE_TLB;
2456
	intel_ring_emit(ring, cmd);
2457
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
2458
	if (INTEL_INFO(dev)->gen >= 8) {
B
Ben Widawsky 已提交
2459 2460 2461 2462 2463 2464
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2465
	intel_ring_advance(ring);
R
Rodrigo Vivi 已提交
2466

2467
	return 0;
Z
Zou Nan hai 已提交
2468 2469
}

2470 2471
int intel_init_render_ring_buffer(struct drm_device *dev)
{
2472
	struct drm_i915_private *dev_priv = dev->dev_private;
2473
	struct intel_engine_cs *ring = &dev_priv->ring[RCS];
2474 2475
	struct drm_i915_gem_object *obj;
	int ret;
2476

2477 2478 2479 2480
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

B
Ben Widawsky 已提交
2481
	if (INTEL_INFO(dev)->gen >= 8) {
2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497
		if (i915_semaphore_is_enabled(dev)) {
			obj = i915_gem_alloc_object(dev, 4096);
			if (obj == NULL) {
				DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
				i915.semaphores = 0;
			} else {
				i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
				ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
				if (ret != 0) {
					drm_gem_object_unreference(&obj->base);
					DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
					i915.semaphores = 0;
				} else
					dev_priv->semaphore_obj = obj;
			}
		}
2498

2499
		ring->init_context = intel_rcs_ctx_init;
B
Ben Widawsky 已提交
2500 2501 2502 2503 2504 2505 2506 2507
		ring->add_request = gen6_add_request;
		ring->flush = gen8_render_ring_flush;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
		ring->get_seqno = gen6_ring_get_seqno;
		ring->set_seqno = ring_set_seqno;
		if (i915_semaphore_is_enabled(dev)) {
2508
			WARN_ON(!dev_priv->semaphore_obj);
2509
			ring->semaphore.sync_to = gen8_ring_sync;
2510 2511
			ring->semaphore.signal = gen8_rcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2512 2513
		}
	} else if (INTEL_INFO(dev)->gen >= 6) {
2514
		ring->add_request = gen6_add_request;
2515
		ring->flush = gen7_render_ring_flush;
2516
		if (INTEL_INFO(dev)->gen == 6)
2517
			ring->flush = gen6_render_ring_flush;
B
Ben Widawsky 已提交
2518 2519
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2520
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2521
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2522
		ring->set_seqno = ring_set_seqno;
B
Ben Widawsky 已提交
2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between RCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between VCS2 and RCS later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2544 2545
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
2546
		ring->flush = gen4_render_ring_flush;
2547
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
2548
		ring->set_seqno = pc_render_set_seqno;
2549 2550
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
2551 2552
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
2553
	} else {
2554
		ring->add_request = i9xx_add_request;
2555 2556 2557 2558
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
2559
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2560
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2561 2562 2563 2564 2565 2566 2567
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2568
		ring->irq_enable_mask = I915_USER_INTERRUPT;
2569
	}
2570
	ring->write_tail = ring_write_tail;
B
Ben Widawsky 已提交
2571

2572 2573
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
2574 2575
	else if (IS_GEN8(dev))
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2576
	else if (INTEL_INFO(dev)->gen >= 6)
2577 2578 2579 2580 2581 2582 2583
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2584
	ring->init_hw = init_render_ring;
2585 2586
	ring->cleanup = render_ring_cleanup;

2587 2588
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
2589
		obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
2590 2591 2592 2593 2594
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

2595
		ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
2596 2597 2598 2599 2600 2601
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

2602 2603
		ring->scratch.obj = obj;
		ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
2604 2605
	}

2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616
	ret = intel_init_ring_buffer(dev, ring);
	if (ret)
		return ret;

	if (INTEL_INFO(dev)->gen >= 5) {
		ret = intel_init_pipe_control(ring);
		if (ret)
			return ret;
	}

	return 0;
2617 2618 2619 2620
}

int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
2621
	struct drm_i915_private *dev_priv = dev->dev_private;
2622
	struct intel_engine_cs *ring = &dev_priv->ring[VCS];
2623

2624 2625 2626
	ring->name = "bsd ring";
	ring->id = VCS;

2627
	ring->write_tail = ring_write_tail;
2628
	if (INTEL_INFO(dev)->gen >= 6) {
2629
		ring->mmio_base = GEN6_BSD_RING_BASE;
2630 2631 2632
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
2633
		ring->flush = gen6_bsd_ring_flush;
2634 2635
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2636
		ring->set_seqno = ring_set_seqno;
2637 2638 2639 2640 2641
		if (INTEL_INFO(dev)->gen >= 8) {
			ring->irq_enable_mask =
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
2642 2643
			ring->dispatch_execbuffer =
				gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2644
			if (i915_semaphore_is_enabled(dev)) {
2645
				ring->semaphore.sync_to = gen8_ring_sync;
2646 2647
				ring->semaphore.signal = gen8_xcs_signal;
				GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2648
			}
2649 2650 2651 2652
		} else {
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
2653 2654
			ring->dispatch_execbuffer =
				gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668
			if (i915_semaphore_is_enabled(dev)) {
				ring->semaphore.sync_to = gen6_ring_sync;
				ring->semaphore.signal = gen6_signal;
				ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
				ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
				ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
				ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
				ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
				ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
				ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
				ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
			}
2669
		}
2670 2671 2672
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
2673
		ring->add_request = i9xx_add_request;
2674
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2675
		ring->set_seqno = ring_set_seqno;
2676
		if (IS_GEN5(dev)) {
2677
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2678 2679 2680
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
2681
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2682 2683 2684
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2685
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2686
	}
2687
	ring->init_hw = init_ring_common;
2688

2689
	return intel_init_ring_buffer(dev, ring);
2690
}
2691

2692
/**
2693
 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
2694 2695 2696 2697
 */
int intel_init_bsd2_ring_buffer(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2698
	struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
2699

R
Rodrigo Vivi 已提交
2700
	ring->name = "bsd2 ring";
2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714
	ring->id = VCS2;

	ring->write_tail = ring_write_tail;
	ring->mmio_base = GEN8_BSD2_RING_BASE;
	ring->flush = gen6_bsd_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
	ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
	ring->irq_get = gen8_ring_get_irq;
	ring->irq_put = gen8_ring_put_irq;
	ring->dispatch_execbuffer =
			gen8_ring_dispatch_execbuffer;
2715
	if (i915_semaphore_is_enabled(dev)) {
2716
		ring->semaphore.sync_to = gen8_ring_sync;
2717 2718 2719
		ring->semaphore.signal = gen8_xcs_signal;
		GEN8_RING_SEMAPHORE_INIT;
	}
2720
	ring->init_hw = init_ring_common;
2721 2722 2723 2724

	return intel_init_ring_buffer(dev, ring);
}

2725 2726
int intel_init_blt_ring_buffer(struct drm_device *dev)
{
2727
	struct drm_i915_private *dev_priv = dev->dev_private;
2728
	struct intel_engine_cs *ring = &dev_priv->ring[BCS];
2729

2730 2731 2732 2733 2734
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
2735
	ring->flush = gen6_ring_flush;
2736 2737
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2738
	ring->set_seqno = ring_set_seqno;
2739 2740 2741 2742 2743
	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2744
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2745
		if (i915_semaphore_is_enabled(dev)) {
2746
			ring->semaphore.sync_to = gen8_ring_sync;
2747 2748
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2749
		}
2750 2751 2752 2753
	} else {
		ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2754
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.sync_to = gen6_ring_sync;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between BCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between BCS and VCS2 later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2776
	}
2777
	ring->init_hw = init_ring_common;
2778

2779
	return intel_init_ring_buffer(dev, ring);
2780
}
2781

B
Ben Widawsky 已提交
2782 2783
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
2784
	struct drm_i915_private *dev_priv = dev->dev_private;
2785
	struct intel_engine_cs *ring = &dev_priv->ring[VECS];
B
Ben Widawsky 已提交
2786 2787 2788 2789 2790 2791 2792 2793 2794 2795

	ring->name = "video enhancement ring";
	ring->id = VECS;

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
2796 2797 2798

	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
2799
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
2800 2801
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2802
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2803
		if (i915_semaphore_is_enabled(dev)) {
2804
			ring->semaphore.sync_to = gen8_ring_sync;
2805 2806
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2807
		}
2808 2809 2810 2811
	} else {
		ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		ring->irq_get = hsw_vebox_get_irq;
		ring->irq_put = hsw_vebox_put_irq;
2812
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2827
	}
2828
	ring->init_hw = init_ring_common;
B
Ben Widawsky 已提交
2829 2830 2831 2832

	return intel_init_ring_buffer(dev, ring);
}

2833
int
2834
intel_ring_flush_all_caches(struct intel_engine_cs *ring)
2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
2852
intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}
2870 2871

void
2872
intel_stop_ring_buffer(struct intel_engine_cs *ring)
2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885
{
	int ret;

	if (!intel_ring_initialized(ring))
		return;

	ret = intel_ring_idle(ring);
	if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

	stop_ring(ring);
}