intel_ringbuffer.c 73.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51
bool
intel_ring_initialized(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;

	if (!dev)
		return false;

	if (i915.enable_execlists) {
		struct intel_context *dctx = ring->default_context;
		struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;

		return ringbuf->obj;
	} else
		return ring->buffer && ring->buffer->obj;
}
52

53
int __intel_ring_space(int head, int tail, int size)
54
{
55 56
	int space = head - tail;
	if (space <= 0)
57
		space += size;
58
	return space - I915_RING_FREE_SPACE;
59 60
}

61 62 63 64 65 66 67 68 69 70 71
void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
{
	if (ringbuf->last_retired_head != -1) {
		ringbuf->head = ringbuf->last_retired_head;
		ringbuf->last_retired_head = -1;
	}

	ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
					    ringbuf->tail, ringbuf->size);
}

72
int intel_ring_space(struct intel_ringbuffer *ringbuf)
73
{
74 75
	intel_ring_update_space(ringbuf);
	return ringbuf->space;
76 77
}

78
bool intel_ring_stopped(struct intel_engine_cs *ring)
79 80
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
81 82
	return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
}
83

84
void __intel_ring_advance(struct intel_engine_cs *ring)
85
{
86 87
	struct intel_ringbuffer *ringbuf = ring->buffer;
	ringbuf->tail &= ringbuf->size - 1;
88
	if (intel_ring_stopped(ring))
89
		return;
90
	ring->write_tail(ring, ringbuf->tail);
91 92
}

93
static int
94
gen2_render_ring_flush(struct intel_engine_cs *ring,
95 96 97 98 99 100 101
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
102
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
120
gen4_render_ring_flush(struct intel_engine_cs *ring,
121 122
		       u32	invalidate_domains,
		       u32	flush_domains)
123
{
124
	struct drm_device *dev = ring->dev;
125
	u32 cmd;
126
	int ret;
127

128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
157
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
158 159 160
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
161

162 163 164
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
165

166 167 168
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
169

170 171 172
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
173 174

	return 0;
175 176
}

177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
215
intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
216
{
217
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
250
gen6_render_ring_flush(struct intel_engine_cs *ring,
251 252 253
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
254
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
255 256
	int ret;

257 258 259 260 261
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

262 263 264 265
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
266 267 268 269 270 271 272
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
273
		flags |= PIPE_CONTROL_CS_STALL;
274 275 276 277 278 279 280 281 282 283 284
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
285
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
286
	}
287

288
	ret = intel_ring_begin(ring, 4);
289 290 291
	if (ret)
		return ret;

292
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
293 294
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
295
	intel_ring_emit(ring, 0);
296 297 298 299 300
	intel_ring_advance(ring);

	return 0;
}

301
static int
302
gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

320
static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
R
Rodrigo Vivi 已提交
321 322 323 324 325 326
{
	int ret;

	if (!ring->fbc_dirty)
		return 0;

327
	ret = intel_ring_begin(ring, 6);
R
Rodrigo Vivi 已提交
328 329 330 331 332 333
	if (ret)
		return ret;
	/* WaFbcNukeOn3DBlt:ivb/hsw */
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, value);
334 335 336
	intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
R
Rodrigo Vivi 已提交
337 338 339 340 341 342
	intel_ring_advance(ring);

	ring->fbc_dirty = false;
	return 0;
}

343
static int
344
gen7_render_ring_flush(struct intel_engine_cs *ring,
345 346 347
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
348
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
349 350
	int ret;

351 352 353 354 355 356 357 358 359 360
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
380
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
381 382 383 384 385

		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
386 387 388 389 390 391 392 393
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
394
	intel_ring_emit(ring, scratch_addr);
395 396 397
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

398
	if (!invalidate_domains && flush_domains)
R
Rodrigo Vivi 已提交
399 400
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

401 402 403
	return 0;
}

404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424
static int
gen8_emit_pipe_control(struct intel_engine_cs *ring,
		       u32 flags, u32 scratch_addr)
{
	int ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

B
Ben Widawsky 已提交
425
static int
426
gen8_render_ring_flush(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
427 428 429
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
430
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
431
	int ret;
B
Ben Widawsky 已提交
432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
448 449 450 451 452 453 454 455

		/* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
		ret = gen8_emit_pipe_control(ring,
					     PIPE_CONTROL_CS_STALL |
					     PIPE_CONTROL_STALL_AT_SCOREBOARD,
					     0);
		if (ret)
			return ret;
B
Ben Widawsky 已提交
456 457
	}

R
Rodrigo Vivi 已提交
458 459 460 461 462 463 464 465
	ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
	if (ret)
		return ret;

	if (!invalidate_domains && flush_domains)
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

	return 0;
B
Ben Widawsky 已提交
466 467
}

468
static void ring_write_tail(struct intel_engine_cs *ring,
469
			    u32 value)
470
{
471
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
472
	I915_WRITE_TAIL(ring, value);
473 474
}

475
u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
476
{
477
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
478
	u64 acthd;
479

480 481 482 483 484 485 486 487 488
	if (INTEL_INFO(ring->dev)->gen >= 8)
		acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
					 RING_ACTHD_UDW(ring->mmio_base));
	else if (INTEL_INFO(ring->dev)->gen >= 4)
		acthd = I915_READ(RING_ACTHD(ring->mmio_base));
	else
		acthd = I915_READ(ACTHD);

	return acthd;
489 490
}

491
static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
492 493 494 495 496 497 498 499 500 501
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

502
static bool stop_ring(struct intel_engine_cs *ring)
503
{
504
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
505

506 507
	if (!IS_GEN2(ring->dev)) {
		I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
508 509
		if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
			DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
510 511 512 513 514 515
			/* Sometimes we observe that the idle flag is not
			 * set even though the ring is empty. So double
			 * check before giving up.
			 */
			if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
				return false;
516 517
		}
	}
518

519
	I915_WRITE_CTL(ring, 0);
520
	I915_WRITE_HEAD(ring, 0);
521
	ring->write_tail(ring, 0);
522

523 524 525 526
	if (!IS_GEN2(ring->dev)) {
		(void)I915_READ_CTL(ring);
		I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
	}
527

528 529
	return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
}
530

531
static int init_ring_common(struct intel_engine_cs *ring)
532 533 534
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
535 536
	struct intel_ringbuffer *ringbuf = ring->buffer;
	struct drm_i915_gem_object *obj = ringbuf->obj;
537 538 539 540 541 542
	int ret = 0;

	gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);

	if (!stop_ring(ring)) {
		/* G45 ring initialization often fails to reset head to zero */
543 544 545 546 547 548 549
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
550

551
		if (!stop_ring(ring)) {
552 553 554 555 556 557 558
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
559 560
			ret = -EIO;
			goto out;
561
		}
562 563
	}

564 565 566 567 568
	if (I915_NEED_GFX_HWS(dev))
		intel_ring_setup_status_page(ring);
	else
		ring_setup_phys_status_page(ring);

569 570 571
	/* Enforce ordering by reading HEAD register back */
	I915_READ_HEAD(ring);

572 573 574 575
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
576
	I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
577 578 579 580 581 582 583 584

	/* WaClearRingBufHeadRegAtInit:ctg,elk */
	if (I915_READ_HEAD(ring))
		DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
			  ring->name, I915_READ_HEAD(ring));
	I915_WRITE_HEAD(ring, 0);
	(void)I915_READ_HEAD(ring);

585
	I915_WRITE_CTL(ring,
586
			((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
587
			| RING_VALID);
588 589

	/* If the head is still not zero, the ring is dead */
590
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
591
		     I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
592
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
593
		DRM_ERROR("%s initialization failed "
594 595 596 597 598
			  "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
			  ring->name,
			  I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
			  I915_READ_HEAD(ring), I915_READ_TAIL(ring),
			  I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
599 600
		ret = -EIO;
		goto out;
601 602
	}

603
	ringbuf->last_retired_head = -1;
604 605
	ringbuf->head = I915_READ_HEAD(ring);
	ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
606
	intel_ring_update_space(ringbuf);
607

608 609
	memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));

610
out:
611
	gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
612 613

	return ret;
614 615
}

616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634
void
intel_fini_pipe_control(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;

	if (ring->scratch.obj == NULL)
		return;

	if (INTEL_INFO(dev)->gen >= 5) {
		kunmap(sg_page(ring->scratch.obj->pages->sgl));
		i915_gem_object_ggtt_unpin(ring->scratch.obj);
	}

	drm_gem_object_unreference(&ring->scratch.obj->base);
	ring->scratch.obj = NULL;
}

int
intel_init_pipe_control(struct intel_engine_cs *ring)
635 636 637
{
	int ret;

638
	if (ring->scratch.obj)
639 640
		return 0;

641 642
	ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
	if (ring->scratch.obj == NULL) {
643 644 645 646
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
647

648 649 650
	ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
651

652
	ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
653 654 655
	if (ret)
		goto err_unref;

656 657 658
	ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
	ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
	if (ring->scratch.cpu_page == NULL) {
659
		ret = -ENOMEM;
660
		goto err_unpin;
661
	}
662

663
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
664
			 ring->name, ring->scratch.gtt_offset);
665 666 667
	return 0;

err_unpin:
B
Ben Widawsky 已提交
668
	i915_gem_object_ggtt_unpin(ring->scratch.obj);
669
err_unref:
670
	drm_gem_object_unreference(&ring->scratch.obj->base);
671 672 673 674
err:
	return ret;
}

675 676
static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
				       struct intel_context *ctx)
677
{
678
	int ret, i;
679 680
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
681
	struct i915_workarounds *w = &dev_priv->workarounds;
682

683 684
	if (WARN_ON(w->count == 0))
		return 0;
685

686 687 688 689
	ring->gpu_caches_dirty = true;
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
690

691
	ret = intel_ring_begin(ring, (w->count * 2 + 2));
692 693 694
	if (ret)
		return ret;

695
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
696 697 698 699
	for (i = 0; i < w->count; i++) {
		intel_ring_emit(ring, w->reg[i].addr);
		intel_ring_emit(ring, w->reg[i].value);
	}
700
	intel_ring_emit(ring, MI_NOOP);
701 702 703 704 705 706 707

	intel_ring_advance(ring);

	ring->gpu_caches_dirty = true;
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
708

709
	DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
710

711
	return 0;
712 713
}

714 715 716 717 718 719 720 721 722 723 724 725 726 727 728
static int wa_add(struct drm_i915_private *dev_priv,
		  const u32 addr, const u32 val, const u32 mask)
{
	const u32 idx = dev_priv->workarounds.count;

	if (WARN_ON(idx >= I915_MAX_WA_REGS))
		return -ENOSPC;

	dev_priv->workarounds.reg[idx].addr = addr;
	dev_priv->workarounds.reg[idx].value = val;
	dev_priv->workarounds.reg[idx].mask = mask;

	dev_priv->workarounds.count++;

	return 0;
729 730
}

731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747
#define WA_REG(addr, val, mask) { \
		const int r = wa_add(dev_priv, (addr), (val), (mask)); \
		if (r) \
			return r; \
	}

#define WA_SET_BIT_MASKED(addr, mask) \
	WA_REG(addr, _MASKED_BIT_ENABLE(mask), (mask) & 0xffff)

#define WA_CLR_BIT_MASKED(addr, mask) \
	WA_REG(addr, _MASKED_BIT_DISABLE(mask), (mask) & 0xffff)

#define WA_SET_BIT(addr, mask) WA_REG(addr, I915_READ(addr) | (mask), mask)
#define WA_CLR_BIT(addr, mask) WA_REG(addr, I915_READ(addr) & ~(mask), mask)

#define WA_WRITE(addr, val) WA_REG(addr, val, 0xffffffff)

748
static int bdw_init_workarounds(struct intel_engine_cs *ring)
749
{
750 751
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
752 753

	/* WaDisablePartialInstShootdown:bdw */
754
	/* WaDisableThreadStallDopClockGating:bdw (pre-production) */
755 756 757
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
			  STALL_DOP_GATING_DISABLE);
758

759
	/* WaDisableDopClockGating:bdw */
760 761
	WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
			  DOP_CLOCK_GATING_DISABLE);
762

763 764
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
			  GEN8_SAMPLER_POWER_BYPASS_DIS);
765 766 767 768 769

	/* Use Force Non-Coherent whenever executing a 3D context. This is a
	 * workaround for for a possible hang in the unlikely event a TLB
	 * invalidation occurs during a PSD flush.
	 */
770
	/* WaDisableFenceDestinationToSLM:bdw (GT3 pre-production) */
771 772 773
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
			  HDC_FORCE_NON_COHERENT |
			  (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
774 775

	/* Wa4x4STCOptimizationDisable:bdw */
776 777
	WA_SET_BIT_MASKED(CACHE_MODE_1,
			  GEN8_4x4_STC_OPTIMIZATION_DISABLE);
778 779 780 781 782 783 784 785 786

	/*
	 * BSpec recommends 8x4 when MSAA is used,
	 * however in practice 16x4 seems fastest.
	 *
	 * Note that PS/WM thread counts depend on the WIZ hashing
	 * disable bit, which we don't touch here, but it's good
	 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
	 */
787 788
	WA_SET_BIT_MASKED(GEN7_GT_MODE,
			  GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
789

790 791 792
	return 0;
}

793 794 795 796 797 798 799
static int chv_init_workarounds(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* WaDisablePartialInstShootdown:chv */
	/* WaDisableThreadStallDopClockGating:chv */
800
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
801 802
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
			  STALL_DOP_GATING_DISABLE);
803

804 805 806 807 808 809 810 811 812 813
	/* Use Force Non-Coherent whenever executing a 3D context. This is a
	 * workaround for a possible hang in the unlikely event a TLB
	 * invalidation occurs during a PSD flush.
	 */
	/* WaForceEnableNonCoherent:chv */
	/* WaHdcDisableFetchWhenMasked:chv */
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
			  HDC_FORCE_NON_COHERENT |
			  HDC_DONOT_FETCH_MEM_WHEN_MASKED);

814 815 816
	return 0;
}

817
int init_workarounds_ring(struct intel_engine_cs *ring)
818 819 820 821 822 823 824 825 826 827 828 829 830
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	WARN_ON(ring->id != RCS);

	dev_priv->workarounds.count = 0;

	if (IS_BROADWELL(dev))
		return bdw_init_workarounds(ring);

	if (IS_CHERRYVIEW(dev))
		return chv_init_workarounds(ring);
831 832 833 834

	return 0;
}

835
static int init_render_ring(struct intel_engine_cs *ring)
836
{
837
	struct drm_device *dev = ring->dev;
838
	struct drm_i915_private *dev_priv = dev->dev_private;
839
	int ret = init_ring_common(ring);
840 841
	if (ret)
		return ret;
842

843 844
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
	if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
845
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
846 847 848 849

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
850
	 *
851
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
852
	 */
853
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
854 855
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

856
	/* Required for the hardware to program scanline values for waiting */
857
	/* WaEnableFlushTlbInvalidationMode:snb */
858 859
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
860
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
861

862
	/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
863 864
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
865
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
866
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
867

868
	if (INTEL_INFO(dev)->gen >= 5) {
869
		ret = intel_init_pipe_control(ring);
870 871 872 873
		if (ret)
			return ret;
	}

874
	if (IS_GEN6(dev)) {
875 876 877 878 879 880
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
881
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
882 883
	}

884 885
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
886

887
	if (HAS_L3_DPF(dev))
888
		I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
889

890
	return init_workarounds_ring(ring);
891 892
}

893
static void render_ring_cleanup(struct intel_engine_cs *ring)
894
{
895
	struct drm_device *dev = ring->dev;
896 897 898 899 900 901 902
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (dev_priv->semaphore_obj) {
		i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
		drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
		dev_priv->semaphore_obj = NULL;
	}
903

904
	intel_fini_pipe_control(ring);
905 906
}

907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924
static int gen8_rcs_signal(struct intel_engine_cs *signaller,
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 8
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
925
		u32 seqno;
926 927 928 929
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

930 931
		seqno = i915_gem_request_get_seqno(
					   signaller->outstanding_lazy_request);
932 933 934 935 936 937
		intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
		intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
					   PIPE_CONTROL_QW_WRITE |
					   PIPE_CONTROL_FLUSH_ENABLE);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset));
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
938
		intel_ring_emit(signaller, seqno);
939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965
		intel_ring_emit(signaller, 0);
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

static int gen8_xcs_signal(struct intel_engine_cs *signaller,
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 6
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
966
		u32 seqno;
967 968 969 970
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

971 972
		seqno = i915_gem_request_get_seqno(
					   signaller->outstanding_lazy_request);
973 974 975 976 977
		intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
					   MI_FLUSH_DW_OP_STOREDW);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
					   MI_FLUSH_DW_USE_GTT);
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
978
		intel_ring_emit(signaller, seqno);
979 980 981 982 983 984 985 986
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

987
static int gen6_signal(struct intel_engine_cs *signaller,
988
		       unsigned int num_dwords)
989
{
990 991
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
992
	struct intel_engine_cs *useless;
993
	int i, ret, num_rings;
994

995 996 997 998
#define MBOX_UPDATE_DWORDS 3
	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
#undef MBOX_UPDATE_DWORDS
999 1000 1001 1002 1003

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

1004 1005 1006
	for_each_ring(useless, dev_priv, i) {
		u32 mbox_reg = signaller->semaphore.mbox.signal[i];
		if (mbox_reg != GEN6_NOSYNC) {
1007 1008
			u32 seqno = i915_gem_request_get_seqno(
					   signaller->outstanding_lazy_request);
1009 1010
			intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
			intel_ring_emit(signaller, mbox_reg);
1011
			intel_ring_emit(signaller, seqno);
1012 1013
		}
	}
1014

1015 1016 1017 1018
	/* If num_dwords was rounded, make sure the tail pointer is correct */
	if (num_rings % 2 == 0)
		intel_ring_emit(signaller, MI_NOOP);

1019
	return 0;
1020 1021
}

1022 1023 1024 1025 1026 1027 1028 1029 1030
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
1031
static int
1032
gen6_add_request(struct intel_engine_cs *ring)
1033
{
1034
	int ret;
1035

B
Ben Widawsky 已提交
1036 1037 1038 1039 1040
	if (ring->semaphore.signal)
		ret = ring->semaphore.signal(ring, 4);
	else
		ret = intel_ring_begin(ring, 4);

1041 1042 1043 1044 1045
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1046 1047
	intel_ring_emit(ring,
		    i915_gem_request_get_seqno(ring->outstanding_lazy_request));
1048
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1049
	__intel_ring_advance(ring);
1050 1051 1052 1053

	return 0;
}

1054 1055 1056 1057 1058 1059 1060
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

1061 1062 1063 1064 1065 1066 1067
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082

static int
gen8_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
	       u32 seqno)
{
	struct drm_i915_private *dev_priv = waiter->dev->dev_private;
	int ret;

	ret = intel_ring_begin(waiter, 4);
	if (ret)
		return ret;

	intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
				MI_SEMAPHORE_GLOBAL_GTT |
B
Ben Widawsky 已提交
1083
				MI_SEMAPHORE_POLL |
1084 1085 1086 1087 1088 1089 1090 1091 1092 1093
				MI_SEMAPHORE_SAD_GTE_SDD);
	intel_ring_emit(waiter, seqno);
	intel_ring_emit(waiter,
			lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_emit(waiter,
			upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_advance(waiter);
	return 0;
}

1094
static int
1095 1096
gen6_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
1097
	       u32 seqno)
1098
{
1099 1100 1101
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
1102 1103
	u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
	int ret;
1104

1105 1106 1107 1108 1109 1110
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

1111
	WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
1112

1113
	ret = intel_ring_begin(waiter, 4);
1114 1115 1116
	if (ret)
		return ret;

1117 1118
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
1119
		intel_ring_emit(waiter, dw1 | wait_mbox);
1120 1121 1122 1123 1124 1125 1126 1127 1128
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
1129
	intel_ring_advance(waiter);
1130 1131 1132 1133

	return 0;
}

1134 1135
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
1136 1137
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
1138 1139 1140 1141 1142 1143
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
1144
pc_render_add_request(struct intel_engine_cs *ring)
1145
{
1146
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

1161
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1162 1163
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
1164
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1165 1166
	intel_ring_emit(ring,
		    i915_gem_request_get_seqno(ring->outstanding_lazy_request));
1167 1168
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1169
	scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
1170
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1171
	scratch_addr += 2 * CACHELINE_BYTES;
1172
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1173
	scratch_addr += 2 * CACHELINE_BYTES;
1174
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1175
	scratch_addr += 2 * CACHELINE_BYTES;
1176
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1177
	scratch_addr += 2 * CACHELINE_BYTES;
1178
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1179

1180
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1181 1182
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
1183
			PIPE_CONTROL_NOTIFY);
1184
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1185 1186
	intel_ring_emit(ring,
		    i915_gem_request_get_seqno(ring->outstanding_lazy_request));
1187
	intel_ring_emit(ring, 0);
1188
	__intel_ring_advance(ring);
1189 1190 1191 1192

	return 0;
}

1193
static u32
1194
gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1195 1196 1197 1198
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
1199 1200 1201 1202 1203
	if (!lazy_coherency) {
		struct drm_i915_private *dev_priv = ring->dev->dev_private;
		POSTING_READ(RING_ACTHD(ring->mmio_base));
	}

1204 1205 1206
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

1207
static u32
1208
ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1209
{
1210 1211 1212
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
1213
static void
1214
ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1215 1216 1217 1218
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

1219
static u32
1220
pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1221
{
1222
	return ring->scratch.cpu_page[0];
1223 1224
}

M
Mika Kuoppala 已提交
1225
static void
1226
pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1227
{
1228
	ring->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
1229 1230
}

1231
static bool
1232
gen5_ring_get_irq(struct intel_engine_cs *ring)
1233 1234
{
	struct drm_device *dev = ring->dev;
1235
	struct drm_i915_private *dev_priv = dev->dev_private;
1236
	unsigned long flags;
1237

1238
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1239 1240
		return false;

1241
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1242
	if (ring->irq_refcount++ == 0)
1243
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1244
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1245 1246 1247 1248 1249

	return true;
}

static void
1250
gen5_ring_put_irq(struct intel_engine_cs *ring)
1251 1252
{
	struct drm_device *dev = ring->dev;
1253
	struct drm_i915_private *dev_priv = dev->dev_private;
1254
	unsigned long flags;
1255

1256
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1257
	if (--ring->irq_refcount == 0)
1258
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1259
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1260 1261
}

1262
static bool
1263
i9xx_ring_get_irq(struct intel_engine_cs *ring)
1264
{
1265
	struct drm_device *dev = ring->dev;
1266
	struct drm_i915_private *dev_priv = dev->dev_private;
1267
	unsigned long flags;
1268

1269
	if (!intel_irqs_enabled(dev_priv))
1270 1271
		return false;

1272
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1273
	if (ring->irq_refcount++ == 0) {
1274 1275 1276 1277
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1278
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1279 1280

	return true;
1281 1282
}

1283
static void
1284
i9xx_ring_put_irq(struct intel_engine_cs *ring)
1285
{
1286
	struct drm_device *dev = ring->dev;
1287
	struct drm_i915_private *dev_priv = dev->dev_private;
1288
	unsigned long flags;
1289

1290
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1291
	if (--ring->irq_refcount == 0) {
1292 1293 1294 1295
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1296
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1297 1298
}

C
Chris Wilson 已提交
1299
static bool
1300
i8xx_ring_get_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1301 1302
{
	struct drm_device *dev = ring->dev;
1303
	struct drm_i915_private *dev_priv = dev->dev_private;
1304
	unsigned long flags;
C
Chris Wilson 已提交
1305

1306
	if (!intel_irqs_enabled(dev_priv))
C
Chris Wilson 已提交
1307 1308
		return false;

1309
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1310
	if (ring->irq_refcount++ == 0) {
C
Chris Wilson 已提交
1311 1312 1313 1314
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1315
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1316 1317 1318 1319 1320

	return true;
}

static void
1321
i8xx_ring_put_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1322 1323
{
	struct drm_device *dev = ring->dev;
1324
	struct drm_i915_private *dev_priv = dev->dev_private;
1325
	unsigned long flags;
C
Chris Wilson 已提交
1326

1327
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1328
	if (--ring->irq_refcount == 0) {
C
Chris Wilson 已提交
1329 1330 1331 1332
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1333
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1334 1335
}

1336
void intel_ring_setup_status_page(struct intel_engine_cs *ring)
1337
{
1338
	struct drm_device *dev = ring->dev;
1339
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1340 1341 1342 1343 1344 1345 1346
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
1347
		case RCS:
1348 1349
			mmio = RENDER_HWS_PGA_GEN7;
			break;
1350
		case BCS:
1351 1352
			mmio = BLT_HWS_PGA_GEN7;
			break;
1353 1354 1355 1356 1357
		/*
		 * VCS2 actually doesn't exist on Gen7. Only shut up
		 * gcc switch check warning
		 */
		case VCS2:
1358
		case VCS:
1359 1360
			mmio = BSD_HWS_PGA_GEN7;
			break;
1361
		case VECS:
B
Ben Widawsky 已提交
1362 1363
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
1364 1365 1366 1367
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
1368
		/* XXX: gen8 returns to sanity */
1369 1370 1371
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

1372 1373
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
1374

1375 1376 1377 1378 1379 1380 1381 1382
	/*
	 * Flush the TLB for this page
	 *
	 * FIXME: These two bits have disappeared on gen8, so a question
	 * arises: do we still need this and if so how should we go about
	 * invalidating the TLB?
	 */
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
1383
		u32 reg = RING_INSTPM(ring->mmio_base);
1384 1385 1386 1387

		/* ring should be idle before issuing a sync flush*/
		WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);

1388 1389 1390 1391 1392 1393 1394 1395
		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
				  ring->name);
	}
1396 1397
}

1398
static int
1399
bsd_ring_flush(struct intel_engine_cs *ring,
1400 1401
	       u32     invalidate_domains,
	       u32     flush_domains)
1402
{
1403 1404 1405 1406 1407 1408 1409 1410 1411 1412
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
1413 1414
}

1415
static int
1416
i9xx_add_request(struct intel_engine_cs *ring)
1417
{
1418 1419 1420 1421 1422
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
1423

1424 1425
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1426 1427
	intel_ring_emit(ring,
		    i915_gem_request_get_seqno(ring->outstanding_lazy_request));
1428
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1429
	__intel_ring_advance(ring);
1430

1431
	return 0;
1432 1433
}

1434
static bool
1435
gen6_ring_get_irq(struct intel_engine_cs *ring)
1436 1437
{
	struct drm_device *dev = ring->dev;
1438
	struct drm_i915_private *dev_priv = dev->dev_private;
1439
	unsigned long flags;
1440

1441 1442
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return false;
1443

1444
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1445
	if (ring->irq_refcount++ == 0) {
1446
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1447 1448
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
1449
					 GT_PARITY_ERROR(dev)));
1450 1451
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1452
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1453
	}
1454
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1455 1456 1457 1458 1459

	return true;
}

static void
1460
gen6_ring_put_irq(struct intel_engine_cs *ring)
1461 1462
{
	struct drm_device *dev = ring->dev;
1463
	struct drm_i915_private *dev_priv = dev->dev_private;
1464
	unsigned long flags;
1465

1466
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1467
	if (--ring->irq_refcount == 0) {
1468
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1469
			I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1470 1471
		else
			I915_WRITE_IMR(ring, ~0);
1472
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1473
	}
1474
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1475 1476
}

B
Ben Widawsky 已提交
1477
static bool
1478
hsw_vebox_get_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1479 1480 1481 1482 1483
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1484
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
B
Ben Widawsky 已提交
1485 1486
		return false;

1487
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1488
	if (ring->irq_refcount++ == 0) {
B
Ben Widawsky 已提交
1489
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1490
		gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1491
	}
1492
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1493 1494 1495 1496 1497

	return true;
}

static void
1498
hsw_vebox_put_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1499 1500 1501 1502 1503
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1504
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1505
	if (--ring->irq_refcount == 0) {
B
Ben Widawsky 已提交
1506
		I915_WRITE_IMR(ring, ~0);
1507
		gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1508
	}
1509
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1510 1511
}

1512
static bool
1513
gen8_ring_get_irq(struct intel_engine_cs *ring)
1514 1515 1516 1517 1518
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1519
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (ring->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
1539
gen8_ring_put_irq(struct intel_engine_cs *ring)
1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (--ring->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
			I915_WRITE_IMR(ring, ~0);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1558
static int
1559
i965_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1560
			 u64 offset, u32 length,
1561
			 unsigned flags)
1562
{
1563
	int ret;
1564

1565 1566 1567 1568
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1569
	intel_ring_emit(ring,
1570 1571
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1572
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1573
	intel_ring_emit(ring, offset);
1574 1575
	intel_ring_advance(ring);

1576 1577 1578
	return 0;
}

1579 1580
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1581 1582
#define I830_TLB_ENTRIES (2)
#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
1583
static int
1584
i830_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1585
				u64 offset, u32 len,
1586
				unsigned flags)
1587
{
1588
	u32 cs_offset = ring->scratch.gtt_offset;
1589
	int ret;
1590

1591 1592 1593
	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;
1594

1595 1596 1597 1598 1599 1600 1601 1602
	/* Evict the invalid PTE TLBs */
	intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
	intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
	intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
	intel_ring_emit(ring, cs_offset);
	intel_ring_emit(ring, 0xdeadbeef);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1603

1604
	if ((flags & I915_DISPATCH_PINNED) == 0) {
1605 1606 1607
		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

1608
		ret = intel_ring_begin(ring, 6 + 2);
1609 1610
		if (ret)
			return ret;
1611 1612 1613 1614 1615 1616 1617

		/* Blit the batch (which has now all relocs applied) to the
		 * stable batch scratch bo area (so that the CS never
		 * stumbles over its tlb invalidation bug) ...
		 */
		intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
1618
		intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
1619 1620 1621
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
1622

1623
		intel_ring_emit(ring, MI_FLUSH);
1624 1625
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
1626 1627

		/* ... and execute it. */
1628
		offset = cs_offset;
1629
	}
1630

1631 1632 1633 1634 1635 1636 1637 1638 1639 1640
	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_BATCH_BUFFER);
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
	intel_ring_emit(ring, offset + len - 8);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

1641 1642 1643 1644
	return 0;
}

static int
1645
i915_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1646
			 u64 offset, u32 len,
1647
			 unsigned flags)
1648 1649 1650 1651 1652 1653 1654
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1655
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1656
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1657
	intel_ring_advance(ring);
1658 1659 1660 1661

	return 0;
}

1662
static void cleanup_status_page(struct intel_engine_cs *ring)
1663
{
1664
	struct drm_i915_gem_object *obj;
1665

1666 1667
	obj = ring->status_page.obj;
	if (obj == NULL)
1668 1669
		return;

1670
	kunmap(sg_page(obj->pages->sgl));
B
Ben Widawsky 已提交
1671
	i915_gem_object_ggtt_unpin(obj);
1672
	drm_gem_object_unreference(&obj->base);
1673
	ring->status_page.obj = NULL;
1674 1675
}

1676
static int init_status_page(struct intel_engine_cs *ring)
1677
{
1678
	struct drm_i915_gem_object *obj;
1679

1680
	if ((obj = ring->status_page.obj) == NULL) {
1681
		unsigned flags;
1682
		int ret;
1683

1684 1685 1686 1687 1688
		obj = i915_gem_alloc_object(ring->dev, 4096);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate status page\n");
			return -ENOMEM;
		}
1689

1690 1691 1692 1693
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
		if (ret)
			goto err_unref;

1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707
		flags = 0;
		if (!HAS_LLC(ring->dev))
			/* On g33, we cannot place HWS above 256MiB, so
			 * restrict its pinning to the low mappable arena.
			 * Though this restriction is not documented for
			 * gen4, gen5, or byt, they also behave similarly
			 * and hang if the HWS is placed at the top of the
			 * GTT. To generalise, it appears that all !llc
			 * platforms have issues with us placing the HWS
			 * above the mappable region (even though we never
			 * actualy map it).
			 */
			flags |= PIN_MAPPABLE;
		ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
1708 1709 1710 1711 1712 1713 1714 1715
		if (ret) {
err_unref:
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

		ring->status_page.obj = obj;
	}
1716

1717
	ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
1718
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1719
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1720

1721 1722
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1723 1724 1725 1726

	return 0;
}

1727
static int init_phys_status_page(struct intel_engine_cs *ring)
1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1744
void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1745 1746
{
	iounmap(ringbuf->virtual_start);
1747
	ringbuf->virtual_start = NULL;
1748
	i915_gem_object_ggtt_unpin(ringbuf->obj);
1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779
}

int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
				     struct intel_ringbuffer *ringbuf)
{
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct drm_i915_gem_object *obj = ringbuf->obj;
	int ret;

	ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
	if (ret)
		return ret;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret) {
		i915_gem_object_ggtt_unpin(obj);
		return ret;
	}

	ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
			i915_gem_obj_ggtt_offset(obj), ringbuf->size);
	if (ringbuf->virtual_start == NULL) {
		i915_gem_object_ggtt_unpin(obj);
		return -EINVAL;
	}

	return 0;
}

void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
{
1780 1781 1782 1783
	drm_gem_object_unreference(&ringbuf->obj->base);
	ringbuf->obj = NULL;
}

1784 1785
int intel_alloc_ringbuffer_obj(struct drm_device *dev,
			       struct intel_ringbuffer *ringbuf)
1786
{
1787
	struct drm_i915_gem_object *obj;
1788

1789 1790
	obj = NULL;
	if (!HAS_LLC(dev))
1791
		obj = i915_gem_object_create_stolen(dev, ringbuf->size);
1792
	if (obj == NULL)
1793
		obj = i915_gem_alloc_object(dev, ringbuf->size);
1794 1795
	if (obj == NULL)
		return -ENOMEM;
1796

1797 1798 1799
	/* mark ring buffers as read-only from GPU side by default */
	obj->gt_ro = 1;

1800
	ringbuf->obj = obj;
1801

1802
	return 0;
1803 1804 1805
}

static int intel_init_ring_buffer(struct drm_device *dev,
1806
				  struct intel_engine_cs *ring)
1807
{
1808
	struct intel_ringbuffer *ringbuf = ring->buffer;
1809 1810
	int ret;

1811 1812 1813 1814 1815 1816 1817
	if (ringbuf == NULL) {
		ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
		if (!ringbuf)
			return -ENOMEM;
		ring->buffer = ringbuf;
	}

1818 1819 1820
	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1821
	INIT_LIST_HEAD(&ring->execlist_queue);
1822
	ringbuf->size = 32 * PAGE_SIZE;
1823
	ringbuf->ring = ring;
1824
	memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
1825 1826 1827 1828 1829 1830

	init_waitqueue_head(&ring->irq_queue);

	if (I915_NEED_GFX_HWS(dev)) {
		ret = init_status_page(ring);
		if (ret)
1831
			goto error;
1832 1833 1834 1835
	} else {
		BUG_ON(ring->id != RCS);
		ret = init_phys_status_page(ring);
		if (ret)
1836
			goto error;
1837 1838
	}

1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853
	if (ringbuf->obj == NULL) {
		ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
		if (ret) {
			DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
					ring->name, ret);
			goto error;
		}

		ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
		if (ret) {
			DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
					ring->name, ret);
			intel_destroy_ringbuffer_obj(ringbuf);
			goto error;
		}
1854
	}
1855

1856 1857 1858 1859
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
1860
	ringbuf->effective_size = ringbuf->size;
1861
	if (IS_I830(dev) || IS_845G(dev))
1862
		ringbuf->effective_size -= 2 * CACHELINE_BYTES;
1863

1864 1865
	ret = i915_cmd_parser_init_ring(ring);
	if (ret)
1866 1867
		goto error;

1868
	ret = ring->init_hw(ring);
1869 1870 1871 1872
	if (ret)
		goto error;

	return 0;
1873

1874 1875 1876 1877
error:
	kfree(ringbuf);
	ring->buffer = NULL;
	return ret;
1878 1879
}

1880
void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
1881
{
1882 1883
	struct drm_i915_private *dev_priv;
	struct intel_ringbuffer *ringbuf;
1884

1885
	if (!intel_ring_initialized(ring))
1886 1887
		return;

1888 1889 1890
	dev_priv = to_i915(ring->dev);
	ringbuf = ring->buffer;

1891
	intel_stop_ring_buffer(ring);
1892
	WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
1893

1894
	intel_unpin_ringbuffer_obj(ringbuf);
1895
	intel_destroy_ringbuffer_obj(ringbuf);
1896
	i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
1897

Z
Zou Nan hai 已提交
1898 1899 1900
	if (ring->cleanup)
		ring->cleanup(ring);

1901
	cleanup_status_page(ring);
1902 1903

	i915_cmd_parser_fini_ring(ring);
1904

1905
	kfree(ringbuf);
1906
	ring->buffer = NULL;
1907 1908
}

1909
static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
1910
{
1911
	struct intel_ringbuffer *ringbuf = ring->buffer;
1912 1913 1914
	struct drm_i915_gem_request *request;
	int ret;

1915 1916
	if (intel_ring_space(ringbuf) >= n)
		return 0;
1917 1918

	list_for_each_entry(request, &ring->request_list, list) {
1919 1920
		if (__intel_ring_space(request->tail, ringbuf->tail,
				       ringbuf->size) >= n) {
1921 1922 1923 1924
			break;
		}
	}

1925
	if (&request->list == &ring->request_list)
1926 1927
		return -ENOSPC;

1928
	ret = i915_wait_request(request);
1929 1930 1931
	if (ret)
		return ret;

1932
	i915_gem_retire_requests_ring(ring);
1933 1934 1935 1936

	return 0;
}

1937
static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
1938
{
1939
	struct drm_device *dev = ring->dev;
1940
	struct drm_i915_private *dev_priv = dev->dev_private;
1941
	struct intel_ringbuffer *ringbuf = ring->buffer;
1942
	unsigned long end;
1943
	int ret;
1944

1945 1946 1947 1948
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

1949 1950 1951
	/* force the tail write in case we have been skipping them */
	__intel_ring_advance(ring);

1952 1953 1954 1955 1956 1957
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1958

1959
	ret = 0;
1960
	trace_i915_ring_wait_begin(ring);
1961
	do {
1962 1963
		if (intel_ring_space(ringbuf) >= n)
			break;
1964
		ringbuf->head = I915_READ_HEAD(ring);
1965
		if (intel_ring_space(ringbuf) >= n)
1966
			break;
1967

1968
		msleep(1);
1969

1970 1971 1972 1973 1974
		if (dev_priv->mm.interruptible && signal_pending(current)) {
			ret = -ERESTARTSYS;
			break;
		}

1975 1976
		ret = i915_gem_check_wedge(&dev_priv->gpu_error,
					   dev_priv->mm.interruptible);
1977
		if (ret)
1978 1979 1980 1981 1982 1983 1984
			break;

		if (time_after(jiffies, end)) {
			ret = -EBUSY;
			break;
		}
	} while (1);
C
Chris Wilson 已提交
1985
	trace_i915_ring_wait_end(ring);
1986
	return ret;
1987
}
1988

1989
static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
1990 1991
{
	uint32_t __iomem *virt;
1992 1993
	struct intel_ringbuffer *ringbuf = ring->buffer;
	int rem = ringbuf->size - ringbuf->tail;
1994

1995
	if (ringbuf->space < rem) {
1996 1997 1998 1999 2000
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

2001
	virt = ringbuf->virtual_start + ringbuf->tail;
2002 2003 2004 2005
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

2006
	ringbuf->tail = 0;
2007
	intel_ring_update_space(ringbuf);
2008 2009 2010 2011

	return 0;
}

2012
int intel_ring_idle(struct intel_engine_cs *ring)
2013
{
2014
	struct drm_i915_gem_request *req;
2015 2016 2017
	int ret;

	/* We need to add any requests required to flush the objects and ring */
2018
	if (ring->outstanding_lazy_request) {
2019
		ret = i915_add_request(ring);
2020 2021 2022 2023 2024 2025 2026 2027
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

2028
	req = list_entry(ring->request_list.prev,
2029
			   struct drm_i915_gem_request,
2030
			   list);
2031

2032
	return i915_wait_request(req);
2033 2034
}

2035
static int
2036
intel_ring_alloc_request(struct intel_engine_cs *ring)
2037
{
2038 2039 2040
	int ret;
	struct drm_i915_gem_request *request;

2041
	if (ring->outstanding_lazy_request)
2042
		return 0;
2043

2044 2045 2046
	request = kmalloc(sizeof(*request), GFP_KERNEL);
	if (request == NULL)
		return -ENOMEM;
2047

2048
	kref_init(&request->ref);
2049
	request->ring = ring;
2050

2051
	ret = i915_gem_get_seqno(ring->dev, &request->seqno);
2052 2053 2054
	if (ret) {
		kfree(request);
		return ret;
2055 2056
	}

2057
	ring->outstanding_lazy_request = request;
2058
	return 0;
2059 2060
}

2061
static int __intel_ring_prepare(struct intel_engine_cs *ring,
2062
				int bytes)
M
Mika Kuoppala 已提交
2063
{
2064
	struct intel_ringbuffer *ringbuf = ring->buffer;
M
Mika Kuoppala 已提交
2065 2066
	int ret;

2067
	if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
M
Mika Kuoppala 已提交
2068 2069 2070 2071 2072
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

2073
	if (unlikely(ringbuf->space < bytes)) {
M
Mika Kuoppala 已提交
2074 2075 2076 2077 2078 2079 2080 2081
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	return 0;
}

2082
int intel_ring_begin(struct intel_engine_cs *ring,
2083
		     int num_dwords)
2084
{
2085
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2086
	int ret;
2087

2088 2089
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
2090 2091
	if (ret)
		return ret;
2092

2093 2094 2095 2096
	ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
	if (ret)
		return ret;

2097
	/* Preallocate the olr before touching the ring */
2098
	ret = intel_ring_alloc_request(ring);
2099 2100 2101
	if (ret)
		return ret;

2102
	ring->buffer->space -= num_dwords * sizeof(uint32_t);
2103
	return 0;
2104
}
2105

2106
/* Align the ring tail to a cacheline boundary */
2107
int intel_ring_cacheline_align(struct intel_engine_cs *ring)
2108
{
2109
	int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
2110 2111 2112 2113 2114
	int ret;

	if (num_dwords == 0)
		return 0;

2115
	num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127
	ret = intel_ring_begin(ring, num_dwords);
	if (ret)
		return ret;

	while (num_dwords--)
		intel_ring_emit(ring, MI_NOOP);

	intel_ring_advance(ring);

	return 0;
}

2128
void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
2129
{
2130 2131
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2132

2133
	BUG_ON(ring->outstanding_lazy_request);
2134

2135
	if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
2136 2137
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
2138
		if (HAS_VEBOX(dev))
2139
			I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
2140
	}
2141

2142
	ring->set_seqno(ring, seqno);
2143
	ring->hangcheck.seqno = seqno;
2144
}
2145

2146
static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
2147
				     u32 value)
2148
{
2149
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2150 2151

       /* Every tail move must follow the sequence below */
2152 2153 2154 2155

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
2156
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2157 2158 2159 2160
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2161

2162
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
2163
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
2164 2165 2166
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
2167

2168
	/* Now that the ring is fully powered up, update the tail */
2169
	I915_WRITE_TAIL(ring, value);
2170 2171 2172 2173 2174
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
2175
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2176
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2177 2178
}

2179
static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
2180
			       u32 invalidate, u32 flush)
2181
{
2182
	uint32_t cmd;
2183 2184 2185 2186 2187 2188
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

2189
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
2190 2191
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
2192 2193 2194 2195 2196 2197
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2198
	if (invalidate & I915_GEM_GPU_DOMAINS)
2199 2200
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
			MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2201
	intel_ring_emit(ring, cmd);
2202
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
2203 2204 2205 2206 2207 2208 2209
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2210 2211
	intel_ring_advance(ring);
	return 0;
2212 2213
}

2214
static int
2215
gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2216
			      u64 offset, u32 len,
2217 2218
			      unsigned flags)
{
2219
	bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
2220 2221 2222 2223 2224 2225 2226
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
B
Ben Widawsky 已提交
2227
	intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
B
Ben Widawsky 已提交
2228 2229
	intel_ring_emit(ring, lower_32_bits(offset));
	intel_ring_emit(ring, upper_32_bits(offset));
2230 2231 2232 2233 2234 2235
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

2236
static int
2237
hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2238
			      u64 offset, u32 len,
2239 2240 2241 2242 2243 2244 2245 2246 2247
			      unsigned flags)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
2248 2249 2250
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ?
			 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
2251 2252 2253 2254 2255 2256 2257
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

2258
static int
2259
gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2260
			      u64 offset, u32 len,
2261
			      unsigned flags)
2262
{
2263
	int ret;
2264

2265 2266 2267
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
2268

2269 2270 2271
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
2272 2273 2274
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
2275

2276
	return 0;
2277 2278
}

2279 2280
/* Blitter support (SandyBridge+) */

2281
static int gen6_ring_flush(struct intel_engine_cs *ring,
2282
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
2283
{
R
Rodrigo Vivi 已提交
2284
	struct drm_device *dev = ring->dev;
2285
	struct drm_i915_private *dev_priv = dev->dev_private;
2286
	uint32_t cmd;
2287 2288
	int ret;

2289
	ret = intel_ring_begin(ring, 4);
2290 2291 2292
	if (ret)
		return ret;

2293
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
2294 2295
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
2296 2297 2298 2299 2300 2301
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2302
	if (invalidate & I915_GEM_DOMAIN_RENDER)
2303
		cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
2304
			MI_FLUSH_DW_OP_STOREDW;
2305
	intel_ring_emit(ring, cmd);
2306
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
2307 2308 2309 2310 2311 2312 2313
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2314
	intel_ring_advance(ring);
R
Rodrigo Vivi 已提交
2315

2316 2317 2318 2319 2320 2321
	if (!invalidate && flush) {
		if (IS_GEN7(dev))
			return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
		else if (IS_BROADWELL(dev))
			dev_priv->fbc.need_sw_cache_clean = true;
	}
R
Rodrigo Vivi 已提交
2322

2323
	return 0;
Z
Zou Nan hai 已提交
2324 2325
}

2326 2327
int intel_init_render_ring_buffer(struct drm_device *dev)
{
2328
	struct drm_i915_private *dev_priv = dev->dev_private;
2329
	struct intel_engine_cs *ring = &dev_priv->ring[RCS];
2330 2331
	struct drm_i915_gem_object *obj;
	int ret;
2332

2333 2334 2335 2336
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

B
Ben Widawsky 已提交
2337
	if (INTEL_INFO(dev)->gen >= 8) {
2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353
		if (i915_semaphore_is_enabled(dev)) {
			obj = i915_gem_alloc_object(dev, 4096);
			if (obj == NULL) {
				DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
				i915.semaphores = 0;
			} else {
				i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
				ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
				if (ret != 0) {
					drm_gem_object_unreference(&obj->base);
					DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
					i915.semaphores = 0;
				} else
					dev_priv->semaphore_obj = obj;
			}
		}
2354 2355

		ring->init_context = intel_ring_workarounds_emit;
B
Ben Widawsky 已提交
2356 2357 2358 2359 2360 2361 2362 2363
		ring->add_request = gen6_add_request;
		ring->flush = gen8_render_ring_flush;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
		ring->get_seqno = gen6_ring_get_seqno;
		ring->set_seqno = ring_set_seqno;
		if (i915_semaphore_is_enabled(dev)) {
2364
			WARN_ON(!dev_priv->semaphore_obj);
2365
			ring->semaphore.sync_to = gen8_ring_sync;
2366 2367
			ring->semaphore.signal = gen8_rcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2368 2369
		}
	} else if (INTEL_INFO(dev)->gen >= 6) {
2370
		ring->add_request = gen6_add_request;
2371
		ring->flush = gen7_render_ring_flush;
2372
		if (INTEL_INFO(dev)->gen == 6)
2373
			ring->flush = gen6_render_ring_flush;
B
Ben Widawsky 已提交
2374 2375
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2376
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2377
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2378
		ring->set_seqno = ring_set_seqno;
B
Ben Widawsky 已提交
2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between RCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between VCS2 and RCS later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2400 2401
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
2402
		ring->flush = gen4_render_ring_flush;
2403
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
2404
		ring->set_seqno = pc_render_set_seqno;
2405 2406
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
2407 2408
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
2409
	} else {
2410
		ring->add_request = i9xx_add_request;
2411 2412 2413 2414
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
2415
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2416
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2417 2418 2419 2420 2421 2422 2423
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2424
		ring->irq_enable_mask = I915_USER_INTERRUPT;
2425
	}
2426
	ring->write_tail = ring_write_tail;
B
Ben Widawsky 已提交
2427

2428 2429
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
2430 2431
	else if (IS_GEN8(dev))
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2432
	else if (INTEL_INFO(dev)->gen >= 6)
2433 2434 2435 2436 2437 2438 2439
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2440
	ring->init_hw = init_render_ring;
2441 2442
	ring->cleanup = render_ring_cleanup;

2443 2444
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
2445
		obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
2446 2447 2448 2449 2450
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

2451
		ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
2452 2453 2454 2455 2456 2457
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

2458 2459
		ring->scratch.obj = obj;
		ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
2460 2461
	}

2462
	return intel_init_ring_buffer(dev, ring);
2463 2464 2465 2466
}

int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
2467
	struct drm_i915_private *dev_priv = dev->dev_private;
2468
	struct intel_engine_cs *ring = &dev_priv->ring[VCS];
2469

2470 2471 2472
	ring->name = "bsd ring";
	ring->id = VCS;

2473
	ring->write_tail = ring_write_tail;
2474
	if (INTEL_INFO(dev)->gen >= 6) {
2475
		ring->mmio_base = GEN6_BSD_RING_BASE;
2476 2477 2478
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
2479
		ring->flush = gen6_bsd_ring_flush;
2480 2481
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2482
		ring->set_seqno = ring_set_seqno;
2483 2484 2485 2486 2487
		if (INTEL_INFO(dev)->gen >= 8) {
			ring->irq_enable_mask =
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
2488 2489
			ring->dispatch_execbuffer =
				gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2490
			if (i915_semaphore_is_enabled(dev)) {
2491
				ring->semaphore.sync_to = gen8_ring_sync;
2492 2493
				ring->semaphore.signal = gen8_xcs_signal;
				GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2494
			}
2495 2496 2497 2498
		} else {
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
2499 2500
			ring->dispatch_execbuffer =
				gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514
			if (i915_semaphore_is_enabled(dev)) {
				ring->semaphore.sync_to = gen6_ring_sync;
				ring->semaphore.signal = gen6_signal;
				ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
				ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
				ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
				ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
				ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
				ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
				ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
				ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
			}
2515
		}
2516 2517 2518
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
2519
		ring->add_request = i9xx_add_request;
2520
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2521
		ring->set_seqno = ring_set_seqno;
2522
		if (IS_GEN5(dev)) {
2523
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2524 2525 2526
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
2527
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2528 2529 2530
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2531
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2532
	}
2533
	ring->init_hw = init_ring_common;
2534

2535
	return intel_init_ring_buffer(dev, ring);
2536
}
2537

2538 2539 2540 2541 2542 2543 2544
/**
 * Initialize the second BSD ring for Broadwell GT3.
 * It is noted that this only exists on Broadwell GT3.
 */
int intel_init_bsd2_ring_buffer(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2545
	struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
2546 2547 2548 2549 2550 2551

	if ((INTEL_INFO(dev)->gen != 8)) {
		DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
		return -EINVAL;
	}

R
Rodrigo Vivi 已提交
2552
	ring->name = "bsd2 ring";
2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566
	ring->id = VCS2;

	ring->write_tail = ring_write_tail;
	ring->mmio_base = GEN8_BSD2_RING_BASE;
	ring->flush = gen6_bsd_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
	ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
	ring->irq_get = gen8_ring_get_irq;
	ring->irq_put = gen8_ring_put_irq;
	ring->dispatch_execbuffer =
			gen8_ring_dispatch_execbuffer;
2567
	if (i915_semaphore_is_enabled(dev)) {
2568
		ring->semaphore.sync_to = gen8_ring_sync;
2569 2570 2571
		ring->semaphore.signal = gen8_xcs_signal;
		GEN8_RING_SEMAPHORE_INIT;
	}
2572
	ring->init_hw = init_ring_common;
2573 2574 2575 2576

	return intel_init_ring_buffer(dev, ring);
}

2577 2578
int intel_init_blt_ring_buffer(struct drm_device *dev)
{
2579
	struct drm_i915_private *dev_priv = dev->dev_private;
2580
	struct intel_engine_cs *ring = &dev_priv->ring[BCS];
2581

2582 2583 2584 2585 2586
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
2587
	ring->flush = gen6_ring_flush;
2588 2589
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2590
	ring->set_seqno = ring_set_seqno;
2591 2592 2593 2594 2595
	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2596
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2597
		if (i915_semaphore_is_enabled(dev)) {
2598
			ring->semaphore.sync_to = gen8_ring_sync;
2599 2600
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2601
		}
2602 2603 2604 2605
	} else {
		ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2606
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.sync_to = gen6_ring_sync;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between BCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between BCS and VCS2 later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2628
	}
2629
	ring->init_hw = init_ring_common;
2630

2631
	return intel_init_ring_buffer(dev, ring);
2632
}
2633

B
Ben Widawsky 已提交
2634 2635
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
2636
	struct drm_i915_private *dev_priv = dev->dev_private;
2637
	struct intel_engine_cs *ring = &dev_priv->ring[VECS];
B
Ben Widawsky 已提交
2638 2639 2640 2641 2642 2643 2644 2645 2646 2647

	ring->name = "video enhancement ring";
	ring->id = VECS;

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
2648 2649 2650

	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
2651
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
2652 2653
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2654
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2655
		if (i915_semaphore_is_enabled(dev)) {
2656
			ring->semaphore.sync_to = gen8_ring_sync;
2657 2658
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2659
		}
2660 2661 2662 2663
	} else {
		ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		ring->irq_get = hsw_vebox_get_irq;
		ring->irq_put = hsw_vebox_put_irq;
2664
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2679
	}
2680
	ring->init_hw = init_ring_common;
B
Ben Widawsky 已提交
2681 2682 2683 2684

	return intel_init_ring_buffer(dev, ring);
}

2685
int
2686
intel_ring_flush_all_caches(struct intel_engine_cs *ring)
2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
2704
intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}
2722 2723

void
2724
intel_stop_ring_buffer(struct intel_engine_cs *ring)
2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737
{
	int ret;

	if (!intel_ring_initialized(ring))
		return;

	ret = intel_ring_idle(ring);
	if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

	stop_ring(ring);
}