intel_ringbuffer.c 53.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37 38 39 40 41 42 43 44 45
/*
 * 965+ support PIPE_CONTROL commands, which provide finer grained control
 * over cache flushing.
 */
struct pipe_control {
	struct drm_i915_gem_object *obj;
	volatile u32 *cpu_page;
	u32 gtt_offset;
};

46 47
static inline int ring_space(struct intel_ring_buffer *ring)
{
48
	int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
49 50 51 52 53
	if (space < 0)
		space += ring->size;
	return space;
}

54
static int
55 56 57 58 59 60 61 62
gen2_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
63
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen4_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
84
{
85
	struct drm_device *dev = ring->dev;
86
	u32 cmd;
87
	int ret;
88

89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
118
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
119 120 121
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
122

123 124 125
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
126

127 128 129
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
130

131 132 133
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
134 135

	return 0;
136 137
}

138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen6_render_ring_flush(struct intel_ring_buffer *ring,
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;

220 221 222 223 224
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

225 226 227 228
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
229 230 231 232 233 234 235
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
236
		flags |= PIPE_CONTROL_CS_STALL;
237 238 239 240 241 242 243 244 245 246 247
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
248
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
249
	}
250

251
	ret = intel_ring_begin(ring, 4);
252 253 254
	if (ret)
		return ret;

255
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
256 257
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
258
	intel_ring_emit(ring, 0);
259 260 261 262 263
	intel_ring_advance(ring);

	return 0;
}

264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282
static int
gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

R
Rodrigo Vivi 已提交
283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303
static int gen7_ring_fbc_flush(struct intel_ring_buffer *ring, u32 value)
{
	int ret;

	if (!ring->fbc_dirty)
		return 0;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
	intel_ring_emit(ring, MI_NOOP);
	/* WaFbcNukeOn3DBlt:ivb/hsw */
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, value);
	intel_ring_advance(ring);

	ring->fbc_dirty = false;
	return 0;
}

304 305 306 307 308 309 310 311 312
static int
gen7_render_ring_flush(struct intel_ring_buffer *ring,
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;

313 314 315 316 317 318 319 320 321 322
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
342
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
343 344 345 346 347

		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
348 349 350 351 352 353 354 355
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
356
	intel_ring_emit(ring, scratch_addr);
357 358 359
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

R
Rodrigo Vivi 已提交
360 361 362
	if (flush_domains)
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

363 364 365
	return 0;
}

366
static void ring_write_tail(struct intel_ring_buffer *ring,
367
			    u32 value)
368
{
369
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
370
	I915_WRITE_TAIL(ring, value);
371 372
}

373
u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
374
{
375 376
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
D
Daniel Vetter 已提交
377
			RING_ACTHD(ring->mmio_base) : ACTHD;
378 379 380 381

	return I915_READ(acthd_reg);
}

382
static int init_ring_common(struct intel_ring_buffer *ring)
383
{
384 385
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
386
	struct drm_i915_gem_object *obj = ring->obj;
387
	int ret = 0;
388 389
	u32 head;

390 391 392
	if (HAS_FORCE_WAKE(dev))
		gen6_gt_force_wake_get(dev_priv);

393
	/* Stop the ring if it's running. */
394
	I915_WRITE_CTL(ring, 0);
395
	I915_WRITE_HEAD(ring, 0);
396
	ring->write_tail(ring, 0);
397

398
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
399 400 401

	/* G45 ring initialization fails to reset head to zero */
	if (head != 0) {
402 403 404 405 406 407 408
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
409

410
		I915_WRITE_HEAD(ring, 0);
411

412 413 414 415 416 417 418 419 420
		if (I915_READ_HEAD(ring) & HEAD_ADDR) {
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
		}
421 422
	}

423 424 425 426 427
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
	I915_WRITE_START(ring, obj->gtt_offset);
428
	I915_WRITE_CTL(ring,
429
			((ring->size - PAGE_SIZE) & RING_NR_PAGES)
430
			| RING_VALID);
431 432

	/* If the head is still not zero, the ring is dead */
433 434 435
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
		     I915_READ_START(ring) == obj->gtt_offset &&
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
436 437 438 439 440 441 442
		DRM_ERROR("%s initialization failed "
				"ctl %08x head %08x tail %08x start %08x\n",
				ring->name,
				I915_READ_CTL(ring),
				I915_READ_HEAD(ring),
				I915_READ_TAIL(ring),
				I915_READ_START(ring));
443 444
		ret = -EIO;
		goto out;
445 446
	}

447 448
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
449
	else {
450
		ring->head = I915_READ_HEAD(ring);
451
		ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
452
		ring->space = ring_space(ring);
453
		ring->last_retired_head = -1;
454
	}
455

456 457 458 459 460
out:
	if (HAS_FORCE_WAKE(dev))
		gen6_gt_force_wake_put(dev_priv);

	return ret;
461 462
}

463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482
static int
init_pipe_control(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc;
	struct drm_i915_gem_object *obj;
	int ret;

	if (ring->private)
		return 0;

	pc = kmalloc(sizeof(*pc), GFP_KERNEL);
	if (!pc)
		return -ENOMEM;

	obj = i915_gem_alloc_object(ring->dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
483 484

	i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
485

486
	ret = i915_gem_object_pin(obj, 4096, true, false);
487 488 489 490
	if (ret)
		goto err_unref;

	pc->gtt_offset = obj->gtt_offset;
491 492 493
	pc->cpu_page = kmap(sg_page(obj->pages->sgl));
	if (pc->cpu_page == NULL) {
		ret = -ENOMEM;
494
		goto err_unpin;
495
	}
496

497 498 499
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
			 ring->name, pc->gtt_offset);

500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522
	pc->obj = obj;
	ring->private = pc;
	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
	drm_gem_object_unreference(&obj->base);
err:
	kfree(pc);
	return ret;
}

static void
cleanup_pipe_control(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc = ring->private;
	struct drm_i915_gem_object *obj;

	if (!ring->private)
		return;

	obj = pc->obj;
523 524

	kunmap(sg_page(obj->pages->sgl));
525 526 527 528 529 530 531
	i915_gem_object_unpin(obj);
	drm_gem_object_unreference(&obj->base);

	kfree(pc);
	ring->private = NULL;
}

532
static int init_render_ring(struct intel_ring_buffer *ring)
533
{
534
	struct drm_device *dev = ring->dev;
535
	struct drm_i915_private *dev_priv = dev->dev_private;
536
	int ret = init_ring_common(ring);
537

538
	if (INTEL_INFO(dev)->gen > 3)
539
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
540 541 542 543

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
544 545
	 *
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
546 547 548 549
	 */
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

550 551 552 553 554
	/* Required for the hardware to program scanline values for waiting */
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_ALWAYS));

555 556 557 558
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
			   _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
559

560
	if (INTEL_INFO(dev)->gen >= 5) {
561 562 563 564 565
		ret = init_pipe_control(ring);
		if (ret)
			return ret;
	}

566
	if (IS_GEN6(dev)) {
567 568 569 570 571 572
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
573
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
574 575 576 577 578 579 580

		/* This is not explicitly set for GEN6, so read the register.
		 * see intel_ring_mi_set_context() for why we care.
		 * TODO: consider explicitly setting the bit for GEN5
		 */
		ring->itlb_before_ctx_switch =
			!!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
581 582
	}

583 584
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
585

586
	if (HAS_L3_GPU_CACHE(dev))
587
		I915_WRITE_IMR(ring, ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
588

589 590 591
	return ret;
}

592 593
static void render_ring_cleanup(struct intel_ring_buffer *ring)
{
594 595
	struct drm_device *dev = ring->dev;

596 597 598
	if (!ring->private)
		return;

599 600 601
	if (HAS_BROKEN_CS_TLB(dev))
		drm_gem_object_unreference(to_gem_object(ring->private));

602 603 604
	cleanup_pipe_control(ring);
}

605
static void
606
update_mboxes(struct intel_ring_buffer *ring,
607
	      u32 mmio_offset)
608
{
609 610 611 612 613 614
/* NB: In order to be able to do semaphore MBOX updates for varying number
 * of rings, it's easiest if we round up each individual update to a
 * multiple of 2 (since ring updates must always be a multiple of 2)
 * even though the actual update only requires 3 dwords.
 */
#define MBOX_UPDATE_DWORDS 4
615
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
616
	intel_ring_emit(ring, mmio_offset);
617
	intel_ring_emit(ring, ring->outstanding_lazy_request);
618
	intel_ring_emit(ring, MI_NOOP);
619 620
}

621 622 623 624 625 626 627 628 629
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
630
static int
631
gen6_add_request(struct intel_ring_buffer *ring)
632
{
633 634 635 636
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *useless;
	int i, ret;
637

638 639 640
	ret = intel_ring_begin(ring, ((I915_NUM_RINGS-1) *
				      MBOX_UPDATE_DWORDS) +
				      4);
641 642
	if (ret)
		return ret;
643
#undef MBOX_UPDATE_DWORDS
644

645 646 647 648 649
	for_each_ring(useless, dev_priv, i) {
		u32 mbox_reg = ring->signal_mbox[i];
		if (mbox_reg != GEN6_NOSYNC)
			update_mboxes(ring, mbox_reg);
	}
650 651 652

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
653
	intel_ring_emit(ring, ring->outstanding_lazy_request);
654 655 656 657 658 659
	intel_ring_emit(ring, MI_USER_INTERRUPT);
	intel_ring_advance(ring);

	return 0;
}

660 661 662 663 664 665 666
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

667 668 669 670 671 672 673 674
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
static int
675 676 677
gen6_ring_sync(struct intel_ring_buffer *waiter,
	       struct intel_ring_buffer *signaller,
	       u32 seqno)
678 679
{
	int ret;
680 681 682
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
683

684 685 686 687 688 689
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

690 691 692
	WARN_ON(signaller->semaphore_register[waiter->id] ==
		MI_SEMAPHORE_SYNC_INVALID);

693
	ret = intel_ring_begin(waiter, 4);
694 695 696
	if (ret)
		return ret;

697 698 699 700 701 702 703 704 705 706 707 708 709 710
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
		intel_ring_emit(waiter,
				dw1 |
				signaller->semaphore_register[waiter->id]);
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
711
	intel_ring_advance(waiter);
712 713 714 715

	return 0;
}

716 717
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
718 719
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
720 721 722 723 724 725
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
726
pc_render_add_request(struct intel_ring_buffer *ring)
727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743
{
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

744
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
745 746
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
747
	intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
748
	intel_ring_emit(ring, ring->outstanding_lazy_request);
749 750 751 752 753 754 755 756 757 758 759 760
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128; /* write to separate cachelines */
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
761

762
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
763 764
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
765 766
			PIPE_CONTROL_NOTIFY);
	intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
767
	intel_ring_emit(ring, ring->outstanding_lazy_request);
768 769 770 771 772 773
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

774
static u32
775
gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
776 777 778 779
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
780
	if (!lazy_coherency)
781 782 783 784
		intel_ring_get_active_head(ring);
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

785
static u32
786
ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
787
{
788 789 790
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
791 792 793 794 795 796
static void
ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

797
static u32
798
pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
799 800 801 802 803
{
	struct pipe_control *pc = ring->private;
	return pc->cpu_page[0];
}

M
Mika Kuoppala 已提交
804 805 806 807 808 809 810
static void
pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	struct pipe_control *pc = ring->private;
	pc->cpu_page[0] = seqno;
}

811 812 813 814 815
static bool
gen5_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
816
	unsigned long flags;
817 818 819 820

	if (!dev->irq_enabled)
		return false;

821
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
822
	if (ring->irq_refcount.gt++ == 0) {
823 824 825 826
		dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
	}
827
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
828 829 830 831 832 833 834 835 836

	return true;
}

static void
gen5_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
837
	unsigned long flags;
838

839
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
840
	if (--ring->irq_refcount.gt == 0) {
841 842 843 844
		dev_priv->gt_irq_mask |= ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
	}
845
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
846 847
}

848
static bool
849
i9xx_ring_get_irq(struct intel_ring_buffer *ring)
850
{
851
	struct drm_device *dev = ring->dev;
852
	drm_i915_private_t *dev_priv = dev->dev_private;
853
	unsigned long flags;
854

855 856 857
	if (!dev->irq_enabled)
		return false;

858
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
859
	if (ring->irq_refcount.gt++ == 0) {
860 861 862 863
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
864
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
865 866

	return true;
867 868
}

869
static void
870
i9xx_ring_put_irq(struct intel_ring_buffer *ring)
871
{
872
	struct drm_device *dev = ring->dev;
873
	drm_i915_private_t *dev_priv = dev->dev_private;
874
	unsigned long flags;
875

876
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
877
	if (--ring->irq_refcount.gt == 0) {
878 879 880 881
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
882
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
883 884
}

C
Chris Wilson 已提交
885 886 887 888 889
static bool
i8xx_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
890
	unsigned long flags;
C
Chris Wilson 已提交
891 892 893 894

	if (!dev->irq_enabled)
		return false;

895
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
896
	if (ring->irq_refcount.gt++ == 0) {
C
Chris Wilson 已提交
897 898 899 900
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
901
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
902 903 904 905 906 907 908 909 910

	return true;
}

static void
i8xx_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
911
	unsigned long flags;
C
Chris Wilson 已提交
912

913
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
914
	if (--ring->irq_refcount.gt == 0) {
C
Chris Wilson 已提交
915 916 917 918
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
919
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
920 921
}

922
void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
923
{
924
	struct drm_device *dev = ring->dev;
925
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
926 927 928 929 930 931 932
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
933
		case RCS:
934 935
			mmio = RENDER_HWS_PGA_GEN7;
			break;
936
		case BCS:
937 938
			mmio = BLT_HWS_PGA_GEN7;
			break;
939
		case VCS:
940 941
			mmio = BSD_HWS_PGA_GEN7;
			break;
942
		case VECS:
B
Ben Widawsky 已提交
943 944
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
945 946 947 948 949 950 951
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

952 953
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
954 955
}

956
static int
957 958 959
bsd_ring_flush(struct intel_ring_buffer *ring,
	       u32     invalidate_domains,
	       u32     flush_domains)
960
{
961 962 963 964 965 966 967 968 969 970
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
971 972
}

973
static int
974
i9xx_add_request(struct intel_ring_buffer *ring)
975
{
976 977 978 979 980
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
981

982 983
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
984
	intel_ring_emit(ring, ring->outstanding_lazy_request);
985 986
	intel_ring_emit(ring, MI_USER_INTERRUPT);
	intel_ring_advance(ring);
987

988
	return 0;
989 990
}

991
static bool
992
gen6_ring_get_irq(struct intel_ring_buffer *ring)
993 994
{
	struct drm_device *dev = ring->dev;
995
	drm_i915_private_t *dev_priv = dev->dev_private;
996
	unsigned long flags;
997 998 999 1000

	if (!dev->irq_enabled)
	       return false;

1001 1002 1003
	/* It looks like we need to prevent the gt from suspending while waiting
	 * for an notifiy irq, otherwise irqs seem to get lost on at least the
	 * blt/bsd rings on ivb. */
1004
	gen6_gt_force_wake_get(dev_priv);
1005

1006
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1007
	if (ring->irq_refcount.gt++ == 0) {
1008
		if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
1009 1010 1011
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1012 1013
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1014 1015 1016
		dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
1017
	}
1018
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1019 1020 1021 1022 1023

	return true;
}

static void
1024
gen6_ring_put_irq(struct intel_ring_buffer *ring)
1025 1026
{
	struct drm_device *dev = ring->dev;
1027
	drm_i915_private_t *dev_priv = dev->dev_private;
1028
	unsigned long flags;
1029

1030
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1031
	if (--ring->irq_refcount.gt == 0) {
1032
		if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
1033 1034
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1035 1036
		else
			I915_WRITE_IMR(ring, ~0);
1037 1038 1039
		dev_priv->gt_irq_mask |= ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
1040
	}
1041
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1042

1043
	gen6_gt_force_wake_put(dev_priv);
1044 1045
}

B
Ben Widawsky 已提交
1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087
static bool
hsw_vebox_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

	spin_lock_irqsave(&dev_priv->rps.lock, flags);
	if (ring->irq_refcount.pm++ == 0) {
		u32 pm_imr = I915_READ(GEN6_PMIMR);
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
		I915_WRITE(GEN6_PMIMR, pm_imr & ~ring->irq_enable_mask);
		POSTING_READ(GEN6_PMIMR);
	}
	spin_unlock_irqrestore(&dev_priv->rps.lock, flags);

	return true;
}

static void
hsw_vebox_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return;

	spin_lock_irqsave(&dev_priv->rps.lock, flags);
	if (--ring->irq_refcount.pm == 0) {
		u32 pm_imr = I915_READ(GEN6_PMIMR);
		I915_WRITE_IMR(ring, ~0);
		I915_WRITE(GEN6_PMIMR, pm_imr | ring->irq_enable_mask);
		POSTING_READ(GEN6_PMIMR);
	}
	spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
}

1088
static int
1089 1090 1091
i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
			 u32 offset, u32 length,
			 unsigned flags)
1092
{
1093
	int ret;
1094

1095 1096 1097 1098
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1099
	intel_ring_emit(ring,
1100 1101
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1102
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1103
	intel_ring_emit(ring, offset);
1104 1105
	intel_ring_advance(ring);

1106 1107 1108
	return 0;
}

1109 1110
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1111
static int
1112
i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
1113 1114
				u32 offset, u32 len,
				unsigned flags)
1115
{
1116
	int ret;
1117

1118 1119 1120 1121
	if (flags & I915_DISPATCH_PINNED) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
			return ret;
1122

1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, offset + len - 8);
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
	} else {
		struct drm_i915_gem_object *obj = ring->private;
		u32 cs_offset = obj->gtt_offset;

		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

		ret = intel_ring_begin(ring, 9+3);
		if (ret)
			return ret;
		/* Blit the batch (which has now all relocs applied) to the stable batch
		 * scratch bo area (so that the CS never stumbles over its tlb
		 * invalidation bug) ... */
		intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
				XY_SRC_COPY_BLT_WRITE_ALPHA |
				XY_SRC_COPY_BLT_WRITE_RGB);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
		intel_ring_emit(ring, MI_FLUSH);

		/* ... and execute it. */
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, cs_offset + len - 8);
		intel_ring_advance(ring);
	}
1159

1160 1161 1162 1163 1164
	return 0;
}

static int
i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
1165 1166
			 u32 offset, u32 len,
			 unsigned flags)
1167 1168 1169 1170 1171 1172 1173
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1174
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1175
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1176
	intel_ring_advance(ring);
1177 1178 1179 1180

	return 0;
}

1181
static void cleanup_status_page(struct intel_ring_buffer *ring)
1182
{
1183
	struct drm_i915_gem_object *obj;
1184

1185 1186
	obj = ring->status_page.obj;
	if (obj == NULL)
1187 1188
		return;

1189
	kunmap(sg_page(obj->pages->sgl));
1190
	i915_gem_object_unpin(obj);
1191
	drm_gem_object_unreference(&obj->base);
1192
	ring->status_page.obj = NULL;
1193 1194
}

1195
static int init_status_page(struct intel_ring_buffer *ring)
1196
{
1197
	struct drm_device *dev = ring->dev;
1198
	struct drm_i915_gem_object *obj;
1199 1200 1201 1202 1203 1204 1205 1206
	int ret;

	obj = i915_gem_alloc_object(dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate status page\n");
		ret = -ENOMEM;
		goto err;
	}
1207 1208

	i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1209

1210
	ret = i915_gem_object_pin(obj, 4096, true, false);
1211 1212 1213 1214
	if (ret != 0) {
		goto err_unref;
	}

1215
	ring->status_page.gfx_addr = obj->gtt_offset;
1216
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1217
	if (ring->status_page.page_addr == NULL) {
1218
		ret = -ENOMEM;
1219 1220
		goto err_unpin;
	}
1221 1222
	ring->status_page.obj = obj;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1223

1224
	intel_ring_setup_status_page(ring);
1225 1226
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1227 1228 1229 1230 1231 1232

	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
1233
	drm_gem_object_unreference(&obj->base);
1234
err:
1235
	return ret;
1236 1237
}

1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260
static int init_phys_hws_pga(struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1261 1262
static int intel_init_ring_buffer(struct drm_device *dev,
				  struct intel_ring_buffer *ring)
1263
{
1264
	struct drm_i915_gem_object *obj;
1265
	struct drm_i915_private *dev_priv = dev->dev_private;
1266 1267
	int ret;

1268
	ring->dev = dev;
1269 1270
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1271
	ring->size = 32 * PAGE_SIZE;
1272
	memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
1273

1274
	init_waitqueue_head(&ring->irq_queue);
1275

1276
	if (I915_NEED_GFX_HWS(dev)) {
1277
		ret = init_status_page(ring);
1278 1279
		if (ret)
			return ret;
1280 1281 1282 1283 1284
	} else {
		BUG_ON(ring->id != RCS);
		ret = init_phys_hws_pga(ring);
		if (ret)
			return ret;
1285
	}
1286

1287 1288 1289 1290 1291
	obj = NULL;
	if (!HAS_LLC(dev))
		obj = i915_gem_object_create_stolen(dev, ring->size);
	if (obj == NULL)
		obj = i915_gem_alloc_object(dev, ring->size);
1292 1293
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate ringbuffer\n");
1294
		ret = -ENOMEM;
1295
		goto err_hws;
1296 1297
	}

1298
	ring->obj = obj;
1299

1300
	ret = i915_gem_object_pin(obj, PAGE_SIZE, true, false);
1301 1302
	if (ret)
		goto err_unref;
1303

1304 1305 1306 1307
	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto err_unpin;

1308
	ring->virtual_start =
1309
		ioremap_wc(dev_priv->gtt.mappable_base + obj->gtt_offset,
1310
			   ring->size);
1311
	if (ring->virtual_start == NULL) {
1312
		DRM_ERROR("Failed to map ringbuffer.\n");
1313
		ret = -EINVAL;
1314
		goto err_unpin;
1315 1316
	}

1317
	ret = ring->init(ring);
1318 1319
	if (ret)
		goto err_unmap;
1320

1321 1322 1323 1324 1325
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = ring->size;
1326
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
1327 1328
		ring->effective_size -= 128;

1329
	return 0;
1330 1331

err_unmap:
1332
	iounmap(ring->virtual_start);
1333 1334 1335
err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
1336 1337
	drm_gem_object_unreference(&obj->base);
	ring->obj = NULL;
1338
err_hws:
1339
	cleanup_status_page(ring);
1340
	return ret;
1341 1342
}

1343
void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
1344
{
1345 1346 1347
	struct drm_i915_private *dev_priv;
	int ret;

1348
	if (ring->obj == NULL)
1349 1350
		return;

1351 1352
	/* Disable the ring buffer. The ring must be idle at this point */
	dev_priv = ring->dev->dev_private;
1353
	ret = intel_ring_idle(ring);
1354 1355 1356 1357
	if (ret)
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

1358 1359
	I915_WRITE_CTL(ring, 0);

1360
	iounmap(ring->virtual_start);
1361

1362 1363 1364
	i915_gem_object_unpin(ring->obj);
	drm_gem_object_unreference(&ring->obj->base);
	ring->obj = NULL;
1365

Z
Zou Nan hai 已提交
1366 1367 1368
	if (ring->cleanup)
		ring->cleanup(ring);

1369
	cleanup_status_page(ring);
1370 1371
}

1372 1373 1374 1375
static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	int ret;

1376
	ret = i915_wait_seqno(ring, seqno);
1377 1378
	if (!ret)
		i915_gem_retire_requests_ring(ring);
1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404

	return ret;
}

static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
{
	struct drm_i915_gem_request *request;
	u32 seqno = 0;
	int ret;

	i915_gem_retire_requests_ring(ring);

	if (ring->last_retired_head != -1) {
		ring->head = ring->last_retired_head;
		ring->last_retired_head = -1;
		ring->space = ring_space(ring);
		if (ring->space >= n)
			return 0;
	}

	list_for_each_entry(request, &ring->request_list, list) {
		int space;

		if (request->tail == -1)
			continue;

1405
		space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439
		if (space < 0)
			space += ring->size;
		if (space >= n) {
			seqno = request->seqno;
			break;
		}

		/* Consume this request in case we need more space than
		 * is available and so need to prevent a race between
		 * updating last_retired_head and direct reads of
		 * I915_RING_HEAD. It also provides a nice sanity check.
		 */
		request->tail = -1;
	}

	if (seqno == 0)
		return -ENOSPC;

	ret = intel_ring_wait_seqno(ring, seqno);
	if (ret)
		return ret;

	if (WARN_ON(ring->last_retired_head == -1))
		return -ENOSPC;

	ring->head = ring->last_retired_head;
	ring->last_retired_head = -1;
	ring->space = ring_space(ring);
	if (WARN_ON(ring->space < n))
		return -ENOSPC;

	return 0;
}

1440
static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
1441
{
1442
	struct drm_device *dev = ring->dev;
1443
	struct drm_i915_private *dev_priv = dev->dev_private;
1444
	unsigned long end;
1445
	int ret;
1446

1447 1448 1449 1450
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

C
Chris Wilson 已提交
1451
	trace_i915_ring_wait_begin(ring);
1452 1453 1454 1455 1456 1457
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1458

1459
	do {
1460 1461
		ring->head = I915_READ_HEAD(ring);
		ring->space = ring_space(ring);
1462
		if (ring->space >= n) {
C
Chris Wilson 已提交
1463
			trace_i915_ring_wait_end(ring);
1464 1465 1466 1467 1468 1469 1470 1471
			return 0;
		}

		if (dev->primary->master) {
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
1472

1473
		msleep(1);
1474

1475 1476
		ret = i915_gem_check_wedge(&dev_priv->gpu_error,
					   dev_priv->mm.interruptible);
1477 1478
		if (ret)
			return ret;
1479
	} while (!time_after(jiffies, end));
C
Chris Wilson 已提交
1480
	trace_i915_ring_wait_end(ring);
1481 1482
	return -EBUSY;
}
1483

1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528
static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
{
	uint32_t __iomem *virt;
	int rem = ring->size - ring->tail;

	if (ring->space < rem) {
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

	virt = ring->virtual_start + ring->tail;
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

	ring->tail = 0;
	ring->space = ring_space(ring);

	return 0;
}

int intel_ring_idle(struct intel_ring_buffer *ring)
{
	u32 seqno;
	int ret;

	/* We need to add any requests required to flush the objects and ring */
	if (ring->outstanding_lazy_request) {
		ret = i915_add_request(ring, NULL, NULL);
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

	seqno = list_entry(ring->request_list.prev,
			   struct drm_i915_gem_request,
			   list)->seqno;

	return i915_wait_seqno(ring, seqno);
}

1529 1530 1531 1532 1533 1534 1535 1536 1537
static int
intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
{
	if (ring->outstanding_lazy_request)
		return 0;

	return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_request);
}

M
Mika Kuoppala 已提交
1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558
static int __intel_ring_begin(struct intel_ring_buffer *ring,
			      int bytes)
{
	int ret;

	if (unlikely(ring->tail + bytes > ring->effective_size)) {
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

	if (unlikely(ring->space < bytes)) {
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	ring->space -= bytes;
	return 0;
}

1559 1560
int intel_ring_begin(struct intel_ring_buffer *ring,
		     int num_dwords)
1561
{
1562
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1563
	int ret;
1564

1565 1566
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
1567 1568
	if (ret)
		return ret;
1569

1570 1571 1572 1573 1574
	/* Preallocate the olr before touching the ring */
	ret = intel_ring_alloc_seqno(ring);
	if (ret)
		return ret;

M
Mika Kuoppala 已提交
1575
	return __intel_ring_begin(ring, num_dwords * sizeof(uint32_t));
1576
}
1577

1578
void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
1579
{
1580
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1581 1582 1583

	BUG_ON(ring->outstanding_lazy_request);

1584 1585 1586
	if (INTEL_INFO(ring->dev)->gen >= 6) {
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
1587
	}
1588

1589
	ring->set_seqno(ring, seqno);
1590
	ring->hangcheck.seqno = seqno;
1591
}
1592

1593
void intel_ring_advance(struct intel_ring_buffer *ring)
1594
{
1595 1596
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

1597
	ring->tail &= ring->size - 1;
1598
	if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
1599
		return;
1600
	ring->write_tail(ring, ring->tail);
1601
}
1602

1603

1604
static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1605
				     u32 value)
1606
{
1607
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1608 1609

       /* Every tail move must follow the sequence below */
1610 1611 1612 1613

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
1614
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1615 1616 1617 1618
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1619

1620
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
1621
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
1622 1623 1624
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
1625

1626
	/* Now that the ring is fully powered up, update the tail */
1627
	I915_WRITE_TAIL(ring, value);
1628 1629 1630 1631 1632
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
1633
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1634
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1635 1636
}

1637 1638
static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
			       u32 invalidate, u32 flush)
1639
{
1640
	uint32_t cmd;
1641 1642 1643 1644 1645 1646
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

1647
	cmd = MI_FLUSH_DW;
1648 1649 1650 1651 1652 1653
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1654
	if (invalidate & I915_GEM_GPU_DOMAINS)
1655 1656
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
			MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1657
	intel_ring_emit(ring, cmd);
1658
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
1659
	intel_ring_emit(ring, 0);
1660
	intel_ring_emit(ring, MI_NOOP);
1661 1662
	intel_ring_advance(ring);
	return 0;
1663 1664
}

1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685
static int
hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
			      u32 offset, u32 len,
			      unsigned flags)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

1686
static int
1687
gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1688 1689
			      u32 offset, u32 len,
			      unsigned flags)
1690
{
1691
	int ret;
1692

1693 1694 1695
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
1696

1697 1698 1699
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1700 1701 1702
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
1703

1704
	return 0;
1705 1706
}

1707 1708
/* Blitter support (SandyBridge+) */

1709 1710
static int gen6_ring_flush(struct intel_ring_buffer *ring,
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
1711
{
R
Rodrigo Vivi 已提交
1712
	struct drm_device *dev = ring->dev;
1713
	uint32_t cmd;
1714 1715
	int ret;

1716
	ret = intel_ring_begin(ring, 4);
1717 1718 1719
	if (ret)
		return ret;

1720
	cmd = MI_FLUSH_DW;
1721 1722 1723 1724 1725 1726
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1727
	if (invalidate & I915_GEM_DOMAIN_RENDER)
1728
		cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
1729
			MI_FLUSH_DW_OP_STOREDW;
1730
	intel_ring_emit(ring, cmd);
1731
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
1732
	intel_ring_emit(ring, 0);
1733
	intel_ring_emit(ring, MI_NOOP);
1734
	intel_ring_advance(ring);
R
Rodrigo Vivi 已提交
1735 1736 1737 1738

	if (IS_GEN7(dev) && flush)
		return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);

1739
	return 0;
Z
Zou Nan hai 已提交
1740 1741
}

1742 1743 1744
int intel_init_render_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1745
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1746

1747 1748 1749 1750
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1751 1752
	if (INTEL_INFO(dev)->gen >= 6) {
		ring->add_request = gen6_add_request;
1753
		ring->flush = gen7_render_ring_flush;
1754
		if (INTEL_INFO(dev)->gen == 6)
1755
			ring->flush = gen6_render_ring_flush;
1756 1757
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
1758
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
1759
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
1760
		ring->set_seqno = ring_set_seqno;
1761
		ring->sync_to = gen6_ring_sync;
1762 1763 1764
		ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_RV;
		ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_RB;
B
Ben Widawsky 已提交
1765
		ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_RVE;
1766 1767 1768
		ring->signal_mbox[RCS] = GEN6_NOSYNC;
		ring->signal_mbox[VCS] = GEN6_VRSYNC;
		ring->signal_mbox[BCS] = GEN6_BRSYNC;
B
Ben Widawsky 已提交
1769
		ring->signal_mbox[VECS] = GEN6_VERSYNC;
1770 1771
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
1772
		ring->flush = gen4_render_ring_flush;
1773
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
1774
		ring->set_seqno = pc_render_set_seqno;
1775 1776
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
1777 1778
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
1779
	} else {
1780
		ring->add_request = i9xx_add_request;
1781 1782 1783 1784
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
1785
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
1786
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
1787 1788 1789 1790 1791 1792 1793
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1794
		ring->irq_enable_mask = I915_USER_INTERRUPT;
1795
	}
1796
	ring->write_tail = ring_write_tail;
1797 1798 1799
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 6)
1800 1801 1802 1803 1804 1805 1806
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1807 1808 1809
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;

1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
		struct drm_i915_gem_object *obj;
		int ret;

		obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

		ret = i915_gem_object_pin(obj, 0, true, false);
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

		ring->private = obj;
	}

1831
	return intel_init_ring_buffer(dev, ring);
1832 1833
}

1834 1835 1836 1837
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1838
	int ret;
1839

1840 1841 1842 1843
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1844
	if (INTEL_INFO(dev)->gen >= 6) {
1845 1846
		/* non-kms not supported on gen6+ */
		return -ENODEV;
1847
	}
1848 1849 1850 1851 1852

	/* Note: gem is not supported on gen5/ilk without kms (the corresponding
	 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
	 * the special gen5 functions. */
	ring->add_request = i9xx_add_request;
1853 1854 1855 1856
	if (INTEL_INFO(dev)->gen < 4)
		ring->flush = gen2_render_ring_flush;
	else
		ring->flush = gen4_render_ring_flush;
1857
	ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
1858
	ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
1859 1860 1861 1862 1863 1864 1865
	if (IS_GEN2(dev)) {
		ring->irq_get = i8xx_ring_get_irq;
		ring->irq_put = i8xx_ring_put_irq;
	} else {
		ring->irq_get = i9xx_ring_get_irq;
		ring->irq_put = i9xx_ring_put_irq;
	}
1866
	ring->irq_enable_mask = I915_USER_INTERRUPT;
1867
	ring->write_tail = ring_write_tail;
1868 1869 1870 1871 1872 1873
	if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1874 1875
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;
1876 1877 1878 1879 1880 1881 1882

	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);

	ring->size = size;
	ring->effective_size = ring->size;
1883
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
1884 1885
		ring->effective_size -= 128;

1886 1887
	ring->virtual_start = ioremap_wc(start, size);
	if (ring->virtual_start == NULL) {
1888 1889 1890 1891 1892
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
		return -ENOMEM;
	}

1893 1894 1895 1896 1897 1898
	if (!I915_NEED_GFX_HWS(dev)) {
		ret = init_phys_hws_pga(ring);
		if (ret)
			return ret;
	}

1899 1900 1901
	return 0;
}

1902 1903 1904
int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1905
	struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
1906

1907 1908 1909
	ring->name = "bsd ring";
	ring->id = VCS;

1910
	ring->write_tail = ring_write_tail;
1911 1912
	if (IS_GEN6(dev) || IS_GEN7(dev)) {
		ring->mmio_base = GEN6_BSD_RING_BASE;
1913 1914 1915
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
1916
		ring->flush = gen6_bsd_ring_flush;
1917 1918
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
1919
		ring->set_seqno = ring_set_seqno;
1920
		ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
1921 1922 1923
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1924
		ring->sync_to = gen6_ring_sync;
1925 1926 1927
		ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VR;
		ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VB;
B
Ben Widawsky 已提交
1928
		ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_VVE;
1929 1930 1931
		ring->signal_mbox[RCS] = GEN6_RVSYNC;
		ring->signal_mbox[VCS] = GEN6_NOSYNC;
		ring->signal_mbox[BCS] = GEN6_BVSYNC;
B
Ben Widawsky 已提交
1932
		ring->signal_mbox[VECS] = GEN6_VEVSYNC;
1933 1934 1935
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
1936
		ring->add_request = i9xx_add_request;
1937
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
1938
		ring->set_seqno = ring_set_seqno;
1939
		if (IS_GEN5(dev)) {
1940
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
1941 1942 1943
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
1944
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
1945 1946 1947
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1948
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1949 1950 1951
	}
	ring->init = init_ring_common;

1952
	return intel_init_ring_buffer(dev, ring);
1953
}
1954 1955 1956 1957

int intel_init_blt_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1958
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
1959

1960 1961 1962 1963 1964
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
1965
	ring->flush = gen6_ring_flush;
1966 1967
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
1968
	ring->set_seqno = ring_set_seqno;
1969
	ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
1970 1971 1972
	ring->irq_get = gen6_ring_get_irq;
	ring->irq_put = gen6_ring_put_irq;
	ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1973
	ring->sync_to = gen6_ring_sync;
1974 1975 1976
	ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_BR;
	ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_BV;
	ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_INVALID;
B
Ben Widawsky 已提交
1977
	ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_BVE;
1978 1979 1980
	ring->signal_mbox[RCS] = GEN6_RBSYNC;
	ring->signal_mbox[VCS] = GEN6_VBSYNC;
	ring->signal_mbox[BCS] = GEN6_NOSYNC;
B
Ben Widawsky 已提交
1981
	ring->signal_mbox[VECS] = GEN6_VEBSYNC;
1982
	ring->init = init_ring_common;
1983

1984
	return intel_init_ring_buffer(dev, ring);
1985
}
1986

B
Ben Widawsky 已提交
1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = &dev_priv->ring[VECS];

	ring->name = "video enhancement ring";
	ring->id = VECS;

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
B
Ben Widawsky 已提交
2001 2002
	ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT |
		PM_VEBOX_CS_ERROR_INTERRUPT;
B
Ben Widawsky 已提交
2003 2004
	ring->irq_get = hsw_vebox_get_irq;
	ring->irq_put = hsw_vebox_put_irq;
B
Ben Widawsky 已提交
2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019
	ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	ring->sync_to = gen6_ring_sync;
	ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VER;
	ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_VEV;
	ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VEB;
	ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->signal_mbox[RCS] = GEN6_RVESYNC;
	ring->signal_mbox[VCS] = GEN6_VVESYNC;
	ring->signal_mbox[BCS] = GEN6_BVESYNC;
	ring->signal_mbox[VECS] = GEN6_NOSYNC;
	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056
int
intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}