intel_ringbuffer.c 69.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37 38 39 40 41 42
/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
 * to give some inclination as to some of the magic values used in the various
 * workarounds!
 */
#define CACHELINE_BYTES 64

43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59
bool
intel_ring_initialized(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;

	if (!dev)
		return false;

	if (i915.enable_execlists) {
		struct intel_context *dctx = ring->default_context;
		struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;

		return ringbuf->obj;
	} else
		return ring->buffer && ring->buffer->obj;
}

60
static inline int __ring_space(int head, int tail, int size)
61
{
62
	int space = head - (tail + I915_RING_FREE_SPACE);
63
	if (space < 0)
64
		space += size;
65 66 67
	return space;
}

68
static inline int ring_space(struct intel_ringbuffer *ringbuf)
69
{
70
	return __ring_space(ringbuf->head & HEAD_ADDR, ringbuf->tail, ringbuf->size);
71 72
}

73
static bool intel_ring_stopped(struct intel_engine_cs *ring)
74 75
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
76 77
	return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
}
78

79
void __intel_ring_advance(struct intel_engine_cs *ring)
80
{
81 82
	struct intel_ringbuffer *ringbuf = ring->buffer;
	ringbuf->tail &= ringbuf->size - 1;
83
	if (intel_ring_stopped(ring))
84
		return;
85
	ring->write_tail(ring, ringbuf->tail);
86 87
}

88
static int
89
gen2_render_ring_flush(struct intel_engine_cs *ring,
90 91 92 93 94 95 96
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
97
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
115
gen4_render_ring_flush(struct intel_engine_cs *ring,
116 117
		       u32	invalidate_domains,
		       u32	flush_domains)
118
{
119
	struct drm_device *dev = ring->dev;
120
	u32 cmd;
121
	int ret;
122

123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
152
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
153 154 155
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
156

157 158 159
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
160

161 162 163
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
164

165 166 167
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
168 169

	return 0;
170 171
}

172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
210
intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
211
{
212
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
245
gen6_render_ring_flush(struct intel_engine_cs *ring,
246 247 248
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
249
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
250 251
	int ret;

252 253 254 255 256
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

257 258 259 260
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
261 262 263 264 265 266 267
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
268
		flags |= PIPE_CONTROL_CS_STALL;
269 270 271 272 273 274 275 276 277 278 279
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
280
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
281
	}
282

283
	ret = intel_ring_begin(ring, 4);
284 285 286
	if (ret)
		return ret;

287
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
288 289
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
290
	intel_ring_emit(ring, 0);
291 292 293 294 295
	intel_ring_advance(ring);

	return 0;
}

296
static int
297
gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

315
static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
R
Rodrigo Vivi 已提交
316 317 318 319 320 321
{
	int ret;

	if (!ring->fbc_dirty)
		return 0;

322
	ret = intel_ring_begin(ring, 6);
R
Rodrigo Vivi 已提交
323 324 325 326 327 328
	if (ret)
		return ret;
	/* WaFbcNukeOn3DBlt:ivb/hsw */
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, value);
329 330 331
	intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
R
Rodrigo Vivi 已提交
332 333 334 335 336 337
	intel_ring_advance(ring);

	ring->fbc_dirty = false;
	return 0;
}

338
static int
339
gen7_render_ring_flush(struct intel_engine_cs *ring,
340 341 342
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
343
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
344 345
	int ret;

346 347 348 349 350 351 352 353 354 355
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
375
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
376 377 378 379 380

		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
381 382 383 384 385 386 387 388
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
389
	intel_ring_emit(ring, scratch_addr);
390 391 392
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

393
	if (!invalidate_domains && flush_domains)
R
Rodrigo Vivi 已提交
394 395
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

396 397 398
	return 0;
}

399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419
static int
gen8_emit_pipe_control(struct intel_engine_cs *ring,
		       u32 flags, u32 scratch_addr)
{
	int ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

B
Ben Widawsky 已提交
420
static int
421
gen8_render_ring_flush(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
422 423 424
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
425
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
426
	int ret;
B
Ben Widawsky 已提交
427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
443 444 445 446 447 448 449 450

		/* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
		ret = gen8_emit_pipe_control(ring,
					     PIPE_CONTROL_CS_STALL |
					     PIPE_CONTROL_STALL_AT_SCOREBOARD,
					     0);
		if (ret)
			return ret;
B
Ben Widawsky 已提交
451 452
	}

453
	return gen8_emit_pipe_control(ring, flags, scratch_addr);
B
Ben Widawsky 已提交
454 455
}

456
static void ring_write_tail(struct intel_engine_cs *ring,
457
			    u32 value)
458
{
459
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
460
	I915_WRITE_TAIL(ring, value);
461 462
}

463
u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
464
{
465
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
466
	u64 acthd;
467

468 469 470 471 472 473 474 475 476
	if (INTEL_INFO(ring->dev)->gen >= 8)
		acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
					 RING_ACTHD_UDW(ring->mmio_base));
	else if (INTEL_INFO(ring->dev)->gen >= 4)
		acthd = I915_READ(RING_ACTHD(ring->mmio_base));
	else
		acthd = I915_READ(ACTHD);

	return acthd;
477 478
}

479
static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
480 481 482 483 484 485 486 487 488 489
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

490
static bool stop_ring(struct intel_engine_cs *ring)
491
{
492
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
493

494 495
	if (!IS_GEN2(ring->dev)) {
		I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
496 497
		if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
			DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
498 499 500 501 502 503
			/* Sometimes we observe that the idle flag is not
			 * set even though the ring is empty. So double
			 * check before giving up.
			 */
			if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
				return false;
504 505
		}
	}
506

507
	I915_WRITE_CTL(ring, 0);
508
	I915_WRITE_HEAD(ring, 0);
509
	ring->write_tail(ring, 0);
510

511 512 513 514
	if (!IS_GEN2(ring->dev)) {
		(void)I915_READ_CTL(ring);
		I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
	}
515

516 517
	return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
}
518

519
static int init_ring_common(struct intel_engine_cs *ring)
520 521 522
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
523 524
	struct intel_ringbuffer *ringbuf = ring->buffer;
	struct drm_i915_gem_object *obj = ringbuf->obj;
525 526 527 528 529 530
	int ret = 0;

	gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);

	if (!stop_ring(ring)) {
		/* G45 ring initialization often fails to reset head to zero */
531 532 533 534 535 536 537
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
538

539
		if (!stop_ring(ring)) {
540 541 542 543 544 545 546
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
547 548
			ret = -EIO;
			goto out;
549
		}
550 551
	}

552 553 554 555 556
	if (I915_NEED_GFX_HWS(dev))
		intel_ring_setup_status_page(ring);
	else
		ring_setup_phys_status_page(ring);

557 558 559
	/* Enforce ordering by reading HEAD register back */
	I915_READ_HEAD(ring);

560 561 562 563
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
564
	I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
565
	I915_WRITE_CTL(ring,
566
			((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
567
			| RING_VALID);
568 569

	/* If the head is still not zero, the ring is dead */
570
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
571
		     I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
572
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
573
		DRM_ERROR("%s initialization failed "
574 575 576 577 578
			  "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
			  ring->name,
			  I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
			  I915_READ_HEAD(ring), I915_READ_TAIL(ring),
			  I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
579 580
		ret = -EIO;
		goto out;
581 582
	}

583 584
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
585
	else {
586 587
		ringbuf->head = I915_READ_HEAD(ring);
		ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
588
		ringbuf->space = ring_space(ringbuf);
589
		ringbuf->last_retired_head = -1;
590
	}
591

592 593
	memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));

594
out:
595
	gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
596 597

	return ret;
598 599
}

600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618
void
intel_fini_pipe_control(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;

	if (ring->scratch.obj == NULL)
		return;

	if (INTEL_INFO(dev)->gen >= 5) {
		kunmap(sg_page(ring->scratch.obj->pages->sgl));
		i915_gem_object_ggtt_unpin(ring->scratch.obj);
	}

	drm_gem_object_unreference(&ring->scratch.obj->base);
	ring->scratch.obj = NULL;
}

int
intel_init_pipe_control(struct intel_engine_cs *ring)
619 620 621
{
	int ret;

622
	if (ring->scratch.obj)
623 624
		return 0;

625 626
	ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
	if (ring->scratch.obj == NULL) {
627 628 629 630
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
631

632 633 634
	ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
635

636
	ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
637 638 639
	if (ret)
		goto err_unref;

640 641 642
	ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
	ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
	if (ring->scratch.cpu_page == NULL) {
643
		ret = -ENOMEM;
644
		goto err_unpin;
645
	}
646

647
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
648
			 ring->name, ring->scratch.gtt_offset);
649 650 651
	return 0;

err_unpin:
B
Ben Widawsky 已提交
652
	i915_gem_object_ggtt_unpin(ring->scratch.obj);
653
err_unref:
654
	drm_gem_object_unreference(&ring->scratch.obj->base);
655 656 657 658
err:
	return ret;
}

659
static int init_render_ring(struct intel_engine_cs *ring)
660
{
661
	struct drm_device *dev = ring->dev;
662
	struct drm_i915_private *dev_priv = dev->dev_private;
663
	int ret = init_ring_common(ring);
664 665
	if (ret)
		return ret;
666

667 668
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
	if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
669
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
670 671 672 673

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
674
	 *
675
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
676 677 678 679
	 */
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

680
	/* Required for the hardware to program scanline values for waiting */
681
	/* WaEnableFlushTlbInvalidationMode:snb */
682 683
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
684
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
685

686
	/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
687 688
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
689
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
690
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
691

692
	if (INTEL_INFO(dev)->gen >= 5) {
693
		ret = intel_init_pipe_control(ring);
694 695 696 697
		if (ret)
			return ret;
	}

698
	if (IS_GEN6(dev)) {
699 700 701 702 703 704
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
705
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
706 707
	}

708 709
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
710

711
	if (HAS_L3_DPF(dev))
712
		I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
713

714 715 716
	return ret;
}

717
static void render_ring_cleanup(struct intel_engine_cs *ring)
718
{
719
	struct drm_device *dev = ring->dev;
720 721 722 723 724 725 726
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (dev_priv->semaphore_obj) {
		i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
		drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
		dev_priv->semaphore_obj = NULL;
	}
727

728
	intel_fini_pipe_control(ring);
729 730
}

731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804
static int gen8_rcs_signal(struct intel_engine_cs *signaller,
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 8
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

		intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
		intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
					   PIPE_CONTROL_QW_WRITE |
					   PIPE_CONTROL_FLUSH_ENABLE);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset));
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
		intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
		intel_ring_emit(signaller, 0);
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

static int gen8_xcs_signal(struct intel_engine_cs *signaller,
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 6
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

		intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
					   MI_FLUSH_DW_OP_STOREDW);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
					   MI_FLUSH_DW_USE_GTT);
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
		intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

805
static int gen6_signal(struct intel_engine_cs *signaller,
806
		       unsigned int num_dwords)
807
{
808 809
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
810
	struct intel_engine_cs *useless;
811
	int i, ret, num_rings;
812

813 814 815 816
#define MBOX_UPDATE_DWORDS 3
	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
#undef MBOX_UPDATE_DWORDS
817 818 819 820 821

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

822 823 824 825 826 827 828 829
	for_each_ring(useless, dev_priv, i) {
		u32 mbox_reg = signaller->semaphore.mbox.signal[i];
		if (mbox_reg != GEN6_NOSYNC) {
			intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
			intel_ring_emit(signaller, mbox_reg);
			intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
		}
	}
830

831 832 833 834
	/* If num_dwords was rounded, make sure the tail pointer is correct */
	if (num_rings % 2 == 0)
		intel_ring_emit(signaller, MI_NOOP);

835
	return 0;
836 837
}

838 839 840 841 842 843 844 845 846
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
847
static int
848
gen6_add_request(struct intel_engine_cs *ring)
849
{
850
	int ret;
851

B
Ben Widawsky 已提交
852 853 854 855 856
	if (ring->semaphore.signal)
		ret = ring->semaphore.signal(ring, 4);
	else
		ret = intel_ring_begin(ring, 4);

857 858 859 860 861
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
862
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
863
	intel_ring_emit(ring, MI_USER_INTERRUPT);
864
	__intel_ring_advance(ring);
865 866 867 868

	return 0;
}

869 870 871 872 873 874 875
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

876 877 878 879 880 881 882
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
883 884 885 886 887 888 889 890 891 892 893 894 895 896 897

static int
gen8_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
	       u32 seqno)
{
	struct drm_i915_private *dev_priv = waiter->dev->dev_private;
	int ret;

	ret = intel_ring_begin(waiter, 4);
	if (ret)
		return ret;

	intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
				MI_SEMAPHORE_GLOBAL_GTT |
B
Ben Widawsky 已提交
898
				MI_SEMAPHORE_POLL |
899 900 901 902 903 904 905 906 907 908
				MI_SEMAPHORE_SAD_GTE_SDD);
	intel_ring_emit(waiter, seqno);
	intel_ring_emit(waiter,
			lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_emit(waiter,
			upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_advance(waiter);
	return 0;
}

909
static int
910 911
gen6_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
912
	       u32 seqno)
913
{
914 915 916
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
917 918
	u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
	int ret;
919

920 921 922 923 924 925
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

926
	WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
927

928
	ret = intel_ring_begin(waiter, 4);
929 930 931
	if (ret)
		return ret;

932 933
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
934
		intel_ring_emit(waiter, dw1 | wait_mbox);
935 936 937 938 939 940 941 942 943
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
944
	intel_ring_advance(waiter);
945 946 947 948

	return 0;
}

949 950
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
951 952
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
953 954 955 956 957 958
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
959
pc_render_add_request(struct intel_engine_cs *ring)
960
{
961
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
962 963 964 965 966 967 968 969 970 971 972 973 974 975
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

976
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
977 978
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
979
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
980
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
981 982
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
983
	scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
984
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
985
	scratch_addr += 2 * CACHELINE_BYTES;
986
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
987
	scratch_addr += 2 * CACHELINE_BYTES;
988
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
989
	scratch_addr += 2 * CACHELINE_BYTES;
990
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
991
	scratch_addr += 2 * CACHELINE_BYTES;
992
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
993

994
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
995 996
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
997
			PIPE_CONTROL_NOTIFY);
998
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
999
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1000
	intel_ring_emit(ring, 0);
1001
	__intel_ring_advance(ring);
1002 1003 1004 1005

	return 0;
}

1006
static u32
1007
gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1008 1009 1010 1011
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
1012 1013 1014 1015 1016
	if (!lazy_coherency) {
		struct drm_i915_private *dev_priv = ring->dev->dev_private;
		POSTING_READ(RING_ACTHD(ring->mmio_base));
	}

1017 1018 1019
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

1020
static u32
1021
ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1022
{
1023 1024 1025
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
1026
static void
1027
ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1028 1029 1030 1031
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

1032
static u32
1033
pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1034
{
1035
	return ring->scratch.cpu_page[0];
1036 1037
}

M
Mika Kuoppala 已提交
1038
static void
1039
pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1040
{
1041
	ring->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
1042 1043
}

1044
static bool
1045
gen5_ring_get_irq(struct intel_engine_cs *ring)
1046 1047
{
	struct drm_device *dev = ring->dev;
1048
	struct drm_i915_private *dev_priv = dev->dev_private;
1049
	unsigned long flags;
1050 1051 1052 1053

	if (!dev->irq_enabled)
		return false;

1054
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1055
	if (ring->irq_refcount++ == 0)
1056
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1057
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1058 1059 1060 1061 1062

	return true;
}

static void
1063
gen5_ring_put_irq(struct intel_engine_cs *ring)
1064 1065
{
	struct drm_device *dev = ring->dev;
1066
	struct drm_i915_private *dev_priv = dev->dev_private;
1067
	unsigned long flags;
1068

1069
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1070
	if (--ring->irq_refcount == 0)
1071
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1072
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1073 1074
}

1075
static bool
1076
i9xx_ring_get_irq(struct intel_engine_cs *ring)
1077
{
1078
	struct drm_device *dev = ring->dev;
1079
	struct drm_i915_private *dev_priv = dev->dev_private;
1080
	unsigned long flags;
1081

1082 1083 1084
	if (!dev->irq_enabled)
		return false;

1085
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1086
	if (ring->irq_refcount++ == 0) {
1087 1088 1089 1090
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1091
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1092 1093

	return true;
1094 1095
}

1096
static void
1097
i9xx_ring_put_irq(struct intel_engine_cs *ring)
1098
{
1099
	struct drm_device *dev = ring->dev;
1100
	struct drm_i915_private *dev_priv = dev->dev_private;
1101
	unsigned long flags;
1102

1103
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1104
	if (--ring->irq_refcount == 0) {
1105 1106 1107 1108
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1109
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1110 1111
}

C
Chris Wilson 已提交
1112
static bool
1113
i8xx_ring_get_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1114 1115
{
	struct drm_device *dev = ring->dev;
1116
	struct drm_i915_private *dev_priv = dev->dev_private;
1117
	unsigned long flags;
C
Chris Wilson 已提交
1118 1119 1120 1121

	if (!dev->irq_enabled)
		return false;

1122
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1123
	if (ring->irq_refcount++ == 0) {
C
Chris Wilson 已提交
1124 1125 1126 1127
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1128
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1129 1130 1131 1132 1133

	return true;
}

static void
1134
i8xx_ring_put_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1135 1136
{
	struct drm_device *dev = ring->dev;
1137
	struct drm_i915_private *dev_priv = dev->dev_private;
1138
	unsigned long flags;
C
Chris Wilson 已提交
1139

1140
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1141
	if (--ring->irq_refcount == 0) {
C
Chris Wilson 已提交
1142 1143 1144 1145
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1146
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1147 1148
}

1149
void intel_ring_setup_status_page(struct intel_engine_cs *ring)
1150
{
1151
	struct drm_device *dev = ring->dev;
1152
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1153 1154 1155 1156 1157 1158 1159
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
1160
		case RCS:
1161 1162
			mmio = RENDER_HWS_PGA_GEN7;
			break;
1163
		case BCS:
1164 1165
			mmio = BLT_HWS_PGA_GEN7;
			break;
1166 1167 1168 1169 1170
		/*
		 * VCS2 actually doesn't exist on Gen7. Only shut up
		 * gcc switch check warning
		 */
		case VCS2:
1171
		case VCS:
1172 1173
			mmio = BSD_HWS_PGA_GEN7;
			break;
1174
		case VECS:
B
Ben Widawsky 已提交
1175 1176
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
1177 1178 1179 1180
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
1181
		/* XXX: gen8 returns to sanity */
1182 1183 1184
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

1185 1186
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
1187

1188 1189 1190 1191 1192 1193 1194 1195
	/*
	 * Flush the TLB for this page
	 *
	 * FIXME: These two bits have disappeared on gen8, so a question
	 * arises: do we still need this and if so how should we go about
	 * invalidating the TLB?
	 */
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
1196
		u32 reg = RING_INSTPM(ring->mmio_base);
1197 1198 1199 1200

		/* ring should be idle before issuing a sync flush*/
		WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);

1201 1202 1203 1204 1205 1206 1207 1208
		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
				  ring->name);
	}
1209 1210
}

1211
static int
1212
bsd_ring_flush(struct intel_engine_cs *ring,
1213 1214
	       u32     invalidate_domains,
	       u32     flush_domains)
1215
{
1216 1217 1218 1219 1220 1221 1222 1223 1224 1225
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
1226 1227
}

1228
static int
1229
i9xx_add_request(struct intel_engine_cs *ring)
1230
{
1231 1232 1233 1234 1235
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
1236

1237 1238
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1239
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1240
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1241
	__intel_ring_advance(ring);
1242

1243
	return 0;
1244 1245
}

1246
static bool
1247
gen6_ring_get_irq(struct intel_engine_cs *ring)
1248 1249
{
	struct drm_device *dev = ring->dev;
1250
	struct drm_i915_private *dev_priv = dev->dev_private;
1251
	unsigned long flags;
1252 1253 1254 1255

	if (!dev->irq_enabled)
	       return false;

1256
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1257
	if (ring->irq_refcount++ == 0) {
1258
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1259 1260
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
1261
					 GT_PARITY_ERROR(dev)));
1262 1263
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1264
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1265
	}
1266
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1267 1268 1269 1270 1271

	return true;
}

static void
1272
gen6_ring_put_irq(struct intel_engine_cs *ring)
1273 1274
{
	struct drm_device *dev = ring->dev;
1275
	struct drm_i915_private *dev_priv = dev->dev_private;
1276
	unsigned long flags;
1277

1278
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1279
	if (--ring->irq_refcount == 0) {
1280
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1281
			I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1282 1283
		else
			I915_WRITE_IMR(ring, ~0);
1284
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1285
	}
1286
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1287 1288
}

B
Ben Widawsky 已提交
1289
static bool
1290
hsw_vebox_get_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1291 1292 1293 1294 1295 1296 1297 1298
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

1299
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1300
	if (ring->irq_refcount++ == 0) {
B
Ben Widawsky 已提交
1301
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1302
		gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1303
	}
1304
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1305 1306 1307 1308 1309

	return true;
}

static void
1310
hsw_vebox_put_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1311 1312 1313 1314 1315 1316 1317 1318
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return;

1319
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1320
	if (--ring->irq_refcount == 0) {
B
Ben Widawsky 已提交
1321
		I915_WRITE_IMR(ring, ~0);
1322
		gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1323
	}
1324
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1325 1326
}

1327
static bool
1328
gen8_ring_get_irq(struct intel_engine_cs *ring)
1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (ring->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
1354
gen8_ring_put_irq(struct intel_engine_cs *ring)
1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (--ring->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
			I915_WRITE_IMR(ring, ~0);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1373
static int
1374
i965_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1375
			 u64 offset, u32 length,
1376
			 unsigned flags)
1377
{
1378
	int ret;
1379

1380 1381 1382 1383
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1384
	intel_ring_emit(ring,
1385 1386
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1387
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1388
	intel_ring_emit(ring, offset);
1389 1390
	intel_ring_advance(ring);

1391 1392 1393
	return 0;
}

1394 1395
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1396
static int
1397
i830_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1398
				u64 offset, u32 len,
1399
				unsigned flags)
1400
{
1401
	int ret;
1402

1403 1404 1405 1406
	if (flags & I915_DISPATCH_PINNED) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
			return ret;
1407

1408 1409 1410 1411 1412 1413
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, offset + len - 8);
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
	} else {
1414
		u32 cs_offset = ring->scratch.gtt_offset;
1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442

		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

		ret = intel_ring_begin(ring, 9+3);
		if (ret)
			return ret;
		/* Blit the batch (which has now all relocs applied) to the stable batch
		 * scratch bo area (so that the CS never stumbles over its tlb
		 * invalidation bug) ... */
		intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
				XY_SRC_COPY_BLT_WRITE_ALPHA |
				XY_SRC_COPY_BLT_WRITE_RGB);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
		intel_ring_emit(ring, MI_FLUSH);

		/* ... and execute it. */
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, cs_offset + len - 8);
		intel_ring_advance(ring);
	}
1443

1444 1445 1446 1447
	return 0;
}

static int
1448
i915_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1449
			 u64 offset, u32 len,
1450
			 unsigned flags)
1451 1452 1453 1454 1455 1456 1457
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1458
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1459
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1460
	intel_ring_advance(ring);
1461 1462 1463 1464

	return 0;
}

1465
static void cleanup_status_page(struct intel_engine_cs *ring)
1466
{
1467
	struct drm_i915_gem_object *obj;
1468

1469 1470
	obj = ring->status_page.obj;
	if (obj == NULL)
1471 1472
		return;

1473
	kunmap(sg_page(obj->pages->sgl));
B
Ben Widawsky 已提交
1474
	i915_gem_object_ggtt_unpin(obj);
1475
	drm_gem_object_unreference(&obj->base);
1476
	ring->status_page.obj = NULL;
1477 1478
}

1479
static int init_status_page(struct intel_engine_cs *ring)
1480
{
1481
	struct drm_i915_gem_object *obj;
1482

1483
	if ((obj = ring->status_page.obj) == NULL) {
1484
		unsigned flags;
1485
		int ret;
1486

1487 1488 1489 1490 1491
		obj = i915_gem_alloc_object(ring->dev, 4096);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate status page\n");
			return -ENOMEM;
		}
1492

1493 1494 1495 1496
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
		if (ret)
			goto err_unref;

1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510
		flags = 0;
		if (!HAS_LLC(ring->dev))
			/* On g33, we cannot place HWS above 256MiB, so
			 * restrict its pinning to the low mappable arena.
			 * Though this restriction is not documented for
			 * gen4, gen5, or byt, they also behave similarly
			 * and hang if the HWS is placed at the top of the
			 * GTT. To generalise, it appears that all !llc
			 * platforms have issues with us placing the HWS
			 * above the mappable region (even though we never
			 * actualy map it).
			 */
			flags |= PIN_MAPPABLE;
		ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
1511 1512 1513 1514 1515 1516 1517 1518
		if (ret) {
err_unref:
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

		ring->status_page.obj = obj;
	}
1519

1520
	ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
1521
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1522
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1523

1524 1525
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1526 1527 1528 1529

	return 0;
}

1530
static int init_phys_status_page(struct intel_engine_cs *ring)
1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1547
void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1548 1549 1550 1551 1552 1553 1554 1555 1556 1557
{
	if (!ringbuf->obj)
		return;

	iounmap(ringbuf->virtual_start);
	i915_gem_object_ggtt_unpin(ringbuf->obj);
	drm_gem_object_unreference(&ringbuf->obj->base);
	ringbuf->obj = NULL;
}

1558 1559
int intel_alloc_ringbuffer_obj(struct drm_device *dev,
			       struct intel_ringbuffer *ringbuf)
1560
{
1561
	struct drm_i915_private *dev_priv = to_i915(dev);
1562
	struct drm_i915_gem_object *obj;
1563 1564
	int ret;

1565
	if (ringbuf->obj)
1566
		return 0;
1567

1568 1569
	obj = NULL;
	if (!HAS_LLC(dev))
1570
		obj = i915_gem_object_create_stolen(dev, ringbuf->size);
1571
	if (obj == NULL)
1572
		obj = i915_gem_alloc_object(dev, ringbuf->size);
1573 1574
	if (obj == NULL)
		return -ENOMEM;
1575

1576 1577 1578
	/* mark ring buffers as read-only from GPU side by default */
	obj->gt_ro = 1;

1579
	ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1580 1581
	if (ret)
		goto err_unref;
1582

1583 1584 1585 1586
	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto err_unpin;

1587
	ringbuf->virtual_start =
1588
		ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
1589 1590
				ringbuf->size);
	if (ringbuf->virtual_start == NULL) {
1591
		ret = -EINVAL;
1592
		goto err_unpin;
1593 1594
	}

1595
	ringbuf->obj = obj;
1596 1597 1598 1599 1600 1601 1602 1603 1604 1605
	return 0;

err_unpin:
	i915_gem_object_ggtt_unpin(obj);
err_unref:
	drm_gem_object_unreference(&obj->base);
	return ret;
}

static int intel_init_ring_buffer(struct drm_device *dev,
1606
				  struct intel_engine_cs *ring)
1607
{
1608
	struct intel_ringbuffer *ringbuf = ring->buffer;
1609 1610
	int ret;

1611 1612 1613 1614 1615 1616 1617
	if (ringbuf == NULL) {
		ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
		if (!ringbuf)
			return -ENOMEM;
		ring->buffer = ringbuf;
	}

1618 1619 1620
	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1621
	ringbuf->size = 32 * PAGE_SIZE;
1622
	ringbuf->ring = ring;
1623
	memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
1624 1625 1626 1627 1628 1629

	init_waitqueue_head(&ring->irq_queue);

	if (I915_NEED_GFX_HWS(dev)) {
		ret = init_status_page(ring);
		if (ret)
1630
			goto error;
1631 1632 1633 1634
	} else {
		BUG_ON(ring->id != RCS);
		ret = init_phys_status_page(ring);
		if (ret)
1635
			goto error;
1636 1637
	}

1638
	ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
1639 1640
	if (ret) {
		DRM_ERROR("Failed to allocate ringbuffer %s: %d\n", ring->name, ret);
1641
		goto error;
1642
	}
1643

1644 1645 1646 1647
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
1648
	ringbuf->effective_size = ringbuf->size;
1649
	if (IS_I830(dev) || IS_845G(dev))
1650
		ringbuf->effective_size -= 2 * CACHELINE_BYTES;
1651

1652 1653
	ret = i915_cmd_parser_init_ring(ring);
	if (ret)
1654 1655 1656 1657 1658 1659 1660
		goto error;

	ret = ring->init(ring);
	if (ret)
		goto error;

	return 0;
1661

1662 1663 1664 1665
error:
	kfree(ringbuf);
	ring->buffer = NULL;
	return ret;
1666 1667
}

1668
void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
1669
{
1670
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
1671
	struct intel_ringbuffer *ringbuf = ring->buffer;
1672

1673
	if (!intel_ring_initialized(ring))
1674 1675
		return;

1676
	intel_stop_ring_buffer(ring);
1677
	WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
1678

1679
	intel_destroy_ringbuffer_obj(ringbuf);
1680 1681
	ring->preallocated_lazy_request = NULL;
	ring->outstanding_lazy_seqno = 0;
1682

Z
Zou Nan hai 已提交
1683 1684 1685
	if (ring->cleanup)
		ring->cleanup(ring);

1686
	cleanup_status_page(ring);
1687 1688

	i915_cmd_parser_fini_ring(ring);
1689

1690
	kfree(ringbuf);
1691
	ring->buffer = NULL;
1692 1693
}

1694
static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
1695
{
1696
	struct intel_ringbuffer *ringbuf = ring->buffer;
1697
	struct drm_i915_gem_request *request;
1698
	u32 seqno = 0;
1699 1700
	int ret;

1701 1702 1703
	if (ringbuf->last_retired_head != -1) {
		ringbuf->head = ringbuf->last_retired_head;
		ringbuf->last_retired_head = -1;
1704

1705
		ringbuf->space = ring_space(ringbuf);
1706
		if (ringbuf->space >= n)
1707 1708 1709 1710
			return 0;
	}

	list_for_each_entry(request, &ring->request_list, list) {
1711
		if (__ring_space(request->tail, ringbuf->tail, ringbuf->size) >= n) {
1712 1713 1714 1715 1716 1717 1718 1719
			seqno = request->seqno;
			break;
		}
	}

	if (seqno == 0)
		return -ENOSPC;

1720
	ret = i915_wait_seqno(ring, seqno);
1721 1722 1723
	if (ret)
		return ret;

1724
	i915_gem_retire_requests_ring(ring);
1725 1726
	ringbuf->head = ringbuf->last_retired_head;
	ringbuf->last_retired_head = -1;
1727

1728
	ringbuf->space = ring_space(ringbuf);
1729 1730 1731
	return 0;
}

1732
static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
1733
{
1734
	struct drm_device *dev = ring->dev;
1735
	struct drm_i915_private *dev_priv = dev->dev_private;
1736
	struct intel_ringbuffer *ringbuf = ring->buffer;
1737
	unsigned long end;
1738
	int ret;
1739

1740 1741 1742 1743
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

1744 1745 1746
	/* force the tail write in case we have been skipping them */
	__intel_ring_advance(ring);

1747 1748 1749 1750 1751 1752
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1753

1754
	trace_i915_ring_wait_begin(ring);
1755
	do {
1756
		ringbuf->head = I915_READ_HEAD(ring);
1757
		ringbuf->space = ring_space(ringbuf);
1758
		if (ringbuf->space >= n) {
1759 1760
			ret = 0;
			break;
1761 1762
		}

1763 1764
		if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
		    dev->primary->master) {
1765 1766 1767 1768
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
1769

1770
		msleep(1);
1771

1772 1773 1774 1775 1776
		if (dev_priv->mm.interruptible && signal_pending(current)) {
			ret = -ERESTARTSYS;
			break;
		}

1777 1778
		ret = i915_gem_check_wedge(&dev_priv->gpu_error,
					   dev_priv->mm.interruptible);
1779
		if (ret)
1780 1781 1782 1783 1784 1785 1786
			break;

		if (time_after(jiffies, end)) {
			ret = -EBUSY;
			break;
		}
	} while (1);
C
Chris Wilson 已提交
1787
	trace_i915_ring_wait_end(ring);
1788
	return ret;
1789
}
1790

1791
static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
1792 1793
{
	uint32_t __iomem *virt;
1794 1795
	struct intel_ringbuffer *ringbuf = ring->buffer;
	int rem = ringbuf->size - ringbuf->tail;
1796

1797
	if (ringbuf->space < rem) {
1798 1799 1800 1801 1802
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

1803
	virt = ringbuf->virtual_start + ringbuf->tail;
1804 1805 1806 1807
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

1808
	ringbuf->tail = 0;
1809
	ringbuf->space = ring_space(ringbuf);
1810 1811 1812 1813

	return 0;
}

1814
int intel_ring_idle(struct intel_engine_cs *ring)
1815 1816 1817 1818 1819
{
	u32 seqno;
	int ret;

	/* We need to add any requests required to flush the objects and ring */
1820
	if (ring->outstanding_lazy_seqno) {
1821
		ret = i915_add_request(ring, NULL);
1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

	seqno = list_entry(ring->request_list.prev,
			   struct drm_i915_gem_request,
			   list)->seqno;

	return i915_wait_seqno(ring, seqno);
}

1837
static int
1838
intel_ring_alloc_seqno(struct intel_engine_cs *ring)
1839
{
1840
	if (ring->outstanding_lazy_seqno)
1841 1842
		return 0;

1843 1844 1845 1846 1847 1848 1849 1850 1851 1852
	if (ring->preallocated_lazy_request == NULL) {
		struct drm_i915_gem_request *request;

		request = kmalloc(sizeof(*request), GFP_KERNEL);
		if (request == NULL)
			return -ENOMEM;

		ring->preallocated_lazy_request = request;
	}

1853
	return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
1854 1855
}

1856
static int __intel_ring_prepare(struct intel_engine_cs *ring,
1857
				int bytes)
M
Mika Kuoppala 已提交
1858
{
1859
	struct intel_ringbuffer *ringbuf = ring->buffer;
M
Mika Kuoppala 已提交
1860 1861
	int ret;

1862
	if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
M
Mika Kuoppala 已提交
1863 1864 1865 1866 1867
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

1868
	if (unlikely(ringbuf->space < bytes)) {
M
Mika Kuoppala 已提交
1869 1870 1871 1872 1873 1874 1875 1876
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	return 0;
}

1877
int intel_ring_begin(struct intel_engine_cs *ring,
1878
		     int num_dwords)
1879
{
1880
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1881
	int ret;
1882

1883 1884
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
1885 1886
	if (ret)
		return ret;
1887

1888 1889 1890 1891
	ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
	if (ret)
		return ret;

1892 1893 1894 1895 1896
	/* Preallocate the olr before touching the ring */
	ret = intel_ring_alloc_seqno(ring);
	if (ret)
		return ret;

1897
	ring->buffer->space -= num_dwords * sizeof(uint32_t);
1898
	return 0;
1899
}
1900

1901
/* Align the ring tail to a cacheline boundary */
1902
int intel_ring_cacheline_align(struct intel_engine_cs *ring)
1903
{
1904
	int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
1905 1906 1907 1908 1909
	int ret;

	if (num_dwords == 0)
		return 0;

1910
	num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922
	ret = intel_ring_begin(ring, num_dwords);
	if (ret)
		return ret;

	while (num_dwords--)
		intel_ring_emit(ring, MI_NOOP);

	intel_ring_advance(ring);

	return 0;
}

1923
void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
1924
{
1925 1926
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1927

1928
	BUG_ON(ring->outstanding_lazy_seqno);
1929

1930
	if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
1931 1932
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
1933
		if (HAS_VEBOX(dev))
1934
			I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
1935
	}
1936

1937
	ring->set_seqno(ring, seqno);
1938
	ring->hangcheck.seqno = seqno;
1939
}
1940

1941
static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
1942
				     u32 value)
1943
{
1944
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1945 1946

       /* Every tail move must follow the sequence below */
1947 1948 1949 1950

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
1951
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1952 1953 1954 1955
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1956

1957
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
1958
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
1959 1960 1961
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
1962

1963
	/* Now that the ring is fully powered up, update the tail */
1964
	I915_WRITE_TAIL(ring, value);
1965 1966 1967 1968 1969
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
1970
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1971
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1972 1973
}

1974
static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
1975
			       u32 invalidate, u32 flush)
1976
{
1977
	uint32_t cmd;
1978 1979 1980 1981 1982 1983
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

1984
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
1985 1986
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
1987 1988 1989 1990 1991 1992
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1993
	if (invalidate & I915_GEM_GPU_DOMAINS)
1994 1995
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
			MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1996
	intel_ring_emit(ring, cmd);
1997
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
1998 1999 2000 2001 2002 2003 2004
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2005 2006
	intel_ring_advance(ring);
	return 0;
2007 2008
}

2009
static int
2010
gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2011
			      u64 offset, u32 len,
2012 2013
			      unsigned flags)
{
B
Ben Widawsky 已提交
2014 2015 2016
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
		!(flags & I915_DISPATCH_SECURE);
2017 2018 2019 2020 2021 2022 2023
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
B
Ben Widawsky 已提交
2024
	intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
B
Ben Widawsky 已提交
2025 2026
	intel_ring_emit(ring, lower_32_bits(offset));
	intel_ring_emit(ring, upper_32_bits(offset));
2027 2028 2029 2030 2031 2032
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

2033
static int
2034
hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2035
			      u64 offset, u32 len,
2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053
			      unsigned flags)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

2054
static int
2055
gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2056
			      u64 offset, u32 len,
2057
			      unsigned flags)
2058
{
2059
	int ret;
2060

2061 2062 2063
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
2064

2065 2066 2067
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
2068 2069 2070
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
2071

2072
	return 0;
2073 2074
}

2075 2076
/* Blitter support (SandyBridge+) */

2077
static int gen6_ring_flush(struct intel_engine_cs *ring,
2078
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
2079
{
R
Rodrigo Vivi 已提交
2080
	struct drm_device *dev = ring->dev;
2081
	uint32_t cmd;
2082 2083
	int ret;

2084
	ret = intel_ring_begin(ring, 4);
2085 2086 2087
	if (ret)
		return ret;

2088
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
2089 2090
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
2091 2092 2093 2094 2095 2096
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2097
	if (invalidate & I915_GEM_DOMAIN_RENDER)
2098
		cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
2099
			MI_FLUSH_DW_OP_STOREDW;
2100
	intel_ring_emit(ring, cmd);
2101
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
2102 2103 2104 2105 2106 2107 2108
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2109
	intel_ring_advance(ring);
R
Rodrigo Vivi 已提交
2110

2111
	if (IS_GEN7(dev) && !invalidate && flush)
R
Rodrigo Vivi 已提交
2112 2113
		return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);

2114
	return 0;
Z
Zou Nan hai 已提交
2115 2116
}

2117 2118
int intel_init_render_ring_buffer(struct drm_device *dev)
{
2119
	struct drm_i915_private *dev_priv = dev->dev_private;
2120
	struct intel_engine_cs *ring = &dev_priv->ring[RCS];
2121 2122
	struct drm_i915_gem_object *obj;
	int ret;
2123

2124 2125 2126 2127
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

B
Ben Widawsky 已提交
2128
	if (INTEL_INFO(dev)->gen >= 8) {
2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144
		if (i915_semaphore_is_enabled(dev)) {
			obj = i915_gem_alloc_object(dev, 4096);
			if (obj == NULL) {
				DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
				i915.semaphores = 0;
			} else {
				i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
				ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
				if (ret != 0) {
					drm_gem_object_unreference(&obj->base);
					DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
					i915.semaphores = 0;
				} else
					dev_priv->semaphore_obj = obj;
			}
		}
B
Ben Widawsky 已提交
2145 2146 2147 2148 2149 2150 2151 2152
		ring->add_request = gen6_add_request;
		ring->flush = gen8_render_ring_flush;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
		ring->get_seqno = gen6_ring_get_seqno;
		ring->set_seqno = ring_set_seqno;
		if (i915_semaphore_is_enabled(dev)) {
2153
			WARN_ON(!dev_priv->semaphore_obj);
2154
			ring->semaphore.sync_to = gen8_ring_sync;
2155 2156
			ring->semaphore.signal = gen8_rcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2157 2158
		}
	} else if (INTEL_INFO(dev)->gen >= 6) {
2159
		ring->add_request = gen6_add_request;
2160
		ring->flush = gen7_render_ring_flush;
2161
		if (INTEL_INFO(dev)->gen == 6)
2162
			ring->flush = gen6_render_ring_flush;
B
Ben Widawsky 已提交
2163 2164
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2165
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2166
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2167
		ring->set_seqno = ring_set_seqno;
B
Ben Widawsky 已提交
2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between RCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between VCS2 and RCS later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2189 2190
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
2191
		ring->flush = gen4_render_ring_flush;
2192
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
2193
		ring->set_seqno = pc_render_set_seqno;
2194 2195
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
2196 2197
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
2198
	} else {
2199
		ring->add_request = i9xx_add_request;
2200 2201 2202 2203
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
2204
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2205
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2206 2207 2208 2209 2210 2211 2212
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2213
		ring->irq_enable_mask = I915_USER_INTERRUPT;
2214
	}
2215
	ring->write_tail = ring_write_tail;
B
Ben Widawsky 已提交
2216

2217 2218
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
2219 2220
	else if (IS_GEN8(dev))
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2221
	else if (INTEL_INFO(dev)->gen >= 6)
2222 2223 2224 2225 2226 2227 2228
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2229 2230 2231
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;

2232 2233 2234 2235 2236 2237 2238 2239
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
		obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

2240
		ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
2241 2242 2243 2244 2245 2246
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

2247 2248
		ring->scratch.obj = obj;
		ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
2249 2250
	}

2251
	return intel_init_ring_buffer(dev, ring);
2252 2253
}

2254 2255
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
{
2256
	struct drm_i915_private *dev_priv = dev->dev_private;
2257
	struct intel_engine_cs *ring = &dev_priv->ring[RCS];
2258
	struct intel_ringbuffer *ringbuf = ring->buffer;
2259
	int ret;
2260

2261 2262 2263 2264 2265 2266 2267
	if (ringbuf == NULL) {
		ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
		if (!ringbuf)
			return -ENOMEM;
		ring->buffer = ringbuf;
	}

2268 2269 2270 2271
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

2272
	if (INTEL_INFO(dev)->gen >= 6) {
2273
		/* non-kms not supported on gen6+ */
2274 2275
		ret = -ENODEV;
		goto err_ringbuf;
2276
	}
2277 2278 2279 2280 2281

	/* Note: gem is not supported on gen5/ilk without kms (the corresponding
	 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
	 * the special gen5 functions. */
	ring->add_request = i9xx_add_request;
2282 2283 2284 2285
	if (INTEL_INFO(dev)->gen < 4)
		ring->flush = gen2_render_ring_flush;
	else
		ring->flush = gen4_render_ring_flush;
2286
	ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2287
	ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2288 2289 2290 2291 2292 2293 2294
	if (IS_GEN2(dev)) {
		ring->irq_get = i8xx_ring_get_irq;
		ring->irq_put = i8xx_ring_put_irq;
	} else {
		ring->irq_get = i9xx_ring_get_irq;
		ring->irq_put = i9xx_ring_put_irq;
	}
2295
	ring->irq_enable_mask = I915_USER_INTERRUPT;
2296
	ring->write_tail = ring_write_tail;
2297 2298 2299 2300 2301 2302
	if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2303 2304
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;
2305 2306 2307 2308 2309

	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);

2310 2311
	ringbuf->size = size;
	ringbuf->effective_size = ringbuf->size;
2312
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
2313
		ringbuf->effective_size -= 2 * CACHELINE_BYTES;
2314

2315 2316
	ringbuf->virtual_start = ioremap_wc(start, size);
	if (ringbuf->virtual_start == NULL) {
2317 2318
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
2319 2320
		ret = -ENOMEM;
		goto err_ringbuf;
2321 2322
	}

2323
	if (!I915_NEED_GFX_HWS(dev)) {
2324
		ret = init_phys_status_page(ring);
2325
		if (ret)
2326
			goto err_vstart;
2327 2328
	}

2329
	return 0;
2330 2331

err_vstart:
2332
	iounmap(ringbuf->virtual_start);
2333 2334 2335 2336
err_ringbuf:
	kfree(ringbuf);
	ring->buffer = NULL;
	return ret;
2337 2338
}

2339 2340
int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
2341
	struct drm_i915_private *dev_priv = dev->dev_private;
2342
	struct intel_engine_cs *ring = &dev_priv->ring[VCS];
2343

2344 2345 2346
	ring->name = "bsd ring";
	ring->id = VCS;

2347
	ring->write_tail = ring_write_tail;
2348
	if (INTEL_INFO(dev)->gen >= 6) {
2349
		ring->mmio_base = GEN6_BSD_RING_BASE;
2350 2351 2352
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
2353
		ring->flush = gen6_bsd_ring_flush;
2354 2355
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2356
		ring->set_seqno = ring_set_seqno;
2357 2358 2359 2360 2361
		if (INTEL_INFO(dev)->gen >= 8) {
			ring->irq_enable_mask =
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
2362 2363
			ring->dispatch_execbuffer =
				gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2364
			if (i915_semaphore_is_enabled(dev)) {
2365
				ring->semaphore.sync_to = gen8_ring_sync;
2366 2367
				ring->semaphore.signal = gen8_xcs_signal;
				GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2368
			}
2369 2370 2371 2372
		} else {
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
2373 2374
			ring->dispatch_execbuffer =
				gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388
			if (i915_semaphore_is_enabled(dev)) {
				ring->semaphore.sync_to = gen6_ring_sync;
				ring->semaphore.signal = gen6_signal;
				ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
				ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
				ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
				ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
				ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
				ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
				ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
				ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
			}
2389
		}
2390 2391 2392
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
2393
		ring->add_request = i9xx_add_request;
2394
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2395
		ring->set_seqno = ring_set_seqno;
2396
		if (IS_GEN5(dev)) {
2397
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2398 2399 2400
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
2401
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2402 2403 2404
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2405
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2406 2407 2408
	}
	ring->init = init_ring_common;

2409
	return intel_init_ring_buffer(dev, ring);
2410
}
2411

2412 2413 2414 2415 2416 2417 2418
/**
 * Initialize the second BSD ring for Broadwell GT3.
 * It is noted that this only exists on Broadwell GT3.
 */
int intel_init_bsd2_ring_buffer(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2419
	struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
2420 2421 2422 2423 2424 2425

	if ((INTEL_INFO(dev)->gen != 8)) {
		DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
		return -EINVAL;
	}

R
Rodrigo Vivi 已提交
2426
	ring->name = "bsd2 ring";
2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440
	ring->id = VCS2;

	ring->write_tail = ring_write_tail;
	ring->mmio_base = GEN8_BSD2_RING_BASE;
	ring->flush = gen6_bsd_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
	ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
	ring->irq_get = gen8_ring_get_irq;
	ring->irq_put = gen8_ring_put_irq;
	ring->dispatch_execbuffer =
			gen8_ring_dispatch_execbuffer;
2441
	if (i915_semaphore_is_enabled(dev)) {
2442
		ring->semaphore.sync_to = gen8_ring_sync;
2443 2444 2445
		ring->semaphore.signal = gen8_xcs_signal;
		GEN8_RING_SEMAPHORE_INIT;
	}
2446 2447 2448 2449 2450
	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2451 2452
int intel_init_blt_ring_buffer(struct drm_device *dev)
{
2453
	struct drm_i915_private *dev_priv = dev->dev_private;
2454
	struct intel_engine_cs *ring = &dev_priv->ring[BCS];
2455

2456 2457 2458 2459 2460
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
2461
	ring->flush = gen6_ring_flush;
2462 2463
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2464
	ring->set_seqno = ring_set_seqno;
2465 2466 2467 2468 2469
	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2470
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2471
		if (i915_semaphore_is_enabled(dev)) {
2472
			ring->semaphore.sync_to = gen8_ring_sync;
2473 2474
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2475
		}
2476 2477 2478 2479
	} else {
		ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2480
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.sync_to = gen6_ring_sync;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between BCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between BCS and VCS2 later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2502
	}
2503
	ring->init = init_ring_common;
2504

2505
	return intel_init_ring_buffer(dev, ring);
2506
}
2507

B
Ben Widawsky 已提交
2508 2509
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
2510
	struct drm_i915_private *dev_priv = dev->dev_private;
2511
	struct intel_engine_cs *ring = &dev_priv->ring[VECS];
B
Ben Widawsky 已提交
2512 2513 2514 2515 2516 2517 2518 2519 2520 2521

	ring->name = "video enhancement ring";
	ring->id = VECS;

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
2522 2523 2524

	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
2525
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
2526 2527
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2528
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2529
		if (i915_semaphore_is_enabled(dev)) {
2530
			ring->semaphore.sync_to = gen8_ring_sync;
2531 2532
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2533
		}
2534 2535 2536 2537
	} else {
		ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		ring->irq_get = hsw_vebox_get_irq;
		ring->irq_put = hsw_vebox_put_irq;
2538
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2553
	}
B
Ben Widawsky 已提交
2554 2555 2556 2557 2558
	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2559
int
2560
intel_ring_flush_all_caches(struct intel_engine_cs *ring)
2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
2578
intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}
2596 2597

void
2598
intel_stop_ring_buffer(struct intel_engine_cs *ring)
2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611
{
	int ret;

	if (!intel_ring_initialized(ring))
		return;

	ret = intel_ring_idle(ring);
	if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

	stop_ring(ring);
}