intel_ringbuffer.c 74.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51
bool
intel_ring_initialized(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;

	if (!dev)
		return false;

	if (i915.enable_execlists) {
		struct intel_context *dctx = ring->default_context;
		struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;

		return ringbuf->obj;
	} else
		return ring->buffer && ring->buffer->obj;
}
52

53
int __intel_ring_space(int head, int tail, int size)
54
{
55
	int space = head - (tail + I915_RING_FREE_SPACE);
56
	if (space < 0)
57
		space += size;
58 59 60
	return space;
}

61
int intel_ring_space(struct intel_ringbuffer *ringbuf)
62
{
63 64
	return __intel_ring_space(ringbuf->head & HEAD_ADDR,
				  ringbuf->tail, ringbuf->size);
65 66
}

67
bool intel_ring_stopped(struct intel_engine_cs *ring)
68 69
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
70 71
	return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
}
72

73
void __intel_ring_advance(struct intel_engine_cs *ring)
74
{
75 76
	struct intel_ringbuffer *ringbuf = ring->buffer;
	ringbuf->tail &= ringbuf->size - 1;
77
	if (intel_ring_stopped(ring))
78
		return;
79
	ring->write_tail(ring, ringbuf->tail);
80 81
}

82
static int
83
gen2_render_ring_flush(struct intel_engine_cs *ring,
84 85 86 87 88 89 90
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
91
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
109
gen4_render_ring_flush(struct intel_engine_cs *ring,
110 111
		       u32	invalidate_domains,
		       u32	flush_domains)
112
{
113
	struct drm_device *dev = ring->dev;
114
	u32 cmd;
115
	int ret;
116

117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
146
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
147 148 149
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
150

151 152 153
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
154

155 156 157
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
158

159 160 161
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
162 163

	return 0;
164 165
}

166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
204
intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
205
{
206
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
239
gen6_render_ring_flush(struct intel_engine_cs *ring,
240 241 242
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
243
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
244 245
	int ret;

246 247 248 249 250
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

251 252 253 254
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
255 256 257 258 259 260 261
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
262
		flags |= PIPE_CONTROL_CS_STALL;
263 264 265 266 267 268 269 270 271 272 273
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
274
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
275
	}
276

277
	ret = intel_ring_begin(ring, 4);
278 279 280
	if (ret)
		return ret;

281
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
282 283
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
284
	intel_ring_emit(ring, 0);
285 286 287 288 289
	intel_ring_advance(ring);

	return 0;
}

290
static int
291
gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

309
static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
R
Rodrigo Vivi 已提交
310 311 312 313 314 315
{
	int ret;

	if (!ring->fbc_dirty)
		return 0;

316
	ret = intel_ring_begin(ring, 6);
R
Rodrigo Vivi 已提交
317 318 319 320 321 322
	if (ret)
		return ret;
	/* WaFbcNukeOn3DBlt:ivb/hsw */
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, value);
323 324 325
	intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
R
Rodrigo Vivi 已提交
326 327 328 329 330 331
	intel_ring_advance(ring);

	ring->fbc_dirty = false;
	return 0;
}

332
static int
333
gen7_render_ring_flush(struct intel_engine_cs *ring,
334 335 336
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
337
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
338 339
	int ret;

340 341 342 343 344 345 346 347 348 349
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
369
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
370 371 372 373 374

		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
375 376 377 378 379 380 381 382
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
383
	intel_ring_emit(ring, scratch_addr);
384 385 386
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

387
	if (!invalidate_domains && flush_domains)
R
Rodrigo Vivi 已提交
388 389
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

390 391 392
	return 0;
}

393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413
static int
gen8_emit_pipe_control(struct intel_engine_cs *ring,
		       u32 flags, u32 scratch_addr)
{
	int ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

B
Ben Widawsky 已提交
414
static int
415
gen8_render_ring_flush(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
416 417 418
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
419
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
420
	int ret;
B
Ben Widawsky 已提交
421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
437 438 439 440 441 442 443 444

		/* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
		ret = gen8_emit_pipe_control(ring,
					     PIPE_CONTROL_CS_STALL |
					     PIPE_CONTROL_STALL_AT_SCOREBOARD,
					     0);
		if (ret)
			return ret;
B
Ben Widawsky 已提交
445 446
	}

R
Rodrigo Vivi 已提交
447 448 449 450 451 452 453 454
	ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
	if (ret)
		return ret;

	if (!invalidate_domains && flush_domains)
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

	return 0;
B
Ben Widawsky 已提交
455 456
}

457
static void ring_write_tail(struct intel_engine_cs *ring,
458
			    u32 value)
459
{
460
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
461
	I915_WRITE_TAIL(ring, value);
462 463
}

464
u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
465
{
466
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
467
	u64 acthd;
468

469 470 471 472 473 474 475 476 477
	if (INTEL_INFO(ring->dev)->gen >= 8)
		acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
					 RING_ACTHD_UDW(ring->mmio_base));
	else if (INTEL_INFO(ring->dev)->gen >= 4)
		acthd = I915_READ(RING_ACTHD(ring->mmio_base));
	else
		acthd = I915_READ(ACTHD);

	return acthd;
478 479
}

480
static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
481 482 483 484 485 486 487 488 489 490
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

491
static bool stop_ring(struct intel_engine_cs *ring)
492
{
493
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
494

495 496
	if (!IS_GEN2(ring->dev)) {
		I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
497 498
		if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
			DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
499 500 501 502 503 504
			/* Sometimes we observe that the idle flag is not
			 * set even though the ring is empty. So double
			 * check before giving up.
			 */
			if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
				return false;
505 506
		}
	}
507

508
	I915_WRITE_CTL(ring, 0);
509
	I915_WRITE_HEAD(ring, 0);
510
	ring->write_tail(ring, 0);
511

512 513 514 515
	if (!IS_GEN2(ring->dev)) {
		(void)I915_READ_CTL(ring);
		I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
	}
516

517 518
	return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
}
519

520
static int init_ring_common(struct intel_engine_cs *ring)
521 522 523
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
524 525
	struct intel_ringbuffer *ringbuf = ring->buffer;
	struct drm_i915_gem_object *obj = ringbuf->obj;
526 527 528 529 530 531
	int ret = 0;

	gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);

	if (!stop_ring(ring)) {
		/* G45 ring initialization often fails to reset head to zero */
532 533 534 535 536 537 538
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
539

540
		if (!stop_ring(ring)) {
541 542 543 544 545 546 547
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
548 549
			ret = -EIO;
			goto out;
550
		}
551 552
	}

553 554 555 556 557
	if (I915_NEED_GFX_HWS(dev))
		intel_ring_setup_status_page(ring);
	else
		ring_setup_phys_status_page(ring);

558 559 560
	/* Enforce ordering by reading HEAD register back */
	I915_READ_HEAD(ring);

561 562 563 564
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
565
	I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
566 567 568 569 570 571 572 573

	/* WaClearRingBufHeadRegAtInit:ctg,elk */
	if (I915_READ_HEAD(ring))
		DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
			  ring->name, I915_READ_HEAD(ring));
	I915_WRITE_HEAD(ring, 0);
	(void)I915_READ_HEAD(ring);

574
	I915_WRITE_CTL(ring,
575
			((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
576
			| RING_VALID);
577 578

	/* If the head is still not zero, the ring is dead */
579
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
580
		     I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
581
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
582
		DRM_ERROR("%s initialization failed "
583 584 585 586 587
			  "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
			  ring->name,
			  I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
			  I915_READ_HEAD(ring), I915_READ_TAIL(ring),
			  I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
588 589
		ret = -EIO;
		goto out;
590 591
	}

592 593
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
594
	else {
595 596
		ringbuf->head = I915_READ_HEAD(ring);
		ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
597
		ringbuf->space = intel_ring_space(ringbuf);
598
		ringbuf->last_retired_head = -1;
599
	}
600

601 602
	memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));

603
out:
604
	gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
605 606

	return ret;
607 608
}

609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627
void
intel_fini_pipe_control(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;

	if (ring->scratch.obj == NULL)
		return;

	if (INTEL_INFO(dev)->gen >= 5) {
		kunmap(sg_page(ring->scratch.obj->pages->sgl));
		i915_gem_object_ggtt_unpin(ring->scratch.obj);
	}

	drm_gem_object_unreference(&ring->scratch.obj->base);
	ring->scratch.obj = NULL;
}

int
intel_init_pipe_control(struct intel_engine_cs *ring)
628 629 630
{
	int ret;

631
	if (ring->scratch.obj)
632 633
		return 0;

634 635
	ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
	if (ring->scratch.obj == NULL) {
636 637 638 639
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
640

641 642 643
	ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
644

645
	ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
646 647 648
	if (ret)
		goto err_unref;

649 650 651
	ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
	ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
	if (ring->scratch.cpu_page == NULL) {
652
		ret = -ENOMEM;
653
		goto err_unpin;
654
	}
655

656
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
657
			 ring->name, ring->scratch.gtt_offset);
658 659 660
	return 0;

err_unpin:
B
Ben Widawsky 已提交
661
	i915_gem_object_ggtt_unpin(ring->scratch.obj);
662
err_unref:
663
	drm_gem_object_unreference(&ring->scratch.obj->base);
664 665 666 667
err:
	return ret;
}

668
static int intel_ring_workarounds_emit(struct intel_engine_cs *ring)
669
{
670
	int ret, i;
671 672
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
673
	struct i915_workarounds *w = &dev_priv->workarounds;
674

675 676
	if (WARN_ON(w->count == 0))
		return 0;
677

678 679 680 681
	ring->gpu_caches_dirty = true;
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
682

683
	ret = intel_ring_begin(ring, (w->count * 2 + 2));
684 685 686
	if (ret)
		return ret;

687
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
688 689 690 691
	for (i = 0; i < w->count; i++) {
		intel_ring_emit(ring, w->reg[i].addr);
		intel_ring_emit(ring, w->reg[i].value);
	}
692
	intel_ring_emit(ring, MI_NOOP);
693 694 695 696 697 698 699

	intel_ring_advance(ring);

	ring->gpu_caches_dirty = true;
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
700

701
	DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
702

703
	return 0;
704 705
}

706 707 708 709 710 711 712 713 714 715 716 717 718 719 720
static int wa_add(struct drm_i915_private *dev_priv,
		  const u32 addr, const u32 val, const u32 mask)
{
	const u32 idx = dev_priv->workarounds.count;

	if (WARN_ON(idx >= I915_MAX_WA_REGS))
		return -ENOSPC;

	dev_priv->workarounds.reg[idx].addr = addr;
	dev_priv->workarounds.reg[idx].value = val;
	dev_priv->workarounds.reg[idx].mask = mask;

	dev_priv->workarounds.count++;

	return 0;
721 722
}

723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739
#define WA_REG(addr, val, mask) { \
		const int r = wa_add(dev_priv, (addr), (val), (mask)); \
		if (r) \
			return r; \
	}

#define WA_SET_BIT_MASKED(addr, mask) \
	WA_REG(addr, _MASKED_BIT_ENABLE(mask), (mask) & 0xffff)

#define WA_CLR_BIT_MASKED(addr, mask) \
	WA_REG(addr, _MASKED_BIT_DISABLE(mask), (mask) & 0xffff)

#define WA_SET_BIT(addr, mask) WA_REG(addr, I915_READ(addr) | (mask), mask)
#define WA_CLR_BIT(addr, mask) WA_REG(addr, I915_READ(addr) & ~(mask), mask)

#define WA_WRITE(addr, val) WA_REG(addr, val, 0xffffffff)

740
static int bdw_init_workarounds(struct intel_engine_cs *ring)
741
{
742 743
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
744 745

	/* WaDisablePartialInstShootdown:bdw */
746
	/* WaDisableThreadStallDopClockGating:bdw (pre-production) */
747 748 749
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
			  STALL_DOP_GATING_DISABLE);
750

751
	/* WaDisableDopClockGating:bdw */
752 753
	WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
			  DOP_CLOCK_GATING_DISABLE);
754

755 756
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
			  GEN8_SAMPLER_POWER_BYPASS_DIS);
757 758 759 760 761

	/* Use Force Non-Coherent whenever executing a 3D context. This is a
	 * workaround for for a possible hang in the unlikely event a TLB
	 * invalidation occurs during a PSD flush.
	 */
762
	/* WaDisableFenceDestinationToSLM:bdw (GT3 pre-production) */
763 764 765
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
			  HDC_FORCE_NON_COHERENT |
			  (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
766 767

	/* Wa4x4STCOptimizationDisable:bdw */
768 769
	WA_SET_BIT_MASKED(CACHE_MODE_1,
			  GEN8_4x4_STC_OPTIMIZATION_DISABLE);
770 771 772 773 774 775 776 777 778

	/*
	 * BSpec recommends 8x4 when MSAA is used,
	 * however in practice 16x4 seems fastest.
	 *
	 * Note that PS/WM thread counts depend on the WIZ hashing
	 * disable bit, which we don't touch here, but it's good
	 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
	 */
779 780
	WA_SET_BIT_MASKED(GEN7_GT_MODE,
			  GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
781

782 783 784
	return 0;
}

785 786 787 788 789 790 791
static int chv_init_workarounds(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* WaDisablePartialInstShootdown:chv */
	/* WaDisableThreadStallDopClockGating:chv */
792
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
793 794
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
			  STALL_DOP_GATING_DISABLE);
795

796 797 798 799 800 801 802 803 804 805
	/* Use Force Non-Coherent whenever executing a 3D context. This is a
	 * workaround for a possible hang in the unlikely event a TLB
	 * invalidation occurs during a PSD flush.
	 */
	/* WaForceEnableNonCoherent:chv */
	/* WaHdcDisableFetchWhenMasked:chv */
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
			  HDC_FORCE_NON_COHERENT |
			  HDC_DONOT_FETCH_MEM_WHEN_MASKED);

806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822
	return 0;
}

static int init_workarounds_ring(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	WARN_ON(ring->id != RCS);

	dev_priv->workarounds.count = 0;

	if (IS_BROADWELL(dev))
		return bdw_init_workarounds(ring);

	if (IS_CHERRYVIEW(dev))
		return chv_init_workarounds(ring);
823 824 825 826

	return 0;
}

827
static int init_render_ring(struct intel_engine_cs *ring)
828
{
829
	struct drm_device *dev = ring->dev;
830
	struct drm_i915_private *dev_priv = dev->dev_private;
831
	int ret = init_ring_common(ring);
832 833
	if (ret)
		return ret;
834

835 836
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
	if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
837
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
838 839 840 841

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
842
	 *
843
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
844
	 */
845
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
846 847
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

848
	/* Required for the hardware to program scanline values for waiting */
849
	/* WaEnableFlushTlbInvalidationMode:snb */
850 851
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
852
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
853

854
	/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
855 856
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
857
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
858
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
859

860
	if (INTEL_INFO(dev)->gen >= 5) {
861
		ret = intel_init_pipe_control(ring);
862 863 864 865
		if (ret)
			return ret;
	}

866
	if (IS_GEN6(dev)) {
867 868 869 870 871 872
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
873
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
874 875
	}

876 877
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
878

879
	if (HAS_L3_DPF(dev))
880
		I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
881

882
	return init_workarounds_ring(ring);
883 884
}

885
static void render_ring_cleanup(struct intel_engine_cs *ring)
886
{
887
	struct drm_device *dev = ring->dev;
888 889 890 891 892 893 894
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (dev_priv->semaphore_obj) {
		i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
		drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
		dev_priv->semaphore_obj = NULL;
	}
895

896
	intel_fini_pipe_control(ring);
897 898
}

899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972
static int gen8_rcs_signal(struct intel_engine_cs *signaller,
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 8
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

		intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
		intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
					   PIPE_CONTROL_QW_WRITE |
					   PIPE_CONTROL_FLUSH_ENABLE);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset));
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
		intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
		intel_ring_emit(signaller, 0);
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

static int gen8_xcs_signal(struct intel_engine_cs *signaller,
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 6
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

		intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
					   MI_FLUSH_DW_OP_STOREDW);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
					   MI_FLUSH_DW_USE_GTT);
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
		intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

973
static int gen6_signal(struct intel_engine_cs *signaller,
974
		       unsigned int num_dwords)
975
{
976 977
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
978
	struct intel_engine_cs *useless;
979
	int i, ret, num_rings;
980

981 982 983 984
#define MBOX_UPDATE_DWORDS 3
	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
#undef MBOX_UPDATE_DWORDS
985 986 987 988 989

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

990 991 992 993 994 995 996 997
	for_each_ring(useless, dev_priv, i) {
		u32 mbox_reg = signaller->semaphore.mbox.signal[i];
		if (mbox_reg != GEN6_NOSYNC) {
			intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
			intel_ring_emit(signaller, mbox_reg);
			intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
		}
	}
998

999 1000 1001 1002
	/* If num_dwords was rounded, make sure the tail pointer is correct */
	if (num_rings % 2 == 0)
		intel_ring_emit(signaller, MI_NOOP);

1003
	return 0;
1004 1005
}

1006 1007 1008 1009 1010 1011 1012 1013 1014
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
1015
static int
1016
gen6_add_request(struct intel_engine_cs *ring)
1017
{
1018
	int ret;
1019

B
Ben Widawsky 已提交
1020 1021 1022 1023 1024
	if (ring->semaphore.signal)
		ret = ring->semaphore.signal(ring, 4);
	else
		ret = intel_ring_begin(ring, 4);

1025 1026 1027 1028 1029
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1030
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1031
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1032
	__intel_ring_advance(ring);
1033 1034 1035 1036

	return 0;
}

1037 1038 1039 1040 1041 1042 1043
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

1044 1045 1046 1047 1048 1049 1050
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065

static int
gen8_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
	       u32 seqno)
{
	struct drm_i915_private *dev_priv = waiter->dev->dev_private;
	int ret;

	ret = intel_ring_begin(waiter, 4);
	if (ret)
		return ret;

	intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
				MI_SEMAPHORE_GLOBAL_GTT |
B
Ben Widawsky 已提交
1066
				MI_SEMAPHORE_POLL |
1067 1068 1069 1070 1071 1072 1073 1074 1075 1076
				MI_SEMAPHORE_SAD_GTE_SDD);
	intel_ring_emit(waiter, seqno);
	intel_ring_emit(waiter,
			lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_emit(waiter,
			upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_advance(waiter);
	return 0;
}

1077
static int
1078 1079
gen6_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
1080
	       u32 seqno)
1081
{
1082 1083 1084
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
1085 1086
	u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
	int ret;
1087

1088 1089 1090 1091 1092 1093
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

1094
	WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
1095

1096
	ret = intel_ring_begin(waiter, 4);
1097 1098 1099
	if (ret)
		return ret;

1100 1101
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
1102
		intel_ring_emit(waiter, dw1 | wait_mbox);
1103 1104 1105 1106 1107 1108 1109 1110 1111
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
1112
	intel_ring_advance(waiter);
1113 1114 1115 1116

	return 0;
}

1117 1118
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
1119 1120
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
1121 1122 1123 1124 1125 1126
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
1127
pc_render_add_request(struct intel_engine_cs *ring)
1128
{
1129
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

1144
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1145 1146
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
1147
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1148
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1149 1150
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1151
	scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
1152
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1153
	scratch_addr += 2 * CACHELINE_BYTES;
1154
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1155
	scratch_addr += 2 * CACHELINE_BYTES;
1156
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1157
	scratch_addr += 2 * CACHELINE_BYTES;
1158
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1159
	scratch_addr += 2 * CACHELINE_BYTES;
1160
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1161

1162
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1163 1164
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
1165
			PIPE_CONTROL_NOTIFY);
1166
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1167
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1168
	intel_ring_emit(ring, 0);
1169
	__intel_ring_advance(ring);
1170 1171 1172 1173

	return 0;
}

1174
static u32
1175
gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1176 1177 1178 1179
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
1180 1181 1182 1183 1184
	if (!lazy_coherency) {
		struct drm_i915_private *dev_priv = ring->dev->dev_private;
		POSTING_READ(RING_ACTHD(ring->mmio_base));
	}

1185 1186 1187
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

1188
static u32
1189
ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1190
{
1191 1192 1193
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
1194
static void
1195
ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1196 1197 1198 1199
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

1200
static u32
1201
pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1202
{
1203
	return ring->scratch.cpu_page[0];
1204 1205
}

M
Mika Kuoppala 已提交
1206
static void
1207
pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1208
{
1209
	ring->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
1210 1211
}

1212
static bool
1213
gen5_ring_get_irq(struct intel_engine_cs *ring)
1214 1215
{
	struct drm_device *dev = ring->dev;
1216
	struct drm_i915_private *dev_priv = dev->dev_private;
1217
	unsigned long flags;
1218

1219
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1220 1221
		return false;

1222
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1223
	if (ring->irq_refcount++ == 0)
1224
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1225
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1226 1227 1228 1229 1230

	return true;
}

static void
1231
gen5_ring_put_irq(struct intel_engine_cs *ring)
1232 1233
{
	struct drm_device *dev = ring->dev;
1234
	struct drm_i915_private *dev_priv = dev->dev_private;
1235
	unsigned long flags;
1236

1237
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1238
	if (--ring->irq_refcount == 0)
1239
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1240
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1241 1242
}

1243
static bool
1244
i9xx_ring_get_irq(struct intel_engine_cs *ring)
1245
{
1246
	struct drm_device *dev = ring->dev;
1247
	struct drm_i915_private *dev_priv = dev->dev_private;
1248
	unsigned long flags;
1249

1250
	if (!intel_irqs_enabled(dev_priv))
1251 1252
		return false;

1253
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1254
	if (ring->irq_refcount++ == 0) {
1255 1256 1257 1258
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1259
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1260 1261

	return true;
1262 1263
}

1264
static void
1265
i9xx_ring_put_irq(struct intel_engine_cs *ring)
1266
{
1267
	struct drm_device *dev = ring->dev;
1268
	struct drm_i915_private *dev_priv = dev->dev_private;
1269
	unsigned long flags;
1270

1271
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1272
	if (--ring->irq_refcount == 0) {
1273 1274 1275 1276
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1277
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1278 1279
}

C
Chris Wilson 已提交
1280
static bool
1281
i8xx_ring_get_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1282 1283
{
	struct drm_device *dev = ring->dev;
1284
	struct drm_i915_private *dev_priv = dev->dev_private;
1285
	unsigned long flags;
C
Chris Wilson 已提交
1286

1287
	if (!intel_irqs_enabled(dev_priv))
C
Chris Wilson 已提交
1288 1289
		return false;

1290
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1291
	if (ring->irq_refcount++ == 0) {
C
Chris Wilson 已提交
1292 1293 1294 1295
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1296
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1297 1298 1299 1300 1301

	return true;
}

static void
1302
i8xx_ring_put_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1303 1304
{
	struct drm_device *dev = ring->dev;
1305
	struct drm_i915_private *dev_priv = dev->dev_private;
1306
	unsigned long flags;
C
Chris Wilson 已提交
1307

1308
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1309
	if (--ring->irq_refcount == 0) {
C
Chris Wilson 已提交
1310 1311 1312 1313
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1314
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1315 1316
}

1317
void intel_ring_setup_status_page(struct intel_engine_cs *ring)
1318
{
1319
	struct drm_device *dev = ring->dev;
1320
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1321 1322 1323 1324 1325 1326 1327
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
1328
		case RCS:
1329 1330
			mmio = RENDER_HWS_PGA_GEN7;
			break;
1331
		case BCS:
1332 1333
			mmio = BLT_HWS_PGA_GEN7;
			break;
1334 1335 1336 1337 1338
		/*
		 * VCS2 actually doesn't exist on Gen7. Only shut up
		 * gcc switch check warning
		 */
		case VCS2:
1339
		case VCS:
1340 1341
			mmio = BSD_HWS_PGA_GEN7;
			break;
1342
		case VECS:
B
Ben Widawsky 已提交
1343 1344
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
1345 1346 1347 1348
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
1349
		/* XXX: gen8 returns to sanity */
1350 1351 1352
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

1353 1354
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
1355

1356 1357 1358 1359 1360 1361 1362 1363
	/*
	 * Flush the TLB for this page
	 *
	 * FIXME: These two bits have disappeared on gen8, so a question
	 * arises: do we still need this and if so how should we go about
	 * invalidating the TLB?
	 */
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
1364
		u32 reg = RING_INSTPM(ring->mmio_base);
1365 1366 1367 1368

		/* ring should be idle before issuing a sync flush*/
		WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);

1369 1370 1371 1372 1373 1374 1375 1376
		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
				  ring->name);
	}
1377 1378
}

1379
static int
1380
bsd_ring_flush(struct intel_engine_cs *ring,
1381 1382
	       u32     invalidate_domains,
	       u32     flush_domains)
1383
{
1384 1385 1386 1387 1388 1389 1390 1391 1392 1393
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
1394 1395
}

1396
static int
1397
i9xx_add_request(struct intel_engine_cs *ring)
1398
{
1399 1400 1401 1402 1403
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
1404

1405 1406
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1407
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1408
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1409
	__intel_ring_advance(ring);
1410

1411
	return 0;
1412 1413
}

1414
static bool
1415
gen6_ring_get_irq(struct intel_engine_cs *ring)
1416 1417
{
	struct drm_device *dev = ring->dev;
1418
	struct drm_i915_private *dev_priv = dev->dev_private;
1419
	unsigned long flags;
1420

1421 1422
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return false;
1423

1424
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1425
	if (ring->irq_refcount++ == 0) {
1426
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1427 1428
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
1429
					 GT_PARITY_ERROR(dev)));
1430 1431
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1432
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1433
	}
1434
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1435 1436 1437 1438 1439

	return true;
}

static void
1440
gen6_ring_put_irq(struct intel_engine_cs *ring)
1441 1442
{
	struct drm_device *dev = ring->dev;
1443
	struct drm_i915_private *dev_priv = dev->dev_private;
1444
	unsigned long flags;
1445

1446
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1447
	if (--ring->irq_refcount == 0) {
1448
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1449
			I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1450 1451
		else
			I915_WRITE_IMR(ring, ~0);
1452
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1453
	}
1454
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1455 1456
}

B
Ben Widawsky 已提交
1457
static bool
1458
hsw_vebox_get_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1459 1460 1461 1462 1463
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1464
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
B
Ben Widawsky 已提交
1465 1466
		return false;

1467
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1468
	if (ring->irq_refcount++ == 0) {
B
Ben Widawsky 已提交
1469
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1470
		gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1471
	}
1472
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1473 1474 1475 1476 1477

	return true;
}

static void
1478
hsw_vebox_put_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1479 1480 1481 1482 1483
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1484
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1485
	if (--ring->irq_refcount == 0) {
B
Ben Widawsky 已提交
1486
		I915_WRITE_IMR(ring, ~0);
1487
		gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1488
	}
1489
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1490 1491
}

1492
static bool
1493
gen8_ring_get_irq(struct intel_engine_cs *ring)
1494 1495 1496 1497 1498
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1499
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (ring->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
1519
gen8_ring_put_irq(struct intel_engine_cs *ring)
1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (--ring->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
			I915_WRITE_IMR(ring, ~0);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1538
static int
1539
i965_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1540
			 u64 offset, u32 length,
1541
			 unsigned flags)
1542
{
1543
	int ret;
1544

1545 1546 1547 1548
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1549
	intel_ring_emit(ring,
1550 1551
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1552
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1553
	intel_ring_emit(ring, offset);
1554 1555
	intel_ring_advance(ring);

1556 1557 1558
	return 0;
}

1559 1560
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1561 1562
#define I830_TLB_ENTRIES (2)
#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
1563
static int
1564
i830_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1565
				u64 offset, u32 len,
1566
				unsigned flags)
1567
{
1568
	u32 cs_offset = ring->scratch.gtt_offset;
1569
	int ret;
1570

1571 1572 1573
	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;
1574

1575 1576 1577 1578 1579 1580 1581 1582
	/* Evict the invalid PTE TLBs */
	intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
	intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
	intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
	intel_ring_emit(ring, cs_offset);
	intel_ring_emit(ring, 0xdeadbeef);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1583

1584
	if ((flags & I915_DISPATCH_PINNED) == 0) {
1585 1586 1587
		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

1588
		ret = intel_ring_begin(ring, 6 + 2);
1589 1590
		if (ret)
			return ret;
1591 1592 1593 1594 1595 1596 1597

		/* Blit the batch (which has now all relocs applied) to the
		 * stable batch scratch bo area (so that the CS never
		 * stumbles over its tlb invalidation bug) ...
		 */
		intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
1598
		intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
1599 1600 1601
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
1602

1603
		intel_ring_emit(ring, MI_FLUSH);
1604 1605
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
1606 1607

		/* ... and execute it. */
1608
		offset = cs_offset;
1609
	}
1610

1611 1612 1613 1614 1615 1616 1617 1618 1619 1620
	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_BATCH_BUFFER);
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
	intel_ring_emit(ring, offset + len - 8);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

1621 1622 1623 1624
	return 0;
}

static int
1625
i915_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1626
			 u64 offset, u32 len,
1627
			 unsigned flags)
1628 1629 1630 1631 1632 1633 1634
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1635
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1636
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1637
	intel_ring_advance(ring);
1638 1639 1640 1641

	return 0;
}

1642
static void cleanup_status_page(struct intel_engine_cs *ring)
1643
{
1644
	struct drm_i915_gem_object *obj;
1645

1646 1647
	obj = ring->status_page.obj;
	if (obj == NULL)
1648 1649
		return;

1650
	kunmap(sg_page(obj->pages->sgl));
B
Ben Widawsky 已提交
1651
	i915_gem_object_ggtt_unpin(obj);
1652
	drm_gem_object_unreference(&obj->base);
1653
	ring->status_page.obj = NULL;
1654 1655
}

1656
static int init_status_page(struct intel_engine_cs *ring)
1657
{
1658
	struct drm_i915_gem_object *obj;
1659

1660
	if ((obj = ring->status_page.obj) == NULL) {
1661
		unsigned flags;
1662
		int ret;
1663

1664 1665 1666 1667 1668
		obj = i915_gem_alloc_object(ring->dev, 4096);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate status page\n");
			return -ENOMEM;
		}
1669

1670 1671 1672 1673
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
		if (ret)
			goto err_unref;

1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687
		flags = 0;
		if (!HAS_LLC(ring->dev))
			/* On g33, we cannot place HWS above 256MiB, so
			 * restrict its pinning to the low mappable arena.
			 * Though this restriction is not documented for
			 * gen4, gen5, or byt, they also behave similarly
			 * and hang if the HWS is placed at the top of the
			 * GTT. To generalise, it appears that all !llc
			 * platforms have issues with us placing the HWS
			 * above the mappable region (even though we never
			 * actualy map it).
			 */
			flags |= PIN_MAPPABLE;
		ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
1688 1689 1690 1691 1692 1693 1694 1695
		if (ret) {
err_unref:
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

		ring->status_page.obj = obj;
	}
1696

1697
	ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
1698
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1699
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1700

1701 1702
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1703 1704 1705 1706

	return 0;
}

1707
static int init_phys_status_page(struct intel_engine_cs *ring)
1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1724
void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1725 1726 1727 1728 1729 1730 1731 1732 1733 1734
{
	if (!ringbuf->obj)
		return;

	iounmap(ringbuf->virtual_start);
	i915_gem_object_ggtt_unpin(ringbuf->obj);
	drm_gem_object_unreference(&ringbuf->obj->base);
	ringbuf->obj = NULL;
}

1735 1736
int intel_alloc_ringbuffer_obj(struct drm_device *dev,
			       struct intel_ringbuffer *ringbuf)
1737
{
1738
	struct drm_i915_private *dev_priv = to_i915(dev);
1739
	struct drm_i915_gem_object *obj;
1740 1741
	int ret;

1742
	if (ringbuf->obj)
1743
		return 0;
1744

1745 1746
	obj = NULL;
	if (!HAS_LLC(dev))
1747
		obj = i915_gem_object_create_stolen(dev, ringbuf->size);
1748
	if (obj == NULL)
1749
		obj = i915_gem_alloc_object(dev, ringbuf->size);
1750 1751
	if (obj == NULL)
		return -ENOMEM;
1752

1753 1754 1755
	/* mark ring buffers as read-only from GPU side by default */
	obj->gt_ro = 1;

1756
	ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1757 1758
	if (ret)
		goto err_unref;
1759

1760 1761 1762 1763
	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto err_unpin;

1764
	ringbuf->virtual_start =
1765
		ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
1766 1767
				ringbuf->size);
	if (ringbuf->virtual_start == NULL) {
1768
		ret = -EINVAL;
1769
		goto err_unpin;
1770 1771
	}

1772
	ringbuf->obj = obj;
1773 1774 1775 1776 1777 1778 1779 1780 1781 1782
	return 0;

err_unpin:
	i915_gem_object_ggtt_unpin(obj);
err_unref:
	drm_gem_object_unreference(&obj->base);
	return ret;
}

static int intel_init_ring_buffer(struct drm_device *dev,
1783
				  struct intel_engine_cs *ring)
1784
{
1785
	struct intel_ringbuffer *ringbuf = ring->buffer;
1786 1787
	int ret;

1788 1789 1790 1791 1792 1793 1794
	if (ringbuf == NULL) {
		ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
		if (!ringbuf)
			return -ENOMEM;
		ring->buffer = ringbuf;
	}

1795 1796 1797
	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1798
	INIT_LIST_HEAD(&ring->execlist_queue);
1799
	ringbuf->size = 32 * PAGE_SIZE;
1800
	ringbuf->ring = ring;
1801
	memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
1802 1803 1804 1805 1806 1807

	init_waitqueue_head(&ring->irq_queue);

	if (I915_NEED_GFX_HWS(dev)) {
		ret = init_status_page(ring);
		if (ret)
1808
			goto error;
1809 1810 1811 1812
	} else {
		BUG_ON(ring->id != RCS);
		ret = init_phys_status_page(ring);
		if (ret)
1813
			goto error;
1814 1815
	}

1816
	ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
1817 1818
	if (ret) {
		DRM_ERROR("Failed to allocate ringbuffer %s: %d\n", ring->name, ret);
1819
		goto error;
1820
	}
1821

1822 1823 1824 1825
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
1826
	ringbuf->effective_size = ringbuf->size;
1827
	if (IS_I830(dev) || IS_845G(dev))
1828
		ringbuf->effective_size -= 2 * CACHELINE_BYTES;
1829

1830 1831
	ret = i915_cmd_parser_init_ring(ring);
	if (ret)
1832 1833 1834 1835 1836 1837 1838
		goto error;

	ret = ring->init(ring);
	if (ret)
		goto error;

	return 0;
1839

1840 1841 1842 1843
error:
	kfree(ringbuf);
	ring->buffer = NULL;
	return ret;
1844 1845
}

1846
void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
1847
{
1848 1849
	struct drm_i915_private *dev_priv;
	struct intel_ringbuffer *ringbuf;
1850

1851
	if (!intel_ring_initialized(ring))
1852 1853
		return;

1854 1855 1856
	dev_priv = to_i915(ring->dev);
	ringbuf = ring->buffer;

1857
	intel_stop_ring_buffer(ring);
1858
	WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
1859

1860
	intel_destroy_ringbuffer_obj(ringbuf);
1861 1862
	ring->preallocated_lazy_request = NULL;
	ring->outstanding_lazy_seqno = 0;
1863

Z
Zou Nan hai 已提交
1864 1865 1866
	if (ring->cleanup)
		ring->cleanup(ring);

1867
	cleanup_status_page(ring);
1868 1869

	i915_cmd_parser_fini_ring(ring);
1870

1871
	kfree(ringbuf);
1872
	ring->buffer = NULL;
1873 1874
}

1875
static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
1876
{
1877
	struct intel_ringbuffer *ringbuf = ring->buffer;
1878
	struct drm_i915_gem_request *request;
1879
	u32 seqno = 0;
1880 1881
	int ret;

1882 1883 1884
	if (ringbuf->last_retired_head != -1) {
		ringbuf->head = ringbuf->last_retired_head;
		ringbuf->last_retired_head = -1;
1885

1886
		ringbuf->space = intel_ring_space(ringbuf);
1887
		if (ringbuf->space >= n)
1888 1889 1890 1891
			return 0;
	}

	list_for_each_entry(request, &ring->request_list, list) {
1892 1893
		if (__intel_ring_space(request->tail, ringbuf->tail,
				       ringbuf->size) >= n) {
1894 1895 1896 1897 1898 1899 1900 1901
			seqno = request->seqno;
			break;
		}
	}

	if (seqno == 0)
		return -ENOSPC;

1902
	ret = i915_wait_seqno(ring, seqno);
1903 1904 1905
	if (ret)
		return ret;

1906
	i915_gem_retire_requests_ring(ring);
1907 1908
	ringbuf->head = ringbuf->last_retired_head;
	ringbuf->last_retired_head = -1;
1909

1910
	ringbuf->space = intel_ring_space(ringbuf);
1911 1912 1913
	return 0;
}

1914
static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
1915
{
1916
	struct drm_device *dev = ring->dev;
1917
	struct drm_i915_private *dev_priv = dev->dev_private;
1918
	struct intel_ringbuffer *ringbuf = ring->buffer;
1919
	unsigned long end;
1920
	int ret;
1921

1922 1923 1924 1925
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

1926 1927 1928
	/* force the tail write in case we have been skipping them */
	__intel_ring_advance(ring);

1929 1930 1931 1932 1933 1934
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1935

1936
	trace_i915_ring_wait_begin(ring);
1937
	do {
1938
		ringbuf->head = I915_READ_HEAD(ring);
1939
		ringbuf->space = intel_ring_space(ringbuf);
1940
		if (ringbuf->space >= n) {
1941 1942
			ret = 0;
			break;
1943 1944
		}

1945 1946
		if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
		    dev->primary->master) {
1947 1948 1949 1950
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
1951

1952
		msleep(1);
1953

1954 1955 1956 1957 1958
		if (dev_priv->mm.interruptible && signal_pending(current)) {
			ret = -ERESTARTSYS;
			break;
		}

1959 1960
		ret = i915_gem_check_wedge(&dev_priv->gpu_error,
					   dev_priv->mm.interruptible);
1961
		if (ret)
1962 1963 1964 1965 1966 1967 1968
			break;

		if (time_after(jiffies, end)) {
			ret = -EBUSY;
			break;
		}
	} while (1);
C
Chris Wilson 已提交
1969
	trace_i915_ring_wait_end(ring);
1970
	return ret;
1971
}
1972

1973
static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
1974 1975
{
	uint32_t __iomem *virt;
1976 1977
	struct intel_ringbuffer *ringbuf = ring->buffer;
	int rem = ringbuf->size - ringbuf->tail;
1978

1979
	if (ringbuf->space < rem) {
1980 1981 1982 1983 1984
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

1985
	virt = ringbuf->virtual_start + ringbuf->tail;
1986 1987 1988 1989
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

1990
	ringbuf->tail = 0;
1991
	ringbuf->space = intel_ring_space(ringbuf);
1992 1993 1994 1995

	return 0;
}

1996
int intel_ring_idle(struct intel_engine_cs *ring)
1997 1998 1999 2000 2001
{
	u32 seqno;
	int ret;

	/* We need to add any requests required to flush the objects and ring */
2002
	if (ring->outstanding_lazy_seqno) {
2003
		ret = i915_add_request(ring, NULL);
2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

	seqno = list_entry(ring->request_list.prev,
			   struct drm_i915_gem_request,
			   list)->seqno;

	return i915_wait_seqno(ring, seqno);
}

2019
static int
2020
intel_ring_alloc_seqno(struct intel_engine_cs *ring)
2021
{
2022
	if (ring->outstanding_lazy_seqno)
2023 2024
		return 0;

2025 2026 2027 2028 2029 2030 2031 2032 2033 2034
	if (ring->preallocated_lazy_request == NULL) {
		struct drm_i915_gem_request *request;

		request = kmalloc(sizeof(*request), GFP_KERNEL);
		if (request == NULL)
			return -ENOMEM;

		ring->preallocated_lazy_request = request;
	}

2035
	return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
2036 2037
}

2038
static int __intel_ring_prepare(struct intel_engine_cs *ring,
2039
				int bytes)
M
Mika Kuoppala 已提交
2040
{
2041
	struct intel_ringbuffer *ringbuf = ring->buffer;
M
Mika Kuoppala 已提交
2042 2043
	int ret;

2044
	if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
M
Mika Kuoppala 已提交
2045 2046 2047 2048 2049
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

2050
	if (unlikely(ringbuf->space < bytes)) {
M
Mika Kuoppala 已提交
2051 2052 2053 2054 2055 2056 2057 2058
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	return 0;
}

2059
int intel_ring_begin(struct intel_engine_cs *ring,
2060
		     int num_dwords)
2061
{
2062
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2063
	int ret;
2064

2065 2066
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
2067 2068
	if (ret)
		return ret;
2069

2070 2071 2072 2073
	ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
	if (ret)
		return ret;

2074 2075 2076 2077 2078
	/* Preallocate the olr before touching the ring */
	ret = intel_ring_alloc_seqno(ring);
	if (ret)
		return ret;

2079
	ring->buffer->space -= num_dwords * sizeof(uint32_t);
2080
	return 0;
2081
}
2082

2083
/* Align the ring tail to a cacheline boundary */
2084
int intel_ring_cacheline_align(struct intel_engine_cs *ring)
2085
{
2086
	int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
2087 2088 2089 2090 2091
	int ret;

	if (num_dwords == 0)
		return 0;

2092
	num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104
	ret = intel_ring_begin(ring, num_dwords);
	if (ret)
		return ret;

	while (num_dwords--)
		intel_ring_emit(ring, MI_NOOP);

	intel_ring_advance(ring);

	return 0;
}

2105
void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
2106
{
2107 2108
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2109

2110
	BUG_ON(ring->outstanding_lazy_seqno);
2111

2112
	if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
2113 2114
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
2115
		if (HAS_VEBOX(dev))
2116
			I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
2117
	}
2118

2119
	ring->set_seqno(ring, seqno);
2120
	ring->hangcheck.seqno = seqno;
2121
}
2122

2123
static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
2124
				     u32 value)
2125
{
2126
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2127 2128

       /* Every tail move must follow the sequence below */
2129 2130 2131 2132

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
2133
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2134 2135 2136 2137
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2138

2139
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
2140
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
2141 2142 2143
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
2144

2145
	/* Now that the ring is fully powered up, update the tail */
2146
	I915_WRITE_TAIL(ring, value);
2147 2148 2149 2150 2151
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
2152
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2153
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2154 2155
}

2156
static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
2157
			       u32 invalidate, u32 flush)
2158
{
2159
	uint32_t cmd;
2160 2161 2162 2163 2164 2165
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

2166
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
2167 2168
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
2169 2170 2171 2172 2173 2174
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2175
	if (invalidate & I915_GEM_GPU_DOMAINS)
2176 2177
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
			MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2178
	intel_ring_emit(ring, cmd);
2179
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
2180 2181 2182 2183 2184 2185 2186
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2187 2188
	intel_ring_advance(ring);
	return 0;
2189 2190
}

2191
static int
2192
gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2193
			      u64 offset, u32 len,
2194 2195
			      unsigned flags)
{
2196
	bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
2197 2198 2199 2200 2201 2202 2203
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
B
Ben Widawsky 已提交
2204
	intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
B
Ben Widawsky 已提交
2205 2206
	intel_ring_emit(ring, lower_32_bits(offset));
	intel_ring_emit(ring, upper_32_bits(offset));
2207 2208 2209 2210 2211 2212
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

2213
static int
2214
hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2215
			      u64 offset, u32 len,
2216 2217 2218 2219 2220 2221 2222 2223 2224
			      unsigned flags)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
2225 2226 2227
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ?
			 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
2228 2229 2230 2231 2232 2233 2234
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

2235
static int
2236
gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2237
			      u64 offset, u32 len,
2238
			      unsigned flags)
2239
{
2240
	int ret;
2241

2242 2243 2244
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
2245

2246 2247 2248
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
2249 2250 2251
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
2252

2253
	return 0;
2254 2255
}

2256 2257
/* Blitter support (SandyBridge+) */

2258
static int gen6_ring_flush(struct intel_engine_cs *ring,
2259
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
2260
{
R
Rodrigo Vivi 已提交
2261
	struct drm_device *dev = ring->dev;
2262
	struct drm_i915_private *dev_priv = dev->dev_private;
2263
	uint32_t cmd;
2264 2265
	int ret;

2266
	ret = intel_ring_begin(ring, 4);
2267 2268 2269
	if (ret)
		return ret;

2270
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
2271 2272
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
2273 2274 2275 2276 2277 2278
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2279
	if (invalidate & I915_GEM_DOMAIN_RENDER)
2280
		cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
2281
			MI_FLUSH_DW_OP_STOREDW;
2282
	intel_ring_emit(ring, cmd);
2283
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
2284 2285 2286 2287 2288 2289 2290
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2291
	intel_ring_advance(ring);
R
Rodrigo Vivi 已提交
2292

2293 2294 2295 2296 2297 2298
	if (!invalidate && flush) {
		if (IS_GEN7(dev))
			return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
		else if (IS_BROADWELL(dev))
			dev_priv->fbc.need_sw_cache_clean = true;
	}
R
Rodrigo Vivi 已提交
2299

2300
	return 0;
Z
Zou Nan hai 已提交
2301 2302
}

2303 2304
int intel_init_render_ring_buffer(struct drm_device *dev)
{
2305
	struct drm_i915_private *dev_priv = dev->dev_private;
2306
	struct intel_engine_cs *ring = &dev_priv->ring[RCS];
2307 2308
	struct drm_i915_gem_object *obj;
	int ret;
2309

2310 2311 2312 2313
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

B
Ben Widawsky 已提交
2314
	if (INTEL_INFO(dev)->gen >= 8) {
2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330
		if (i915_semaphore_is_enabled(dev)) {
			obj = i915_gem_alloc_object(dev, 4096);
			if (obj == NULL) {
				DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
				i915.semaphores = 0;
			} else {
				i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
				ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
				if (ret != 0) {
					drm_gem_object_unreference(&obj->base);
					DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
					i915.semaphores = 0;
				} else
					dev_priv->semaphore_obj = obj;
			}
		}
2331 2332

		ring->init_context = intel_ring_workarounds_emit;
B
Ben Widawsky 已提交
2333 2334 2335 2336 2337 2338 2339 2340
		ring->add_request = gen6_add_request;
		ring->flush = gen8_render_ring_flush;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
		ring->get_seqno = gen6_ring_get_seqno;
		ring->set_seqno = ring_set_seqno;
		if (i915_semaphore_is_enabled(dev)) {
2341
			WARN_ON(!dev_priv->semaphore_obj);
2342
			ring->semaphore.sync_to = gen8_ring_sync;
2343 2344
			ring->semaphore.signal = gen8_rcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2345 2346
		}
	} else if (INTEL_INFO(dev)->gen >= 6) {
2347
		ring->add_request = gen6_add_request;
2348
		ring->flush = gen7_render_ring_flush;
2349
		if (INTEL_INFO(dev)->gen == 6)
2350
			ring->flush = gen6_render_ring_flush;
B
Ben Widawsky 已提交
2351 2352
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2353
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2354
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2355
		ring->set_seqno = ring_set_seqno;
B
Ben Widawsky 已提交
2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between RCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between VCS2 and RCS later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2377 2378
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
2379
		ring->flush = gen4_render_ring_flush;
2380
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
2381
		ring->set_seqno = pc_render_set_seqno;
2382 2383
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
2384 2385
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
2386
	} else {
2387
		ring->add_request = i9xx_add_request;
2388 2389 2390 2391
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
2392
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2393
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2394 2395 2396 2397 2398 2399 2400
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2401
		ring->irq_enable_mask = I915_USER_INTERRUPT;
2402
	}
2403
	ring->write_tail = ring_write_tail;
B
Ben Widawsky 已提交
2404

2405 2406
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
2407 2408
	else if (IS_GEN8(dev))
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2409
	else if (INTEL_INFO(dev)->gen >= 6)
2410 2411 2412 2413 2414 2415 2416
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2417 2418 2419
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;

2420 2421
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
2422
		obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
2423 2424 2425 2426 2427
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

2428
		ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
2429 2430 2431 2432 2433 2434
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

2435 2436
		ring->scratch.obj = obj;
		ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
2437 2438
	}

2439
	return intel_init_ring_buffer(dev, ring);
2440 2441
}

2442 2443
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
{
2444
	struct drm_i915_private *dev_priv = dev->dev_private;
2445
	struct intel_engine_cs *ring = &dev_priv->ring[RCS];
2446
	struct intel_ringbuffer *ringbuf = ring->buffer;
2447
	int ret;
2448

2449 2450 2451 2452 2453 2454 2455
	if (ringbuf == NULL) {
		ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
		if (!ringbuf)
			return -ENOMEM;
		ring->buffer = ringbuf;
	}

2456 2457 2458 2459
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

2460
	if (INTEL_INFO(dev)->gen >= 6) {
2461
		/* non-kms not supported on gen6+ */
2462 2463
		ret = -ENODEV;
		goto err_ringbuf;
2464
	}
2465 2466 2467 2468 2469

	/* Note: gem is not supported on gen5/ilk without kms (the corresponding
	 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
	 * the special gen5 functions. */
	ring->add_request = i9xx_add_request;
2470 2471 2472 2473
	if (INTEL_INFO(dev)->gen < 4)
		ring->flush = gen2_render_ring_flush;
	else
		ring->flush = gen4_render_ring_flush;
2474
	ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2475
	ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2476 2477 2478 2479 2480 2481 2482
	if (IS_GEN2(dev)) {
		ring->irq_get = i8xx_ring_get_irq;
		ring->irq_put = i8xx_ring_put_irq;
	} else {
		ring->irq_get = i9xx_ring_get_irq;
		ring->irq_put = i9xx_ring_put_irq;
	}
2483
	ring->irq_enable_mask = I915_USER_INTERRUPT;
2484
	ring->write_tail = ring_write_tail;
2485 2486 2487 2488 2489 2490
	if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2491 2492
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;
2493 2494 2495 2496 2497

	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);

2498 2499
	ringbuf->size = size;
	ringbuf->effective_size = ringbuf->size;
2500
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
2501
		ringbuf->effective_size -= 2 * CACHELINE_BYTES;
2502

2503 2504
	ringbuf->virtual_start = ioremap_wc(start, size);
	if (ringbuf->virtual_start == NULL) {
2505 2506
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
2507 2508
		ret = -ENOMEM;
		goto err_ringbuf;
2509 2510
	}

2511
	if (!I915_NEED_GFX_HWS(dev)) {
2512
		ret = init_phys_status_page(ring);
2513
		if (ret)
2514
			goto err_vstart;
2515 2516
	}

2517
	return 0;
2518 2519

err_vstart:
2520
	iounmap(ringbuf->virtual_start);
2521 2522 2523 2524
err_ringbuf:
	kfree(ringbuf);
	ring->buffer = NULL;
	return ret;
2525 2526
}

2527 2528
int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
2529
	struct drm_i915_private *dev_priv = dev->dev_private;
2530
	struct intel_engine_cs *ring = &dev_priv->ring[VCS];
2531

2532 2533 2534
	ring->name = "bsd ring";
	ring->id = VCS;

2535
	ring->write_tail = ring_write_tail;
2536
	if (INTEL_INFO(dev)->gen >= 6) {
2537
		ring->mmio_base = GEN6_BSD_RING_BASE;
2538 2539 2540
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
2541
		ring->flush = gen6_bsd_ring_flush;
2542 2543
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2544
		ring->set_seqno = ring_set_seqno;
2545 2546 2547 2548 2549
		if (INTEL_INFO(dev)->gen >= 8) {
			ring->irq_enable_mask =
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
2550 2551
			ring->dispatch_execbuffer =
				gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2552
			if (i915_semaphore_is_enabled(dev)) {
2553
				ring->semaphore.sync_to = gen8_ring_sync;
2554 2555
				ring->semaphore.signal = gen8_xcs_signal;
				GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2556
			}
2557 2558 2559 2560
		} else {
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
2561 2562
			ring->dispatch_execbuffer =
				gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576
			if (i915_semaphore_is_enabled(dev)) {
				ring->semaphore.sync_to = gen6_ring_sync;
				ring->semaphore.signal = gen6_signal;
				ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
				ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
				ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
				ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
				ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
				ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
				ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
				ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
			}
2577
		}
2578 2579 2580
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
2581
		ring->add_request = i9xx_add_request;
2582
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2583
		ring->set_seqno = ring_set_seqno;
2584
		if (IS_GEN5(dev)) {
2585
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2586 2587 2588
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
2589
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2590 2591 2592
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2593
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2594 2595 2596
	}
	ring->init = init_ring_common;

2597
	return intel_init_ring_buffer(dev, ring);
2598
}
2599

2600 2601 2602 2603 2604 2605 2606
/**
 * Initialize the second BSD ring for Broadwell GT3.
 * It is noted that this only exists on Broadwell GT3.
 */
int intel_init_bsd2_ring_buffer(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2607
	struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
2608 2609 2610 2611 2612 2613

	if ((INTEL_INFO(dev)->gen != 8)) {
		DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
		return -EINVAL;
	}

R
Rodrigo Vivi 已提交
2614
	ring->name = "bsd2 ring";
2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628
	ring->id = VCS2;

	ring->write_tail = ring_write_tail;
	ring->mmio_base = GEN8_BSD2_RING_BASE;
	ring->flush = gen6_bsd_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
	ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
	ring->irq_get = gen8_ring_get_irq;
	ring->irq_put = gen8_ring_put_irq;
	ring->dispatch_execbuffer =
			gen8_ring_dispatch_execbuffer;
2629
	if (i915_semaphore_is_enabled(dev)) {
2630
		ring->semaphore.sync_to = gen8_ring_sync;
2631 2632 2633
		ring->semaphore.signal = gen8_xcs_signal;
		GEN8_RING_SEMAPHORE_INIT;
	}
2634 2635 2636 2637 2638
	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2639 2640
int intel_init_blt_ring_buffer(struct drm_device *dev)
{
2641
	struct drm_i915_private *dev_priv = dev->dev_private;
2642
	struct intel_engine_cs *ring = &dev_priv->ring[BCS];
2643

2644 2645 2646 2647 2648
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
2649
	ring->flush = gen6_ring_flush;
2650 2651
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2652
	ring->set_seqno = ring_set_seqno;
2653 2654 2655 2656 2657
	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2658
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2659
		if (i915_semaphore_is_enabled(dev)) {
2660
			ring->semaphore.sync_to = gen8_ring_sync;
2661 2662
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2663
		}
2664 2665 2666 2667
	} else {
		ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2668
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.sync_to = gen6_ring_sync;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between BCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between BCS and VCS2 later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2690
	}
2691
	ring->init = init_ring_common;
2692

2693
	return intel_init_ring_buffer(dev, ring);
2694
}
2695

B
Ben Widawsky 已提交
2696 2697
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
2698
	struct drm_i915_private *dev_priv = dev->dev_private;
2699
	struct intel_engine_cs *ring = &dev_priv->ring[VECS];
B
Ben Widawsky 已提交
2700 2701 2702 2703 2704 2705 2706 2707 2708 2709

	ring->name = "video enhancement ring";
	ring->id = VECS;

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
2710 2711 2712

	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
2713
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
2714 2715
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2716
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2717
		if (i915_semaphore_is_enabled(dev)) {
2718
			ring->semaphore.sync_to = gen8_ring_sync;
2719 2720
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2721
		}
2722 2723 2724 2725
	} else {
		ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		ring->irq_get = hsw_vebox_get_irq;
		ring->irq_put = hsw_vebox_put_irq;
2726
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2741
	}
B
Ben Widawsky 已提交
2742 2743 2744 2745 2746
	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2747
int
2748
intel_ring_flush_all_caches(struct intel_engine_cs *ring)
2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
2766
intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}
2784 2785

void
2786
intel_stop_ring_buffer(struct intel_engine_cs *ring)
2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799
{
	int ret;

	if (!intel_ring_initialized(ring))
		return;

	ret = intel_ring_idle(ring);
	if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

	stop_ring(ring);
}