intel_ringbuffer.c 49.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37 38 39 40 41 42 43 44 45
/*
 * 965+ support PIPE_CONTROL commands, which provide finer grained control
 * over cache flushing.
 */
struct pipe_control {
	struct drm_i915_gem_object *obj;
	volatile u32 *cpu_page;
	u32 gtt_offset;
};

46 47
static inline int ring_space(struct intel_ring_buffer *ring)
{
48
	int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
49 50 51 52 53
	if (space < 0)
		space += ring->size;
	return space;
}

54
static int
55 56 57 58 59 60 61 62
gen2_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
63
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen4_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
84
{
85
	struct drm_device *dev = ring->dev;
86
	u32 cmd;
87
	int ret;
88

89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
118
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
119 120 121
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
122

123 124 125
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
126

127 128 129
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
130

131 132 133
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
134 135

	return 0;
136 137
}

138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen6_render_ring_flush(struct intel_ring_buffer *ring,
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;

220 221 222 223 224
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

225 226 227 228
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
229 230 231 232 233 234 235
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
236
		flags |= PIPE_CONTROL_CS_STALL;
237 238 239 240 241 242 243 244 245 246 247
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
248
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
249
	}
250

251
	ret = intel_ring_begin(ring, 4);
252 253 254
	if (ret)
		return ret;

255
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
256 257
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
258
	intel_ring_emit(ring, 0);
259 260 261 262 263
	intel_ring_advance(ring);

	return 0;
}

264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282
static int
gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

283 284 285 286 287 288 289 290 291
static int
gen7_render_ring_flush(struct intel_ring_buffer *ring,
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;

292 293 294 295 296 297 298 299 300 301
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
321
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
322 323 324 325 326

		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
327 328 329 330 331 332 333 334
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
335
	intel_ring_emit(ring, scratch_addr);
336 337 338 339 340 341
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

342
static void ring_write_tail(struct intel_ring_buffer *ring,
343
			    u32 value)
344
{
345
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
346
	I915_WRITE_TAIL(ring, value);
347 348
}

349
u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
350
{
351 352
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
D
Daniel Vetter 已提交
353
			RING_ACTHD(ring->mmio_base) : ACTHD;
354 355 356 357

	return I915_READ(acthd_reg);
}

358
static int init_ring_common(struct intel_ring_buffer *ring)
359
{
360 361
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
362
	struct drm_i915_gem_object *obj = ring->obj;
363
	int ret = 0;
364 365
	u32 head;

366 367 368
	if (HAS_FORCE_WAKE(dev))
		gen6_gt_force_wake_get(dev_priv);

369
	/* Stop the ring if it's running. */
370
	I915_WRITE_CTL(ring, 0);
371
	I915_WRITE_HEAD(ring, 0);
372
	ring->write_tail(ring, 0);
373

374
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
375 376 377

	/* G45 ring initialization fails to reset head to zero */
	if (head != 0) {
378 379 380 381 382 383 384
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
385

386
		I915_WRITE_HEAD(ring, 0);
387

388 389 390 391 392 393 394 395 396
		if (I915_READ_HEAD(ring) & HEAD_ADDR) {
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
		}
397 398
	}

399 400 401 402 403
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
	I915_WRITE_START(ring, obj->gtt_offset);
404
	I915_WRITE_CTL(ring,
405
			((ring->size - PAGE_SIZE) & RING_NR_PAGES)
406
			| RING_VALID);
407 408

	/* If the head is still not zero, the ring is dead */
409 410 411
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
		     I915_READ_START(ring) == obj->gtt_offset &&
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
412 413 414 415 416 417 418
		DRM_ERROR("%s initialization failed "
				"ctl %08x head %08x tail %08x start %08x\n",
				ring->name,
				I915_READ_CTL(ring),
				I915_READ_HEAD(ring),
				I915_READ_TAIL(ring),
				I915_READ_START(ring));
419 420
		ret = -EIO;
		goto out;
421 422
	}

423 424
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
425
	else {
426
		ring->head = I915_READ_HEAD(ring);
427
		ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
428
		ring->space = ring_space(ring);
429
		ring->last_retired_head = -1;
430
	}
431

432 433 434 435 436
out:
	if (HAS_FORCE_WAKE(dev))
		gen6_gt_force_wake_put(dev_priv);

	return ret;
437 438
}

439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458
static int
init_pipe_control(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc;
	struct drm_i915_gem_object *obj;
	int ret;

	if (ring->private)
		return 0;

	pc = kmalloc(sizeof(*pc), GFP_KERNEL);
	if (!pc)
		return -ENOMEM;

	obj = i915_gem_alloc_object(ring->dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
459 460

	i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
461

462
	ret = i915_gem_object_pin(obj, 4096, true, false);
463 464 465 466
	if (ret)
		goto err_unref;

	pc->gtt_offset = obj->gtt_offset;
467
	pc->cpu_page =  kmap(sg_page(obj->pages->sgl));
468 469 470
	if (pc->cpu_page == NULL)
		goto err_unpin;

471 472 473
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
			 ring->name, pc->gtt_offset);

474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496
	pc->obj = obj;
	ring->private = pc;
	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
	drm_gem_object_unreference(&obj->base);
err:
	kfree(pc);
	return ret;
}

static void
cleanup_pipe_control(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc = ring->private;
	struct drm_i915_gem_object *obj;

	if (!ring->private)
		return;

	obj = pc->obj;
497 498

	kunmap(sg_page(obj->pages->sgl));
499 500 501 502 503 504 505
	i915_gem_object_unpin(obj);
	drm_gem_object_unreference(&obj->base);

	kfree(pc);
	ring->private = NULL;
}

506
static int init_render_ring(struct intel_ring_buffer *ring)
507
{
508
	struct drm_device *dev = ring->dev;
509
	struct drm_i915_private *dev_priv = dev->dev_private;
510
	int ret = init_ring_common(ring);
511

512
	if (INTEL_INFO(dev)->gen > 3)
513
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
514 515 516 517 518 519 520 521

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
	 */
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

522 523 524 525 526
	/* Required for the hardware to program scanline values for waiting */
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_ALWAYS));

527 528 529 530
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
			   _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
531

532
	if (INTEL_INFO(dev)->gen >= 5) {
533 534 535 536 537
		ret = init_pipe_control(ring);
		if (ret)
			return ret;
	}

538
	if (IS_GEN6(dev)) {
539 540 541 542 543 544
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
545
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
546 547 548 549 550 551 552

		/* This is not explicitly set for GEN6, so read the register.
		 * see intel_ring_mi_set_context() for why we care.
		 * TODO: consider explicitly setting the bit for GEN5
		 */
		ring->itlb_before_ctx_switch =
			!!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
553 554
	}

555 556
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
557

558
	if (HAS_L3_GPU_CACHE(dev))
559 560
		I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);

561 562 563
	return ret;
}

564 565
static void render_ring_cleanup(struct intel_ring_buffer *ring)
{
566 567
	struct drm_device *dev = ring->dev;

568 569 570
	if (!ring->private)
		return;

571 572 573
	if (HAS_BROKEN_CS_TLB(dev))
		drm_gem_object_unreference(to_gem_object(ring->private));

574 575 576
	cleanup_pipe_control(ring);
}

577
static void
578
update_mboxes(struct intel_ring_buffer *ring,
579
	      u32 mmio_offset)
580
{
581
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
582
	intel_ring_emit(ring, mmio_offset);
583
	intel_ring_emit(ring, ring->outstanding_lazy_request);
584 585
}

586 587 588 589 590 591 592 593 594
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
595
static int
596
gen6_add_request(struct intel_ring_buffer *ring)
597
{
598 599
	u32 mbox1_reg;
	u32 mbox2_reg;
600 601 602 603 604 605
	int ret;

	ret = intel_ring_begin(ring, 10);
	if (ret)
		return ret;

606 607
	mbox1_reg = ring->signal_mbox[0];
	mbox2_reg = ring->signal_mbox[1];
608

609 610
	update_mboxes(ring, mbox1_reg);
	update_mboxes(ring, mbox2_reg);
611 612
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
613
	intel_ring_emit(ring, ring->outstanding_lazy_request);
614 615 616 617 618 619
	intel_ring_emit(ring, MI_USER_INTERRUPT);
	intel_ring_advance(ring);

	return 0;
}

620 621 622 623 624 625 626
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

627 628 629 630 631 632 633 634
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
static int
635 636 637
gen6_ring_sync(struct intel_ring_buffer *waiter,
	       struct intel_ring_buffer *signaller,
	       u32 seqno)
638 639
{
	int ret;
640 641 642
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
643

644 645 646 647 648 649
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

650 651 652
	WARN_ON(signaller->semaphore_register[waiter->id] ==
		MI_SEMAPHORE_SYNC_INVALID);

653
	ret = intel_ring_begin(waiter, 4);
654 655 656
	if (ret)
		return ret;

657 658 659 660 661 662 663 664 665 666 667 668 669 670
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
		intel_ring_emit(waiter,
				dw1 |
				signaller->semaphore_register[waiter->id]);
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
671
	intel_ring_advance(waiter);
672 673 674 675

	return 0;
}

676 677
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
678 679
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
680 681 682 683 684 685
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
686
pc_render_add_request(struct intel_ring_buffer *ring)
687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703
{
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

704
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
705 706
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
707
	intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
708
	intel_ring_emit(ring, ring->outstanding_lazy_request);
709 710 711 712 713 714 715 716 717 718 719 720
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128; /* write to separate cachelines */
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
721

722
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
723 724
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
725 726
			PIPE_CONTROL_NOTIFY);
	intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
727
	intel_ring_emit(ring, ring->outstanding_lazy_request);
728 729 730 731 732 733
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

734
static u32
735
gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
736 737 738 739
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
740
	if (!lazy_coherency)
741 742 743 744
		intel_ring_get_active_head(ring);
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

745
static u32
746
ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
747
{
748 749 750
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
751 752 753 754 755 756
static void
ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

757
static u32
758
pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
759 760 761 762 763
{
	struct pipe_control *pc = ring->private;
	return pc->cpu_page[0];
}

M
Mika Kuoppala 已提交
764 765 766 767 768 769 770
static void
pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	struct pipe_control *pc = ring->private;
	pc->cpu_page[0] = seqno;
}

771 772 773 774 775
static bool
gen5_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
776
	unsigned long flags;
777 778 779 780

	if (!dev->irq_enabled)
		return false;

781
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
782 783 784 785 786
	if (ring->irq_refcount++ == 0) {
		dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
	}
787
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
788 789 790 791 792 793 794 795 796

	return true;
}

static void
gen5_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
797
	unsigned long flags;
798

799
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
800 801 802 803 804
	if (--ring->irq_refcount == 0) {
		dev_priv->gt_irq_mask |= ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
	}
805
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
806 807
}

808
static bool
809
i9xx_ring_get_irq(struct intel_ring_buffer *ring)
810
{
811
	struct drm_device *dev = ring->dev;
812
	drm_i915_private_t *dev_priv = dev->dev_private;
813
	unsigned long flags;
814

815 816 817
	if (!dev->irq_enabled)
		return false;

818
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
819 820 821 822 823
	if (ring->irq_refcount++ == 0) {
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
824
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
825 826

	return true;
827 828
}

829
static void
830
i9xx_ring_put_irq(struct intel_ring_buffer *ring)
831
{
832
	struct drm_device *dev = ring->dev;
833
	drm_i915_private_t *dev_priv = dev->dev_private;
834
	unsigned long flags;
835

836
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
837 838 839 840 841
	if (--ring->irq_refcount == 0) {
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
842
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
843 844
}

C
Chris Wilson 已提交
845 846 847 848 849
static bool
i8xx_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
850
	unsigned long flags;
C
Chris Wilson 已提交
851 852 853 854

	if (!dev->irq_enabled)
		return false;

855
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
856 857 858 859 860
	if (ring->irq_refcount++ == 0) {
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
861
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
862 863 864 865 866 867 868 869 870

	return true;
}

static void
i8xx_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
871
	unsigned long flags;
C
Chris Wilson 已提交
872

873
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
874 875 876 877 878
	if (--ring->irq_refcount == 0) {
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
879
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
880 881
}

882
void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
883
{
884
	struct drm_device *dev = ring->dev;
885
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
886 887 888 889 890 891 892
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
893
		case RCS:
894 895
			mmio = RENDER_HWS_PGA_GEN7;
			break;
896
		case BCS:
897 898
			mmio = BLT_HWS_PGA_GEN7;
			break;
899
		case VCS:
900 901 902 903 904 905 906 907 908
			mmio = BSD_HWS_PGA_GEN7;
			break;
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

909 910
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
911 912
}

913
static int
914 915 916
bsd_ring_flush(struct intel_ring_buffer *ring,
	       u32     invalidate_domains,
	       u32     flush_domains)
917
{
918 919 920 921 922 923 924 925 926 927
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
928 929
}

930
static int
931
i9xx_add_request(struct intel_ring_buffer *ring)
932
{
933 934 935 936 937
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
938

939 940
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
941
	intel_ring_emit(ring, ring->outstanding_lazy_request);
942 943
	intel_ring_emit(ring, MI_USER_INTERRUPT);
	intel_ring_advance(ring);
944

945
	return 0;
946 947
}

948
static bool
949
gen6_ring_get_irq(struct intel_ring_buffer *ring)
950 951
{
	struct drm_device *dev = ring->dev;
952
	drm_i915_private_t *dev_priv = dev->dev_private;
953
	unsigned long flags;
954 955 956 957

	if (!dev->irq_enabled)
	       return false;

958 959 960
	/* It looks like we need to prevent the gt from suspending while waiting
	 * for an notifiy irq, otherwise irqs seem to get lost on at least the
	 * blt/bsd rings on ivb. */
961
	gen6_gt_force_wake_get(dev_priv);
962

963
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
964
	if (ring->irq_refcount++ == 0) {
965
		if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
966 967 968 969
			I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
						GEN6_RENDER_L3_PARITY_ERROR));
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
970 971 972
		dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
973
	}
974
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
975 976 977 978 979

	return true;
}

static void
980
gen6_ring_put_irq(struct intel_ring_buffer *ring)
981 982
{
	struct drm_device *dev = ring->dev;
983
	drm_i915_private_t *dev_priv = dev->dev_private;
984
	unsigned long flags;
985

986
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
987
	if (--ring->irq_refcount == 0) {
988
		if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
989 990 991
			I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
		else
			I915_WRITE_IMR(ring, ~0);
992 993 994
		dev_priv->gt_irq_mask |= ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
995
	}
996
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
997

998
	gen6_gt_force_wake_put(dev_priv);
999 1000 1001
}

static int
1002 1003 1004
i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
			 u32 offset, u32 length,
			 unsigned flags)
1005
{
1006
	int ret;
1007

1008 1009 1010 1011
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1012
	intel_ring_emit(ring,
1013 1014
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1015
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1016
	intel_ring_emit(ring, offset);
1017 1018
	intel_ring_advance(ring);

1019 1020 1021
	return 0;
}

1022 1023
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1024
static int
1025
i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
1026 1027
				u32 offset, u32 len,
				unsigned flags)
1028
{
1029
	int ret;
1030

1031 1032 1033 1034
	if (flags & I915_DISPATCH_PINNED) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
			return ret;
1035

1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, offset + len - 8);
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
	} else {
		struct drm_i915_gem_object *obj = ring->private;
		u32 cs_offset = obj->gtt_offset;

		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

		ret = intel_ring_begin(ring, 9+3);
		if (ret)
			return ret;
		/* Blit the batch (which has now all relocs applied) to the stable batch
		 * scratch bo area (so that the CS never stumbles over its tlb
		 * invalidation bug) ... */
		intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
				XY_SRC_COPY_BLT_WRITE_ALPHA |
				XY_SRC_COPY_BLT_WRITE_RGB);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
		intel_ring_emit(ring, MI_FLUSH);

		/* ... and execute it. */
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, cs_offset + len - 8);
		intel_ring_advance(ring);
	}
1072

1073 1074 1075 1076 1077
	return 0;
}

static int
i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
1078 1079
			 u32 offset, u32 len,
			 unsigned flags)
1080 1081 1082 1083 1084 1085 1086
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1087
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1088
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1089
	intel_ring_advance(ring);
1090 1091 1092 1093

	return 0;
}

1094
static void cleanup_status_page(struct intel_ring_buffer *ring)
1095
{
1096
	struct drm_i915_gem_object *obj;
1097

1098 1099
	obj = ring->status_page.obj;
	if (obj == NULL)
1100 1101
		return;

1102
	kunmap(sg_page(obj->pages->sgl));
1103
	i915_gem_object_unpin(obj);
1104
	drm_gem_object_unreference(&obj->base);
1105
	ring->status_page.obj = NULL;
1106 1107
}

1108
static int init_status_page(struct intel_ring_buffer *ring)
1109
{
1110
	struct drm_device *dev = ring->dev;
1111
	struct drm_i915_gem_object *obj;
1112 1113 1114 1115 1116 1117 1118 1119
	int ret;

	obj = i915_gem_alloc_object(dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate status page\n");
		ret = -ENOMEM;
		goto err;
	}
1120 1121

	i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1122

1123
	ret = i915_gem_object_pin(obj, 4096, true, false);
1124 1125 1126 1127
	if (ret != 0) {
		goto err_unref;
	}

1128
	ring->status_page.gfx_addr = obj->gtt_offset;
1129
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1130
	if (ring->status_page.page_addr == NULL) {
1131
		ret = -ENOMEM;
1132 1133
		goto err_unpin;
	}
1134 1135
	ring->status_page.obj = obj;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1136

1137
	intel_ring_setup_status_page(ring);
1138 1139
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1140 1141 1142 1143 1144 1145

	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
1146
	drm_gem_object_unreference(&obj->base);
1147
err:
1148
	return ret;
1149 1150
}

1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173
static int init_phys_hws_pga(struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1174 1175
static int intel_init_ring_buffer(struct drm_device *dev,
				  struct intel_ring_buffer *ring)
1176
{
1177
	struct drm_i915_gem_object *obj;
1178
	struct drm_i915_private *dev_priv = dev->dev_private;
1179 1180
	int ret;

1181
	ring->dev = dev;
1182 1183
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1184
	ring->size = 32 * PAGE_SIZE;
1185
	memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
1186

1187
	init_waitqueue_head(&ring->irq_queue);
1188

1189
	if (I915_NEED_GFX_HWS(dev)) {
1190
		ret = init_status_page(ring);
1191 1192
		if (ret)
			return ret;
1193 1194 1195 1196 1197
	} else {
		BUG_ON(ring->id != RCS);
		ret = init_phys_hws_pga(ring);
		if (ret)
			return ret;
1198
	}
1199

1200 1201 1202 1203 1204
	obj = NULL;
	if (!HAS_LLC(dev))
		obj = i915_gem_object_create_stolen(dev, ring->size);
	if (obj == NULL)
		obj = i915_gem_alloc_object(dev, ring->size);
1205 1206
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate ringbuffer\n");
1207
		ret = -ENOMEM;
1208
		goto err_hws;
1209 1210
	}

1211
	ring->obj = obj;
1212

1213
	ret = i915_gem_object_pin(obj, PAGE_SIZE, true, false);
1214 1215
	if (ret)
		goto err_unref;
1216

1217 1218 1219 1220
	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto err_unpin;

1221
	ring->virtual_start =
1222
		ioremap_wc(dev_priv->gtt.mappable_base + obj->gtt_offset,
1223
			   ring->size);
1224
	if (ring->virtual_start == NULL) {
1225
		DRM_ERROR("Failed to map ringbuffer.\n");
1226
		ret = -EINVAL;
1227
		goto err_unpin;
1228 1229
	}

1230
	ret = ring->init(ring);
1231 1232
	if (ret)
		goto err_unmap;
1233

1234 1235 1236 1237 1238
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = ring->size;
1239
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
1240 1241
		ring->effective_size -= 128;

1242
	return 0;
1243 1244

err_unmap:
1245
	iounmap(ring->virtual_start);
1246 1247 1248
err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
1249 1250
	drm_gem_object_unreference(&obj->base);
	ring->obj = NULL;
1251
err_hws:
1252
	cleanup_status_page(ring);
1253
	return ret;
1254 1255
}

1256
void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
1257
{
1258 1259 1260
	struct drm_i915_private *dev_priv;
	int ret;

1261
	if (ring->obj == NULL)
1262 1263
		return;

1264 1265
	/* Disable the ring buffer. The ring must be idle at this point */
	dev_priv = ring->dev->dev_private;
1266
	ret = intel_ring_idle(ring);
1267 1268 1269 1270
	if (ret)
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

1271 1272
	I915_WRITE_CTL(ring, 0);

1273
	iounmap(ring->virtual_start);
1274

1275 1276 1277
	i915_gem_object_unpin(ring->obj);
	drm_gem_object_unreference(&ring->obj->base);
	ring->obj = NULL;
1278

Z
Zou Nan hai 已提交
1279 1280 1281
	if (ring->cleanup)
		ring->cleanup(ring);

1282
	cleanup_status_page(ring);
1283 1284
}

1285 1286 1287 1288
static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	int ret;

1289
	ret = i915_wait_seqno(ring, seqno);
1290 1291
	if (!ret)
		i915_gem_retire_requests_ring(ring);
1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317

	return ret;
}

static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
{
	struct drm_i915_gem_request *request;
	u32 seqno = 0;
	int ret;

	i915_gem_retire_requests_ring(ring);

	if (ring->last_retired_head != -1) {
		ring->head = ring->last_retired_head;
		ring->last_retired_head = -1;
		ring->space = ring_space(ring);
		if (ring->space >= n)
			return 0;
	}

	list_for_each_entry(request, &ring->request_list, list) {
		int space;

		if (request->tail == -1)
			continue;

1318
		space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352
		if (space < 0)
			space += ring->size;
		if (space >= n) {
			seqno = request->seqno;
			break;
		}

		/* Consume this request in case we need more space than
		 * is available and so need to prevent a race between
		 * updating last_retired_head and direct reads of
		 * I915_RING_HEAD. It also provides a nice sanity check.
		 */
		request->tail = -1;
	}

	if (seqno == 0)
		return -ENOSPC;

	ret = intel_ring_wait_seqno(ring, seqno);
	if (ret)
		return ret;

	if (WARN_ON(ring->last_retired_head == -1))
		return -ENOSPC;

	ring->head = ring->last_retired_head;
	ring->last_retired_head = -1;
	ring->space = ring_space(ring);
	if (WARN_ON(ring->space < n))
		return -ENOSPC;

	return 0;
}

1353
static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
1354
{
1355
	struct drm_device *dev = ring->dev;
1356
	struct drm_i915_private *dev_priv = dev->dev_private;
1357
	unsigned long end;
1358
	int ret;
1359

1360 1361 1362 1363
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

C
Chris Wilson 已提交
1364
	trace_i915_ring_wait_begin(ring);
1365 1366 1367 1368 1369 1370
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1371

1372
	do {
1373 1374
		ring->head = I915_READ_HEAD(ring);
		ring->space = ring_space(ring);
1375
		if (ring->space >= n) {
C
Chris Wilson 已提交
1376
			trace_i915_ring_wait_end(ring);
1377 1378 1379 1380 1381 1382 1383 1384
			return 0;
		}

		if (dev->primary->master) {
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
1385

1386
		msleep(1);
1387

1388 1389
		ret = i915_gem_check_wedge(&dev_priv->gpu_error,
					   dev_priv->mm.interruptible);
1390 1391
		if (ret)
			return ret;
1392
	} while (!time_after(jiffies, end));
C
Chris Wilson 已提交
1393
	trace_i915_ring_wait_end(ring);
1394 1395
	return -EBUSY;
}
1396

1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441
static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
{
	uint32_t __iomem *virt;
	int rem = ring->size - ring->tail;

	if (ring->space < rem) {
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

	virt = ring->virtual_start + ring->tail;
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

	ring->tail = 0;
	ring->space = ring_space(ring);

	return 0;
}

int intel_ring_idle(struct intel_ring_buffer *ring)
{
	u32 seqno;
	int ret;

	/* We need to add any requests required to flush the objects and ring */
	if (ring->outstanding_lazy_request) {
		ret = i915_add_request(ring, NULL, NULL);
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

	seqno = list_entry(ring->request_list.prev,
			   struct drm_i915_gem_request,
			   list)->seqno;

	return i915_wait_seqno(ring, seqno);
}

1442 1443 1444 1445 1446 1447 1448 1449 1450
static int
intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
{
	if (ring->outstanding_lazy_request)
		return 0;

	return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_request);
}

M
Mika Kuoppala 已提交
1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471
static int __intel_ring_begin(struct intel_ring_buffer *ring,
			      int bytes)
{
	int ret;

	if (unlikely(ring->tail + bytes > ring->effective_size)) {
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

	if (unlikely(ring->space < bytes)) {
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	ring->space -= bytes;
	return 0;
}

1472 1473
int intel_ring_begin(struct intel_ring_buffer *ring,
		     int num_dwords)
1474
{
1475
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1476
	int ret;
1477

1478 1479
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
1480 1481
	if (ret)
		return ret;
1482

1483 1484 1485 1486 1487
	/* Preallocate the olr before touching the ring */
	ret = intel_ring_alloc_seqno(ring);
	if (ret)
		return ret;

M
Mika Kuoppala 已提交
1488
	return __intel_ring_begin(ring, num_dwords * sizeof(uint32_t));
1489
}
1490

1491
void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
1492
{
1493
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1494 1495 1496

	BUG_ON(ring->outstanding_lazy_request);

1497 1498 1499
	if (INTEL_INFO(ring->dev)->gen >= 6) {
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
1500
	}
1501

1502
	ring->set_seqno(ring, seqno);
1503
}
1504

1505
void intel_ring_advance(struct intel_ring_buffer *ring)
1506
{
1507 1508
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

1509
	ring->tail &= ring->size - 1;
1510
	if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
1511
		return;
1512
	ring->write_tail(ring, ring->tail);
1513
}
1514

1515

1516
static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1517
				     u32 value)
1518
{
1519
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1520 1521

       /* Every tail move must follow the sequence below */
1522 1523 1524 1525

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
1526
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1527 1528 1529 1530
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1531

1532
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
1533
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
1534 1535 1536
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
1537

1538
	/* Now that the ring is fully powered up, update the tail */
1539
	I915_WRITE_TAIL(ring, value);
1540 1541 1542 1543 1544
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
1545
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1546
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1547 1548
}

1549
static int gen6_ring_flush(struct intel_ring_buffer *ring,
1550
			   u32 invalidate, u32 flush)
1551
{
1552
	uint32_t cmd;
1553 1554 1555 1556 1557 1558
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

1559
	cmd = MI_FLUSH_DW;
1560 1561 1562 1563 1564 1565
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1566
	if (invalidate & I915_GEM_GPU_DOMAINS)
1567 1568
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
			MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1569
	intel_ring_emit(ring, cmd);
1570
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
1571
	intel_ring_emit(ring, 0);
1572
	intel_ring_emit(ring, MI_NOOP);
1573 1574
	intel_ring_advance(ring);
	return 0;
1575 1576
}

1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597
static int
hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
			      u32 offset, u32 len,
			      unsigned flags)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

1598
static int
1599
gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1600 1601
			      u32 offset, u32 len,
			      unsigned flags)
1602
{
1603
	int ret;
1604

1605 1606 1607
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
1608

1609 1610 1611
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1612 1613 1614
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
1615

1616
	return 0;
1617 1618
}

1619 1620
/* Blitter support (SandyBridge+) */

1621
static int blt_ring_flush(struct intel_ring_buffer *ring,
1622
			  u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
1623
{
1624
	uint32_t cmd;
1625 1626
	int ret;

1627
	ret = intel_ring_begin(ring, 4);
1628 1629 1630
	if (ret)
		return ret;

1631
	cmd = MI_FLUSH_DW;
1632 1633 1634 1635 1636 1637
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1638
	if (invalidate & I915_GEM_DOMAIN_RENDER)
1639
		cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
1640
			MI_FLUSH_DW_OP_STOREDW;
1641
	intel_ring_emit(ring, cmd);
1642
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
1643
	intel_ring_emit(ring, 0);
1644
	intel_ring_emit(ring, MI_NOOP);
1645 1646
	intel_ring_advance(ring);
	return 0;
Z
Zou Nan hai 已提交
1647 1648
}

1649 1650 1651
int intel_init_render_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1652
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1653

1654 1655 1656 1657
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1658 1659
	if (INTEL_INFO(dev)->gen >= 6) {
		ring->add_request = gen6_add_request;
1660
		ring->flush = gen7_render_ring_flush;
1661
		if (INTEL_INFO(dev)->gen == 6)
1662
			ring->flush = gen6_render_ring_flush;
1663 1664
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
D
Daniel Vetter 已提交
1665
		ring->irq_enable_mask = GT_USER_INTERRUPT;
1666
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
1667
		ring->set_seqno = ring_set_seqno;
1668
		ring->sync_to = gen6_ring_sync;
1669 1670 1671 1672 1673
		ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
		ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
		ring->signal_mbox[0] = GEN6_VRSYNC;
		ring->signal_mbox[1] = GEN6_BRSYNC;
1674 1675
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
1676
		ring->flush = gen4_render_ring_flush;
1677
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
1678
		ring->set_seqno = pc_render_set_seqno;
1679 1680
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
1681
		ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
1682
	} else {
1683
		ring->add_request = i9xx_add_request;
1684 1685 1686 1687
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
1688
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
1689
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
1690 1691 1692 1693 1694 1695 1696
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1697
		ring->irq_enable_mask = I915_USER_INTERRUPT;
1698
	}
1699
	ring->write_tail = ring_write_tail;
1700 1701 1702
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 6)
1703 1704 1705 1706 1707 1708 1709
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1710 1711 1712
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;

1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
		struct drm_i915_gem_object *obj;
		int ret;

		obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

		ret = i915_gem_object_pin(obj, 0, true, false);
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

		ring->private = obj;
	}

1734
	return intel_init_ring_buffer(dev, ring);
1735 1736
}

1737 1738 1739 1740
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1741
	int ret;
1742

1743 1744 1745 1746
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1747
	if (INTEL_INFO(dev)->gen >= 6) {
1748 1749
		/* non-kms not supported on gen6+ */
		return -ENODEV;
1750
	}
1751 1752 1753 1754 1755

	/* Note: gem is not supported on gen5/ilk without kms (the corresponding
	 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
	 * the special gen5 functions. */
	ring->add_request = i9xx_add_request;
1756 1757 1758 1759
	if (INTEL_INFO(dev)->gen < 4)
		ring->flush = gen2_render_ring_flush;
	else
		ring->flush = gen4_render_ring_flush;
1760
	ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
1761
	ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
1762 1763 1764 1765 1766 1767 1768
	if (IS_GEN2(dev)) {
		ring->irq_get = i8xx_ring_get_irq;
		ring->irq_put = i8xx_ring_put_irq;
	} else {
		ring->irq_get = i9xx_ring_get_irq;
		ring->irq_put = i9xx_ring_put_irq;
	}
1769
	ring->irq_enable_mask = I915_USER_INTERRUPT;
1770
	ring->write_tail = ring_write_tail;
1771 1772 1773 1774 1775 1776
	if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1777 1778
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;
1779 1780 1781 1782 1783 1784 1785

	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);

	ring->size = size;
	ring->effective_size = ring->size;
1786
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
1787 1788
		ring->effective_size -= 128;

1789 1790
	ring->virtual_start = ioremap_wc(start, size);
	if (ring->virtual_start == NULL) {
1791 1792 1793 1794 1795
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
		return -ENOMEM;
	}

1796 1797 1798 1799 1800 1801
	if (!I915_NEED_GFX_HWS(dev)) {
		ret = init_phys_hws_pga(ring);
		if (ret)
			return ret;
	}

1802 1803 1804
	return 0;
}

1805 1806 1807
int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1808
	struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
1809

1810 1811 1812
	ring->name = "bsd ring";
	ring->id = VCS;

1813
	ring->write_tail = ring_write_tail;
1814 1815
	if (IS_GEN6(dev) || IS_GEN7(dev)) {
		ring->mmio_base = GEN6_BSD_RING_BASE;
1816 1817 1818
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
1819 1820 1821
		ring->flush = gen6_ring_flush;
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
1822
		ring->set_seqno = ring_set_seqno;
1823 1824 1825 1826
		ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1827
		ring->sync_to = gen6_ring_sync;
1828 1829 1830 1831 1832 1833 1834 1835
		ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
		ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
		ring->signal_mbox[0] = GEN6_RVSYNC;
		ring->signal_mbox[1] = GEN6_BVSYNC;
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
1836
		ring->add_request = i9xx_add_request;
1837
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
1838
		ring->set_seqno = ring_set_seqno;
1839
		if (IS_GEN5(dev)) {
1840
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
1841 1842 1843
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
1844
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
1845 1846 1847
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1848
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1849 1850 1851
	}
	ring->init = init_ring_common;

1852
	return intel_init_ring_buffer(dev, ring);
1853
}
1854 1855 1856 1857

int intel_init_blt_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1858
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
1859

1860 1861 1862 1863 1864 1865 1866 1867
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = blt_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
1868
	ring->set_seqno = ring_set_seqno;
1869 1870 1871 1872
	ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
	ring->irq_get = gen6_ring_get_irq;
	ring->irq_put = gen6_ring_put_irq;
	ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1873
	ring->sync_to = gen6_ring_sync;
1874 1875 1876 1877 1878 1879
	ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
	ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
	ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
	ring->signal_mbox[0] = GEN6_RBSYNC;
	ring->signal_mbox[1] = GEN6_VBSYNC;
	ring->init = init_ring_common;
1880

1881
	return intel_init_ring_buffer(dev, ring);
1882
}
1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920

int
intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}