intel_ringbuffer.c 74.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51
bool
intel_ring_initialized(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;

	if (!dev)
		return false;

	if (i915.enable_execlists) {
		struct intel_context *dctx = ring->default_context;
		struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;

		return ringbuf->obj;
	} else
		return ring->buffer && ring->buffer->obj;
}
52

53
int __intel_ring_space(int head, int tail, int size)
54
{
55 56
	int space = head - tail;
	if (space <= 0)
57
		space += size;
58
	return space - I915_RING_FREE_SPACE;
59 60
}

61 62 63 64 65 66 67 68 69 70 71
void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
{
	if (ringbuf->last_retired_head != -1) {
		ringbuf->head = ringbuf->last_retired_head;
		ringbuf->last_retired_head = -1;
	}

	ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
					    ringbuf->tail, ringbuf->size);
}

72
int intel_ring_space(struct intel_ringbuffer *ringbuf)
73
{
74 75
	intel_ring_update_space(ringbuf);
	return ringbuf->space;
76 77
}

78
bool intel_ring_stopped(struct intel_engine_cs *ring)
79 80
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
81 82
	return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
}
83

84
void __intel_ring_advance(struct intel_engine_cs *ring)
85
{
86 87
	struct intel_ringbuffer *ringbuf = ring->buffer;
	ringbuf->tail &= ringbuf->size - 1;
88
	if (intel_ring_stopped(ring))
89
		return;
90
	ring->write_tail(ring, ringbuf->tail);
91 92
}

93
static int
94
gen2_render_ring_flush(struct intel_engine_cs *ring,
95 96 97 98 99 100 101
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
102
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
120
gen4_render_ring_flush(struct intel_engine_cs *ring,
121 122
		       u32	invalidate_domains,
		       u32	flush_domains)
123
{
124
	struct drm_device *dev = ring->dev;
125
	u32 cmd;
126
	int ret;
127

128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
157
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
158 159 160
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
161

162 163 164
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
165

166 167 168
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
169

170 171 172
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
173 174

	return 0;
175 176
}

177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
215
intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
216
{
217
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
250
gen6_render_ring_flush(struct intel_engine_cs *ring,
251 252 253
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
254
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
255 256
	int ret;

257 258 259 260 261
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

262 263 264 265
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
266 267 268 269 270 271 272
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
273
		flags |= PIPE_CONTROL_CS_STALL;
274 275 276 277 278 279 280 281 282 283 284
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
285
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
286
	}
287

288
	ret = intel_ring_begin(ring, 4);
289 290 291
	if (ret)
		return ret;

292
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
293 294
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
295
	intel_ring_emit(ring, 0);
296 297 298 299 300
	intel_ring_advance(ring);

	return 0;
}

301
static int
302
gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

320
static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
R
Rodrigo Vivi 已提交
321 322 323 324 325 326
{
	int ret;

	if (!ring->fbc_dirty)
		return 0;

327
	ret = intel_ring_begin(ring, 6);
R
Rodrigo Vivi 已提交
328 329 330 331 332 333
	if (ret)
		return ret;
	/* WaFbcNukeOn3DBlt:ivb/hsw */
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, value);
334 335 336
	intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
R
Rodrigo Vivi 已提交
337 338 339 340 341 342
	intel_ring_advance(ring);

	ring->fbc_dirty = false;
	return 0;
}

343
static int
344
gen7_render_ring_flush(struct intel_engine_cs *ring,
345 346 347
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
348
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
349 350
	int ret;

351 352 353 354 355 356 357 358 359 360
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

361 362 363 364 365 366 367 368 369 370 371 372 373 374 375
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
376
		flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
377 378 379 380
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
381
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
382

383 384
		flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;

385 386 387 388
		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
389 390 391 392 393 394 395 396
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
397
	intel_ring_emit(ring, scratch_addr);
398 399 400
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

401
	if (!invalidate_domains && flush_domains)
R
Rodrigo Vivi 已提交
402 403
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

404 405 406
	return 0;
}

407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427
static int
gen8_emit_pipe_control(struct intel_engine_cs *ring,
		       u32 flags, u32 scratch_addr)
{
	int ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

B
Ben Widawsky 已提交
428
static int
429
gen8_render_ring_flush(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
430 431 432
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
433
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
434
	int ret;
B
Ben Widawsky 已提交
435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
451 452 453 454 455 456 457 458

		/* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
		ret = gen8_emit_pipe_control(ring,
					     PIPE_CONTROL_CS_STALL |
					     PIPE_CONTROL_STALL_AT_SCOREBOARD,
					     0);
		if (ret)
			return ret;
B
Ben Widawsky 已提交
459 460
	}

R
Rodrigo Vivi 已提交
461 462 463 464 465 466 467 468
	ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
	if (ret)
		return ret;

	if (!invalidate_domains && flush_domains)
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

	return 0;
B
Ben Widawsky 已提交
469 470
}

471
static void ring_write_tail(struct intel_engine_cs *ring,
472
			    u32 value)
473
{
474
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
475
	I915_WRITE_TAIL(ring, value);
476 477
}

478
u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
479
{
480
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
481
	u64 acthd;
482

483 484 485 486 487 488 489 490 491
	if (INTEL_INFO(ring->dev)->gen >= 8)
		acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
					 RING_ACTHD_UDW(ring->mmio_base));
	else if (INTEL_INFO(ring->dev)->gen >= 4)
		acthd = I915_READ(RING_ACTHD(ring->mmio_base));
	else
		acthd = I915_READ(ACTHD);

	return acthd;
492 493
}

494
static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
495 496 497 498 499 500 501 502 503 504
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

505
static bool stop_ring(struct intel_engine_cs *ring)
506
{
507
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
508

509 510
	if (!IS_GEN2(ring->dev)) {
		I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
511 512
		if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
			DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
513 514 515 516 517 518
			/* Sometimes we observe that the idle flag is not
			 * set even though the ring is empty. So double
			 * check before giving up.
			 */
			if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
				return false;
519 520
		}
	}
521

522
	I915_WRITE_CTL(ring, 0);
523
	I915_WRITE_HEAD(ring, 0);
524
	ring->write_tail(ring, 0);
525

526 527 528 529
	if (!IS_GEN2(ring->dev)) {
		(void)I915_READ_CTL(ring);
		I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
	}
530

531 532
	return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
}
533

534
static int init_ring_common(struct intel_engine_cs *ring)
535 536 537
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
538 539
	struct intel_ringbuffer *ringbuf = ring->buffer;
	struct drm_i915_gem_object *obj = ringbuf->obj;
540 541
	int ret = 0;

542
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
543 544 545

	if (!stop_ring(ring)) {
		/* G45 ring initialization often fails to reset head to zero */
546 547 548 549 550 551 552
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
553

554
		if (!stop_ring(ring)) {
555 556 557 558 559 560 561
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
562 563
			ret = -EIO;
			goto out;
564
		}
565 566
	}

567 568 569 570 571
	if (I915_NEED_GFX_HWS(dev))
		intel_ring_setup_status_page(ring);
	else
		ring_setup_phys_status_page(ring);

572 573 574
	/* Enforce ordering by reading HEAD register back */
	I915_READ_HEAD(ring);

575 576 577 578
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
579
	I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
580 581 582 583 584 585 586 587

	/* WaClearRingBufHeadRegAtInit:ctg,elk */
	if (I915_READ_HEAD(ring))
		DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
			  ring->name, I915_READ_HEAD(ring));
	I915_WRITE_HEAD(ring, 0);
	(void)I915_READ_HEAD(ring);

588
	I915_WRITE_CTL(ring,
589
			((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
590
			| RING_VALID);
591 592

	/* If the head is still not zero, the ring is dead */
593
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
594
		     I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
595
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
596
		DRM_ERROR("%s initialization failed "
597 598 599 600 601
			  "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
			  ring->name,
			  I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
			  I915_READ_HEAD(ring), I915_READ_TAIL(ring),
			  I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
602 603
		ret = -EIO;
		goto out;
604 605
	}

606
	ringbuf->last_retired_head = -1;
607 608
	ringbuf->head = I915_READ_HEAD(ring);
	ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
609
	intel_ring_update_space(ringbuf);
610

611 612
	memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));

613
out:
614
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
615 616

	return ret;
617 618
}

619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637
void
intel_fini_pipe_control(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;

	if (ring->scratch.obj == NULL)
		return;

	if (INTEL_INFO(dev)->gen >= 5) {
		kunmap(sg_page(ring->scratch.obj->pages->sgl));
		i915_gem_object_ggtt_unpin(ring->scratch.obj);
	}

	drm_gem_object_unreference(&ring->scratch.obj->base);
	ring->scratch.obj = NULL;
}

int
intel_init_pipe_control(struct intel_engine_cs *ring)
638 639 640
{
	int ret;

641
	WARN_ON(ring->scratch.obj);
642

643 644
	ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
	if (ring->scratch.obj == NULL) {
645 646 647 648
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
649

650 651 652
	ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
653

654
	ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
655 656 657
	if (ret)
		goto err_unref;

658 659 660
	ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
	ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
	if (ring->scratch.cpu_page == NULL) {
661
		ret = -ENOMEM;
662
		goto err_unpin;
663
	}
664

665
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
666
			 ring->name, ring->scratch.gtt_offset);
667 668 669
	return 0;

err_unpin:
B
Ben Widawsky 已提交
670
	i915_gem_object_ggtt_unpin(ring->scratch.obj);
671
err_unref:
672
	drm_gem_object_unreference(&ring->scratch.obj->base);
673 674 675 676
err:
	return ret;
}

677 678
static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
				       struct intel_context *ctx)
679
{
680
	int ret, i;
681 682
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
683
	struct i915_workarounds *w = &dev_priv->workarounds;
684

685
	if (WARN_ON_ONCE(w->count == 0))
686
		return 0;
687

688 689 690 691
	ring->gpu_caches_dirty = true;
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
692

693
	ret = intel_ring_begin(ring, (w->count * 2 + 2));
694 695 696
	if (ret)
		return ret;

697
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
698 699 700 701
	for (i = 0; i < w->count; i++) {
		intel_ring_emit(ring, w->reg[i].addr);
		intel_ring_emit(ring, w->reg[i].value);
	}
702
	intel_ring_emit(ring, MI_NOOP);
703 704 705 706 707 708 709

	intel_ring_advance(ring);

	ring->gpu_caches_dirty = true;
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
710

711
	DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
712

713
	return 0;
714 715
}

716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731
static int intel_rcs_ctx_init(struct intel_engine_cs *ring,
			      struct intel_context *ctx)
{
	int ret;

	ret = intel_ring_workarounds_emit(ring, ctx);
	if (ret != 0)
		return ret;

	ret = i915_gem_render_state_init(ring);
	if (ret)
		DRM_ERROR("init render state: %d\n", ret);

	return ret;
}

732
static int wa_add(struct drm_i915_private *dev_priv,
733
		  const u32 addr, const u32 mask, const u32 val)
734 735 736 737 738 739 740 741 742 743 744 745 746
{
	const u32 idx = dev_priv->workarounds.count;

	if (WARN_ON(idx >= I915_MAX_WA_REGS))
		return -ENOSPC;

	dev_priv->workarounds.reg[idx].addr = addr;
	dev_priv->workarounds.reg[idx].value = val;
	dev_priv->workarounds.reg[idx].mask = mask;

	dev_priv->workarounds.count++;

	return 0;
747 748
}

749 750
#define WA_REG(addr, mask, val) { \
		const int r = wa_add(dev_priv, (addr), (mask), (val)); \
751 752 753 754 755
		if (r) \
			return r; \
	}

#define WA_SET_BIT_MASKED(addr, mask) \
756
	WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
757 758

#define WA_CLR_BIT_MASKED(addr, mask) \
759
	WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
760

761
#define WA_SET_FIELD_MASKED(addr, mask, value) \
762
	WA_REG(addr, mask, _MASKED_FIELD(mask, value))
763

764 765
#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
766

767
#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
768

769
static int bdw_init_workarounds(struct intel_engine_cs *ring)
770
{
771 772
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
773 774

	/* WaDisablePartialInstShootdown:bdw */
775
	/* WaDisableThreadStallDopClockGating:bdw (pre-production) */
776 777 778
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
			  STALL_DOP_GATING_DISABLE);
779

780
	/* WaDisableDopClockGating:bdw */
781 782
	WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
			  DOP_CLOCK_GATING_DISABLE);
783

784 785
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
			  GEN8_SAMPLER_POWER_BYPASS_DIS);
786 787 788 789 790

	/* Use Force Non-Coherent whenever executing a 3D context. This is a
	 * workaround for for a possible hang in the unlikely event a TLB
	 * invalidation occurs during a PSD flush.
	 */
791
	/* WaForceEnableNonCoherent:bdw */
792
	/* WaHdcDisableFetchWhenMasked:bdw */
793
	/* WaDisableFenceDestinationToSLM:bdw (GT3 pre-production) */
794 795
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
			  HDC_FORCE_NON_COHERENT |
796
			  HDC_DONOT_FETCH_MEM_WHEN_MASKED |
797
			  (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
798

799 800 801 802 803 804 805 806 807 808
	/* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
	 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
	 *  polygons in the same 8x4 pixel/sample area to be processed without
	 *  stalling waiting for the earlier ones to write to Hierarchical Z
	 *  buffer."
	 *
	 * This optimization is off by default for Broadwell; turn it on.
	 */
	WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);

809
	/* Wa4x4STCOptimizationDisable:bdw */
810 811
	WA_SET_BIT_MASKED(CACHE_MODE_1,
			  GEN8_4x4_STC_OPTIMIZATION_DISABLE);
812 813 814 815 816 817 818 819 820

	/*
	 * BSpec recommends 8x4 when MSAA is used,
	 * however in practice 16x4 seems fastest.
	 *
	 * Note that PS/WM thread counts depend on the WIZ hashing
	 * disable bit, which we don't touch here, but it's good
	 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
	 */
821 822 823
	WA_SET_FIELD_MASKED(GEN7_GT_MODE,
			    GEN6_WIZ_HASHING_MASK,
			    GEN6_WIZ_HASHING_16x4);
824

825 826 827
	return 0;
}

828 829 830 831 832 833 834
static int chv_init_workarounds(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* WaDisablePartialInstShootdown:chv */
	/* WaDisableThreadStallDopClockGating:chv */
835
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
836 837
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
			  STALL_DOP_GATING_DISABLE);
838

839 840 841 842 843 844 845 846 847 848
	/* Use Force Non-Coherent whenever executing a 3D context. This is a
	 * workaround for a possible hang in the unlikely event a TLB
	 * invalidation occurs during a PSD flush.
	 */
	/* WaForceEnableNonCoherent:chv */
	/* WaHdcDisableFetchWhenMasked:chv */
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
			  HDC_FORCE_NON_COHERENT |
			  HDC_DONOT_FETCH_MEM_WHEN_MASKED);

849 850 851 852 853
	/* According to the CACHE_MODE_0 default value documentation, some
	 * CHV platforms disable this optimization by default.  Turn it on.
	 */
	WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);

854 855 856 857
	/* Wa4x4STCOptimizationDisable:chv */
	WA_SET_BIT_MASKED(CACHE_MODE_1,
			  GEN8_4x4_STC_OPTIMIZATION_DISABLE);

858 859 860
	/* Improve HiZ throughput on CHV. */
	WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);

861 862 863 864 865 866 867 868 869 870 871 872
	/*
	 * BSpec recommends 8x4 when MSAA is used,
	 * however in practice 16x4 seems fastest.
	 *
	 * Note that PS/WM thread counts depend on the WIZ hashing
	 * disable bit, which we don't touch here, but it's good
	 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
	 */
	WA_SET_FIELD_MASKED(GEN7_GT_MODE,
			    GEN6_WIZ_HASHING_MASK,
			    GEN6_WIZ_HASHING_16x4);

873 874 875
	return 0;
}

876
int init_workarounds_ring(struct intel_engine_cs *ring)
877 878 879 880 881 882 883 884 885 886 887 888 889
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	WARN_ON(ring->id != RCS);

	dev_priv->workarounds.count = 0;

	if (IS_BROADWELL(dev))
		return bdw_init_workarounds(ring);

	if (IS_CHERRYVIEW(dev))
		return chv_init_workarounds(ring);
890 891 892 893

	return 0;
}

894
static int init_render_ring(struct intel_engine_cs *ring)
895
{
896
	struct drm_device *dev = ring->dev;
897
	struct drm_i915_private *dev_priv = dev->dev_private;
898
	int ret = init_ring_common(ring);
899 900
	if (ret)
		return ret;
901

902 903
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
	if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
904
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
905 906 907 908

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
909
	 *
910
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
911
	 */
912
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
913 914
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

915
	/* Required for the hardware to program scanline values for waiting */
916
	/* WaEnableFlushTlbInvalidationMode:snb */
917 918
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
919
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
920

921
	/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
922 923
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
924
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
925
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
926

927
	if (IS_GEN6(dev)) {
928 929 930 931 932 933
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
934
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
935 936
	}

937 938
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
939

940
	if (HAS_L3_DPF(dev))
941
		I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
942

943
	return init_workarounds_ring(ring);
944 945
}

946
static void render_ring_cleanup(struct intel_engine_cs *ring)
947
{
948
	struct drm_device *dev = ring->dev;
949 950 951 952 953 954 955
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (dev_priv->semaphore_obj) {
		i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
		drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
		dev_priv->semaphore_obj = NULL;
	}
956

957
	intel_fini_pipe_control(ring);
958 959
}

960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977
static int gen8_rcs_signal(struct intel_engine_cs *signaller,
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 8
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
978
		u32 seqno;
979 980 981 982
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

983 984
		seqno = i915_gem_request_get_seqno(
					   signaller->outstanding_lazy_request);
985 986 987 988 989 990
		intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
		intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
					   PIPE_CONTROL_QW_WRITE |
					   PIPE_CONTROL_FLUSH_ENABLE);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset));
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
991
		intel_ring_emit(signaller, seqno);
992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018
		intel_ring_emit(signaller, 0);
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

static int gen8_xcs_signal(struct intel_engine_cs *signaller,
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 6
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
1019
		u32 seqno;
1020 1021 1022 1023
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

1024 1025
		seqno = i915_gem_request_get_seqno(
					   signaller->outstanding_lazy_request);
1026 1027 1028 1029 1030
		intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
					   MI_FLUSH_DW_OP_STOREDW);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
					   MI_FLUSH_DW_USE_GTT);
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
1031
		intel_ring_emit(signaller, seqno);
1032 1033 1034 1035 1036 1037 1038 1039
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

1040
static int gen6_signal(struct intel_engine_cs *signaller,
1041
		       unsigned int num_dwords)
1042
{
1043 1044
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1045
	struct intel_engine_cs *useless;
1046
	int i, ret, num_rings;
1047

1048 1049 1050 1051
#define MBOX_UPDATE_DWORDS 3
	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
#undef MBOX_UPDATE_DWORDS
1052 1053 1054 1055 1056

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

1057 1058 1059
	for_each_ring(useless, dev_priv, i) {
		u32 mbox_reg = signaller->semaphore.mbox.signal[i];
		if (mbox_reg != GEN6_NOSYNC) {
1060 1061
			u32 seqno = i915_gem_request_get_seqno(
					   signaller->outstanding_lazy_request);
1062 1063
			intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
			intel_ring_emit(signaller, mbox_reg);
1064
			intel_ring_emit(signaller, seqno);
1065 1066
		}
	}
1067

1068 1069 1070 1071
	/* If num_dwords was rounded, make sure the tail pointer is correct */
	if (num_rings % 2 == 0)
		intel_ring_emit(signaller, MI_NOOP);

1072
	return 0;
1073 1074
}

1075 1076 1077 1078 1079 1080 1081 1082 1083
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
1084
static int
1085
gen6_add_request(struct intel_engine_cs *ring)
1086
{
1087
	int ret;
1088

B
Ben Widawsky 已提交
1089 1090 1091 1092 1093
	if (ring->semaphore.signal)
		ret = ring->semaphore.signal(ring, 4);
	else
		ret = intel_ring_begin(ring, 4);

1094 1095 1096 1097 1098
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1099 1100
	intel_ring_emit(ring,
		    i915_gem_request_get_seqno(ring->outstanding_lazy_request));
1101
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1102
	__intel_ring_advance(ring);
1103 1104 1105 1106

	return 0;
}

1107 1108 1109 1110 1111 1112 1113
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

1114 1115 1116 1117 1118 1119 1120
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135

static int
gen8_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
	       u32 seqno)
{
	struct drm_i915_private *dev_priv = waiter->dev->dev_private;
	int ret;

	ret = intel_ring_begin(waiter, 4);
	if (ret)
		return ret;

	intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
				MI_SEMAPHORE_GLOBAL_GTT |
B
Ben Widawsky 已提交
1136
				MI_SEMAPHORE_POLL |
1137 1138 1139 1140 1141 1142 1143 1144 1145 1146
				MI_SEMAPHORE_SAD_GTE_SDD);
	intel_ring_emit(waiter, seqno);
	intel_ring_emit(waiter,
			lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_emit(waiter,
			upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_advance(waiter);
	return 0;
}

1147
static int
1148 1149
gen6_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
1150
	       u32 seqno)
1151
{
1152 1153 1154
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
1155 1156
	u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
	int ret;
1157

1158 1159 1160 1161 1162 1163
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

1164
	WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
1165

1166
	ret = intel_ring_begin(waiter, 4);
1167 1168 1169
	if (ret)
		return ret;

1170 1171
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
1172
		intel_ring_emit(waiter, dw1 | wait_mbox);
1173 1174 1175 1176 1177 1178 1179 1180 1181
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
1182
	intel_ring_advance(waiter);
1183 1184 1185 1186

	return 0;
}

1187 1188
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
1189 1190
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
1191 1192 1193 1194 1195 1196
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
1197
pc_render_add_request(struct intel_engine_cs *ring)
1198
{
1199
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

1214
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1215 1216
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
1217
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1218 1219
	intel_ring_emit(ring,
		    i915_gem_request_get_seqno(ring->outstanding_lazy_request));
1220 1221
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1222
	scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
1223
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1224
	scratch_addr += 2 * CACHELINE_BYTES;
1225
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1226
	scratch_addr += 2 * CACHELINE_BYTES;
1227
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1228
	scratch_addr += 2 * CACHELINE_BYTES;
1229
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1230
	scratch_addr += 2 * CACHELINE_BYTES;
1231
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1232

1233
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1234 1235
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
1236
			PIPE_CONTROL_NOTIFY);
1237
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1238 1239
	intel_ring_emit(ring,
		    i915_gem_request_get_seqno(ring->outstanding_lazy_request));
1240
	intel_ring_emit(ring, 0);
1241
	__intel_ring_advance(ring);
1242 1243 1244 1245

	return 0;
}

1246
static u32
1247
gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1248 1249 1250 1251
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
1252 1253 1254 1255 1256
	if (!lazy_coherency) {
		struct drm_i915_private *dev_priv = ring->dev->dev_private;
		POSTING_READ(RING_ACTHD(ring->mmio_base));
	}

1257 1258 1259
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

1260
static u32
1261
ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1262
{
1263 1264 1265
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
1266
static void
1267
ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1268 1269 1270 1271
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

1272
static u32
1273
pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1274
{
1275
	return ring->scratch.cpu_page[0];
1276 1277
}

M
Mika Kuoppala 已提交
1278
static void
1279
pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1280
{
1281
	ring->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
1282 1283
}

1284
static bool
1285
gen5_ring_get_irq(struct intel_engine_cs *ring)
1286 1287
{
	struct drm_device *dev = ring->dev;
1288
	struct drm_i915_private *dev_priv = dev->dev_private;
1289
	unsigned long flags;
1290

1291
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1292 1293
		return false;

1294
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1295
	if (ring->irq_refcount++ == 0)
1296
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1297
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1298 1299 1300 1301 1302

	return true;
}

static void
1303
gen5_ring_put_irq(struct intel_engine_cs *ring)
1304 1305
{
	struct drm_device *dev = ring->dev;
1306
	struct drm_i915_private *dev_priv = dev->dev_private;
1307
	unsigned long flags;
1308

1309
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1310
	if (--ring->irq_refcount == 0)
1311
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1312
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1313 1314
}

1315
static bool
1316
i9xx_ring_get_irq(struct intel_engine_cs *ring)
1317
{
1318
	struct drm_device *dev = ring->dev;
1319
	struct drm_i915_private *dev_priv = dev->dev_private;
1320
	unsigned long flags;
1321

1322
	if (!intel_irqs_enabled(dev_priv))
1323 1324
		return false;

1325
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1326
	if (ring->irq_refcount++ == 0) {
1327 1328 1329 1330
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1331
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1332 1333

	return true;
1334 1335
}

1336
static void
1337
i9xx_ring_put_irq(struct intel_engine_cs *ring)
1338
{
1339
	struct drm_device *dev = ring->dev;
1340
	struct drm_i915_private *dev_priv = dev->dev_private;
1341
	unsigned long flags;
1342

1343
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1344
	if (--ring->irq_refcount == 0) {
1345 1346 1347 1348
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1349
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1350 1351
}

C
Chris Wilson 已提交
1352
static bool
1353
i8xx_ring_get_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1354 1355
{
	struct drm_device *dev = ring->dev;
1356
	struct drm_i915_private *dev_priv = dev->dev_private;
1357
	unsigned long flags;
C
Chris Wilson 已提交
1358

1359
	if (!intel_irqs_enabled(dev_priv))
C
Chris Wilson 已提交
1360 1361
		return false;

1362
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1363
	if (ring->irq_refcount++ == 0) {
C
Chris Wilson 已提交
1364 1365 1366 1367
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1368
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1369 1370 1371 1372 1373

	return true;
}

static void
1374
i8xx_ring_put_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1375 1376
{
	struct drm_device *dev = ring->dev;
1377
	struct drm_i915_private *dev_priv = dev->dev_private;
1378
	unsigned long flags;
C
Chris Wilson 已提交
1379

1380
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1381
	if (--ring->irq_refcount == 0) {
C
Chris Wilson 已提交
1382 1383 1384 1385
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1386
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1387 1388
}

1389
void intel_ring_setup_status_page(struct intel_engine_cs *ring)
1390
{
1391
	struct drm_device *dev = ring->dev;
1392
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1393 1394 1395 1396 1397 1398 1399
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
1400
		case RCS:
1401 1402
			mmio = RENDER_HWS_PGA_GEN7;
			break;
1403
		case BCS:
1404 1405
			mmio = BLT_HWS_PGA_GEN7;
			break;
1406 1407 1408 1409 1410
		/*
		 * VCS2 actually doesn't exist on Gen7. Only shut up
		 * gcc switch check warning
		 */
		case VCS2:
1411
		case VCS:
1412 1413
			mmio = BSD_HWS_PGA_GEN7;
			break;
1414
		case VECS:
B
Ben Widawsky 已提交
1415 1416
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
1417 1418 1419 1420
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
1421
		/* XXX: gen8 returns to sanity */
1422 1423 1424
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

1425 1426
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
1427

1428 1429 1430 1431 1432 1433 1434 1435
	/*
	 * Flush the TLB for this page
	 *
	 * FIXME: These two bits have disappeared on gen8, so a question
	 * arises: do we still need this and if so how should we go about
	 * invalidating the TLB?
	 */
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
1436
		u32 reg = RING_INSTPM(ring->mmio_base);
1437 1438 1439 1440

		/* ring should be idle before issuing a sync flush*/
		WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);

1441 1442 1443 1444 1445 1446 1447 1448
		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
				  ring->name);
	}
1449 1450
}

1451
static int
1452
bsd_ring_flush(struct intel_engine_cs *ring,
1453 1454
	       u32     invalidate_domains,
	       u32     flush_domains)
1455
{
1456 1457 1458 1459 1460 1461 1462 1463 1464 1465
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
1466 1467
}

1468
static int
1469
i9xx_add_request(struct intel_engine_cs *ring)
1470
{
1471 1472 1473 1474 1475
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
1476

1477 1478
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1479 1480
	intel_ring_emit(ring,
		    i915_gem_request_get_seqno(ring->outstanding_lazy_request));
1481
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1482
	__intel_ring_advance(ring);
1483

1484
	return 0;
1485 1486
}

1487
static bool
1488
gen6_ring_get_irq(struct intel_engine_cs *ring)
1489 1490
{
	struct drm_device *dev = ring->dev;
1491
	struct drm_i915_private *dev_priv = dev->dev_private;
1492
	unsigned long flags;
1493

1494 1495
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return false;
1496

1497
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1498
	if (ring->irq_refcount++ == 0) {
1499
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1500 1501
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
1502
					 GT_PARITY_ERROR(dev)));
1503 1504
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1505
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1506
	}
1507
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1508 1509 1510 1511 1512

	return true;
}

static void
1513
gen6_ring_put_irq(struct intel_engine_cs *ring)
1514 1515
{
	struct drm_device *dev = ring->dev;
1516
	struct drm_i915_private *dev_priv = dev->dev_private;
1517
	unsigned long flags;
1518

1519
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1520
	if (--ring->irq_refcount == 0) {
1521
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1522
			I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1523 1524
		else
			I915_WRITE_IMR(ring, ~0);
1525
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1526
	}
1527
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1528 1529
}

B
Ben Widawsky 已提交
1530
static bool
1531
hsw_vebox_get_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1532 1533 1534 1535 1536
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1537
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
B
Ben Widawsky 已提交
1538 1539
		return false;

1540
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1541
	if (ring->irq_refcount++ == 0) {
B
Ben Widawsky 已提交
1542
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1543
		gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1544
	}
1545
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1546 1547 1548 1549 1550

	return true;
}

static void
1551
hsw_vebox_put_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1552 1553 1554 1555 1556
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1557
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1558
	if (--ring->irq_refcount == 0) {
B
Ben Widawsky 已提交
1559
		I915_WRITE_IMR(ring, ~0);
1560
		gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1561
	}
1562
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1563 1564
}

1565
static bool
1566
gen8_ring_get_irq(struct intel_engine_cs *ring)
1567 1568 1569 1570 1571
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1572
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (ring->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
1592
gen8_ring_put_irq(struct intel_engine_cs *ring)
1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (--ring->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
			I915_WRITE_IMR(ring, ~0);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1611
static int
1612
i965_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1613
			 u64 offset, u32 length,
1614
			 unsigned flags)
1615
{
1616
	int ret;
1617

1618 1619 1620 1621
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1622
	intel_ring_emit(ring,
1623 1624
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1625
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1626
	intel_ring_emit(ring, offset);
1627 1628
	intel_ring_advance(ring);

1629 1630 1631
	return 0;
}

1632 1633
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1634 1635
#define I830_TLB_ENTRIES (2)
#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
1636
static int
1637
i830_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1638
				u64 offset, u32 len,
1639
				unsigned flags)
1640
{
1641
	u32 cs_offset = ring->scratch.gtt_offset;
1642
	int ret;
1643

1644 1645 1646
	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;
1647

1648 1649 1650 1651 1652 1653 1654 1655
	/* Evict the invalid PTE TLBs */
	intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
	intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
	intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
	intel_ring_emit(ring, cs_offset);
	intel_ring_emit(ring, 0xdeadbeef);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1656

1657
	if ((flags & I915_DISPATCH_PINNED) == 0) {
1658 1659 1660
		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

1661
		ret = intel_ring_begin(ring, 6 + 2);
1662 1663
		if (ret)
			return ret;
1664 1665 1666 1667 1668 1669 1670

		/* Blit the batch (which has now all relocs applied) to the
		 * stable batch scratch bo area (so that the CS never
		 * stumbles over its tlb invalidation bug) ...
		 */
		intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
1671
		intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
1672 1673 1674
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
1675

1676
		intel_ring_emit(ring, MI_FLUSH);
1677 1678
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
1679 1680

		/* ... and execute it. */
1681
		offset = cs_offset;
1682
	}
1683

1684 1685 1686 1687 1688 1689 1690 1691 1692 1693
	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_BATCH_BUFFER);
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
	intel_ring_emit(ring, offset + len - 8);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

1694 1695 1696 1697
	return 0;
}

static int
1698
i915_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1699
			 u64 offset, u32 len,
1700
			 unsigned flags)
1701 1702 1703 1704 1705 1706 1707
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1708
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1709
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1710
	intel_ring_advance(ring);
1711 1712 1713 1714

	return 0;
}

1715
static void cleanup_status_page(struct intel_engine_cs *ring)
1716
{
1717
	struct drm_i915_gem_object *obj;
1718

1719 1720
	obj = ring->status_page.obj;
	if (obj == NULL)
1721 1722
		return;

1723
	kunmap(sg_page(obj->pages->sgl));
B
Ben Widawsky 已提交
1724
	i915_gem_object_ggtt_unpin(obj);
1725
	drm_gem_object_unreference(&obj->base);
1726
	ring->status_page.obj = NULL;
1727 1728
}

1729
static int init_status_page(struct intel_engine_cs *ring)
1730
{
1731
	struct drm_i915_gem_object *obj;
1732

1733
	if ((obj = ring->status_page.obj) == NULL) {
1734
		unsigned flags;
1735
		int ret;
1736

1737 1738 1739 1740 1741
		obj = i915_gem_alloc_object(ring->dev, 4096);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate status page\n");
			return -ENOMEM;
		}
1742

1743 1744 1745 1746
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
		if (ret)
			goto err_unref;

1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760
		flags = 0;
		if (!HAS_LLC(ring->dev))
			/* On g33, we cannot place HWS above 256MiB, so
			 * restrict its pinning to the low mappable arena.
			 * Though this restriction is not documented for
			 * gen4, gen5, or byt, they also behave similarly
			 * and hang if the HWS is placed at the top of the
			 * GTT. To generalise, it appears that all !llc
			 * platforms have issues with us placing the HWS
			 * above the mappable region (even though we never
			 * actualy map it).
			 */
			flags |= PIN_MAPPABLE;
		ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
1761 1762 1763 1764 1765 1766 1767 1768
		if (ret) {
err_unref:
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

		ring->status_page.obj = obj;
	}
1769

1770
	ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
1771
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1772
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1773

1774 1775
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1776 1777 1778 1779

	return 0;
}

1780
static int init_phys_status_page(struct intel_engine_cs *ring)
1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1797
void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1798 1799
{
	iounmap(ringbuf->virtual_start);
1800
	ringbuf->virtual_start = NULL;
1801
	i915_gem_object_ggtt_unpin(ringbuf->obj);
1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832
}

int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
				     struct intel_ringbuffer *ringbuf)
{
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct drm_i915_gem_object *obj = ringbuf->obj;
	int ret;

	ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
	if (ret)
		return ret;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret) {
		i915_gem_object_ggtt_unpin(obj);
		return ret;
	}

	ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
			i915_gem_obj_ggtt_offset(obj), ringbuf->size);
	if (ringbuf->virtual_start == NULL) {
		i915_gem_object_ggtt_unpin(obj);
		return -EINVAL;
	}

	return 0;
}

void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
{
1833 1834 1835 1836
	drm_gem_object_unreference(&ringbuf->obj->base);
	ringbuf->obj = NULL;
}

1837 1838
int intel_alloc_ringbuffer_obj(struct drm_device *dev,
			       struct intel_ringbuffer *ringbuf)
1839
{
1840
	struct drm_i915_gem_object *obj;
1841

1842 1843
	obj = NULL;
	if (!HAS_LLC(dev))
1844
		obj = i915_gem_object_create_stolen(dev, ringbuf->size);
1845
	if (obj == NULL)
1846
		obj = i915_gem_alloc_object(dev, ringbuf->size);
1847 1848
	if (obj == NULL)
		return -ENOMEM;
1849

1850 1851 1852
	/* mark ring buffers as read-only from GPU side by default */
	obj->gt_ro = 1;

1853
	ringbuf->obj = obj;
1854

1855
	return 0;
1856 1857 1858
}

static int intel_init_ring_buffer(struct drm_device *dev,
1859
				  struct intel_engine_cs *ring)
1860
{
1861
	struct intel_ringbuffer *ringbuf;
1862 1863
	int ret;

1864 1865 1866 1867 1868 1869
	WARN_ON(ring->buffer);

	ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
	if (!ringbuf)
		return -ENOMEM;
	ring->buffer = ringbuf;
1870

1871 1872 1873
	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1874
	INIT_LIST_HEAD(&ring->execlist_queue);
1875
	ringbuf->size = 32 * PAGE_SIZE;
1876
	ringbuf->ring = ring;
1877
	memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
1878 1879 1880 1881 1882 1883

	init_waitqueue_head(&ring->irq_queue);

	if (I915_NEED_GFX_HWS(dev)) {
		ret = init_status_page(ring);
		if (ret)
1884
			goto error;
1885 1886 1887 1888
	} else {
		BUG_ON(ring->id != RCS);
		ret = init_phys_status_page(ring);
		if (ret)
1889
			goto error;
1890 1891
	}

1892
	WARN_ON(ringbuf->obj);
1893

1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906
	ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
	if (ret) {
		DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
				ring->name, ret);
		goto error;
	}

	ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
	if (ret) {
		DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
				ring->name, ret);
		intel_destroy_ringbuffer_obj(ringbuf);
		goto error;
1907
	}
1908

1909 1910 1911 1912
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
1913
	ringbuf->effective_size = ringbuf->size;
1914
	if (IS_I830(dev) || IS_845G(dev))
1915
		ringbuf->effective_size -= 2 * CACHELINE_BYTES;
1916

1917 1918
	ret = i915_cmd_parser_init_ring(ring);
	if (ret)
1919 1920 1921
		goto error;

	return 0;
1922

1923 1924 1925 1926
error:
	kfree(ringbuf);
	ring->buffer = NULL;
	return ret;
1927 1928
}

1929
void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
1930
{
1931 1932
	struct drm_i915_private *dev_priv;
	struct intel_ringbuffer *ringbuf;
1933

1934
	if (!intel_ring_initialized(ring))
1935 1936
		return;

1937 1938 1939
	dev_priv = to_i915(ring->dev);
	ringbuf = ring->buffer;

1940
	intel_stop_ring_buffer(ring);
1941
	WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
1942

1943
	intel_unpin_ringbuffer_obj(ringbuf);
1944
	intel_destroy_ringbuffer_obj(ringbuf);
1945
	i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
1946

Z
Zou Nan hai 已提交
1947 1948 1949
	if (ring->cleanup)
		ring->cleanup(ring);

1950
	cleanup_status_page(ring);
1951 1952

	i915_cmd_parser_fini_ring(ring);
1953

1954
	kfree(ringbuf);
1955
	ring->buffer = NULL;
1956 1957
}

1958
static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
1959
{
1960
	struct intel_ringbuffer *ringbuf = ring->buffer;
1961 1962 1963
	struct drm_i915_gem_request *request;
	int ret;

1964 1965
	if (intel_ring_space(ringbuf) >= n)
		return 0;
1966 1967

	list_for_each_entry(request, &ring->request_list, list) {
1968
		if (__intel_ring_space(request->postfix, ringbuf->tail,
1969
				       ringbuf->size) >= n) {
1970 1971 1972 1973
			break;
		}
	}

1974
	if (&request->list == &ring->request_list)
1975 1976
		return -ENOSPC;

1977
	ret = i915_wait_request(request);
1978 1979 1980
	if (ret)
		return ret;

1981
	i915_gem_retire_requests_ring(ring);
1982 1983 1984 1985

	return 0;
}

1986
static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
1987
{
1988
	struct drm_device *dev = ring->dev;
1989
	struct drm_i915_private *dev_priv = dev->dev_private;
1990
	struct intel_ringbuffer *ringbuf = ring->buffer;
1991
	unsigned long end;
1992
	int ret;
1993

1994 1995 1996 1997
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

1998 1999 2000
	/* force the tail write in case we have been skipping them */
	__intel_ring_advance(ring);

2001 2002 2003 2004 2005 2006
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
2007

2008
	ret = 0;
2009
	trace_i915_ring_wait_begin(ring);
2010
	do {
2011 2012
		if (intel_ring_space(ringbuf) >= n)
			break;
2013
		ringbuf->head = I915_READ_HEAD(ring);
2014
		if (intel_ring_space(ringbuf) >= n)
2015
			break;
2016

2017
		msleep(1);
2018

2019 2020 2021 2022 2023
		if (dev_priv->mm.interruptible && signal_pending(current)) {
			ret = -ERESTARTSYS;
			break;
		}

2024 2025
		ret = i915_gem_check_wedge(&dev_priv->gpu_error,
					   dev_priv->mm.interruptible);
2026
		if (ret)
2027 2028 2029 2030 2031 2032 2033
			break;

		if (time_after(jiffies, end)) {
			ret = -EBUSY;
			break;
		}
	} while (1);
C
Chris Wilson 已提交
2034
	trace_i915_ring_wait_end(ring);
2035
	return ret;
2036
}
2037

2038
static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
2039 2040
{
	uint32_t __iomem *virt;
2041 2042
	struct intel_ringbuffer *ringbuf = ring->buffer;
	int rem = ringbuf->size - ringbuf->tail;
2043

2044
	if (ringbuf->space < rem) {
2045 2046 2047 2048 2049
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

2050
	virt = ringbuf->virtual_start + ringbuf->tail;
2051 2052 2053 2054
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

2055
	ringbuf->tail = 0;
2056
	intel_ring_update_space(ringbuf);
2057 2058 2059 2060

	return 0;
}

2061
int intel_ring_idle(struct intel_engine_cs *ring)
2062
{
2063
	struct drm_i915_gem_request *req;
2064 2065 2066
	int ret;

	/* We need to add any requests required to flush the objects and ring */
2067
	if (ring->outstanding_lazy_request) {
2068
		ret = i915_add_request(ring);
2069 2070 2071 2072 2073 2074 2075 2076
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

2077
	req = list_entry(ring->request_list.prev,
2078
			   struct drm_i915_gem_request,
2079
			   list);
2080

2081
	return i915_wait_request(req);
2082 2083
}

2084
static int
2085
intel_ring_alloc_request(struct intel_engine_cs *ring)
2086
{
2087 2088
	int ret;
	struct drm_i915_gem_request *request;
2089
	struct drm_i915_private *dev_private = ring->dev->dev_private;
2090

2091
	if (ring->outstanding_lazy_request)
2092
		return 0;
2093

2094
	request = kzalloc(sizeof(*request), GFP_KERNEL);
2095 2096
	if (request == NULL)
		return -ENOMEM;
2097

2098
	kref_init(&request->ref);
2099
	request->ring = ring;
2100
	request->uniq = dev_private->request_uniq++;
2101

2102
	ret = i915_gem_get_seqno(ring->dev, &request->seqno);
2103 2104 2105
	if (ret) {
		kfree(request);
		return ret;
2106 2107
	}

2108
	ring->outstanding_lazy_request = request;
2109
	return 0;
2110 2111
}

2112
static int __intel_ring_prepare(struct intel_engine_cs *ring,
2113
				int bytes)
M
Mika Kuoppala 已提交
2114
{
2115
	struct intel_ringbuffer *ringbuf = ring->buffer;
M
Mika Kuoppala 已提交
2116 2117
	int ret;

2118
	if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
M
Mika Kuoppala 已提交
2119 2120 2121 2122 2123
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

2124
	if (unlikely(ringbuf->space < bytes)) {
M
Mika Kuoppala 已提交
2125 2126 2127 2128 2129 2130 2131 2132
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	return 0;
}

2133
int intel_ring_begin(struct intel_engine_cs *ring,
2134
		     int num_dwords)
2135
{
2136
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2137
	int ret;
2138

2139 2140
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
2141 2142
	if (ret)
		return ret;
2143

2144 2145 2146 2147
	ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
	if (ret)
		return ret;

2148
	/* Preallocate the olr before touching the ring */
2149
	ret = intel_ring_alloc_request(ring);
2150 2151 2152
	if (ret)
		return ret;

2153
	ring->buffer->space -= num_dwords * sizeof(uint32_t);
2154
	return 0;
2155
}
2156

2157
/* Align the ring tail to a cacheline boundary */
2158
int intel_ring_cacheline_align(struct intel_engine_cs *ring)
2159
{
2160
	int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
2161 2162 2163 2164 2165
	int ret;

	if (num_dwords == 0)
		return 0;

2166
	num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178
	ret = intel_ring_begin(ring, num_dwords);
	if (ret)
		return ret;

	while (num_dwords--)
		intel_ring_emit(ring, MI_NOOP);

	intel_ring_advance(ring);

	return 0;
}

2179
void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
2180
{
2181 2182
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2183

2184
	BUG_ON(ring->outstanding_lazy_request);
2185

2186
	if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
2187 2188
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
2189
		if (HAS_VEBOX(dev))
2190
			I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
2191
	}
2192

2193
	ring->set_seqno(ring, seqno);
2194
	ring->hangcheck.seqno = seqno;
2195
}
2196

2197
static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
2198
				     u32 value)
2199
{
2200
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2201 2202

       /* Every tail move must follow the sequence below */
2203 2204 2205 2206

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
2207
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2208 2209 2210 2211
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2212

2213
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
2214
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
2215 2216 2217
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
2218

2219
	/* Now that the ring is fully powered up, update the tail */
2220
	I915_WRITE_TAIL(ring, value);
2221 2222 2223 2224 2225
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
2226
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2227
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2228 2229
}

2230
static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
2231
			       u32 invalidate, u32 flush)
2232
{
2233
	uint32_t cmd;
2234 2235 2236 2237 2238 2239
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

2240
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
2241 2242
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
2243 2244 2245 2246 2247 2248
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2249
	if (invalidate & I915_GEM_GPU_DOMAINS)
2250 2251
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
			MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2252
	intel_ring_emit(ring, cmd);
2253
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
2254 2255 2256 2257 2258 2259 2260
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2261 2262
	intel_ring_advance(ring);
	return 0;
2263 2264
}

2265
static int
2266
gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2267
			      u64 offset, u32 len,
2268 2269
			      unsigned flags)
{
2270
	bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
2271 2272 2273 2274 2275 2276 2277
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
B
Ben Widawsky 已提交
2278
	intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
B
Ben Widawsky 已提交
2279 2280
	intel_ring_emit(ring, lower_32_bits(offset));
	intel_ring_emit(ring, upper_32_bits(offset));
2281 2282 2283 2284 2285 2286
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

2287
static int
2288
hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2289
			      u64 offset, u32 len,
2290 2291 2292 2293 2294 2295 2296 2297 2298
			      unsigned flags)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
2299 2300 2301
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ?
			 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
2302 2303 2304 2305 2306 2307 2308
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

2309
static int
2310
gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2311
			      u64 offset, u32 len,
2312
			      unsigned flags)
2313
{
2314
	int ret;
2315

2316 2317 2318
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
2319

2320 2321 2322
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
2323 2324 2325
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
2326

2327
	return 0;
2328 2329
}

2330 2331
/* Blitter support (SandyBridge+) */

2332
static int gen6_ring_flush(struct intel_engine_cs *ring,
2333
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
2334
{
R
Rodrigo Vivi 已提交
2335
	struct drm_device *dev = ring->dev;
2336
	struct drm_i915_private *dev_priv = dev->dev_private;
2337
	uint32_t cmd;
2338 2339
	int ret;

2340
	ret = intel_ring_begin(ring, 4);
2341 2342 2343
	if (ret)
		return ret;

2344
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
2345 2346
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
2347 2348 2349 2350 2351 2352
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2353
	if (invalidate & I915_GEM_DOMAIN_RENDER)
2354
		cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
2355
			MI_FLUSH_DW_OP_STOREDW;
2356
	intel_ring_emit(ring, cmd);
2357
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
2358 2359 2360 2361 2362 2363 2364
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2365
	intel_ring_advance(ring);
R
Rodrigo Vivi 已提交
2366

2367 2368 2369 2370 2371 2372
	if (!invalidate && flush) {
		if (IS_GEN7(dev))
			return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
		else if (IS_BROADWELL(dev))
			dev_priv->fbc.need_sw_cache_clean = true;
	}
R
Rodrigo Vivi 已提交
2373

2374
	return 0;
Z
Zou Nan hai 已提交
2375 2376
}

2377 2378
int intel_init_render_ring_buffer(struct drm_device *dev)
{
2379
	struct drm_i915_private *dev_priv = dev->dev_private;
2380
	struct intel_engine_cs *ring = &dev_priv->ring[RCS];
2381 2382
	struct drm_i915_gem_object *obj;
	int ret;
2383

2384 2385 2386 2387
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

B
Ben Widawsky 已提交
2388
	if (INTEL_INFO(dev)->gen >= 8) {
2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404
		if (i915_semaphore_is_enabled(dev)) {
			obj = i915_gem_alloc_object(dev, 4096);
			if (obj == NULL) {
				DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
				i915.semaphores = 0;
			} else {
				i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
				ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
				if (ret != 0) {
					drm_gem_object_unreference(&obj->base);
					DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
					i915.semaphores = 0;
				} else
					dev_priv->semaphore_obj = obj;
			}
		}
2405

2406
		ring->init_context = intel_rcs_ctx_init;
B
Ben Widawsky 已提交
2407 2408 2409 2410 2411 2412 2413 2414
		ring->add_request = gen6_add_request;
		ring->flush = gen8_render_ring_flush;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
		ring->get_seqno = gen6_ring_get_seqno;
		ring->set_seqno = ring_set_seqno;
		if (i915_semaphore_is_enabled(dev)) {
2415
			WARN_ON(!dev_priv->semaphore_obj);
2416
			ring->semaphore.sync_to = gen8_ring_sync;
2417 2418
			ring->semaphore.signal = gen8_rcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2419 2420
		}
	} else if (INTEL_INFO(dev)->gen >= 6) {
2421
		ring->add_request = gen6_add_request;
2422
		ring->flush = gen7_render_ring_flush;
2423
		if (INTEL_INFO(dev)->gen == 6)
2424
			ring->flush = gen6_render_ring_flush;
B
Ben Widawsky 已提交
2425 2426
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2427
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2428
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2429
		ring->set_seqno = ring_set_seqno;
B
Ben Widawsky 已提交
2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between RCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between VCS2 and RCS later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2451 2452
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
2453
		ring->flush = gen4_render_ring_flush;
2454
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
2455
		ring->set_seqno = pc_render_set_seqno;
2456 2457
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
2458 2459
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
2460
	} else {
2461
		ring->add_request = i9xx_add_request;
2462 2463 2464 2465
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
2466
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2467
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2468 2469 2470 2471 2472 2473 2474
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2475
		ring->irq_enable_mask = I915_USER_INTERRUPT;
2476
	}
2477
	ring->write_tail = ring_write_tail;
B
Ben Widawsky 已提交
2478

2479 2480
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
2481 2482
	else if (IS_GEN8(dev))
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2483
	else if (INTEL_INFO(dev)->gen >= 6)
2484 2485 2486 2487 2488 2489 2490
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2491
	ring->init_hw = init_render_ring;
2492 2493
	ring->cleanup = render_ring_cleanup;

2494 2495
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
2496
		obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
2497 2498 2499 2500 2501
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

2502
		ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
2503 2504 2505 2506 2507 2508
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

2509 2510
		ring->scratch.obj = obj;
		ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
2511 2512
	}

2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523
	ret = intel_init_ring_buffer(dev, ring);
	if (ret)
		return ret;

	if (INTEL_INFO(dev)->gen >= 5) {
		ret = intel_init_pipe_control(ring);
		if (ret)
			return ret;
	}

	return 0;
2524 2525 2526 2527
}

int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
2528
	struct drm_i915_private *dev_priv = dev->dev_private;
2529
	struct intel_engine_cs *ring = &dev_priv->ring[VCS];
2530

2531 2532 2533
	ring->name = "bsd ring";
	ring->id = VCS;

2534
	ring->write_tail = ring_write_tail;
2535
	if (INTEL_INFO(dev)->gen >= 6) {
2536
		ring->mmio_base = GEN6_BSD_RING_BASE;
2537 2538 2539
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
2540
		ring->flush = gen6_bsd_ring_flush;
2541 2542
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2543
		ring->set_seqno = ring_set_seqno;
2544 2545 2546 2547 2548
		if (INTEL_INFO(dev)->gen >= 8) {
			ring->irq_enable_mask =
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
2549 2550
			ring->dispatch_execbuffer =
				gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2551
			if (i915_semaphore_is_enabled(dev)) {
2552
				ring->semaphore.sync_to = gen8_ring_sync;
2553 2554
				ring->semaphore.signal = gen8_xcs_signal;
				GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2555
			}
2556 2557 2558 2559
		} else {
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
2560 2561
			ring->dispatch_execbuffer =
				gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575
			if (i915_semaphore_is_enabled(dev)) {
				ring->semaphore.sync_to = gen6_ring_sync;
				ring->semaphore.signal = gen6_signal;
				ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
				ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
				ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
				ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
				ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
				ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
				ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
				ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
			}
2576
		}
2577 2578 2579
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
2580
		ring->add_request = i9xx_add_request;
2581
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2582
		ring->set_seqno = ring_set_seqno;
2583
		if (IS_GEN5(dev)) {
2584
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2585 2586 2587
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
2588
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2589 2590 2591
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2592
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2593
	}
2594
	ring->init_hw = init_ring_common;
2595

2596
	return intel_init_ring_buffer(dev, ring);
2597
}
2598

2599
/**
2600
 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
2601 2602 2603 2604
 */
int intel_init_bsd2_ring_buffer(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2605
	struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
2606

R
Rodrigo Vivi 已提交
2607
	ring->name = "bsd2 ring";
2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621
	ring->id = VCS2;

	ring->write_tail = ring_write_tail;
	ring->mmio_base = GEN8_BSD2_RING_BASE;
	ring->flush = gen6_bsd_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
	ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
	ring->irq_get = gen8_ring_get_irq;
	ring->irq_put = gen8_ring_put_irq;
	ring->dispatch_execbuffer =
			gen8_ring_dispatch_execbuffer;
2622
	if (i915_semaphore_is_enabled(dev)) {
2623
		ring->semaphore.sync_to = gen8_ring_sync;
2624 2625 2626
		ring->semaphore.signal = gen8_xcs_signal;
		GEN8_RING_SEMAPHORE_INIT;
	}
2627
	ring->init_hw = init_ring_common;
2628 2629 2630 2631

	return intel_init_ring_buffer(dev, ring);
}

2632 2633
int intel_init_blt_ring_buffer(struct drm_device *dev)
{
2634
	struct drm_i915_private *dev_priv = dev->dev_private;
2635
	struct intel_engine_cs *ring = &dev_priv->ring[BCS];
2636

2637 2638 2639 2640 2641
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
2642
	ring->flush = gen6_ring_flush;
2643 2644
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2645
	ring->set_seqno = ring_set_seqno;
2646 2647 2648 2649 2650
	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2651
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2652
		if (i915_semaphore_is_enabled(dev)) {
2653
			ring->semaphore.sync_to = gen8_ring_sync;
2654 2655
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2656
		}
2657 2658 2659 2660
	} else {
		ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2661
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.sync_to = gen6_ring_sync;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between BCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between BCS and VCS2 later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2683
	}
2684
	ring->init_hw = init_ring_common;
2685

2686
	return intel_init_ring_buffer(dev, ring);
2687
}
2688

B
Ben Widawsky 已提交
2689 2690
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
2691
	struct drm_i915_private *dev_priv = dev->dev_private;
2692
	struct intel_engine_cs *ring = &dev_priv->ring[VECS];
B
Ben Widawsky 已提交
2693 2694 2695 2696 2697 2698 2699 2700 2701 2702

	ring->name = "video enhancement ring";
	ring->id = VECS;

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
2703 2704 2705

	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
2706
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
2707 2708
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2709
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2710
		if (i915_semaphore_is_enabled(dev)) {
2711
			ring->semaphore.sync_to = gen8_ring_sync;
2712 2713
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2714
		}
2715 2716 2717 2718
	} else {
		ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		ring->irq_get = hsw_vebox_get_irq;
		ring->irq_put = hsw_vebox_put_irq;
2719
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2734
	}
2735
	ring->init_hw = init_ring_common;
B
Ben Widawsky 已提交
2736 2737 2738 2739

	return intel_init_ring_buffer(dev, ring);
}

2740
int
2741
intel_ring_flush_all_caches(struct intel_engine_cs *ring)
2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
2759
intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}
2777 2778

void
2779
intel_stop_ring_buffer(struct intel_engine_cs *ring)
2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792
{
	int ret;

	if (!intel_ring_initialized(ring))
		return;

	ret = intel_ring_idle(ring);
	if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

	stop_ring(ring);
}