intel_ringbuffer.c 42.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

#include "drmP.h"
#include "drm.h"
#include "i915_drv.h"
33
#include "i915_drm.h"
34
#include "i915_trace.h"
35
#include "intel_drv.h"
36

37 38 39 40 41 42 43 44 45 46
/*
 * 965+ support PIPE_CONTROL commands, which provide finer grained control
 * over cache flushing.
 */
struct pipe_control {
	struct drm_i915_gem_object *obj;
	volatile u32 *cpu_page;
	u32 gtt_offset;
};

47 48 49 50 51 52 53 54
static inline int ring_space(struct intel_ring_buffer *ring)
{
	int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
	if (space < 0)
		space += ring->size;
	return space;
}

55
static int
56 57 58 59 60 61 62 63
gen2_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
64
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen4_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
85
{
86
	struct drm_device *dev = ring->dev;
87
	u32 cmd;
88
	int ret;
89

90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
119
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
120 121 122
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
123

124 125 126
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
127

128 129 130
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
131

132 133 134
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
135 136

	return 0;
137 138
}

139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen6_render_ring_flush(struct intel_ring_buffer *ring,
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;

221 222 223 224 225
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

226 227 228 229
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
230 231 232 233 234 235 236
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
237
		flags |= PIPE_CONTROL_CS_STALL;
238 239 240 241 242 243 244 245 246 247 248 249 250
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
	}
251

252
	ret = intel_ring_begin(ring, 4);
253 254 255
	if (ret)
		return ret;

256
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
257 258
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
259
	intel_ring_emit(ring, 0);
260 261 262 263 264
	intel_ring_advance(ring);

	return 0;
}

265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283
static int
gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

284 285 286 287 288 289 290 291 292
static int
gen7_render_ring_flush(struct intel_ring_buffer *ring,
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;

293 294 295 296 297 298 299 300 301 302
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
322 323 324 325 326

		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
327 328 329 330 331 332 333 334 335 336 337 338 339 340 341
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

342
static void ring_write_tail(struct intel_ring_buffer *ring,
343
			    u32 value)
344
{
345
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
346
	I915_WRITE_TAIL(ring, value);
347 348
}

349
u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
350
{
351 352
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
D
Daniel Vetter 已提交
353
			RING_ACTHD(ring->mmio_base) : ACTHD;
354 355 356 357

	return I915_READ(acthd_reg);
}

358
static int init_ring_common(struct intel_ring_buffer *ring)
359
{
360 361
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
362
	struct drm_i915_gem_object *obj = ring->obj;
363
	int ret = 0;
364 365
	u32 head;

366 367 368
	if (HAS_FORCE_WAKE(dev))
		gen6_gt_force_wake_get(dev_priv);

369
	/* Stop the ring if it's running. */
370
	I915_WRITE_CTL(ring, 0);
371
	I915_WRITE_HEAD(ring, 0);
372
	ring->write_tail(ring, 0);
373

374
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
375 376 377

	/* G45 ring initialization fails to reset head to zero */
	if (head != 0) {
378 379 380 381 382 383 384
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
385

386
		I915_WRITE_HEAD(ring, 0);
387

388 389 390 391 392 393 394 395 396
		if (I915_READ_HEAD(ring) & HEAD_ADDR) {
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
		}
397 398
	}

399 400 401 402 403
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
	I915_WRITE_START(ring, obj->gtt_offset);
404
	I915_WRITE_CTL(ring,
405
			((ring->size - PAGE_SIZE) & RING_NR_PAGES)
406
			| RING_VALID);
407 408

	/* If the head is still not zero, the ring is dead */
409 410 411
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
		     I915_READ_START(ring) == obj->gtt_offset &&
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
412 413 414 415 416 417 418
		DRM_ERROR("%s initialization failed "
				"ctl %08x head %08x tail %08x start %08x\n",
				ring->name,
				I915_READ_CTL(ring),
				I915_READ_HEAD(ring),
				I915_READ_TAIL(ring),
				I915_READ_START(ring));
419 420
		ret = -EIO;
		goto out;
421 422
	}

423 424
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
425
	else {
426
		ring->head = I915_READ_HEAD(ring);
427
		ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
428
		ring->space = ring_space(ring);
429
		ring->last_retired_head = -1;
430
	}
431

432 433 434 435 436
out:
	if (HAS_FORCE_WAKE(dev))
		gen6_gt_force_wake_put(dev_priv);

	return ret;
437 438
}

439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458
static int
init_pipe_control(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc;
	struct drm_i915_gem_object *obj;
	int ret;

	if (ring->private)
		return 0;

	pc = kmalloc(sizeof(*pc), GFP_KERNEL);
	if (!pc)
		return -ENOMEM;

	obj = i915_gem_alloc_object(ring->dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
459 460

	i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
461

462
	ret = i915_gem_object_pin(obj, 4096, true, false);
463 464 465 466
	if (ret)
		goto err_unref;

	pc->gtt_offset = obj->gtt_offset;
467
	pc->cpu_page =  kmap(sg_page(obj->pages->sgl));
468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493
	if (pc->cpu_page == NULL)
		goto err_unpin;

	pc->obj = obj;
	ring->private = pc;
	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
	drm_gem_object_unreference(&obj->base);
err:
	kfree(pc);
	return ret;
}

static void
cleanup_pipe_control(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc = ring->private;
	struct drm_i915_gem_object *obj;

	if (!ring->private)
		return;

	obj = pc->obj;
494 495

	kunmap(sg_page(obj->pages->sgl));
496 497 498 499 500 501 502
	i915_gem_object_unpin(obj);
	drm_gem_object_unreference(&obj->base);

	kfree(pc);
	ring->private = NULL;
}

503
static int init_render_ring(struct intel_ring_buffer *ring)
504
{
505
	struct drm_device *dev = ring->dev;
506
	struct drm_i915_private *dev_priv = dev->dev_private;
507
	int ret = init_ring_common(ring);
508

509
	if (INTEL_INFO(dev)->gen > 3) {
510
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
511 512
		if (IS_GEN7(dev))
			I915_WRITE(GFX_MODE_GEN7,
513 514
				   _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
				   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
515
	}
516

517
	if (INTEL_INFO(dev)->gen >= 5) {
518 519 520 521 522
		ret = init_pipe_control(ring);
		if (ret)
			return ret;
	}

523
	if (IS_GEN6(dev)) {
524 525 526 527 528 529
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
530
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
531 532 533 534 535 536 537

		/* This is not explicitly set for GEN6, so read the register.
		 * see intel_ring_mi_set_context() for why we care.
		 * TODO: consider explicitly setting the bit for GEN5
		 */
		ring->itlb_before_ctx_switch =
			!!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
538 539
	}

540 541
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
542

543
	if (HAS_L3_GPU_CACHE(dev))
544 545
		I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);

546 547 548
	return ret;
}

549 550 551 552 553 554 555 556
static void render_ring_cleanup(struct intel_ring_buffer *ring)
{
	if (!ring->private)
		return;

	cleanup_pipe_control(ring);
}

557
static void
558 559 560
update_mboxes(struct intel_ring_buffer *ring,
	    u32 seqno,
	    u32 mmio_offset)
561
{
562 563 564 565
	intel_ring_emit(ring, MI_SEMAPHORE_MBOX |
			      MI_SEMAPHORE_GLOBAL_GTT |
			      MI_SEMAPHORE_REGISTER |
			      MI_SEMAPHORE_UPDATE);
566
	intel_ring_emit(ring, seqno);
567
	intel_ring_emit(ring, mmio_offset);
568 569
}

570 571 572 573 574 575 576 577 578
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
579 580
static int
gen6_add_request(struct intel_ring_buffer *ring,
581
		 u32 *seqno)
582
{
583 584
	u32 mbox1_reg;
	u32 mbox2_reg;
585 586 587 588 589 590
	int ret;

	ret = intel_ring_begin(ring, 10);
	if (ret)
		return ret;

591 592
	mbox1_reg = ring->signal_mbox[0];
	mbox2_reg = ring->signal_mbox[1];
593

594
	*seqno = i915_gem_next_request_seqno(ring);
595 596 597

	update_mboxes(ring, *seqno, mbox1_reg);
	update_mboxes(ring, *seqno, mbox2_reg);
598 599
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
600
	intel_ring_emit(ring, *seqno);
601 602 603 604 605 606
	intel_ring_emit(ring, MI_USER_INTERRUPT);
	intel_ring_advance(ring);

	return 0;
}

607 608 609 610 611 612 613 614
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
static int
615 616 617
gen6_ring_sync(struct intel_ring_buffer *waiter,
	       struct intel_ring_buffer *signaller,
	       u32 seqno)
618 619
{
	int ret;
620 621 622
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
623

624 625 626 627 628 629
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

630 631 632
	WARN_ON(signaller->semaphore_register[waiter->id] ==
		MI_SEMAPHORE_SYNC_INVALID);

633
	ret = intel_ring_begin(waiter, 4);
634 635 636
	if (ret)
		return ret;

637 638
	intel_ring_emit(waiter,
			dw1 | signaller->semaphore_register[waiter->id]);
639 640 641 642
	intel_ring_emit(waiter, seqno);
	intel_ring_emit(waiter, 0);
	intel_ring_emit(waiter, MI_NOOP);
	intel_ring_advance(waiter);
643 644 645 646

	return 0;
}

647 648
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
649 650
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
651 652 653 654 655 656 657 658 659
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
pc_render_add_request(struct intel_ring_buffer *ring,
		      u32 *result)
{
660
	u32 seqno = i915_gem_next_request_seqno(ring);
661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

677
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
678 679
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
680 681 682 683 684 685 686 687 688 689 690 691 692 693
	intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128; /* write to separate cachelines */
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
694

695
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
696 697
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
698 699 700 701 702 703 704 705 706 707
			PIPE_CONTROL_NOTIFY);
	intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	*result = seqno;
	return 0;
}

708
static u32
709
gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
710 711 712 713
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
714
	if (!lazy_coherency)
715 716 717 718
		intel_ring_get_active_head(ring);
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

719
static u32
720
ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
721
{
722 723 724
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

725
static u32
726
pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
727 728 729 730 731
{
	struct pipe_control *pc = ring->private;
	return pc->cpu_page[0];
}

732 733 734 735 736
static bool
gen5_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
737
	unsigned long flags;
738 739 740 741

	if (!dev->irq_enabled)
		return false;

742
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
743 744 745 746 747
	if (ring->irq_refcount++ == 0) {
		dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
	}
748
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
749 750 751 752 753 754 755 756 757

	return true;
}

static void
gen5_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
758
	unsigned long flags;
759

760
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
761 762 763 764 765
	if (--ring->irq_refcount == 0) {
		dev_priv->gt_irq_mask |= ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
	}
766
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
767 768
}

769
static bool
770
i9xx_ring_get_irq(struct intel_ring_buffer *ring)
771
{
772
	struct drm_device *dev = ring->dev;
773
	drm_i915_private_t *dev_priv = dev->dev_private;
774
	unsigned long flags;
775

776 777 778
	if (!dev->irq_enabled)
		return false;

779
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
780 781 782 783 784
	if (ring->irq_refcount++ == 0) {
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
785
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
786 787

	return true;
788 789
}

790
static void
791
i9xx_ring_put_irq(struct intel_ring_buffer *ring)
792
{
793
	struct drm_device *dev = ring->dev;
794
	drm_i915_private_t *dev_priv = dev->dev_private;
795
	unsigned long flags;
796

797
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
798 799 800 801 802
	if (--ring->irq_refcount == 0) {
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
803
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
804 805
}

C
Chris Wilson 已提交
806 807 808 809 810
static bool
i8xx_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
811
	unsigned long flags;
C
Chris Wilson 已提交
812 813 814 815

	if (!dev->irq_enabled)
		return false;

816
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
817 818 819 820 821
	if (ring->irq_refcount++ == 0) {
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
822
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
823 824 825 826 827 828 829 830 831

	return true;
}

static void
i8xx_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
832
	unsigned long flags;
C
Chris Wilson 已提交
833

834
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
835 836 837 838 839
	if (--ring->irq_refcount == 0) {
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
840
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
841 842
}

843
void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
844
{
845
	struct drm_device *dev = ring->dev;
846
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
847 848 849 850 851 852 853
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
854
		case RCS:
855 856
			mmio = RENDER_HWS_PGA_GEN7;
			break;
857
		case BCS:
858 859
			mmio = BLT_HWS_PGA_GEN7;
			break;
860
		case VCS:
861 862 863 864 865 866 867 868 869
			mmio = BSD_HWS_PGA_GEN7;
			break;
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

870 871
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
872 873
}

874
static int
875 876 877
bsd_ring_flush(struct intel_ring_buffer *ring,
	       u32     invalidate_domains,
	       u32     flush_domains)
878
{
879 880 881 882 883 884 885 886 887 888
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
889 890
}

891
static int
892
i9xx_add_request(struct intel_ring_buffer *ring,
893
		 u32 *result)
894 895
{
	u32 seqno;
896 897 898 899 900
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
901

902
	seqno = i915_gem_next_request_seqno(ring);
903

904 905 906 907 908
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, MI_USER_INTERRUPT);
	intel_ring_advance(ring);
909

910 911
	*result = seqno;
	return 0;
912 913
}

914
static bool
915
gen6_ring_get_irq(struct intel_ring_buffer *ring)
916 917
{
	struct drm_device *dev = ring->dev;
918
	drm_i915_private_t *dev_priv = dev->dev_private;
919
	unsigned long flags;
920 921 922 923

	if (!dev->irq_enabled)
	       return false;

924 925 926
	/* It looks like we need to prevent the gt from suspending while waiting
	 * for an notifiy irq, otherwise irqs seem to get lost on at least the
	 * blt/bsd rings on ivb. */
927
	gen6_gt_force_wake_get(dev_priv);
928

929
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
930
	if (ring->irq_refcount++ == 0) {
931
		if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
932 933 934 935
			I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
						GEN6_RENDER_L3_PARITY_ERROR));
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
936 937 938
		dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
939
	}
940
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
941 942 943 944 945

	return true;
}

static void
946
gen6_ring_put_irq(struct intel_ring_buffer *ring)
947 948
{
	struct drm_device *dev = ring->dev;
949
	drm_i915_private_t *dev_priv = dev->dev_private;
950
	unsigned long flags;
951

952
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
953
	if (--ring->irq_refcount == 0) {
954
		if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
955 956 957
			I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
		else
			I915_WRITE_IMR(ring, ~0);
958 959 960
		dev_priv->gt_irq_mask |= ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
961
	}
962
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
963

964
	gen6_gt_force_wake_put(dev_priv);
965 966 967
}

static int
968
i965_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
969
{
970
	int ret;
971

972 973 974 975
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

976
	intel_ring_emit(ring,
977 978
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
979
			MI_BATCH_NON_SECURE_I965);
980
	intel_ring_emit(ring, offset);
981 982
	intel_ring_advance(ring);

983 984 985
	return 0;
}

986
static int
987
i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
988
				u32 offset, u32 len)
989
{
990
	int ret;
991

992 993 994
	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
995

996 997 998 999 1000
	intel_ring_emit(ring, MI_BATCH_BUFFER);
	intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
	intel_ring_emit(ring, offset + len - 8);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);
1001

1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014
	return 0;
}

static int
i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
				u32 offset, u32 len)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1015
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1016
	intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
1017
	intel_ring_advance(ring);
1018 1019 1020 1021

	return 0;
}

1022
static void cleanup_status_page(struct intel_ring_buffer *ring)
1023
{
1024
	struct drm_i915_gem_object *obj;
1025

1026 1027
	obj = ring->status_page.obj;
	if (obj == NULL)
1028 1029
		return;

1030
	kunmap(sg_page(obj->pages->sgl));
1031
	i915_gem_object_unpin(obj);
1032
	drm_gem_object_unreference(&obj->base);
1033
	ring->status_page.obj = NULL;
1034 1035
}

1036
static int init_status_page(struct intel_ring_buffer *ring)
1037
{
1038
	struct drm_device *dev = ring->dev;
1039
	struct drm_i915_gem_object *obj;
1040 1041 1042 1043 1044 1045 1046 1047
	int ret;

	obj = i915_gem_alloc_object(dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate status page\n");
		ret = -ENOMEM;
		goto err;
	}
1048 1049

	i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1050

1051
	ret = i915_gem_object_pin(obj, 4096, true, false);
1052 1053 1054 1055
	if (ret != 0) {
		goto err_unref;
	}

1056
	ring->status_page.gfx_addr = obj->gtt_offset;
1057
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1058
	if (ring->status_page.page_addr == NULL) {
1059
		ret = -ENOMEM;
1060 1061
		goto err_unpin;
	}
1062 1063
	ring->status_page.obj = obj;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1064

1065
	intel_ring_setup_status_page(ring);
1066 1067
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1068 1069 1070 1071 1072 1073

	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
1074
	drm_gem_object_unreference(&obj->base);
1075
err:
1076
	return ret;
1077 1078
}

1079 1080
static int intel_init_ring_buffer(struct drm_device *dev,
				  struct intel_ring_buffer *ring)
1081
{
1082
	struct drm_i915_gem_object *obj;
1083
	struct drm_i915_private *dev_priv = dev->dev_private;
1084 1085
	int ret;

1086
	ring->dev = dev;
1087 1088
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1089
	ring->size = 32 * PAGE_SIZE;
1090

1091
	init_waitqueue_head(&ring->irq_queue);
1092

1093
	if (I915_NEED_GFX_HWS(dev)) {
1094
		ret = init_status_page(ring);
1095 1096 1097
		if (ret)
			return ret;
	}
1098

1099
	obj = i915_gem_alloc_object(dev, ring->size);
1100 1101
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate ringbuffer\n");
1102
		ret = -ENOMEM;
1103
		goto err_hws;
1104 1105
	}

1106
	ring->obj = obj;
1107

1108
	ret = i915_gem_object_pin(obj, PAGE_SIZE, true, false);
1109 1110
	if (ret)
		goto err_unref;
1111

1112 1113 1114 1115
	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto err_unpin;

1116 1117 1118
	ring->virtual_start =
		ioremap_wc(dev_priv->mm.gtt->gma_bus_addr + obj->gtt_offset,
			   ring->size);
1119
	if (ring->virtual_start == NULL) {
1120
		DRM_ERROR("Failed to map ringbuffer.\n");
1121
		ret = -EINVAL;
1122
		goto err_unpin;
1123 1124
	}

1125
	ret = ring->init(ring);
1126 1127
	if (ret)
		goto err_unmap;
1128

1129 1130 1131 1132 1133
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = ring->size;
1134
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
1135 1136
		ring->effective_size -= 128;

1137
	return 0;
1138 1139

err_unmap:
1140
	iounmap(ring->virtual_start);
1141 1142 1143
err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
1144 1145
	drm_gem_object_unreference(&obj->base);
	ring->obj = NULL;
1146
err_hws:
1147
	cleanup_status_page(ring);
1148
	return ret;
1149 1150
}

1151
void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
1152
{
1153 1154 1155
	struct drm_i915_private *dev_priv;
	int ret;

1156
	if (ring->obj == NULL)
1157 1158
		return;

1159 1160
	/* Disable the ring buffer. The ring must be idle at this point */
	dev_priv = ring->dev->dev_private;
1161
	ret = intel_wait_ring_idle(ring);
1162 1163 1164 1165
	if (ret)
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

1166 1167
	I915_WRITE_CTL(ring, 0);

1168
	iounmap(ring->virtual_start);
1169

1170 1171 1172
	i915_gem_object_unpin(ring->obj);
	drm_gem_object_unreference(&ring->obj->base);
	ring->obj = NULL;
1173

Z
Zou Nan hai 已提交
1174 1175 1176
	if (ring->cleanup)
		ring->cleanup(ring);

1177
	cleanup_status_page(ring);
1178 1179
}

1180
static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
1181
{
1182
	uint32_t __iomem *virt;
1183
	int rem = ring->size - ring->tail;
1184

1185
	if (ring->space < rem) {
1186
		int ret = intel_wait_ring_buffer(ring, rem);
1187 1188 1189 1190
		if (ret)
			return ret;
	}

1191 1192 1193 1194
	virt = ring->virtual_start + ring->tail;
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);
1195

1196
	ring->tail = 0;
1197
	ring->space = ring_space(ring);
1198 1199 1200 1201

	return 0;
}

1202 1203 1204 1205
static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	int ret;

1206
	ret = i915_wait_seqno(ring, seqno);
1207 1208
	if (!ret)
		i915_gem_retire_requests_ring(ring);
1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269

	return ret;
}

static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
{
	struct drm_i915_gem_request *request;
	u32 seqno = 0;
	int ret;

	i915_gem_retire_requests_ring(ring);

	if (ring->last_retired_head != -1) {
		ring->head = ring->last_retired_head;
		ring->last_retired_head = -1;
		ring->space = ring_space(ring);
		if (ring->space >= n)
			return 0;
	}

	list_for_each_entry(request, &ring->request_list, list) {
		int space;

		if (request->tail == -1)
			continue;

		space = request->tail - (ring->tail + 8);
		if (space < 0)
			space += ring->size;
		if (space >= n) {
			seqno = request->seqno;
			break;
		}

		/* Consume this request in case we need more space than
		 * is available and so need to prevent a race between
		 * updating last_retired_head and direct reads of
		 * I915_RING_HEAD. It also provides a nice sanity check.
		 */
		request->tail = -1;
	}

	if (seqno == 0)
		return -ENOSPC;

	ret = intel_ring_wait_seqno(ring, seqno);
	if (ret)
		return ret;

	if (WARN_ON(ring->last_retired_head == -1))
		return -ENOSPC;

	ring->head = ring->last_retired_head;
	ring->last_retired_head = -1;
	ring->space = ring_space(ring);
	if (WARN_ON(ring->space < n))
		return -ENOSPC;

	return 0;
}

1270
int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
1271
{
1272
	struct drm_device *dev = ring->dev;
1273
	struct drm_i915_private *dev_priv = dev->dev_private;
1274
	unsigned long end;
1275
	int ret;
1276

1277 1278 1279 1280
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

C
Chris Wilson 已提交
1281
	trace_i915_ring_wait_begin(ring);
1282 1283 1284 1285 1286 1287
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1288

1289
	do {
1290 1291
		ring->head = I915_READ_HEAD(ring);
		ring->space = ring_space(ring);
1292
		if (ring->space >= n) {
C
Chris Wilson 已提交
1293
			trace_i915_ring_wait_end(ring);
1294 1295 1296 1297 1298 1299 1300 1301
			return 0;
		}

		if (dev->primary->master) {
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
1302

1303
		msleep(1);
1304 1305 1306 1307

		ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
		if (ret)
			return ret;
1308
	} while (!time_after(jiffies, end));
C
Chris Wilson 已提交
1309
	trace_i915_ring_wait_end(ring);
1310 1311
	return -EBUSY;
}
1312

1313 1314
int intel_ring_begin(struct intel_ring_buffer *ring,
		     int num_dwords)
1315
{
1316
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1317
	int n = 4*num_dwords;
1318
	int ret;
1319

1320 1321 1322
	ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
	if (ret)
		return ret;
1323

1324
	if (unlikely(ring->tail + n > ring->effective_size)) {
1325 1326 1327 1328
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}
1329

1330 1331 1332 1333 1334
	if (unlikely(ring->space < n)) {
		ret = intel_wait_ring_buffer(ring, n);
		if (unlikely(ret))
			return ret;
	}
1335 1336

	ring->space -= n;
1337
	return 0;
1338
}
1339

1340
void intel_ring_advance(struct intel_ring_buffer *ring)
1341
{
1342 1343
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

1344
	ring->tail &= ring->size - 1;
1345 1346
	if (dev_priv->stop_rings & intel_ring_flag(ring))
		return;
1347
	ring->write_tail(ring, ring->tail);
1348
}
1349

1350

1351
static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1352
				     u32 value)
1353
{
1354
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1355 1356

       /* Every tail move must follow the sequence below */
1357 1358 1359 1360

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
1361
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1362 1363 1364 1365
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1366

1367
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
1368
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
1369 1370 1371
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
1372

1373
	/* Now that the ring is fully powered up, update the tail */
1374
	I915_WRITE_TAIL(ring, value);
1375 1376 1377 1378 1379
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
1380
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1381
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1382 1383
}

1384
static int gen6_ring_flush(struct intel_ring_buffer *ring,
1385
			   u32 invalidate, u32 flush)
1386
{
1387
	uint32_t cmd;
1388 1389 1390 1391 1392 1393
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

1394 1395 1396 1397
	cmd = MI_FLUSH_DW;
	if (invalidate & I915_GEM_GPU_DOMAINS)
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
	intel_ring_emit(ring, cmd);
1398 1399
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
1400
	intel_ring_emit(ring, MI_NOOP);
1401 1402
	intel_ring_advance(ring);
	return 0;
1403 1404 1405
}

static int
1406
gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1407
			      u32 offset, u32 len)
1408
{
1409
	int ret;
1410

1411 1412 1413
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
1414

1415 1416 1417 1418
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
1419

1420
	return 0;
1421 1422
}

1423 1424
/* Blitter support (SandyBridge+) */

1425
static int blt_ring_flush(struct intel_ring_buffer *ring,
1426
			  u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
1427
{
1428
	uint32_t cmd;
1429 1430
	int ret;

1431
	ret = intel_ring_begin(ring, 4);
1432 1433 1434
	if (ret)
		return ret;

1435 1436 1437 1438
	cmd = MI_FLUSH_DW;
	if (invalidate & I915_GEM_DOMAIN_RENDER)
		cmd |= MI_INVALIDATE_TLB;
	intel_ring_emit(ring, cmd);
1439 1440
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
1441
	intel_ring_emit(ring, MI_NOOP);
1442 1443
	intel_ring_advance(ring);
	return 0;
Z
Zou Nan hai 已提交
1444 1445
}

1446 1447 1448
int intel_init_render_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1449
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1450

1451 1452 1453 1454
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1455 1456
	if (INTEL_INFO(dev)->gen >= 6) {
		ring->add_request = gen6_add_request;
1457
		ring->flush = gen7_render_ring_flush;
1458
		if (INTEL_INFO(dev)->gen == 6)
1459
			ring->flush = gen6_render_ring_flush;
1460 1461
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
D
Daniel Vetter 已提交
1462
		ring->irq_enable_mask = GT_USER_INTERRUPT;
1463
		ring->get_seqno = gen6_ring_get_seqno;
1464
		ring->sync_to = gen6_ring_sync;
1465 1466 1467 1468 1469
		ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
		ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
		ring->signal_mbox[0] = GEN6_VRSYNC;
		ring->signal_mbox[1] = GEN6_BRSYNC;
1470 1471
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
1472
		ring->flush = gen4_render_ring_flush;
1473
		ring->get_seqno = pc_render_get_seqno;
1474 1475
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
1476
		ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
1477
	} else {
1478
		ring->add_request = i9xx_add_request;
1479 1480 1481 1482
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
1483
		ring->get_seqno = ring_get_seqno;
C
Chris Wilson 已提交
1484 1485 1486 1487 1488 1489 1490
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1491
		ring->irq_enable_mask = I915_USER_INTERRUPT;
1492
	}
1493
	ring->write_tail = ring_write_tail;
1494 1495 1496 1497 1498 1499 1500 1501
	if (INTEL_INFO(dev)->gen >= 6)
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1502 1503 1504
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;

1505 1506

	if (!I915_NEED_GFX_HWS(dev)) {
1507 1508
		ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
		memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1509 1510
	}

1511
	return intel_init_ring_buffer(dev, ring);
1512 1513
}

1514 1515 1516 1517 1518
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];

1519 1520 1521 1522
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1523
	if (INTEL_INFO(dev)->gen >= 6) {
1524 1525
		/* non-kms not supported on gen6+ */
		return -ENODEV;
1526
	}
1527 1528 1529 1530 1531

	/* Note: gem is not supported on gen5/ilk without kms (the corresponding
	 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
	 * the special gen5 functions. */
	ring->add_request = i9xx_add_request;
1532 1533 1534 1535
	if (INTEL_INFO(dev)->gen < 4)
		ring->flush = gen2_render_ring_flush;
	else
		ring->flush = gen4_render_ring_flush;
1536
	ring->get_seqno = ring_get_seqno;
C
Chris Wilson 已提交
1537 1538 1539 1540 1541 1542 1543
	if (IS_GEN2(dev)) {
		ring->irq_get = i8xx_ring_get_irq;
		ring->irq_put = i8xx_ring_put_irq;
	} else {
		ring->irq_get = i9xx_ring_get_irq;
		ring->irq_put = i9xx_ring_put_irq;
	}
1544
	ring->irq_enable_mask = I915_USER_INTERRUPT;
1545
	ring->write_tail = ring_write_tail;
1546 1547 1548 1549 1550 1551
	if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1552 1553
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;
1554

1555 1556 1557
	if (!I915_NEED_GFX_HWS(dev))
		ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;

1558 1559 1560 1561 1562 1563 1564 1565 1566
	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);

	ring->size = size;
	ring->effective_size = ring->size;
	if (IS_I830(ring->dev))
		ring->effective_size -= 128;

1567 1568
	ring->virtual_start = ioremap_wc(start, size);
	if (ring->virtual_start == NULL) {
1569 1570 1571 1572 1573 1574 1575 1576
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
		return -ENOMEM;
	}

	return 0;
}

1577 1578 1579
int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1580
	struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
1581

1582 1583 1584
	ring->name = "bsd ring";
	ring->id = VCS;

1585
	ring->write_tail = ring_write_tail;
1586 1587
	if (IS_GEN6(dev) || IS_GEN7(dev)) {
		ring->mmio_base = GEN6_BSD_RING_BASE;
1588 1589 1590
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
1591 1592 1593 1594 1595 1596 1597
		ring->flush = gen6_ring_flush;
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
		ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1598
		ring->sync_to = gen6_ring_sync;
1599 1600 1601 1602 1603 1604 1605 1606
		ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
		ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
		ring->signal_mbox[0] = GEN6_RVSYNC;
		ring->signal_mbox[1] = GEN6_BVSYNC;
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
1607
		ring->add_request = i9xx_add_request;
1608
		ring->get_seqno = ring_get_seqno;
1609
		if (IS_GEN5(dev)) {
1610
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
1611 1612 1613
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
1614
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
1615 1616 1617
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1618
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1619 1620 1621
	}
	ring->init = init_ring_common;

1622

1623
	return intel_init_ring_buffer(dev, ring);
1624
}
1625 1626 1627 1628

int intel_init_blt_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1629
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
1630

1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = blt_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
	ring->irq_get = gen6_ring_get_irq;
	ring->irq_put = gen6_ring_put_irq;
	ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1643
	ring->sync_to = gen6_ring_sync;
1644 1645 1646 1647 1648 1649
	ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
	ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
	ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
	ring->signal_mbox[0] = GEN6_RBSYNC;
	ring->signal_mbox[1] = GEN6_VBSYNC;
	ring->init = init_ring_common;
1650

1651
	return intel_init_ring_buffer(dev, ring);
1652
}
1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690

int
intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}