intel_ringbuffer.c 64.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37 38 39 40 41 42
/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
 * to give some inclination as to some of the magic values used in the various
 * workarounds!
 */
#define CACHELINE_BYTES 64

43
static inline int __ring_space(int head, int tail, int size)
44
{
45
	int space = head - (tail + I915_RING_FREE_SPACE);
46
	if (space < 0)
47
		space += size;
48 49 50
	return space;
}

51
static inline int ring_space(struct intel_engine_cs *ring)
52
{
53 54
	struct intel_ringbuffer *ringbuf = ring->buffer;
	return __ring_space(ringbuf->head & HEAD_ADDR, ringbuf->tail, ringbuf->size);
55 56
}

57
static bool intel_ring_stopped(struct intel_engine_cs *ring)
58 59
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
60 61
	return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
}
62

63
void __intel_ring_advance(struct intel_engine_cs *ring)
64
{
65 66
	struct intel_ringbuffer *ringbuf = ring->buffer;
	ringbuf->tail &= ringbuf->size - 1;
67
	if (intel_ring_stopped(ring))
68
		return;
69
	ring->write_tail(ring, ringbuf->tail);
70 71
}

72
static int
73
gen2_render_ring_flush(struct intel_engine_cs *ring,
74 75 76 77 78 79 80
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
81
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
99
gen4_render_ring_flush(struct intel_engine_cs *ring,
100 101
		       u32	invalidate_domains,
		       u32	flush_domains)
102
{
103
	struct drm_device *dev = ring->dev;
104
	u32 cmd;
105
	int ret;
106

107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
136
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
137 138 139
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
140

141 142 143
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
144

145 146 147
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
148

149 150 151
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
152 153

	return 0;
154 155
}

156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
194
intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
195
{
196
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
229
gen6_render_ring_flush(struct intel_engine_cs *ring,
230 231 232
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
233
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
234 235
	int ret;

236 237 238 239 240
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

241 242 243 244
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
245 246 247 248 249 250 251
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
252
		flags |= PIPE_CONTROL_CS_STALL;
253 254 255 256 257 258 259 260 261 262 263
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
264
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
265
	}
266

267
	ret = intel_ring_begin(ring, 4);
268 269 270
	if (ret)
		return ret;

271
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
272 273
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
274
	intel_ring_emit(ring, 0);
275 276 277 278 279
	intel_ring_advance(ring);

	return 0;
}

280
static int
281
gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

299
static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
R
Rodrigo Vivi 已提交
300 301 302 303 304 305
{
	int ret;

	if (!ring->fbc_dirty)
		return 0;

306
	ret = intel_ring_begin(ring, 6);
R
Rodrigo Vivi 已提交
307 308 309 310 311 312
	if (ret)
		return ret;
	/* WaFbcNukeOn3DBlt:ivb/hsw */
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, value);
313 314 315
	intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
R
Rodrigo Vivi 已提交
316 317 318 319 320 321
	intel_ring_advance(ring);

	ring->fbc_dirty = false;
	return 0;
}

322
static int
323
gen7_render_ring_flush(struct intel_engine_cs *ring,
324 325 326
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
327
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
328 329
	int ret;

330 331 332 333 334 335 336 337 338 339
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
359
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
360 361 362 363 364

		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
365 366 367 368 369 370 371 372
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
373
	intel_ring_emit(ring, scratch_addr);
374 375 376
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

377
	if (!invalidate_domains && flush_domains)
R
Rodrigo Vivi 已提交
378 379
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

380 381 382
	return 0;
}

B
Ben Widawsky 已提交
383
static int
384
gen8_render_ring_flush(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
385 386 387
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
388
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
B
Ben Widawsky 已提交
389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423
	int ret;

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
	}

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;

}

424
static void ring_write_tail(struct intel_engine_cs *ring,
425
			    u32 value)
426
{
427
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
428
	I915_WRITE_TAIL(ring, value);
429 430
}

431
u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
432
{
433
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
434
	u64 acthd;
435

436 437 438 439 440 441 442 443 444
	if (INTEL_INFO(ring->dev)->gen >= 8)
		acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
					 RING_ACTHD_UDW(ring->mmio_base));
	else if (INTEL_INFO(ring->dev)->gen >= 4)
		acthd = I915_READ(RING_ACTHD(ring->mmio_base));
	else
		acthd = I915_READ(ACTHD);

	return acthd;
445 446
}

447
static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
448 449 450 451 452 453 454 455 456 457
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

458
static bool stop_ring(struct intel_engine_cs *ring)
459
{
460
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
461

462 463 464 465 466 467 468
	if (!IS_GEN2(ring->dev)) {
		I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
		if (wait_for_atomic((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
			DRM_ERROR("%s :timed out trying to stop ring\n", ring->name);
			return false;
		}
	}
469

470
	I915_WRITE_CTL(ring, 0);
471
	I915_WRITE_HEAD(ring, 0);
472
	ring->write_tail(ring, 0);
473

474 475 476 477
	if (!IS_GEN2(ring->dev)) {
		(void)I915_READ_CTL(ring);
		I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
	}
478

479 480
	return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
}
481

482
static int init_ring_common(struct intel_engine_cs *ring)
483 484 485
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
486 487
	struct intel_ringbuffer *ringbuf = ring->buffer;
	struct drm_i915_gem_object *obj = ringbuf->obj;
488 489 490 491 492 493
	int ret = 0;

	gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);

	if (!stop_ring(ring)) {
		/* G45 ring initialization often fails to reset head to zero */
494 495 496 497 498 499 500
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
501

502
		if (!stop_ring(ring)) {
503 504 505 506 507 508 509
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
510 511
			ret = -EIO;
			goto out;
512
		}
513 514
	}

515 516 517 518 519
	if (I915_NEED_GFX_HWS(dev))
		intel_ring_setup_status_page(ring);
	else
		ring_setup_phys_status_page(ring);

520 521 522 523
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
524
	I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
525
	I915_WRITE_CTL(ring,
526
			((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
527
			| RING_VALID);
528 529

	/* If the head is still not zero, the ring is dead */
530
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
531
		     I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
532
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
533
		DRM_ERROR("%s initialization failed "
534 535 536 537 538
			  "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
			  ring->name,
			  I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
			  I915_READ_HEAD(ring), I915_READ_TAIL(ring),
			  I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
539 540
		ret = -EIO;
		goto out;
541 542
	}

543 544
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
545
	else {
546 547 548 549
		ringbuf->head = I915_READ_HEAD(ring);
		ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
		ringbuf->space = ring_space(ring);
		ringbuf->last_retired_head = -1;
550
	}
551

552 553
	memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));

554
out:
555
	gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
556 557

	return ret;
558 559
}

560
static int
561
init_pipe_control(struct intel_engine_cs *ring)
562 563 564
{
	int ret;

565
	if (ring->scratch.obj)
566 567
		return 0;

568 569
	ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
	if (ring->scratch.obj == NULL) {
570 571 572 573
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
574

575 576 577
	ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
578

579
	ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
580 581 582
	if (ret)
		goto err_unref;

583 584 585
	ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
	ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
	if (ring->scratch.cpu_page == NULL) {
586
		ret = -ENOMEM;
587
		goto err_unpin;
588
	}
589

590
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
591
			 ring->name, ring->scratch.gtt_offset);
592 593 594
	return 0;

err_unpin:
B
Ben Widawsky 已提交
595
	i915_gem_object_ggtt_unpin(ring->scratch.obj);
596
err_unref:
597
	drm_gem_object_unreference(&ring->scratch.obj->base);
598 599 600 601
err:
	return ret;
}

602
static int init_render_ring(struct intel_engine_cs *ring)
603
{
604
	struct drm_device *dev = ring->dev;
605
	struct drm_i915_private *dev_priv = dev->dev_private;
606
	int ret = init_ring_common(ring);
607 608
	if (ret)
		return ret;
609

610 611
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
	if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
612
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
613 614 615 616

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
617
	 *
618
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
619 620 621 622
	 */
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

623
	/* Required for the hardware to program scanline values for waiting */
624
	/* WaEnableFlushTlbInvalidationMode:snb */
625 626
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
627
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
628

629
	/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
630 631
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
632
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
633
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
634

635
	if (INTEL_INFO(dev)->gen >= 5) {
636 637 638 639 640
		ret = init_pipe_control(ring);
		if (ret)
			return ret;
	}

641
	if (IS_GEN6(dev)) {
642 643 644 645 646 647
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
648
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
649 650
	}

651 652
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
653

654
	if (HAS_L3_DPF(dev))
655
		I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
656

657 658 659
	return ret;
}

660
static void render_ring_cleanup(struct intel_engine_cs *ring)
661
{
662 663
	struct drm_device *dev = ring->dev;

664
	if (ring->scratch.obj == NULL)
665 666
		return;

667 668
	if (INTEL_INFO(dev)->gen >= 5) {
		kunmap(sg_page(ring->scratch.obj->pages->sgl));
B
Ben Widawsky 已提交
669
		i915_gem_object_ggtt_unpin(ring->scratch.obj);
670
	}
671

672 673
	drm_gem_object_unreference(&ring->scratch.obj->base);
	ring->scratch.obj = NULL;
674 675
}

676
static int gen6_signal(struct intel_engine_cs *signaller,
677
		       unsigned int num_dwords)
678
{
679 680
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
681
	struct intel_engine_cs *useless;
682
	int i, ret;
683

684 685 686 687 688
	/* NB: In order to be able to do semaphore MBOX updates for varying
	 * number of rings, it's easiest if we round up each individual update
	 * to a multiple of 2 (since ring updates must always be a multiple of
	 * 2) even though the actual update only requires 3 dwords.
	 */
689
#define MBOX_UPDATE_DWORDS 4
690 691
	if (i915_semaphore_is_enabled(dev))
		num_dwords += ((I915_NUM_RINGS-1) * MBOX_UPDATE_DWORDS);
692 693
	else
		return intel_ring_begin(signaller, num_dwords);
694 695 696 697 698 699

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;
#undef MBOX_UPDATE_DWORDS

700 701 702 703 704 705 706 707 708 709 710 711 712 713
	for_each_ring(useless, dev_priv, i) {
		u32 mbox_reg = signaller->semaphore.mbox.signal[i];
		if (mbox_reg != GEN6_NOSYNC) {
			intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
			intel_ring_emit(signaller, mbox_reg);
			intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
			intel_ring_emit(signaller, MI_NOOP);
		} else {
			intel_ring_emit(signaller, MI_NOOP);
			intel_ring_emit(signaller, MI_NOOP);
			intel_ring_emit(signaller, MI_NOOP);
			intel_ring_emit(signaller, MI_NOOP);
		}
	}
714 715

	return 0;
716 717
}

718 719 720 721 722 723 724 725 726
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
727
static int
728
gen6_add_request(struct intel_engine_cs *ring)
729
{
730
	int ret;
731

732
	ret = ring->semaphore.signal(ring, 4);
733 734 735 736 737
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
738
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
739
	intel_ring_emit(ring, MI_USER_INTERRUPT);
740
	__intel_ring_advance(ring);
741 742 743 744

	return 0;
}

745 746 747 748 749 750 751
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

752 753 754 755 756 757 758 759
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
static int
760 761
gen6_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
762
	       u32 seqno)
763
{
764 765 766
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
767 768
	u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
	int ret;
769

770 771 772 773 774 775
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

776
	WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
777

778
	ret = intel_ring_begin(waiter, 4);
779 780 781
	if (ret)
		return ret;

782 783
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
784
		intel_ring_emit(waiter, dw1 | wait_mbox);
785 786 787 788 789 790 791 792 793
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
794
	intel_ring_advance(waiter);
795 796 797 798

	return 0;
}

799 800
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
801 802
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
803 804 805 806 807 808
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
809
pc_render_add_request(struct intel_engine_cs *ring)
810
{
811
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
812 813 814 815 816 817 818 819 820 821 822 823 824 825
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

826
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
827 828
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
829
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
830
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
831 832
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
833
	scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
834
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
835
	scratch_addr += 2 * CACHELINE_BYTES;
836
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
837
	scratch_addr += 2 * CACHELINE_BYTES;
838
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
839
	scratch_addr += 2 * CACHELINE_BYTES;
840
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
841
	scratch_addr += 2 * CACHELINE_BYTES;
842
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
843

844
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
845 846
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
847
			PIPE_CONTROL_NOTIFY);
848
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
849
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
850
	intel_ring_emit(ring, 0);
851
	__intel_ring_advance(ring);
852 853 854 855

	return 0;
}

856
static u32
857
gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
858 859 860 861
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
862 863 864 865 866
	if (!lazy_coherency) {
		struct drm_i915_private *dev_priv = ring->dev->dev_private;
		POSTING_READ(RING_ACTHD(ring->mmio_base));
	}

867 868 869
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

870
static u32
871
ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
872
{
873 874 875
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
876
static void
877
ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
878 879 880 881
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

882
static u32
883
pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
884
{
885
	return ring->scratch.cpu_page[0];
886 887
}

M
Mika Kuoppala 已提交
888
static void
889
pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
890
{
891
	ring->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
892 893
}

894
static bool
895
gen5_ring_get_irq(struct intel_engine_cs *ring)
896 897
{
	struct drm_device *dev = ring->dev;
898
	struct drm_i915_private *dev_priv = dev->dev_private;
899
	unsigned long flags;
900 901 902 903

	if (!dev->irq_enabled)
		return false;

904
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
905 906
	if (ring->irq_refcount++ == 0)
		ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
907
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
908 909 910 911 912

	return true;
}

static void
913
gen5_ring_put_irq(struct intel_engine_cs *ring)
914 915
{
	struct drm_device *dev = ring->dev;
916
	struct drm_i915_private *dev_priv = dev->dev_private;
917
	unsigned long flags;
918

919
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
920 921
	if (--ring->irq_refcount == 0)
		ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
922
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
923 924
}

925
static bool
926
i9xx_ring_get_irq(struct intel_engine_cs *ring)
927
{
928
	struct drm_device *dev = ring->dev;
929
	struct drm_i915_private *dev_priv = dev->dev_private;
930
	unsigned long flags;
931

932 933 934
	if (!dev->irq_enabled)
		return false;

935
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
936
	if (ring->irq_refcount++ == 0) {
937 938 939 940
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
941
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
942 943

	return true;
944 945
}

946
static void
947
i9xx_ring_put_irq(struct intel_engine_cs *ring)
948
{
949
	struct drm_device *dev = ring->dev;
950
	struct drm_i915_private *dev_priv = dev->dev_private;
951
	unsigned long flags;
952

953
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
954
	if (--ring->irq_refcount == 0) {
955 956 957 958
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
959
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
960 961
}

C
Chris Wilson 已提交
962
static bool
963
i8xx_ring_get_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
964 965
{
	struct drm_device *dev = ring->dev;
966
	struct drm_i915_private *dev_priv = dev->dev_private;
967
	unsigned long flags;
C
Chris Wilson 已提交
968 969 970 971

	if (!dev->irq_enabled)
		return false;

972
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
973
	if (ring->irq_refcount++ == 0) {
C
Chris Wilson 已提交
974 975 976 977
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
978
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
979 980 981 982 983

	return true;
}

static void
984
i8xx_ring_put_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
985 986
{
	struct drm_device *dev = ring->dev;
987
	struct drm_i915_private *dev_priv = dev->dev_private;
988
	unsigned long flags;
C
Chris Wilson 已提交
989

990
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
991
	if (--ring->irq_refcount == 0) {
C
Chris Wilson 已提交
992 993 994 995
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
996
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
997 998
}

999
void intel_ring_setup_status_page(struct intel_engine_cs *ring)
1000
{
1001
	struct drm_device *dev = ring->dev;
1002
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1003 1004 1005 1006 1007 1008 1009
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
1010
		case RCS:
1011 1012
			mmio = RENDER_HWS_PGA_GEN7;
			break;
1013
		case BCS:
1014 1015
			mmio = BLT_HWS_PGA_GEN7;
			break;
1016 1017 1018 1019 1020
		/*
		 * VCS2 actually doesn't exist on Gen7. Only shut up
		 * gcc switch check warning
		 */
		case VCS2:
1021
		case VCS:
1022 1023
			mmio = BSD_HWS_PGA_GEN7;
			break;
1024
		case VECS:
B
Ben Widawsky 已提交
1025 1026
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
1027 1028 1029 1030
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
1031
		/* XXX: gen8 returns to sanity */
1032 1033 1034
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

1035 1036
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
1037

1038 1039 1040 1041 1042 1043 1044 1045
	/*
	 * Flush the TLB for this page
	 *
	 * FIXME: These two bits have disappeared on gen8, so a question
	 * arises: do we still need this and if so how should we go about
	 * invalidating the TLB?
	 */
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
1046
		u32 reg = RING_INSTPM(ring->mmio_base);
1047 1048 1049 1050

		/* ring should be idle before issuing a sync flush*/
		WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);

1051 1052 1053 1054 1055 1056 1057 1058
		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
				  ring->name);
	}
1059 1060
}

1061
static int
1062
bsd_ring_flush(struct intel_engine_cs *ring,
1063 1064
	       u32     invalidate_domains,
	       u32     flush_domains)
1065
{
1066 1067 1068 1069 1070 1071 1072 1073 1074 1075
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
1076 1077
}

1078
static int
1079
i9xx_add_request(struct intel_engine_cs *ring)
1080
{
1081 1082 1083 1084 1085
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
1086

1087 1088
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1089
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1090
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1091
	__intel_ring_advance(ring);
1092

1093
	return 0;
1094 1095
}

1096
static bool
1097
gen6_ring_get_irq(struct intel_engine_cs *ring)
1098 1099
{
	struct drm_device *dev = ring->dev;
1100
	struct drm_i915_private *dev_priv = dev->dev_private;
1101
	unsigned long flags;
1102 1103 1104 1105

	if (!dev->irq_enabled)
	       return false;

1106
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1107
	if (ring->irq_refcount++ == 0) {
1108
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1109 1110
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
1111
					 GT_PARITY_ERROR(dev)));
1112 1113
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
P
Paulo Zanoni 已提交
1114
		ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1115
	}
1116
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1117 1118 1119 1120 1121

	return true;
}

static void
1122
gen6_ring_put_irq(struct intel_engine_cs *ring)
1123 1124
{
	struct drm_device *dev = ring->dev;
1125
	struct drm_i915_private *dev_priv = dev->dev_private;
1126
	unsigned long flags;
1127

1128
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1129
	if (--ring->irq_refcount == 0) {
1130
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1131
			I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1132 1133
		else
			I915_WRITE_IMR(ring, ~0);
P
Paulo Zanoni 已提交
1134
		ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1135
	}
1136
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1137 1138
}

B
Ben Widawsky 已提交
1139
static bool
1140
hsw_vebox_get_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1141 1142 1143 1144 1145 1146 1147 1148
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

1149
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1150
	if (ring->irq_refcount++ == 0) {
B
Ben Widawsky 已提交
1151
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
P
Paulo Zanoni 已提交
1152
		snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1153
	}
1154
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1155 1156 1157 1158 1159

	return true;
}

static void
1160
hsw_vebox_put_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1161 1162 1163 1164 1165 1166 1167 1168
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return;

1169
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1170
	if (--ring->irq_refcount == 0) {
B
Ben Widawsky 已提交
1171
		I915_WRITE_IMR(ring, ~0);
P
Paulo Zanoni 已提交
1172
		snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1173
	}
1174
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1175 1176
}

1177
static bool
1178
gen8_ring_get_irq(struct intel_engine_cs *ring)
1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (ring->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
1204
gen8_ring_put_irq(struct intel_engine_cs *ring)
1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (--ring->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
			I915_WRITE_IMR(ring, ~0);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1223
static int
1224
i965_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1225
			 u64 offset, u32 length,
1226
			 unsigned flags)
1227
{
1228
	int ret;
1229

1230 1231 1232 1233
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1234
	intel_ring_emit(ring,
1235 1236
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1237
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1238
	intel_ring_emit(ring, offset);
1239 1240
	intel_ring_advance(ring);

1241 1242 1243
	return 0;
}

1244 1245
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1246
static int
1247
i830_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1248
				u64 offset, u32 len,
1249
				unsigned flags)
1250
{
1251
	int ret;
1252

1253 1254 1255 1256
	if (flags & I915_DISPATCH_PINNED) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
			return ret;
1257

1258 1259 1260 1261 1262 1263
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, offset + len - 8);
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
	} else {
1264
		u32 cs_offset = ring->scratch.gtt_offset;
1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292

		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

		ret = intel_ring_begin(ring, 9+3);
		if (ret)
			return ret;
		/* Blit the batch (which has now all relocs applied) to the stable batch
		 * scratch bo area (so that the CS never stumbles over its tlb
		 * invalidation bug) ... */
		intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
				XY_SRC_COPY_BLT_WRITE_ALPHA |
				XY_SRC_COPY_BLT_WRITE_RGB);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
		intel_ring_emit(ring, MI_FLUSH);

		/* ... and execute it. */
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, cs_offset + len - 8);
		intel_ring_advance(ring);
	}
1293

1294 1295 1296 1297
	return 0;
}

static int
1298
i915_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1299
			 u64 offset, u32 len,
1300
			 unsigned flags)
1301 1302 1303 1304 1305 1306 1307
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1308
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1309
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1310
	intel_ring_advance(ring);
1311 1312 1313 1314

	return 0;
}

1315
static void cleanup_status_page(struct intel_engine_cs *ring)
1316
{
1317
	struct drm_i915_gem_object *obj;
1318

1319 1320
	obj = ring->status_page.obj;
	if (obj == NULL)
1321 1322
		return;

1323
	kunmap(sg_page(obj->pages->sgl));
B
Ben Widawsky 已提交
1324
	i915_gem_object_ggtt_unpin(obj);
1325
	drm_gem_object_unreference(&obj->base);
1326
	ring->status_page.obj = NULL;
1327 1328
}

1329
static int init_status_page(struct intel_engine_cs *ring)
1330
{
1331
	struct drm_i915_gem_object *obj;
1332

1333 1334
	if ((obj = ring->status_page.obj) == NULL) {
		int ret;
1335

1336 1337 1338 1339 1340
		obj = i915_gem_alloc_object(ring->dev, 4096);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate status page\n");
			return -ENOMEM;
		}
1341

1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
		if (ret)
			goto err_unref;

		ret = i915_gem_obj_ggtt_pin(obj, 4096, 0);
		if (ret) {
err_unref:
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

		ring->status_page.obj = obj;
	}
1355

1356
	ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
1357
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1358
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1359

1360 1361
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1362 1363 1364 1365

	return 0;
}

1366
static int init_phys_status_page(struct intel_engine_cs *ring)
1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1383
static int allocate_ring_buffer(struct intel_engine_cs *ring)
1384
{
1385 1386
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
1387
	struct intel_ringbuffer *ringbuf = ring->buffer;
1388
	struct drm_i915_gem_object *obj;
1389 1390
	int ret;

1391
	if (intel_ring_initialized(ring))
1392
		return 0;
1393

1394 1395
	obj = NULL;
	if (!HAS_LLC(dev))
1396
		obj = i915_gem_object_create_stolen(dev, ringbuf->size);
1397
	if (obj == NULL)
1398
		obj = i915_gem_alloc_object(dev, ringbuf->size);
1399 1400
	if (obj == NULL)
		return -ENOMEM;
1401

1402 1403 1404
	/* mark ring buffers as read-only from GPU side by default */
	obj->gt_ro = 1;

1405
	ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1406 1407
	if (ret)
		goto err_unref;
1408

1409 1410 1411 1412
	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto err_unpin;

1413
	ringbuf->virtual_start =
1414
		ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
1415 1416
				ringbuf->size);
	if (ringbuf->virtual_start == NULL) {
1417
		ret = -EINVAL;
1418
		goto err_unpin;
1419 1420
	}

1421
	ringbuf->obj = obj;
1422 1423 1424 1425 1426 1427 1428 1429 1430 1431
	return 0;

err_unpin:
	i915_gem_object_ggtt_unpin(obj);
err_unref:
	drm_gem_object_unreference(&obj->base);
	return ret;
}

static int intel_init_ring_buffer(struct drm_device *dev,
1432
				  struct intel_engine_cs *ring)
1433
{
1434
	struct intel_ringbuffer *ringbuf = ring->buffer;
1435 1436
	int ret;

1437 1438 1439 1440 1441 1442 1443
	if (ringbuf == NULL) {
		ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
		if (!ringbuf)
			return -ENOMEM;
		ring->buffer = ringbuf;
	}

1444 1445 1446
	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1447
	ringbuf->size = 32 * PAGE_SIZE;
1448
	memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
1449 1450 1451 1452 1453 1454

	init_waitqueue_head(&ring->irq_queue);

	if (I915_NEED_GFX_HWS(dev)) {
		ret = init_status_page(ring);
		if (ret)
1455
			goto error;
1456 1457 1458 1459
	} else {
		BUG_ON(ring->id != RCS);
		ret = init_phys_status_page(ring);
		if (ret)
1460
			goto error;
1461 1462 1463 1464 1465
	}

	ret = allocate_ring_buffer(ring);
	if (ret) {
		DRM_ERROR("Failed to allocate ringbuffer %s: %d\n", ring->name, ret);
1466
		goto error;
1467
	}
1468

1469 1470 1471 1472
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
1473
	ringbuf->effective_size = ringbuf->size;
1474
	if (IS_I830(dev) || IS_845G(dev))
1475
		ringbuf->effective_size -= 2 * CACHELINE_BYTES;
1476

1477 1478
	ret = i915_cmd_parser_init_ring(ring);
	if (ret)
1479 1480 1481 1482 1483 1484 1485
		goto error;

	ret = ring->init(ring);
	if (ret)
		goto error;

	return 0;
1486

1487 1488 1489 1490
error:
	kfree(ringbuf);
	ring->buffer = NULL;
	return ret;
1491 1492
}

1493
void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
1494
{
1495
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
1496
	struct intel_ringbuffer *ringbuf = ring->buffer;
1497

1498
	if (!intel_ring_initialized(ring))
1499 1500
		return;

1501
	intel_stop_ring_buffer(ring);
1502
	WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
1503

1504
	iounmap(ringbuf->virtual_start);
1505

1506 1507 1508
	i915_gem_object_ggtt_unpin(ringbuf->obj);
	drm_gem_object_unreference(&ringbuf->obj->base);
	ringbuf->obj = NULL;
1509 1510
	ring->preallocated_lazy_request = NULL;
	ring->outstanding_lazy_seqno = 0;
1511

Z
Zou Nan hai 已提交
1512 1513 1514
	if (ring->cleanup)
		ring->cleanup(ring);

1515
	cleanup_status_page(ring);
1516 1517

	i915_cmd_parser_fini_ring(ring);
1518

1519
	kfree(ringbuf);
1520
	ring->buffer = NULL;
1521 1522
}

1523
static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
1524
{
1525
	struct intel_ringbuffer *ringbuf = ring->buffer;
1526
	struct drm_i915_gem_request *request;
1527
	u32 seqno = 0;
1528 1529
	int ret;

1530 1531 1532
	if (ringbuf->last_retired_head != -1) {
		ringbuf->head = ringbuf->last_retired_head;
		ringbuf->last_retired_head = -1;
1533

1534 1535
		ringbuf->space = ring_space(ring);
		if (ringbuf->space >= n)
1536 1537 1538 1539
			return 0;
	}

	list_for_each_entry(request, &ring->request_list, list) {
1540
		if (__ring_space(request->tail, ringbuf->tail, ringbuf->size) >= n) {
1541 1542 1543 1544 1545 1546 1547 1548
			seqno = request->seqno;
			break;
		}
	}

	if (seqno == 0)
		return -ENOSPC;

1549
	ret = i915_wait_seqno(ring, seqno);
1550 1551 1552
	if (ret)
		return ret;

1553
	i915_gem_retire_requests_ring(ring);
1554 1555
	ringbuf->head = ringbuf->last_retired_head;
	ringbuf->last_retired_head = -1;
1556

1557
	ringbuf->space = ring_space(ring);
1558 1559 1560
	return 0;
}

1561
static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
1562
{
1563
	struct drm_device *dev = ring->dev;
1564
	struct drm_i915_private *dev_priv = dev->dev_private;
1565
	struct intel_ringbuffer *ringbuf = ring->buffer;
1566
	unsigned long end;
1567
	int ret;
1568

1569 1570 1571 1572
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

1573 1574 1575
	/* force the tail write in case we have been skipping them */
	__intel_ring_advance(ring);

1576 1577 1578 1579 1580 1581
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1582

1583
	trace_i915_ring_wait_begin(ring);
1584
	do {
1585 1586 1587
		ringbuf->head = I915_READ_HEAD(ring);
		ringbuf->space = ring_space(ring);
		if (ringbuf->space >= n) {
1588 1589
			ret = 0;
			break;
1590 1591
		}

1592 1593
		if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
		    dev->primary->master) {
1594 1595 1596 1597
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
1598

1599
		msleep(1);
1600

1601 1602 1603 1604 1605
		if (dev_priv->mm.interruptible && signal_pending(current)) {
			ret = -ERESTARTSYS;
			break;
		}

1606 1607
		ret = i915_gem_check_wedge(&dev_priv->gpu_error,
					   dev_priv->mm.interruptible);
1608
		if (ret)
1609 1610 1611 1612 1613 1614 1615
			break;

		if (time_after(jiffies, end)) {
			ret = -EBUSY;
			break;
		}
	} while (1);
C
Chris Wilson 已提交
1616
	trace_i915_ring_wait_end(ring);
1617
	return ret;
1618
}
1619

1620
static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
1621 1622
{
	uint32_t __iomem *virt;
1623 1624
	struct intel_ringbuffer *ringbuf = ring->buffer;
	int rem = ringbuf->size - ringbuf->tail;
1625

1626
	if (ringbuf->space < rem) {
1627 1628 1629 1630 1631
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

1632
	virt = ringbuf->virtual_start + ringbuf->tail;
1633 1634 1635 1636
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

1637 1638
	ringbuf->tail = 0;
	ringbuf->space = ring_space(ring);
1639 1640 1641 1642

	return 0;
}

1643
int intel_ring_idle(struct intel_engine_cs *ring)
1644 1645 1646 1647 1648
{
	u32 seqno;
	int ret;

	/* We need to add any requests required to flush the objects and ring */
1649
	if (ring->outstanding_lazy_seqno) {
1650
		ret = i915_add_request(ring, NULL);
1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

	seqno = list_entry(ring->request_list.prev,
			   struct drm_i915_gem_request,
			   list)->seqno;

	return i915_wait_seqno(ring, seqno);
}

1666
static int
1667
intel_ring_alloc_seqno(struct intel_engine_cs *ring)
1668
{
1669
	if (ring->outstanding_lazy_seqno)
1670 1671
		return 0;

1672 1673 1674 1675 1676 1677 1678 1679 1680 1681
	if (ring->preallocated_lazy_request == NULL) {
		struct drm_i915_gem_request *request;

		request = kmalloc(sizeof(*request), GFP_KERNEL);
		if (request == NULL)
			return -ENOMEM;

		ring->preallocated_lazy_request = request;
	}

1682
	return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
1683 1684
}

1685
static int __intel_ring_prepare(struct intel_engine_cs *ring,
1686
				int bytes)
M
Mika Kuoppala 已提交
1687
{
1688
	struct intel_ringbuffer *ringbuf = ring->buffer;
M
Mika Kuoppala 已提交
1689 1690
	int ret;

1691
	if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
M
Mika Kuoppala 已提交
1692 1693 1694 1695 1696
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

1697
	if (unlikely(ringbuf->space < bytes)) {
M
Mika Kuoppala 已提交
1698 1699 1700 1701 1702 1703 1704 1705
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	return 0;
}

1706
int intel_ring_begin(struct intel_engine_cs *ring,
1707
		     int num_dwords)
1708
{
1709
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1710
	int ret;
1711

1712 1713
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
1714 1715
	if (ret)
		return ret;
1716

1717 1718 1719 1720
	ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
	if (ret)
		return ret;

1721 1722 1723 1724 1725
	/* Preallocate the olr before touching the ring */
	ret = intel_ring_alloc_seqno(ring);
	if (ret)
		return ret;

1726
	ring->buffer->space -= num_dwords * sizeof(uint32_t);
1727
	return 0;
1728
}
1729

1730
/* Align the ring tail to a cacheline boundary */
1731
int intel_ring_cacheline_align(struct intel_engine_cs *ring)
1732
{
1733
	int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
1734 1735 1736 1737 1738
	int ret;

	if (num_dwords == 0)
		return 0;

1739
	num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751
	ret = intel_ring_begin(ring, num_dwords);
	if (ret)
		return ret;

	while (num_dwords--)
		intel_ring_emit(ring, MI_NOOP);

	intel_ring_advance(ring);

	return 0;
}

1752
void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
1753
{
1754 1755
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1756

1757
	BUG_ON(ring->outstanding_lazy_seqno);
1758

1759
	if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
1760 1761
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
1762
		if (HAS_VEBOX(dev))
1763
			I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
1764
	}
1765

1766
	ring->set_seqno(ring, seqno);
1767
	ring->hangcheck.seqno = seqno;
1768
}
1769

1770
static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
1771
				     u32 value)
1772
{
1773
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1774 1775

       /* Every tail move must follow the sequence below */
1776 1777 1778 1779

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
1780
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1781 1782 1783 1784
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1785

1786
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
1787
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
1788 1789 1790
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
1791

1792
	/* Now that the ring is fully powered up, update the tail */
1793
	I915_WRITE_TAIL(ring, value);
1794 1795 1796 1797 1798
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
1799
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1800
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1801 1802
}

1803
static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
1804
			       u32 invalidate, u32 flush)
1805
{
1806
	uint32_t cmd;
1807 1808 1809 1810 1811 1812
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

1813
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
1814 1815
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
1816 1817 1818 1819 1820 1821
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1822
	if (invalidate & I915_GEM_GPU_DOMAINS)
1823 1824
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
			MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1825
	intel_ring_emit(ring, cmd);
1826
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
1827 1828 1829 1830 1831 1832 1833
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
1834 1835
	intel_ring_advance(ring);
	return 0;
1836 1837
}

1838
static int
1839
gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1840
			      u64 offset, u32 len,
1841 1842
			      unsigned flags)
{
B
Ben Widawsky 已提交
1843 1844 1845
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
		!(flags & I915_DISPATCH_SECURE);
1846 1847 1848 1849 1850 1851 1852
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
B
Ben Widawsky 已提交
1853
	intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
B
Ben Widawsky 已提交
1854 1855
	intel_ring_emit(ring, lower_32_bits(offset));
	intel_ring_emit(ring, upper_32_bits(offset));
1856 1857 1858 1859 1860 1861
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

1862
static int
1863
hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1864
			      u64 offset, u32 len,
1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882
			      unsigned flags)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

1883
static int
1884
gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1885
			      u64 offset, u32 len,
1886
			      unsigned flags)
1887
{
1888
	int ret;
1889

1890 1891 1892
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
1893

1894 1895 1896
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1897 1898 1899
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
1900

1901
	return 0;
1902 1903
}

1904 1905
/* Blitter support (SandyBridge+) */

1906
static int gen6_ring_flush(struct intel_engine_cs *ring,
1907
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
1908
{
R
Rodrigo Vivi 已提交
1909
	struct drm_device *dev = ring->dev;
1910
	uint32_t cmd;
1911 1912
	int ret;

1913
	ret = intel_ring_begin(ring, 4);
1914 1915 1916
	if (ret)
		return ret;

1917
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
1918 1919
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
1920 1921 1922 1923 1924 1925
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1926
	if (invalidate & I915_GEM_DOMAIN_RENDER)
1927
		cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
1928
			MI_FLUSH_DW_OP_STOREDW;
1929
	intel_ring_emit(ring, cmd);
1930
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
1931 1932 1933 1934 1935 1936 1937
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
1938
	intel_ring_advance(ring);
R
Rodrigo Vivi 已提交
1939

1940
	if (IS_GEN7(dev) && !invalidate && flush)
R
Rodrigo Vivi 已提交
1941 1942
		return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);

1943
	return 0;
Z
Zou Nan hai 已提交
1944 1945
}

1946 1947
int intel_init_render_ring_buffer(struct drm_device *dev)
{
1948
	struct drm_i915_private *dev_priv = dev->dev_private;
1949
	struct intel_engine_cs *ring = &dev_priv->ring[RCS];
1950

1951 1952 1953 1954
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1955 1956
	if (INTEL_INFO(dev)->gen >= 6) {
		ring->add_request = gen6_add_request;
1957
		ring->flush = gen7_render_ring_flush;
1958
		if (INTEL_INFO(dev)->gen == 6)
1959
			ring->flush = gen6_render_ring_flush;
1960
		if (INTEL_INFO(dev)->gen >= 8) {
B
Ben Widawsky 已提交
1961
			ring->flush = gen8_render_ring_flush;
1962 1963 1964 1965 1966 1967
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
		} else {
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
		}
1968
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
1969
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
1970
		ring->set_seqno = ring_set_seqno;
1971
		ring->semaphore.sync_to = gen6_ring_sync;
1972
		ring->semaphore.signal = gen6_signal;
1973 1974 1975 1976 1977 1978
		/*
		 * The current semaphore is only applied on pre-gen8 platform.
		 * And there is no VCS2 ring on the pre-gen8 platform. So the
		 * semaphore between RCS and VCS2 is initialized as INVALID.
		 * Gen8 will initialize the sema between VCS2 and RCS later.
		 */
1979 1980 1981 1982 1983 1984 1985 1986 1987 1988
		ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
		ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
		ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
		ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
		ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
		ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
		ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
		ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
1989 1990
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
1991
		ring->flush = gen4_render_ring_flush;
1992
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
1993
		ring->set_seqno = pc_render_set_seqno;
1994 1995
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
1996 1997
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
1998
	} else {
1999
		ring->add_request = i9xx_add_request;
2000 2001 2002 2003
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
2004
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2005
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2006 2007 2008 2009 2010 2011 2012
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2013
		ring->irq_enable_mask = I915_USER_INTERRUPT;
2014
	}
2015
	ring->write_tail = ring_write_tail;
2016 2017
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
2018 2019
	else if (IS_GEN8(dev))
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2020
	else if (INTEL_INFO(dev)->gen >= 6)
2021 2022 2023 2024 2025 2026 2027
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2028 2029 2030
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;

2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
		struct drm_i915_gem_object *obj;
		int ret;

		obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

2042
		ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
2043 2044 2045 2046 2047 2048
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

2049 2050
		ring->scratch.obj = obj;
		ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
2051 2052
	}

2053
	return intel_init_ring_buffer(dev, ring);
2054 2055
}

2056 2057
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
{
2058
	struct drm_i915_private *dev_priv = dev->dev_private;
2059
	struct intel_engine_cs *ring = &dev_priv->ring[RCS];
2060
	struct intel_ringbuffer *ringbuf = ring->buffer;
2061
	int ret;
2062

2063 2064 2065 2066 2067 2068 2069
	if (ringbuf == NULL) {
		ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
		if (!ringbuf)
			return -ENOMEM;
		ring->buffer = ringbuf;
	}

2070 2071 2072 2073
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

2074
	if (INTEL_INFO(dev)->gen >= 6) {
2075
		/* non-kms not supported on gen6+ */
2076 2077
		ret = -ENODEV;
		goto err_ringbuf;
2078
	}
2079 2080 2081 2082 2083

	/* Note: gem is not supported on gen5/ilk without kms (the corresponding
	 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
	 * the special gen5 functions. */
	ring->add_request = i9xx_add_request;
2084 2085 2086 2087
	if (INTEL_INFO(dev)->gen < 4)
		ring->flush = gen2_render_ring_flush;
	else
		ring->flush = gen4_render_ring_flush;
2088
	ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2089
	ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2090 2091 2092 2093 2094 2095 2096
	if (IS_GEN2(dev)) {
		ring->irq_get = i8xx_ring_get_irq;
		ring->irq_put = i8xx_ring_put_irq;
	} else {
		ring->irq_get = i9xx_ring_get_irq;
		ring->irq_put = i9xx_ring_put_irq;
	}
2097
	ring->irq_enable_mask = I915_USER_INTERRUPT;
2098
	ring->write_tail = ring_write_tail;
2099 2100 2101 2102 2103 2104
	if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2105 2106
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;
2107 2108 2109 2110 2111

	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);

2112 2113
	ringbuf->size = size;
	ringbuf->effective_size = ringbuf->size;
2114
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
2115
		ringbuf->effective_size -= 2 * CACHELINE_BYTES;
2116

2117 2118
	ringbuf->virtual_start = ioremap_wc(start, size);
	if (ringbuf->virtual_start == NULL) {
2119 2120
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
2121 2122
		ret = -ENOMEM;
		goto err_ringbuf;
2123 2124
	}

2125
	if (!I915_NEED_GFX_HWS(dev)) {
2126
		ret = init_phys_status_page(ring);
2127
		if (ret)
2128
			goto err_vstart;
2129 2130
	}

2131
	return 0;
2132 2133

err_vstart:
2134
	iounmap(ringbuf->virtual_start);
2135 2136 2137 2138
err_ringbuf:
	kfree(ringbuf);
	ring->buffer = NULL;
	return ret;
2139 2140
}

2141 2142
int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
2143
	struct drm_i915_private *dev_priv = dev->dev_private;
2144
	struct intel_engine_cs *ring = &dev_priv->ring[VCS];
2145

2146 2147 2148
	ring->name = "bsd ring";
	ring->id = VCS;

2149
	ring->write_tail = ring_write_tail;
2150
	if (INTEL_INFO(dev)->gen >= 6) {
2151
		ring->mmio_base = GEN6_BSD_RING_BASE;
2152 2153 2154
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
2155
		ring->flush = gen6_bsd_ring_flush;
2156 2157
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2158
		ring->set_seqno = ring_set_seqno;
2159 2160 2161 2162 2163
		if (INTEL_INFO(dev)->gen >= 8) {
			ring->irq_enable_mask =
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
2164 2165
			ring->dispatch_execbuffer =
				gen8_ring_dispatch_execbuffer;
2166 2167 2168 2169
		} else {
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
2170 2171
			ring->dispatch_execbuffer =
				gen6_ring_dispatch_execbuffer;
2172
		}
2173
		ring->semaphore.sync_to = gen6_ring_sync;
2174
		ring->semaphore.signal = gen6_signal;
2175 2176 2177 2178 2179 2180
		/*
		 * The current semaphore is only applied on pre-gen8 platform.
		 * And there is no VCS2 ring on the pre-gen8 platform. So the
		 * semaphore between VCS and VCS2 is initialized as INVALID.
		 * Gen8 will initialize the sema between VCS2 and VCS later.
		 */
2181 2182 2183 2184 2185 2186 2187 2188 2189 2190
		ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
		ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
		ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
		ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
		ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
		ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
		ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
		ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2191 2192 2193
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
2194
		ring->add_request = i9xx_add_request;
2195
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2196
		ring->set_seqno = ring_set_seqno;
2197
		if (IS_GEN5(dev)) {
2198
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2199 2200 2201
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
2202
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2203 2204 2205
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2206
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2207 2208 2209
	}
	ring->init = init_ring_common;

2210
	return intel_init_ring_buffer(dev, ring);
2211
}
2212

2213 2214 2215 2216 2217 2218 2219
/**
 * Initialize the second BSD ring for Broadwell GT3.
 * It is noted that this only exists on Broadwell GT3.
 */
int intel_init_bsd2_ring_buffer(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2220
	struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241

	if ((INTEL_INFO(dev)->gen != 8)) {
		DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
		return -EINVAL;
	}

	ring->name = "bds2_ring";
	ring->id = VCS2;

	ring->write_tail = ring_write_tail;
	ring->mmio_base = GEN8_BSD2_RING_BASE;
	ring->flush = gen6_bsd_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
	ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
	ring->irq_get = gen8_ring_get_irq;
	ring->irq_put = gen8_ring_put_irq;
	ring->dispatch_execbuffer =
			gen8_ring_dispatch_execbuffer;
2242
	ring->semaphore.sync_to = gen6_ring_sync;
2243
	ring->semaphore.signal = gen6_signal;
2244 2245 2246 2247 2248 2249
	/*
	 * The current semaphore is only applied on the pre-gen8. And there
	 * is no bsd2 ring on the pre-gen8. So now the semaphore_register
	 * between VCS2 and other ring is initialized as invalid.
	 * Gen8 will initialize the sema between VCS2 and other ring later.
	 */
2250 2251 2252 2253 2254 2255 2256 2257 2258 2259
	ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
	ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
	ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
	ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
	ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2260 2261 2262 2263 2264 2265

	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2266 2267
int intel_init_blt_ring_buffer(struct drm_device *dev)
{
2268
	struct drm_i915_private *dev_priv = dev->dev_private;
2269
	struct intel_engine_cs *ring = &dev_priv->ring[BCS];
2270

2271 2272 2273 2274 2275
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
2276
	ring->flush = gen6_ring_flush;
2277 2278
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2279
	ring->set_seqno = ring_set_seqno;
2280 2281 2282 2283 2284
	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2285
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2286 2287 2288 2289
	} else {
		ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2290
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2291
	}
2292
	ring->semaphore.sync_to = gen6_ring_sync;
2293
	ring->semaphore.signal = gen6_signal;
2294 2295 2296 2297 2298 2299
	/*
	 * The current semaphore is only applied on pre-gen8 platform. And
	 * there is no VCS2 ring on the pre-gen8 platform. So the semaphore
	 * between BCS and VCS2 is initialized as INVALID.
	 * Gen8 will initialize the sema between BCS and VCS2 later.
	 */
2300 2301 2302 2303 2304 2305 2306 2307 2308 2309
	ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
	ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
	ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
	ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
	ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
	ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
	ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
	ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2310
	ring->init = init_ring_common;
2311

2312
	return intel_init_ring_buffer(dev, ring);
2313
}
2314

B
Ben Widawsky 已提交
2315 2316
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
2317
	struct drm_i915_private *dev_priv = dev->dev_private;
2318
	struct intel_engine_cs *ring = &dev_priv->ring[VECS];
B
Ben Widawsky 已提交
2319 2320 2321 2322 2323 2324 2325 2326 2327 2328

	ring->name = "video enhancement ring";
	ring->id = VECS;

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
2329 2330 2331

	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
2332
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
2333 2334
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2335
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2336 2337 2338 2339
	} else {
		ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		ring->irq_get = hsw_vebox_get_irq;
		ring->irq_put = hsw_vebox_put_irq;
2340
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2341
	}
2342
	ring->semaphore.sync_to = gen6_ring_sync;
2343
	ring->semaphore.signal = gen6_signal;
2344 2345 2346 2347 2348 2349 2350 2351 2352 2353
	ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
	ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
	ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
	ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
	ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
	ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
	ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
	ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
B
Ben Widawsky 已提交
2354 2355 2356 2357 2358
	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2359
int
2360
intel_ring_flush_all_caches(struct intel_engine_cs *ring)
2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
2378
intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}
2396 2397

void
2398
intel_stop_ring_buffer(struct intel_engine_cs *ring)
2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411
{
	int ret;

	if (!intel_ring_initialized(ring))
		return;

	ret = intel_ring_idle(ring);
	if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

	stop_ring(ring);
}