intel_ringbuffer.c 72.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51
bool
intel_ring_initialized(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;

	if (!dev)
		return false;

	if (i915.enable_execlists) {
		struct intel_context *dctx = ring->default_context;
		struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;

		return ringbuf->obj;
	} else
		return ring->buffer && ring->buffer->obj;
}
52

53
int __intel_ring_space(int head, int tail, int size)
54
{
55
	int space = head - (tail + I915_RING_FREE_SPACE);
56
	if (space < 0)
57
		space += size;
58 59 60
	return space;
}

61
int intel_ring_space(struct intel_ringbuffer *ringbuf)
62
{
63 64
	return __intel_ring_space(ringbuf->head & HEAD_ADDR,
				  ringbuf->tail, ringbuf->size);
65 66
}

67
bool intel_ring_stopped(struct intel_engine_cs *ring)
68 69
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
70 71
	return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
}
72

73
void __intel_ring_advance(struct intel_engine_cs *ring)
74
{
75 76
	struct intel_ringbuffer *ringbuf = ring->buffer;
	ringbuf->tail &= ringbuf->size - 1;
77
	if (intel_ring_stopped(ring))
78
		return;
79
	ring->write_tail(ring, ringbuf->tail);
80 81
}

82
static int
83
gen2_render_ring_flush(struct intel_engine_cs *ring,
84 85 86 87 88 89 90
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
91
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
109
gen4_render_ring_flush(struct intel_engine_cs *ring,
110 111
		       u32	invalidate_domains,
		       u32	flush_domains)
112
{
113
	struct drm_device *dev = ring->dev;
114
	u32 cmd;
115
	int ret;
116

117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
146
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
147 148 149
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
150

151 152 153
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
154

155 156 157
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
158

159 160 161
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
162 163

	return 0;
164 165
}

166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
204
intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
205
{
206
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
239
gen6_render_ring_flush(struct intel_engine_cs *ring,
240 241 242
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
243
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
244 245
	int ret;

246 247 248 249 250
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

251 252 253 254
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
255 256 257 258 259 260 261
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
262
		flags |= PIPE_CONTROL_CS_STALL;
263 264 265 266 267 268 269 270 271 272 273
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
274
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
275
	}
276

277
	ret = intel_ring_begin(ring, 4);
278 279 280
	if (ret)
		return ret;

281
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
282 283
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
284
	intel_ring_emit(ring, 0);
285 286 287 288 289
	intel_ring_advance(ring);

	return 0;
}

290
static int
291
gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

309
static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
R
Rodrigo Vivi 已提交
310 311 312 313 314 315
{
	int ret;

	if (!ring->fbc_dirty)
		return 0;

316
	ret = intel_ring_begin(ring, 6);
R
Rodrigo Vivi 已提交
317 318 319 320 321 322
	if (ret)
		return ret;
	/* WaFbcNukeOn3DBlt:ivb/hsw */
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, value);
323 324 325
	intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
R
Rodrigo Vivi 已提交
326 327 328 329 330 331
	intel_ring_advance(ring);

	ring->fbc_dirty = false;
	return 0;
}

332
static int
333
gen7_render_ring_flush(struct intel_engine_cs *ring,
334 335 336
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
337
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
338 339
	int ret;

340 341 342 343 344 345 346 347 348 349
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

350 351 352 353 354 355 356 357 358 359 360 361 362 363 364
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
365
		flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
366 367 368 369
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
370
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
371 372 373 374 375

		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
376 377 378 379 380 381 382 383
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
384
	intel_ring_emit(ring, scratch_addr);
385 386 387
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

388
	if (!invalidate_domains && flush_domains)
R
Rodrigo Vivi 已提交
389 390
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

391 392 393
	return 0;
}

394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414
static int
gen8_emit_pipe_control(struct intel_engine_cs *ring,
		       u32 flags, u32 scratch_addr)
{
	int ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

B
Ben Widawsky 已提交
415
static int
416
gen8_render_ring_flush(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
417 418 419
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
420
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
421
	int ret;
B
Ben Widawsky 已提交
422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
438 439 440 441 442 443 444 445

		/* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
		ret = gen8_emit_pipe_control(ring,
					     PIPE_CONTROL_CS_STALL |
					     PIPE_CONTROL_STALL_AT_SCOREBOARD,
					     0);
		if (ret)
			return ret;
B
Ben Widawsky 已提交
446 447
	}

R
Rodrigo Vivi 已提交
448 449 450 451 452 453 454 455
	ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
	if (ret)
		return ret;

	if (!invalidate_domains && flush_domains)
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

	return 0;
B
Ben Widawsky 已提交
456 457
}

458
static void ring_write_tail(struct intel_engine_cs *ring,
459
			    u32 value)
460
{
461
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
462
	I915_WRITE_TAIL(ring, value);
463 464
}

465
u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
466
{
467
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
468
	u64 acthd;
469

470 471 472 473 474 475 476 477 478
	if (INTEL_INFO(ring->dev)->gen >= 8)
		acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
					 RING_ACTHD_UDW(ring->mmio_base));
	else if (INTEL_INFO(ring->dev)->gen >= 4)
		acthd = I915_READ(RING_ACTHD(ring->mmio_base));
	else
		acthd = I915_READ(ACTHD);

	return acthd;
479 480
}

481
static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
482 483 484 485 486 487 488 489 490 491
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

492
static bool stop_ring(struct intel_engine_cs *ring)
493
{
494
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
495

496 497
	if (!IS_GEN2(ring->dev)) {
		I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
498 499
		if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
			DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
500 501 502 503 504 505
			/* Sometimes we observe that the idle flag is not
			 * set even though the ring is empty. So double
			 * check before giving up.
			 */
			if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
				return false;
506 507
		}
	}
508

509
	I915_WRITE_CTL(ring, 0);
510
	I915_WRITE_HEAD(ring, 0);
511
	ring->write_tail(ring, 0);
512

513 514 515 516
	if (!IS_GEN2(ring->dev)) {
		(void)I915_READ_CTL(ring);
		I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
	}
517

518 519
	return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
}
520

521
static int init_ring_common(struct intel_engine_cs *ring)
522 523 524
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
525 526
	struct intel_ringbuffer *ringbuf = ring->buffer;
	struct drm_i915_gem_object *obj = ringbuf->obj;
527 528 529 530 531 532
	int ret = 0;

	gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);

	if (!stop_ring(ring)) {
		/* G45 ring initialization often fails to reset head to zero */
533 534 535 536 537 538 539
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
540

541
		if (!stop_ring(ring)) {
542 543 544 545 546 547 548
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
549 550
			ret = -EIO;
			goto out;
551
		}
552 553
	}

554 555 556 557 558
	if (I915_NEED_GFX_HWS(dev))
		intel_ring_setup_status_page(ring);
	else
		ring_setup_phys_status_page(ring);

559 560 561
	/* Enforce ordering by reading HEAD register back */
	I915_READ_HEAD(ring);

562 563 564 565
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
566
	I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
567 568 569 570 571 572 573 574

	/* WaClearRingBufHeadRegAtInit:ctg,elk */
	if (I915_READ_HEAD(ring))
		DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
			  ring->name, I915_READ_HEAD(ring));
	I915_WRITE_HEAD(ring, 0);
	(void)I915_READ_HEAD(ring);

575
	I915_WRITE_CTL(ring,
576
			((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
577
			| RING_VALID);
578 579

	/* If the head is still not zero, the ring is dead */
580
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
581
		     I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
582
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
583
		DRM_ERROR("%s initialization failed "
584 585 586 587 588
			  "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
			  ring->name,
			  I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
			  I915_READ_HEAD(ring), I915_READ_TAIL(ring),
			  I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
589 590
		ret = -EIO;
		goto out;
591 592
	}

593 594 595 596
	ringbuf->head = I915_READ_HEAD(ring);
	ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
	ringbuf->space = intel_ring_space(ringbuf);
	ringbuf->last_retired_head = -1;
597

598 599
	memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));

600
out:
601
	gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
602 603

	return ret;
604 605
}

606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624
void
intel_fini_pipe_control(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;

	if (ring->scratch.obj == NULL)
		return;

	if (INTEL_INFO(dev)->gen >= 5) {
		kunmap(sg_page(ring->scratch.obj->pages->sgl));
		i915_gem_object_ggtt_unpin(ring->scratch.obj);
	}

	drm_gem_object_unreference(&ring->scratch.obj->base);
	ring->scratch.obj = NULL;
}

int
intel_init_pipe_control(struct intel_engine_cs *ring)
625 626 627
{
	int ret;

628
	if (ring->scratch.obj)
629 630
		return 0;

631 632
	ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
	if (ring->scratch.obj == NULL) {
633 634 635 636
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
637

638 639 640
	ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
641

642
	ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
643 644 645
	if (ret)
		goto err_unref;

646 647 648
	ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
	ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
	if (ring->scratch.cpu_page == NULL) {
649
		ret = -ENOMEM;
650
		goto err_unpin;
651
	}
652

653
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
654
			 ring->name, ring->scratch.gtt_offset);
655 656 657
	return 0;

err_unpin:
B
Ben Widawsky 已提交
658
	i915_gem_object_ggtt_unpin(ring->scratch.obj);
659
err_unref:
660
	drm_gem_object_unreference(&ring->scratch.obj->base);
661 662 663 664
err:
	return ret;
}

665 666
static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
				       struct intel_context *ctx)
667
{
668
	int ret, i;
669 670
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
671
	struct i915_workarounds *w = &dev_priv->workarounds;
672

673 674
	if (WARN_ON(w->count == 0))
		return 0;
675

676 677 678 679
	ring->gpu_caches_dirty = true;
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
680

681
	ret = intel_ring_begin(ring, (w->count * 2 + 2));
682 683 684
	if (ret)
		return ret;

685
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
686 687 688 689
	for (i = 0; i < w->count; i++) {
		intel_ring_emit(ring, w->reg[i].addr);
		intel_ring_emit(ring, w->reg[i].value);
	}
690
	intel_ring_emit(ring, MI_NOOP);
691 692 693 694 695 696 697

	intel_ring_advance(ring);

	ring->gpu_caches_dirty = true;
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
698

699
	DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
700

701
	return 0;
702 703
}

704
static int wa_add(struct drm_i915_private *dev_priv,
705
		  const u32 addr, const u32 mask, const u32 val)
706 707 708 709 710 711 712 713 714 715 716 717 718
{
	const u32 idx = dev_priv->workarounds.count;

	if (WARN_ON(idx >= I915_MAX_WA_REGS))
		return -ENOSPC;

	dev_priv->workarounds.reg[idx].addr = addr;
	dev_priv->workarounds.reg[idx].value = val;
	dev_priv->workarounds.reg[idx].mask = mask;

	dev_priv->workarounds.count++;

	return 0;
719 720
}

721 722
#define WA_REG(addr, mask, val) { \
		const int r = wa_add(dev_priv, (addr), (mask), (val)); \
723 724 725 726 727
		if (r) \
			return r; \
	}

#define WA_SET_BIT_MASKED(addr, mask) \
728
	WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
729 730

#define WA_CLR_BIT_MASKED(addr, mask) \
731
	WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
732

733
#define WA_SET_FIELD_MASKED(addr, mask, value) \
734
	WA_REG(addr, mask, _MASKED_FIELD(mask, value))
735

736 737
#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
738

739
#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
740

741
static int bdw_init_workarounds(struct intel_engine_cs *ring)
742
{
743 744
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
745 746

	/* WaDisablePartialInstShootdown:bdw */
747
	/* WaDisableThreadStallDopClockGating:bdw (pre-production) */
748 749 750
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
			  STALL_DOP_GATING_DISABLE);
751

752
	/* WaDisableDopClockGating:bdw */
753 754
	WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
			  DOP_CLOCK_GATING_DISABLE);
755

756 757
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
			  GEN8_SAMPLER_POWER_BYPASS_DIS);
758 759 760 761 762

	/* Use Force Non-Coherent whenever executing a 3D context. This is a
	 * workaround for for a possible hang in the unlikely event a TLB
	 * invalidation occurs during a PSD flush.
	 */
763
	/* WaDisableFenceDestinationToSLM:bdw (GT3 pre-production) */
764 765 766
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
			  HDC_FORCE_NON_COHERENT |
			  (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
767 768

	/* Wa4x4STCOptimizationDisable:bdw */
769 770
	WA_SET_BIT_MASKED(CACHE_MODE_1,
			  GEN8_4x4_STC_OPTIMIZATION_DISABLE);
771 772 773 774 775 776 777 778 779

	/*
	 * BSpec recommends 8x4 when MSAA is used,
	 * however in practice 16x4 seems fastest.
	 *
	 * Note that PS/WM thread counts depend on the WIZ hashing
	 * disable bit, which we don't touch here, but it's good
	 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
	 */
780 781 782
	WA_SET_FIELD_MASKED(GEN7_GT_MODE,
			    GEN6_WIZ_HASHING_MASK,
			    GEN6_WIZ_HASHING_16x4);
783

784 785 786
	return 0;
}

787 788 789 790 791 792 793
static int chv_init_workarounds(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* WaDisablePartialInstShootdown:chv */
	/* WaDisableThreadStallDopClockGating:chv */
794
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
795 796
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
			  STALL_DOP_GATING_DISABLE);
797

798 799 800 801 802 803 804 805 806 807
	/* Use Force Non-Coherent whenever executing a 3D context. This is a
	 * workaround for a possible hang in the unlikely event a TLB
	 * invalidation occurs during a PSD flush.
	 */
	/* WaForceEnableNonCoherent:chv */
	/* WaHdcDisableFetchWhenMasked:chv */
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
			  HDC_FORCE_NON_COHERENT |
			  HDC_DONOT_FETCH_MEM_WHEN_MASKED);

808 809 810
	return 0;
}

811
int init_workarounds_ring(struct intel_engine_cs *ring)
812 813 814 815 816 817 818 819 820 821 822 823 824
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	WARN_ON(ring->id != RCS);

	dev_priv->workarounds.count = 0;

	if (IS_BROADWELL(dev))
		return bdw_init_workarounds(ring);

	if (IS_CHERRYVIEW(dev))
		return chv_init_workarounds(ring);
825 826 827 828

	return 0;
}

829
static int init_render_ring(struct intel_engine_cs *ring)
830
{
831
	struct drm_device *dev = ring->dev;
832
	struct drm_i915_private *dev_priv = dev->dev_private;
833
	int ret = init_ring_common(ring);
834 835
	if (ret)
		return ret;
836

837 838
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
	if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
839
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
840 841 842 843

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
844
	 *
845
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
846
	 */
847
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
848 849
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

850
	/* Required for the hardware to program scanline values for waiting */
851
	/* WaEnableFlushTlbInvalidationMode:snb */
852 853
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
854
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
855

856
	/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
857 858
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
859
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
860
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
861

862
	if (INTEL_INFO(dev)->gen >= 5) {
863
		ret = intel_init_pipe_control(ring);
864 865 866 867
		if (ret)
			return ret;
	}

868
	if (IS_GEN6(dev)) {
869 870 871 872 873 874
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
875
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
876 877
	}

878 879
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
880

881
	if (HAS_L3_DPF(dev))
882
		I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
883

884
	return init_workarounds_ring(ring);
885 886
}

887
static void render_ring_cleanup(struct intel_engine_cs *ring)
888
{
889
	struct drm_device *dev = ring->dev;
890 891 892 893 894 895 896
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (dev_priv->semaphore_obj) {
		i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
		drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
		dev_priv->semaphore_obj = NULL;
	}
897

898
	intel_fini_pipe_control(ring);
899 900
}

901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974
static int gen8_rcs_signal(struct intel_engine_cs *signaller,
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 8
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

		intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
		intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
					   PIPE_CONTROL_QW_WRITE |
					   PIPE_CONTROL_FLUSH_ENABLE);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset));
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
		intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
		intel_ring_emit(signaller, 0);
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

static int gen8_xcs_signal(struct intel_engine_cs *signaller,
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 6
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

		intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
					   MI_FLUSH_DW_OP_STOREDW);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
					   MI_FLUSH_DW_USE_GTT);
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
		intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

975
static int gen6_signal(struct intel_engine_cs *signaller,
976
		       unsigned int num_dwords)
977
{
978 979
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
980
	struct intel_engine_cs *useless;
981
	int i, ret, num_rings;
982

983 984 985 986
#define MBOX_UPDATE_DWORDS 3
	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
#undef MBOX_UPDATE_DWORDS
987 988 989 990 991

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

992 993 994 995 996 997 998 999
	for_each_ring(useless, dev_priv, i) {
		u32 mbox_reg = signaller->semaphore.mbox.signal[i];
		if (mbox_reg != GEN6_NOSYNC) {
			intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
			intel_ring_emit(signaller, mbox_reg);
			intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
		}
	}
1000

1001 1002 1003 1004
	/* If num_dwords was rounded, make sure the tail pointer is correct */
	if (num_rings % 2 == 0)
		intel_ring_emit(signaller, MI_NOOP);

1005
	return 0;
1006 1007
}

1008 1009 1010 1011 1012 1013 1014 1015 1016
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
1017
static int
1018
gen6_add_request(struct intel_engine_cs *ring)
1019
{
1020
	int ret;
1021

B
Ben Widawsky 已提交
1022 1023 1024 1025 1026
	if (ring->semaphore.signal)
		ret = ring->semaphore.signal(ring, 4);
	else
		ret = intel_ring_begin(ring, 4);

1027 1028 1029 1030 1031
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1032
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1033
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1034
	__intel_ring_advance(ring);
1035 1036 1037 1038

	return 0;
}

1039 1040 1041 1042 1043 1044 1045
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

1046 1047 1048 1049 1050 1051 1052
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067

static int
gen8_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
	       u32 seqno)
{
	struct drm_i915_private *dev_priv = waiter->dev->dev_private;
	int ret;

	ret = intel_ring_begin(waiter, 4);
	if (ret)
		return ret;

	intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
				MI_SEMAPHORE_GLOBAL_GTT |
B
Ben Widawsky 已提交
1068
				MI_SEMAPHORE_POLL |
1069 1070 1071 1072 1073 1074 1075 1076 1077 1078
				MI_SEMAPHORE_SAD_GTE_SDD);
	intel_ring_emit(waiter, seqno);
	intel_ring_emit(waiter,
			lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_emit(waiter,
			upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_advance(waiter);
	return 0;
}

1079
static int
1080 1081
gen6_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
1082
	       u32 seqno)
1083
{
1084 1085 1086
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
1087 1088
	u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
	int ret;
1089

1090 1091 1092 1093 1094 1095
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

1096
	WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
1097

1098
	ret = intel_ring_begin(waiter, 4);
1099 1100 1101
	if (ret)
		return ret;

1102 1103
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
1104
		intel_ring_emit(waiter, dw1 | wait_mbox);
1105 1106 1107 1108 1109 1110 1111 1112 1113
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
1114
	intel_ring_advance(waiter);
1115 1116 1117 1118

	return 0;
}

1119 1120
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
1121 1122
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
1123 1124 1125 1126 1127 1128
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
1129
pc_render_add_request(struct intel_engine_cs *ring)
1130
{
1131
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

1146
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1147 1148
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
1149
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1150
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1151 1152
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1153
	scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
1154
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1155
	scratch_addr += 2 * CACHELINE_BYTES;
1156
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1157
	scratch_addr += 2 * CACHELINE_BYTES;
1158
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1159
	scratch_addr += 2 * CACHELINE_BYTES;
1160
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1161
	scratch_addr += 2 * CACHELINE_BYTES;
1162
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1163

1164
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1165 1166
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
1167
			PIPE_CONTROL_NOTIFY);
1168
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1169
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1170
	intel_ring_emit(ring, 0);
1171
	__intel_ring_advance(ring);
1172 1173 1174 1175

	return 0;
}

1176
static u32
1177
gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1178 1179 1180 1181
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
1182 1183 1184 1185 1186
	if (!lazy_coherency) {
		struct drm_i915_private *dev_priv = ring->dev->dev_private;
		POSTING_READ(RING_ACTHD(ring->mmio_base));
	}

1187 1188 1189
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

1190
static u32
1191
ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1192
{
1193 1194 1195
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
1196
static void
1197
ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1198 1199 1200 1201
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

1202
static u32
1203
pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1204
{
1205
	return ring->scratch.cpu_page[0];
1206 1207
}

M
Mika Kuoppala 已提交
1208
static void
1209
pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1210
{
1211
	ring->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
1212 1213
}

1214
static bool
1215
gen5_ring_get_irq(struct intel_engine_cs *ring)
1216 1217
{
	struct drm_device *dev = ring->dev;
1218
	struct drm_i915_private *dev_priv = dev->dev_private;
1219
	unsigned long flags;
1220

1221
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1222 1223
		return false;

1224
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1225
	if (ring->irq_refcount++ == 0)
1226
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1227
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1228 1229 1230 1231 1232

	return true;
}

static void
1233
gen5_ring_put_irq(struct intel_engine_cs *ring)
1234 1235
{
	struct drm_device *dev = ring->dev;
1236
	struct drm_i915_private *dev_priv = dev->dev_private;
1237
	unsigned long flags;
1238

1239
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1240
	if (--ring->irq_refcount == 0)
1241
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1242
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1243 1244
}

1245
static bool
1246
i9xx_ring_get_irq(struct intel_engine_cs *ring)
1247
{
1248
	struct drm_device *dev = ring->dev;
1249
	struct drm_i915_private *dev_priv = dev->dev_private;
1250
	unsigned long flags;
1251

1252
	if (!intel_irqs_enabled(dev_priv))
1253 1254
		return false;

1255
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1256
	if (ring->irq_refcount++ == 0) {
1257 1258 1259 1260
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1261
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1262 1263

	return true;
1264 1265
}

1266
static void
1267
i9xx_ring_put_irq(struct intel_engine_cs *ring)
1268
{
1269
	struct drm_device *dev = ring->dev;
1270
	struct drm_i915_private *dev_priv = dev->dev_private;
1271
	unsigned long flags;
1272

1273
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1274
	if (--ring->irq_refcount == 0) {
1275 1276 1277 1278
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1279
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1280 1281
}

C
Chris Wilson 已提交
1282
static bool
1283
i8xx_ring_get_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1284 1285
{
	struct drm_device *dev = ring->dev;
1286
	struct drm_i915_private *dev_priv = dev->dev_private;
1287
	unsigned long flags;
C
Chris Wilson 已提交
1288

1289
	if (!intel_irqs_enabled(dev_priv))
C
Chris Wilson 已提交
1290 1291
		return false;

1292
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1293
	if (ring->irq_refcount++ == 0) {
C
Chris Wilson 已提交
1294 1295 1296 1297
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1298
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1299 1300 1301 1302 1303

	return true;
}

static void
1304
i8xx_ring_put_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1305 1306
{
	struct drm_device *dev = ring->dev;
1307
	struct drm_i915_private *dev_priv = dev->dev_private;
1308
	unsigned long flags;
C
Chris Wilson 已提交
1309

1310
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1311
	if (--ring->irq_refcount == 0) {
C
Chris Wilson 已提交
1312 1313 1314 1315
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1316
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1317 1318
}

1319
void intel_ring_setup_status_page(struct intel_engine_cs *ring)
1320
{
1321
	struct drm_device *dev = ring->dev;
1322
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1323 1324 1325 1326 1327 1328 1329
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
1330
		case RCS:
1331 1332
			mmio = RENDER_HWS_PGA_GEN7;
			break;
1333
		case BCS:
1334 1335
			mmio = BLT_HWS_PGA_GEN7;
			break;
1336 1337 1338 1339 1340
		/*
		 * VCS2 actually doesn't exist on Gen7. Only shut up
		 * gcc switch check warning
		 */
		case VCS2:
1341
		case VCS:
1342 1343
			mmio = BSD_HWS_PGA_GEN7;
			break;
1344
		case VECS:
B
Ben Widawsky 已提交
1345 1346
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
1347 1348 1349 1350
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
1351
		/* XXX: gen8 returns to sanity */
1352 1353 1354
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

1355 1356
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
1357

1358 1359 1360 1361 1362 1363 1364 1365
	/*
	 * Flush the TLB for this page
	 *
	 * FIXME: These two bits have disappeared on gen8, so a question
	 * arises: do we still need this and if so how should we go about
	 * invalidating the TLB?
	 */
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
1366
		u32 reg = RING_INSTPM(ring->mmio_base);
1367 1368 1369 1370

		/* ring should be idle before issuing a sync flush*/
		WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);

1371 1372 1373 1374 1375 1376 1377 1378
		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
				  ring->name);
	}
1379 1380
}

1381
static int
1382
bsd_ring_flush(struct intel_engine_cs *ring,
1383 1384
	       u32     invalidate_domains,
	       u32     flush_domains)
1385
{
1386 1387 1388 1389 1390 1391 1392 1393 1394 1395
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
1396 1397
}

1398
static int
1399
i9xx_add_request(struct intel_engine_cs *ring)
1400
{
1401 1402 1403 1404 1405
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
1406

1407 1408
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1409
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1410
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1411
	__intel_ring_advance(ring);
1412

1413
	return 0;
1414 1415
}

1416
static bool
1417
gen6_ring_get_irq(struct intel_engine_cs *ring)
1418 1419
{
	struct drm_device *dev = ring->dev;
1420
	struct drm_i915_private *dev_priv = dev->dev_private;
1421
	unsigned long flags;
1422

1423 1424
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return false;
1425

1426
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1427
	if (ring->irq_refcount++ == 0) {
1428
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1429 1430
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
1431
					 GT_PARITY_ERROR(dev)));
1432 1433
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1434
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1435
	}
1436
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1437 1438 1439 1440 1441

	return true;
}

static void
1442
gen6_ring_put_irq(struct intel_engine_cs *ring)
1443 1444
{
	struct drm_device *dev = ring->dev;
1445
	struct drm_i915_private *dev_priv = dev->dev_private;
1446
	unsigned long flags;
1447

1448
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1449
	if (--ring->irq_refcount == 0) {
1450
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1451
			I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1452 1453
		else
			I915_WRITE_IMR(ring, ~0);
1454
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1455
	}
1456
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1457 1458
}

B
Ben Widawsky 已提交
1459
static bool
1460
hsw_vebox_get_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1461 1462 1463 1464 1465
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1466
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
B
Ben Widawsky 已提交
1467 1468
		return false;

1469
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1470
	if (ring->irq_refcount++ == 0) {
B
Ben Widawsky 已提交
1471
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1472
		gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1473
	}
1474
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1475 1476 1477 1478 1479

	return true;
}

static void
1480
hsw_vebox_put_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1481 1482 1483 1484 1485
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1486
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1487
	if (--ring->irq_refcount == 0) {
B
Ben Widawsky 已提交
1488
		I915_WRITE_IMR(ring, ~0);
1489
		gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1490
	}
1491
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1492 1493
}

1494
static bool
1495
gen8_ring_get_irq(struct intel_engine_cs *ring)
1496 1497 1498 1499 1500
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1501
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (ring->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
1521
gen8_ring_put_irq(struct intel_engine_cs *ring)
1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (--ring->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
			I915_WRITE_IMR(ring, ~0);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1540
static int
1541
i965_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1542
			 u64 offset, u32 length,
1543
			 unsigned flags)
1544
{
1545
	int ret;
1546

1547 1548 1549 1550
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1551
	intel_ring_emit(ring,
1552 1553
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1554
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1555
	intel_ring_emit(ring, offset);
1556 1557
	intel_ring_advance(ring);

1558 1559 1560
	return 0;
}

1561 1562
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1563 1564
#define I830_TLB_ENTRIES (2)
#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
1565
static int
1566
i830_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1567
				u64 offset, u32 len,
1568
				unsigned flags)
1569
{
1570
	u32 cs_offset = ring->scratch.gtt_offset;
1571
	int ret;
1572

1573 1574 1575
	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;
1576

1577 1578 1579 1580 1581 1582 1583 1584
	/* Evict the invalid PTE TLBs */
	intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
	intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
	intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
	intel_ring_emit(ring, cs_offset);
	intel_ring_emit(ring, 0xdeadbeef);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1585

1586
	if ((flags & I915_DISPATCH_PINNED) == 0) {
1587 1588 1589
		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

1590
		ret = intel_ring_begin(ring, 6 + 2);
1591 1592
		if (ret)
			return ret;
1593 1594 1595 1596 1597 1598 1599

		/* Blit the batch (which has now all relocs applied) to the
		 * stable batch scratch bo area (so that the CS never
		 * stumbles over its tlb invalidation bug) ...
		 */
		intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
1600
		intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
1601 1602 1603
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
1604

1605
		intel_ring_emit(ring, MI_FLUSH);
1606 1607
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
1608 1609

		/* ... and execute it. */
1610
		offset = cs_offset;
1611
	}
1612

1613 1614 1615 1616 1617 1618 1619 1620 1621 1622
	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_BATCH_BUFFER);
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
	intel_ring_emit(ring, offset + len - 8);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

1623 1624 1625 1626
	return 0;
}

static int
1627
i915_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1628
			 u64 offset, u32 len,
1629
			 unsigned flags)
1630 1631 1632 1633 1634 1635 1636
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1637
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1638
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1639
	intel_ring_advance(ring);
1640 1641 1642 1643

	return 0;
}

1644
static void cleanup_status_page(struct intel_engine_cs *ring)
1645
{
1646
	struct drm_i915_gem_object *obj;
1647

1648 1649
	obj = ring->status_page.obj;
	if (obj == NULL)
1650 1651
		return;

1652
	kunmap(sg_page(obj->pages->sgl));
B
Ben Widawsky 已提交
1653
	i915_gem_object_ggtt_unpin(obj);
1654
	drm_gem_object_unreference(&obj->base);
1655
	ring->status_page.obj = NULL;
1656 1657
}

1658
static int init_status_page(struct intel_engine_cs *ring)
1659
{
1660
	struct drm_i915_gem_object *obj;
1661

1662
	if ((obj = ring->status_page.obj) == NULL) {
1663
		unsigned flags;
1664
		int ret;
1665

1666 1667 1668 1669 1670
		obj = i915_gem_alloc_object(ring->dev, 4096);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate status page\n");
			return -ENOMEM;
		}
1671

1672 1673 1674 1675
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
		if (ret)
			goto err_unref;

1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689
		flags = 0;
		if (!HAS_LLC(ring->dev))
			/* On g33, we cannot place HWS above 256MiB, so
			 * restrict its pinning to the low mappable arena.
			 * Though this restriction is not documented for
			 * gen4, gen5, or byt, they also behave similarly
			 * and hang if the HWS is placed at the top of the
			 * GTT. To generalise, it appears that all !llc
			 * platforms have issues with us placing the HWS
			 * above the mappable region (even though we never
			 * actualy map it).
			 */
			flags |= PIN_MAPPABLE;
		ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
1690 1691 1692 1693 1694 1695 1696 1697
		if (ret) {
err_unref:
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

		ring->status_page.obj = obj;
	}
1698

1699
	ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
1700
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1701
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1702

1703 1704
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1705 1706 1707 1708

	return 0;
}

1709
static int init_phys_status_page(struct intel_engine_cs *ring)
1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1726
void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1727 1728
{
	iounmap(ringbuf->virtual_start);
1729
	ringbuf->virtual_start = NULL;
1730
	i915_gem_object_ggtt_unpin(ringbuf->obj);
1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761
}

int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
				     struct intel_ringbuffer *ringbuf)
{
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct drm_i915_gem_object *obj = ringbuf->obj;
	int ret;

	ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
	if (ret)
		return ret;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret) {
		i915_gem_object_ggtt_unpin(obj);
		return ret;
	}

	ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
			i915_gem_obj_ggtt_offset(obj), ringbuf->size);
	if (ringbuf->virtual_start == NULL) {
		i915_gem_object_ggtt_unpin(obj);
		return -EINVAL;
	}

	return 0;
}

void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
{
1762 1763 1764 1765
	drm_gem_object_unreference(&ringbuf->obj->base);
	ringbuf->obj = NULL;
}

1766 1767
int intel_alloc_ringbuffer_obj(struct drm_device *dev,
			       struct intel_ringbuffer *ringbuf)
1768
{
1769
	struct drm_i915_gem_object *obj;
1770

1771 1772
	obj = NULL;
	if (!HAS_LLC(dev))
1773
		obj = i915_gem_object_create_stolen(dev, ringbuf->size);
1774
	if (obj == NULL)
1775
		obj = i915_gem_alloc_object(dev, ringbuf->size);
1776 1777
	if (obj == NULL)
		return -ENOMEM;
1778

1779 1780 1781
	/* mark ring buffers as read-only from GPU side by default */
	obj->gt_ro = 1;

1782
	ringbuf->obj = obj;
1783

1784
	return 0;
1785 1786 1787
}

static int intel_init_ring_buffer(struct drm_device *dev,
1788
				  struct intel_engine_cs *ring)
1789
{
1790
	struct intel_ringbuffer *ringbuf = ring->buffer;
1791 1792
	int ret;

1793 1794 1795 1796 1797 1798 1799
	if (ringbuf == NULL) {
		ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
		if (!ringbuf)
			return -ENOMEM;
		ring->buffer = ringbuf;
	}

1800 1801 1802
	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1803
	INIT_LIST_HEAD(&ring->execlist_queue);
1804
	ringbuf->size = 32 * PAGE_SIZE;
1805
	ringbuf->ring = ring;
1806
	memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
1807 1808 1809 1810 1811 1812

	init_waitqueue_head(&ring->irq_queue);

	if (I915_NEED_GFX_HWS(dev)) {
		ret = init_status_page(ring);
		if (ret)
1813
			goto error;
1814 1815 1816 1817
	} else {
		BUG_ON(ring->id != RCS);
		ret = init_phys_status_page(ring);
		if (ret)
1818
			goto error;
1819 1820
	}

1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835
	if (ringbuf->obj == NULL) {
		ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
		if (ret) {
			DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
					ring->name, ret);
			goto error;
		}

		ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
		if (ret) {
			DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
					ring->name, ret);
			intel_destroy_ringbuffer_obj(ringbuf);
			goto error;
		}
1836
	}
1837

1838 1839 1840 1841
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
1842
	ringbuf->effective_size = ringbuf->size;
1843
	if (IS_I830(dev) || IS_845G(dev))
1844
		ringbuf->effective_size -= 2 * CACHELINE_BYTES;
1845

1846 1847
	ret = i915_cmd_parser_init_ring(ring);
	if (ret)
1848 1849 1850 1851 1852 1853 1854
		goto error;

	ret = ring->init(ring);
	if (ret)
		goto error;

	return 0;
1855

1856 1857 1858 1859
error:
	kfree(ringbuf);
	ring->buffer = NULL;
	return ret;
1860 1861
}

1862
void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
1863
{
1864 1865
	struct drm_i915_private *dev_priv;
	struct intel_ringbuffer *ringbuf;
1866

1867
	if (!intel_ring_initialized(ring))
1868 1869
		return;

1870 1871 1872
	dev_priv = to_i915(ring->dev);
	ringbuf = ring->buffer;

1873
	intel_stop_ring_buffer(ring);
1874
	WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
1875

1876
	intel_unpin_ringbuffer_obj(ringbuf);
1877
	intel_destroy_ringbuffer_obj(ringbuf);
1878 1879
	ring->preallocated_lazy_request = NULL;
	ring->outstanding_lazy_seqno = 0;
1880

Z
Zou Nan hai 已提交
1881 1882 1883
	if (ring->cleanup)
		ring->cleanup(ring);

1884
	cleanup_status_page(ring);
1885 1886

	i915_cmd_parser_fini_ring(ring);
1887

1888
	kfree(ringbuf);
1889
	ring->buffer = NULL;
1890 1891
}

1892
static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
1893
{
1894
	struct intel_ringbuffer *ringbuf = ring->buffer;
1895
	struct drm_i915_gem_request *request;
1896
	u32 seqno = 0;
1897 1898
	int ret;

1899 1900 1901
	if (ringbuf->last_retired_head != -1) {
		ringbuf->head = ringbuf->last_retired_head;
		ringbuf->last_retired_head = -1;
1902

1903
		ringbuf->space = intel_ring_space(ringbuf);
1904
		if (ringbuf->space >= n)
1905 1906 1907 1908
			return 0;
	}

	list_for_each_entry(request, &ring->request_list, list) {
1909 1910
		if (__intel_ring_space(request->tail, ringbuf->tail,
				       ringbuf->size) >= n) {
1911 1912 1913 1914 1915 1916 1917 1918
			seqno = request->seqno;
			break;
		}
	}

	if (seqno == 0)
		return -ENOSPC;

1919
	ret = i915_wait_seqno(ring, seqno);
1920 1921 1922
	if (ret)
		return ret;

1923
	i915_gem_retire_requests_ring(ring);
1924 1925
	ringbuf->head = ringbuf->last_retired_head;
	ringbuf->last_retired_head = -1;
1926

1927
	ringbuf->space = intel_ring_space(ringbuf);
1928 1929 1930
	return 0;
}

1931
static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
1932
{
1933
	struct drm_device *dev = ring->dev;
1934
	struct drm_i915_private *dev_priv = dev->dev_private;
1935
	struct intel_ringbuffer *ringbuf = ring->buffer;
1936
	unsigned long end;
1937
	int ret;
1938

1939 1940 1941 1942
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

1943 1944 1945
	/* force the tail write in case we have been skipping them */
	__intel_ring_advance(ring);

1946 1947 1948 1949 1950 1951
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1952

1953
	trace_i915_ring_wait_begin(ring);
1954
	do {
1955
		ringbuf->head = I915_READ_HEAD(ring);
1956
		ringbuf->space = intel_ring_space(ringbuf);
1957
		if (ringbuf->space >= n) {
1958 1959
			ret = 0;
			break;
1960 1961
		}

1962
		msleep(1);
1963

1964 1965 1966 1967 1968
		if (dev_priv->mm.interruptible && signal_pending(current)) {
			ret = -ERESTARTSYS;
			break;
		}

1969 1970
		ret = i915_gem_check_wedge(&dev_priv->gpu_error,
					   dev_priv->mm.interruptible);
1971
		if (ret)
1972 1973 1974 1975 1976 1977 1978
			break;

		if (time_after(jiffies, end)) {
			ret = -EBUSY;
			break;
		}
	} while (1);
C
Chris Wilson 已提交
1979
	trace_i915_ring_wait_end(ring);
1980
	return ret;
1981
}
1982

1983
static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
1984 1985
{
	uint32_t __iomem *virt;
1986 1987
	struct intel_ringbuffer *ringbuf = ring->buffer;
	int rem = ringbuf->size - ringbuf->tail;
1988

1989
	if (ringbuf->space < rem) {
1990 1991 1992 1993 1994
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

1995
	virt = ringbuf->virtual_start + ringbuf->tail;
1996 1997 1998 1999
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

2000
	ringbuf->tail = 0;
2001
	ringbuf->space = intel_ring_space(ringbuf);
2002 2003 2004 2005

	return 0;
}

2006
int intel_ring_idle(struct intel_engine_cs *ring)
2007 2008 2009 2010 2011
{
	u32 seqno;
	int ret;

	/* We need to add any requests required to flush the objects and ring */
2012
	if (ring->outstanding_lazy_seqno) {
2013
		ret = i915_add_request(ring, NULL);
2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

	seqno = list_entry(ring->request_list.prev,
			   struct drm_i915_gem_request,
			   list)->seqno;

	return i915_wait_seqno(ring, seqno);
}

2029
static int
2030
intel_ring_alloc_seqno(struct intel_engine_cs *ring)
2031
{
2032
	if (ring->outstanding_lazy_seqno)
2033 2034
		return 0;

2035 2036 2037 2038 2039 2040 2041 2042 2043 2044
	if (ring->preallocated_lazy_request == NULL) {
		struct drm_i915_gem_request *request;

		request = kmalloc(sizeof(*request), GFP_KERNEL);
		if (request == NULL)
			return -ENOMEM;

		ring->preallocated_lazy_request = request;
	}

2045
	return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
2046 2047
}

2048
static int __intel_ring_prepare(struct intel_engine_cs *ring,
2049
				int bytes)
M
Mika Kuoppala 已提交
2050
{
2051
	struct intel_ringbuffer *ringbuf = ring->buffer;
M
Mika Kuoppala 已提交
2052 2053
	int ret;

2054
	if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
M
Mika Kuoppala 已提交
2055 2056 2057 2058 2059
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

2060
	if (unlikely(ringbuf->space < bytes)) {
M
Mika Kuoppala 已提交
2061 2062 2063 2064 2065 2066 2067 2068
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	return 0;
}

2069
int intel_ring_begin(struct intel_engine_cs *ring,
2070
		     int num_dwords)
2071
{
2072
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2073
	int ret;
2074

2075 2076
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
2077 2078
	if (ret)
		return ret;
2079

2080 2081 2082 2083
	ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
	if (ret)
		return ret;

2084 2085 2086 2087 2088
	/* Preallocate the olr before touching the ring */
	ret = intel_ring_alloc_seqno(ring);
	if (ret)
		return ret;

2089
	ring->buffer->space -= num_dwords * sizeof(uint32_t);
2090
	return 0;
2091
}
2092

2093
/* Align the ring tail to a cacheline boundary */
2094
int intel_ring_cacheline_align(struct intel_engine_cs *ring)
2095
{
2096
	int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
2097 2098 2099 2100 2101
	int ret;

	if (num_dwords == 0)
		return 0;

2102
	num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114
	ret = intel_ring_begin(ring, num_dwords);
	if (ret)
		return ret;

	while (num_dwords--)
		intel_ring_emit(ring, MI_NOOP);

	intel_ring_advance(ring);

	return 0;
}

2115
void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
2116
{
2117 2118
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2119

2120
	BUG_ON(ring->outstanding_lazy_seqno);
2121

2122
	if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
2123 2124
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
2125
		if (HAS_VEBOX(dev))
2126
			I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
2127
	}
2128

2129
	ring->set_seqno(ring, seqno);
2130
	ring->hangcheck.seqno = seqno;
2131
}
2132

2133
static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
2134
				     u32 value)
2135
{
2136
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2137 2138

       /* Every tail move must follow the sequence below */
2139 2140 2141 2142

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
2143
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2144 2145 2146 2147
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2148

2149
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
2150
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
2151 2152 2153
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
2154

2155
	/* Now that the ring is fully powered up, update the tail */
2156
	I915_WRITE_TAIL(ring, value);
2157 2158 2159 2160 2161
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
2162
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2163
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2164 2165
}

2166
static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
2167
			       u32 invalidate, u32 flush)
2168
{
2169
	uint32_t cmd;
2170 2171 2172 2173 2174 2175
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

2176
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
2177 2178
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
2179 2180 2181 2182 2183 2184
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2185
	if (invalidate & I915_GEM_GPU_DOMAINS)
2186 2187
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
			MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2188
	intel_ring_emit(ring, cmd);
2189
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
2190 2191 2192 2193 2194 2195 2196
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2197 2198
	intel_ring_advance(ring);
	return 0;
2199 2200
}

2201
static int
2202
gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2203
			      u64 offset, u32 len,
2204 2205
			      unsigned flags)
{
2206
	bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
2207 2208 2209 2210 2211 2212 2213
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
B
Ben Widawsky 已提交
2214
	intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
B
Ben Widawsky 已提交
2215 2216
	intel_ring_emit(ring, lower_32_bits(offset));
	intel_ring_emit(ring, upper_32_bits(offset));
2217 2218 2219 2220 2221 2222
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

2223
static int
2224
hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2225
			      u64 offset, u32 len,
2226 2227 2228 2229 2230 2231 2232 2233 2234
			      unsigned flags)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
2235 2236 2237
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ?
			 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
2238 2239 2240 2241 2242 2243 2244
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

2245
static int
2246
gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2247
			      u64 offset, u32 len,
2248
			      unsigned flags)
2249
{
2250
	int ret;
2251

2252 2253 2254
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
2255

2256 2257 2258
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
2259 2260 2261
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
2262

2263
	return 0;
2264 2265
}

2266 2267
/* Blitter support (SandyBridge+) */

2268
static int gen6_ring_flush(struct intel_engine_cs *ring,
2269
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
2270
{
R
Rodrigo Vivi 已提交
2271
	struct drm_device *dev = ring->dev;
2272
	struct drm_i915_private *dev_priv = dev->dev_private;
2273
	uint32_t cmd;
2274 2275
	int ret;

2276
	ret = intel_ring_begin(ring, 4);
2277 2278 2279
	if (ret)
		return ret;

2280
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
2281 2282
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
2283 2284 2285 2286 2287 2288
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2289
	if (invalidate & I915_GEM_DOMAIN_RENDER)
2290
		cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
2291
			MI_FLUSH_DW_OP_STOREDW;
2292
	intel_ring_emit(ring, cmd);
2293
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
2294 2295 2296 2297 2298 2299 2300
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2301
	intel_ring_advance(ring);
R
Rodrigo Vivi 已提交
2302

2303 2304 2305 2306 2307 2308
	if (!invalidate && flush) {
		if (IS_GEN7(dev))
			return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
		else if (IS_BROADWELL(dev))
			dev_priv->fbc.need_sw_cache_clean = true;
	}
R
Rodrigo Vivi 已提交
2309

2310
	return 0;
Z
Zou Nan hai 已提交
2311 2312
}

2313 2314
int intel_init_render_ring_buffer(struct drm_device *dev)
{
2315
	struct drm_i915_private *dev_priv = dev->dev_private;
2316
	struct intel_engine_cs *ring = &dev_priv->ring[RCS];
2317 2318
	struct drm_i915_gem_object *obj;
	int ret;
2319

2320 2321 2322 2323
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

B
Ben Widawsky 已提交
2324
	if (INTEL_INFO(dev)->gen >= 8) {
2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340
		if (i915_semaphore_is_enabled(dev)) {
			obj = i915_gem_alloc_object(dev, 4096);
			if (obj == NULL) {
				DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
				i915.semaphores = 0;
			} else {
				i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
				ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
				if (ret != 0) {
					drm_gem_object_unreference(&obj->base);
					DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
					i915.semaphores = 0;
				} else
					dev_priv->semaphore_obj = obj;
			}
		}
2341 2342

		ring->init_context = intel_ring_workarounds_emit;
B
Ben Widawsky 已提交
2343 2344 2345 2346 2347 2348 2349 2350
		ring->add_request = gen6_add_request;
		ring->flush = gen8_render_ring_flush;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
		ring->get_seqno = gen6_ring_get_seqno;
		ring->set_seqno = ring_set_seqno;
		if (i915_semaphore_is_enabled(dev)) {
2351
			WARN_ON(!dev_priv->semaphore_obj);
2352
			ring->semaphore.sync_to = gen8_ring_sync;
2353 2354
			ring->semaphore.signal = gen8_rcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2355 2356
		}
	} else if (INTEL_INFO(dev)->gen >= 6) {
2357
		ring->add_request = gen6_add_request;
2358
		ring->flush = gen7_render_ring_flush;
2359
		if (INTEL_INFO(dev)->gen == 6)
2360
			ring->flush = gen6_render_ring_flush;
B
Ben Widawsky 已提交
2361 2362
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2363
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2364
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2365
		ring->set_seqno = ring_set_seqno;
B
Ben Widawsky 已提交
2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between RCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between VCS2 and RCS later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2387 2388
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
2389
		ring->flush = gen4_render_ring_flush;
2390
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
2391
		ring->set_seqno = pc_render_set_seqno;
2392 2393
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
2394 2395
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
2396
	} else {
2397
		ring->add_request = i9xx_add_request;
2398 2399 2400 2401
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
2402
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2403
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2404 2405 2406 2407 2408 2409 2410
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2411
		ring->irq_enable_mask = I915_USER_INTERRUPT;
2412
	}
2413
	ring->write_tail = ring_write_tail;
B
Ben Widawsky 已提交
2414

2415 2416
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
2417 2418
	else if (IS_GEN8(dev))
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2419
	else if (INTEL_INFO(dev)->gen >= 6)
2420 2421 2422 2423 2424 2425 2426
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2427 2428 2429
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;

2430 2431
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
2432
		obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
2433 2434 2435 2436 2437
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

2438
		ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
2439 2440 2441 2442 2443 2444
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

2445 2446
		ring->scratch.obj = obj;
		ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
2447 2448
	}

2449
	return intel_init_ring_buffer(dev, ring);
2450 2451 2452 2453
}

int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
2454
	struct drm_i915_private *dev_priv = dev->dev_private;
2455
	struct intel_engine_cs *ring = &dev_priv->ring[VCS];
2456

2457 2458 2459
	ring->name = "bsd ring";
	ring->id = VCS;

2460
	ring->write_tail = ring_write_tail;
2461
	if (INTEL_INFO(dev)->gen >= 6) {
2462
		ring->mmio_base = GEN6_BSD_RING_BASE;
2463 2464 2465
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
2466
		ring->flush = gen6_bsd_ring_flush;
2467 2468
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2469
		ring->set_seqno = ring_set_seqno;
2470 2471 2472 2473 2474
		if (INTEL_INFO(dev)->gen >= 8) {
			ring->irq_enable_mask =
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
2475 2476
			ring->dispatch_execbuffer =
				gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2477
			if (i915_semaphore_is_enabled(dev)) {
2478
				ring->semaphore.sync_to = gen8_ring_sync;
2479 2480
				ring->semaphore.signal = gen8_xcs_signal;
				GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2481
			}
2482 2483 2484 2485
		} else {
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
2486 2487
			ring->dispatch_execbuffer =
				gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501
			if (i915_semaphore_is_enabled(dev)) {
				ring->semaphore.sync_to = gen6_ring_sync;
				ring->semaphore.signal = gen6_signal;
				ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
				ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
				ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
				ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
				ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
				ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
				ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
				ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
			}
2502
		}
2503 2504 2505
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
2506
		ring->add_request = i9xx_add_request;
2507
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2508
		ring->set_seqno = ring_set_seqno;
2509
		if (IS_GEN5(dev)) {
2510
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2511 2512 2513
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
2514
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2515 2516 2517
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2518
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2519 2520 2521
	}
	ring->init = init_ring_common;

2522
	return intel_init_ring_buffer(dev, ring);
2523
}
2524

2525 2526 2527 2528 2529 2530 2531
/**
 * Initialize the second BSD ring for Broadwell GT3.
 * It is noted that this only exists on Broadwell GT3.
 */
int intel_init_bsd2_ring_buffer(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2532
	struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
2533 2534 2535 2536 2537 2538

	if ((INTEL_INFO(dev)->gen != 8)) {
		DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
		return -EINVAL;
	}

R
Rodrigo Vivi 已提交
2539
	ring->name = "bsd2 ring";
2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553
	ring->id = VCS2;

	ring->write_tail = ring_write_tail;
	ring->mmio_base = GEN8_BSD2_RING_BASE;
	ring->flush = gen6_bsd_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
	ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
	ring->irq_get = gen8_ring_get_irq;
	ring->irq_put = gen8_ring_put_irq;
	ring->dispatch_execbuffer =
			gen8_ring_dispatch_execbuffer;
2554
	if (i915_semaphore_is_enabled(dev)) {
2555
		ring->semaphore.sync_to = gen8_ring_sync;
2556 2557 2558
		ring->semaphore.signal = gen8_xcs_signal;
		GEN8_RING_SEMAPHORE_INIT;
	}
2559 2560 2561 2562 2563
	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2564 2565
int intel_init_blt_ring_buffer(struct drm_device *dev)
{
2566
	struct drm_i915_private *dev_priv = dev->dev_private;
2567
	struct intel_engine_cs *ring = &dev_priv->ring[BCS];
2568

2569 2570 2571 2572 2573
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
2574
	ring->flush = gen6_ring_flush;
2575 2576
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2577
	ring->set_seqno = ring_set_seqno;
2578 2579 2580 2581 2582
	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2583
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2584
		if (i915_semaphore_is_enabled(dev)) {
2585
			ring->semaphore.sync_to = gen8_ring_sync;
2586 2587
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2588
		}
2589 2590 2591 2592
	} else {
		ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2593
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.sync_to = gen6_ring_sync;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between BCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between BCS and VCS2 later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2615
	}
2616
	ring->init = init_ring_common;
2617

2618
	return intel_init_ring_buffer(dev, ring);
2619
}
2620

B
Ben Widawsky 已提交
2621 2622
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
2623
	struct drm_i915_private *dev_priv = dev->dev_private;
2624
	struct intel_engine_cs *ring = &dev_priv->ring[VECS];
B
Ben Widawsky 已提交
2625 2626 2627 2628 2629 2630 2631 2632 2633 2634

	ring->name = "video enhancement ring";
	ring->id = VECS;

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
2635 2636 2637

	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
2638
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
2639 2640
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2641
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2642
		if (i915_semaphore_is_enabled(dev)) {
2643
			ring->semaphore.sync_to = gen8_ring_sync;
2644 2645
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2646
		}
2647 2648 2649 2650
	} else {
		ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		ring->irq_get = hsw_vebox_get_irq;
		ring->irq_put = hsw_vebox_put_irq;
2651
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2666
	}
B
Ben Widawsky 已提交
2667 2668 2669 2670 2671
	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2672
int
2673
intel_ring_flush_all_caches(struct intel_engine_cs *ring)
2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
2691
intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}
2709 2710

void
2711
intel_stop_ring_buffer(struct intel_engine_cs *ring)
2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724
{
	int ret;

	if (!intel_ring_initialized(ring))
		return;

	ret = intel_ring_idle(ring);
	if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

	stop_ring(ring);
}