intel_ringbuffer.c 29.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

#include "drmP.h"
#include "drm.h"
#include "i915_drv.h"
33
#include "i915_drm.h"
34
#include "i915_trace.h"
35
#include "intel_drv.h"
36

37 38 39 40 41 42 43 44 45 46 47 48 49 50
static u32 i915_gem_get_seqno(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 seqno;

	seqno = dev_priv->next_seqno;

	/* reserve 0 for non-seqno */
	if (++dev_priv->next_seqno == 0)
		dev_priv->next_seqno = 1;

	return seqno;
}

51
static void
52
render_ring_flush(struct intel_ring_buffer *ring,
53 54
		  u32	invalidate_domains,
		  u32	flush_domains)
55
{
56
	struct drm_device *dev = ring->dev;
57 58 59
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 cmd;

60 61 62 63
#if WATCH_EXEC
	DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
		  invalidate_domains, flush_domains);
#endif
64 65

	trace_i915_gem_request_flush(dev, dev_priv->next_seqno,
66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100
				     invalidate_domains, flush_domains);

	if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
		/*
		 * read/write caches:
		 *
		 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
		 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
		 * also flushed at 2d versus 3d pipeline switches.
		 *
		 * read-only caches:
		 *
		 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
		 * MI_READ_FLUSH is set, and is always flushed on 965.
		 *
		 * I915_GEM_DOMAIN_COMMAND may not exist?
		 *
		 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
		 * invalidated when MI_EXE_FLUSH is set.
		 *
		 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
		 * invalidated with every MI_FLUSH.
		 *
		 * TLBs:
		 *
		 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
		 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
		 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
		 * are flushed at any MI_FLUSH.
		 */

		cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
		if ((invalidate_domains|flush_domains) &
		    I915_GEM_DOMAIN_RENDER)
			cmd &= ~MI_NO_WRITE_FLUSH;
101
		if (INTEL_INFO(dev)->gen < 4) {
102 103 104 105 106 107 108 109 110 111
			/*
			 * On the 965, the sampler cache always gets flushed
			 * and this bit is reserved.
			 */
			if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
				cmd |= MI_READ_FLUSH;
		}
		if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
			cmd |= MI_EXE_FLUSH;

112 113 114 115
		if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
		    (IS_G4X(dev) || IS_GEN5(dev)))
			cmd |= MI_INVALIDATE_ISP;

116 117 118
#if WATCH_EXEC
		DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
#endif
119 120 121 122 123
		if (intel_ring_begin(ring, 2) == 0) {
			intel_ring_emit(ring, cmd);
			intel_ring_emit(ring, MI_NOOP);
			intel_ring_advance(ring);
		}
124
	}
125 126
}

127
static void ring_write_tail(struct intel_ring_buffer *ring,
128
			    u32 value)
129
{
130
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
131
	I915_WRITE_TAIL(ring, value);
132 133
}

134
u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
135
{
136 137
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
D
Daniel Vetter 已提交
138
			RING_ACTHD(ring->mmio_base) : ACTHD;
139 140 141 142

	return I915_READ(acthd_reg);
}

143
static int init_ring_common(struct intel_ring_buffer *ring)
144
{
145
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
146
	struct drm_i915_gem_object *obj = ring->obj;
147 148 149
	u32 head;

	/* Stop the ring if it's running. */
150
	I915_WRITE_CTL(ring, 0);
151
	I915_WRITE_HEAD(ring, 0);
152
	ring->write_tail(ring, 0);
153 154

	/* Initialize the ring. */
155
	I915_WRITE_START(ring, obj->gtt_offset);
156
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
157 158 159

	/* G45 ring initialization fails to reset head to zero */
	if (head != 0) {
160 161 162 163 164 165 166
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
167

168
		I915_WRITE_HEAD(ring, 0);
169

170 171 172 173 174 175 176 177 178
		if (I915_READ_HEAD(ring) & HEAD_ADDR) {
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
		}
179 180
	}

181
	I915_WRITE_CTL(ring,
182
			((ring->size - PAGE_SIZE) & RING_NR_PAGES)
183
			| RING_REPORT_64K | RING_VALID);
184 185

	/* If the head is still not zero, the ring is dead */
186
	if ((I915_READ_CTL(ring) & RING_VALID) == 0 ||
187
	    I915_READ_START(ring) != obj->gtt_offset ||
188
	    (I915_READ_HEAD(ring) & HEAD_ADDR) != 0) {
189 190 191 192 193 194 195 196
		DRM_ERROR("%s initialization failed "
				"ctl %08x head %08x tail %08x start %08x\n",
				ring->name,
				I915_READ_CTL(ring),
				I915_READ_HEAD(ring),
				I915_READ_TAIL(ring),
				I915_READ_START(ring));
		return -EIO;
197 198
	}

199 200
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
201
	else {
202
		ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
203
		ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
204 205 206 207
		ring->space = ring->head - (ring->tail + 8);
		if (ring->space < 0)
			ring->space += ring->size;
	}
208

209 210 211
	return 0;
}

212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283
/*
 * 965+ support PIPE_CONTROL commands, which provide finer grained control
 * over cache flushing.
 */
struct pipe_control {
	struct drm_i915_gem_object *obj;
	volatile u32 *cpu_page;
	u32 gtt_offset;
};

static int
init_pipe_control(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc;
	struct drm_i915_gem_object *obj;
	int ret;

	if (ring->private)
		return 0;

	pc = kmalloc(sizeof(*pc), GFP_KERNEL);
	if (!pc)
		return -ENOMEM;

	obj = i915_gem_alloc_object(ring->dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
	obj->agp_type = AGP_USER_CACHED_MEMORY;

	ret = i915_gem_object_pin(obj, 4096, true);
	if (ret)
		goto err_unref;

	pc->gtt_offset = obj->gtt_offset;
	pc->cpu_page =  kmap(obj->pages[0]);
	if (pc->cpu_page == NULL)
		goto err_unpin;

	pc->obj = obj;
	ring->private = pc;
	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
	drm_gem_object_unreference(&obj->base);
err:
	kfree(pc);
	return ret;
}

static void
cleanup_pipe_control(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc = ring->private;
	struct drm_i915_gem_object *obj;

	if (!ring->private)
		return;

	obj = pc->obj;
	kunmap(obj->pages[0]);
	i915_gem_object_unpin(obj);
	drm_gem_object_unreference(&obj->base);

	kfree(pc);
	ring->private = NULL;
}

284
static int init_render_ring(struct intel_ring_buffer *ring)
285
{
286
	struct drm_device *dev = ring->dev;
287
	struct drm_i915_private *dev_priv = dev->dev_private;
288
	int ret = init_ring_common(ring);
289

290
	if (INTEL_INFO(dev)->gen > 3) {
291
		int mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
292 293 294
		if (IS_GEN6(dev))
			mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE;
		I915_WRITE(MI_MODE, mode);
295
	}
296

297 298 299 300 301 302 303
	if (INTEL_INFO(dev)->gen >= 6) {
	} else if (IS_GEN5(dev)) {
		ret = init_pipe_control(ring);
		if (ret)
			return ret;
	}

304 305 306
	return ret;
}

307 308 309 310 311 312 313 314
static void render_ring_cleanup(struct intel_ring_buffer *ring)
{
	if (!ring->private)
		return;

	cleanup_pipe_control(ring);
}

315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388
static void
update_semaphore(struct intel_ring_buffer *ring, int i, u32 seqno)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int id;

	/*
	 * cs -> 1 = vcs, 0 = bcs
	 * vcs -> 1 = bcs, 0 = cs,
	 * bcs -> 1 = cs, 0 = vcs.
	 */
	id = ring - dev_priv->ring;
	id += 2 - i;
	id %= 3;

	intel_ring_emit(ring,
			MI_SEMAPHORE_MBOX |
			MI_SEMAPHORE_REGISTER |
			MI_SEMAPHORE_UPDATE);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring,
			RING_SYNC_0(dev_priv->ring[id].mmio_base) + 4*i);
}

static int
gen6_add_request(struct intel_ring_buffer *ring,
		 u32 *result)
{
	u32 seqno;
	int ret;

	ret = intel_ring_begin(ring, 10);
	if (ret)
		return ret;

	seqno = i915_gem_get_seqno(ring->dev);
	update_semaphore(ring, 0, seqno);
	update_semaphore(ring, 1, seqno);

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, MI_USER_INTERRUPT);
	intel_ring_advance(ring);

	*result = seqno;
	return 0;
}

int
intel_ring_sync(struct intel_ring_buffer *ring,
		struct intel_ring_buffer *to,
		u32 seqno)
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring,
			MI_SEMAPHORE_MBOX |
			MI_SEMAPHORE_REGISTER |
			intel_ring_sync_index(ring, to) << 17 |
			MI_SEMAPHORE_COMPARE);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL | 2);				\
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
pc_render_add_request(struct intel_ring_buffer *ring,
		      u32 *result)
{
	struct drm_device *dev = ring->dev;
	u32 seqno = i915_gem_get_seqno(dev);
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
			PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
	intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128; /* write to separate cachelines */
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
			PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
			PIPE_CONTROL_NOTIFY);
	intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	*result = seqno;
	return 0;
}

448 449 450 451 452 453 454
static int
render_ring_add_request(struct intel_ring_buffer *ring,
			u32 *result)
{
	struct drm_device *dev = ring->dev;
	u32 seqno = i915_gem_get_seqno(dev);
	int ret;
455

456 457 458
	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
459

460 461 462 463
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, MI_USER_INTERRUPT);
464
	intel_ring_advance(ring);
465

466 467
	*result = seqno;
	return 0;
468 469
}

470
static u32
471
ring_get_seqno(struct intel_ring_buffer *ring)
472
{
473 474 475
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

476 477 478 479 480 481 482
static u32
pc_render_get_seqno(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc = ring->private;
	return pc->cpu_page[0];
}

483
static bool
484
render_ring_get_irq(struct intel_ring_buffer *ring)
485
{
486
	struct drm_device *dev = ring->dev;
487

488 489 490 491
	if (!dev->irq_enabled)
		return false;

	if (atomic_inc_return(&ring->irq_refcount) == 1) {
492 493 494 495
		drm_i915_private_t *dev_priv = dev->dev_private;
		unsigned long irqflags;

		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
496
		if (HAS_PCH_SPLIT(dev))
497
			ironlake_enable_graphics_irq(dev_priv,
498
						     GT_PIPE_NOTIFY | GT_USER_INTERRUPT);
499 500
		else
			i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
501
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
502
	}
503 504

	return true;
505 506
}

507
static void
508
render_ring_put_irq(struct intel_ring_buffer *ring)
509
{
510
	struct drm_device *dev = ring->dev;
511

512
	if (atomic_dec_and_test(&ring->irq_refcount)) {
513 514 515 516
		drm_i915_private_t *dev_priv = dev->dev_private;
		unsigned long irqflags;

		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
517
		if (HAS_PCH_SPLIT(dev))
518
			ironlake_disable_graphics_irq(dev_priv,
519 520
						      GT_USER_INTERRUPT |
						      GT_PIPE_NOTIFY);
521 522
		else
			i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
523
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
524 525 526
	}
}

527
void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
528
{
529 530 531 532 533 534
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	u32 mmio = IS_GEN6(ring->dev) ?
		RING_HWS_PGA_GEN6(ring->mmio_base) :
		RING_HWS_PGA(ring->mmio_base);
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
535 536
}

537
static void
538 539 540
bsd_ring_flush(struct intel_ring_buffer *ring,
	       u32     invalidate_domains,
	       u32     flush_domains)
541
{
542 543 544
	if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
		return;

545 546 547 548 549
	if (intel_ring_begin(ring, 2) == 0) {
		intel_ring_emit(ring, MI_FLUSH);
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
	}
550 551
}

552
static int
553
ring_add_request(struct intel_ring_buffer *ring,
554
		 u32 *result)
555 556
{
	u32 seqno;
557 558 559 560 561
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
562

563
	seqno = i915_gem_get_seqno(ring->dev);
564

565 566 567 568 569
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, MI_USER_INTERRUPT);
	intel_ring_advance(ring);
570 571

	DRM_DEBUG_DRIVER("%s %d\n", ring->name, seqno);
572 573
	*result = seqno;
	return 0;
574 575
}

576
static bool
577
ring_get_irq(struct intel_ring_buffer *ring, u32 flag)
578
{
579 580
	struct drm_device *dev = ring->dev;

581 582 583 584
	if (!dev->irq_enabled)
	       return false;

	if (atomic_inc_return(&ring->irq_refcount) == 1) {
585 586 587 588 589 590 591
		drm_i915_private_t *dev_priv = dev->dev_private;
		unsigned long irqflags;

		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		ironlake_enable_graphics_irq(dev_priv, flag);
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
	}
592 593

	return true;
594
}
595

596
static void
597
ring_put_irq(struct intel_ring_buffer *ring, u32 flag)
598
{
599 600
	struct drm_device *dev = ring->dev;

601
	if (atomic_dec_and_test(&ring->irq_refcount)) {
602 603 604 605 606 607 608
		drm_i915_private_t *dev_priv = dev->dev_private;
		unsigned long irqflags;

		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		ironlake_disable_graphics_irq(dev_priv, flag);
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
	}
609 610
}

611
static bool
612
bsd_ring_get_irq(struct intel_ring_buffer *ring)
613
{
614
	return ring_get_irq(ring, GT_BSD_USER_INTERRUPT);
615 616 617 618
}
static void
bsd_ring_put_irq(struct intel_ring_buffer *ring)
{
619
	ring_put_irq(ring, GT_BSD_USER_INTERRUPT);
620 621 622
}

static int
623
ring_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
624
{
625
	int ret;
626

627 628 629 630
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

631
	intel_ring_emit(ring,
632
			MI_BATCH_BUFFER_START | (2 << 6) |
633
			MI_BATCH_NON_SECURE_I965);
634
	intel_ring_emit(ring, offset);
635 636
	intel_ring_advance(ring);

637 638 639
	return 0;
}

640
static int
641
render_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
642
				u32 offset, u32 len)
643
{
644
	struct drm_device *dev = ring->dev;
645
	drm_i915_private_t *dev_priv = dev->dev_private;
646
	int ret;
647

648
	trace_i915_gem_request_submit(dev, dev_priv->next_seqno + 1);
649

650 651 652 653
	if (IS_I830(dev) || IS_845G(dev)) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
			return ret;
654

655 656 657 658 659 660 661 662
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
		intel_ring_emit(ring, offset + len - 8);
		intel_ring_emit(ring, 0);
	} else {
		ret = intel_ring_begin(ring, 2);
		if (ret)
			return ret;
663

664 665 666 667 668
		if (INTEL_INFO(dev)->gen >= 4) {
			intel_ring_emit(ring,
					MI_BATCH_BUFFER_START | (2 << 6) |
					MI_BATCH_NON_SECURE_I965);
			intel_ring_emit(ring, offset);
669
		} else {
670 671 672
			intel_ring_emit(ring,
					MI_BATCH_BUFFER_START | (2 << 6));
			intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
673 674
		}
	}
675
	intel_ring_advance(ring);
676 677 678 679

	return 0;
}

680
static void cleanup_status_page(struct intel_ring_buffer *ring)
681
{
682
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
683
	struct drm_i915_gem_object *obj;
684

685 686
	obj = ring->status_page.obj;
	if (obj == NULL)
687 688
		return;

689
	kunmap(obj->pages[0]);
690
	i915_gem_object_unpin(obj);
691
	drm_gem_object_unreference(&obj->base);
692
	ring->status_page.obj = NULL;
693 694 695 696

	memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
}

697
static int init_status_page(struct intel_ring_buffer *ring)
698
{
699
	struct drm_device *dev = ring->dev;
700
	drm_i915_private_t *dev_priv = dev->dev_private;
701
	struct drm_i915_gem_object *obj;
702 703 704 705 706 707 708 709
	int ret;

	obj = i915_gem_alloc_object(dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate status page\n");
		ret = -ENOMEM;
		goto err;
	}
710
	obj->agp_type = AGP_USER_CACHED_MEMORY;
711

712
	ret = i915_gem_object_pin(obj, 4096, true);
713 714 715 716
	if (ret != 0) {
		goto err_unref;
	}

717 718
	ring->status_page.gfx_addr = obj->gtt_offset;
	ring->status_page.page_addr = kmap(obj->pages[0]);
719
	if (ring->status_page.page_addr == NULL) {
720 721 722
		memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
		goto err_unpin;
	}
723 724
	ring->status_page.obj = obj;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
725

726
	intel_ring_setup_status_page(ring);
727 728
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
729 730 731 732 733 734

	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
735
	drm_gem_object_unreference(&obj->base);
736
err:
737
	return ret;
738 739
}

740
int intel_init_ring_buffer(struct drm_device *dev,
741
			   struct intel_ring_buffer *ring)
742
{
743
	struct drm_i915_gem_object *obj;
744 745
	int ret;

746
	ring->dev = dev;
747 748
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
749
	INIT_LIST_HEAD(&ring->gpu_write_list);
750

751
	if (I915_NEED_GFX_HWS(dev)) {
752
		ret = init_status_page(ring);
753 754 755
		if (ret)
			return ret;
	}
756

757
	obj = i915_gem_alloc_object(dev, ring->size);
758 759
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate ringbuffer\n");
760
		ret = -ENOMEM;
761
		goto err_hws;
762 763
	}

764
	ring->obj = obj;
765

766
	ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
767 768
	if (ret)
		goto err_unref;
769

770
	ring->map.size = ring->size;
771
	ring->map.offset = dev->agp->base + obj->gtt_offset;
772 773 774 775 776 777 778
	ring->map.type = 0;
	ring->map.flags = 0;
	ring->map.mtrr = 0;

	drm_core_ioremap_wc(&ring->map, dev);
	if (ring->map.handle == NULL) {
		DRM_ERROR("Failed to map ringbuffer.\n");
779
		ret = -EINVAL;
780
		goto err_unpin;
781 782
	}

783
	ring->virtual_start = ring->map.handle;
784
	ret = ring->init(ring);
785 786
	if (ret)
		goto err_unmap;
787

788 789 790 791 792 793 794 795
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = ring->size;
	if (IS_I830(ring->dev))
		ring->effective_size -= 128;

796
	return 0;
797 798 799 800 801 802

err_unmap:
	drm_core_ioremapfree(&ring->map, dev);
err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
803 804
	drm_gem_object_unreference(&obj->base);
	ring->obj = NULL;
805
err_hws:
806
	cleanup_status_page(ring);
807
	return ret;
808 809
}

810
void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
811
{
812 813 814
	struct drm_i915_private *dev_priv;
	int ret;

815
	if (ring->obj == NULL)
816 817
		return;

818 819 820 821 822
	/* Disable the ring buffer. The ring must be idle at this point */
	dev_priv = ring->dev->dev_private;
	ret = intel_wait_ring_buffer(ring, ring->size - 8);
	I915_WRITE_CTL(ring, 0);

823
	drm_core_ioremapfree(&ring->map, ring->dev);
824

825 826 827
	i915_gem_object_unpin(ring->obj);
	drm_gem_object_unreference(&ring->obj->base);
	ring->obj = NULL;
828

Z
Zou Nan hai 已提交
829 830 831
	if (ring->cleanup)
		ring->cleanup(ring);

832
	cleanup_status_page(ring);
833 834
}

835
static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
836
{
837
	unsigned int *virt;
838
	int rem = ring->size - ring->tail;
839

840
	if (ring->space < rem) {
841
		int ret = intel_wait_ring_buffer(ring, rem);
842 843 844 845
		if (ret)
			return ret;
	}

846
	virt = (unsigned int *)(ring->virtual_start + ring->tail);
847 848
	rem /= 8;
	while (rem--) {
849
		*virt++ = MI_NOOP;
850 851
		*virt++ = MI_NOOP;
	}
852

853
	ring->tail = 0;
854
	ring->space = ring->head - 8;
855 856 857 858

	return 0;
}

859
int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
860
{
861
	struct drm_device *dev = ring->dev;
862
	struct drm_i915_private *dev_priv = dev->dev_private;
863
	unsigned long end;
864 865
	u32 head;

866
	trace_i915_ring_wait_begin (dev);
867 868
	end = jiffies + 3 * HZ;
	do {
869 870 871 872 873 874 875 876
		/* If the reported head position has wrapped or hasn't advanced,
		 * fallback to the slow and accurate path.
		 */
		head = intel_read_status_page(ring, 4);
		if (head < ring->actual_head)
			head = I915_READ_HEAD(ring);
		ring->actual_head = head;
		ring->head = head & HEAD_ADDR;
877 878
		ring->space = ring->head - (ring->tail + 8);
		if (ring->space < 0)
879
			ring->space += ring->size;
880
		if (ring->space >= n) {
881
			trace_i915_ring_wait_end(dev);
882 883 884 885 886 887 888 889
			return 0;
		}

		if (dev->primary->master) {
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
890

891
		msleep(1);
892 893
		if (atomic_read(&dev_priv->mm.wedged))
			return -EAGAIN;
894 895 896 897
	} while (!time_after(jiffies, end));
	trace_i915_ring_wait_end (dev);
	return -EBUSY;
}
898

899 900
int intel_ring_begin(struct intel_ring_buffer *ring,
		     int num_dwords)
901
{
902
	int n = 4*num_dwords;
903
	int ret;
904

905
	if (unlikely(ring->tail + n > ring->effective_size)) {
906 907 908 909
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}
910

911 912 913 914 915
	if (unlikely(ring->space < n)) {
		ret = intel_wait_ring_buffer(ring, n);
		if (unlikely(ret))
			return ret;
	}
916 917

	ring->space -= n;
918
	return 0;
919
}
920

921
void intel_ring_advance(struct intel_ring_buffer *ring)
922
{
923
	ring->tail &= ring->size - 1;
924
	ring->write_tail(ring, ring->tail);
925
}
926

927
static const struct intel_ring_buffer render_ring = {
928
	.name			= "render ring",
929
	.id			= RING_RENDER,
930
	.mmio_base		= RENDER_RING_BASE,
931 932
	.size			= 32 * PAGE_SIZE,
	.init			= init_render_ring,
933
	.write_tail		= ring_write_tail,
934 935
	.flush			= render_ring_flush,
	.add_request		= render_ring_add_request,
936 937 938
	.get_seqno		= ring_get_seqno,
	.irq_get		= render_ring_get_irq,
	.irq_put		= render_ring_put_irq,
939
	.dispatch_execbuffer	= render_ring_dispatch_execbuffer,
940
       .cleanup			= render_ring_cleanup,
941
};
942 943 944

/* ring buffer for bit-stream decoder */

945
static const struct intel_ring_buffer bsd_ring = {
946
	.name                   = "bsd ring",
947
	.id			= RING_BSD,
948
	.mmio_base		= BSD_RING_BASE,
949
	.size			= 32 * PAGE_SIZE,
950
	.init			= init_ring_common,
951
	.write_tail		= ring_write_tail,
952
	.flush			= bsd_ring_flush,
953
	.add_request		= ring_add_request,
954 955 956
	.get_seqno		= ring_get_seqno,
	.irq_get		= bsd_ring_get_irq,
	.irq_put		= bsd_ring_put_irq,
957
	.dispatch_execbuffer	= ring_dispatch_execbuffer,
958
};
959

960

961
static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
962
				     u32 value)
963
{
964
       drm_i915_private_t *dev_priv = ring->dev->dev_private;
965 966 967 968 969 970 971 972 973 974 975 976

       /* Every tail move must follow the sequence below */
       I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
	       GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
	       GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
       I915_WRITE(GEN6_BSD_RNCID, 0x0);

       if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
                               GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
                       50))
               DRM_ERROR("timed out waiting for IDLE Indicator\n");

977
       I915_WRITE_TAIL(ring, value);
978 979 980 981 982
       I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
	       GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
	       GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
}

983
static void gen6_ring_flush(struct intel_ring_buffer *ring,
984 985
			    u32 invalidate_domains,
			    u32 flush_domains)
986
{
987 988 989
	if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
		return;

990 991 992 993 994 995 996
	if (intel_ring_begin(ring, 4) == 0) {
		intel_ring_emit(ring, MI_FLUSH_DW);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, 0);
		intel_ring_advance(ring);
	}
997 998 999
}

static int
1000
gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1001
			      u32 offset, u32 len)
1002
{
1003
       int ret;
1004

1005 1006 1007 1008
       ret = intel_ring_begin(ring, 2);
       if (ret)
	       return ret;

1009
       intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
1010
       /* bit0-7 is the length on GEN6+ */
1011
       intel_ring_emit(ring, offset);
1012
       intel_ring_advance(ring);
1013

1014 1015 1016
       return 0;
}

1017
static bool
1018 1019
gen6_bsd_ring_get_irq(struct intel_ring_buffer *ring)
{
1020
	return ring_get_irq(ring, GT_GEN6_BSD_USER_INTERRUPT);
1021 1022 1023 1024 1025
}

static void
gen6_bsd_ring_put_irq(struct intel_ring_buffer *ring)
{
1026
	ring_put_irq(ring, GT_GEN6_BSD_USER_INTERRUPT);
1027 1028
}

1029
/* ring buffer for Video Codec for Gen6+ */
1030
static const struct intel_ring_buffer gen6_bsd_ring = {
1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042
	.name			= "gen6 bsd ring",
	.id			= RING_BSD,
	.mmio_base		= GEN6_BSD_RING_BASE,
	.size			= 32 * PAGE_SIZE,
	.init			= init_ring_common,
	.write_tail		= gen6_bsd_ring_write_tail,
	.flush			= gen6_ring_flush,
	.add_request		= gen6_add_request,
	.get_seqno		= ring_get_seqno,
	.irq_get		= gen6_bsd_ring_get_irq,
	.irq_put		= gen6_bsd_ring_put_irq,
	.dispatch_execbuffer	= gen6_ring_dispatch_execbuffer,
1043 1044 1045 1046
};

/* Blitter support (SandyBridge+) */

1047
static bool
1048
blt_ring_get_irq(struct intel_ring_buffer *ring)
1049
{
1050
	return ring_get_irq(ring, GT_BLT_USER_INTERRUPT);
1051
}
1052

1053
static void
1054
blt_ring_put_irq(struct intel_ring_buffer *ring)
1055
{
1056
	ring_put_irq(ring, GT_BLT_USER_INTERRUPT);
1057 1058
}

Z
Zou Nan hai 已提交
1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077

/* Workaround for some stepping of SNB,
 * each time when BLT engine ring tail moved,
 * the first command in the ring to be parsed
 * should be MI_BATCH_BUFFER_START
 */
#define NEED_BLT_WORKAROUND(dev) \
	(IS_GEN6(dev) && (dev->pdev->revision < 8))

static inline struct drm_i915_gem_object *
to_blt_workaround(struct intel_ring_buffer *ring)
{
	return ring->private;
}

static int blt_ring_init(struct intel_ring_buffer *ring)
{
	if (NEED_BLT_WORKAROUND(ring->dev)) {
		struct drm_i915_gem_object *obj;
1078
		u32 *ptr;
Z
Zou Nan hai 已提交
1079 1080
		int ret;

1081
		obj = i915_gem_alloc_object(ring->dev, 4096);
Z
Zou Nan hai 已提交
1082 1083 1084
		if (obj == NULL)
			return -ENOMEM;

1085
		ret = i915_gem_object_pin(obj, 4096, true);
Z
Zou Nan hai 已提交
1086 1087 1088 1089 1090 1091
		if (ret) {
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

		ptr = kmap(obj->pages[0]);
1092 1093
		*ptr++ = MI_BATCH_BUFFER_END;
		*ptr++ = MI_NOOP;
Z
Zou Nan hai 已提交
1094 1095
		kunmap(obj->pages[0]);

1096
		ret = i915_gem_object_set_to_gtt_domain(obj, false);
Z
Zou Nan hai 已提交
1097
		if (ret) {
1098
			i915_gem_object_unpin(obj);
Z
Zou Nan hai 已提交
1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

		ring->private = obj;
	}

	return init_ring_common(ring);
}

static int blt_ring_begin(struct intel_ring_buffer *ring,
			  int num_dwords)
{
	if (ring->private) {
		int ret = intel_ring_begin(ring, num_dwords+2);
		if (ret)
			return ret;

		intel_ring_emit(ring, MI_BATCH_BUFFER_START);
		intel_ring_emit(ring, to_blt_workaround(ring)->gtt_offset);

		return 0;
	} else
		return intel_ring_begin(ring, 4);
}

static void blt_ring_flush(struct intel_ring_buffer *ring,
			   u32 invalidate_domains,
			   u32 flush_domains)
{
1129 1130 1131
	if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
		return;

Z
Zou Nan hai 已提交
1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150
	if (blt_ring_begin(ring, 4) == 0) {
		intel_ring_emit(ring, MI_FLUSH_DW);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, 0);
		intel_ring_advance(ring);
	}
}

static void blt_ring_cleanup(struct intel_ring_buffer *ring)
{
	if (!ring->private)
		return;

	i915_gem_object_unpin(ring->private);
	drm_gem_object_unreference(ring->private);
	ring->private = NULL;
}

1151 1152 1153 1154 1155
static const struct intel_ring_buffer gen6_blt_ring = {
       .name			= "blt ring",
       .id			= RING_BLT,
       .mmio_base		= BLT_RING_BASE,
       .size			= 32 * PAGE_SIZE,
Z
Zou Nan hai 已提交
1156
       .init			= blt_ring_init,
1157
       .write_tail		= ring_write_tail,
Z
Zou Nan hai 已提交
1158
       .flush			= blt_ring_flush,
1159 1160 1161 1162
       .add_request		= gen6_add_request,
       .get_seqno		= ring_get_seqno,
       .irq_get			= blt_ring_get_irq,
       .irq_put			= blt_ring_put_irq,
1163
       .dispatch_execbuffer	= gen6_ring_dispatch_execbuffer,
Z
Zou Nan hai 已提交
1164
       .cleanup			= blt_ring_cleanup,
1165 1166
};

1167 1168 1169
int intel_init_render_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1170
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1171

1172 1173 1174
	*ring = render_ring;
	if (INTEL_INFO(dev)->gen >= 6) {
		ring->add_request = gen6_add_request;
1175 1176 1177
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
		ring->get_seqno = pc_render_get_seqno;
1178
	}
1179 1180

	if (!I915_NEED_GFX_HWS(dev)) {
1181 1182
		ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
		memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1183 1184
	}

1185
	return intel_init_ring_buffer(dev, ring);
1186 1187 1188 1189 1190
}

int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1191
	struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
1192

1193
	if (IS_GEN6(dev))
1194
		*ring = gen6_bsd_ring;
1195
	else
1196
		*ring = bsd_ring;
1197

1198
	return intel_init_ring_buffer(dev, ring);
1199
}
1200 1201 1202 1203

int intel_init_blt_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1204
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
1205

1206
	*ring = gen6_blt_ring;
1207

1208
	return intel_init_ring_buffer(dev, ring);
1209
}