intel_ringbuffer.c 63.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37 38 39 40 41 42
/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
 * to give some inclination as to some of the magic values used in the various
 * workarounds!
 */
#define CACHELINE_BYTES 64

43
static inline int __ring_space(int head, int tail, int size)
44
{
45
	int space = head - (tail + I915_RING_FREE_SPACE);
46
	if (space < 0)
47
		space += size;
48 49 50
	return space;
}

51 52 53 54 55
static inline int ring_space(struct intel_ring_buffer *ring)
{
	return __ring_space(ring->head & HEAD_ADDR, ring->tail, ring->size);
}

56
static bool intel_ring_stopped(struct intel_ring_buffer *ring)
57 58
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
59 60
	return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
}
61

62 63
void __intel_ring_advance(struct intel_ring_buffer *ring)
{
64
	ring->tail &= ring->size - 1;
65
	if (intel_ring_stopped(ring))
66 67 68 69
		return;
	ring->write_tail(ring, ring->tail);
}

70
static int
71 72 73 74 75 76 77 78
gen2_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
79
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen4_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
100
{
101
	struct drm_device *dev = ring->dev;
102
	u32 cmd;
103
	int ret;
104

105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
134
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
135 136 137
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
138

139 140 141
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
142

143 144 145
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
146

147 148 149
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
150 151

	return 0;
152 153
}

154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
{
194
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen6_render_ring_flush(struct intel_ring_buffer *ring,
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
231
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
232 233
	int ret;

234 235 236 237 238
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

239 240 241 242
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
243 244 245 246 247 248 249
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
250
		flags |= PIPE_CONTROL_CS_STALL;
251 252 253 254 255 256 257 258 259 260 261
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
262
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
263
	}
264

265
	ret = intel_ring_begin(ring, 4);
266 267 268
	if (ret)
		return ret;

269
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
270 271
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
272
	intel_ring_emit(ring, 0);
273 274 275 276 277
	intel_ring_advance(ring);

	return 0;
}

278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296
static int
gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

R
Rodrigo Vivi 已提交
297 298 299 300 301 302 303
static int gen7_ring_fbc_flush(struct intel_ring_buffer *ring, u32 value)
{
	int ret;

	if (!ring->fbc_dirty)
		return 0;

304
	ret = intel_ring_begin(ring, 6);
R
Rodrigo Vivi 已提交
305 306 307 308 309 310
	if (ret)
		return ret;
	/* WaFbcNukeOn3DBlt:ivb/hsw */
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, value);
311 312 313
	intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
R
Rodrigo Vivi 已提交
314 315 316 317 318 319
	intel_ring_advance(ring);

	ring->fbc_dirty = false;
	return 0;
}

320 321 322 323 324
static int
gen7_render_ring_flush(struct intel_ring_buffer *ring,
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
325
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
326 327
	int ret;

328 329 330 331 332 333 334 335 336 337
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
357
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
358 359 360 361 362

		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
363 364 365 366 367 368 369 370
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
371
	intel_ring_emit(ring, scratch_addr);
372 373 374
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

375
	if (!invalidate_domains && flush_domains)
R
Rodrigo Vivi 已提交
376 377
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

378 379 380
	return 0;
}

B
Ben Widawsky 已提交
381 382 383 384 385
static int
gen8_render_ring_flush(struct intel_ring_buffer *ring,
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
386
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
B
Ben Widawsky 已提交
387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421
	int ret;

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
	}

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;

}

422
static void ring_write_tail(struct intel_ring_buffer *ring,
423
			    u32 value)
424
{
425
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
426
	I915_WRITE_TAIL(ring, value);
427 428
}

429
u64 intel_ring_get_active_head(struct intel_ring_buffer *ring)
430
{
431
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
432
	u64 acthd;
433

434 435 436 437 438 439 440 441 442
	if (INTEL_INFO(ring->dev)->gen >= 8)
		acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
					 RING_ACTHD_UDW(ring->mmio_base));
	else if (INTEL_INFO(ring->dev)->gen >= 4)
		acthd = I915_READ(RING_ACTHD(ring->mmio_base));
	else
		acthd = I915_READ(ACTHD);

	return acthd;
443 444
}

445 446 447 448 449 450 451 452 453 454 455
static void ring_setup_phys_status_page(struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

456
static bool stop_ring(struct intel_ring_buffer *ring)
457
{
458
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
459

460 461 462 463 464 465 466
	if (!IS_GEN2(ring->dev)) {
		I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
		if (wait_for_atomic((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
			DRM_ERROR("%s :timed out trying to stop ring\n", ring->name);
			return false;
		}
	}
467

468
	I915_WRITE_CTL(ring, 0);
469
	I915_WRITE_HEAD(ring, 0);
470
	ring->write_tail(ring, 0);
471

472 473 474 475
	if (!IS_GEN2(ring->dev)) {
		(void)I915_READ_CTL(ring);
		I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
	}
476

477 478
	return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
}
479

480 481 482 483 484 485 486 487 488 489 490
static int init_ring_common(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj = ring->obj;
	int ret = 0;

	gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);

	if (!stop_ring(ring)) {
		/* G45 ring initialization often fails to reset head to zero */
491 492 493 494 495 496 497
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
498

499
		if (!stop_ring(ring)) {
500 501 502 503 504 505 506
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
507 508
			ret = -EIO;
			goto out;
509
		}
510 511
	}

512 513 514 515 516
	if (I915_NEED_GFX_HWS(dev))
		intel_ring_setup_status_page(ring);
	else
		ring_setup_phys_status_page(ring);

517 518 519 520
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
521
	I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
522
	I915_WRITE_CTL(ring,
523
			((ring->size - PAGE_SIZE) & RING_NR_PAGES)
524
			| RING_VALID);
525 526

	/* If the head is still not zero, the ring is dead */
527
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
528
		     I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
529
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
530
		DRM_ERROR("%s initialization failed "
531 532 533 534 535
			  "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
			  ring->name,
			  I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
			  I915_READ_HEAD(ring), I915_READ_TAIL(ring),
			  I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
536 537
		ret = -EIO;
		goto out;
538 539
	}

540 541
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
542
	else {
543
		ring->head = I915_READ_HEAD(ring);
544
		ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
545
		ring->space = ring_space(ring);
546
		ring->last_retired_head = -1;
547
	}
548

549 550
	memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));

551
out:
552
	gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
553 554

	return ret;
555 556
}

557 558 559 560 561
static int
init_pipe_control(struct intel_ring_buffer *ring)
{
	int ret;

562
	if (ring->scratch.obj)
563 564
		return 0;

565 566
	ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
	if (ring->scratch.obj == NULL) {
567 568 569 570
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
571

572 573 574
	ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
575

576
	ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
577 578 579
	if (ret)
		goto err_unref;

580 581 582
	ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
	ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
	if (ring->scratch.cpu_page == NULL) {
583
		ret = -ENOMEM;
584
		goto err_unpin;
585
	}
586

587
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
588
			 ring->name, ring->scratch.gtt_offset);
589 590 591
	return 0;

err_unpin:
B
Ben Widawsky 已提交
592
	i915_gem_object_ggtt_unpin(ring->scratch.obj);
593
err_unref:
594
	drm_gem_object_unreference(&ring->scratch.obj->base);
595 596 597 598
err:
	return ret;
}

599
static int init_render_ring(struct intel_ring_buffer *ring)
600
{
601
	struct drm_device *dev = ring->dev;
602
	struct drm_i915_private *dev_priv = dev->dev_private;
603
	int ret = init_ring_common(ring);
604

605 606
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
	if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
607
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
608 609 610 611

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
612
	 *
613
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw
614 615 616 617
	 */
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

618
	/* Required for the hardware to program scanline values for waiting */
619
	/* WaEnableFlushTlbInvalidationMode:snb */
620 621
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
622
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
623

624
	/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
625 626
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
627
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
628
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
629

630
	if (INTEL_INFO(dev)->gen >= 5) {
631 632 633 634 635
		ret = init_pipe_control(ring);
		if (ret)
			return ret;
	}

636
	if (IS_GEN6(dev)) {
637 638 639 640 641 642
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
643
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
644 645
	}

646 647
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
648

649
	if (HAS_L3_DPF(dev))
650
		I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
651

652 653 654
	return ret;
}

655 656
static void render_ring_cleanup(struct intel_ring_buffer *ring)
{
657 658
	struct drm_device *dev = ring->dev;

659
	if (ring->scratch.obj == NULL)
660 661
		return;

662 663
	if (INTEL_INFO(dev)->gen >= 5) {
		kunmap(sg_page(ring->scratch.obj->pages->sgl));
B
Ben Widawsky 已提交
664
		i915_gem_object_ggtt_unpin(ring->scratch.obj);
665
	}
666

667 668
	drm_gem_object_unreference(&ring->scratch.obj->base);
	ring->scratch.obj = NULL;
669 670
}

671 672
static int gen6_signal(struct intel_ring_buffer *signaller,
		       unsigned int num_dwords)
673
{
674 675
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
676
	struct intel_ring_buffer *useless;
677
	int i, ret;
678

679 680 681 682 683
	/* NB: In order to be able to do semaphore MBOX updates for varying
	 * number of rings, it's easiest if we round up each individual update
	 * to a multiple of 2 (since ring updates must always be a multiple of
	 * 2) even though the actual update only requires 3 dwords.
	 */
684
#define MBOX_UPDATE_DWORDS 4
685 686
	if (i915_semaphore_is_enabled(dev))
		num_dwords += ((I915_NUM_RINGS-1) * MBOX_UPDATE_DWORDS);
687 688
	else
		return intel_ring_begin(signaller, num_dwords);
689 690 691 692 693 694

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;
#undef MBOX_UPDATE_DWORDS

695 696 697 698 699 700 701 702 703 704 705 706 707 708
	for_each_ring(useless, dev_priv, i) {
		u32 mbox_reg = signaller->semaphore.mbox.signal[i];
		if (mbox_reg != GEN6_NOSYNC) {
			intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
			intel_ring_emit(signaller, mbox_reg);
			intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
			intel_ring_emit(signaller, MI_NOOP);
		} else {
			intel_ring_emit(signaller, MI_NOOP);
			intel_ring_emit(signaller, MI_NOOP);
			intel_ring_emit(signaller, MI_NOOP);
			intel_ring_emit(signaller, MI_NOOP);
		}
	}
709 710

	return 0;
711 712
}

713 714 715 716 717 718 719 720 721
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
722
static int
723
gen6_add_request(struct intel_ring_buffer *ring)
724
{
725
	int ret;
726

727
	ret = ring->semaphore.signal(ring, 4);
728 729 730 731 732
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
733
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
734
	intel_ring_emit(ring, MI_USER_INTERRUPT);
735
	__intel_ring_advance(ring);
736 737 738 739

	return 0;
}

740 741 742 743 744 745 746
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

747 748 749 750 751 752 753 754
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
static int
755 756 757
gen6_ring_sync(struct intel_ring_buffer *waiter,
	       struct intel_ring_buffer *signaller,
	       u32 seqno)
758
{
759 760 761
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
762 763
	u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
	int ret;
764

765 766 767 768 769 770
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

771
	WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
772

773
	ret = intel_ring_begin(waiter, 4);
774 775 776
	if (ret)
		return ret;

777 778
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
779
		intel_ring_emit(waiter, dw1 | wait_mbox);
780 781 782 783 784 785 786 787 788
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
789
	intel_ring_advance(waiter);
790 791 792 793

	return 0;
}

794 795
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
796 797
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
798 799 800 801 802 803
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
804
pc_render_add_request(struct intel_ring_buffer *ring)
805
{
806
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
807 808 809 810 811 812 813 814 815 816 817 818 819 820
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

821
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
822 823
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
824
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
825
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
826 827
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
828
	scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
829
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
830
	scratch_addr += 2 * CACHELINE_BYTES;
831
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
832
	scratch_addr += 2 * CACHELINE_BYTES;
833
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
834
	scratch_addr += 2 * CACHELINE_BYTES;
835
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
836
	scratch_addr += 2 * CACHELINE_BYTES;
837
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
838

839
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
840 841
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
842
			PIPE_CONTROL_NOTIFY);
843
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
844
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
845
	intel_ring_emit(ring, 0);
846
	__intel_ring_advance(ring);
847 848 849 850

	return 0;
}

851
static u32
852
gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
853 854 855 856
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
857 858 859 860 861
	if (!lazy_coherency) {
		struct drm_i915_private *dev_priv = ring->dev->dev_private;
		POSTING_READ(RING_ACTHD(ring->mmio_base));
	}

862 863 864
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

865
static u32
866
ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
867
{
868 869 870
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
871 872 873 874 875 876
static void
ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

877
static u32
878
pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
879
{
880
	return ring->scratch.cpu_page[0];
881 882
}

M
Mika Kuoppala 已提交
883 884 885
static void
pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
886
	ring->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
887 888
}

889 890 891 892
static bool
gen5_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
893
	struct drm_i915_private *dev_priv = dev->dev_private;
894
	unsigned long flags;
895 896 897 898

	if (!dev->irq_enabled)
		return false;

899
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
900 901
	if (ring->irq_refcount++ == 0)
		ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
902
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
903 904 905 906 907 908 909 910

	return true;
}

static void
gen5_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
911
	struct drm_i915_private *dev_priv = dev->dev_private;
912
	unsigned long flags;
913

914
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
915 916
	if (--ring->irq_refcount == 0)
		ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
917
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
918 919
}

920
static bool
921
i9xx_ring_get_irq(struct intel_ring_buffer *ring)
922
{
923
	struct drm_device *dev = ring->dev;
924
	struct drm_i915_private *dev_priv = dev->dev_private;
925
	unsigned long flags;
926

927 928 929
	if (!dev->irq_enabled)
		return false;

930
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
931
	if (ring->irq_refcount++ == 0) {
932 933 934 935
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
936
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
937 938

	return true;
939 940
}

941
static void
942
i9xx_ring_put_irq(struct intel_ring_buffer *ring)
943
{
944
	struct drm_device *dev = ring->dev;
945
	struct drm_i915_private *dev_priv = dev->dev_private;
946
	unsigned long flags;
947

948
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
949
	if (--ring->irq_refcount == 0) {
950 951 952 953
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
954
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
955 956
}

C
Chris Wilson 已提交
957 958 959 960
static bool
i8xx_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
961
	struct drm_i915_private *dev_priv = dev->dev_private;
962
	unsigned long flags;
C
Chris Wilson 已提交
963 964 965 966

	if (!dev->irq_enabled)
		return false;

967
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
968
	if (ring->irq_refcount++ == 0) {
C
Chris Wilson 已提交
969 970 971 972
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
973
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
974 975 976 977 978 979 980 981

	return true;
}

static void
i8xx_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
982
	struct drm_i915_private *dev_priv = dev->dev_private;
983
	unsigned long flags;
C
Chris Wilson 已提交
984

985
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
986
	if (--ring->irq_refcount == 0) {
C
Chris Wilson 已提交
987 988 989 990
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
991
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
992 993
}

994
void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
995
{
996
	struct drm_device *dev = ring->dev;
997
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
998 999 1000 1001 1002 1003 1004
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
1005
		case RCS:
1006 1007
			mmio = RENDER_HWS_PGA_GEN7;
			break;
1008
		case BCS:
1009 1010
			mmio = BLT_HWS_PGA_GEN7;
			break;
1011 1012 1013 1014 1015
		/*
		 * VCS2 actually doesn't exist on Gen7. Only shut up
		 * gcc switch check warning
		 */
		case VCS2:
1016
		case VCS:
1017 1018
			mmio = BSD_HWS_PGA_GEN7;
			break;
1019
		case VECS:
B
Ben Widawsky 已提交
1020 1021
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
1022 1023 1024 1025
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
1026
		/* XXX: gen8 returns to sanity */
1027 1028 1029
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

1030 1031
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
1032

1033 1034 1035 1036 1037 1038 1039 1040
	/*
	 * Flush the TLB for this page
	 *
	 * FIXME: These two bits have disappeared on gen8, so a question
	 * arises: do we still need this and if so how should we go about
	 * invalidating the TLB?
	 */
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
1041
		u32 reg = RING_INSTPM(ring->mmio_base);
1042 1043 1044 1045

		/* ring should be idle before issuing a sync flush*/
		WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);

1046 1047 1048 1049 1050 1051 1052 1053
		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
				  ring->name);
	}
1054 1055
}

1056
static int
1057 1058 1059
bsd_ring_flush(struct intel_ring_buffer *ring,
	       u32     invalidate_domains,
	       u32     flush_domains)
1060
{
1061 1062 1063 1064 1065 1066 1067 1068 1069 1070
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
1071 1072
}

1073
static int
1074
i9xx_add_request(struct intel_ring_buffer *ring)
1075
{
1076 1077 1078 1079 1080
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
1081

1082 1083
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1084
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1085
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1086
	__intel_ring_advance(ring);
1087

1088
	return 0;
1089 1090
}

1091
static bool
1092
gen6_ring_get_irq(struct intel_ring_buffer *ring)
1093 1094
{
	struct drm_device *dev = ring->dev;
1095
	struct drm_i915_private *dev_priv = dev->dev_private;
1096
	unsigned long flags;
1097 1098 1099 1100

	if (!dev->irq_enabled)
	       return false;

1101
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1102
	if (ring->irq_refcount++ == 0) {
1103
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1104 1105
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
1106
					 GT_PARITY_ERROR(dev)));
1107 1108
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
P
Paulo Zanoni 已提交
1109
		ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1110
	}
1111
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1112 1113 1114 1115 1116

	return true;
}

static void
1117
gen6_ring_put_irq(struct intel_ring_buffer *ring)
1118 1119
{
	struct drm_device *dev = ring->dev;
1120
	struct drm_i915_private *dev_priv = dev->dev_private;
1121
	unsigned long flags;
1122

1123
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1124
	if (--ring->irq_refcount == 0) {
1125
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1126
			I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1127 1128
		else
			I915_WRITE_IMR(ring, ~0);
P
Paulo Zanoni 已提交
1129
		ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1130
	}
1131
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1132 1133
}

B
Ben Widawsky 已提交
1134 1135 1136 1137 1138 1139 1140 1141 1142 1143
static bool
hsw_vebox_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

1144
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1145
	if (ring->irq_refcount++ == 0) {
B
Ben Widawsky 已提交
1146
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
P
Paulo Zanoni 已提交
1147
		snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1148
	}
1149
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163

	return true;
}

static void
hsw_vebox_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return;

1164
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1165
	if (--ring->irq_refcount == 0) {
B
Ben Widawsky 已提交
1166
		I915_WRITE_IMR(ring, ~0);
P
Paulo Zanoni 已提交
1167
		snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1168
	}
1169
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1170 1171
}

1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217
static bool
gen8_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (ring->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
gen8_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (--ring->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
			I915_WRITE_IMR(ring, ~0);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1218
static int
1219
i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
B
Ben Widawsky 已提交
1220
			 u64 offset, u32 length,
1221
			 unsigned flags)
1222
{
1223
	int ret;
1224

1225 1226 1227 1228
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1229
	intel_ring_emit(ring,
1230 1231
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1232
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1233
	intel_ring_emit(ring, offset);
1234 1235
	intel_ring_advance(ring);

1236 1237 1238
	return 0;
}

1239 1240
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1241
static int
1242
i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
B
Ben Widawsky 已提交
1243
				u64 offset, u32 len,
1244
				unsigned flags)
1245
{
1246
	int ret;
1247

1248 1249 1250 1251
	if (flags & I915_DISPATCH_PINNED) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
			return ret;
1252

1253 1254 1255 1256 1257 1258
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, offset + len - 8);
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
	} else {
1259
		u32 cs_offset = ring->scratch.gtt_offset;
1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287

		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

		ret = intel_ring_begin(ring, 9+3);
		if (ret)
			return ret;
		/* Blit the batch (which has now all relocs applied) to the stable batch
		 * scratch bo area (so that the CS never stumbles over its tlb
		 * invalidation bug) ... */
		intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
				XY_SRC_COPY_BLT_WRITE_ALPHA |
				XY_SRC_COPY_BLT_WRITE_RGB);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
		intel_ring_emit(ring, MI_FLUSH);

		/* ... and execute it. */
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, cs_offset + len - 8);
		intel_ring_advance(ring);
	}
1288

1289 1290 1291 1292 1293
	return 0;
}

static int
i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
B
Ben Widawsky 已提交
1294
			 u64 offset, u32 len,
1295
			 unsigned flags)
1296 1297 1298 1299 1300 1301 1302
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1303
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1304
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1305
	intel_ring_advance(ring);
1306 1307 1308 1309

	return 0;
}

1310
static void cleanup_status_page(struct intel_ring_buffer *ring)
1311
{
1312
	struct drm_i915_gem_object *obj;
1313

1314 1315
	obj = ring->status_page.obj;
	if (obj == NULL)
1316 1317
		return;

1318
	kunmap(sg_page(obj->pages->sgl));
B
Ben Widawsky 已提交
1319
	i915_gem_object_ggtt_unpin(obj);
1320
	drm_gem_object_unreference(&obj->base);
1321
	ring->status_page.obj = NULL;
1322 1323
}

1324
static int init_status_page(struct intel_ring_buffer *ring)
1325
{
1326
	struct drm_i915_gem_object *obj;
1327

1328 1329
	if ((obj = ring->status_page.obj) == NULL) {
		int ret;
1330

1331 1332 1333 1334 1335
		obj = i915_gem_alloc_object(ring->dev, 4096);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate status page\n");
			return -ENOMEM;
		}
1336

1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
		if (ret)
			goto err_unref;

		ret = i915_gem_obj_ggtt_pin(obj, 4096, 0);
		if (ret) {
err_unref:
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

		ring->status_page.obj = obj;
	}
1350

1351
	ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
1352
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1353
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1354

1355 1356
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1357 1358 1359 1360

	return 0;
}

1361
static int init_phys_status_page(struct intel_ring_buffer *ring)
1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1378
static int allocate_ring_buffer(struct intel_ring_buffer *ring)
1379
{
1380 1381
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
1382
	struct drm_i915_gem_object *obj;
1383 1384
	int ret;

1385 1386
	if (ring->obj)
		return 0;
1387

1388 1389 1390 1391 1392
	obj = NULL;
	if (!HAS_LLC(dev))
		obj = i915_gem_object_create_stolen(dev, ring->size);
	if (obj == NULL)
		obj = i915_gem_alloc_object(dev, ring->size);
1393 1394
	if (obj == NULL)
		return -ENOMEM;
1395

1396
	ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1397 1398
	if (ret)
		goto err_unref;
1399

1400 1401 1402 1403
	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto err_unpin;

1404
	ring->virtual_start =
1405
		ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
1406
			   ring->size);
1407
	if (ring->virtual_start == NULL) {
1408
		ret = -EINVAL;
1409
		goto err_unpin;
1410 1411
	}

1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430
	ring->obj = obj;
	return 0;

err_unpin:
	i915_gem_object_ggtt_unpin(obj);
err_unref:
	drm_gem_object_unreference(&obj->base);
	return ret;
}

static int intel_init_ring_buffer(struct drm_device *dev,
				  struct intel_ring_buffer *ring)
{
	int ret;

	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
	ring->size = 32 * PAGE_SIZE;
1431
	memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450

	init_waitqueue_head(&ring->irq_queue);

	if (I915_NEED_GFX_HWS(dev)) {
		ret = init_status_page(ring);
		if (ret)
			return ret;
	} else {
		BUG_ON(ring->id != RCS);
		ret = init_phys_status_page(ring);
		if (ret)
			return ret;
	}

	ret = allocate_ring_buffer(ring);
	if (ret) {
		DRM_ERROR("Failed to allocate ringbuffer %s: %d\n", ring->name, ret);
		return ret;
	}
1451

1452 1453 1454 1455 1456
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = ring->size;
1457
	if (IS_I830(dev) || IS_845G(dev))
1458
		ring->effective_size -= 2 * CACHELINE_BYTES;
1459

1460 1461 1462
	ret = i915_cmd_parser_init_ring(ring);
	if (ret)
		return ret;
1463

1464
	return ring->init(ring);
1465 1466
}

1467
void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
1468
{
1469
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
1470

1471
	if (ring->obj == NULL)
1472 1473
		return;

1474 1475
	intel_stop_ring_buffer(ring);
	WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1476

1477
	iounmap(ring->virtual_start);
1478

B
Ben Widawsky 已提交
1479
	i915_gem_object_ggtt_unpin(ring->obj);
1480 1481
	drm_gem_object_unreference(&ring->obj->base);
	ring->obj = NULL;
1482 1483
	ring->preallocated_lazy_request = NULL;
	ring->outstanding_lazy_seqno = 0;
1484

Z
Zou Nan hai 已提交
1485 1486 1487
	if (ring->cleanup)
		ring->cleanup(ring);

1488
	cleanup_status_page(ring);
1489 1490

	i915_cmd_parser_fini_ring(ring);
1491 1492
}

1493 1494 1495
static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
{
	struct drm_i915_gem_request *request;
1496
	u32 seqno = 0;
1497 1498 1499 1500 1501
	int ret;

	if (ring->last_retired_head != -1) {
		ring->head = ring->last_retired_head;
		ring->last_retired_head = -1;
1502

1503 1504 1505 1506 1507 1508
		ring->space = ring_space(ring);
		if (ring->space >= n)
			return 0;
	}

	list_for_each_entry(request, &ring->request_list, list) {
1509
		if (__ring_space(request->tail, ring->tail, ring->size) >= n) {
1510 1511 1512 1513 1514 1515 1516 1517
			seqno = request->seqno;
			break;
		}
	}

	if (seqno == 0)
		return -ENOSPC;

1518
	ret = i915_wait_seqno(ring, seqno);
1519 1520 1521
	if (ret)
		return ret;

1522 1523 1524
	i915_gem_retire_requests_ring(ring);
	ring->head = ring->last_retired_head;
	ring->last_retired_head = -1;
1525

1526
	ring->space = ring_space(ring);
1527 1528 1529
	return 0;
}

1530
static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
1531
{
1532
	struct drm_device *dev = ring->dev;
1533
	struct drm_i915_private *dev_priv = dev->dev_private;
1534
	unsigned long end;
1535
	int ret;
1536

1537 1538 1539 1540
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

1541 1542 1543
	/* force the tail write in case we have been skipping them */
	__intel_ring_advance(ring);

1544 1545 1546 1547 1548 1549
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1550

1551
	trace_i915_ring_wait_begin(ring);
1552
	do {
1553 1554
		ring->head = I915_READ_HEAD(ring);
		ring->space = ring_space(ring);
1555
		if (ring->space >= n) {
1556 1557
			ret = 0;
			break;
1558 1559
		}

1560 1561
		if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
		    dev->primary->master) {
1562 1563 1564 1565
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
1566

1567
		msleep(1);
1568

1569 1570 1571 1572 1573
		if (dev_priv->mm.interruptible && signal_pending(current)) {
			ret = -ERESTARTSYS;
			break;
		}

1574 1575
		ret = i915_gem_check_wedge(&dev_priv->gpu_error,
					   dev_priv->mm.interruptible);
1576
		if (ret)
1577 1578 1579 1580 1581 1582 1583
			break;

		if (time_after(jiffies, end)) {
			ret = -EBUSY;
			break;
		}
	} while (1);
C
Chris Wilson 已提交
1584
	trace_i915_ring_wait_end(ring);
1585
	return ret;
1586
}
1587

1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615
static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
{
	uint32_t __iomem *virt;
	int rem = ring->size - ring->tail;

	if (ring->space < rem) {
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

	virt = ring->virtual_start + ring->tail;
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

	ring->tail = 0;
	ring->space = ring_space(ring);

	return 0;
}

int intel_ring_idle(struct intel_ring_buffer *ring)
{
	u32 seqno;
	int ret;

	/* We need to add any requests required to flush the objects and ring */
1616
	if (ring->outstanding_lazy_seqno) {
1617
		ret = i915_add_request(ring, NULL);
1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

	seqno = list_entry(ring->request_list.prev,
			   struct drm_i915_gem_request,
			   list)->seqno;

	return i915_wait_seqno(ring, seqno);
}

1633 1634 1635
static int
intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
{
1636
	if (ring->outstanding_lazy_seqno)
1637 1638
		return 0;

1639 1640 1641 1642 1643 1644 1645 1646 1647 1648
	if (ring->preallocated_lazy_request == NULL) {
		struct drm_i915_gem_request *request;

		request = kmalloc(sizeof(*request), GFP_KERNEL);
		if (request == NULL)
			return -ENOMEM;

		ring->preallocated_lazy_request = request;
	}

1649
	return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
1650 1651
}

1652 1653
static int __intel_ring_prepare(struct intel_ring_buffer *ring,
				int bytes)
M
Mika Kuoppala 已提交
1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671
{
	int ret;

	if (unlikely(ring->tail + bytes > ring->effective_size)) {
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

	if (unlikely(ring->space < bytes)) {
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	return 0;
}

1672 1673
int intel_ring_begin(struct intel_ring_buffer *ring,
		     int num_dwords)
1674
{
1675
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1676
	int ret;
1677

1678 1679
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
1680 1681
	if (ret)
		return ret;
1682

1683 1684 1685 1686
	ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
	if (ret)
		return ret;

1687 1688 1689 1690 1691
	/* Preallocate the olr before touching the ring */
	ret = intel_ring_alloc_seqno(ring);
	if (ret)
		return ret;

1692 1693
	ring->space -= num_dwords * sizeof(uint32_t);
	return 0;
1694
}
1695

1696 1697 1698
/* Align the ring tail to a cacheline boundary */
int intel_ring_cacheline_align(struct intel_ring_buffer *ring)
{
1699
	int num_dwords = (ring->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
1700 1701 1702 1703 1704
	int ret;

	if (num_dwords == 0)
		return 0;

1705
	num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717
	ret = intel_ring_begin(ring, num_dwords);
	if (ret)
		return ret;

	while (num_dwords--)
		intel_ring_emit(ring, MI_NOOP);

	intel_ring_advance(ring);

	return 0;
}

1718
void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
1719
{
1720
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1721

1722
	BUG_ON(ring->outstanding_lazy_seqno);
1723

1724 1725 1726
	if (INTEL_INFO(ring->dev)->gen >= 6) {
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
1727 1728
		if (HAS_VEBOX(ring->dev))
			I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
1729
	}
1730

1731
	ring->set_seqno(ring, seqno);
1732
	ring->hangcheck.seqno = seqno;
1733
}
1734

1735
static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1736
				     u32 value)
1737
{
1738
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1739 1740

       /* Every tail move must follow the sequence below */
1741 1742 1743 1744

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
1745
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1746 1747 1748 1749
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1750

1751
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
1752
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
1753 1754 1755
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
1756

1757
	/* Now that the ring is fully powered up, update the tail */
1758
	I915_WRITE_TAIL(ring, value);
1759 1760 1761 1762 1763
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
1764
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1765
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1766 1767
}

1768 1769
static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
			       u32 invalidate, u32 flush)
1770
{
1771
	uint32_t cmd;
1772 1773 1774 1775 1776 1777
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

1778
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
1779 1780
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
1781 1782 1783 1784 1785 1786
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1787
	if (invalidate & I915_GEM_GPU_DOMAINS)
1788 1789
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
			MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1790
	intel_ring_emit(ring, cmd);
1791
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
1792 1793 1794 1795 1796 1797 1798
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
1799 1800
	intel_ring_advance(ring);
	return 0;
1801 1802
}

1803 1804
static int
gen8_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
B
Ben Widawsky 已提交
1805
			      u64 offset, u32 len,
1806 1807
			      unsigned flags)
{
B
Ben Widawsky 已提交
1808 1809 1810
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
		!(flags & I915_DISPATCH_SECURE);
1811 1812 1813 1814 1815 1816 1817
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
B
Ben Widawsky 已提交
1818
	intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
B
Ben Widawsky 已提交
1819 1820
	intel_ring_emit(ring, lower_32_bits(offset));
	intel_ring_emit(ring, upper_32_bits(offset));
1821 1822 1823 1824 1825 1826
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

1827 1828
static int
hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
B
Ben Widawsky 已提交
1829
			      u64 offset, u32 len,
1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847
			      unsigned flags)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

1848
static int
1849
gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
B
Ben Widawsky 已提交
1850
			      u64 offset, u32 len,
1851
			      unsigned flags)
1852
{
1853
	int ret;
1854

1855 1856 1857
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
1858

1859 1860 1861
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1862 1863 1864
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
1865

1866
	return 0;
1867 1868
}

1869 1870
/* Blitter support (SandyBridge+) */

1871 1872
static int gen6_ring_flush(struct intel_ring_buffer *ring,
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
1873
{
R
Rodrigo Vivi 已提交
1874
	struct drm_device *dev = ring->dev;
1875
	uint32_t cmd;
1876 1877
	int ret;

1878
	ret = intel_ring_begin(ring, 4);
1879 1880 1881
	if (ret)
		return ret;

1882
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
1883 1884
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
1885 1886 1887 1888 1889 1890
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1891
	if (invalidate & I915_GEM_DOMAIN_RENDER)
1892
		cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
1893
			MI_FLUSH_DW_OP_STOREDW;
1894
	intel_ring_emit(ring, cmd);
1895
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
1896 1897 1898 1899 1900 1901 1902
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
1903
	intel_ring_advance(ring);
R
Rodrigo Vivi 已提交
1904

1905
	if (IS_GEN7(dev) && !invalidate && flush)
R
Rodrigo Vivi 已提交
1906 1907
		return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);

1908
	return 0;
Z
Zou Nan hai 已提交
1909 1910
}

1911 1912
int intel_init_render_ring_buffer(struct drm_device *dev)
{
1913
	struct drm_i915_private *dev_priv = dev->dev_private;
1914
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1915

1916 1917 1918 1919
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1920 1921
	if (INTEL_INFO(dev)->gen >= 6) {
		ring->add_request = gen6_add_request;
1922
		ring->flush = gen7_render_ring_flush;
1923
		if (INTEL_INFO(dev)->gen == 6)
1924
			ring->flush = gen6_render_ring_flush;
1925
		if (INTEL_INFO(dev)->gen >= 8) {
B
Ben Widawsky 已提交
1926
			ring->flush = gen8_render_ring_flush;
1927 1928 1929 1930 1931 1932
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
		} else {
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
		}
1933
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
1934
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
1935
		ring->set_seqno = ring_set_seqno;
1936
		ring->semaphore.sync_to = gen6_ring_sync;
1937
		ring->semaphore.signal = gen6_signal;
1938 1939 1940 1941 1942 1943
		/*
		 * The current semaphore is only applied on pre-gen8 platform.
		 * And there is no VCS2 ring on the pre-gen8 platform. So the
		 * semaphore between RCS and VCS2 is initialized as INVALID.
		 * Gen8 will initialize the sema between VCS2 and RCS later.
		 */
1944 1945 1946 1947 1948 1949 1950 1951 1952 1953
		ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
		ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
		ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
		ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
		ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
		ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
		ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
		ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
1954 1955
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
1956
		ring->flush = gen4_render_ring_flush;
1957
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
1958
		ring->set_seqno = pc_render_set_seqno;
1959 1960
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
1961 1962
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
1963
	} else {
1964
		ring->add_request = i9xx_add_request;
1965 1966 1967 1968
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
1969
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
1970
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
1971 1972 1973 1974 1975 1976 1977
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1978
		ring->irq_enable_mask = I915_USER_INTERRUPT;
1979
	}
1980
	ring->write_tail = ring_write_tail;
1981 1982
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
1983 1984
	else if (IS_GEN8(dev))
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
1985
	else if (INTEL_INFO(dev)->gen >= 6)
1986 1987 1988 1989 1990 1991 1992
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1993 1994 1995
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;

1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
		struct drm_i915_gem_object *obj;
		int ret;

		obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

2007
		ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
2008 2009 2010 2011 2012 2013
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

2014 2015
		ring->scratch.obj = obj;
		ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
2016 2017
	}

2018
	return intel_init_ring_buffer(dev, ring);
2019 2020
}

2021 2022
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
{
2023
	struct drm_i915_private *dev_priv = dev->dev_private;
2024
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
2025
	int ret;
2026

2027 2028 2029 2030
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

2031
	if (INTEL_INFO(dev)->gen >= 6) {
2032 2033
		/* non-kms not supported on gen6+ */
		return -ENODEV;
2034
	}
2035 2036 2037 2038 2039

	/* Note: gem is not supported on gen5/ilk without kms (the corresponding
	 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
	 * the special gen5 functions. */
	ring->add_request = i9xx_add_request;
2040 2041 2042 2043
	if (INTEL_INFO(dev)->gen < 4)
		ring->flush = gen2_render_ring_flush;
	else
		ring->flush = gen4_render_ring_flush;
2044
	ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2045
	ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2046 2047 2048 2049 2050 2051 2052
	if (IS_GEN2(dev)) {
		ring->irq_get = i8xx_ring_get_irq;
		ring->irq_put = i8xx_ring_put_irq;
	} else {
		ring->irq_get = i9xx_ring_get_irq;
		ring->irq_put = i9xx_ring_put_irq;
	}
2053
	ring->irq_enable_mask = I915_USER_INTERRUPT;
2054
	ring->write_tail = ring_write_tail;
2055 2056 2057 2058 2059 2060
	if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2061 2062
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;
2063 2064 2065 2066 2067 2068 2069

	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);

	ring->size = size;
	ring->effective_size = ring->size;
2070
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
2071
		ring->effective_size -= 2 * CACHELINE_BYTES;
2072

2073 2074
	ring->virtual_start = ioremap_wc(start, size);
	if (ring->virtual_start == NULL) {
2075 2076 2077 2078 2079
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
		return -ENOMEM;
	}

2080
	if (!I915_NEED_GFX_HWS(dev)) {
2081
		ret = init_phys_status_page(ring);
2082 2083 2084 2085
		if (ret)
			return ret;
	}

2086 2087 2088
	return 0;
}

2089 2090
int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
2091
	struct drm_i915_private *dev_priv = dev->dev_private;
2092
	struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
2093

2094 2095 2096
	ring->name = "bsd ring";
	ring->id = VCS;

2097
	ring->write_tail = ring_write_tail;
2098
	if (INTEL_INFO(dev)->gen >= 6) {
2099
		ring->mmio_base = GEN6_BSD_RING_BASE;
2100 2101 2102
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
2103
		ring->flush = gen6_bsd_ring_flush;
2104 2105
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2106
		ring->set_seqno = ring_set_seqno;
2107 2108 2109 2110 2111
		if (INTEL_INFO(dev)->gen >= 8) {
			ring->irq_enable_mask =
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
2112 2113
			ring->dispatch_execbuffer =
				gen8_ring_dispatch_execbuffer;
2114 2115 2116 2117
		} else {
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
2118 2119
			ring->dispatch_execbuffer =
				gen6_ring_dispatch_execbuffer;
2120
		}
2121
		ring->semaphore.sync_to = gen6_ring_sync;
2122
		ring->semaphore.signal = gen6_signal;
2123 2124 2125 2126 2127 2128
		/*
		 * The current semaphore is only applied on pre-gen8 platform.
		 * And there is no VCS2 ring on the pre-gen8 platform. So the
		 * semaphore between VCS and VCS2 is initialized as INVALID.
		 * Gen8 will initialize the sema between VCS2 and VCS later.
		 */
2129 2130 2131 2132 2133 2134 2135 2136 2137 2138
		ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
		ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
		ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
		ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
		ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
		ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
		ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
		ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2139 2140 2141
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
2142
		ring->add_request = i9xx_add_request;
2143
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2144
		ring->set_seqno = ring_set_seqno;
2145
		if (IS_GEN5(dev)) {
2146
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2147 2148 2149
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
2150
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2151 2152 2153
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2154
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2155 2156 2157
	}
	ring->init = init_ring_common;

2158
	return intel_init_ring_buffer(dev, ring);
2159
}
2160

2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189
/**
 * Initialize the second BSD ring for Broadwell GT3.
 * It is noted that this only exists on Broadwell GT3.
 */
int intel_init_bsd2_ring_buffer(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = &dev_priv->ring[VCS2];

	if ((INTEL_INFO(dev)->gen != 8)) {
		DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
		return -EINVAL;
	}

	ring->name = "bds2_ring";
	ring->id = VCS2;

	ring->write_tail = ring_write_tail;
	ring->mmio_base = GEN8_BSD2_RING_BASE;
	ring->flush = gen6_bsd_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
	ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
	ring->irq_get = gen8_ring_get_irq;
	ring->irq_put = gen8_ring_put_irq;
	ring->dispatch_execbuffer =
			gen8_ring_dispatch_execbuffer;
2190
	ring->semaphore.sync_to = gen6_ring_sync;
2191
	ring->semaphore.signal = gen6_signal;
2192 2193 2194 2195 2196 2197
	/*
	 * The current semaphore is only applied on the pre-gen8. And there
	 * is no bsd2 ring on the pre-gen8. So now the semaphore_register
	 * between VCS2 and other ring is initialized as invalid.
	 * Gen8 will initialize the sema between VCS2 and other ring later.
	 */
2198 2199 2200 2201 2202 2203 2204 2205 2206 2207
	ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
	ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
	ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
	ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
	ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2208 2209 2210 2211 2212 2213

	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2214 2215
int intel_init_blt_ring_buffer(struct drm_device *dev)
{
2216
	struct drm_i915_private *dev_priv = dev->dev_private;
2217
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
2218

2219 2220 2221 2222 2223
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
2224
	ring->flush = gen6_ring_flush;
2225 2226
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2227
	ring->set_seqno = ring_set_seqno;
2228 2229 2230 2231 2232
	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2233
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2234 2235 2236 2237
	} else {
		ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2238
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2239
	}
2240
	ring->semaphore.sync_to = gen6_ring_sync;
2241
	ring->semaphore.signal = gen6_signal;
2242 2243 2244 2245 2246 2247
	/*
	 * The current semaphore is only applied on pre-gen8 platform. And
	 * there is no VCS2 ring on the pre-gen8 platform. So the semaphore
	 * between BCS and VCS2 is initialized as INVALID.
	 * Gen8 will initialize the sema between BCS and VCS2 later.
	 */
2248 2249 2250 2251 2252 2253 2254 2255 2256 2257
	ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
	ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
	ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
	ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
	ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
	ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
	ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
	ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2258
	ring->init = init_ring_common;
2259

2260
	return intel_init_ring_buffer(dev, ring);
2261
}
2262

B
Ben Widawsky 已提交
2263 2264
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
2265
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276
	struct intel_ring_buffer *ring = &dev_priv->ring[VECS];

	ring->name = "video enhancement ring";
	ring->id = VECS;

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
2277 2278 2279

	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
2280
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
2281 2282
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2283
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2284 2285 2286 2287
	} else {
		ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		ring->irq_get = hsw_vebox_get_irq;
		ring->irq_put = hsw_vebox_put_irq;
2288
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2289
	}
2290
	ring->semaphore.sync_to = gen6_ring_sync;
2291
	ring->semaphore.signal = gen6_signal;
2292 2293 2294 2295 2296 2297 2298 2299 2300 2301
	ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
	ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
	ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
	ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
	ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
	ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
	ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
	ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
B
Ben Widawsky 已提交
2302 2303 2304 2305 2306
	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343
int
intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}
2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359

void
intel_stop_ring_buffer(struct intel_ring_buffer *ring)
{
	int ret;

	if (!intel_ring_initialized(ring))
		return;

	ret = intel_ring_idle(ring);
	if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

	stop_ring(ring);
}