intel_ringbuffer.c 73.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51
bool
intel_ring_initialized(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;

	if (!dev)
		return false;

	if (i915.enable_execlists) {
		struct intel_context *dctx = ring->default_context;
		struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;

		return ringbuf->obj;
	} else
		return ring->buffer && ring->buffer->obj;
}
52

53
int __intel_ring_space(int head, int tail, int size)
54
{
55 56
	int space = head - tail;
	if (space <= 0)
57
		space += size;
58
	return space - I915_RING_FREE_SPACE;
59 60
}

61 62 63 64 65 66 67 68 69 70 71
void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
{
	if (ringbuf->last_retired_head != -1) {
		ringbuf->head = ringbuf->last_retired_head;
		ringbuf->last_retired_head = -1;
	}

	ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
					    ringbuf->tail, ringbuf->size);
}

72
int intel_ring_space(struct intel_ringbuffer *ringbuf)
73
{
74 75
	intel_ring_update_space(ringbuf);
	return ringbuf->space;
76 77
}

78
bool intel_ring_stopped(struct intel_engine_cs *ring)
79 80
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
81 82
	return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
}
83

84
void __intel_ring_advance(struct intel_engine_cs *ring)
85
{
86 87
	struct intel_ringbuffer *ringbuf = ring->buffer;
	ringbuf->tail &= ringbuf->size - 1;
88
	if (intel_ring_stopped(ring))
89
		return;
90
	ring->write_tail(ring, ringbuf->tail);
91 92
}

93
static int
94
gen2_render_ring_flush(struct intel_engine_cs *ring,
95 96 97 98 99 100 101
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
102
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
120
gen4_render_ring_flush(struct intel_engine_cs *ring,
121 122
		       u32	invalidate_domains,
		       u32	flush_domains)
123
{
124
	struct drm_device *dev = ring->dev;
125
	u32 cmd;
126
	int ret;
127

128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
157
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
158 159 160
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
161

162 163 164
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
165

166 167 168
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
169

170 171 172
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
173 174

	return 0;
175 176
}

177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
215
intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
216
{
217
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
250
gen6_render_ring_flush(struct intel_engine_cs *ring,
251 252 253
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
254
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
255 256
	int ret;

257 258 259 260 261
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

262 263 264 265
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
266 267 268 269 270 271 272
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
273
		flags |= PIPE_CONTROL_CS_STALL;
274 275 276 277 278 279 280 281 282 283 284
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
285
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
286
	}
287

288
	ret = intel_ring_begin(ring, 4);
289 290 291
	if (ret)
		return ret;

292
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
293 294
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
295
	intel_ring_emit(ring, 0);
296 297 298 299 300
	intel_ring_advance(ring);

	return 0;
}

301
static int
302
gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

320
static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
R
Rodrigo Vivi 已提交
321 322 323 324 325 326
{
	int ret;

	if (!ring->fbc_dirty)
		return 0;

327
	ret = intel_ring_begin(ring, 6);
R
Rodrigo Vivi 已提交
328 329 330 331 332 333
	if (ret)
		return ret;
	/* WaFbcNukeOn3DBlt:ivb/hsw */
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, value);
334 335 336
	intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
R
Rodrigo Vivi 已提交
337 338 339 340 341 342
	intel_ring_advance(ring);

	ring->fbc_dirty = false;
	return 0;
}

343
static int
344
gen7_render_ring_flush(struct intel_engine_cs *ring,
345 346 347
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
348
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
349 350
	int ret;

351 352 353 354 355 356 357 358 359 360
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
380
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
381 382 383 384 385

		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
386 387 388 389 390 391 392 393
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
394
	intel_ring_emit(ring, scratch_addr);
395 396 397
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

398
	if (!invalidate_domains && flush_domains)
R
Rodrigo Vivi 已提交
399 400
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

401 402 403
	return 0;
}

404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424
static int
gen8_emit_pipe_control(struct intel_engine_cs *ring,
		       u32 flags, u32 scratch_addr)
{
	int ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

B
Ben Widawsky 已提交
425
static int
426
gen8_render_ring_flush(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
427 428 429
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
430
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
431
	int ret;
B
Ben Widawsky 已提交
432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
448 449 450 451 452 453 454 455

		/* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
		ret = gen8_emit_pipe_control(ring,
					     PIPE_CONTROL_CS_STALL |
					     PIPE_CONTROL_STALL_AT_SCOREBOARD,
					     0);
		if (ret)
			return ret;
B
Ben Widawsky 已提交
456 457
	}

R
Rodrigo Vivi 已提交
458 459 460 461 462 463 464 465
	ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
	if (ret)
		return ret;

	if (!invalidate_domains && flush_domains)
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

	return 0;
B
Ben Widawsky 已提交
466 467
}

468
static void ring_write_tail(struct intel_engine_cs *ring,
469
			    u32 value)
470
{
471
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
472
	I915_WRITE_TAIL(ring, value);
473 474
}

475
u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
476
{
477
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
478
	u64 acthd;
479

480 481 482 483 484 485 486 487 488
	if (INTEL_INFO(ring->dev)->gen >= 8)
		acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
					 RING_ACTHD_UDW(ring->mmio_base));
	else if (INTEL_INFO(ring->dev)->gen >= 4)
		acthd = I915_READ(RING_ACTHD(ring->mmio_base));
	else
		acthd = I915_READ(ACTHD);

	return acthd;
489 490
}

491
static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
492 493 494 495 496 497 498 499 500 501
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

502
static bool stop_ring(struct intel_engine_cs *ring)
503
{
504
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
505

506 507
	if (!IS_GEN2(ring->dev)) {
		I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
508 509
		if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
			DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
510 511 512 513 514 515
			/* Sometimes we observe that the idle flag is not
			 * set even though the ring is empty. So double
			 * check before giving up.
			 */
			if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
				return false;
516 517
		}
	}
518

519
	I915_WRITE_CTL(ring, 0);
520
	I915_WRITE_HEAD(ring, 0);
521
	ring->write_tail(ring, 0);
522

523 524 525 526
	if (!IS_GEN2(ring->dev)) {
		(void)I915_READ_CTL(ring);
		I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
	}
527

528 529
	return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
}
530

531
static int init_ring_common(struct intel_engine_cs *ring)
532 533 534
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
535 536
	struct intel_ringbuffer *ringbuf = ring->buffer;
	struct drm_i915_gem_object *obj = ringbuf->obj;
537 538 539 540 541 542
	int ret = 0;

	gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);

	if (!stop_ring(ring)) {
		/* G45 ring initialization often fails to reset head to zero */
543 544 545 546 547 548 549
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
550

551
		if (!stop_ring(ring)) {
552 553 554 555 556 557 558
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
559 560
			ret = -EIO;
			goto out;
561
		}
562 563
	}

564 565 566 567 568
	if (I915_NEED_GFX_HWS(dev))
		intel_ring_setup_status_page(ring);
	else
		ring_setup_phys_status_page(ring);

569 570 571
	/* Enforce ordering by reading HEAD register back */
	I915_READ_HEAD(ring);

572 573 574 575
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
576
	I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
577 578 579 580 581 582 583 584

	/* WaClearRingBufHeadRegAtInit:ctg,elk */
	if (I915_READ_HEAD(ring))
		DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
			  ring->name, I915_READ_HEAD(ring));
	I915_WRITE_HEAD(ring, 0);
	(void)I915_READ_HEAD(ring);

585
	I915_WRITE_CTL(ring,
586
			((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
587
			| RING_VALID);
588 589

	/* If the head is still not zero, the ring is dead */
590
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
591
		     I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
592
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
593
		DRM_ERROR("%s initialization failed "
594 595 596 597 598
			  "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
			  ring->name,
			  I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
			  I915_READ_HEAD(ring), I915_READ_TAIL(ring),
			  I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
599 600
		ret = -EIO;
		goto out;
601 602
	}

603
	ringbuf->last_retired_head = -1;
604 605
	ringbuf->head = I915_READ_HEAD(ring);
	ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
606
	intel_ring_update_space(ringbuf);
607

608 609
	memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));

610
out:
611
	gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
612 613

	return ret;
614 615
}

616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634
void
intel_fini_pipe_control(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;

	if (ring->scratch.obj == NULL)
		return;

	if (INTEL_INFO(dev)->gen >= 5) {
		kunmap(sg_page(ring->scratch.obj->pages->sgl));
		i915_gem_object_ggtt_unpin(ring->scratch.obj);
	}

	drm_gem_object_unreference(&ring->scratch.obj->base);
	ring->scratch.obj = NULL;
}

int
intel_init_pipe_control(struct intel_engine_cs *ring)
635 636 637
{
	int ret;

638
	if (ring->scratch.obj)
639 640
		return 0;

641 642
	ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
	if (ring->scratch.obj == NULL) {
643 644 645 646
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
647

648 649 650
	ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
651

652
	ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
653 654 655
	if (ret)
		goto err_unref;

656 657 658
	ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
	ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
	if (ring->scratch.cpu_page == NULL) {
659
		ret = -ENOMEM;
660
		goto err_unpin;
661
	}
662

663
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
664
			 ring->name, ring->scratch.gtt_offset);
665 666 667
	return 0;

err_unpin:
B
Ben Widawsky 已提交
668
	i915_gem_object_ggtt_unpin(ring->scratch.obj);
669
err_unref:
670
	drm_gem_object_unreference(&ring->scratch.obj->base);
671 672 673 674
err:
	return ret;
}

675 676
static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
				       struct intel_context *ctx)
677
{
678
	int ret, i;
679 680
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
681
	struct i915_workarounds *w = &dev_priv->workarounds;
682

683 684
	if (WARN_ON(w->count == 0))
		return 0;
685

686 687 688 689
	ring->gpu_caches_dirty = true;
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
690

691
	ret = intel_ring_begin(ring, (w->count * 2 + 2));
692 693 694
	if (ret)
		return ret;

695
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
696 697 698 699
	for (i = 0; i < w->count; i++) {
		intel_ring_emit(ring, w->reg[i].addr);
		intel_ring_emit(ring, w->reg[i].value);
	}
700
	intel_ring_emit(ring, MI_NOOP);
701 702 703 704 705 706 707

	intel_ring_advance(ring);

	ring->gpu_caches_dirty = true;
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
708

709
	DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
710

711
	return 0;
712 713
}

714 715 716 717 718 719 720 721 722 723 724 725 726 727 728
static int wa_add(struct drm_i915_private *dev_priv,
		  const u32 addr, const u32 val, const u32 mask)
{
	const u32 idx = dev_priv->workarounds.count;

	if (WARN_ON(idx >= I915_MAX_WA_REGS))
		return -ENOSPC;

	dev_priv->workarounds.reg[idx].addr = addr;
	dev_priv->workarounds.reg[idx].value = val;
	dev_priv->workarounds.reg[idx].mask = mask;

	dev_priv->workarounds.count++;

	return 0;
729 730
}

731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747
#define WA_REG(addr, val, mask) { \
		const int r = wa_add(dev_priv, (addr), (val), (mask)); \
		if (r) \
			return r; \
	}

#define WA_SET_BIT_MASKED(addr, mask) \
	WA_REG(addr, _MASKED_BIT_ENABLE(mask), (mask) & 0xffff)

#define WA_CLR_BIT_MASKED(addr, mask) \
	WA_REG(addr, _MASKED_BIT_DISABLE(mask), (mask) & 0xffff)

#define WA_SET_BIT(addr, mask) WA_REG(addr, I915_READ(addr) | (mask), mask)
#define WA_CLR_BIT(addr, mask) WA_REG(addr, I915_READ(addr) & ~(mask), mask)

#define WA_WRITE(addr, val) WA_REG(addr, val, 0xffffffff)

748
static int bdw_init_workarounds(struct intel_engine_cs *ring)
749
{
750 751
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
752 753

	/* WaDisablePartialInstShootdown:bdw */
754
	/* WaDisableThreadStallDopClockGating:bdw (pre-production) */
755 756 757
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
			  STALL_DOP_GATING_DISABLE);
758

759
	/* WaDisableDopClockGating:bdw */
760 761
	WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
			  DOP_CLOCK_GATING_DISABLE);
762

763 764
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
			  GEN8_SAMPLER_POWER_BYPASS_DIS);
765 766 767 768 769

	/* Use Force Non-Coherent whenever executing a 3D context. This is a
	 * workaround for for a possible hang in the unlikely event a TLB
	 * invalidation occurs during a PSD flush.
	 */
770
	/* WaDisableFenceDestinationToSLM:bdw (GT3 pre-production) */
771 772 773
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
			  HDC_FORCE_NON_COHERENT |
			  (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
774 775

	/* Wa4x4STCOptimizationDisable:bdw */
776 777
	WA_SET_BIT_MASKED(CACHE_MODE_1,
			  GEN8_4x4_STC_OPTIMIZATION_DISABLE);
778 779 780 781 782 783 784 785 786

	/*
	 * BSpec recommends 8x4 when MSAA is used,
	 * however in practice 16x4 seems fastest.
	 *
	 * Note that PS/WM thread counts depend on the WIZ hashing
	 * disable bit, which we don't touch here, but it's good
	 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
	 */
787 788
	WA_SET_BIT_MASKED(GEN7_GT_MODE,
			  GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
789

790 791 792
	return 0;
}

793 794 795 796 797 798 799
static int chv_init_workarounds(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* WaDisablePartialInstShootdown:chv */
	/* WaDisableThreadStallDopClockGating:chv */
800
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
801 802
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
			  STALL_DOP_GATING_DISABLE);
803

804 805 806 807 808 809 810 811 812 813
	/* Use Force Non-Coherent whenever executing a 3D context. This is a
	 * workaround for a possible hang in the unlikely event a TLB
	 * invalidation occurs during a PSD flush.
	 */
	/* WaForceEnableNonCoherent:chv */
	/* WaHdcDisableFetchWhenMasked:chv */
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
			  HDC_FORCE_NON_COHERENT |
			  HDC_DONOT_FETCH_MEM_WHEN_MASKED);

814 815 816
	return 0;
}

817
int init_workarounds_ring(struct intel_engine_cs *ring)
818 819 820 821 822 823 824 825 826 827 828 829 830
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	WARN_ON(ring->id != RCS);

	dev_priv->workarounds.count = 0;

	if (IS_BROADWELL(dev))
		return bdw_init_workarounds(ring);

	if (IS_CHERRYVIEW(dev))
		return chv_init_workarounds(ring);
831 832 833 834

	return 0;
}

835
static int init_render_ring(struct intel_engine_cs *ring)
836
{
837
	struct drm_device *dev = ring->dev;
838
	struct drm_i915_private *dev_priv = dev->dev_private;
839
	int ret = init_ring_common(ring);
840 841
	if (ret)
		return ret;
842

843 844
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
	if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
845
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
846 847 848 849

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
850
	 *
851
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
852
	 */
853
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
854 855
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

856
	/* Required for the hardware to program scanline values for waiting */
857
	/* WaEnableFlushTlbInvalidationMode:snb */
858 859
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
860
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
861

862
	/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
863 864
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
865
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
866
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
867

868
	if (IS_GEN6(dev)) {
869 870 871 872 873 874
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
875
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
876 877
	}

878 879
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
880

881
	if (HAS_L3_DPF(dev))
882
		I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
883

884
	return init_workarounds_ring(ring);
885 886
}

887
static void render_ring_cleanup(struct intel_engine_cs *ring)
888
{
889
	struct drm_device *dev = ring->dev;
890 891 892 893 894 895 896
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (dev_priv->semaphore_obj) {
		i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
		drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
		dev_priv->semaphore_obj = NULL;
	}
897

898
	intel_fini_pipe_control(ring);
899 900
}

901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918
static int gen8_rcs_signal(struct intel_engine_cs *signaller,
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 8
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
919
		u32 seqno;
920 921 922 923
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

924 925
		seqno = i915_gem_request_get_seqno(
					   signaller->outstanding_lazy_request);
926 927 928 929 930 931
		intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
		intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
					   PIPE_CONTROL_QW_WRITE |
					   PIPE_CONTROL_FLUSH_ENABLE);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset));
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
932
		intel_ring_emit(signaller, seqno);
933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959
		intel_ring_emit(signaller, 0);
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

static int gen8_xcs_signal(struct intel_engine_cs *signaller,
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 6
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
960
		u32 seqno;
961 962 963 964
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

965 966
		seqno = i915_gem_request_get_seqno(
					   signaller->outstanding_lazy_request);
967 968 969 970 971
		intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
					   MI_FLUSH_DW_OP_STOREDW);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
					   MI_FLUSH_DW_USE_GTT);
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
972
		intel_ring_emit(signaller, seqno);
973 974 975 976 977 978 979 980
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

981
static int gen6_signal(struct intel_engine_cs *signaller,
982
		       unsigned int num_dwords)
983
{
984 985
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
986
	struct intel_engine_cs *useless;
987
	int i, ret, num_rings;
988

989 990 991 992
#define MBOX_UPDATE_DWORDS 3
	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
#undef MBOX_UPDATE_DWORDS
993 994 995 996 997

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

998 999 1000
	for_each_ring(useless, dev_priv, i) {
		u32 mbox_reg = signaller->semaphore.mbox.signal[i];
		if (mbox_reg != GEN6_NOSYNC) {
1001 1002
			u32 seqno = i915_gem_request_get_seqno(
					   signaller->outstanding_lazy_request);
1003 1004
			intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
			intel_ring_emit(signaller, mbox_reg);
1005
			intel_ring_emit(signaller, seqno);
1006 1007
		}
	}
1008

1009 1010 1011 1012
	/* If num_dwords was rounded, make sure the tail pointer is correct */
	if (num_rings % 2 == 0)
		intel_ring_emit(signaller, MI_NOOP);

1013
	return 0;
1014 1015
}

1016 1017 1018 1019 1020 1021 1022 1023 1024
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
1025
static int
1026
gen6_add_request(struct intel_engine_cs *ring)
1027
{
1028
	int ret;
1029

B
Ben Widawsky 已提交
1030 1031 1032 1033 1034
	if (ring->semaphore.signal)
		ret = ring->semaphore.signal(ring, 4);
	else
		ret = intel_ring_begin(ring, 4);

1035 1036 1037 1038 1039
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1040 1041
	intel_ring_emit(ring,
		    i915_gem_request_get_seqno(ring->outstanding_lazy_request));
1042
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1043
	__intel_ring_advance(ring);
1044 1045 1046 1047

	return 0;
}

1048 1049 1050 1051 1052 1053 1054
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

1055 1056 1057 1058 1059 1060 1061
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076

static int
gen8_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
	       u32 seqno)
{
	struct drm_i915_private *dev_priv = waiter->dev->dev_private;
	int ret;

	ret = intel_ring_begin(waiter, 4);
	if (ret)
		return ret;

	intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
				MI_SEMAPHORE_GLOBAL_GTT |
B
Ben Widawsky 已提交
1077
				MI_SEMAPHORE_POLL |
1078 1079 1080 1081 1082 1083 1084 1085 1086 1087
				MI_SEMAPHORE_SAD_GTE_SDD);
	intel_ring_emit(waiter, seqno);
	intel_ring_emit(waiter,
			lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_emit(waiter,
			upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_advance(waiter);
	return 0;
}

1088
static int
1089 1090
gen6_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
1091
	       u32 seqno)
1092
{
1093 1094 1095
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
1096 1097
	u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
	int ret;
1098

1099 1100 1101 1102 1103 1104
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

1105
	WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
1106

1107
	ret = intel_ring_begin(waiter, 4);
1108 1109 1110
	if (ret)
		return ret;

1111 1112
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
1113
		intel_ring_emit(waiter, dw1 | wait_mbox);
1114 1115 1116 1117 1118 1119 1120 1121 1122
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
1123
	intel_ring_advance(waiter);
1124 1125 1126 1127

	return 0;
}

1128 1129
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
1130 1131
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
1132 1133 1134 1135 1136 1137
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
1138
pc_render_add_request(struct intel_engine_cs *ring)
1139
{
1140
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

1155
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1156 1157
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
1158
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1159 1160
	intel_ring_emit(ring,
		    i915_gem_request_get_seqno(ring->outstanding_lazy_request));
1161 1162
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1163
	scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
1164
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1165
	scratch_addr += 2 * CACHELINE_BYTES;
1166
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1167
	scratch_addr += 2 * CACHELINE_BYTES;
1168
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1169
	scratch_addr += 2 * CACHELINE_BYTES;
1170
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1171
	scratch_addr += 2 * CACHELINE_BYTES;
1172
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1173

1174
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1175 1176
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
1177
			PIPE_CONTROL_NOTIFY);
1178
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1179 1180
	intel_ring_emit(ring,
		    i915_gem_request_get_seqno(ring->outstanding_lazy_request));
1181
	intel_ring_emit(ring, 0);
1182
	__intel_ring_advance(ring);
1183 1184 1185 1186

	return 0;
}

1187
static u32
1188
gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1189 1190 1191 1192
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
1193 1194 1195 1196 1197
	if (!lazy_coherency) {
		struct drm_i915_private *dev_priv = ring->dev->dev_private;
		POSTING_READ(RING_ACTHD(ring->mmio_base));
	}

1198 1199 1200
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

1201
static u32
1202
ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1203
{
1204 1205 1206
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
1207
static void
1208
ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1209 1210 1211 1212
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

1213
static u32
1214
pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1215
{
1216
	return ring->scratch.cpu_page[0];
1217 1218
}

M
Mika Kuoppala 已提交
1219
static void
1220
pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1221
{
1222
	ring->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
1223 1224
}

1225
static bool
1226
gen5_ring_get_irq(struct intel_engine_cs *ring)
1227 1228
{
	struct drm_device *dev = ring->dev;
1229
	struct drm_i915_private *dev_priv = dev->dev_private;
1230
	unsigned long flags;
1231

1232
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1233 1234
		return false;

1235
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1236
	if (ring->irq_refcount++ == 0)
1237
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1238
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1239 1240 1241 1242 1243

	return true;
}

static void
1244
gen5_ring_put_irq(struct intel_engine_cs *ring)
1245 1246
{
	struct drm_device *dev = ring->dev;
1247
	struct drm_i915_private *dev_priv = dev->dev_private;
1248
	unsigned long flags;
1249

1250
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1251
	if (--ring->irq_refcount == 0)
1252
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1253
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1254 1255
}

1256
static bool
1257
i9xx_ring_get_irq(struct intel_engine_cs *ring)
1258
{
1259
	struct drm_device *dev = ring->dev;
1260
	struct drm_i915_private *dev_priv = dev->dev_private;
1261
	unsigned long flags;
1262

1263
	if (!intel_irqs_enabled(dev_priv))
1264 1265
		return false;

1266
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1267
	if (ring->irq_refcount++ == 0) {
1268 1269 1270 1271
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1272
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1273 1274

	return true;
1275 1276
}

1277
static void
1278
i9xx_ring_put_irq(struct intel_engine_cs *ring)
1279
{
1280
	struct drm_device *dev = ring->dev;
1281
	struct drm_i915_private *dev_priv = dev->dev_private;
1282
	unsigned long flags;
1283

1284
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1285
	if (--ring->irq_refcount == 0) {
1286 1287 1288 1289
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1290
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1291 1292
}

C
Chris Wilson 已提交
1293
static bool
1294
i8xx_ring_get_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1295 1296
{
	struct drm_device *dev = ring->dev;
1297
	struct drm_i915_private *dev_priv = dev->dev_private;
1298
	unsigned long flags;
C
Chris Wilson 已提交
1299

1300
	if (!intel_irqs_enabled(dev_priv))
C
Chris Wilson 已提交
1301 1302
		return false;

1303
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1304
	if (ring->irq_refcount++ == 0) {
C
Chris Wilson 已提交
1305 1306 1307 1308
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1309
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1310 1311 1312 1313 1314

	return true;
}

static void
1315
i8xx_ring_put_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1316 1317
{
	struct drm_device *dev = ring->dev;
1318
	struct drm_i915_private *dev_priv = dev->dev_private;
1319
	unsigned long flags;
C
Chris Wilson 已提交
1320

1321
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1322
	if (--ring->irq_refcount == 0) {
C
Chris Wilson 已提交
1323 1324 1325 1326
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1327
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1328 1329
}

1330
void intel_ring_setup_status_page(struct intel_engine_cs *ring)
1331
{
1332
	struct drm_device *dev = ring->dev;
1333
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1334 1335 1336 1337 1338 1339 1340
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
1341
		case RCS:
1342 1343
			mmio = RENDER_HWS_PGA_GEN7;
			break;
1344
		case BCS:
1345 1346
			mmio = BLT_HWS_PGA_GEN7;
			break;
1347 1348 1349 1350 1351
		/*
		 * VCS2 actually doesn't exist on Gen7. Only shut up
		 * gcc switch check warning
		 */
		case VCS2:
1352
		case VCS:
1353 1354
			mmio = BSD_HWS_PGA_GEN7;
			break;
1355
		case VECS:
B
Ben Widawsky 已提交
1356 1357
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
1358 1359 1360 1361
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
1362
		/* XXX: gen8 returns to sanity */
1363 1364 1365
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

1366 1367
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
1368

1369 1370 1371 1372 1373 1374 1375 1376
	/*
	 * Flush the TLB for this page
	 *
	 * FIXME: These two bits have disappeared on gen8, so a question
	 * arises: do we still need this and if so how should we go about
	 * invalidating the TLB?
	 */
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
1377
		u32 reg = RING_INSTPM(ring->mmio_base);
1378 1379 1380 1381

		/* ring should be idle before issuing a sync flush*/
		WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);

1382 1383 1384 1385 1386 1387 1388 1389
		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
				  ring->name);
	}
1390 1391
}

1392
static int
1393
bsd_ring_flush(struct intel_engine_cs *ring,
1394 1395
	       u32     invalidate_domains,
	       u32     flush_domains)
1396
{
1397 1398 1399 1400 1401 1402 1403 1404 1405 1406
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
1407 1408
}

1409
static int
1410
i9xx_add_request(struct intel_engine_cs *ring)
1411
{
1412 1413 1414 1415 1416
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
1417

1418 1419
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1420 1421
	intel_ring_emit(ring,
		    i915_gem_request_get_seqno(ring->outstanding_lazy_request));
1422
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1423
	__intel_ring_advance(ring);
1424

1425
	return 0;
1426 1427
}

1428
static bool
1429
gen6_ring_get_irq(struct intel_engine_cs *ring)
1430 1431
{
	struct drm_device *dev = ring->dev;
1432
	struct drm_i915_private *dev_priv = dev->dev_private;
1433
	unsigned long flags;
1434

1435 1436
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return false;
1437

1438
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1439
	if (ring->irq_refcount++ == 0) {
1440
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1441 1442
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
1443
					 GT_PARITY_ERROR(dev)));
1444 1445
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1446
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1447
	}
1448
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1449 1450 1451 1452 1453

	return true;
}

static void
1454
gen6_ring_put_irq(struct intel_engine_cs *ring)
1455 1456
{
	struct drm_device *dev = ring->dev;
1457
	struct drm_i915_private *dev_priv = dev->dev_private;
1458
	unsigned long flags;
1459

1460
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1461
	if (--ring->irq_refcount == 0) {
1462
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1463
			I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1464 1465
		else
			I915_WRITE_IMR(ring, ~0);
1466
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1467
	}
1468
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1469 1470
}

B
Ben Widawsky 已提交
1471
static bool
1472
hsw_vebox_get_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1473 1474 1475 1476 1477
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1478
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
B
Ben Widawsky 已提交
1479 1480
		return false;

1481
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1482
	if (ring->irq_refcount++ == 0) {
B
Ben Widawsky 已提交
1483
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1484
		gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1485
	}
1486
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1487 1488 1489 1490 1491

	return true;
}

static void
1492
hsw_vebox_put_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1493 1494 1495 1496 1497
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1498
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1499
	if (--ring->irq_refcount == 0) {
B
Ben Widawsky 已提交
1500
		I915_WRITE_IMR(ring, ~0);
1501
		gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1502
	}
1503
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1504 1505
}

1506
static bool
1507
gen8_ring_get_irq(struct intel_engine_cs *ring)
1508 1509 1510 1511 1512
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1513
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (ring->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
1533
gen8_ring_put_irq(struct intel_engine_cs *ring)
1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (--ring->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
			I915_WRITE_IMR(ring, ~0);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1552
static int
1553
i965_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1554
			 u64 offset, u32 length,
1555
			 unsigned flags)
1556
{
1557
	int ret;
1558

1559 1560 1561 1562
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1563
	intel_ring_emit(ring,
1564 1565
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1566
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1567
	intel_ring_emit(ring, offset);
1568 1569
	intel_ring_advance(ring);

1570 1571 1572
	return 0;
}

1573 1574
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1575 1576
#define I830_TLB_ENTRIES (2)
#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
1577
static int
1578
i830_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1579
				u64 offset, u32 len,
1580
				unsigned flags)
1581
{
1582
	u32 cs_offset = ring->scratch.gtt_offset;
1583
	int ret;
1584

1585 1586 1587
	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;
1588

1589 1590 1591 1592 1593 1594 1595 1596
	/* Evict the invalid PTE TLBs */
	intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
	intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
	intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
	intel_ring_emit(ring, cs_offset);
	intel_ring_emit(ring, 0xdeadbeef);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1597

1598
	if ((flags & I915_DISPATCH_PINNED) == 0) {
1599 1600 1601
		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

1602
		ret = intel_ring_begin(ring, 6 + 2);
1603 1604
		if (ret)
			return ret;
1605 1606 1607 1608 1609 1610 1611

		/* Blit the batch (which has now all relocs applied) to the
		 * stable batch scratch bo area (so that the CS never
		 * stumbles over its tlb invalidation bug) ...
		 */
		intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
1612
		intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
1613 1614 1615
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
1616

1617
		intel_ring_emit(ring, MI_FLUSH);
1618 1619
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
1620 1621

		/* ... and execute it. */
1622
		offset = cs_offset;
1623
	}
1624

1625 1626 1627 1628 1629 1630 1631 1632 1633 1634
	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_BATCH_BUFFER);
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
	intel_ring_emit(ring, offset + len - 8);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

1635 1636 1637 1638
	return 0;
}

static int
1639
i915_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1640
			 u64 offset, u32 len,
1641
			 unsigned flags)
1642 1643 1644 1645 1646 1647 1648
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1649
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1650
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1651
	intel_ring_advance(ring);
1652 1653 1654 1655

	return 0;
}

1656
static void cleanup_status_page(struct intel_engine_cs *ring)
1657
{
1658
	struct drm_i915_gem_object *obj;
1659

1660 1661
	obj = ring->status_page.obj;
	if (obj == NULL)
1662 1663
		return;

1664
	kunmap(sg_page(obj->pages->sgl));
B
Ben Widawsky 已提交
1665
	i915_gem_object_ggtt_unpin(obj);
1666
	drm_gem_object_unreference(&obj->base);
1667
	ring->status_page.obj = NULL;
1668 1669
}

1670
static int init_status_page(struct intel_engine_cs *ring)
1671
{
1672
	struct drm_i915_gem_object *obj;
1673

1674
	if ((obj = ring->status_page.obj) == NULL) {
1675
		unsigned flags;
1676
		int ret;
1677

1678 1679 1680 1681 1682
		obj = i915_gem_alloc_object(ring->dev, 4096);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate status page\n");
			return -ENOMEM;
		}
1683

1684 1685 1686 1687
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
		if (ret)
			goto err_unref;

1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701
		flags = 0;
		if (!HAS_LLC(ring->dev))
			/* On g33, we cannot place HWS above 256MiB, so
			 * restrict its pinning to the low mappable arena.
			 * Though this restriction is not documented for
			 * gen4, gen5, or byt, they also behave similarly
			 * and hang if the HWS is placed at the top of the
			 * GTT. To generalise, it appears that all !llc
			 * platforms have issues with us placing the HWS
			 * above the mappable region (even though we never
			 * actualy map it).
			 */
			flags |= PIN_MAPPABLE;
		ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
1702 1703 1704 1705 1706 1707 1708 1709
		if (ret) {
err_unref:
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

		ring->status_page.obj = obj;
	}
1710

1711
	ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
1712
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1713
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1714

1715 1716
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1717 1718 1719 1720

	return 0;
}

1721
static int init_phys_status_page(struct intel_engine_cs *ring)
1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1738
void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1739 1740
{
	iounmap(ringbuf->virtual_start);
1741
	ringbuf->virtual_start = NULL;
1742
	i915_gem_object_ggtt_unpin(ringbuf->obj);
1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773
}

int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
				     struct intel_ringbuffer *ringbuf)
{
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct drm_i915_gem_object *obj = ringbuf->obj;
	int ret;

	ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
	if (ret)
		return ret;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret) {
		i915_gem_object_ggtt_unpin(obj);
		return ret;
	}

	ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
			i915_gem_obj_ggtt_offset(obj), ringbuf->size);
	if (ringbuf->virtual_start == NULL) {
		i915_gem_object_ggtt_unpin(obj);
		return -EINVAL;
	}

	return 0;
}

void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
{
1774 1775 1776 1777
	drm_gem_object_unreference(&ringbuf->obj->base);
	ringbuf->obj = NULL;
}

1778 1779
int intel_alloc_ringbuffer_obj(struct drm_device *dev,
			       struct intel_ringbuffer *ringbuf)
1780
{
1781
	struct drm_i915_gem_object *obj;
1782

1783 1784
	obj = NULL;
	if (!HAS_LLC(dev))
1785
		obj = i915_gem_object_create_stolen(dev, ringbuf->size);
1786
	if (obj == NULL)
1787
		obj = i915_gem_alloc_object(dev, ringbuf->size);
1788 1789
	if (obj == NULL)
		return -ENOMEM;
1790

1791 1792 1793
	/* mark ring buffers as read-only from GPU side by default */
	obj->gt_ro = 1;

1794
	ringbuf->obj = obj;
1795

1796
	return 0;
1797 1798 1799
}

static int intel_init_ring_buffer(struct drm_device *dev,
1800
				  struct intel_engine_cs *ring)
1801
{
1802
	struct intel_ringbuffer *ringbuf = ring->buffer;
1803 1804
	int ret;

1805 1806 1807 1808 1809 1810 1811
	if (ringbuf == NULL) {
		ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
		if (!ringbuf)
			return -ENOMEM;
		ring->buffer = ringbuf;
	}

1812 1813 1814
	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1815
	INIT_LIST_HEAD(&ring->execlist_queue);
1816
	ringbuf->size = 32 * PAGE_SIZE;
1817
	ringbuf->ring = ring;
1818
	memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
1819 1820 1821 1822 1823 1824

	init_waitqueue_head(&ring->irq_queue);

	if (I915_NEED_GFX_HWS(dev)) {
		ret = init_status_page(ring);
		if (ret)
1825
			goto error;
1826 1827 1828 1829
	} else {
		BUG_ON(ring->id != RCS);
		ret = init_phys_status_page(ring);
		if (ret)
1830
			goto error;
1831 1832
	}

1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847
	if (ringbuf->obj == NULL) {
		ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
		if (ret) {
			DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
					ring->name, ret);
			goto error;
		}

		ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
		if (ret) {
			DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
					ring->name, ret);
			intel_destroy_ringbuffer_obj(ringbuf);
			goto error;
		}
1848
	}
1849

1850 1851 1852 1853
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
1854
	ringbuf->effective_size = ringbuf->size;
1855
	if (IS_I830(dev) || IS_845G(dev))
1856
		ringbuf->effective_size -= 2 * CACHELINE_BYTES;
1857

1858 1859
	ret = i915_cmd_parser_init_ring(ring);
	if (ret)
1860 1861 1862
		goto error;

	return 0;
1863

1864 1865 1866 1867
error:
	kfree(ringbuf);
	ring->buffer = NULL;
	return ret;
1868 1869
}

1870
void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
1871
{
1872 1873
	struct drm_i915_private *dev_priv;
	struct intel_ringbuffer *ringbuf;
1874

1875
	if (!intel_ring_initialized(ring))
1876 1877
		return;

1878 1879 1880
	dev_priv = to_i915(ring->dev);
	ringbuf = ring->buffer;

1881
	intel_stop_ring_buffer(ring);
1882
	WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
1883

1884
	intel_unpin_ringbuffer_obj(ringbuf);
1885
	intel_destroy_ringbuffer_obj(ringbuf);
1886
	i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
1887

Z
Zou Nan hai 已提交
1888 1889 1890
	if (ring->cleanup)
		ring->cleanup(ring);

1891
	cleanup_status_page(ring);
1892 1893

	i915_cmd_parser_fini_ring(ring);
1894

1895
	kfree(ringbuf);
1896
	ring->buffer = NULL;
1897 1898
}

1899
static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
1900
{
1901
	struct intel_ringbuffer *ringbuf = ring->buffer;
1902 1903 1904
	struct drm_i915_gem_request *request;
	int ret;

1905 1906
	if (intel_ring_space(ringbuf) >= n)
		return 0;
1907 1908

	list_for_each_entry(request, &ring->request_list, list) {
1909 1910
		if (__intel_ring_space(request->tail, ringbuf->tail,
				       ringbuf->size) >= n) {
1911 1912 1913 1914
			break;
		}
	}

1915
	if (&request->list == &ring->request_list)
1916 1917
		return -ENOSPC;

1918
	ret = i915_wait_request(request);
1919 1920 1921
	if (ret)
		return ret;

1922
	i915_gem_retire_requests_ring(ring);
1923 1924 1925 1926

	return 0;
}

1927
static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
1928
{
1929
	struct drm_device *dev = ring->dev;
1930
	struct drm_i915_private *dev_priv = dev->dev_private;
1931
	struct intel_ringbuffer *ringbuf = ring->buffer;
1932
	unsigned long end;
1933
	int ret;
1934

1935 1936 1937 1938
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

1939 1940 1941
	/* force the tail write in case we have been skipping them */
	__intel_ring_advance(ring);

1942 1943 1944 1945 1946 1947
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1948

1949
	ret = 0;
1950
	trace_i915_ring_wait_begin(ring);
1951
	do {
1952 1953
		if (intel_ring_space(ringbuf) >= n)
			break;
1954
		ringbuf->head = I915_READ_HEAD(ring);
1955
		if (intel_ring_space(ringbuf) >= n)
1956
			break;
1957

1958
		msleep(1);
1959

1960 1961 1962 1963 1964
		if (dev_priv->mm.interruptible && signal_pending(current)) {
			ret = -ERESTARTSYS;
			break;
		}

1965 1966
		ret = i915_gem_check_wedge(&dev_priv->gpu_error,
					   dev_priv->mm.interruptible);
1967
		if (ret)
1968 1969 1970 1971 1972 1973 1974
			break;

		if (time_after(jiffies, end)) {
			ret = -EBUSY;
			break;
		}
	} while (1);
C
Chris Wilson 已提交
1975
	trace_i915_ring_wait_end(ring);
1976
	return ret;
1977
}
1978

1979
static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
1980 1981
{
	uint32_t __iomem *virt;
1982 1983
	struct intel_ringbuffer *ringbuf = ring->buffer;
	int rem = ringbuf->size - ringbuf->tail;
1984

1985
	if (ringbuf->space < rem) {
1986 1987 1988 1989 1990
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

1991
	virt = ringbuf->virtual_start + ringbuf->tail;
1992 1993 1994 1995
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

1996
	ringbuf->tail = 0;
1997
	intel_ring_update_space(ringbuf);
1998 1999 2000 2001

	return 0;
}

2002
int intel_ring_idle(struct intel_engine_cs *ring)
2003
{
2004
	struct drm_i915_gem_request *req;
2005 2006 2007
	int ret;

	/* We need to add any requests required to flush the objects and ring */
2008
	if (ring->outstanding_lazy_request) {
2009
		ret = i915_add_request(ring);
2010 2011 2012 2013 2014 2015 2016 2017
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

2018
	req = list_entry(ring->request_list.prev,
2019
			   struct drm_i915_gem_request,
2020
			   list);
2021

2022
	return i915_wait_request(req);
2023 2024
}

2025
static int
2026
intel_ring_alloc_request(struct intel_engine_cs *ring)
2027
{
2028 2029 2030
	int ret;
	struct drm_i915_gem_request *request;

2031
	if (ring->outstanding_lazy_request)
2032
		return 0;
2033

2034 2035 2036
	request = kmalloc(sizeof(*request), GFP_KERNEL);
	if (request == NULL)
		return -ENOMEM;
2037

2038
	kref_init(&request->ref);
2039
	request->ring = ring;
2040

2041
	ret = i915_gem_get_seqno(ring->dev, &request->seqno);
2042 2043 2044
	if (ret) {
		kfree(request);
		return ret;
2045 2046
	}

2047
	ring->outstanding_lazy_request = request;
2048
	return 0;
2049 2050
}

2051
static int __intel_ring_prepare(struct intel_engine_cs *ring,
2052
				int bytes)
M
Mika Kuoppala 已提交
2053
{
2054
	struct intel_ringbuffer *ringbuf = ring->buffer;
M
Mika Kuoppala 已提交
2055 2056
	int ret;

2057
	if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
M
Mika Kuoppala 已提交
2058 2059 2060 2061 2062
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

2063
	if (unlikely(ringbuf->space < bytes)) {
M
Mika Kuoppala 已提交
2064 2065 2066 2067 2068 2069 2070 2071
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	return 0;
}

2072
int intel_ring_begin(struct intel_engine_cs *ring,
2073
		     int num_dwords)
2074
{
2075
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2076
	int ret;
2077

2078 2079
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
2080 2081
	if (ret)
		return ret;
2082

2083 2084 2085 2086
	ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
	if (ret)
		return ret;

2087
	/* Preallocate the olr before touching the ring */
2088
	ret = intel_ring_alloc_request(ring);
2089 2090 2091
	if (ret)
		return ret;

2092
	ring->buffer->space -= num_dwords * sizeof(uint32_t);
2093
	return 0;
2094
}
2095

2096
/* Align the ring tail to a cacheline boundary */
2097
int intel_ring_cacheline_align(struct intel_engine_cs *ring)
2098
{
2099
	int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
2100 2101 2102 2103 2104
	int ret;

	if (num_dwords == 0)
		return 0;

2105
	num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117
	ret = intel_ring_begin(ring, num_dwords);
	if (ret)
		return ret;

	while (num_dwords--)
		intel_ring_emit(ring, MI_NOOP);

	intel_ring_advance(ring);

	return 0;
}

2118
void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
2119
{
2120 2121
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2122

2123
	BUG_ON(ring->outstanding_lazy_request);
2124

2125
	if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
2126 2127
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
2128
		if (HAS_VEBOX(dev))
2129
			I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
2130
	}
2131

2132
	ring->set_seqno(ring, seqno);
2133
	ring->hangcheck.seqno = seqno;
2134
}
2135

2136
static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
2137
				     u32 value)
2138
{
2139
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2140 2141

       /* Every tail move must follow the sequence below */
2142 2143 2144 2145

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
2146
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2147 2148 2149 2150
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2151

2152
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
2153
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
2154 2155 2156
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
2157

2158
	/* Now that the ring is fully powered up, update the tail */
2159
	I915_WRITE_TAIL(ring, value);
2160 2161 2162 2163 2164
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
2165
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2166
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2167 2168
}

2169
static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
2170
			       u32 invalidate, u32 flush)
2171
{
2172
	uint32_t cmd;
2173 2174 2175 2176 2177 2178
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

2179
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
2180 2181
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
2182 2183 2184 2185 2186 2187
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2188
	if (invalidate & I915_GEM_GPU_DOMAINS)
2189 2190
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
			MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2191
	intel_ring_emit(ring, cmd);
2192
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
2193 2194 2195 2196 2197 2198 2199
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2200 2201
	intel_ring_advance(ring);
	return 0;
2202 2203
}

2204
static int
2205
gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2206
			      u64 offset, u32 len,
2207 2208
			      unsigned flags)
{
2209
	bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
2210 2211 2212 2213 2214 2215 2216
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
B
Ben Widawsky 已提交
2217
	intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
B
Ben Widawsky 已提交
2218 2219
	intel_ring_emit(ring, lower_32_bits(offset));
	intel_ring_emit(ring, upper_32_bits(offset));
2220 2221 2222 2223 2224 2225
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

2226
static int
2227
hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2228
			      u64 offset, u32 len,
2229 2230 2231 2232 2233 2234 2235 2236 2237
			      unsigned flags)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
2238 2239 2240
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ?
			 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
2241 2242 2243 2244 2245 2246 2247
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

2248
static int
2249
gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2250
			      u64 offset, u32 len,
2251
			      unsigned flags)
2252
{
2253
	int ret;
2254

2255 2256 2257
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
2258

2259 2260 2261
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
2262 2263 2264
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
2265

2266
	return 0;
2267 2268
}

2269 2270
/* Blitter support (SandyBridge+) */

2271
static int gen6_ring_flush(struct intel_engine_cs *ring,
2272
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
2273
{
R
Rodrigo Vivi 已提交
2274
	struct drm_device *dev = ring->dev;
2275
	struct drm_i915_private *dev_priv = dev->dev_private;
2276
	uint32_t cmd;
2277 2278
	int ret;

2279
	ret = intel_ring_begin(ring, 4);
2280 2281 2282
	if (ret)
		return ret;

2283
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
2284 2285
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
2286 2287 2288 2289 2290 2291
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2292
	if (invalidate & I915_GEM_DOMAIN_RENDER)
2293
		cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
2294
			MI_FLUSH_DW_OP_STOREDW;
2295
	intel_ring_emit(ring, cmd);
2296
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
2297 2298 2299 2300 2301 2302 2303
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2304
	intel_ring_advance(ring);
R
Rodrigo Vivi 已提交
2305

2306 2307 2308 2309 2310 2311
	if (!invalidate && flush) {
		if (IS_GEN7(dev))
			return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
		else if (IS_BROADWELL(dev))
			dev_priv->fbc.need_sw_cache_clean = true;
	}
R
Rodrigo Vivi 已提交
2312

2313
	return 0;
Z
Zou Nan hai 已提交
2314 2315
}

2316 2317
int intel_init_render_ring_buffer(struct drm_device *dev)
{
2318
	struct drm_i915_private *dev_priv = dev->dev_private;
2319
	struct intel_engine_cs *ring = &dev_priv->ring[RCS];
2320 2321
	struct drm_i915_gem_object *obj;
	int ret;
2322

2323 2324 2325 2326
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

B
Ben Widawsky 已提交
2327
	if (INTEL_INFO(dev)->gen >= 8) {
2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343
		if (i915_semaphore_is_enabled(dev)) {
			obj = i915_gem_alloc_object(dev, 4096);
			if (obj == NULL) {
				DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
				i915.semaphores = 0;
			} else {
				i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
				ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
				if (ret != 0) {
					drm_gem_object_unreference(&obj->base);
					DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
					i915.semaphores = 0;
				} else
					dev_priv->semaphore_obj = obj;
			}
		}
2344 2345

		ring->init_context = intel_ring_workarounds_emit;
B
Ben Widawsky 已提交
2346 2347 2348 2349 2350 2351 2352 2353
		ring->add_request = gen6_add_request;
		ring->flush = gen8_render_ring_flush;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
		ring->get_seqno = gen6_ring_get_seqno;
		ring->set_seqno = ring_set_seqno;
		if (i915_semaphore_is_enabled(dev)) {
2354
			WARN_ON(!dev_priv->semaphore_obj);
2355
			ring->semaphore.sync_to = gen8_ring_sync;
2356 2357
			ring->semaphore.signal = gen8_rcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2358 2359
		}
	} else if (INTEL_INFO(dev)->gen >= 6) {
2360
		ring->add_request = gen6_add_request;
2361
		ring->flush = gen7_render_ring_flush;
2362
		if (INTEL_INFO(dev)->gen == 6)
2363
			ring->flush = gen6_render_ring_flush;
B
Ben Widawsky 已提交
2364 2365
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2366
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2367
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2368
		ring->set_seqno = ring_set_seqno;
B
Ben Widawsky 已提交
2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between RCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between VCS2 and RCS later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2390 2391
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
2392
		ring->flush = gen4_render_ring_flush;
2393
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
2394
		ring->set_seqno = pc_render_set_seqno;
2395 2396
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
2397 2398
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
2399
	} else {
2400
		ring->add_request = i9xx_add_request;
2401 2402 2403 2404
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
2405
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2406
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2407 2408 2409 2410 2411 2412 2413
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2414
		ring->irq_enable_mask = I915_USER_INTERRUPT;
2415
	}
2416
	ring->write_tail = ring_write_tail;
B
Ben Widawsky 已提交
2417

2418 2419
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
2420 2421
	else if (IS_GEN8(dev))
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2422
	else if (INTEL_INFO(dev)->gen >= 6)
2423 2424 2425 2426 2427 2428 2429
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2430
	ring->init_hw = init_render_ring;
2431 2432
	ring->cleanup = render_ring_cleanup;

2433 2434
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
2435
		obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
2436 2437 2438 2439 2440
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

2441
		ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
2442 2443 2444 2445 2446 2447
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

2448 2449
		ring->scratch.obj = obj;
		ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
2450 2451
	}

2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462
	ret = intel_init_ring_buffer(dev, ring);
	if (ret)
		return ret;

	if (INTEL_INFO(dev)->gen >= 5) {
		ret = intel_init_pipe_control(ring);
		if (ret)
			return ret;
	}

	return 0;
2463 2464 2465 2466
}

int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
2467
	struct drm_i915_private *dev_priv = dev->dev_private;
2468
	struct intel_engine_cs *ring = &dev_priv->ring[VCS];
2469

2470 2471 2472
	ring->name = "bsd ring";
	ring->id = VCS;

2473
	ring->write_tail = ring_write_tail;
2474
	if (INTEL_INFO(dev)->gen >= 6) {
2475
		ring->mmio_base = GEN6_BSD_RING_BASE;
2476 2477 2478
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
2479
		ring->flush = gen6_bsd_ring_flush;
2480 2481
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2482
		ring->set_seqno = ring_set_seqno;
2483 2484 2485 2486 2487
		if (INTEL_INFO(dev)->gen >= 8) {
			ring->irq_enable_mask =
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
2488 2489
			ring->dispatch_execbuffer =
				gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2490
			if (i915_semaphore_is_enabled(dev)) {
2491
				ring->semaphore.sync_to = gen8_ring_sync;
2492 2493
				ring->semaphore.signal = gen8_xcs_signal;
				GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2494
			}
2495 2496 2497 2498
		} else {
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
2499 2500
			ring->dispatch_execbuffer =
				gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514
			if (i915_semaphore_is_enabled(dev)) {
				ring->semaphore.sync_to = gen6_ring_sync;
				ring->semaphore.signal = gen6_signal;
				ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
				ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
				ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
				ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
				ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
				ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
				ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
				ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
			}
2515
		}
2516 2517 2518
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
2519
		ring->add_request = i9xx_add_request;
2520
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2521
		ring->set_seqno = ring_set_seqno;
2522
		if (IS_GEN5(dev)) {
2523
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2524 2525 2526
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
2527
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2528 2529 2530
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2531
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2532
	}
2533
	ring->init_hw = init_ring_common;
2534

2535
	return intel_init_ring_buffer(dev, ring);
2536
}
2537

2538 2539 2540 2541 2542 2543 2544
/**
 * Initialize the second BSD ring for Broadwell GT3.
 * It is noted that this only exists on Broadwell GT3.
 */
int intel_init_bsd2_ring_buffer(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2545
	struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
2546 2547 2548 2549 2550 2551

	if ((INTEL_INFO(dev)->gen != 8)) {
		DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
		return -EINVAL;
	}

R
Rodrigo Vivi 已提交
2552
	ring->name = "bsd2 ring";
2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566
	ring->id = VCS2;

	ring->write_tail = ring_write_tail;
	ring->mmio_base = GEN8_BSD2_RING_BASE;
	ring->flush = gen6_bsd_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
	ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
	ring->irq_get = gen8_ring_get_irq;
	ring->irq_put = gen8_ring_put_irq;
	ring->dispatch_execbuffer =
			gen8_ring_dispatch_execbuffer;
2567
	if (i915_semaphore_is_enabled(dev)) {
2568
		ring->semaphore.sync_to = gen8_ring_sync;
2569 2570 2571
		ring->semaphore.signal = gen8_xcs_signal;
		GEN8_RING_SEMAPHORE_INIT;
	}
2572
	ring->init_hw = init_ring_common;
2573 2574 2575 2576

	return intel_init_ring_buffer(dev, ring);
}

2577 2578
int intel_init_blt_ring_buffer(struct drm_device *dev)
{
2579
	struct drm_i915_private *dev_priv = dev->dev_private;
2580
	struct intel_engine_cs *ring = &dev_priv->ring[BCS];
2581

2582 2583 2584 2585 2586
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
2587
	ring->flush = gen6_ring_flush;
2588 2589
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2590
	ring->set_seqno = ring_set_seqno;
2591 2592 2593 2594 2595
	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2596
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2597
		if (i915_semaphore_is_enabled(dev)) {
2598
			ring->semaphore.sync_to = gen8_ring_sync;
2599 2600
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2601
		}
2602 2603 2604 2605
	} else {
		ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2606
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.sync_to = gen6_ring_sync;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between BCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between BCS and VCS2 later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2628
	}
2629
	ring->init_hw = init_ring_common;
2630

2631
	return intel_init_ring_buffer(dev, ring);
2632
}
2633

B
Ben Widawsky 已提交
2634 2635
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
2636
	struct drm_i915_private *dev_priv = dev->dev_private;
2637
	struct intel_engine_cs *ring = &dev_priv->ring[VECS];
B
Ben Widawsky 已提交
2638 2639 2640 2641 2642 2643 2644 2645 2646 2647

	ring->name = "video enhancement ring";
	ring->id = VECS;

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
2648 2649 2650

	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
2651
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
2652 2653
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2654
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2655
		if (i915_semaphore_is_enabled(dev)) {
2656
			ring->semaphore.sync_to = gen8_ring_sync;
2657 2658
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2659
		}
2660 2661 2662 2663
	} else {
		ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		ring->irq_get = hsw_vebox_get_irq;
		ring->irq_put = hsw_vebox_put_irq;
2664
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2679
	}
2680
	ring->init_hw = init_ring_common;
B
Ben Widawsky 已提交
2681 2682 2683 2684

	return intel_init_ring_buffer(dev, ring);
}

2685
int
2686
intel_ring_flush_all_caches(struct intel_engine_cs *ring)
2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
2704
intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}
2722 2723

void
2724
intel_stop_ring_buffer(struct intel_engine_cs *ring)
2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737
{
	int ret;

	if (!intel_ring_initialized(ring))
		return;

	ret = intel_ring_idle(ring);
	if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

	stop_ring(ring);
}