intel_ringbuffer.c 58.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37
static inline int ring_space(struct intel_ring_buffer *ring)
{
38
	int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
39 40 41 42 43
	if (space < 0)
		space += ring->size;
	return space;
}

44 45 46 47 48 49 50 51 52 53
void __intel_ring_advance(struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	ring->tail &= ring->size - 1;
	if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
		return;
	ring->write_tail(ring, ring->tail);
}

54
static int
55 56 57 58 59 60 61 62
gen2_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
63
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen4_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
84
{
85
	struct drm_device *dev = ring->dev;
86
	u32 cmd;
87
	int ret;
88

89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
118
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
119 120 121
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
122

123 124 125
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
126

127 128 129
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
130

131 132 133
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
134 135

	return 0;
136 137
}

138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
{
178
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen6_render_ring_flush(struct intel_ring_buffer *ring,
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
215
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
216 217
	int ret;

218 219 220 221 222
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

223 224 225 226
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
227 228 229 230 231 232 233
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
234
		flags |= PIPE_CONTROL_CS_STALL;
235 236 237 238 239 240 241 242 243 244 245
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
246
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
247
	}
248

249
	ret = intel_ring_begin(ring, 4);
250 251 252
	if (ret)
		return ret;

253
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
254 255
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
256
	intel_ring_emit(ring, 0);
257 258 259 260 261
	intel_ring_advance(ring);

	return 0;
}

262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280
static int
gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

R
Rodrigo Vivi 已提交
281 282 283 284 285 286 287
static int gen7_ring_fbc_flush(struct intel_ring_buffer *ring, u32 value)
{
	int ret;

	if (!ring->fbc_dirty)
		return 0;

288
	ret = intel_ring_begin(ring, 6);
R
Rodrigo Vivi 已提交
289 290 291 292 293 294
	if (ret)
		return ret;
	/* WaFbcNukeOn3DBlt:ivb/hsw */
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, value);
295 296 297
	intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
R
Rodrigo Vivi 已提交
298 299 300 301 302 303
	intel_ring_advance(ring);

	ring->fbc_dirty = false;
	return 0;
}

304 305 306 307 308
static int
gen7_render_ring_flush(struct intel_ring_buffer *ring,
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
309
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
310 311
	int ret;

312 313 314 315 316 317 318 319 320 321
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
341
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
342 343 344 345 346

		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
347 348 349 350 351 352 353 354
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
355
	intel_ring_emit(ring, scratch_addr);
356 357 358
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

359
	if (!invalidate_domains && flush_domains)
R
Rodrigo Vivi 已提交
360 361
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

362 363 364
	return 0;
}

B
Ben Widawsky 已提交
365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405
static int
gen8_render_ring_flush(struct intel_ring_buffer *ring,
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
	int ret;

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
	}

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;

}

406
static void ring_write_tail(struct intel_ring_buffer *ring,
407
			    u32 value)
408
{
409
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
410
	I915_WRITE_TAIL(ring, value);
411 412
}

413
u64 intel_ring_get_active_head(struct intel_ring_buffer *ring)
414
{
415
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
416
	u64 acthd;
417

418 419 420 421 422 423 424 425 426
	if (INTEL_INFO(ring->dev)->gen >= 8)
		acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
					 RING_ACTHD_UDW(ring->mmio_base));
	else if (INTEL_INFO(ring->dev)->gen >= 4)
		acthd = I915_READ(RING_ACTHD(ring->mmio_base));
	else
		acthd = I915_READ(ACTHD);

	return acthd;
427 428
}

429 430 431 432 433 434 435 436 437 438 439
static void ring_setup_phys_status_page(struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

440
static int init_ring_common(struct intel_ring_buffer *ring)
441
{
442 443
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
444
	struct drm_i915_gem_object *obj = ring->obj;
445
	int ret = 0;
446 447
	u32 head;

448
	gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
449

450
	/* Stop the ring if it's running. */
451
	I915_WRITE_CTL(ring, 0);
452
	I915_WRITE_HEAD(ring, 0);
453
	ring->write_tail(ring, 0);
454 455
	if (wait_for_atomic((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000))
		DRM_ERROR("%s :timed out trying to stop ring\n", ring->name);
456

457 458 459 460 461
	if (I915_NEED_GFX_HWS(dev))
		intel_ring_setup_status_page(ring);
	else
		ring_setup_phys_status_page(ring);

462
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
463 464 465

	/* G45 ring initialization fails to reset head to zero */
	if (head != 0) {
466 467 468 469 470 471 472
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
473

474
		I915_WRITE_HEAD(ring, 0);
475

476 477 478 479 480 481 482 483 484
		if (I915_READ_HEAD(ring) & HEAD_ADDR) {
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
		}
485 486
	}

487 488 489 490
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
491
	I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
492
	I915_WRITE_CTL(ring,
493
			((ring->size - PAGE_SIZE) & RING_NR_PAGES)
494
			| RING_VALID);
495 496

	/* If the head is still not zero, the ring is dead */
497
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
498
		     I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
499
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
500 501 502 503 504 505 506
		DRM_ERROR("%s initialization failed "
				"ctl %08x head %08x tail %08x start %08x\n",
				ring->name,
				I915_READ_CTL(ring),
				I915_READ_HEAD(ring),
				I915_READ_TAIL(ring),
				I915_READ_START(ring));
507 508
		ret = -EIO;
		goto out;
509 510
	}

511 512
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
513
	else {
514
		ring->head = I915_READ_HEAD(ring);
515
		ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
516
		ring->space = ring_space(ring);
517
		ring->last_retired_head = -1;
518
	}
519

520 521
	memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));

522
out:
523
	gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
524 525

	return ret;
526 527
}

528 529 530 531 532
static int
init_pipe_control(struct intel_ring_buffer *ring)
{
	int ret;

533
	if (ring->scratch.obj)
534 535
		return 0;

536 537
	ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
	if (ring->scratch.obj == NULL) {
538 539 540 541
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
542

543 544 545
	ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
546

547
	ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
548 549 550
	if (ret)
		goto err_unref;

551 552 553
	ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
	ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
	if (ring->scratch.cpu_page == NULL) {
554
		ret = -ENOMEM;
555
		goto err_unpin;
556
	}
557

558
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
559
			 ring->name, ring->scratch.gtt_offset);
560 561 562
	return 0;

err_unpin:
B
Ben Widawsky 已提交
563
	i915_gem_object_ggtt_unpin(ring->scratch.obj);
564
err_unref:
565
	drm_gem_object_unreference(&ring->scratch.obj->base);
566 567 568 569
err:
	return ret;
}

570
static int init_render_ring(struct intel_ring_buffer *ring)
571
{
572
	struct drm_device *dev = ring->dev;
573
	struct drm_i915_private *dev_priv = dev->dev_private;
574
	int ret = init_ring_common(ring);
575

576 577
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
	if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
578
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
579 580 581 582

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
583
	 *
584
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw
585 586 587 588
	 */
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

589 590 591 592 593
	/* Required for the hardware to program scanline values for waiting */
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_ALWAYS));

594 595 596 597
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
			   _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
598

599
	if (INTEL_INFO(dev)->gen >= 5) {
600 601 602 603 604
		ret = init_pipe_control(ring);
		if (ret)
			return ret;
	}

605
	if (IS_GEN6(dev)) {
606 607 608 609 610 611
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
612
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
613 614 615 616 617 618 619

		/* This is not explicitly set for GEN6, so read the register.
		 * see intel_ring_mi_set_context() for why we care.
		 * TODO: consider explicitly setting the bit for GEN5
		 */
		ring->itlb_before_ctx_switch =
			!!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
620 621
	}

622 623
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
624

625
	if (HAS_L3_DPF(dev))
626
		I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
627

628 629 630
	return ret;
}

631 632
static void render_ring_cleanup(struct intel_ring_buffer *ring)
{
633 634
	struct drm_device *dev = ring->dev;

635
	if (ring->scratch.obj == NULL)
636 637
		return;

638 639
	if (INTEL_INFO(dev)->gen >= 5) {
		kunmap(sg_page(ring->scratch.obj->pages->sgl));
B
Ben Widawsky 已提交
640
		i915_gem_object_ggtt_unpin(ring->scratch.obj);
641
	}
642

643 644
	drm_gem_object_unreference(&ring->scratch.obj->base);
	ring->scratch.obj = NULL;
645 646
}

647
static void
648
update_mboxes(struct intel_ring_buffer *ring,
649
	      u32 mmio_offset)
650
{
651 652 653 654 655 656
/* NB: In order to be able to do semaphore MBOX updates for varying number
 * of rings, it's easiest if we round up each individual update to a
 * multiple of 2 (since ring updates must always be a multiple of 2)
 * even though the actual update only requires 3 dwords.
 */
#define MBOX_UPDATE_DWORDS 4
657
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
658
	intel_ring_emit(ring, mmio_offset);
659
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
660
	intel_ring_emit(ring, MI_NOOP);
661 662
}

663 664 665 666 667 668 669 670 671
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
672
static int
673
gen6_add_request(struct intel_ring_buffer *ring)
674
{
675 676 677
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *useless;
678
	int i, ret, num_dwords = 4;
679

680 681 682 683 684
	if (i915_semaphore_is_enabled(dev))
		num_dwords += ((I915_NUM_RINGS-1) * MBOX_UPDATE_DWORDS);
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(ring, num_dwords);
685 686 687
	if (ret)
		return ret;

B
Ben Widawsky 已提交
688 689 690 691 692 693
	if (i915_semaphore_is_enabled(dev)) {
		for_each_ring(useless, dev_priv, i) {
			u32 mbox_reg = ring->signal_mbox[i];
			if (mbox_reg != GEN6_NOSYNC)
				update_mboxes(ring, mbox_reg);
		}
694
	}
695 696 697

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
698
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
699
	intel_ring_emit(ring, MI_USER_INTERRUPT);
700
	__intel_ring_advance(ring);
701 702 703 704

	return 0;
}

705 706 707 708 709 710 711
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

712 713 714 715 716 717 718 719
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
static int
720 721 722
gen6_ring_sync(struct intel_ring_buffer *waiter,
	       struct intel_ring_buffer *signaller,
	       u32 seqno)
723 724
{
	int ret;
725 726 727
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
728

729 730 731 732 733 734
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

735 736 737
	WARN_ON(signaller->semaphore_register[waiter->id] ==
		MI_SEMAPHORE_SYNC_INVALID);

738
	ret = intel_ring_begin(waiter, 4);
739 740 741
	if (ret)
		return ret;

742 743 744 745 746 747 748 749 750 751 752 753 754 755
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
		intel_ring_emit(waiter,
				dw1 |
				signaller->semaphore_register[waiter->id]);
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
756
	intel_ring_advance(waiter);
757 758 759 760

	return 0;
}

761 762
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
763 764
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
765 766 767 768 769 770
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
771
pc_render_add_request(struct intel_ring_buffer *ring)
772
{
773
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
774 775 776 777 778 779 780 781 782 783 784 785 786 787
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

788
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
789 790
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
791
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
792
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
793 794 795 796 797 798 799 800 801 802 803 804
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128; /* write to separate cachelines */
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
805

806
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
807 808
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
809
			PIPE_CONTROL_NOTIFY);
810
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
811
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
812
	intel_ring_emit(ring, 0);
813
	__intel_ring_advance(ring);
814 815 816 817

	return 0;
}

818
static u32
819
gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
820 821 822 823
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
824 825 826 827 828
	if (!lazy_coherency) {
		struct drm_i915_private *dev_priv = ring->dev->dev_private;
		POSTING_READ(RING_ACTHD(ring->mmio_base));
	}

829 830 831
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

832
static u32
833
ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
834
{
835 836 837
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
838 839 840 841 842 843
static void
ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

844
static u32
845
pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
846
{
847
	return ring->scratch.cpu_page[0];
848 849
}

M
Mika Kuoppala 已提交
850 851 852
static void
pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
853
	ring->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
854 855
}

856 857 858 859 860
static bool
gen5_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
861
	unsigned long flags;
862 863 864 865

	if (!dev->irq_enabled)
		return false;

866
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
867 868
	if (ring->irq_refcount++ == 0)
		ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
869
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
870 871 872 873 874 875 876 877 878

	return true;
}

static void
gen5_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
879
	unsigned long flags;
880

881
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
882 883
	if (--ring->irq_refcount == 0)
		ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
884
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
885 886
}

887
static bool
888
i9xx_ring_get_irq(struct intel_ring_buffer *ring)
889
{
890
	struct drm_device *dev = ring->dev;
891
	drm_i915_private_t *dev_priv = dev->dev_private;
892
	unsigned long flags;
893

894 895 896
	if (!dev->irq_enabled)
		return false;

897
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
898
	if (ring->irq_refcount++ == 0) {
899 900 901 902
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
903
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
904 905

	return true;
906 907
}

908
static void
909
i9xx_ring_put_irq(struct intel_ring_buffer *ring)
910
{
911
	struct drm_device *dev = ring->dev;
912
	drm_i915_private_t *dev_priv = dev->dev_private;
913
	unsigned long flags;
914

915
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
916
	if (--ring->irq_refcount == 0) {
917 918 919 920
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
921
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
922 923
}

C
Chris Wilson 已提交
924 925 926 927 928
static bool
i8xx_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
929
	unsigned long flags;
C
Chris Wilson 已提交
930 931 932 933

	if (!dev->irq_enabled)
		return false;

934
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
935
	if (ring->irq_refcount++ == 0) {
C
Chris Wilson 已提交
936 937 938 939
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
940
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
941 942 943 944 945 946 947 948 949

	return true;
}

static void
i8xx_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
950
	unsigned long flags;
C
Chris Wilson 已提交
951

952
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
953
	if (--ring->irq_refcount == 0) {
C
Chris Wilson 已提交
954 955 956 957
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
958
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
959 960
}

961
void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
962
{
963
	struct drm_device *dev = ring->dev;
964
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
965 966 967 968 969 970 971
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
972
		case RCS:
973 974
			mmio = RENDER_HWS_PGA_GEN7;
			break;
975
		case BCS:
976 977
			mmio = BLT_HWS_PGA_GEN7;
			break;
978
		case VCS:
979 980
			mmio = BSD_HWS_PGA_GEN7;
			break;
981
		case VECS:
B
Ben Widawsky 已提交
982 983
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
984 985 986 987
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
988
		/* XXX: gen8 returns to sanity */
989 990 991
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

992 993
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
994

995 996 997 998 999 1000 1001 1002
	/*
	 * Flush the TLB for this page
	 *
	 * FIXME: These two bits have disappeared on gen8, so a question
	 * arises: do we still need this and if so how should we go about
	 * invalidating the TLB?
	 */
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
1003
		u32 reg = RING_INSTPM(ring->mmio_base);
1004 1005 1006 1007

		/* ring should be idle before issuing a sync flush*/
		WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);

1008 1009 1010 1011 1012 1013 1014 1015
		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
				  ring->name);
	}
1016 1017
}

1018
static int
1019 1020 1021
bsd_ring_flush(struct intel_ring_buffer *ring,
	       u32     invalidate_domains,
	       u32     flush_domains)
1022
{
1023 1024 1025 1026 1027 1028 1029 1030 1031 1032
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
1033 1034
}

1035
static int
1036
i9xx_add_request(struct intel_ring_buffer *ring)
1037
{
1038 1039 1040 1041 1042
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
1043

1044 1045
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1046
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1047
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1048
	__intel_ring_advance(ring);
1049

1050
	return 0;
1051 1052
}

1053
static bool
1054
gen6_ring_get_irq(struct intel_ring_buffer *ring)
1055 1056
{
	struct drm_device *dev = ring->dev;
1057
	drm_i915_private_t *dev_priv = dev->dev_private;
1058
	unsigned long flags;
1059 1060 1061 1062

	if (!dev->irq_enabled)
	       return false;

1063
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1064
	if (ring->irq_refcount++ == 0) {
1065
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1066 1067
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
1068
					 GT_PARITY_ERROR(dev)));
1069 1070
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
P
Paulo Zanoni 已提交
1071
		ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1072
	}
1073
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1074 1075 1076 1077 1078

	return true;
}

static void
1079
gen6_ring_put_irq(struct intel_ring_buffer *ring)
1080 1081
{
	struct drm_device *dev = ring->dev;
1082
	drm_i915_private_t *dev_priv = dev->dev_private;
1083
	unsigned long flags;
1084

1085
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1086
	if (--ring->irq_refcount == 0) {
1087
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1088
			I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1089 1090
		else
			I915_WRITE_IMR(ring, ~0);
P
Paulo Zanoni 已提交
1091
		ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1092
	}
1093
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1094 1095
}

B
Ben Widawsky 已提交
1096 1097 1098 1099 1100 1101 1102 1103 1104 1105
static bool
hsw_vebox_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

1106
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1107
	if (ring->irq_refcount++ == 0) {
B
Ben Widawsky 已提交
1108
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
P
Paulo Zanoni 已提交
1109
		snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1110
	}
1111
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125

	return true;
}

static void
hsw_vebox_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return;

1126
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1127
	if (--ring->irq_refcount == 0) {
B
Ben Widawsky 已提交
1128
		I915_WRITE_IMR(ring, ~0);
P
Paulo Zanoni 已提交
1129
		snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1130
	}
1131
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1132 1133
}

1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179
static bool
gen8_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (ring->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
gen8_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (--ring->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
			I915_WRITE_IMR(ring, ~0);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1180
static int
1181 1182 1183
i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
			 u32 offset, u32 length,
			 unsigned flags)
1184
{
1185
	int ret;
1186

1187 1188 1189 1190
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1191
	intel_ring_emit(ring,
1192 1193
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1194
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1195
	intel_ring_emit(ring, offset);
1196 1197
	intel_ring_advance(ring);

1198 1199 1200
	return 0;
}

1201 1202
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1203
static int
1204
i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
1205 1206
				u32 offset, u32 len,
				unsigned flags)
1207
{
1208
	int ret;
1209

1210 1211 1212 1213
	if (flags & I915_DISPATCH_PINNED) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
			return ret;
1214

1215 1216 1217 1218 1219 1220
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, offset + len - 8);
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
	} else {
1221
		u32 cs_offset = ring->scratch.gtt_offset;
1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249

		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

		ret = intel_ring_begin(ring, 9+3);
		if (ret)
			return ret;
		/* Blit the batch (which has now all relocs applied) to the stable batch
		 * scratch bo area (so that the CS never stumbles over its tlb
		 * invalidation bug) ... */
		intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
				XY_SRC_COPY_BLT_WRITE_ALPHA |
				XY_SRC_COPY_BLT_WRITE_RGB);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
		intel_ring_emit(ring, MI_FLUSH);

		/* ... and execute it. */
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, cs_offset + len - 8);
		intel_ring_advance(ring);
	}
1250

1251 1252 1253 1254 1255
	return 0;
}

static int
i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
1256 1257
			 u32 offset, u32 len,
			 unsigned flags)
1258 1259 1260 1261 1262 1263 1264
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1265
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1266
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1267
	intel_ring_advance(ring);
1268 1269 1270 1271

	return 0;
}

1272
static void cleanup_status_page(struct intel_ring_buffer *ring)
1273
{
1274
	struct drm_i915_gem_object *obj;
1275

1276 1277
	obj = ring->status_page.obj;
	if (obj == NULL)
1278 1279
		return;

1280
	kunmap(sg_page(obj->pages->sgl));
B
Ben Widawsky 已提交
1281
	i915_gem_object_ggtt_unpin(obj);
1282
	drm_gem_object_unreference(&obj->base);
1283
	ring->status_page.obj = NULL;
1284 1285
}

1286
static int init_status_page(struct intel_ring_buffer *ring)
1287
{
1288
	struct drm_device *dev = ring->dev;
1289
	struct drm_i915_gem_object *obj;
1290 1291 1292 1293 1294 1295 1296 1297
	int ret;

	obj = i915_gem_alloc_object(dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate status page\n");
		ret = -ENOMEM;
		goto err;
	}
1298

1299 1300 1301
	ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
1302

1303
	ret = i915_gem_obj_ggtt_pin(obj, 4096, 0);
1304
	if (ret)
1305 1306
		goto err_unref;

1307
	ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
1308
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1309
	if (ring->status_page.page_addr == NULL) {
1310
		ret = -ENOMEM;
1311 1312
		goto err_unpin;
	}
1313 1314
	ring->status_page.obj = obj;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1315

1316 1317
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1318 1319 1320 1321

	return 0;

err_unpin:
B
Ben Widawsky 已提交
1322
	i915_gem_object_ggtt_unpin(obj);
1323
err_unref:
1324
	drm_gem_object_unreference(&obj->base);
1325
err:
1326
	return ret;
1327 1328
}

1329
static int init_phys_status_page(struct intel_ring_buffer *ring)
1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1346 1347
static int intel_init_ring_buffer(struct drm_device *dev,
				  struct intel_ring_buffer *ring)
1348
{
1349
	struct drm_i915_gem_object *obj;
1350
	struct drm_i915_private *dev_priv = dev->dev_private;
1351 1352
	int ret;

1353
	ring->dev = dev;
1354 1355
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1356
	ring->size = 32 * PAGE_SIZE;
1357
	memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
1358

1359
	init_waitqueue_head(&ring->irq_queue);
1360

1361
	if (I915_NEED_GFX_HWS(dev)) {
1362
		ret = init_status_page(ring);
1363 1364
		if (ret)
			return ret;
1365 1366
	} else {
		BUG_ON(ring->id != RCS);
1367
		ret = init_phys_status_page(ring);
1368 1369
		if (ret)
			return ret;
1370
	}
1371

1372 1373 1374 1375 1376
	obj = NULL;
	if (!HAS_LLC(dev))
		obj = i915_gem_object_create_stolen(dev, ring->size);
	if (obj == NULL)
		obj = i915_gem_alloc_object(dev, ring->size);
1377 1378
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate ringbuffer\n");
1379
		ret = -ENOMEM;
1380
		goto err_hws;
1381 1382
	}

1383
	ring->obj = obj;
1384

1385
	ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1386 1387
	if (ret)
		goto err_unref;
1388

1389 1390 1391 1392
	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto err_unpin;

1393
	ring->virtual_start =
1394
		ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
1395
			   ring->size);
1396
	if (ring->virtual_start == NULL) {
1397
		DRM_ERROR("Failed to map ringbuffer.\n");
1398
		ret = -EINVAL;
1399
		goto err_unpin;
1400 1401
	}

1402
	ret = ring->init(ring);
1403 1404
	if (ret)
		goto err_unmap;
1405

1406 1407 1408 1409 1410
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = ring->size;
1411
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
1412 1413
		ring->effective_size -= 128;

1414 1415
	i915_cmd_parser_init_ring(ring);

1416
	return 0;
1417 1418

err_unmap:
1419
	iounmap(ring->virtual_start);
1420
err_unpin:
B
Ben Widawsky 已提交
1421
	i915_gem_object_ggtt_unpin(obj);
1422
err_unref:
1423 1424
	drm_gem_object_unreference(&obj->base);
	ring->obj = NULL;
1425
err_hws:
1426
	cleanup_status_page(ring);
1427
	return ret;
1428 1429
}

1430
void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
1431
{
1432 1433 1434
	struct drm_i915_private *dev_priv;
	int ret;

1435
	if (ring->obj == NULL)
1436 1437
		return;

1438 1439
	/* Disable the ring buffer. The ring must be idle at this point */
	dev_priv = ring->dev->dev_private;
1440
	ret = intel_ring_idle(ring);
1441
	if (ret && !i915_reset_in_progress(&dev_priv->gpu_error))
1442 1443 1444
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

1445 1446
	I915_WRITE_CTL(ring, 0);

1447
	iounmap(ring->virtual_start);
1448

B
Ben Widawsky 已提交
1449
	i915_gem_object_ggtt_unpin(ring->obj);
1450 1451
	drm_gem_object_unreference(&ring->obj->base);
	ring->obj = NULL;
1452 1453
	ring->preallocated_lazy_request = NULL;
	ring->outstanding_lazy_seqno = 0;
1454

Z
Zou Nan hai 已提交
1455 1456 1457
	if (ring->cleanup)
		ring->cleanup(ring);

1458
	cleanup_status_page(ring);
1459 1460
}

1461 1462 1463
static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
{
	struct drm_i915_gem_request *request;
1464
	u32 seqno = 0, tail;
1465 1466 1467 1468 1469
	int ret;

	if (ring->last_retired_head != -1) {
		ring->head = ring->last_retired_head;
		ring->last_retired_head = -1;
1470

1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481
		ring->space = ring_space(ring);
		if (ring->space >= n)
			return 0;
	}

	list_for_each_entry(request, &ring->request_list, list) {
		int space;

		if (request->tail == -1)
			continue;

1482
		space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
1483 1484 1485 1486
		if (space < 0)
			space += ring->size;
		if (space >= n) {
			seqno = request->seqno;
1487
			tail = request->tail;
1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501
			break;
		}

		/* Consume this request in case we need more space than
		 * is available and so need to prevent a race between
		 * updating last_retired_head and direct reads of
		 * I915_RING_HEAD. It also provides a nice sanity check.
		 */
		request->tail = -1;
	}

	if (seqno == 0)
		return -ENOSPC;

1502
	ret = i915_wait_seqno(ring, seqno);
1503 1504 1505
	if (ret)
		return ret;

1506
	ring->head = tail;
1507 1508 1509 1510 1511 1512 1513
	ring->space = ring_space(ring);
	if (WARN_ON(ring->space < n))
		return -ENOSPC;

	return 0;
}

1514
static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
1515
{
1516
	struct drm_device *dev = ring->dev;
1517
	struct drm_i915_private *dev_priv = dev->dev_private;
1518
	unsigned long end;
1519
	int ret;
1520

1521 1522 1523 1524
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

1525 1526 1527
	/* force the tail write in case we have been skipping them */
	__intel_ring_advance(ring);

C
Chris Wilson 已提交
1528
	trace_i915_ring_wait_begin(ring);
1529 1530 1531 1532 1533 1534
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1535

1536
	do {
1537 1538
		ring->head = I915_READ_HEAD(ring);
		ring->space = ring_space(ring);
1539
		if (ring->space >= n) {
C
Chris Wilson 已提交
1540
			trace_i915_ring_wait_end(ring);
1541 1542 1543
			return 0;
		}

1544 1545
		if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
		    dev->primary->master) {
1546 1547 1548 1549
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
1550

1551
		msleep(1);
1552

1553 1554
		ret = i915_gem_check_wedge(&dev_priv->gpu_error,
					   dev_priv->mm.interruptible);
1555 1556
		if (ret)
			return ret;
1557
	} while (!time_after(jiffies, end));
C
Chris Wilson 已提交
1558
	trace_i915_ring_wait_end(ring);
1559 1560
	return -EBUSY;
}
1561

1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589
static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
{
	uint32_t __iomem *virt;
	int rem = ring->size - ring->tail;

	if (ring->space < rem) {
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

	virt = ring->virtual_start + ring->tail;
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

	ring->tail = 0;
	ring->space = ring_space(ring);

	return 0;
}

int intel_ring_idle(struct intel_ring_buffer *ring)
{
	u32 seqno;
	int ret;

	/* We need to add any requests required to flush the objects and ring */
1590
	if (ring->outstanding_lazy_seqno) {
1591
		ret = i915_add_request(ring, NULL);
1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

	seqno = list_entry(ring->request_list.prev,
			   struct drm_i915_gem_request,
			   list)->seqno;

	return i915_wait_seqno(ring, seqno);
}

1607 1608 1609
static int
intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
{
1610
	if (ring->outstanding_lazy_seqno)
1611 1612
		return 0;

1613 1614 1615 1616 1617 1618 1619 1620 1621 1622
	if (ring->preallocated_lazy_request == NULL) {
		struct drm_i915_gem_request *request;

		request = kmalloc(sizeof(*request), GFP_KERNEL);
		if (request == NULL)
			return -ENOMEM;

		ring->preallocated_lazy_request = request;
	}

1623
	return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
1624 1625
}

1626 1627
static int __intel_ring_prepare(struct intel_ring_buffer *ring,
				int bytes)
M
Mika Kuoppala 已提交
1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645
{
	int ret;

	if (unlikely(ring->tail + bytes > ring->effective_size)) {
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

	if (unlikely(ring->space < bytes)) {
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	return 0;
}

1646 1647
int intel_ring_begin(struct intel_ring_buffer *ring,
		     int num_dwords)
1648
{
1649
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1650
	int ret;
1651

1652 1653
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
1654 1655
	if (ret)
		return ret;
1656

1657 1658 1659 1660
	ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
	if (ret)
		return ret;

1661 1662 1663 1664 1665
	/* Preallocate the olr before touching the ring */
	ret = intel_ring_alloc_seqno(ring);
	if (ret)
		return ret;

1666 1667
	ring->space -= num_dwords * sizeof(uint32_t);
	return 0;
1668
}
1669

1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690
/* Align the ring tail to a cacheline boundary */
int intel_ring_cacheline_align(struct intel_ring_buffer *ring)
{
	int num_dwords = (64 - (ring->tail & 63)) / sizeof(uint32_t);
	int ret;

	if (num_dwords == 0)
		return 0;

	ret = intel_ring_begin(ring, num_dwords);
	if (ret)
		return ret;

	while (num_dwords--)
		intel_ring_emit(ring, MI_NOOP);

	intel_ring_advance(ring);

	return 0;
}

1691
void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
1692
{
1693
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1694

1695
	BUG_ON(ring->outstanding_lazy_seqno);
1696

1697 1698 1699
	if (INTEL_INFO(ring->dev)->gen >= 6) {
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
1700 1701
		if (HAS_VEBOX(ring->dev))
			I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
1702
	}
1703

1704
	ring->set_seqno(ring, seqno);
1705
	ring->hangcheck.seqno = seqno;
1706
}
1707

1708
static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1709
				     u32 value)
1710
{
1711
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1712 1713

       /* Every tail move must follow the sequence below */
1714 1715 1716 1717

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
1718
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1719 1720 1721 1722
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1723

1724
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
1725
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
1726 1727 1728
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
1729

1730
	/* Now that the ring is fully powered up, update the tail */
1731
	I915_WRITE_TAIL(ring, value);
1732 1733 1734 1735 1736
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
1737
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1738
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1739 1740
}

1741 1742
static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
			       u32 invalidate, u32 flush)
1743
{
1744
	uint32_t cmd;
1745 1746 1747 1748 1749 1750
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

1751
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
1752 1753
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
1754 1755 1756 1757 1758 1759
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1760
	if (invalidate & I915_GEM_GPU_DOMAINS)
1761 1762
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
			MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1763
	intel_ring_emit(ring, cmd);
1764
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
1765 1766 1767 1768 1769 1770 1771
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
1772 1773
	intel_ring_advance(ring);
	return 0;
1774 1775
}

1776 1777 1778 1779 1780
static int
gen8_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
			      u32 offset, u32 len,
			      unsigned flags)
{
B
Ben Widawsky 已提交
1781 1782 1783
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
		!(flags & I915_DISPATCH_SECURE);
1784 1785 1786 1787 1788 1789 1790
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
B
Ben Widawsky 已提交
1791
	intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
1792 1793 1794 1795 1796 1797 1798 1799
	intel_ring_emit(ring, offset);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820
static int
hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
			      u32 offset, u32 len,
			      unsigned flags)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

1821
static int
1822
gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1823 1824
			      u32 offset, u32 len,
			      unsigned flags)
1825
{
1826
	int ret;
1827

1828 1829 1830
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
1831

1832 1833 1834
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1835 1836 1837
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
1838

1839
	return 0;
1840 1841
}

1842 1843
/* Blitter support (SandyBridge+) */

1844 1845
static int gen6_ring_flush(struct intel_ring_buffer *ring,
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
1846
{
R
Rodrigo Vivi 已提交
1847
	struct drm_device *dev = ring->dev;
1848
	uint32_t cmd;
1849 1850
	int ret;

1851
	ret = intel_ring_begin(ring, 4);
1852 1853 1854
	if (ret)
		return ret;

1855
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
1856 1857
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
1858 1859 1860 1861 1862 1863
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1864
	if (invalidate & I915_GEM_DOMAIN_RENDER)
1865
		cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
1866
			MI_FLUSH_DW_OP_STOREDW;
1867
	intel_ring_emit(ring, cmd);
1868
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
1869 1870 1871 1872 1873 1874 1875
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
1876
	intel_ring_advance(ring);
R
Rodrigo Vivi 已提交
1877

1878
	if (IS_GEN7(dev) && !invalidate && flush)
R
Rodrigo Vivi 已提交
1879 1880
		return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);

1881
	return 0;
Z
Zou Nan hai 已提交
1882 1883
}

1884 1885 1886
int intel_init_render_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1887
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1888

1889 1890 1891 1892
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1893 1894
	if (INTEL_INFO(dev)->gen >= 6) {
		ring->add_request = gen6_add_request;
1895
		ring->flush = gen7_render_ring_flush;
1896
		if (INTEL_INFO(dev)->gen == 6)
1897
			ring->flush = gen6_render_ring_flush;
1898
		if (INTEL_INFO(dev)->gen >= 8) {
B
Ben Widawsky 已提交
1899
			ring->flush = gen8_render_ring_flush;
1900 1901 1902 1903 1904 1905
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
		} else {
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
		}
1906
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
1907
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
1908
		ring->set_seqno = ring_set_seqno;
1909
		ring->sync_to = gen6_ring_sync;
1910 1911 1912
		ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_RV;
		ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_RB;
B
Ben Widawsky 已提交
1913
		ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_RVE;
1914 1915 1916
		ring->signal_mbox[RCS] = GEN6_NOSYNC;
		ring->signal_mbox[VCS] = GEN6_VRSYNC;
		ring->signal_mbox[BCS] = GEN6_BRSYNC;
B
Ben Widawsky 已提交
1917
		ring->signal_mbox[VECS] = GEN6_VERSYNC;
1918 1919
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
1920
		ring->flush = gen4_render_ring_flush;
1921
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
1922
		ring->set_seqno = pc_render_set_seqno;
1923 1924
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
1925 1926
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
1927
	} else {
1928
		ring->add_request = i9xx_add_request;
1929 1930 1931 1932
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
1933
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
1934
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
1935 1936 1937 1938 1939 1940 1941
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1942
		ring->irq_enable_mask = I915_USER_INTERRUPT;
1943
	}
1944
	ring->write_tail = ring_write_tail;
1945 1946
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
1947 1948
	else if (IS_GEN8(dev))
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
1949
	else if (INTEL_INFO(dev)->gen >= 6)
1950 1951 1952 1953 1954 1955 1956
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1957 1958 1959
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;

1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
		struct drm_i915_gem_object *obj;
		int ret;

		obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

1971
		ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
1972 1973 1974 1975 1976 1977
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

1978 1979
		ring->scratch.obj = obj;
		ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
1980 1981
	}

1982
	return intel_init_ring_buffer(dev, ring);
1983 1984
}

1985 1986 1987 1988
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1989
	int ret;
1990

1991 1992 1993 1994
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1995
	if (INTEL_INFO(dev)->gen >= 6) {
1996 1997
		/* non-kms not supported on gen6+ */
		return -ENODEV;
1998
	}
1999 2000 2001 2002 2003

	/* Note: gem is not supported on gen5/ilk without kms (the corresponding
	 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
	 * the special gen5 functions. */
	ring->add_request = i9xx_add_request;
2004 2005 2006 2007
	if (INTEL_INFO(dev)->gen < 4)
		ring->flush = gen2_render_ring_flush;
	else
		ring->flush = gen4_render_ring_flush;
2008
	ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2009
	ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2010 2011 2012 2013 2014 2015 2016
	if (IS_GEN2(dev)) {
		ring->irq_get = i8xx_ring_get_irq;
		ring->irq_put = i8xx_ring_put_irq;
	} else {
		ring->irq_get = i9xx_ring_get_irq;
		ring->irq_put = i9xx_ring_put_irq;
	}
2017
	ring->irq_enable_mask = I915_USER_INTERRUPT;
2018
	ring->write_tail = ring_write_tail;
2019 2020 2021 2022 2023 2024
	if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2025 2026
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;
2027 2028 2029 2030 2031 2032 2033

	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);

	ring->size = size;
	ring->effective_size = ring->size;
2034
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
2035 2036
		ring->effective_size -= 128;

2037 2038
	ring->virtual_start = ioremap_wc(start, size);
	if (ring->virtual_start == NULL) {
2039 2040 2041 2042 2043
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
		return -ENOMEM;
	}

2044
	if (!I915_NEED_GFX_HWS(dev)) {
2045
		ret = init_phys_status_page(ring);
2046 2047 2048 2049
		if (ret)
			return ret;
	}

2050 2051 2052
	return 0;
}

2053 2054 2055
int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2056
	struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
2057

2058 2059 2060
	ring->name = "bsd ring";
	ring->id = VCS;

2061
	ring->write_tail = ring_write_tail;
2062
	if (INTEL_INFO(dev)->gen >= 6) {
2063
		ring->mmio_base = GEN6_BSD_RING_BASE;
2064 2065 2066
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
2067
		ring->flush = gen6_bsd_ring_flush;
2068 2069
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2070
		ring->set_seqno = ring_set_seqno;
2071 2072 2073 2074 2075
		if (INTEL_INFO(dev)->gen >= 8) {
			ring->irq_enable_mask =
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
2076 2077
			ring->dispatch_execbuffer =
				gen8_ring_dispatch_execbuffer;
2078 2079 2080 2081
		} else {
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
2082 2083
			ring->dispatch_execbuffer =
				gen6_ring_dispatch_execbuffer;
2084
		}
2085
		ring->sync_to = gen6_ring_sync;
2086 2087 2088
		ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VR;
		ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VB;
B
Ben Widawsky 已提交
2089
		ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_VVE;
2090 2091 2092
		ring->signal_mbox[RCS] = GEN6_RVSYNC;
		ring->signal_mbox[VCS] = GEN6_NOSYNC;
		ring->signal_mbox[BCS] = GEN6_BVSYNC;
B
Ben Widawsky 已提交
2093
		ring->signal_mbox[VECS] = GEN6_VEVSYNC;
2094 2095 2096
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
2097
		ring->add_request = i9xx_add_request;
2098
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2099
		ring->set_seqno = ring_set_seqno;
2100
		if (IS_GEN5(dev)) {
2101
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2102 2103 2104
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
2105
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2106 2107 2108
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2109
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2110 2111 2112
	}
	ring->init = init_ring_common;

2113
	return intel_init_ring_buffer(dev, ring);
2114
}
2115 2116 2117 2118

int intel_init_blt_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2119
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
2120

2121 2122 2123 2124 2125
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
2126
	ring->flush = gen6_ring_flush;
2127 2128
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2129
	ring->set_seqno = ring_set_seqno;
2130 2131 2132 2133 2134
	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2135
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2136 2137 2138 2139
	} else {
		ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2140
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2141
	}
2142
	ring->sync_to = gen6_ring_sync;
2143 2144 2145
	ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_BR;
	ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_BV;
	ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_INVALID;
B
Ben Widawsky 已提交
2146
	ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_BVE;
2147 2148 2149
	ring->signal_mbox[RCS] = GEN6_RBSYNC;
	ring->signal_mbox[VCS] = GEN6_VBSYNC;
	ring->signal_mbox[BCS] = GEN6_NOSYNC;
B
Ben Widawsky 已提交
2150
	ring->signal_mbox[VECS] = GEN6_VEBSYNC;
2151
	ring->init = init_ring_common;
2152

2153
	return intel_init_ring_buffer(dev, ring);
2154
}
2155

B
Ben Widawsky 已提交
2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = &dev_priv->ring[VECS];

	ring->name = "video enhancement ring";
	ring->id = VECS;

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
2170 2171 2172

	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
2173
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
2174 2175
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2176
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2177 2178 2179 2180
	} else {
		ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		ring->irq_get = hsw_vebox_get_irq;
		ring->irq_put = hsw_vebox_put_irq;
2181
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2182
	}
B
Ben Widawsky 已提交
2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196
	ring->sync_to = gen6_ring_sync;
	ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VER;
	ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_VEV;
	ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VEB;
	ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->signal_mbox[RCS] = GEN6_RVESYNC;
	ring->signal_mbox[VCS] = GEN6_VVESYNC;
	ring->signal_mbox[BCS] = GEN6_BVESYNC;
	ring->signal_mbox[VECS] = GEN6_NOSYNC;
	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233
int
intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}