intel_ringbuffer.c 72.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51
bool
intel_ring_initialized(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;

	if (!dev)
		return false;

	if (i915.enable_execlists) {
		struct intel_context *dctx = ring->default_context;
		struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;

		return ringbuf->obj;
	} else
		return ring->buffer && ring->buffer->obj;
}
52

53
int __intel_ring_space(int head, int tail, int size)
54
{
55 56
	int space = head - tail;
	if (space <= 0)
57
		space += size;
58
	return space - I915_RING_FREE_SPACE;
59 60
}

61 62 63 64 65 66 67 68 69 70 71
void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
{
	if (ringbuf->last_retired_head != -1) {
		ringbuf->head = ringbuf->last_retired_head;
		ringbuf->last_retired_head = -1;
	}

	ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
					    ringbuf->tail, ringbuf->size);
}

72
int intel_ring_space(struct intel_ringbuffer *ringbuf)
73
{
74 75
	intel_ring_update_space(ringbuf);
	return ringbuf->space;
76 77
}

78
bool intel_ring_stopped(struct intel_engine_cs *ring)
79 80
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
81 82
	return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
}
83

84
void __intel_ring_advance(struct intel_engine_cs *ring)
85
{
86 87
	struct intel_ringbuffer *ringbuf = ring->buffer;
	ringbuf->tail &= ringbuf->size - 1;
88
	if (intel_ring_stopped(ring))
89
		return;
90
	ring->write_tail(ring, ringbuf->tail);
91 92
}

93
static int
94
gen2_render_ring_flush(struct intel_engine_cs *ring,
95 96 97 98 99 100 101
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
102
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
120
gen4_render_ring_flush(struct intel_engine_cs *ring,
121 122
		       u32	invalidate_domains,
		       u32	flush_domains)
123
{
124
	struct drm_device *dev = ring->dev;
125
	u32 cmd;
126
	int ret;
127

128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
157
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
158 159 160
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
161

162 163 164
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
165

166 167 168
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
169

170 171 172
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
173 174

	return 0;
175 176
}

177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
215
intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
216
{
217
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
250
gen6_render_ring_flush(struct intel_engine_cs *ring,
251 252 253
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
254
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
255 256
	int ret;

257 258 259 260 261
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

262 263 264 265
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
266 267 268 269 270 271 272
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
273
		flags |= PIPE_CONTROL_CS_STALL;
274 275 276 277 278 279 280 281 282 283 284
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
285
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
286
	}
287

288
	ret = intel_ring_begin(ring, 4);
289 290 291
	if (ret)
		return ret;

292
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
293 294
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
295
	intel_ring_emit(ring, 0);
296 297 298 299 300
	intel_ring_advance(ring);

	return 0;
}

301
static int
302
gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

320
static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
R
Rodrigo Vivi 已提交
321 322 323 324 325 326
{
	int ret;

	if (!ring->fbc_dirty)
		return 0;

327
	ret = intel_ring_begin(ring, 6);
R
Rodrigo Vivi 已提交
328 329 330 331 332 333
	if (ret)
		return ret;
	/* WaFbcNukeOn3DBlt:ivb/hsw */
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, value);
334 335 336
	intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
R
Rodrigo Vivi 已提交
337 338 339 340 341 342
	intel_ring_advance(ring);

	ring->fbc_dirty = false;
	return 0;
}

343
static int
344
gen7_render_ring_flush(struct intel_engine_cs *ring,
345 346 347
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
348
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
349 350
	int ret;

351 352 353 354 355 356 357 358 359 360
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
380
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
381 382 383 384 385

		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
386 387 388 389 390 391 392 393
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
394
	intel_ring_emit(ring, scratch_addr);
395 396 397
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

398
	if (!invalidate_domains && flush_domains)
R
Rodrigo Vivi 已提交
399 400
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

401 402 403
	return 0;
}

404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424
static int
gen8_emit_pipe_control(struct intel_engine_cs *ring,
		       u32 flags, u32 scratch_addr)
{
	int ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

B
Ben Widawsky 已提交
425
static int
426
gen8_render_ring_flush(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
427 428 429
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
430
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
431
	int ret;
B
Ben Widawsky 已提交
432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
448 449 450 451 452 453 454 455

		/* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
		ret = gen8_emit_pipe_control(ring,
					     PIPE_CONTROL_CS_STALL |
					     PIPE_CONTROL_STALL_AT_SCOREBOARD,
					     0);
		if (ret)
			return ret;
B
Ben Widawsky 已提交
456 457
	}

R
Rodrigo Vivi 已提交
458 459 460 461 462 463 464 465
	ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
	if (ret)
		return ret;

	if (!invalidate_domains && flush_domains)
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

	return 0;
B
Ben Widawsky 已提交
466 467
}

468
static void ring_write_tail(struct intel_engine_cs *ring,
469
			    u32 value)
470
{
471
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
472
	I915_WRITE_TAIL(ring, value);
473 474
}

475
u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
476
{
477
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
478
	u64 acthd;
479

480 481 482 483 484 485 486 487 488
	if (INTEL_INFO(ring->dev)->gen >= 8)
		acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
					 RING_ACTHD_UDW(ring->mmio_base));
	else if (INTEL_INFO(ring->dev)->gen >= 4)
		acthd = I915_READ(RING_ACTHD(ring->mmio_base));
	else
		acthd = I915_READ(ACTHD);

	return acthd;
489 490
}

491
static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
492 493 494 495 496 497 498 499 500 501
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

502
static bool stop_ring(struct intel_engine_cs *ring)
503
{
504
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
505

506 507
	if (!IS_GEN2(ring->dev)) {
		I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
508 509
		if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
			DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
510 511 512 513 514 515
			/* Sometimes we observe that the idle flag is not
			 * set even though the ring is empty. So double
			 * check before giving up.
			 */
			if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
				return false;
516 517
		}
	}
518

519
	I915_WRITE_CTL(ring, 0);
520
	I915_WRITE_HEAD(ring, 0);
521
	ring->write_tail(ring, 0);
522

523 524 525 526
	if (!IS_GEN2(ring->dev)) {
		(void)I915_READ_CTL(ring);
		I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
	}
527

528 529
	return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
}
530

531
static int init_ring_common(struct intel_engine_cs *ring)
532 533 534
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
535 536
	struct intel_ringbuffer *ringbuf = ring->buffer;
	struct drm_i915_gem_object *obj = ringbuf->obj;
537 538 539 540 541 542
	int ret = 0;

	gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);

	if (!stop_ring(ring)) {
		/* G45 ring initialization often fails to reset head to zero */
543 544 545 546 547 548 549
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
550

551
		if (!stop_ring(ring)) {
552 553 554 555 556 557 558
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
559 560
			ret = -EIO;
			goto out;
561
		}
562 563
	}

564 565 566 567 568
	if (I915_NEED_GFX_HWS(dev))
		intel_ring_setup_status_page(ring);
	else
		ring_setup_phys_status_page(ring);

569 570 571
	/* Enforce ordering by reading HEAD register back */
	I915_READ_HEAD(ring);

572 573 574 575
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
576
	I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
577 578 579 580 581 582 583 584

	/* WaClearRingBufHeadRegAtInit:ctg,elk */
	if (I915_READ_HEAD(ring))
		DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
			  ring->name, I915_READ_HEAD(ring));
	I915_WRITE_HEAD(ring, 0);
	(void)I915_READ_HEAD(ring);

585
	I915_WRITE_CTL(ring,
586
			((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
587
			| RING_VALID);
588 589

	/* If the head is still not zero, the ring is dead */
590
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
591
		     I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
592
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
593
		DRM_ERROR("%s initialization failed "
594 595 596 597 598
			  "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
			  ring->name,
			  I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
			  I915_READ_HEAD(ring), I915_READ_TAIL(ring),
			  I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
599 600
		ret = -EIO;
		goto out;
601 602
	}

603
	ringbuf->last_retired_head = -1;
604 605
	ringbuf->head = I915_READ_HEAD(ring);
	ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
606
	intel_ring_update_space(ringbuf);
607

608 609
	memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));

610
out:
611
	gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
612 613

	return ret;
614 615
}

616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634
void
intel_fini_pipe_control(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;

	if (ring->scratch.obj == NULL)
		return;

	if (INTEL_INFO(dev)->gen >= 5) {
		kunmap(sg_page(ring->scratch.obj->pages->sgl));
		i915_gem_object_ggtt_unpin(ring->scratch.obj);
	}

	drm_gem_object_unreference(&ring->scratch.obj->base);
	ring->scratch.obj = NULL;
}

int
intel_init_pipe_control(struct intel_engine_cs *ring)
635 636 637
{
	int ret;

638
	WARN_ON(ring->scratch.obj);
639

640 641
	ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
	if (ring->scratch.obj == NULL) {
642 643 644 645
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
646

647 648 649
	ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
650

651
	ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
652 653 654
	if (ret)
		goto err_unref;

655 656 657
	ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
	ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
	if (ring->scratch.cpu_page == NULL) {
658
		ret = -ENOMEM;
659
		goto err_unpin;
660
	}
661

662
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
663
			 ring->name, ring->scratch.gtt_offset);
664 665 666
	return 0;

err_unpin:
B
Ben Widawsky 已提交
667
	i915_gem_object_ggtt_unpin(ring->scratch.obj);
668
err_unref:
669
	drm_gem_object_unreference(&ring->scratch.obj->base);
670 671 672 673
err:
	return ret;
}

674 675
static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
				       struct intel_context *ctx)
676
{
677
	int ret, i;
678 679
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
680
	struct i915_workarounds *w = &dev_priv->workarounds;
681

682 683
	if (WARN_ON(w->count == 0))
		return 0;
684

685 686 687 688
	ring->gpu_caches_dirty = true;
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
689

690
	ret = intel_ring_begin(ring, (w->count * 2 + 2));
691 692 693
	if (ret)
		return ret;

694
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
695 696 697 698
	for (i = 0; i < w->count; i++) {
		intel_ring_emit(ring, w->reg[i].addr);
		intel_ring_emit(ring, w->reg[i].value);
	}
699
	intel_ring_emit(ring, MI_NOOP);
700 701 702 703 704 705 706

	intel_ring_advance(ring);

	ring->gpu_caches_dirty = true;
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
707

708
	DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
709

710
	return 0;
711 712
}

713 714 715 716 717 718 719 720 721 722 723 724 725 726 727
static int wa_add(struct drm_i915_private *dev_priv,
		  const u32 addr, const u32 val, const u32 mask)
{
	const u32 idx = dev_priv->workarounds.count;

	if (WARN_ON(idx >= I915_MAX_WA_REGS))
		return -ENOSPC;

	dev_priv->workarounds.reg[idx].addr = addr;
	dev_priv->workarounds.reg[idx].value = val;
	dev_priv->workarounds.reg[idx].mask = mask;

	dev_priv->workarounds.count++;

	return 0;
728 729
}

730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746
#define WA_REG(addr, val, mask) { \
		const int r = wa_add(dev_priv, (addr), (val), (mask)); \
		if (r) \
			return r; \
	}

#define WA_SET_BIT_MASKED(addr, mask) \
	WA_REG(addr, _MASKED_BIT_ENABLE(mask), (mask) & 0xffff)

#define WA_CLR_BIT_MASKED(addr, mask) \
	WA_REG(addr, _MASKED_BIT_DISABLE(mask), (mask) & 0xffff)

#define WA_SET_BIT(addr, mask) WA_REG(addr, I915_READ(addr) | (mask), mask)
#define WA_CLR_BIT(addr, mask) WA_REG(addr, I915_READ(addr) & ~(mask), mask)

#define WA_WRITE(addr, val) WA_REG(addr, val, 0xffffffff)

747
static int bdw_init_workarounds(struct intel_engine_cs *ring)
748
{
749 750
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
751 752

	/* WaDisablePartialInstShootdown:bdw */
753
	/* WaDisableThreadStallDopClockGating:bdw (pre-production) */
754 755 756
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
			  STALL_DOP_GATING_DISABLE);
757

758
	/* WaDisableDopClockGating:bdw */
759 760
	WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
			  DOP_CLOCK_GATING_DISABLE);
761

762 763
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
			  GEN8_SAMPLER_POWER_BYPASS_DIS);
764 765 766 767 768

	/* Use Force Non-Coherent whenever executing a 3D context. This is a
	 * workaround for for a possible hang in the unlikely event a TLB
	 * invalidation occurs during a PSD flush.
	 */
769
	/* WaDisableFenceDestinationToSLM:bdw (GT3 pre-production) */
770 771 772
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
			  HDC_FORCE_NON_COHERENT |
			  (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
773 774

	/* Wa4x4STCOptimizationDisable:bdw */
775 776
	WA_SET_BIT_MASKED(CACHE_MODE_1,
			  GEN8_4x4_STC_OPTIMIZATION_DISABLE);
777 778 779 780 781 782 783 784 785

	/*
	 * BSpec recommends 8x4 when MSAA is used,
	 * however in practice 16x4 seems fastest.
	 *
	 * Note that PS/WM thread counts depend on the WIZ hashing
	 * disable bit, which we don't touch here, but it's good
	 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
	 */
786 787
	WA_SET_BIT_MASKED(GEN7_GT_MODE,
			  GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
788

789 790 791
	return 0;
}

792 793 794 795 796 797 798
static int chv_init_workarounds(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* WaDisablePartialInstShootdown:chv */
	/* WaDisableThreadStallDopClockGating:chv */
799
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
800 801
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
			  STALL_DOP_GATING_DISABLE);
802

803 804 805 806 807 808 809 810 811 812
	/* Use Force Non-Coherent whenever executing a 3D context. This is a
	 * workaround for a possible hang in the unlikely event a TLB
	 * invalidation occurs during a PSD flush.
	 */
	/* WaForceEnableNonCoherent:chv */
	/* WaHdcDisableFetchWhenMasked:chv */
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
			  HDC_FORCE_NON_COHERENT |
			  HDC_DONOT_FETCH_MEM_WHEN_MASKED);

813 814 815
	return 0;
}

816
int init_workarounds_ring(struct intel_engine_cs *ring)
817 818 819 820 821 822 823 824 825 826 827 828 829
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	WARN_ON(ring->id != RCS);

	dev_priv->workarounds.count = 0;

	if (IS_BROADWELL(dev))
		return bdw_init_workarounds(ring);

	if (IS_CHERRYVIEW(dev))
		return chv_init_workarounds(ring);
830 831 832 833

	return 0;
}

834
static int init_render_ring(struct intel_engine_cs *ring)
835
{
836
	struct drm_device *dev = ring->dev;
837
	struct drm_i915_private *dev_priv = dev->dev_private;
838
	int ret = init_ring_common(ring);
839 840
	if (ret)
		return ret;
841

842 843
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
	if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
844
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
845 846 847 848

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
849
	 *
850
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
851
	 */
852
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
853 854
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

855
	/* Required for the hardware to program scanline values for waiting */
856
	/* WaEnableFlushTlbInvalidationMode:snb */
857 858
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
859
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
860

861
	/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
862 863
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
864
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
865
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
866

867
	if (IS_GEN6(dev)) {
868 869 870 871 872 873
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
874
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
875 876
	}

877 878
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
879

880
	if (HAS_L3_DPF(dev))
881
		I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
882

883
	return init_workarounds_ring(ring);
884 885
}

886
static void render_ring_cleanup(struct intel_engine_cs *ring)
887
{
888
	struct drm_device *dev = ring->dev;
889 890 891 892 893 894 895
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (dev_priv->semaphore_obj) {
		i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
		drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
		dev_priv->semaphore_obj = NULL;
	}
896

897
	intel_fini_pipe_control(ring);
898 899
}

900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917
static int gen8_rcs_signal(struct intel_engine_cs *signaller,
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 8
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
918
		u32 seqno;
919 920 921 922
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

923 924
		seqno = i915_gem_request_get_seqno(
					   signaller->outstanding_lazy_request);
925 926 927 928 929 930
		intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
		intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
					   PIPE_CONTROL_QW_WRITE |
					   PIPE_CONTROL_FLUSH_ENABLE);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset));
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
931
		intel_ring_emit(signaller, seqno);
932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958
		intel_ring_emit(signaller, 0);
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

static int gen8_xcs_signal(struct intel_engine_cs *signaller,
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 6
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
959
		u32 seqno;
960 961 962 963
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

964 965
		seqno = i915_gem_request_get_seqno(
					   signaller->outstanding_lazy_request);
966 967 968 969 970
		intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
					   MI_FLUSH_DW_OP_STOREDW);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
					   MI_FLUSH_DW_USE_GTT);
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
971
		intel_ring_emit(signaller, seqno);
972 973 974 975 976 977 978 979
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

980
static int gen6_signal(struct intel_engine_cs *signaller,
981
		       unsigned int num_dwords)
982
{
983 984
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
985
	struct intel_engine_cs *useless;
986
	int i, ret, num_rings;
987

988 989 990 991
#define MBOX_UPDATE_DWORDS 3
	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
#undef MBOX_UPDATE_DWORDS
992 993 994 995 996

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

997 998 999
	for_each_ring(useless, dev_priv, i) {
		u32 mbox_reg = signaller->semaphore.mbox.signal[i];
		if (mbox_reg != GEN6_NOSYNC) {
1000 1001
			u32 seqno = i915_gem_request_get_seqno(
					   signaller->outstanding_lazy_request);
1002 1003
			intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
			intel_ring_emit(signaller, mbox_reg);
1004
			intel_ring_emit(signaller, seqno);
1005 1006
		}
	}
1007

1008 1009 1010 1011
	/* If num_dwords was rounded, make sure the tail pointer is correct */
	if (num_rings % 2 == 0)
		intel_ring_emit(signaller, MI_NOOP);

1012
	return 0;
1013 1014
}

1015 1016 1017 1018 1019 1020 1021 1022 1023
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
1024
static int
1025
gen6_add_request(struct intel_engine_cs *ring)
1026
{
1027
	int ret;
1028

B
Ben Widawsky 已提交
1029 1030 1031 1032 1033
	if (ring->semaphore.signal)
		ret = ring->semaphore.signal(ring, 4);
	else
		ret = intel_ring_begin(ring, 4);

1034 1035 1036 1037 1038
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1039 1040
	intel_ring_emit(ring,
		    i915_gem_request_get_seqno(ring->outstanding_lazy_request));
1041
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1042
	__intel_ring_advance(ring);
1043 1044 1045 1046

	return 0;
}

1047 1048 1049 1050 1051 1052 1053
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

1054 1055 1056 1057 1058 1059 1060
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075

static int
gen8_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
	       u32 seqno)
{
	struct drm_i915_private *dev_priv = waiter->dev->dev_private;
	int ret;

	ret = intel_ring_begin(waiter, 4);
	if (ret)
		return ret;

	intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
				MI_SEMAPHORE_GLOBAL_GTT |
B
Ben Widawsky 已提交
1076
				MI_SEMAPHORE_POLL |
1077 1078 1079 1080 1081 1082 1083 1084 1085 1086
				MI_SEMAPHORE_SAD_GTE_SDD);
	intel_ring_emit(waiter, seqno);
	intel_ring_emit(waiter,
			lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_emit(waiter,
			upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_advance(waiter);
	return 0;
}

1087
static int
1088 1089
gen6_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
1090
	       u32 seqno)
1091
{
1092 1093 1094
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
1095 1096
	u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
	int ret;
1097

1098 1099 1100 1101 1102 1103
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

1104
	WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
1105

1106
	ret = intel_ring_begin(waiter, 4);
1107 1108 1109
	if (ret)
		return ret;

1110 1111
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
1112
		intel_ring_emit(waiter, dw1 | wait_mbox);
1113 1114 1115 1116 1117 1118 1119 1120 1121
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
1122
	intel_ring_advance(waiter);
1123 1124 1125 1126

	return 0;
}

1127 1128
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
1129 1130
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
1131 1132 1133 1134 1135 1136
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
1137
pc_render_add_request(struct intel_engine_cs *ring)
1138
{
1139
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

1154
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1155 1156
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
1157
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1158 1159
	intel_ring_emit(ring,
		    i915_gem_request_get_seqno(ring->outstanding_lazy_request));
1160 1161
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1162
	scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
1163
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1164
	scratch_addr += 2 * CACHELINE_BYTES;
1165
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1166
	scratch_addr += 2 * CACHELINE_BYTES;
1167
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1168
	scratch_addr += 2 * CACHELINE_BYTES;
1169
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1170
	scratch_addr += 2 * CACHELINE_BYTES;
1171
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1172

1173
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1174 1175
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
1176
			PIPE_CONTROL_NOTIFY);
1177
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1178 1179
	intel_ring_emit(ring,
		    i915_gem_request_get_seqno(ring->outstanding_lazy_request));
1180
	intel_ring_emit(ring, 0);
1181
	__intel_ring_advance(ring);
1182 1183 1184 1185

	return 0;
}

1186
static u32
1187
gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1188 1189 1190 1191
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
1192 1193 1194 1195 1196
	if (!lazy_coherency) {
		struct drm_i915_private *dev_priv = ring->dev->dev_private;
		POSTING_READ(RING_ACTHD(ring->mmio_base));
	}

1197 1198 1199
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

1200
static u32
1201
ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1202
{
1203 1204 1205
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
1206
static void
1207
ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1208 1209 1210 1211
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

1212
static u32
1213
pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1214
{
1215
	return ring->scratch.cpu_page[0];
1216 1217
}

M
Mika Kuoppala 已提交
1218
static void
1219
pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1220
{
1221
	ring->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
1222 1223
}

1224
static bool
1225
gen5_ring_get_irq(struct intel_engine_cs *ring)
1226 1227
{
	struct drm_device *dev = ring->dev;
1228
	struct drm_i915_private *dev_priv = dev->dev_private;
1229
	unsigned long flags;
1230

1231
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1232 1233
		return false;

1234
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1235
	if (ring->irq_refcount++ == 0)
1236
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1237
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1238 1239 1240 1241 1242

	return true;
}

static void
1243
gen5_ring_put_irq(struct intel_engine_cs *ring)
1244 1245
{
	struct drm_device *dev = ring->dev;
1246
	struct drm_i915_private *dev_priv = dev->dev_private;
1247
	unsigned long flags;
1248

1249
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1250
	if (--ring->irq_refcount == 0)
1251
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1252
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1253 1254
}

1255
static bool
1256
i9xx_ring_get_irq(struct intel_engine_cs *ring)
1257
{
1258
	struct drm_device *dev = ring->dev;
1259
	struct drm_i915_private *dev_priv = dev->dev_private;
1260
	unsigned long flags;
1261

1262
	if (!intel_irqs_enabled(dev_priv))
1263 1264
		return false;

1265
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1266
	if (ring->irq_refcount++ == 0) {
1267 1268 1269 1270
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1271
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1272 1273

	return true;
1274 1275
}

1276
static void
1277
i9xx_ring_put_irq(struct intel_engine_cs *ring)
1278
{
1279
	struct drm_device *dev = ring->dev;
1280
	struct drm_i915_private *dev_priv = dev->dev_private;
1281
	unsigned long flags;
1282

1283
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1284
	if (--ring->irq_refcount == 0) {
1285 1286 1287 1288
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1289
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1290 1291
}

C
Chris Wilson 已提交
1292
static bool
1293
i8xx_ring_get_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1294 1295
{
	struct drm_device *dev = ring->dev;
1296
	struct drm_i915_private *dev_priv = dev->dev_private;
1297
	unsigned long flags;
C
Chris Wilson 已提交
1298

1299
	if (!intel_irqs_enabled(dev_priv))
C
Chris Wilson 已提交
1300 1301
		return false;

1302
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1303
	if (ring->irq_refcount++ == 0) {
C
Chris Wilson 已提交
1304 1305 1306 1307
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1308
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1309 1310 1311 1312 1313

	return true;
}

static void
1314
i8xx_ring_put_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1315 1316
{
	struct drm_device *dev = ring->dev;
1317
	struct drm_i915_private *dev_priv = dev->dev_private;
1318
	unsigned long flags;
C
Chris Wilson 已提交
1319

1320
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1321
	if (--ring->irq_refcount == 0) {
C
Chris Wilson 已提交
1322 1323 1324 1325
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1326
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1327 1328
}

1329
void intel_ring_setup_status_page(struct intel_engine_cs *ring)
1330
{
1331
	struct drm_device *dev = ring->dev;
1332
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1333 1334 1335 1336 1337 1338 1339
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
1340
		case RCS:
1341 1342
			mmio = RENDER_HWS_PGA_GEN7;
			break;
1343
		case BCS:
1344 1345
			mmio = BLT_HWS_PGA_GEN7;
			break;
1346 1347 1348 1349 1350
		/*
		 * VCS2 actually doesn't exist on Gen7. Only shut up
		 * gcc switch check warning
		 */
		case VCS2:
1351
		case VCS:
1352 1353
			mmio = BSD_HWS_PGA_GEN7;
			break;
1354
		case VECS:
B
Ben Widawsky 已提交
1355 1356
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
1357 1358 1359 1360
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
1361
		/* XXX: gen8 returns to sanity */
1362 1363 1364
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

1365 1366
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
1367

1368 1369 1370 1371 1372 1373 1374 1375
	/*
	 * Flush the TLB for this page
	 *
	 * FIXME: These two bits have disappeared on gen8, so a question
	 * arises: do we still need this and if so how should we go about
	 * invalidating the TLB?
	 */
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
1376
		u32 reg = RING_INSTPM(ring->mmio_base);
1377 1378 1379 1380

		/* ring should be idle before issuing a sync flush*/
		WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);

1381 1382 1383 1384 1385 1386 1387 1388
		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
				  ring->name);
	}
1389 1390
}

1391
static int
1392
bsd_ring_flush(struct intel_engine_cs *ring,
1393 1394
	       u32     invalidate_domains,
	       u32     flush_domains)
1395
{
1396 1397 1398 1399 1400 1401 1402 1403 1404 1405
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
1406 1407
}

1408
static int
1409
i9xx_add_request(struct intel_engine_cs *ring)
1410
{
1411 1412 1413 1414 1415
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
1416

1417 1418
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1419 1420
	intel_ring_emit(ring,
		    i915_gem_request_get_seqno(ring->outstanding_lazy_request));
1421
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1422
	__intel_ring_advance(ring);
1423

1424
	return 0;
1425 1426
}

1427
static bool
1428
gen6_ring_get_irq(struct intel_engine_cs *ring)
1429 1430
{
	struct drm_device *dev = ring->dev;
1431
	struct drm_i915_private *dev_priv = dev->dev_private;
1432
	unsigned long flags;
1433

1434 1435
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return false;
1436

1437
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1438
	if (ring->irq_refcount++ == 0) {
1439
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1440 1441
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
1442
					 GT_PARITY_ERROR(dev)));
1443 1444
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1445
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1446
	}
1447
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1448 1449 1450 1451 1452

	return true;
}

static void
1453
gen6_ring_put_irq(struct intel_engine_cs *ring)
1454 1455
{
	struct drm_device *dev = ring->dev;
1456
	struct drm_i915_private *dev_priv = dev->dev_private;
1457
	unsigned long flags;
1458

1459
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1460
	if (--ring->irq_refcount == 0) {
1461
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1462
			I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1463 1464
		else
			I915_WRITE_IMR(ring, ~0);
1465
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1466
	}
1467
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1468 1469
}

B
Ben Widawsky 已提交
1470
static bool
1471
hsw_vebox_get_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1472 1473 1474 1475 1476
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1477
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
B
Ben Widawsky 已提交
1478 1479
		return false;

1480
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1481
	if (ring->irq_refcount++ == 0) {
B
Ben Widawsky 已提交
1482
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1483
		gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1484
	}
1485
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1486 1487 1488 1489 1490

	return true;
}

static void
1491
hsw_vebox_put_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1492 1493 1494 1495 1496
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1497
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1498
	if (--ring->irq_refcount == 0) {
B
Ben Widawsky 已提交
1499
		I915_WRITE_IMR(ring, ~0);
1500
		gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1501
	}
1502
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1503 1504
}

1505
static bool
1506
gen8_ring_get_irq(struct intel_engine_cs *ring)
1507 1508 1509 1510 1511
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1512
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (ring->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
1532
gen8_ring_put_irq(struct intel_engine_cs *ring)
1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (--ring->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
			I915_WRITE_IMR(ring, ~0);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1551
static int
1552
i965_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1553
			 u64 offset, u32 length,
1554
			 unsigned flags)
1555
{
1556
	int ret;
1557

1558 1559 1560 1561
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1562
	intel_ring_emit(ring,
1563 1564
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1565
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1566
	intel_ring_emit(ring, offset);
1567 1568
	intel_ring_advance(ring);

1569 1570 1571
	return 0;
}

1572 1573
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1574 1575
#define I830_TLB_ENTRIES (2)
#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
1576
static int
1577
i830_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1578
				u64 offset, u32 len,
1579
				unsigned flags)
1580
{
1581
	u32 cs_offset = ring->scratch.gtt_offset;
1582
	int ret;
1583

1584 1585 1586
	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;
1587

1588 1589 1590 1591 1592 1593 1594 1595
	/* Evict the invalid PTE TLBs */
	intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
	intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
	intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
	intel_ring_emit(ring, cs_offset);
	intel_ring_emit(ring, 0xdeadbeef);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1596

1597
	if ((flags & I915_DISPATCH_PINNED) == 0) {
1598 1599 1600
		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

1601
		ret = intel_ring_begin(ring, 6 + 2);
1602 1603
		if (ret)
			return ret;
1604 1605 1606 1607 1608 1609 1610

		/* Blit the batch (which has now all relocs applied) to the
		 * stable batch scratch bo area (so that the CS never
		 * stumbles over its tlb invalidation bug) ...
		 */
		intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
1611
		intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
1612 1613 1614
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
1615

1616
		intel_ring_emit(ring, MI_FLUSH);
1617 1618
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
1619 1620

		/* ... and execute it. */
1621
		offset = cs_offset;
1622
	}
1623

1624 1625 1626 1627 1628 1629 1630 1631 1632 1633
	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_BATCH_BUFFER);
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
	intel_ring_emit(ring, offset + len - 8);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

1634 1635 1636 1637
	return 0;
}

static int
1638
i915_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1639
			 u64 offset, u32 len,
1640
			 unsigned flags)
1641 1642 1643 1644 1645 1646 1647
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1648
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1649
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1650
	intel_ring_advance(ring);
1651 1652 1653 1654

	return 0;
}

1655
static void cleanup_status_page(struct intel_engine_cs *ring)
1656
{
1657
	struct drm_i915_gem_object *obj;
1658

1659 1660
	obj = ring->status_page.obj;
	if (obj == NULL)
1661 1662
		return;

1663
	kunmap(sg_page(obj->pages->sgl));
B
Ben Widawsky 已提交
1664
	i915_gem_object_ggtt_unpin(obj);
1665
	drm_gem_object_unreference(&obj->base);
1666
	ring->status_page.obj = NULL;
1667 1668
}

1669
static int init_status_page(struct intel_engine_cs *ring)
1670
{
1671
	struct drm_i915_gem_object *obj;
1672

1673
	if ((obj = ring->status_page.obj) == NULL) {
1674
		unsigned flags;
1675
		int ret;
1676

1677 1678 1679 1680 1681
		obj = i915_gem_alloc_object(ring->dev, 4096);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate status page\n");
			return -ENOMEM;
		}
1682

1683 1684 1685 1686
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
		if (ret)
			goto err_unref;

1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700
		flags = 0;
		if (!HAS_LLC(ring->dev))
			/* On g33, we cannot place HWS above 256MiB, so
			 * restrict its pinning to the low mappable arena.
			 * Though this restriction is not documented for
			 * gen4, gen5, or byt, they also behave similarly
			 * and hang if the HWS is placed at the top of the
			 * GTT. To generalise, it appears that all !llc
			 * platforms have issues with us placing the HWS
			 * above the mappable region (even though we never
			 * actualy map it).
			 */
			flags |= PIN_MAPPABLE;
		ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
1701 1702 1703 1704 1705 1706 1707 1708
		if (ret) {
err_unref:
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

		ring->status_page.obj = obj;
	}
1709

1710
	ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
1711
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1712
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1713

1714 1715
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1716 1717 1718 1719

	return 0;
}

1720
static int init_phys_status_page(struct intel_engine_cs *ring)
1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1737
void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1738 1739
{
	iounmap(ringbuf->virtual_start);
1740
	ringbuf->virtual_start = NULL;
1741
	i915_gem_object_ggtt_unpin(ringbuf->obj);
1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772
}

int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
				     struct intel_ringbuffer *ringbuf)
{
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct drm_i915_gem_object *obj = ringbuf->obj;
	int ret;

	ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
	if (ret)
		return ret;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret) {
		i915_gem_object_ggtt_unpin(obj);
		return ret;
	}

	ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
			i915_gem_obj_ggtt_offset(obj), ringbuf->size);
	if (ringbuf->virtual_start == NULL) {
		i915_gem_object_ggtt_unpin(obj);
		return -EINVAL;
	}

	return 0;
}

void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
{
1773 1774 1775 1776
	drm_gem_object_unreference(&ringbuf->obj->base);
	ringbuf->obj = NULL;
}

1777 1778
int intel_alloc_ringbuffer_obj(struct drm_device *dev,
			       struct intel_ringbuffer *ringbuf)
1779
{
1780
	struct drm_i915_gem_object *obj;
1781

1782 1783
	obj = NULL;
	if (!HAS_LLC(dev))
1784
		obj = i915_gem_object_create_stolen(dev, ringbuf->size);
1785
	if (obj == NULL)
1786
		obj = i915_gem_alloc_object(dev, ringbuf->size);
1787 1788
	if (obj == NULL)
		return -ENOMEM;
1789

1790 1791 1792
	/* mark ring buffers as read-only from GPU side by default */
	obj->gt_ro = 1;

1793
	ringbuf->obj = obj;
1794

1795
	return 0;
1796 1797 1798
}

static int intel_init_ring_buffer(struct drm_device *dev,
1799
				  struct intel_engine_cs *ring)
1800
{
1801
	struct intel_ringbuffer *ringbuf;
1802 1803
	int ret;

1804 1805 1806 1807 1808 1809
	WARN_ON(ring->buffer);

	ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
	if (!ringbuf)
		return -ENOMEM;
	ring->buffer = ringbuf;
1810

1811 1812 1813
	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1814
	INIT_LIST_HEAD(&ring->execlist_queue);
1815
	ringbuf->size = 32 * PAGE_SIZE;
1816
	ringbuf->ring = ring;
1817
	memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
1818 1819 1820 1821 1822 1823

	init_waitqueue_head(&ring->irq_queue);

	if (I915_NEED_GFX_HWS(dev)) {
		ret = init_status_page(ring);
		if (ret)
1824
			goto error;
1825 1826 1827 1828
	} else {
		BUG_ON(ring->id != RCS);
		ret = init_phys_status_page(ring);
		if (ret)
1829
			goto error;
1830 1831
	}

1832
	WARN_ON(ringbuf->obj);
1833

1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846
	ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
	if (ret) {
		DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
				ring->name, ret);
		goto error;
	}

	ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
	if (ret) {
		DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
				ring->name, ret);
		intel_destroy_ringbuffer_obj(ringbuf);
		goto error;
1847
	}
1848

1849 1850 1851 1852
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
1853
	ringbuf->effective_size = ringbuf->size;
1854
	if (IS_I830(dev) || IS_845G(dev))
1855
		ringbuf->effective_size -= 2 * CACHELINE_BYTES;
1856

1857 1858
	ret = i915_cmd_parser_init_ring(ring);
	if (ret)
1859 1860 1861
		goto error;

	return 0;
1862

1863 1864 1865 1866
error:
	kfree(ringbuf);
	ring->buffer = NULL;
	return ret;
1867 1868
}

1869
void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
1870
{
1871 1872
	struct drm_i915_private *dev_priv;
	struct intel_ringbuffer *ringbuf;
1873

1874
	if (!intel_ring_initialized(ring))
1875 1876
		return;

1877 1878 1879
	dev_priv = to_i915(ring->dev);
	ringbuf = ring->buffer;

1880
	intel_stop_ring_buffer(ring);
1881
	WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
1882

1883
	intel_unpin_ringbuffer_obj(ringbuf);
1884
	intel_destroy_ringbuffer_obj(ringbuf);
1885
	i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
1886

Z
Zou Nan hai 已提交
1887 1888 1889
	if (ring->cleanup)
		ring->cleanup(ring);

1890
	cleanup_status_page(ring);
1891 1892

	i915_cmd_parser_fini_ring(ring);
1893

1894
	kfree(ringbuf);
1895
	ring->buffer = NULL;
1896 1897
}

1898
static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
1899
{
1900
	struct intel_ringbuffer *ringbuf = ring->buffer;
1901 1902 1903
	struct drm_i915_gem_request *request;
	int ret;

1904 1905
	if (intel_ring_space(ringbuf) >= n)
		return 0;
1906 1907

	list_for_each_entry(request, &ring->request_list, list) {
1908 1909
		if (__intel_ring_space(request->tail, ringbuf->tail,
				       ringbuf->size) >= n) {
1910 1911 1912 1913
			break;
		}
	}

1914
	if (&request->list == &ring->request_list)
1915 1916
		return -ENOSPC;

1917
	ret = i915_wait_request(request);
1918 1919 1920
	if (ret)
		return ret;

1921
	i915_gem_retire_requests_ring(ring);
1922 1923 1924 1925

	return 0;
}

1926
static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
1927
{
1928
	struct drm_device *dev = ring->dev;
1929
	struct drm_i915_private *dev_priv = dev->dev_private;
1930
	struct intel_ringbuffer *ringbuf = ring->buffer;
1931
	unsigned long end;
1932
	int ret;
1933

1934 1935 1936 1937
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

1938 1939 1940
	/* force the tail write in case we have been skipping them */
	__intel_ring_advance(ring);

1941 1942 1943 1944 1945 1946
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1947

1948
	ret = 0;
1949
	trace_i915_ring_wait_begin(ring);
1950
	do {
1951 1952
		if (intel_ring_space(ringbuf) >= n)
			break;
1953
		ringbuf->head = I915_READ_HEAD(ring);
1954
		if (intel_ring_space(ringbuf) >= n)
1955
			break;
1956

1957
		msleep(1);
1958

1959 1960 1961 1962 1963
		if (dev_priv->mm.interruptible && signal_pending(current)) {
			ret = -ERESTARTSYS;
			break;
		}

1964 1965
		ret = i915_gem_check_wedge(&dev_priv->gpu_error,
					   dev_priv->mm.interruptible);
1966
		if (ret)
1967 1968 1969 1970 1971 1972 1973
			break;

		if (time_after(jiffies, end)) {
			ret = -EBUSY;
			break;
		}
	} while (1);
C
Chris Wilson 已提交
1974
	trace_i915_ring_wait_end(ring);
1975
	return ret;
1976
}
1977

1978
static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
1979 1980
{
	uint32_t __iomem *virt;
1981 1982
	struct intel_ringbuffer *ringbuf = ring->buffer;
	int rem = ringbuf->size - ringbuf->tail;
1983

1984
	if (ringbuf->space < rem) {
1985 1986 1987 1988 1989
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

1990
	virt = ringbuf->virtual_start + ringbuf->tail;
1991 1992 1993 1994
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

1995
	ringbuf->tail = 0;
1996
	intel_ring_update_space(ringbuf);
1997 1998 1999 2000

	return 0;
}

2001
int intel_ring_idle(struct intel_engine_cs *ring)
2002
{
2003
	struct drm_i915_gem_request *req;
2004 2005 2006
	int ret;

	/* We need to add any requests required to flush the objects and ring */
2007
	if (ring->outstanding_lazy_request) {
2008
		ret = i915_add_request(ring);
2009 2010 2011 2012 2013 2014 2015 2016
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

2017
	req = list_entry(ring->request_list.prev,
2018
			   struct drm_i915_gem_request,
2019
			   list);
2020

2021
	return i915_wait_request(req);
2022 2023
}

2024
static int
2025
intel_ring_alloc_request(struct intel_engine_cs *ring)
2026
{
2027 2028 2029
	int ret;
	struct drm_i915_gem_request *request;

2030
	if (ring->outstanding_lazy_request)
2031
		return 0;
2032

2033 2034 2035
	request = kmalloc(sizeof(*request), GFP_KERNEL);
	if (request == NULL)
		return -ENOMEM;
2036

2037
	kref_init(&request->ref);
2038
	request->ring = ring;
2039

2040
	ret = i915_gem_get_seqno(ring->dev, &request->seqno);
2041 2042 2043
	if (ret) {
		kfree(request);
		return ret;
2044 2045
	}

2046
	ring->outstanding_lazy_request = request;
2047
	return 0;
2048 2049
}

2050
static int __intel_ring_prepare(struct intel_engine_cs *ring,
2051
				int bytes)
M
Mika Kuoppala 已提交
2052
{
2053
	struct intel_ringbuffer *ringbuf = ring->buffer;
M
Mika Kuoppala 已提交
2054 2055
	int ret;

2056
	if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
M
Mika Kuoppala 已提交
2057 2058 2059 2060 2061
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

2062
	if (unlikely(ringbuf->space < bytes)) {
M
Mika Kuoppala 已提交
2063 2064 2065 2066 2067 2068 2069 2070
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	return 0;
}

2071
int intel_ring_begin(struct intel_engine_cs *ring,
2072
		     int num_dwords)
2073
{
2074
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2075
	int ret;
2076

2077 2078
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
2079 2080
	if (ret)
		return ret;
2081

2082 2083 2084 2085
	ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
	if (ret)
		return ret;

2086
	/* Preallocate the olr before touching the ring */
2087
	ret = intel_ring_alloc_request(ring);
2088 2089 2090
	if (ret)
		return ret;

2091
	ring->buffer->space -= num_dwords * sizeof(uint32_t);
2092
	return 0;
2093
}
2094

2095
/* Align the ring tail to a cacheline boundary */
2096
int intel_ring_cacheline_align(struct intel_engine_cs *ring)
2097
{
2098
	int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
2099 2100 2101 2102 2103
	int ret;

	if (num_dwords == 0)
		return 0;

2104
	num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116
	ret = intel_ring_begin(ring, num_dwords);
	if (ret)
		return ret;

	while (num_dwords--)
		intel_ring_emit(ring, MI_NOOP);

	intel_ring_advance(ring);

	return 0;
}

2117
void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
2118
{
2119 2120
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2121

2122
	BUG_ON(ring->outstanding_lazy_request);
2123

2124
	if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
2125 2126
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
2127
		if (HAS_VEBOX(dev))
2128
			I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
2129
	}
2130

2131
	ring->set_seqno(ring, seqno);
2132
	ring->hangcheck.seqno = seqno;
2133
}
2134

2135
static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
2136
				     u32 value)
2137
{
2138
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2139 2140

       /* Every tail move must follow the sequence below */
2141 2142 2143 2144

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
2145
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2146 2147 2148 2149
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2150

2151
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
2152
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
2153 2154 2155
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
2156

2157
	/* Now that the ring is fully powered up, update the tail */
2158
	I915_WRITE_TAIL(ring, value);
2159 2160 2161 2162 2163
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
2164
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2165
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2166 2167
}

2168
static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
2169
			       u32 invalidate, u32 flush)
2170
{
2171
	uint32_t cmd;
2172 2173 2174 2175 2176 2177
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

2178
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
2179 2180
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
2181 2182 2183 2184 2185 2186
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2187
	if (invalidate & I915_GEM_GPU_DOMAINS)
2188 2189
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
			MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2190
	intel_ring_emit(ring, cmd);
2191
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
2192 2193 2194 2195 2196 2197 2198
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2199 2200
	intel_ring_advance(ring);
	return 0;
2201 2202
}

2203
static int
2204
gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2205
			      u64 offset, u32 len,
2206 2207
			      unsigned flags)
{
2208
	bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
2209 2210 2211 2212 2213 2214 2215
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
B
Ben Widawsky 已提交
2216
	intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
B
Ben Widawsky 已提交
2217 2218
	intel_ring_emit(ring, lower_32_bits(offset));
	intel_ring_emit(ring, upper_32_bits(offset));
2219 2220 2221 2222 2223 2224
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

2225
static int
2226
hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2227
			      u64 offset, u32 len,
2228 2229 2230 2231 2232 2233 2234 2235 2236
			      unsigned flags)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
2237 2238 2239
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ?
			 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
2240 2241 2242 2243 2244 2245 2246
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

2247
static int
2248
gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2249
			      u64 offset, u32 len,
2250
			      unsigned flags)
2251
{
2252
	int ret;
2253

2254 2255 2256
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
2257

2258 2259 2260
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
2261 2262 2263
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
2264

2265
	return 0;
2266 2267
}

2268 2269
/* Blitter support (SandyBridge+) */

2270
static int gen6_ring_flush(struct intel_engine_cs *ring,
2271
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
2272
{
R
Rodrigo Vivi 已提交
2273
	struct drm_device *dev = ring->dev;
2274
	struct drm_i915_private *dev_priv = dev->dev_private;
2275
	uint32_t cmd;
2276 2277
	int ret;

2278
	ret = intel_ring_begin(ring, 4);
2279 2280 2281
	if (ret)
		return ret;

2282
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
2283 2284
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
2285 2286 2287 2288 2289 2290
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2291
	if (invalidate & I915_GEM_DOMAIN_RENDER)
2292
		cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
2293
			MI_FLUSH_DW_OP_STOREDW;
2294
	intel_ring_emit(ring, cmd);
2295
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
2296 2297 2298 2299 2300 2301 2302
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2303
	intel_ring_advance(ring);
R
Rodrigo Vivi 已提交
2304

2305 2306 2307 2308 2309 2310
	if (!invalidate && flush) {
		if (IS_GEN7(dev))
			return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
		else if (IS_BROADWELL(dev))
			dev_priv->fbc.need_sw_cache_clean = true;
	}
R
Rodrigo Vivi 已提交
2311

2312
	return 0;
Z
Zou Nan hai 已提交
2313 2314
}

2315 2316
int intel_init_render_ring_buffer(struct drm_device *dev)
{
2317
	struct drm_i915_private *dev_priv = dev->dev_private;
2318
	struct intel_engine_cs *ring = &dev_priv->ring[RCS];
2319 2320
	struct drm_i915_gem_object *obj;
	int ret;
2321

2322 2323 2324 2325
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

B
Ben Widawsky 已提交
2326
	if (INTEL_INFO(dev)->gen >= 8) {
2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342
		if (i915_semaphore_is_enabled(dev)) {
			obj = i915_gem_alloc_object(dev, 4096);
			if (obj == NULL) {
				DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
				i915.semaphores = 0;
			} else {
				i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
				ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
				if (ret != 0) {
					drm_gem_object_unreference(&obj->base);
					DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
					i915.semaphores = 0;
				} else
					dev_priv->semaphore_obj = obj;
			}
		}
2343 2344

		ring->init_context = intel_ring_workarounds_emit;
B
Ben Widawsky 已提交
2345 2346 2347 2348 2349 2350 2351 2352
		ring->add_request = gen6_add_request;
		ring->flush = gen8_render_ring_flush;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
		ring->get_seqno = gen6_ring_get_seqno;
		ring->set_seqno = ring_set_seqno;
		if (i915_semaphore_is_enabled(dev)) {
2353
			WARN_ON(!dev_priv->semaphore_obj);
2354
			ring->semaphore.sync_to = gen8_ring_sync;
2355 2356
			ring->semaphore.signal = gen8_rcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2357 2358
		}
	} else if (INTEL_INFO(dev)->gen >= 6) {
2359
		ring->add_request = gen6_add_request;
2360
		ring->flush = gen7_render_ring_flush;
2361
		if (INTEL_INFO(dev)->gen == 6)
2362
			ring->flush = gen6_render_ring_flush;
B
Ben Widawsky 已提交
2363 2364
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2365
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2366
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2367
		ring->set_seqno = ring_set_seqno;
B
Ben Widawsky 已提交
2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between RCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between VCS2 and RCS later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2389 2390
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
2391
		ring->flush = gen4_render_ring_flush;
2392
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
2393
		ring->set_seqno = pc_render_set_seqno;
2394 2395
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
2396 2397
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
2398
	} else {
2399
		ring->add_request = i9xx_add_request;
2400 2401 2402 2403
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
2404
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2405
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2406 2407 2408 2409 2410 2411 2412
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2413
		ring->irq_enable_mask = I915_USER_INTERRUPT;
2414
	}
2415
	ring->write_tail = ring_write_tail;
B
Ben Widawsky 已提交
2416

2417 2418
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
2419 2420
	else if (IS_GEN8(dev))
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2421
	else if (INTEL_INFO(dev)->gen >= 6)
2422 2423 2424 2425 2426 2427 2428
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2429
	ring->init_hw = init_render_ring;
2430 2431
	ring->cleanup = render_ring_cleanup;

2432 2433
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
2434
		obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
2435 2436 2437 2438 2439
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

2440
		ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
2441 2442 2443 2444 2445 2446
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

2447 2448
		ring->scratch.obj = obj;
		ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
2449 2450
	}

2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461
	ret = intel_init_ring_buffer(dev, ring);
	if (ret)
		return ret;

	if (INTEL_INFO(dev)->gen >= 5) {
		ret = intel_init_pipe_control(ring);
		if (ret)
			return ret;
	}

	return 0;
2462 2463 2464 2465
}

int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
2466
	struct drm_i915_private *dev_priv = dev->dev_private;
2467
	struct intel_engine_cs *ring = &dev_priv->ring[VCS];
2468

2469 2470 2471
	ring->name = "bsd ring";
	ring->id = VCS;

2472
	ring->write_tail = ring_write_tail;
2473
	if (INTEL_INFO(dev)->gen >= 6) {
2474
		ring->mmio_base = GEN6_BSD_RING_BASE;
2475 2476 2477
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
2478
		ring->flush = gen6_bsd_ring_flush;
2479 2480
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2481
		ring->set_seqno = ring_set_seqno;
2482 2483 2484 2485 2486
		if (INTEL_INFO(dev)->gen >= 8) {
			ring->irq_enable_mask =
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
2487 2488
			ring->dispatch_execbuffer =
				gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2489
			if (i915_semaphore_is_enabled(dev)) {
2490
				ring->semaphore.sync_to = gen8_ring_sync;
2491 2492
				ring->semaphore.signal = gen8_xcs_signal;
				GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2493
			}
2494 2495 2496 2497
		} else {
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
2498 2499
			ring->dispatch_execbuffer =
				gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513
			if (i915_semaphore_is_enabled(dev)) {
				ring->semaphore.sync_to = gen6_ring_sync;
				ring->semaphore.signal = gen6_signal;
				ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
				ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
				ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
				ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
				ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
				ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
				ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
				ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
			}
2514
		}
2515 2516 2517
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
2518
		ring->add_request = i9xx_add_request;
2519
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2520
		ring->set_seqno = ring_set_seqno;
2521
		if (IS_GEN5(dev)) {
2522
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2523 2524 2525
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
2526
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2527 2528 2529
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2530
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2531
	}
2532
	ring->init_hw = init_ring_common;
2533

2534
	return intel_init_ring_buffer(dev, ring);
2535
}
2536

2537 2538 2539 2540 2541 2542 2543
/**
 * Initialize the second BSD ring for Broadwell GT3.
 * It is noted that this only exists on Broadwell GT3.
 */
int intel_init_bsd2_ring_buffer(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2544
	struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
2545 2546 2547 2548 2549 2550

	if ((INTEL_INFO(dev)->gen != 8)) {
		DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
		return -EINVAL;
	}

R
Rodrigo Vivi 已提交
2551
	ring->name = "bsd2 ring";
2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565
	ring->id = VCS2;

	ring->write_tail = ring_write_tail;
	ring->mmio_base = GEN8_BSD2_RING_BASE;
	ring->flush = gen6_bsd_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
	ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
	ring->irq_get = gen8_ring_get_irq;
	ring->irq_put = gen8_ring_put_irq;
	ring->dispatch_execbuffer =
			gen8_ring_dispatch_execbuffer;
2566
	if (i915_semaphore_is_enabled(dev)) {
2567
		ring->semaphore.sync_to = gen8_ring_sync;
2568 2569 2570
		ring->semaphore.signal = gen8_xcs_signal;
		GEN8_RING_SEMAPHORE_INIT;
	}
2571
	ring->init_hw = init_ring_common;
2572 2573 2574 2575

	return intel_init_ring_buffer(dev, ring);
}

2576 2577
int intel_init_blt_ring_buffer(struct drm_device *dev)
{
2578
	struct drm_i915_private *dev_priv = dev->dev_private;
2579
	struct intel_engine_cs *ring = &dev_priv->ring[BCS];
2580

2581 2582 2583 2584 2585
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
2586
	ring->flush = gen6_ring_flush;
2587 2588
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2589
	ring->set_seqno = ring_set_seqno;
2590 2591 2592 2593 2594
	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2595
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2596
		if (i915_semaphore_is_enabled(dev)) {
2597
			ring->semaphore.sync_to = gen8_ring_sync;
2598 2599
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2600
		}
2601 2602 2603 2604
	} else {
		ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2605
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.sync_to = gen6_ring_sync;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between BCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between BCS and VCS2 later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2627
	}
2628
	ring->init_hw = init_ring_common;
2629

2630
	return intel_init_ring_buffer(dev, ring);
2631
}
2632

B
Ben Widawsky 已提交
2633 2634
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
2635
	struct drm_i915_private *dev_priv = dev->dev_private;
2636
	struct intel_engine_cs *ring = &dev_priv->ring[VECS];
B
Ben Widawsky 已提交
2637 2638 2639 2640 2641 2642 2643 2644 2645 2646

	ring->name = "video enhancement ring";
	ring->id = VECS;

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
2647 2648 2649

	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
2650
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
2651 2652
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2653
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2654
		if (i915_semaphore_is_enabled(dev)) {
2655
			ring->semaphore.sync_to = gen8_ring_sync;
2656 2657
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2658
		}
2659 2660 2661 2662
	} else {
		ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		ring->irq_get = hsw_vebox_get_irq;
		ring->irq_put = hsw_vebox_put_irq;
2663
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2678
	}
2679
	ring->init_hw = init_ring_common;
B
Ben Widawsky 已提交
2680 2681 2682 2683

	return intel_init_ring_buffer(dev, ring);
}

2684
int
2685
intel_ring_flush_all_caches(struct intel_engine_cs *ring)
2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
2703
intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}
2721 2722

void
2723
intel_stop_ring_buffer(struct intel_engine_cs *ring)
2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736
{
	int ret;

	if (!intel_ring_initialized(ring))
		return;

	ret = intel_ring_idle(ring);
	if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

	stop_ring(ring);
}