sdhci.c 108.7 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16
 */

#include <linux/delay.h>
A
Adrian Hunter 已提交
17
#include <linux/ktime.h>
18
#include <linux/highmem.h>
19
#include <linux/io.h>
20
#include <linux/module.h>
21
#include <linux/dma-mapping.h>
22
#include <linux/slab.h>
23
#include <linux/scatterlist.h>
24
#include <linux/sizes.h>
25
#include <linux/swiotlb.h>
M
Marek Szyprowski 已提交
26
#include <linux/regulator/consumer.h>
27
#include <linux/pm_runtime.h>
28
#include <linux/of.h>
29

30 31
#include <linux/leds.h>

32
#include <linux/mmc/mmc.h>
33
#include <linux/mmc/host.h>
34
#include <linux/mmc/card.h>
35
#include <linux/mmc/sdio.h>
36
#include <linux/mmc/slot-gpio.h>
37 38 39 40 41 42

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
43
	pr_debug("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)
44

45 46 47
#define SDHCI_DUMP(f, x...) \
	pr_err("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)

48 49
#define MAX_TUNING_LOOP 40

50
static unsigned int debug_quirks = 0;
51
static unsigned int debug_quirks2;
52

53 54
static void sdhci_finish_data(struct sdhci_host *);

55
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
56

57
void sdhci_dumpregs(struct sdhci_host *host)
58
{
59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94
	SDHCI_DUMP("============ SDHCI REGISTER DUMP ===========\n");

	SDHCI_DUMP("Sys addr:  0x%08x | Version:  0x%08x\n",
		   sdhci_readl(host, SDHCI_DMA_ADDRESS),
		   sdhci_readw(host, SDHCI_HOST_VERSION));
	SDHCI_DUMP("Blk size:  0x%08x | Blk cnt:  0x%08x\n",
		   sdhci_readw(host, SDHCI_BLOCK_SIZE),
		   sdhci_readw(host, SDHCI_BLOCK_COUNT));
	SDHCI_DUMP("Argument:  0x%08x | Trn mode: 0x%08x\n",
		   sdhci_readl(host, SDHCI_ARGUMENT),
		   sdhci_readw(host, SDHCI_TRANSFER_MODE));
	SDHCI_DUMP("Present:   0x%08x | Host ctl: 0x%08x\n",
		   sdhci_readl(host, SDHCI_PRESENT_STATE),
		   sdhci_readb(host, SDHCI_HOST_CONTROL));
	SDHCI_DUMP("Power:     0x%08x | Blk gap:  0x%08x\n",
		   sdhci_readb(host, SDHCI_POWER_CONTROL),
		   sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
	SDHCI_DUMP("Wake-up:   0x%08x | Clock:    0x%08x\n",
		   sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
		   sdhci_readw(host, SDHCI_CLOCK_CONTROL));
	SDHCI_DUMP("Timeout:   0x%08x | Int stat: 0x%08x\n",
		   sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
		   sdhci_readl(host, SDHCI_INT_STATUS));
	SDHCI_DUMP("Int enab:  0x%08x | Sig enab: 0x%08x\n",
		   sdhci_readl(host, SDHCI_INT_ENABLE),
		   sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
	SDHCI_DUMP("AC12 err:  0x%08x | Slot int: 0x%08x\n",
		   sdhci_readw(host, SDHCI_ACMD12_ERR),
		   sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
	SDHCI_DUMP("Caps:      0x%08x | Caps_1:   0x%08x\n",
		   sdhci_readl(host, SDHCI_CAPABILITIES),
		   sdhci_readl(host, SDHCI_CAPABILITIES_1));
	SDHCI_DUMP("Cmd:       0x%08x | Max curr: 0x%08x\n",
		   sdhci_readw(host, SDHCI_COMMAND),
		   sdhci_readl(host, SDHCI_MAX_CURRENT));
	SDHCI_DUMP("Resp[0]:   0x%08x | Resp[1]:  0x%08x\n",
95 96
		   sdhci_readl(host, SDHCI_RESPONSE),
		   sdhci_readl(host, SDHCI_RESPONSE + 4));
97
	SDHCI_DUMP("Resp[2]:   0x%08x | Resp[3]:  0x%08x\n",
98 99
		   sdhci_readl(host, SDHCI_RESPONSE + 8),
		   sdhci_readl(host, SDHCI_RESPONSE + 12));
100 101
	SDHCI_DUMP("Host ctl2: 0x%08x\n",
		   sdhci_readw(host, SDHCI_HOST_CONTROL2));
102

103
	if (host->flags & SDHCI_USE_ADMA) {
104 105 106 107 108 109 110 111 112 113
		if (host->flags & SDHCI_USE_64_BIT_DMA) {
			SDHCI_DUMP("ADMA Err:  0x%08x | ADMA Ptr: 0x%08x%08x\n",
				   sdhci_readl(host, SDHCI_ADMA_ERROR),
				   sdhci_readl(host, SDHCI_ADMA_ADDRESS_HI),
				   sdhci_readl(host, SDHCI_ADMA_ADDRESS));
		} else {
			SDHCI_DUMP("ADMA Err:  0x%08x | ADMA Ptr: 0x%08x\n",
				   sdhci_readl(host, SDHCI_ADMA_ERROR),
				   sdhci_readl(host, SDHCI_ADMA_ADDRESS));
		}
114
	}
115

116
	SDHCI_DUMP("============================================\n");
117
}
118
EXPORT_SYMBOL_GPL(sdhci_dumpregs);
119 120 121 122 123 124 125

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

126 127 128 129 130
static inline bool sdhci_data_line_cmd(struct mmc_command *cmd)
{
	return cmd->data || cmd->flags & MMC_RSP_BUSY;
}

131 132
static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
133
	u32 present;
134

135
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
136
	    !mmc_card_is_removable(host->mmc))
137 138
		return;

139 140 141
	if (enable) {
		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
142

143 144 145 146 147
		host->ier |= present ? SDHCI_INT_CARD_REMOVE :
				       SDHCI_INT_CARD_INSERT;
	} else {
		host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
	}
148 149 150

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
151 152 153 154 155 156 157 158 159 160 161 162
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
	if (host->bus_on)
		return;
	host->bus_on = true;
	pm_runtime_get_noresume(host->mmc->parent);
}

static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
	if (!host->bus_on)
		return;
	host->bus_on = false;
	pm_runtime_put_noidle(host->mmc->parent);
}

179
void sdhci_reset(struct sdhci_host *host, u8 mask)
180
{
A
Adrian Hunter 已提交
181
	ktime_t timeout;
182

183
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
184

185
	if (mask & SDHCI_RESET_ALL) {
186
		host->clock = 0;
187 188 189 190
		/* Reset-all turns off SD Bus Power */
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
	}
191

192
	/* Wait max 100 ms */
A
Adrian Hunter 已提交
193
	timeout = ktime_add_ms(ktime_get(), 100);
194 195

	/* hw clears the bit when it's done */
196 197 198 199 200 201
	while (1) {
		bool timedout = ktime_after(ktime_get(), timeout);

		if (!(sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask))
			break;
		if (timedout) {
202
			pr_err("%s: Reset 0x%x never completed.\n",
203 204 205 206
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
A
Adrian Hunter 已提交
207
		udelay(10);
208
	}
209 210 211 212 213 214
}
EXPORT_SYMBOL_GPL(sdhci_reset);

static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
{
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
215 216 217
		struct mmc_host *mmc = host->mmc;

		if (!mmc->ops->get_cd(mmc))
218 219
			return;
	}
220

221
	host->ops->reset(host, mask);
222

223 224 225 226 227 228 229 230
	if (mask & SDHCI_RESET_ALL) {
		if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
			if (host->ops->enable_dma)
				host->ops->enable_dma(host);
		}

		/* Resetting the controller clears many */
		host->preset_enabled = false;
231
	}
232 233
}

234
static void sdhci_set_default_irqs(struct sdhci_host *host)
235
{
236 237 238 239 240 241
	host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
		    SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
		    SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
		    SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
		    SDHCI_INT_RESPONSE;

242 243 244 245
	if (host->tuning_mode == SDHCI_TUNING_MODE_2 ||
	    host->tuning_mode == SDHCI_TUNING_MODE_3)
		host->ier |= SDHCI_INT_RETUNE;

246 247
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
248 249 250 251 252 253 254 255 256 257 258 259
}

static void sdhci_init(struct sdhci_host *host, int soft)
{
	struct mmc_host *mmc = host->mmc;

	if (soft)
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
	else
		sdhci_do_reset(host, SDHCI_RESET_ALL);

	sdhci_set_default_irqs(host);
260

A
Adrian Hunter 已提交
261 262
	host->cqe_on = false;

263 264 265
	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
266
		mmc->ops->set_ios(mmc, &mmc->ios);
267
	}
268
}
269

270 271
static void sdhci_reinit(struct sdhci_host *host)
{
272
	sdhci_init(host, 0);
273
	sdhci_enable_card_detection(host);
274 275
}

276
static void __sdhci_led_activate(struct sdhci_host *host)
277 278 279
{
	u8 ctrl;

280
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
281
	ctrl |= SDHCI_CTRL_LED;
282
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
283 284
}

285
static void __sdhci_led_deactivate(struct sdhci_host *host)
286 287 288
{
	u8 ctrl;

289
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
290
	ctrl &= ~SDHCI_CTRL_LED;
291
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
292 293
}

294
#if IS_REACHABLE(CONFIG_LEDS_CLASS)
295
static void sdhci_led_control(struct led_classdev *led,
296
			      enum led_brightness brightness)
297 298 299 300 301 302
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

303 304 305
	if (host->runtime_suspended)
		goto out;

306
	if (brightness == LED_OFF)
307
		__sdhci_led_deactivate(host);
308
	else
309
		__sdhci_led_activate(host);
310
out:
311 312
	spin_unlock_irqrestore(&host->lock, flags);
}
313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362

static int sdhci_led_register(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;

	snprintf(host->led_name, sizeof(host->led_name),
		 "%s::", mmc_hostname(mmc));

	host->led.name = host->led_name;
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

	return led_classdev_register(mmc_dev(mmc), &host->led);
}

static void sdhci_led_unregister(struct sdhci_host *host)
{
	led_classdev_unregister(&host->led);
}

static inline void sdhci_led_activate(struct sdhci_host *host)
{
}

static inline void sdhci_led_deactivate(struct sdhci_host *host)
{
}

#else

static inline int sdhci_led_register(struct sdhci_host *host)
{
	return 0;
}

static inline void sdhci_led_unregister(struct sdhci_host *host)
{
}

static inline void sdhci_led_activate(struct sdhci_host *host)
{
	__sdhci_led_activate(host);
}

static inline void sdhci_led_deactivate(struct sdhci_host *host)
{
	__sdhci_led_deactivate(host);
}

363 364
#endif

365 366 367 368 369 370
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
371
static void sdhci_read_block_pio(struct sdhci_host *host)
372
{
373 374
	unsigned long flags;
	size_t blksize, len, chunk;
375
	u32 uninitialized_var(scratch);
376
	u8 *buf;
377

P
Pierre Ossman 已提交
378
	DBG("PIO reading\n");
379

P
Pierre Ossman 已提交
380
	blksize = host->data->blksz;
381
	chunk = 0;
382

383
	local_irq_save(flags);
384

P
Pierre Ossman 已提交
385
	while (blksize) {
F
Fabio Estevam 已提交
386
		BUG_ON(!sg_miter_next(&host->sg_miter));
387

388
		len = min(host->sg_miter.length, blksize);
389

390 391
		blksize -= len;
		host->sg_miter.consumed = len;
392

393
		buf = host->sg_miter.addr;
394

395 396
		while (len) {
			if (chunk == 0) {
397
				scratch = sdhci_readl(host, SDHCI_BUFFER);
398
				chunk = 4;
P
Pierre Ossman 已提交
399
			}
400 401 402 403 404 405 406

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
407
		}
P
Pierre Ossman 已提交
408
	}
409 410 411 412

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
413
}
414

P
Pierre Ossman 已提交
415 416
static void sdhci_write_block_pio(struct sdhci_host *host)
{
417 418 419 420
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
421

P
Pierre Ossman 已提交
422 423 424
	DBG("PIO writing\n");

	blksize = host->data->blksz;
425 426
	chunk = 0;
	scratch = 0;
427

428
	local_irq_save(flags);
429

P
Pierre Ossman 已提交
430
	while (blksize) {
F
Fabio Estevam 已提交
431
		BUG_ON(!sg_miter_next(&host->sg_miter));
P
Pierre Ossman 已提交
432

433 434 435 436 437 438
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
439

440 441 442 443 444 445 446 447
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
448
				sdhci_writel(host, scratch, SDHCI_BUFFER);
449 450
				chunk = 0;
				scratch = 0;
451 452 453
			}
		}
	}
454 455 456 457

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
458 459 460 461 462 463
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

464
	if (host->blocks == 0)
P
Pierre Ossman 已提交
465 466 467 468 469 470 471
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

472 473 474 475 476 477 478 479 480
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

481
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
482 483 484
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

P
Pierre Ossman 已提交
485 486 487 488
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
489

490 491
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
492 493
			break;
	}
494

P
Pierre Ossman 已提交
495
	DBG("PIO transfer complete.\n");
496 497
}

498
static int sdhci_pre_dma_transfer(struct sdhci_host *host,
499
				  struct mmc_data *data, int cookie)
500 501 502
{
	int sg_count;

503 504 505 506 507
	/*
	 * If the data buffers are already mapped, return the previous
	 * dma_map_sg() result.
	 */
	if (data->host_cookie == COOKIE_PRE_MAPPED)
508 509
		return data->sg_count;

510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538
	/* Bounce write requests to the bounce buffer */
	if (host->bounce_buffer) {
		unsigned int length = data->blksz * data->blocks;

		if (length > host->bounce_buffer_size) {
			pr_err("%s: asked for transfer of %u bytes exceeds bounce buffer %u bytes\n",
			       mmc_hostname(host->mmc), length,
			       host->bounce_buffer_size);
			return -EIO;
		}
		if (mmc_get_dma_dir(data) == DMA_TO_DEVICE) {
			/* Copy the data to the bounce buffer */
			sg_copy_to_buffer(data->sg, data->sg_len,
					  host->bounce_buffer,
					  length);
		}
		/* Switch ownership to the DMA */
		dma_sync_single_for_device(host->mmc->parent,
					   host->bounce_addr,
					   host->bounce_buffer_size,
					   mmc_get_dma_dir(data));
		/* Just a dummy value */
		sg_count = 1;
	} else {
		/* Just access the data directly from memory */
		sg_count = dma_map_sg(mmc_dev(host->mmc),
				      data->sg, data->sg_len,
				      mmc_get_dma_dir(data));
	}
539 540 541 542 543

	if (sg_count == 0)
		return -ENOSPC;

	data->sg_count = sg_count;
544
	data->host_cookie = cookie;
545 546 547 548

	return sg_count;
}

549 550 551
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
552
	return kmap_atomic(sg_page(sg)) + sg->offset;
553 554 555 556
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
557
	kunmap_atomic(buffer);
558 559 560
	local_irq_restore(*flags);
}

561 562
static void sdhci_adma_write_desc(struct sdhci_host *host, void *desc,
				  dma_addr_t addr, int len, unsigned cmd)
B
Ben Dooks 已提交
563
{
564
	struct sdhci_adma2_64_desc *dma_desc = desc;
B
Ben Dooks 已提交
565

566
	/* 32-bit and 64-bit descriptors have these members in same position */
567 568
	dma_desc->cmd = cpu_to_le16(cmd);
	dma_desc->len = cpu_to_le16(len);
569 570 571 572
	dma_desc->addr_lo = cpu_to_le32((u32)addr);

	if (host->flags & SDHCI_USE_64_BIT_DMA)
		dma_desc->addr_hi = cpu_to_le32((u64)addr >> 32);
B
Ben Dooks 已提交
573 574
}

575 576
static void sdhci_adma_mark_end(void *desc)
{
577
	struct sdhci_adma2_64_desc *dma_desc = desc;
578

579
	/* 32-bit and 64-bit descriptors have 'cmd' in same position */
580
	dma_desc->cmd |= cpu_to_le16(ADMA2_END);
581 582
}

583 584
static void sdhci_adma_table_pre(struct sdhci_host *host,
	struct mmc_data *data, int sg_count)
585 586 587
{
	struct scatterlist *sg;
	unsigned long flags;
588 589 590 591
	dma_addr_t addr, align_addr;
	void *desc, *align;
	char *buffer;
	int len, offset, i;
592 593 594 595 596 597

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

598
	host->sg_count = sg_count;
599

600
	desc = host->adma_table;
601 602 603 604 605 606 607 608 609
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
610 611 612
		 * The SDHCI specification states that ADMA addresses must
		 * be 32-bit aligned. If they aren't, then we use a bounce
		 * buffer for the (up to three) bytes that screw up the
613 614
		 * alignment.
		 */
615 616
		offset = (SDHCI_ADMA2_ALIGN - (addr & SDHCI_ADMA2_MASK)) &
			 SDHCI_ADMA2_MASK;
617 618 619 620 621 622 623
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

B
Ben Dooks 已提交
624
			/* tran, valid */
625
			sdhci_adma_write_desc(host, desc, align_addr, offset,
A
Adrian Hunter 已提交
626
					      ADMA2_TRAN_VALID);
627 628 629

			BUG_ON(offset > 65536);

630 631
			align += SDHCI_ADMA2_ALIGN;
			align_addr += SDHCI_ADMA2_ALIGN;
632

633
			desc += host->desc_sz;
634 635 636 637 638 639 640

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

641 642 643 644 645 646
		if (len) {
			/* tran, valid */
			sdhci_adma_write_desc(host, desc, addr, len,
					      ADMA2_TRAN_VALID);
			desc += host->desc_sz;
		}
647 648 649 650 651

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
652
		WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
653 654
	}

655
	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
656
		/* Mark the last descriptor as the terminating descriptor */
657
		if (desc != host->adma_table) {
658
			desc -= host->desc_sz;
659
			sdhci_adma_mark_end(desc);
660 661
		}
	} else {
662
		/* Add a terminating entry - nop, end, valid */
663
		sdhci_adma_write_desc(host, desc, 0, 0, ADMA2_NOP_END_VALID);
664
	}
665 666 667 668 669 670 671
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	struct scatterlist *sg;
	int i, size;
672
	void *align;
673 674 675
	char *buffer;
	unsigned long flags;

676 677
	if (data->flags & MMC_DATA_READ) {
		bool has_unaligned = false;
678

679 680 681 682 683 684
		/* Do a quick scan of the SG list for any unaligned mappings */
		for_each_sg(data->sg, sg, host->sg_count, i)
			if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
				has_unaligned = true;
				break;
			}
685

686 687
		if (has_unaligned) {
			dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
688
					    data->sg_len, DMA_FROM_DEVICE);
689

690
			align = host->align_buffer;
691

692 693 694 695 696 697 698 699
			for_each_sg(data->sg, sg, host->sg_count, i) {
				if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
					size = SDHCI_ADMA2_ALIGN -
					       (sg_dma_address(sg) & SDHCI_ADMA2_MASK);

					buffer = sdhci_kmap_atomic(sg, &flags);
					memcpy(buffer, align, size);
					sdhci_kunmap_atomic(buffer, &flags);
700

701 702
					align += SDHCI_ADMA2_ALIGN;
				}
703 704 705 706 707
			}
		}
	}
}

708 709 710 711 712 713 714 715
static u32 sdhci_sdma_address(struct sdhci_host *host)
{
	if (host->bounce_buffer)
		return host->bounce_addr;
	else
		return sg_dma_address(host->data->sg);
}

716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744
static unsigned int sdhci_target_timeout(struct sdhci_host *host,
					 struct mmc_command *cmd,
					 struct mmc_data *data)
{
	unsigned int target_timeout;

	/* timeout in us */
	if (!data) {
		target_timeout = cmd->busy_timeout * 1000;
	} else {
		target_timeout = DIV_ROUND_UP(data->timeout_ns, 1000);
		if (host->clock && data->timeout_clks) {
			unsigned long long val;

			/*
			 * data->timeout_clks is in units of clock cycles.
			 * host->clock is in Hz.  target_timeout is in us.
			 * Hence, us = 1000000 * cycles / Hz.  Round up.
			 */
			val = 1000000ULL * data->timeout_clks;
			if (do_div(val, host->clock))
				target_timeout++;
			target_timeout += val;
		}
	}

	return target_timeout;
}

745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777
static void sdhci_calc_sw_timeout(struct sdhci_host *host,
				  struct mmc_command *cmd)
{
	struct mmc_data *data = cmd->data;
	struct mmc_host *mmc = host->mmc;
	struct mmc_ios *ios = &mmc->ios;
	unsigned char bus_width = 1 << ios->bus_width;
	unsigned int blksz;
	unsigned int freq;
	u64 target_timeout;
	u64 transfer_time;

	target_timeout = sdhci_target_timeout(host, cmd, data);
	target_timeout *= NSEC_PER_USEC;

	if (data) {
		blksz = data->blksz;
		freq = host->mmc->actual_clock ? : host->clock;
		transfer_time = (u64)blksz * NSEC_PER_SEC * (8 / bus_width);
		do_div(transfer_time, freq);
		/* multiply by '2' to account for any unknowns */
		transfer_time = transfer_time * 2;
		/* calculate timeout for the entire data */
		host->data_timeout = data->blocks * target_timeout +
				     transfer_time;
	} else {
		host->data_timeout = target_timeout;
	}

	if (host->data_timeout)
		host->data_timeout += MMC_CMD_TRANSFER_TIME;
}

778 779
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd,
			     bool *too_big)
780
{
781
	u8 count;
782
	struct mmc_data *data = cmd->data;
783
	unsigned target_timeout, current_timeout;
784

785 786
	*too_big = true;

787 788 789 790 791 792
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
793
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
794
		return 0xE;
795

796
	/* Unspecified timeout, assume max */
797
	if (!data && !cmd->busy_timeout)
798
		return 0xE;
799

800
	/* timeout in us */
801
	target_timeout = sdhci_target_timeout(host, cmd, data);
802

803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
823 824 825
		if (!(host->quirks2 & SDHCI_QUIRK2_DISABLE_HW_TIMEOUT))
			DBG("Too large timeout 0x%x requested for CMD%d!\n",
			    count, cmd->opcode);
826
		count = 0xE;
827 828
	} else {
		*too_big = false;
829 830
	}

831 832 833
	return count;
}

834 835 836 837 838 839
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
840
		host->ier = (host->ier & ~pio_irqs) | dma_irqs;
841
	else
842 843 844 845
		host->ier = (host->ier & ~dma_irqs) | pio_irqs;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
846 847
}

848 849 850 851 852 853 854 855 856 857
static void sdhci_set_data_timeout_irq(struct sdhci_host *host, bool enable)
{
	if (enable)
		host->ier |= SDHCI_INT_DATA_TIMEOUT;
	else
		host->ier &= ~SDHCI_INT_DATA_TIMEOUT;
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
}

858
static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
859 860
{
	u8 count;
861 862 863 864

	if (host->ops->set_timeout) {
		host->ops->set_timeout(host, cmd);
	} else {
865 866 867 868 869 870
		bool too_big = false;

		count = sdhci_calc_timeout(host, cmd, &too_big);

		if (too_big &&
		    host->quirks2 & SDHCI_QUIRK2_DISABLE_HW_TIMEOUT) {
871
			sdhci_calc_sw_timeout(host, cmd);
872 873 874 875 876
			sdhci_set_data_timeout_irq(host, false);
		} else if (!(host->ier & SDHCI_INT_DATA_TIMEOUT)) {
			sdhci_set_data_timeout_irq(host, true);
		}

877 878 879 880 881 882
		sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
	}
}

static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
{
883
	u8 ctrl;
884
	struct mmc_data *data = cmd->data;
885

886 887
	host->data_timeout = 0;

888
	if (sdhci_data_line_cmd(cmd))
889
		sdhci_set_timeout(host, cmd);
890 891

	if (!data)
892 893
		return;

894 895
	WARN_ON(host->data);

896 897 898 899 900 901 902
	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;
903
	host->data->bytes_xfered = 0;
904

905
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
906
		struct scatterlist *sg;
907
		unsigned int length_mask, offset_mask;
908
		int i;
909

910 911 912 913 914 915 916 917 918
		host->flags |= SDHCI_REQ_USE_DMA;

		/*
		 * FIXME: This doesn't account for merging when mapping the
		 * scatterlist.
		 *
		 * The assumption here being that alignment and lengths are
		 * the same after DMA mapping to device address space.
		 */
919
		length_mask = 0;
920
		offset_mask = 0;
921
		if (host->flags & SDHCI_USE_ADMA) {
922
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE) {
923
				length_mask = 3;
924 925 926 927 928 929 930
				/*
				 * As we use up to 3 byte chunks to work
				 * around alignment problems, we need to
				 * check the offset as well.
				 */
				offset_mask = 3;
			}
931 932
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
933
				length_mask = 3;
934 935
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				offset_mask = 3;
936 937
		}

938
		if (unlikely(length_mask | offset_mask)) {
939
			for_each_sg(data->sg, sg, data->sg_len, i) {
940
				if (sg->length & length_mask) {
941
					DBG("Reverting to PIO because of transfer size (%d)\n",
942
					    sg->length);
943 944 945
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
946
				if (sg->offset & offset_mask) {
947
					DBG("Reverting to PIO because of bad alignment\n");
948 949 950 951 952 953 954
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

955
	if (host->flags & SDHCI_REQ_USE_DMA) {
956
		int sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972

		if (sg_cnt <= 0) {
			/*
			 * This only happens when someone fed
			 * us an invalid request.
			 */
			WARN_ON(1);
			host->flags &= ~SDHCI_REQ_USE_DMA;
		} else if (host->flags & SDHCI_USE_ADMA) {
			sdhci_adma_table_pre(host, data, sg_cnt);

			sdhci_writel(host, host->adma_addr, SDHCI_ADMA_ADDRESS);
			if (host->flags & SDHCI_USE_64_BIT_DMA)
				sdhci_writel(host,
					     (u64)host->adma_addr >> 32,
					     SDHCI_ADMA_ADDRESS_HI);
973
		} else {
974
			WARN_ON(sg_cnt != 1);
975 976
			sdhci_writel(host, sdhci_sdma_address(host),
				     SDHCI_DMA_ADDRESS);
977 978 979
		}
	}

980 981 982 983 984 985
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
986
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
987 988
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
989 990 991 992 993 994
			(host->flags & SDHCI_USE_ADMA)) {
			if (host->flags & SDHCI_USE_64_BIT_DMA)
				ctrl |= SDHCI_CTRL_ADMA64;
			else
				ctrl |= SDHCI_CTRL_ADMA32;
		} else {
995
			ctrl |= SDHCI_CTRL_SDMA;
996
		}
997
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
998 999
	}

1000
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
1001 1002 1003 1004 1005 1006 1007 1008
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
1009
		host->blocks = data->blocks;
1010
	}
1011

1012 1013
	sdhci_set_transfer_irqs(host);

1014
	/* Set the DMA boundary value and block size */
1015 1016
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(host->sdma_boundary, data->blksz),
		     SDHCI_BLOCK_SIZE);
1017
	sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
1018 1019
}

1020 1021 1022
static inline bool sdhci_auto_cmd12(struct sdhci_host *host,
				    struct mmc_request *mrq)
{
1023 1024
	return !mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) &&
	       !mrq->cap_cmd_during_tfr;
1025 1026
}

1027
static void sdhci_set_transfer_mode(struct sdhci_host *host,
1028
	struct mmc_command *cmd)
1029
{
1030
	u16 mode = 0;
1031
	struct mmc_data *data = cmd->data;
1032

1033
	if (data == NULL) {
1034 1035
		if (host->quirks2 &
			SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
1036 1037 1038
			/* must not clear SDHCI_TRANSFER_MODE when tuning */
			if (cmd->opcode != MMC_SEND_TUNING_BLOCK_HS200)
				sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
1039
		} else {
1040
		/* clear Auto CMD settings for no data CMDs */
1041 1042
			mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
			sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
1043
				SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
1044
		}
1045
		return;
1046
	}
1047

1048 1049
	WARN_ON(!host->data);

1050 1051 1052
	if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
		mode = SDHCI_TRNS_BLK_CNT_EN;

1053
	if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
1054
		mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI;
1055 1056 1057 1058
		/*
		 * If we are sending CMD23, CMD12 never gets sent
		 * on successful completion (so no Auto-CMD12).
		 */
1059
		if (sdhci_auto_cmd12(host, cmd->mrq) &&
1060
		    (cmd->opcode != SD_IO_RW_EXTENDED))
1061
			mode |= SDHCI_TRNS_AUTO_CMD12;
1062
		else if (cmd->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
1063
			mode |= SDHCI_TRNS_AUTO_CMD23;
1064
			sdhci_writel(host, cmd->mrq->sbc->arg, SDHCI_ARGUMENT2);
1065
		}
1066
	}
1067

1068 1069
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
1070
	if (host->flags & SDHCI_REQ_USE_DMA)
1071 1072
		mode |= SDHCI_TRNS_DMA;

1073
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
1074 1075
}

1076 1077 1078 1079 1080 1081 1082 1083 1084 1085
static bool sdhci_needs_reset(struct sdhci_host *host, struct mmc_request *mrq)
{
	return (!(host->flags & SDHCI_DEVICE_DEAD) &&
		((mrq->cmd && mrq->cmd->error) ||
		 (mrq->sbc && mrq->sbc->error) ||
		 (mrq->data && ((mrq->data->error && !mrq->data->stop) ||
				(mrq->data->stop && mrq->data->stop->error))) ||
		 (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST)));
}

1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108
static void __sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
{
	int i;

	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		if (host->mrqs_done[i] == mrq) {
			WARN_ON(1);
			return;
		}
	}

	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		if (!host->mrqs_done[i]) {
			host->mrqs_done[i] = mrq;
			break;
		}
	}

	WARN_ON(i >= SDHCI_MAX_MRQS);

	tasklet_schedule(&host->finish_tasklet);
}

1109 1110
static void sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
{
1111 1112 1113 1114 1115 1116 1117 1118 1119
	if (host->cmd && host->cmd->mrq == mrq)
		host->cmd = NULL;

	if (host->data_cmd && host->data_cmd->mrq == mrq)
		host->data_cmd = NULL;

	if (host->data && host->data->mrq == mrq)
		host->data = NULL;

1120 1121 1122
	if (sdhci_needs_reset(host, mrq))
		host->pending_reset = true;

1123
	__sdhci_finish_mrq(host, mrq);
1124 1125
}

1126 1127
static void sdhci_finish_data(struct sdhci_host *host)
{
1128 1129
	struct mmc_command *data_cmd = host->data_cmd;
	struct mmc_data *data = host->data;
1130 1131

	host->data = NULL;
1132
	host->data_cmd = NULL;
1133

1134 1135 1136
	if ((host->flags & (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA)) ==
	    (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA))
		sdhci_adma_table_post(host, data);
1137 1138

	/*
1139 1140 1141 1142 1143
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
1144
	 */
1145 1146
	if (data->error)
		data->bytes_xfered = 0;
1147
	else
1148
		data->bytes_xfered = data->blksz * data->blocks;
1149

1150 1151 1152 1153 1154 1155 1156
	/*
	 * Need to send CMD12 if -
	 * a) open-ended multiblock transfer (no CMD23)
	 * b) error in multiblock transfer
	 */
	if (data->stop &&
	    (data->error ||
1157
	     !data->mrq->sbc)) {
1158

1159 1160 1161 1162
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
P
Pierre Ossman 已提交
1163
		if (data->error) {
1164 1165
			if (!host->cmd || host->cmd == data_cmd)
				sdhci_do_reset(host, SDHCI_RESET_CMD);
1166
			sdhci_do_reset(host, SDHCI_RESET_DATA);
1167 1168
		}

1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180
		/*
		 * 'cap_cmd_during_tfr' request must not use the command line
		 * after mmc_command_done() has been called. It is upper layer's
		 * responsibility to send the stop command if required.
		 */
		if (data->mrq->cap_cmd_during_tfr) {
			sdhci_finish_mrq(host, data->mrq);
		} else {
			/* Avoid triggering warning in sdhci_send_command() */
			host->cmd = NULL;
			sdhci_send_command(host, data->stop);
		}
1181 1182 1183
	} else {
		sdhci_finish_mrq(host, data->mrq);
	}
1184 1185
}

1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202
static void sdhci_mod_timer(struct sdhci_host *host, struct mmc_request *mrq,
			    unsigned long timeout)
{
	if (sdhci_data_line_cmd(mrq->cmd))
		mod_timer(&host->data_timer, timeout);
	else
		mod_timer(&host->timer, timeout);
}

static void sdhci_del_timer(struct sdhci_host *host, struct mmc_request *mrq)
{
	if (sdhci_data_line_cmd(mrq->cmd))
		del_timer(&host->data_timer);
	else
		del_timer(&host->timer);
}

1203
void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
1204 1205
{
	int flags;
1206
	u32 mask;
1207
	unsigned long timeout;
1208 1209 1210

	WARN_ON(host->cmd);

1211 1212 1213
	/* Initially, a command has no error */
	cmd->error = 0;

1214 1215 1216 1217
	if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
	    cmd->opcode == MMC_STOP_TRANSMISSION)
		cmd->flags |= MMC_RSP_BUSY;

1218
	/* Wait max 10 ms */
1219
	timeout = 10;
1220 1221

	mask = SDHCI_CMD_INHIBIT;
1222
	if (sdhci_data_line_cmd(cmd))
1223 1224 1225 1226
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
1227
	if (cmd->mrq->data && (cmd == cmd->mrq->data->stop))
1228 1229
		mask &= ~SDHCI_DATA_INHIBIT;

1230
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
1231
		if (timeout == 0) {
1232 1233
			pr_err("%s: Controller never released inhibit bit(s).\n",
			       mmc_hostname(host->mmc));
1234
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
1235
			cmd->error = -EIO;
1236
			sdhci_finish_mrq(host, cmd->mrq);
1237 1238
			return;
		}
1239 1240 1241
		timeout--;
		mdelay(1);
	}
1242 1243

	host->cmd = cmd;
1244
	if (sdhci_data_line_cmd(cmd)) {
1245 1246 1247
		WARN_ON(host->data_cmd);
		host->data_cmd = cmd;
	}
1248

1249
	sdhci_prepare_data(host, cmd);
1250

1251
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
1252

1253
	sdhci_set_transfer_mode(host, cmd);
1254

1255
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
1256
		pr_err("%s: Unsupported response type!\n",
1257
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
1258
		cmd->error = -EINVAL;
1259
		sdhci_finish_mrq(host, cmd->mrq);
1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
1276 1277

	/* CMD19 is special in that the Data Present Select should be set */
1278 1279
	if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
	    cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
1280 1281
		flags |= SDHCI_CMD_DATA;

1282 1283 1284 1285 1286 1287 1288 1289 1290
	timeout = jiffies;
	if (host->data_timeout)
		timeout += nsecs_to_jiffies(host->data_timeout);
	else if (!cmd->data && cmd->busy_timeout > 9000)
		timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
	else
		timeout += 10 * HZ;
	sdhci_mod_timer(host, cmd->mrq, timeout);

1291
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1292
}
1293
EXPORT_SYMBOL_GPL(sdhci_send_command);
1294

1295 1296 1297 1298 1299 1300 1301 1302 1303
static void sdhci_read_rsp_136(struct sdhci_host *host, struct mmc_command *cmd)
{
	int i, reg;

	for (i = 0; i < 4; i++) {
		reg = SDHCI_RESPONSE + (3 - i) * 4;
		cmd->resp[i] = sdhci_readl(host, reg);
	}

1304 1305 1306
	if (host->quirks2 & SDHCI_QUIRK2_RSP_136_HAS_CRC)
		return;

1307 1308 1309 1310 1311 1312 1313 1314
	/* CRC is stripped so we need to do some shifting */
	for (i = 0; i < 4; i++) {
		cmd->resp[i] <<= 8;
		if (i != 3)
			cmd->resp[i] |= cmd->resp[i + 1] >> 24;
	}
}

1315 1316
static void sdhci_finish_command(struct sdhci_host *host)
{
1317
	struct mmc_command *cmd = host->cmd;
1318

1319 1320 1321 1322
	host->cmd = NULL;

	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136) {
1323
			sdhci_read_rsp_136(host, cmd);
1324
		} else {
1325
			cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1326 1327 1328
		}
	}

1329 1330 1331
	if (cmd->mrq->cap_cmd_during_tfr && cmd == cmd->mrq->cmd)
		mmc_command_done(host->mmc, cmd->mrq);

1332 1333 1334 1335 1336 1337 1338 1339 1340 1341
	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * The busy signal uses DAT0 so this is similar to waiting
	 * for data to complete.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
1342 1343
	if (cmd->flags & MMC_RSP_BUSY) {
		if (cmd->data) {
1344 1345
			DBG("Cannot wait for busy signal when also doing a data transfer");
		} else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
1346 1347
			   cmd == host->data_cmd) {
			/* Command complete before busy is ended */
1348 1349 1350 1351
			return;
		}
	}

1352
	/* Finished CMD23, now send actual command. */
1353 1354
	if (cmd == cmd->mrq->sbc) {
		sdhci_send_command(host, cmd->mrq->cmd);
1355
	} else {
1356

1357 1358 1359
		/* Processed actual command. */
		if (host->data && host->data_early)
			sdhci_finish_data(host);
1360

1361
		if (!cmd->data)
1362
			sdhci_finish_mrq(host, cmd->mrq);
1363
	}
1364 1365
}

1366 1367
static u16 sdhci_get_preset_value(struct sdhci_host *host)
{
1368
	u16 preset = 0;
1369

1370 1371
	switch (host->timing) {
	case MMC_TIMING_UHS_SDR12:
1372 1373
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
1374
	case MMC_TIMING_UHS_SDR25:
1375 1376
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
		break;
1377
	case MMC_TIMING_UHS_SDR50:
1378 1379
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
		break;
1380 1381
	case MMC_TIMING_UHS_SDR104:
	case MMC_TIMING_MMC_HS200:
1382 1383
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
		break;
1384
	case MMC_TIMING_UHS_DDR50:
1385
	case MMC_TIMING_MMC_DDR52:
1386 1387
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
		break;
1388 1389 1390
	case MMC_TIMING_MMC_HS400:
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
		break;
1391 1392 1393 1394 1395 1396 1397 1398 1399
	default:
		pr_warn("%s: Invalid UHS-I mode selected\n",
			mmc_hostname(host->mmc));
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
	}
	return preset;
}

1400 1401
u16 sdhci_calc_clk(struct sdhci_host *host, unsigned int clock,
		   unsigned int *actual_clock)
1402
{
1403
	int div = 0; /* Initialized for compiler warning */
1404
	int real_div = div, clk_mul = 1;
1405
	u16 clk = 0;
1406
	bool switch_base_clk = false;
1407

1408
	if (host->version >= SDHCI_SPEC_300) {
1409
		if (host->preset_enabled) {
1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426
			u16 pre_val;

			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			pre_val = sdhci_get_preset_value(host);
			div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
				>> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
			if (host->clk_mul &&
				(pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div + 1;
				clk_mul = host->clk_mul;
			} else {
				real_div = max_t(int, 1, div << 1);
			}
			goto clock_set;
		}

1427 1428 1429 1430 1431
		/*
		 * Check if the Host Controller supports Programmable Clock
		 * Mode.
		 */
		if (host->clk_mul) {
1432 1433 1434 1435 1436
			for (div = 1; div <= 1024; div++) {
				if ((host->max_clk * host->clk_mul / div)
					<= clock)
					break;
			}
1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455
			if ((host->max_clk * host->clk_mul / div) <= clock) {
				/*
				 * Set Programmable Clock Mode in the Clock
				 * Control register.
				 */
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div;
				clk_mul = host->clk_mul;
				div--;
			} else {
				/*
				 * Divisor can be too small to reach clock
				 * speed requirement. Then use the base clock.
				 */
				switch_base_clk = true;
			}
		}

		if (!host->clk_mul || switch_base_clk) {
1456 1457 1458 1459 1460 1461 1462 1463 1464
			/* Version 3.00 divisors must be a multiple of 2. */
			if (host->max_clk <= clock)
				div = 1;
			else {
				for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
				     div += 2) {
					if ((host->max_clk / div) <= clock)
						break;
				}
1465
			}
1466
			real_div = div;
1467
			div >>= 1;
1468 1469 1470
			if ((host->quirks2 & SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN)
				&& !div && host->max_clk <= 25000000)
				div = 1;
1471 1472 1473
		}
	} else {
		/* Version 2.00 divisors must be a power of 2. */
1474
		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1475 1476 1477
			if ((host->max_clk / div) <= clock)
				break;
		}
1478
		real_div = div;
1479
		div >>= 1;
1480 1481
	}

1482
clock_set:
1483
	if (real_div)
1484
		*actual_clock = (host->max_clk * clk_mul) / real_div;
1485
	clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1486 1487
	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
		<< SDHCI_DIVIDER_HI_SHIFT;
1488 1489 1490 1491 1492

	return clk;
}
EXPORT_SYMBOL_GPL(sdhci_calc_clk);

1493
void sdhci_enable_clk(struct sdhci_host *host, u16 clk)
1494
{
A
Adrian Hunter 已提交
1495
	ktime_t timeout;
1496

1497
	clk |= SDHCI_CLOCK_INT_EN;
1498
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1499

1500
	/* Wait max 20 ms */
A
Adrian Hunter 已提交
1501
	timeout = ktime_add_ms(ktime_get(), 20);
1502 1503 1504 1505 1506 1507 1508
	while (1) {
		bool timedout = ktime_after(ktime_get(), timeout);

		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		if (clk & SDHCI_CLOCK_INT_STABLE)
			break;
		if (timedout) {
1509 1510
			pr_err("%s: Internal clock never stabilised.\n",
			       mmc_hostname(host->mmc));
1511 1512 1513
			sdhci_dumpregs(host);
			return;
		}
A
Adrian Hunter 已提交
1514
		udelay(10);
1515
	}
1516 1517

	clk |= SDHCI_CLOCK_CARD_EN;
1518
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1519
}
1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535
EXPORT_SYMBOL_GPL(sdhci_enable_clk);

void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
{
	u16 clk;

	host->mmc->actual_clock = 0;

	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);

	if (clock == 0)
		return;

	clk = sdhci_calc_clk(host, clock, &host->mmc->actual_clock);
	sdhci_enable_clk(host, clk);
}
1536
EXPORT_SYMBOL_GPL(sdhci_set_clock);
1537

1538 1539
static void sdhci_set_power_reg(struct sdhci_host *host, unsigned char mode,
				unsigned short vdd)
1540
{
1541
	struct mmc_host *mmc = host->mmc;
1542 1543 1544 1545 1546 1547 1548 1549 1550

	mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);

	if (mode != MMC_POWER_OFF)
		sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
	else
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
}

1551 1552
void sdhci_set_power_noreg(struct sdhci_host *host, unsigned char mode,
			   unsigned short vdd)
1553
{
1554
	u8 pwr = 0;
1555

1556 1557
	if (mode != MMC_POWER_OFF) {
		switch (1 << vdd) {
1558
		case MMC_VDD_165_195:
1559 1560 1561 1562 1563 1564 1565
		/*
		 * Without a regulator, SDHCI does not support 2.0v
		 * so we only get here if the driver deliberately
		 * added the 2.0v range to ocr_avail. Map it to 1.8v
		 * for the purpose of turning on the power.
		 */
		case MMC_VDD_20_21:
1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
1577 1578 1579
			WARN(1, "%s: Invalid vdd %#x\n",
			     mmc_hostname(host->mmc), vdd);
			break;
1580 1581 1582 1583
		}
	}

	if (host->pwr == pwr)
1584
		return;
1585

1586 1587 1588
	host->pwr = pwr;

	if (pwr == 0) {
1589
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1590 1591
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
1592 1593 1594 1595 1596 1597 1598
	} else {
		/*
		 * Spec says that we should clear the power reg before setting
		 * a new value. Some controllers don't seem to like this though.
		 */
		if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
			sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1599

1600 1601 1602 1603 1604 1605 1606
		/*
		 * At least the Marvell CaFe chip gets confused if we set the
		 * voltage and set turn on power at the same time, so set the
		 * voltage first.
		 */
		if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
			sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1607

1608
		pwr |= SDHCI_POWER_ON;
1609

1610
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1611

1612 1613
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_on(host);
1614

1615 1616 1617 1618 1619 1620 1621
		/*
		 * Some controllers need an extra 10ms delay of 10ms before
		 * they can apply clock after applying power
		 */
		if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
			mdelay(10);
	}
1622
}
1623
EXPORT_SYMBOL_GPL(sdhci_set_power_noreg);
1624

1625 1626
void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
		     unsigned short vdd)
1627
{
1628 1629
	if (IS_ERR(host->mmc->supply.vmmc))
		sdhci_set_power_noreg(host, mode, vdd);
1630
	else
1631
		sdhci_set_power_reg(host, mode, vdd);
1632
}
1633
EXPORT_SYMBOL_GPL(sdhci_set_power);
1634

1635 1636 1637 1638 1639 1640 1641 1642 1643
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sdhci_host *host;
1644
	int present;
1645 1646 1647 1648
	unsigned long flags;

	host = mmc_priv(mmc);

1649
	/* Firstly check card presence */
1650
	present = mmc->ops->get_cd(mmc);
1651

1652 1653
	spin_lock_irqsave(&host->lock, flags);

1654
	sdhci_led_activate(host);
1655 1656 1657 1658 1659

	/*
	 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
	 * requests if Auto-CMD12 is enabled.
	 */
1660
	if (sdhci_auto_cmd12(host, mrq)) {
1661 1662 1663 1664 1665
		if (mrq->stop) {
			mrq->data->stop = NULL;
			mrq->stop = NULL;
		}
	}
1666

1667
	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
1668
		mrq->cmd->error = -ENOMEDIUM;
1669
		sdhci_finish_mrq(host, mrq);
1670
	} else {
1671
		if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
1672 1673 1674
			sdhci_send_command(host, mrq->sbc);
		else
			sdhci_send_command(host, mrq->cmd);
1675
	}
1676

1677
	mmiowb();
1678 1679 1680
	spin_unlock_irqrestore(&host->lock, flags);
}

1681 1682 1683 1684 1685 1686 1687
void sdhci_set_bus_width(struct sdhci_host *host, int width)
{
	u8 ctrl;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	if (width == MMC_BUS_WIDTH_8) {
		ctrl &= ~SDHCI_CTRL_4BITBUS;
1688
		ctrl |= SDHCI_CTRL_8BITBUS;
1689
	} else {
1690
		if (host->mmc->caps & MMC_CAP_8_BIT_DATA)
1691 1692 1693 1694 1695 1696 1697 1698 1699 1700
			ctrl &= ~SDHCI_CTRL_8BITBUS;
		if (width == MMC_BUS_WIDTH_4)
			ctrl |= SDHCI_CTRL_4BITBUS;
		else
			ctrl &= ~SDHCI_CTRL_4BITBUS;
	}
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_set_bus_width);

1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719
void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
{
	u16 ctrl_2;

	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	/* Select Bus Speed Mode for host */
	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
	if ((timing == MMC_TIMING_MMC_HS200) ||
	    (timing == MMC_TIMING_UHS_SDR104))
		ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
	else if (timing == MMC_TIMING_UHS_SDR12)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
	else if (timing == MMC_TIMING_UHS_SDR25)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
	else if (timing == MMC_TIMING_UHS_SDR50)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
	else if ((timing == MMC_TIMING_UHS_DDR50) ||
		 (timing == MMC_TIMING_MMC_DDR52))
		ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
1720 1721
	else if (timing == MMC_TIMING_MMC_HS400)
		ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
1722 1723 1724 1725
	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
}
EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);

1726
void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1727
{
1728
	struct sdhci_host *host = mmc_priv(mmc);
1729 1730
	u8 ctrl;

1731 1732 1733
	if (ios->power_mode == MMC_POWER_UNDEFINED)
		return;

A
Adrian Hunter 已提交
1734
	if (host->flags & SDHCI_DEVICE_DEAD) {
1735 1736
		if (!IS_ERR(mmc->supply.vmmc) &&
		    ios->power_mode == MMC_POWER_OFF)
1737
			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
A
Adrian Hunter 已提交
1738 1739
		return;
	}
P
Pierre Ossman 已提交
1740

1741 1742 1743 1744 1745
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1746
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1747
		sdhci_reinit(host);
1748 1749
	}

1750
	if (host->version >= SDHCI_SPEC_300 &&
1751 1752
		(ios->power_mode == MMC_POWER_UP) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
1753 1754
		sdhci_enable_preset_value(host, false);

1755
	if (!ios->clock || ios->clock != host->clock) {
1756
		host->ops->set_clock(host, ios->clock);
1757
		host->clock = ios->clock;
1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769

		if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
		    host->clock) {
			host->timeout_clk = host->mmc->actual_clock ?
						host->mmc->actual_clock / 1000 :
						host->clock / 1000;
			host->mmc->max_busy_timeout =
				host->ops->get_max_timeout_count ?
				host->ops->get_max_timeout_count(host) :
				1 << 27;
			host->mmc->max_busy_timeout /= host->timeout_clk;
		}
1770
	}
1771

1772 1773 1774 1775
	if (host->ops->set_power)
		host->ops->set_power(host, ios->power_mode, ios->vdd);
	else
		sdhci_set_power(host, ios->power_mode, ios->vdd);
1776

1777 1778 1779
	if (host->ops->platform_send_init_74_clocks)
		host->ops->platform_send_init_74_clocks(host, ios->power_mode);

1780
	host->ops->set_bus_width(host, ios->bus_width);
1781

1782
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1783

1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797
	if (!(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT)) {
		if (ios->timing == MMC_TIMING_SD_HS ||
		     ios->timing == MMC_TIMING_MMC_HS ||
		     ios->timing == MMC_TIMING_MMC_HS400 ||
		     ios->timing == MMC_TIMING_MMC_HS200 ||
		     ios->timing == MMC_TIMING_MMC_DDR52 ||
		     ios->timing == MMC_TIMING_UHS_SDR50 ||
		     ios->timing == MMC_TIMING_UHS_SDR104 ||
		     ios->timing == MMC_TIMING_UHS_DDR50 ||
		     ios->timing == MMC_TIMING_UHS_SDR25)
			ctrl |= SDHCI_CTRL_HISPD;
		else
			ctrl &= ~SDHCI_CTRL_HISPD;
	}
1798

1799
	if (host->version >= SDHCI_SPEC_300) {
1800 1801
		u16 clk, ctrl_2;

1802
		if (!host->preset_enabled) {
1803
			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1804 1805 1806 1807
			/*
			 * We only need to set Driver Strength if the
			 * preset value enable is not set.
			 */
1808
			ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1809 1810 1811
			ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
			if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
1812 1813
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_B)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
1814 1815
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
1816 1817 1818
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_D)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_D;
			else {
1819 1820
				pr_warn("%s: invalid driver type, default to driver type B\n",
					mmc_hostname(mmc));
1821 1822
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
			}
1823 1824

			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840
		} else {
			/*
			 * According to SDHC Spec v3.00, if the Preset Value
			 * Enable in the Host Control 2 register is set, we
			 * need to reset SD Clock Enable before changing High
			 * Speed Enable to avoid generating clock gliches.
			 */

			/* Reset SD Clock Enable */
			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			clk &= ~SDHCI_CLOCK_CARD_EN;
			sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

			/* Re-enable SD Clock */
1841
			host->ops->set_clock(host, host->clock);
1842
		}
1843 1844 1845 1846 1847 1848

		/* Reset SD Clock Enable */
		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		clk &= ~SDHCI_CLOCK_CARD_EN;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

1849
		host->ops->set_uhs_signaling(host, ios->timing);
1850
		host->timing = ios->timing;
1851

1852 1853 1854 1855 1856
		if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
				((ios->timing == MMC_TIMING_UHS_SDR12) ||
				 (ios->timing == MMC_TIMING_UHS_SDR25) ||
				 (ios->timing == MMC_TIMING_UHS_SDR50) ||
				 (ios->timing == MMC_TIMING_UHS_SDR104) ||
1857 1858
				 (ios->timing == MMC_TIMING_UHS_DDR50) ||
				 (ios->timing == MMC_TIMING_MMC_DDR52))) {
1859 1860 1861 1862 1863 1864 1865 1866
			u16 preset;

			sdhci_enable_preset_value(host, true);
			preset = sdhci_get_preset_value(host);
			ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
				>> SDHCI_PRESET_DRV_SHIFT;
		}

1867
		/* Re-enable SD Clock */
1868
		host->ops->set_clock(host, host->clock);
1869 1870
	} else
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1871

1872 1873 1874 1875 1876
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1877
	if (host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1878
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
1879

1880
	mmiowb();
1881
}
1882
EXPORT_SYMBOL_GPL(sdhci_set_ios);
1883

1884
static int sdhci_get_cd(struct mmc_host *mmc)
1885 1886
{
	struct sdhci_host *host = mmc_priv(mmc);
1887
	int gpio_cd = mmc_gpio_get_cd(mmc);
1888 1889 1890 1891

	if (host->flags & SDHCI_DEVICE_DEAD)
		return 0;

1892
	/* If nonremovable, assume that the card is always present. */
1893
	if (!mmc_card_is_removable(host->mmc))
1894 1895
		return 1;

1896 1897 1898 1899
	/*
	 * Try slot gpio detect, if defined it take precedence
	 * over build in controller functionality
	 */
1900
	if (gpio_cd >= 0)
1901 1902
		return !!gpio_cd;

1903 1904 1905 1906
	/* If polling, assume that the card is always present. */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		return 1;

1907 1908 1909 1910
	/* Host native card detect */
	return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
}

1911
static int sdhci_check_ro(struct sdhci_host *host)
1912 1913
{
	unsigned long flags;
1914
	int is_readonly;
1915 1916 1917

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1918
	if (host->flags & SDHCI_DEVICE_DEAD)
1919 1920 1921
		is_readonly = 0;
	else if (host->ops->get_ro)
		is_readonly = host->ops->get_ro(host);
P
Pierre Ossman 已提交
1922
	else
1923 1924
		is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
				& SDHCI_WRITE_PROTECT);
1925 1926 1927

	spin_unlock_irqrestore(&host->lock, flags);

1928 1929 1930
	/* This quirk needs to be replaced by a callback-function later */
	return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
		!is_readonly : is_readonly;
1931 1932
}

1933 1934
#define SAMPLE_COUNT	5

1935
static int sdhci_get_ro(struct mmc_host *mmc)
1936
{
1937
	struct sdhci_host *host = mmc_priv(mmc);
1938 1939 1940
	int i, ro_count;

	if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
1941
		return sdhci_check_ro(host);
1942 1943 1944

	ro_count = 0;
	for (i = 0; i < SAMPLE_COUNT; i++) {
1945
		if (sdhci_check_ro(host)) {
1946 1947 1948 1949 1950 1951 1952 1953
			if (++ro_count > SAMPLE_COUNT / 2)
				return 1;
		}
		msleep(30);
	}
	return 0;
}

1954 1955 1956 1957 1958 1959 1960 1961
static void sdhci_hw_reset(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (host->ops && host->ops->hw_reset)
		host->ops->hw_reset(host);
}

1962 1963
static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
{
1964
	if (!(host->flags & SDHCI_DEVICE_DEAD)) {
1965
		if (enable)
1966
			host->ier |= SDHCI_INT_CARD_INT;
1967
		else
1968 1969 1970 1971
			host->ier &= ~SDHCI_INT_CARD_INT;

		sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
		sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
1972 1973
		mmiowb();
	}
1974 1975
}

1976
void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
1977 1978 1979
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
P
Pierre Ossman 已提交
1980

1981 1982 1983
	if (enable)
		pm_runtime_get_noresume(host->mmc->parent);

1984
	spin_lock_irqsave(&host->lock, flags);
1985 1986 1987 1988 1989
	if (enable)
		host->flags |= SDHCI_SDIO_IRQ_ENABLED;
	else
		host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;

1990
	sdhci_enable_sdio_irq_nolock(host, enable);
P
Pierre Ossman 已提交
1991
	spin_unlock_irqrestore(&host->lock, flags);
1992 1993 1994

	if (!enable)
		pm_runtime_put_noidle(host->mmc->parent);
P
Pierre Ossman 已提交
1995
}
1996
EXPORT_SYMBOL_GPL(sdhci_enable_sdio_irq);
P
Pierre Ossman 已提交
1997

1998 1999
int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
				      struct mmc_ios *ios)
2000
{
2001
	struct sdhci_host *host = mmc_priv(mmc);
2002
	u16 ctrl;
2003
	int ret;
2004

2005 2006 2007 2008 2009 2010
	/*
	 * Signal Voltage Switching is only applicable for Host Controllers
	 * v3.00 and above.
	 */
	if (host->version < SDHCI_SPEC_300)
		return 0;
2011

2012 2013
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

2014
	switch (ios->signal_voltage) {
2015
	case MMC_SIGNAL_VOLTAGE_330:
2016 2017
		if (!(host->flags & SDHCI_SIGNALING_330))
			return -EINVAL;
2018 2019 2020
		/* Set 1.8V Signal Enable in the Host Control2 register to 0 */
		ctrl &= ~SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2021

2022
		if (!IS_ERR(mmc->supply.vqmmc)) {
2023
			ret = mmc_regulator_set_vqmmc(mmc, ios);
2024
			if (ret) {
J
Joe Perches 已提交
2025 2026
				pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
					mmc_hostname(mmc));
2027 2028 2029 2030 2031
				return -EIO;
			}
		}
		/* Wait for 5ms */
		usleep_range(5000, 5500);
2032

2033 2034 2035 2036
		/* 3.3V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_VDD_180))
			return 0;
2037

J
Joe Perches 已提交
2038 2039
		pr_warn("%s: 3.3V regulator output did not became stable\n",
			mmc_hostname(mmc));
2040 2041 2042

		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_180:
2043 2044
		if (!(host->flags & SDHCI_SIGNALING_180))
			return -EINVAL;
2045
		if (!IS_ERR(mmc->supply.vqmmc)) {
2046
			ret = mmc_regulator_set_vqmmc(mmc, ios);
2047
			if (ret) {
J
Joe Perches 已提交
2048 2049
				pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
					mmc_hostname(mmc));
2050 2051 2052
				return -EIO;
			}
		}
2053 2054 2055 2056 2057

		/*
		 * Enable 1.8V Signal Enable in the Host Control2
		 * register
		 */
2058 2059
		ctrl |= SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2060

2061 2062 2063 2064
		/* Some controller need to do more when switching */
		if (host->ops->voltage_switch)
			host->ops->voltage_switch(host);

2065 2066 2067 2068
		/* 1.8V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (ctrl & SDHCI_CTRL_VDD_180)
			return 0;
2069

J
Joe Perches 已提交
2070 2071
		pr_warn("%s: 1.8V regulator output did not became stable\n",
			mmc_hostname(mmc));
2072

2073 2074
		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_120:
2075 2076
		if (!(host->flags & SDHCI_SIGNALING_120))
			return -EINVAL;
2077
		if (!IS_ERR(mmc->supply.vqmmc)) {
2078
			ret = mmc_regulator_set_vqmmc(mmc, ios);
2079
			if (ret) {
J
Joe Perches 已提交
2080 2081
				pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
					mmc_hostname(mmc));
2082
				return -EIO;
2083 2084
			}
		}
2085
		return 0;
2086
	default:
2087 2088
		/* No signal voltage switch required */
		return 0;
2089
	}
2090
}
2091
EXPORT_SYMBOL_GPL(sdhci_start_signal_voltage_switch);
2092

2093 2094 2095 2096 2097
static int sdhci_card_busy(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	u32 present_state;

2098
	/* Check whether DAT[0] is 0 */
2099 2100
	present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);

2101
	return !(present_state & SDHCI_DATA_0_LVL_MASK);
2102 2103
}

2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115
static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);
	host->flags |= SDHCI_HS400_TUNING;
	spin_unlock_irqrestore(&host->lock, flags);

	return 0;
}

2116
void sdhci_start_tuning(struct sdhci_host *host)
2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138
{
	u16 ctrl;

	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl |= SDHCI_CTRL_EXEC_TUNING;
	if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
		ctrl |= SDHCI_CTRL_TUNED_CLK;
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

	/*
	 * As per the Host Controller spec v3.00, tuning command
	 * generates Buffer Read Ready interrupt, so enable that.
	 *
	 * Note: The spec clearly says that when tuning sequence
	 * is being performed, the controller does not generate
	 * interrupts other than Buffer Read Ready interrupt. But
	 * to make sure we don't hit a controller bug, we _only_
	 * enable Buffer Read Ready interrupt here.
	 */
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
}
2139
EXPORT_SYMBOL_GPL(sdhci_start_tuning);
2140

2141
void sdhci_end_tuning(struct sdhci_host *host)
2142 2143 2144 2145
{
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
}
2146
EXPORT_SYMBOL_GPL(sdhci_end_tuning);
2147

2148
void sdhci_reset_tuning(struct sdhci_host *host)
2149 2150 2151 2152 2153 2154 2155 2156
{
	u16 ctrl;

	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl &= ~SDHCI_CTRL_TUNED_CLK;
	ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
}
2157
EXPORT_SYMBOL_GPL(sdhci_reset_tuning);
2158

2159
static void sdhci_abort_tuning(struct sdhci_host *host, u32 opcode)
2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177
{
	sdhci_reset_tuning(host);

	sdhci_do_reset(host, SDHCI_RESET_CMD);
	sdhci_do_reset(host, SDHCI_RESET_DATA);

	sdhci_end_tuning(host);

	mmc_abort_tuning(host->mmc, opcode);
}

/*
 * We use sdhci_send_tuning() because mmc_send_tuning() is not a good fit. SDHCI
 * tuning command does not have a data payload (or rather the hardware does it
 * automatically) so mmc_send_tuning() will return -EIO. Also the tuning command
 * interrupt setup is different to other commands and there is no timeout
 * interrupt so special handling is needed.
 */
2178
void sdhci_send_tuning(struct sdhci_host *host, u32 opcode)
2179 2180
{
	struct mmc_host *mmc = host->mmc;
2181 2182
	struct mmc_command cmd = {};
	struct mmc_request mrq = {};
2183
	unsigned long flags;
2184
	u32 b = host->sdma_boundary;
2185 2186

	spin_lock_irqsave(&host->lock, flags);
2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197

	cmd.opcode = opcode;
	cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
	cmd.mrq = &mrq;

	mrq.cmd = &cmd;
	/*
	 * In response to CMD19, the card sends 64 bytes of tuning
	 * block to the Host Controller. So we set the block size
	 * to 64 here.
	 */
2198 2199
	if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200 &&
	    mmc->ios.bus_width == MMC_BUS_WIDTH_8)
2200
		sdhci_writew(host, SDHCI_MAKE_BLKSZ(b, 128), SDHCI_BLOCK_SIZE);
2201
	else
2202
		sdhci_writew(host, SDHCI_MAKE_BLKSZ(b, 64), SDHCI_BLOCK_SIZE);
2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219

	/*
	 * The tuning block is sent by the card to the host controller.
	 * So we set the TRNS_READ bit in the Transfer Mode register.
	 * This also takes care of setting DMA Enable and Multi Block
	 * Select in the same register to 0.
	 */
	sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);

	sdhci_send_command(host, &cmd);

	host->cmd = NULL;

	sdhci_del_timer(host, &mrq);

	host->tuning_done = 0;

2220
	mmiowb();
2221 2222 2223 2224 2225 2226 2227
	spin_unlock_irqrestore(&host->lock, flags);

	/* Wait for Buffer Read Ready interrupt */
	wait_event_timeout(host->buf_ready_int, (host->tuning_done == 1),
			   msecs_to_jiffies(50));

}
2228
EXPORT_SYMBOL_GPL(sdhci_send_tuning);
2229

2230
static void __sdhci_execute_tuning(struct sdhci_host *host, u32 opcode)
A
Adrian Hunter 已提交
2231 2232 2233 2234 2235 2236 2237 2238 2239 2240
{
	int i;

	/*
	 * Issue opcode repeatedly till Execute Tuning is set to 0 or the number
	 * of loops reaches 40 times.
	 */
	for (i = 0; i < MAX_TUNING_LOOP; i++) {
		u16 ctrl;

2241
		sdhci_send_tuning(host, opcode);
A
Adrian Hunter 已提交
2242 2243 2244 2245

		if (!host->tuning_done) {
			pr_info("%s: Tuning timeout, falling back to fixed sampling clock\n",
				mmc_hostname(host->mmc));
2246
			sdhci_abort_tuning(host, opcode);
A
Adrian Hunter 已提交
2247 2248 2249 2250 2251 2252 2253 2254 2255 2256
			return;
		}

		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_EXEC_TUNING)) {
			if (ctrl & SDHCI_CTRL_TUNED_CLK)
				return; /* Success! */
			break;
		}

2257 2258 2259
		/* Spec does not require a delay between tuning cycles */
		if (host->tuning_delay > 0)
			mdelay(host->tuning_delay);
A
Adrian Hunter 已提交
2260 2261 2262 2263 2264 2265 2266
	}

	pr_info("%s: Tuning failed, falling back to fixed sampling clock\n",
		mmc_hostname(host->mmc));
	sdhci_reset_tuning(host);
}

2267
int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
2268
{
2269
	struct sdhci_host *host = mmc_priv(mmc);
2270
	int err = 0;
2271
	unsigned int tuning_count = 0;
2272
	bool hs400_tuning;
2273

2274 2275
	hs400_tuning = host->flags & SDHCI_HS400_TUNING;

2276 2277 2278
	if (host->tuning_mode == SDHCI_TUNING_MODE_1)
		tuning_count = host->tuning_count;

2279
	/*
W
Weijun Yang 已提交
2280 2281 2282
	 * The Host Controller needs tuning in case of SDR104 and DDR50
	 * mode, and for SDR50 mode when Use Tuning for SDR50 is set in
	 * the Capabilities register.
2283 2284
	 * If the Host Controller supports the HS200 mode then the
	 * tuning function has to be executed.
2285
	 */
2286
	switch (host->timing) {
2287
	/* HS400 tuning is done in HS200 mode */
2288
	case MMC_TIMING_MMC_HS400:
2289
		err = -EINVAL;
2290
		goto out;
2291

2292
	case MMC_TIMING_MMC_HS200:
2293 2294 2295 2296 2297 2298 2299 2300
		/*
		 * Periodic re-tuning for HS400 is not expected to be needed, so
		 * disable it here.
		 */
		if (hs400_tuning)
			tuning_count = 0;
		break;

2301
	case MMC_TIMING_UHS_SDR104:
W
Weijun Yang 已提交
2302
	case MMC_TIMING_UHS_DDR50:
2303 2304 2305
		break;

	case MMC_TIMING_UHS_SDR50:
2306
		if (host->flags & SDHCI_SDR50_NEEDS_TUNING)
2307 2308 2309 2310
			break;
		/* FALLTHROUGH */

	default:
2311
		goto out;
2312 2313
	}

2314
	if (host->ops->platform_execute_tuning) {
2315
		err = host->ops->platform_execute_tuning(host, opcode);
2316
		goto out;
2317 2318
	}

A
Adrian Hunter 已提交
2319
	host->mmc->retune_period = tuning_count;
2320

2321 2322 2323
	if (host->tuning_delay < 0)
		host->tuning_delay = opcode == MMC_SEND_TUNING_BLOCK;

A
Adrian Hunter 已提交
2324
	sdhci_start_tuning(host);
2325

2326
	__sdhci_execute_tuning(host, opcode);
2327

2328
	sdhci_end_tuning(host);
2329
out:
2330
	host->flags &= ~SDHCI_HS400_TUNING;
A
Adrian Hunter 已提交
2331

2332 2333
	return err;
}
2334
EXPORT_SYMBOL_GPL(sdhci_execute_tuning);
2335

2336
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2337 2338 2339 2340 2341 2342 2343 2344 2345
{
	/* Host Controller v3.00 defines preset value registers */
	if (host->version < SDHCI_SPEC_300)
		return;

	/*
	 * We only enable or disable Preset Value if they are not already
	 * enabled or disabled respectively. Otherwise, we bail out.
	 */
2346 2347 2348 2349 2350 2351 2352 2353
	if (host->preset_enabled != enable) {
		u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

		if (enable)
			ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
		else
			ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

2354
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2355 2356 2357 2358 2359 2360 2361

		if (enable)
			host->flags |= SDHCI_PV_ENABLED;
		else
			host->flags &= ~SDHCI_PV_ENABLED;

		host->preset_enabled = enable;
2362
	}
2363 2364
}

2365 2366 2367 2368 2369 2370
static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
				int err)
{
	struct sdhci_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

2371
	if (data->host_cookie != COOKIE_UNMAPPED)
2372
		dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
2373
			     mmc_get_dma_dir(data));
2374 2375

	data->host_cookie = COOKIE_UNMAPPED;
2376 2377
}

2378
static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq)
2379 2380 2381
{
	struct sdhci_host *host = mmc_priv(mmc);

2382
	mrq->data->host_cookie = COOKIE_UNMAPPED;
2383

2384 2385 2386 2387 2388 2389
	/*
	 * No pre-mapping in the pre hook if we're using the bounce buffer,
	 * for that we would need two bounce buffers since one buffer is
	 * in flight when this is getting called.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA && !host->bounce_buffer)
2390
		sdhci_pre_dma_transfer(host, mrq->data, COOKIE_PRE_MAPPED);
2391 2392
}

2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410
static inline bool sdhci_has_requests(struct sdhci_host *host)
{
	return host->cmd || host->data_cmd;
}

static void sdhci_error_out_mrqs(struct sdhci_host *host, int err)
{
	if (host->data_cmd) {
		host->data_cmd->error = err;
		sdhci_finish_mrq(host, host->data_cmd->mrq);
	}

	if (host->cmd) {
		host->cmd->error = err;
		sdhci_finish_mrq(host, host->cmd->mrq);
	}
}

2411
static void sdhci_card_event(struct mmc_host *mmc)
2412
{
2413
	struct sdhci_host *host = mmc_priv(mmc);
2414
	unsigned long flags;
2415
	int present;
2416

2417 2418 2419 2420
	/* First check if client has provided their own card event */
	if (host->ops->card_event)
		host->ops->card_event(host);

2421
	present = mmc->ops->get_cd(mmc);
2422

2423 2424
	spin_lock_irqsave(&host->lock, flags);

2425 2426
	/* Check sdhci_has_requests() first in case we are runtime suspended */
	if (sdhci_has_requests(host) && !present) {
2427
		pr_err("%s: Card removed during transfer!\n",
2428
			mmc_hostname(host->mmc));
2429
		pr_err("%s: Resetting controller.\n",
2430
			mmc_hostname(host->mmc));
2431

2432 2433
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2434

2435
		sdhci_error_out_mrqs(host, -ENOMEDIUM);
2436 2437 2438
	}

	spin_unlock_irqrestore(&host->lock, flags);
2439 2440 2441 2442
}

static const struct mmc_host_ops sdhci_ops = {
	.request	= sdhci_request,
2443 2444
	.post_req	= sdhci_post_req,
	.pre_req	= sdhci_pre_req,
2445
	.set_ios	= sdhci_set_ios,
2446
	.get_cd		= sdhci_get_cd,
2447 2448 2449 2450
	.get_ro		= sdhci_get_ro,
	.hw_reset	= sdhci_hw_reset,
	.enable_sdio_irq = sdhci_enable_sdio_irq,
	.start_signal_voltage_switch	= sdhci_start_signal_voltage_switch,
2451
	.prepare_hs400_tuning		= sdhci_prepare_hs400_tuning,
2452 2453
	.execute_tuning			= sdhci_execute_tuning,
	.card_event			= sdhci_card_event,
2454
	.card_busy	= sdhci_card_busy,
2455 2456 2457 2458 2459 2460 2461 2462
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

2463
static bool sdhci_request_done(struct sdhci_host *host)
2464 2465 2466
{
	unsigned long flags;
	struct mmc_request *mrq;
2467
	int i;
2468

2469 2470
	spin_lock_irqsave(&host->lock, flags);

2471 2472
	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		mrq = host->mrqs_done[i];
2473
		if (mrq)
2474
			break;
2475
	}
2476

2477 2478 2479 2480
	if (!mrq) {
		spin_unlock_irqrestore(&host->lock, flags);
		return true;
	}
2481

2482 2483
	sdhci_del_timer(host, mrq);

2484 2485 2486 2487 2488 2489 2490 2491 2492
	/*
	 * Always unmap the data buffers if they were mapped by
	 * sdhci_prepare_data() whenever we finish with a request.
	 * This avoids leaking DMA mappings on error.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		struct mmc_data *data = mrq->data;

		if (data && data->host_cookie == COOKIE_MAPPED) {
2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531
			if (host->bounce_buffer) {
				/*
				 * On reads, copy the bounced data into the
				 * sglist
				 */
				if (mmc_get_dma_dir(data) == DMA_FROM_DEVICE) {
					unsigned int length = data->bytes_xfered;

					if (length > host->bounce_buffer_size) {
						pr_err("%s: bounce buffer is %u bytes but DMA claims to have transferred %u bytes\n",
						       mmc_hostname(host->mmc),
						       host->bounce_buffer_size,
						       data->bytes_xfered);
						/* Cap it down and continue */
						length = host->bounce_buffer_size;
					}
					dma_sync_single_for_cpu(
						host->mmc->parent,
						host->bounce_addr,
						host->bounce_buffer_size,
						DMA_FROM_DEVICE);
					sg_copy_from_buffer(data->sg,
						data->sg_len,
						host->bounce_buffer,
						length);
				} else {
					/* No copying, just switch ownership */
					dma_sync_single_for_cpu(
						host->mmc->parent,
						host->bounce_addr,
						host->bounce_buffer_size,
						mmc_get_dma_dir(data));
				}
			} else {
				/* Unmap the raw data */
				dma_unmap_sg(mmc_dev(host->mmc), data->sg,
					     data->sg_len,
					     mmc_get_dma_dir(data));
			}
2532 2533 2534 2535
			data->host_cookie = COOKIE_UNMAPPED;
		}
	}

2536 2537 2538 2539
	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
2540
	if (sdhci_needs_reset(host, mrq)) {
2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551
		/*
		 * Do not finish until command and data lines are available for
		 * reset. Note there can only be one other mrq, so it cannot
		 * also be in mrqs_done, otherwise host->cmd and host->data_cmd
		 * would both be null.
		 */
		if (host->cmd || host->data_cmd) {
			spin_unlock_irqrestore(&host->lock, flags);
			return true;
		}

2552
		/* Some controllers need this kick or reset won't work here */
2553
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
2554
			/* This is to force an update */
2555
			host->ops->set_clock(host, host->clock);
2556 2557 2558

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
2559 2560
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2561 2562

		host->pending_reset = false;
2563 2564
	}

2565 2566
	if (!sdhci_has_requests(host))
		sdhci_led_deactivate(host);
2567

2568 2569
	host->mrqs_done[i] = NULL;

2570
	mmiowb();
2571 2572 2573
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
2574 2575 2576 2577 2578 2579 2580 2581 2582 2583

	return false;
}

static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host = (struct sdhci_host *)param;

	while (!sdhci_request_done(host))
		;
2584 2585
}

2586
static void sdhci_timeout_timer(struct timer_list *t)
2587 2588 2589 2590
{
	struct sdhci_host *host;
	unsigned long flags;

2591
	host = from_timer(host, t, timer);
2592 2593 2594

	spin_lock_irqsave(&host->lock, flags);

2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607
	if (host->cmd && !sdhci_data_line_cmd(host->cmd)) {
		pr_err("%s: Timeout waiting for hardware cmd interrupt.\n",
		       mmc_hostname(host->mmc));
		sdhci_dumpregs(host);

		host->cmd->error = -ETIMEDOUT;
		sdhci_finish_mrq(host, host->cmd->mrq);
	}

	mmiowb();
	spin_unlock_irqrestore(&host->lock, flags);
}

2608
static void sdhci_timeout_data_timer(struct timer_list *t)
2609 2610 2611 2612
{
	struct sdhci_host *host;
	unsigned long flags;

2613
	host = from_timer(host, t, data_timer);
2614 2615 2616 2617 2618

	spin_lock_irqsave(&host->lock, flags);

	if (host->data || host->data_cmd ||
	    (host->cmd && sdhci_data_line_cmd(host->cmd))) {
2619 2620
		pr_err("%s: Timeout waiting for hardware interrupt.\n",
		       mmc_hostname(host->mmc));
2621 2622 2623
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
2624
			host->data->error = -ETIMEDOUT;
2625
			sdhci_finish_data(host);
2626 2627 2628
		} else if (host->data_cmd) {
			host->data_cmd->error = -ETIMEDOUT;
			sdhci_finish_mrq(host, host->data_cmd->mrq);
2629
		} else {
2630 2631
			host->cmd->error = -ETIMEDOUT;
			sdhci_finish_mrq(host, host->cmd->mrq);
2632 2633 2634
		}
	}

2635
	mmiowb();
2636 2637 2638 2639 2640 2641 2642 2643 2644
	spin_unlock_irqrestore(&host->lock, flags);
}

/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

2645
static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
2646 2647
{
	if (!host->cmd) {
2648 2649 2650 2651 2652 2653 2654
		/*
		 * SDHCI recovers from errors by resetting the cmd and data
		 * circuits.  Until that is done, there very well might be more
		 * interrupts, so ignore them in that case.
		 */
		if (host->pending_reset)
			return;
2655 2656
		pr_err("%s: Got command interrupt 0x%08x even though no command operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2657 2658 2659 2660
		sdhci_dumpregs(host);
		return;
	}

2661 2662 2663 2664 2665 2666
	if (intmask & (SDHCI_INT_TIMEOUT | SDHCI_INT_CRC |
		       SDHCI_INT_END_BIT | SDHCI_INT_INDEX)) {
		if (intmask & SDHCI_INT_TIMEOUT)
			host->cmd->error = -ETIMEDOUT;
		else
			host->cmd->error = -EILSEQ;
2667

2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684
		/*
		 * If this command initiates a data phase and a response
		 * CRC error is signalled, the card can start transferring
		 * data - the card may have received the command without
		 * error.  We must not terminate the mmc_request early.
		 *
		 * If the card did not receive the command or returned an
		 * error which prevented it sending data, the data phase
		 * will time out.
		 */
		if (host->cmd->data &&
		    (intmask & (SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)) ==
		     SDHCI_INT_CRC) {
			host->cmd = NULL;
			return;
		}

2685
		sdhci_finish_mrq(host, host->cmd->mrq);
2686 2687 2688 2689
		return;
	}

	if (intmask & SDHCI_INT_RESPONSE)
2690
		sdhci_finish_command(host);
2691 2692
}

2693
static void sdhci_adma_show_error(struct sdhci_host *host)
2694
{
2695
	void *desc = host->adma_table;
2696 2697 2698 2699

	sdhci_dumpregs(host);

	while (true) {
2700 2701 2702
		struct sdhci_adma2_64_desc *dma_desc = desc;

		if (host->flags & SDHCI_USE_64_BIT_DMA)
2703 2704
			DBG("%p: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    desc, le32_to_cpu(dma_desc->addr_hi),
2705 2706 2707 2708
			    le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
		else
2709 2710
			DBG("%p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    desc, le32_to_cpu(dma_desc->addr_lo),
2711 2712
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
2713

2714
		desc += host->desc_sz;
2715

2716
		if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
2717 2718 2719 2720
			break;
	}
}

2721 2722
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
2723
	u32 command;
2724

2725 2726
	/* CMD19 generates _only_ Buffer Read Ready interrupt */
	if (intmask & SDHCI_INT_DATA_AVAIL) {
2727 2728 2729
		command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
		if (command == MMC_SEND_TUNING_BLOCK ||
		    command == MMC_SEND_TUNING_BLOCK_HS200) {
2730 2731 2732 2733 2734 2735
			host->tuning_done = 1;
			wake_up(&host->buf_ready_int);
			return;
		}
	}

2736
	if (!host->data) {
2737 2738
		struct mmc_command *data_cmd = host->data_cmd;

2739
		/*
2740 2741 2742
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
2743
		 */
2744
		if (data_cmd && (data_cmd->flags & MMC_RSP_BUSY)) {
2745
			if (intmask & SDHCI_INT_DATA_TIMEOUT) {
2746
				host->data_cmd = NULL;
2747
				data_cmd->error = -ETIMEDOUT;
2748
				sdhci_finish_mrq(host, data_cmd->mrq);
2749 2750
				return;
			}
2751
			if (intmask & SDHCI_INT_DATA_END) {
2752
				host->data_cmd = NULL;
2753 2754 2755 2756 2757
				/*
				 * Some cards handle busy-end interrupt
				 * before the command completed, so make
				 * sure we do things in the proper order.
				 */
2758 2759 2760
				if (host->cmd == data_cmd)
					return;

2761
				sdhci_finish_mrq(host, data_cmd->mrq);
2762 2763 2764
				return;
			}
		}
2765

2766 2767 2768 2769 2770 2771 2772 2773
		/*
		 * SDHCI recovers from errors by resetting the cmd and data
		 * circuits. Until that is done, there very well might be more
		 * interrupts, so ignore them in that case.
		 */
		if (host->pending_reset)
			return;

2774 2775
		pr_err("%s: Got data interrupt 0x%08x even though no data operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2776 2777 2778 2779 2780 2781
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
2782
		host->data->error = -ETIMEDOUT;
2783 2784 2785 2786 2787
	else if (intmask & SDHCI_INT_DATA_END_BIT)
		host->data->error = -EILSEQ;
	else if ((intmask & SDHCI_INT_DATA_CRC) &&
		SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
			!= MMC_BUS_TEST_R)
P
Pierre Ossman 已提交
2788
		host->data->error = -EILSEQ;
2789
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
2790
		pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
2791
		sdhci_adma_show_error(host);
2792
		host->data->error = -EIO;
2793 2794
		if (host->ops->adma_workaround)
			host->ops->adma_workaround(host, intmask);
2795
	}
2796

P
Pierre Ossman 已提交
2797
	if (host->data->error)
2798 2799
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
2800
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
2801 2802
			sdhci_transfer_pio(host);

2803 2804 2805 2806
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
2807 2808 2809 2810
		 *
		 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
		 * should return a valid address to continue from, but as
		 * some controllers are faulty, don't trust them.
2811
		 */
2812 2813
		if (intmask & SDHCI_INT_DMA_END) {
			u32 dmastart, dmanow;
2814 2815

			dmastart = sdhci_sdma_address(host);
2816 2817 2818 2819 2820 2821 2822 2823
			dmanow = dmastart + host->data->bytes_xfered;
			/*
			 * Force update to the next DMA block boundary.
			 */
			dmanow = (dmanow &
				~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
				SDHCI_DEFAULT_BOUNDARY_SIZE;
			host->data->bytes_xfered = dmanow - dmastart;
2824 2825
			DBG("DMA base 0x%08x, transferred 0x%06x bytes, next 0x%08x\n",
			    dmastart, host->data->bytes_xfered, dmanow);
2826 2827
			sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
		}
2828

2829
		if (intmask & SDHCI_INT_DATA_END) {
2830
			if (host->cmd == host->data_cmd) {
2831 2832 2833 2834 2835 2836 2837 2838 2839 2840
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
2841 2842 2843
	}
}

2844
static irqreturn_t sdhci_irq(int irq, void *dev_id)
2845
{
2846
	irqreturn_t result = IRQ_NONE;
2847
	struct sdhci_host *host = dev_id;
2848
	u32 intmask, mask, unexpected = 0;
2849
	int max_loops = 16;
2850 2851 2852

	spin_lock(&host->lock);

2853
	if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
2854
		spin_unlock(&host->lock);
2855
		return IRQ_NONE;
2856 2857
	}

2858
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
2859
	if (!intmask || intmask == 0xffffffff) {
2860 2861 2862 2863
		result = IRQ_NONE;
		goto out;
	}

2864
	do {
A
Adrian Hunter 已提交
2865 2866 2867 2868 2869 2870 2871 2872
		DBG("IRQ status 0x%08x\n", intmask);

		if (host->ops->irq) {
			intmask = host->ops->irq(host, intmask);
			if (!intmask)
				goto cont;
		}

2873 2874 2875 2876
		/* Clear selected interrupts. */
		mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
				  SDHCI_INT_BUS_POWER);
		sdhci_writel(host, mask, SDHCI_INT_STATUS);
2877

2878 2879 2880
		if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
			u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
2881

2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892
			/*
			 * There is a observation on i.mx esdhc.  INSERT
			 * bit will be immediately set again when it gets
			 * cleared, if a card is inserted.  We have to mask
			 * the irq to prevent interrupt storm which will
			 * freeze the system.  And the REMOVE gets the
			 * same situation.
			 *
			 * More testing are needed here to ensure it works
			 * for other platforms though.
			 */
2893 2894 2895 2896 2897 2898
			host->ier &= ~(SDHCI_INT_CARD_INSERT |
				       SDHCI_INT_CARD_REMOVE);
			host->ier |= present ? SDHCI_INT_CARD_REMOVE :
					       SDHCI_INT_CARD_INSERT;
			sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
			sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2899 2900 2901

			sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
				     SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
2902 2903 2904 2905

			host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
						       SDHCI_INT_CARD_REMOVE);
			result = IRQ_WAKE_THREAD;
2906
		}
2907

2908
		if (intmask & SDHCI_INT_CMD_MASK)
2909
			sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
2910

2911 2912
		if (intmask & SDHCI_INT_DATA_MASK)
			sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2913

2914 2915 2916
		if (intmask & SDHCI_INT_BUS_POWER)
			pr_err("%s: Card is consuming too much power!\n",
				mmc_hostname(host->mmc));
2917

2918 2919 2920
		if (intmask & SDHCI_INT_RETUNE)
			mmc_retune_needed(host->mmc);

2921 2922
		if ((intmask & SDHCI_INT_CARD_INT) &&
		    (host->ier & SDHCI_INT_CARD_INT)) {
2923 2924 2925 2926
			sdhci_enable_sdio_irq_nolock(host, false);
			host->thread_isr |= SDHCI_INT_CARD_INT;
			result = IRQ_WAKE_THREAD;
		}
P
Pierre Ossman 已提交
2927

2928 2929 2930
		intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
			     SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
			     SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
2931
			     SDHCI_INT_RETUNE | SDHCI_INT_CARD_INT);
P
Pierre Ossman 已提交
2932

2933 2934 2935 2936
		if (intmask) {
			unexpected |= intmask;
			sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		}
A
Adrian Hunter 已提交
2937
cont:
2938 2939
		if (result == IRQ_NONE)
			result = IRQ_HANDLED;
2940

2941 2942
		intmask = sdhci_readl(host, SDHCI_INT_STATUS);
	} while (intmask && --max_loops);
2943 2944 2945
out:
	spin_unlock(&host->lock);

2946 2947 2948 2949 2950
	if (unexpected) {
		pr_err("%s: Unexpected interrupt 0x%08x.\n",
			   mmc_hostname(host->mmc), unexpected);
		sdhci_dumpregs(host);
	}
P
Pierre Ossman 已提交
2951

2952 2953 2954
	return result;
}

2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965
static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
{
	struct sdhci_host *host = dev_id;
	unsigned long flags;
	u32 isr;

	spin_lock_irqsave(&host->lock, flags);
	isr = host->thread_isr;
	host->thread_isr = 0;
	spin_unlock_irqrestore(&host->lock, flags);

2966
	if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
2967 2968 2969 2970
		struct mmc_host *mmc = host->mmc;

		mmc->ops->card_event(mmc);
		mmc_detect_change(mmc, msecs_to_jiffies(200));
2971 2972
	}

2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984
	if (isr & SDHCI_INT_CARD_INT) {
		sdio_run_irqs(host->mmc);

		spin_lock_irqsave(&host->lock, flags);
		if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
			sdhci_enable_sdio_irq_nolock(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}

	return isr ? IRQ_HANDLED : IRQ_NONE;
}

2985 2986 2987 2988 2989 2990 2991
/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM
2992 2993 2994 2995 2996 2997 2998 2999

static bool sdhci_cd_irq_can_wakeup(struct sdhci_host *host)
{
	return mmc_card_is_removable(host->mmc) &&
	       !(host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
	       !mmc_can_gpio_cd(host->mmc);
}

3000 3001 3002 3003 3004 3005 3006 3007
/*
 * To enable wakeup events, the corresponding events have to be enabled in
 * the Interrupt Status Enable register too. See 'Table 1-6: Wakeup Signal
 * Table' in the SD Host Controller Standard Specification.
 * It is useless to restore SDHCI_INT_ENABLE state in
 * sdhci_disable_irq_wakeups() since it will be set by
 * sdhci_enable_card_detection() or sdhci_init().
 */
3008
static bool sdhci_enable_irq_wakeups(struct sdhci_host *host)
K
Kevin Liu 已提交
3009
{
3010 3011 3012 3013
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE |
		  SDHCI_WAKE_ON_INT;
	u32 irq_val = 0;
	u8 wake_val = 0;
K
Kevin Liu 已提交
3014 3015
	u8 val;

3016
	if (sdhci_cd_irq_can_wakeup(host)) {
3017 3018
		wake_val |= SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE;
		irq_val |= SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE;
3019
	}
3020

3021 3022 3023 3024 3025 3026 3027
	if (mmc_card_wake_sdio_irq(host->mmc)) {
		wake_val |= SDHCI_WAKE_ON_INT;
		irq_val |= SDHCI_INT_CARD_INT;
	}

	if (!irq_val)
		return false;
3028 3029 3030 3031

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	val |= wake_val;
K
Kevin Liu 已提交
3032
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
3033

3034
	sdhci_writel(host, irq_val, SDHCI_INT_ENABLE);
3035 3036 3037 3038

	host->irq_wake_enabled = !enable_irq_wake(host->irq);

	return host->irq_wake_enabled;
K
Kevin Liu 已提交
3039 3040
}

3041
static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
K
Kevin Liu 已提交
3042 3043 3044 3045 3046 3047 3048 3049
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
3050 3051 3052 3053

	disable_irq_wake(host->irq);

	host->irq_wake_enabled = false;
K
Kevin Liu 已提交
3054
}
3055

3056
int sdhci_suspend_host(struct sdhci_host *host)
3057
{
3058 3059
	sdhci_disable_card_detection(host);

3060
	mmc_retune_timer_stop(host->mmc);
3061

3062 3063
	if (!device_may_wakeup(mmc_dev(host->mmc)) ||
	    !sdhci_enable_irq_wakeups(host)) {
3064 3065 3066
		host->ier = 0;
		sdhci_writel(host, 0, SDHCI_INT_ENABLE);
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
K
Kevin Liu 已提交
3067 3068
		free_irq(host->irq, host);
	}
3069

3070
	return 0;
3071 3072
}

3073
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
3074

3075 3076
int sdhci_resume_host(struct sdhci_host *host)
{
3077
	struct mmc_host *mmc = host->mmc;
3078
	int ret = 0;
3079

3080
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
3081 3082 3083
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
3084

3085 3086 3087 3088 3089 3090
	if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
	    (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
		/* Card keeps power but host controller does not */
		sdhci_init(host, 0);
		host->pwr = 0;
		host->clock = 0;
3091
		mmc->ops->set_ios(mmc, &mmc->ios);
3092 3093 3094 3095
	} else {
		sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
		mmiowb();
	}
3096

3097 3098 3099
	if (host->irq_wake_enabled) {
		sdhci_disable_irq_wakeups(host);
	} else {
3100 3101 3102 3103 3104 3105 3106
		ret = request_threaded_irq(host->irq, sdhci_irq,
					   sdhci_thread_irq, IRQF_SHARED,
					   mmc_hostname(host->mmc), host);
		if (ret)
			return ret;
	}

3107 3108
	sdhci_enable_card_detection(host);

3109
	return ret;
3110 3111
}

3112
EXPORT_SYMBOL_GPL(sdhci_resume_host);
3113 3114 3115 3116 3117

int sdhci_runtime_suspend_host(struct sdhci_host *host)
{
	unsigned long flags;

3118
	mmc_retune_timer_stop(host->mmc);
3119 3120

	spin_lock_irqsave(&host->lock, flags);
3121 3122 3123
	host->ier &= SDHCI_INT_CARD_INT;
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
3124 3125
	spin_unlock_irqrestore(&host->lock, flags);

3126
	synchronize_hardirq(host->irq);
3127 3128 3129 3130 3131

	spin_lock_irqsave(&host->lock, flags);
	host->runtime_suspended = true;
	spin_unlock_irqrestore(&host->lock, flags);

3132
	return 0;
3133 3134 3135 3136 3137
}
EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);

int sdhci_runtime_resume_host(struct sdhci_host *host)
{
3138
	struct mmc_host *mmc = host->mmc;
3139
	unsigned long flags;
3140
	int host_flags = host->flags;
3141 3142 3143 3144 3145 3146 3147 3148

	if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}

	sdhci_init(host, 0);

3149 3150
	if (mmc->ios.power_mode != MMC_POWER_UNDEFINED &&
	    mmc->ios.power_mode != MMC_POWER_OFF) {
3151 3152 3153 3154 3155
		/* Force clock and power re-program */
		host->pwr = 0;
		host->clock = 0;
		mmc->ops->start_signal_voltage_switch(mmc, &mmc->ios);
		mmc->ops->set_ios(mmc, &mmc->ios);
3156

3157 3158 3159 3160 3161 3162
		if ((host_flags & SDHCI_PV_ENABLED) &&
		    !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
			spin_lock_irqsave(&host->lock, flags);
			sdhci_enable_preset_value(host, true);
			spin_unlock_irqrestore(&host->lock, flags);
		}
3163

3164 3165 3166 3167
		if ((mmc->caps2 & MMC_CAP2_HS400_ES) &&
		    mmc->ops->hs400_enhanced_strobe)
			mmc->ops->hs400_enhanced_strobe(mmc, &mmc->ios);
	}
3168

3169 3170 3171 3172 3173
	spin_lock_irqsave(&host->lock, flags);

	host->runtime_suspended = false;

	/* Enable SDIO IRQ */
3174
	if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
3175 3176 3177 3178 3179 3180 3181
		sdhci_enable_sdio_irq_nolock(host, true);

	/* Enable Card Detection */
	sdhci_enable_card_detection(host);

	spin_unlock_irqrestore(&host->lock, flags);

3182
	return 0;
3183 3184 3185
}
EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);

3186
#endif /* CONFIG_PM */
3187

A
Adrian Hunter 已提交
3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209
/*****************************************************************************\
 *                                                                           *
 * Command Queue Engine (CQE) helpers                                        *
 *                                                                           *
\*****************************************************************************/

void sdhci_cqe_enable(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
	u8 ctrl;

	spin_lock_irqsave(&host->lock, flags);

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	ctrl &= ~SDHCI_CTRL_DMA_MASK;
	if (host->flags & SDHCI_USE_64_BIT_DMA)
		ctrl |= SDHCI_CTRL_ADMA64;
	else
		ctrl |= SDHCI_CTRL_ADMA32;
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

3210
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(host->sdma_boundary, 512),
A
Adrian Hunter 已提交
3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300
		     SDHCI_BLOCK_SIZE);

	/* Set maximum timeout */
	sdhci_writeb(host, 0xE, SDHCI_TIMEOUT_CONTROL);

	host->ier = host->cqe_ier;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);

	host->cqe_on = true;

	pr_debug("%s: sdhci: CQE on, IRQ mask %#x, IRQ status %#x\n",
		 mmc_hostname(mmc), host->ier,
		 sdhci_readl(host, SDHCI_INT_STATUS));

	mmiowb();
	spin_unlock_irqrestore(&host->lock, flags);
}
EXPORT_SYMBOL_GPL(sdhci_cqe_enable);

void sdhci_cqe_disable(struct mmc_host *mmc, bool recovery)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

	sdhci_set_default_irqs(host);

	host->cqe_on = false;

	if (recovery) {
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
	}

	pr_debug("%s: sdhci: CQE off, IRQ mask %#x, IRQ status %#x\n",
		 mmc_hostname(mmc), host->ier,
		 sdhci_readl(host, SDHCI_INT_STATUS));

	mmiowb();
	spin_unlock_irqrestore(&host->lock, flags);
}
EXPORT_SYMBOL_GPL(sdhci_cqe_disable);

bool sdhci_cqe_irq(struct sdhci_host *host, u32 intmask, int *cmd_error,
		   int *data_error)
{
	u32 mask;

	if (!host->cqe_on)
		return false;

	if (intmask & (SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC))
		*cmd_error = -EILSEQ;
	else if (intmask & SDHCI_INT_TIMEOUT)
		*cmd_error = -ETIMEDOUT;
	else
		*cmd_error = 0;

	if (intmask & (SDHCI_INT_DATA_END_BIT | SDHCI_INT_DATA_CRC))
		*data_error = -EILSEQ;
	else if (intmask & SDHCI_INT_DATA_TIMEOUT)
		*data_error = -ETIMEDOUT;
	else if (intmask & SDHCI_INT_ADMA_ERROR)
		*data_error = -EIO;
	else
		*data_error = 0;

	/* Clear selected interrupts. */
	mask = intmask & host->cqe_ier;
	sdhci_writel(host, mask, SDHCI_INT_STATUS);

	if (intmask & SDHCI_INT_BUS_POWER)
		pr_err("%s: Card is consuming too much power!\n",
		       mmc_hostname(host->mmc));

	intmask &= ~(host->cqe_ier | SDHCI_INT_ERROR);
	if (intmask) {
		sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		pr_err("%s: CQE: Unexpected interrupt 0x%08x.\n",
		       mmc_hostname(host->mmc), intmask);
		sdhci_dumpregs(host);
	}

	return true;
}
EXPORT_SYMBOL_GPL(sdhci_cqe_irq);

3301 3302
/*****************************************************************************\
 *                                                                           *
3303
 * Device allocation/registration                                            *
3304 3305 3306
 *                                                                           *
\*****************************************************************************/

3307 3308
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
3309 3310 3311 3312
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

3313
	WARN_ON(dev == NULL);
3314

3315
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
3316
	if (!mmc)
3317
		return ERR_PTR(-ENOMEM);
3318 3319 3320

	host = mmc_priv(mmc);
	host->mmc = mmc;
3321 3322
	host->mmc_host_ops = sdhci_ops;
	mmc->ops = &host->mmc_host_ops;
3323

3324 3325
	host->flags = SDHCI_SIGNALING_330;

A
Adrian Hunter 已提交
3326 3327 3328
	host->cqe_ier     = SDHCI_CQE_INT_MASK;
	host->cqe_err_ier = SDHCI_CQE_INT_ERR_MASK;

3329 3330
	host->tuning_delay = -1;

3331 3332
	host->sdma_boundary = SDHCI_DEFAULT_BOUNDARY_ARG;

3333 3334
	return host;
}
3335

3336
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
3337

3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367
static int sdhci_set_dma_mask(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;
	struct device *dev = mmc_dev(mmc);
	int ret = -EINVAL;

	if (host->quirks2 & SDHCI_QUIRK2_BROKEN_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_64_BIT_DMA;

	/* Try 64-bit mask if hardware is capable  of it */
	if (host->flags & SDHCI_USE_64_BIT_DMA) {
		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64));
		if (ret) {
			pr_warn("%s: Failed to set 64-bit DMA mask.\n",
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_64_BIT_DMA;
		}
	}

	/* 32-bit mask as default & fallback */
	if (ret) {
		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
		if (ret)
			pr_warn("%s: Failed to set 32-bit DMA mask.\n",
				mmc_hostname(mmc));
	}

	return ret;
}

3368 3369 3370
void __sdhci_read_caps(struct sdhci_host *host, u16 *ver, u32 *caps, u32 *caps1)
{
	u16 v;
3371 3372
	u64 dt_caps_mask = 0;
	u64 dt_caps = 0;
3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386

	if (host->read_caps)
		return;

	host->read_caps = true;

	if (debug_quirks)
		host->quirks = debug_quirks;

	if (debug_quirks2)
		host->quirks2 = debug_quirks2;

	sdhci_do_reset(host, SDHCI_RESET_ALL);

3387 3388 3389 3390 3391
	of_property_read_u64(mmc_dev(host->mmc)->of_node,
			     "sdhci-caps-mask", &dt_caps_mask);
	of_property_read_u64(mmc_dev(host->mmc)->of_node,
			     "sdhci-caps", &dt_caps);

3392 3393 3394 3395 3396 3397
	v = ver ? *ver : sdhci_readw(host, SDHCI_HOST_VERSION);
	host->version = (v & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;

	if (host->quirks & SDHCI_QUIRK_MISSING_CAPS)
		return;

3398 3399 3400 3401 3402 3403 3404
	if (caps) {
		host->caps = *caps;
	} else {
		host->caps = sdhci_readl(host, SDHCI_CAPABILITIES);
		host->caps &= ~lower_32_bits(dt_caps_mask);
		host->caps |= lower_32_bits(dt_caps);
	}
3405 3406 3407 3408

	if (host->version < SDHCI_SPEC_300)
		return;

3409 3410 3411 3412 3413 3414 3415
	if (caps1) {
		host->caps1 = *caps1;
	} else {
		host->caps1 = sdhci_readl(host, SDHCI_CAPABILITIES_1);
		host->caps1 &= ~upper_32_bits(dt_caps_mask);
		host->caps1 |= upper_32_bits(dt_caps);
	}
3416 3417 3418
}
EXPORT_SYMBOL_GPL(__sdhci_read_caps);

3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480
static int sdhci_allocate_bounce_buffer(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;
	unsigned int max_blocks;
	unsigned int bounce_size;
	int ret;

	/*
	 * Cap the bounce buffer at 64KB. Using a bigger bounce buffer
	 * has diminishing returns, this is probably because SD/MMC
	 * cards are usually optimized to handle this size of requests.
	 */
	bounce_size = SZ_64K;
	/*
	 * Adjust downwards to maximum request size if this is less
	 * than our segment size, else hammer down the maximum
	 * request size to the maximum buffer size.
	 */
	if (mmc->max_req_size < bounce_size)
		bounce_size = mmc->max_req_size;
	max_blocks = bounce_size / 512;

	/*
	 * When we just support one segment, we can get significant
	 * speedups by the help of a bounce buffer to group scattered
	 * reads/writes together.
	 */
	host->bounce_buffer = devm_kmalloc(mmc->parent,
					   bounce_size,
					   GFP_KERNEL);
	if (!host->bounce_buffer) {
		pr_err("%s: failed to allocate %u bytes for bounce buffer, falling back to single segments\n",
		       mmc_hostname(mmc),
		       bounce_size);
		/*
		 * Exiting with zero here makes sure we proceed with
		 * mmc->max_segs == 1.
		 */
		return 0;
	}

	host->bounce_addr = dma_map_single(mmc->parent,
					   host->bounce_buffer,
					   bounce_size,
					   DMA_BIDIRECTIONAL);
	ret = dma_mapping_error(mmc->parent, host->bounce_addr);
	if (ret)
		/* Again fall back to max_segs == 1 */
		return 0;
	host->bounce_buffer_size = bounce_size;

	/* Lie about this since we're bouncing */
	mmc->max_segs = max_blocks;
	mmc->max_seg_size = bounce_size;
	mmc->max_req_size = bounce_size;

	pr_info("%s bounce up to %u segments into one, max segment size %u bytes\n",
		mmc_hostname(mmc), max_blocks, bounce_size);

	return 0;
}

3481
int sdhci_setup_host(struct sdhci_host *host)
3482 3483
{
	struct mmc_host *mmc;
3484 3485
	u32 max_current_caps;
	unsigned int ocr_avail;
3486
	unsigned int override_timeout_clk;
3487
	u32 max_clk;
3488
	int ret;
3489

3490 3491 3492
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
3493

3494
	mmc = host->mmc;
3495

3496 3497 3498 3499 3500 3501 3502
	/*
	 * If there are external regulators, get them. Note this must be done
	 * early before resetting the host and reading the capabilities so that
	 * the host can take the appropriate action if regulators are not
	 * available.
	 */
	ret = mmc_regulator_get_supply(mmc);
3503
	if (ret)
3504 3505
		return ret;

3506 3507 3508 3509 3510 3511 3512
	DBG("Version:   0x%08x | Present:  0x%08x\n",
	    sdhci_readw(host, SDHCI_HOST_VERSION),
	    sdhci_readl(host, SDHCI_PRESENT_STATE));
	DBG("Caps:      0x%08x | Caps_1:   0x%08x\n",
	    sdhci_readl(host, SDHCI_CAPABILITIES),
	    sdhci_readl(host, SDHCI_CAPABILITIES_1));

3513
	sdhci_read_caps(host);
3514

3515 3516
	override_timeout_clk = host->timeout_clk;

3517
	if (host->version > SDHCI_SPEC_300) {
3518 3519
		pr_err("%s: Unknown controller version (%d). You may experience problems.\n",
		       mmc_hostname(mmc), host->version);
3520 3521
	}

3522
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
3523
		host->flags |= SDHCI_USE_SDMA;
3524
	else if (!(host->caps & SDHCI_CAN_DO_SDMA))
3525
		DBG("Controller doesn't have SDMA capability\n");
3526
	else
3527
		host->flags |= SDHCI_USE_SDMA;
3528

3529
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
3530
		(host->flags & SDHCI_USE_SDMA)) {
R
Rolf Eike Beer 已提交
3531
		DBG("Disabling DMA as it is marked broken\n");
3532
		host->flags &= ~SDHCI_USE_SDMA;
3533 3534
	}

3535
	if ((host->version >= SDHCI_SPEC_200) &&
3536
		(host->caps & SDHCI_CAN_DO_ADMA2))
3537
		host->flags |= SDHCI_USE_ADMA;
3538 3539 3540 3541 3542 3543 3544

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

3545 3546 3547 3548 3549 3550 3551
	/*
	 * It is assumed that a 64-bit capable device has set a 64-bit DMA mask
	 * and *must* do 64-bit DMA.  A driver has the opportunity to change
	 * that during the first call to ->enable_dma().  Similarly
	 * SDHCI_QUIRK2_BROKEN_64_BIT_DMA must be left to the drivers to
	 * implement.
	 */
3552
	if (host->caps & SDHCI_CAN_64BIT)
3553 3554
		host->flags |= SDHCI_USE_64_BIT_DMA;

3555
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566
		ret = sdhci_set_dma_mask(host);

		if (!ret && host->ops->enable_dma)
			ret = host->ops->enable_dma(host);

		if (ret) {
			pr_warn("%s: No suitable DMA available - falling back to PIO\n",
				mmc_hostname(mmc));
			host->flags &= ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);

			ret = 0;
3567 3568 3569
		}
	}

3570 3571 3572 3573
	/* SDMA does not support 64-bit DMA */
	if (host->flags & SDHCI_USE_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_SDMA;

3574
	if (host->flags & SDHCI_USE_ADMA) {
3575 3576 3577
		dma_addr_t dma;
		void *buf;

3578
		/*
3579 3580 3581 3582
		 * The DMA descriptor table size is calculated as the maximum
		 * number of segments times 2, to allow for an alignment
		 * descriptor for each segment, plus 1 for a nop end descriptor,
		 * all multipled by the descriptor size.
3583
		 */
3584 3585 3586 3587 3588 3589 3590 3591 3592
		if (host->flags & SDHCI_USE_64_BIT_DMA) {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_64_DESC_SZ;
			host->desc_sz = SDHCI_ADMA2_64_DESC_SZ;
		} else {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_32_DESC_SZ;
			host->desc_sz = SDHCI_ADMA2_32_DESC_SZ;
		}
3593

3594
		host->align_buffer_sz = SDHCI_MAX_SEGS * SDHCI_ADMA2_ALIGN;
3595 3596 3597
		buf = dma_alloc_coherent(mmc_dev(mmc), host->align_buffer_sz +
					 host->adma_table_sz, &dma, GFP_KERNEL);
		if (!buf) {
J
Joe Perches 已提交
3598
			pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
3599 3600
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
3601 3602
		} else if ((dma + host->align_buffer_sz) &
			   (SDHCI_ADMA2_DESC_ALIGN - 1)) {
J
Joe Perches 已提交
3603 3604
			pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
				mmc_hostname(mmc));
3605
			host->flags &= ~SDHCI_USE_ADMA;
3606 3607 3608 3609 3610
			dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
					  host->adma_table_sz, buf, dma);
		} else {
			host->align_buffer = buf;
			host->align_addr = dma;
3611

3612 3613 3614
			host->adma_table = buf + host->align_buffer_sz;
			host->adma_addr = dma + host->align_buffer_sz;
		}
3615 3616
	}

3617 3618 3619 3620 3621
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
3622
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
3623
		host->dma_mask = DMA_BIT_MASK(64);
3624
		mmc_dev(mmc)->dma_mask = &host->dma_mask;
3625
	}
3626

3627
	if (host->version >= SDHCI_SPEC_300)
3628
		host->max_clk = (host->caps & SDHCI_CLOCK_V3_BASE_MASK)
3629 3630
			>> SDHCI_CLOCK_BASE_SHIFT;
	else
3631
		host->max_clk = (host->caps & SDHCI_CLOCK_BASE_MASK)
3632 3633
			>> SDHCI_CLOCK_BASE_SHIFT;

3634
	host->max_clk *= 1000000;
3635 3636
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
3637
		if (!host->ops->get_max_clock) {
3638 3639
			pr_err("%s: Hardware doesn't specify base clock frequency.\n",
			       mmc_hostname(mmc));
3640 3641
			ret = -ENODEV;
			goto undma;
3642 3643
		}
		host->max_clk = host->ops->get_max_clock(host);
3644
	}
3645

3646 3647 3648 3649
	/*
	 * In case of Host Controller v3.00, find out whether clock
	 * multiplier is supported.
	 */
3650
	host->clk_mul = (host->caps1 & SDHCI_CLOCK_MUL_MASK) >>
3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661
			SDHCI_CLOCK_MUL_SHIFT;

	/*
	 * In case the value in Clock Multiplier is 0, then programmable
	 * clock mode is not supported, otherwise the actual clock
	 * multiplier is one more than the value of Clock Multiplier
	 * in the Capabilities Register.
	 */
	if (host->clk_mul)
		host->clk_mul += 1;

3662 3663 3664
	/*
	 * Set host parameters.
	 */
3665 3666
	max_clk = host->max_clk;

3667
	if (host->ops->get_min_clock)
3668
		mmc->f_min = host->ops->get_min_clock(host);
3669 3670 3671
	else if (host->version >= SDHCI_SPEC_300) {
		if (host->clk_mul) {
			mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
3672
			max_clk = host->max_clk * host->clk_mul;
3673 3674 3675
		} else
			mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
	} else
3676
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
3677

3678
	if (!mmc->f_max || mmc->f_max > max_clk)
3679 3680
		mmc->f_max = max_clk;

3681
	if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
3682
		host->timeout_clk = (host->caps & SDHCI_TIMEOUT_CLK_MASK) >>
3683
					SDHCI_TIMEOUT_CLK_SHIFT;
3684 3685 3686 3687

		if (host->caps & SDHCI_TIMEOUT_CLK_UNIT)
			host->timeout_clk *= 1000;

3688
		if (host->timeout_clk == 0) {
3689
			if (!host->ops->get_timeout_clock) {
3690 3691
				pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
					mmc_hostname(mmc));
3692 3693
				ret = -ENODEV;
				goto undma;
3694
			}
3695

3696 3697 3698 3699
			host->timeout_clk =
				DIV_ROUND_UP(host->ops->get_timeout_clock(host),
					     1000);
		}
3700

3701 3702 3703
		if (override_timeout_clk)
			host->timeout_clk = override_timeout_clk;

3704
		mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
3705
			host->ops->get_max_timeout_count(host) : 1 << 27;
3706 3707
		mmc->max_busy_timeout /= host->timeout_clk;
	}
3708

3709 3710 3711 3712
	if (host->quirks2 & SDHCI_QUIRK2_DISABLE_HW_TIMEOUT &&
	    !host->ops->get_max_timeout_count)
		mmc->max_busy_timeout = 0;

3713
	mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
3714
	mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
3715 3716 3717

	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
		host->flags |= SDHCI_AUTO_CMD12;
3718

3719
	/* Auto-CMD23 stuff only works in ADMA or PIO. */
A
Andrei Warkentin 已提交
3720
	if ((host->version >= SDHCI_SPEC_300) &&
3721
	    ((host->flags & SDHCI_USE_ADMA) ||
3722 3723
	     !(host->flags & SDHCI_USE_SDMA)) &&
	     !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
3724
		host->flags |= SDHCI_AUTO_CMD23;
3725
		DBG("Auto-CMD23 available\n");
3726
	} else {
3727
		DBG("Auto-CMD23 unavailable\n");
3728 3729
	}

3730 3731 3732 3733 3734 3735 3736
	/*
	 * A controller may support 8-bit width, but the board itself
	 * might not have the pins brought out.  Boards that support
	 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
	 * their platform code before calling sdhci_add_host(), and we
	 * won't assume 8-bit width for hosts without that CAP.
	 */
3737
	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
3738
		mmc->caps |= MMC_CAP_4_BIT_DATA;
3739

3740 3741 3742
	if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
		mmc->caps &= ~MMC_CAP_CMD23;

3743
	if (host->caps & SDHCI_CAN_DO_HISPD)
3744
		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
3745

3746
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
3747
	    mmc_card_is_removable(mmc) &&
3748
	    mmc_gpio_get_cd(host->mmc) < 0)
3749 3750
		mmc->caps |= MMC_CAP_NEEDS_POLL;

3751 3752
	if (!IS_ERR(mmc->supply.vqmmc)) {
		ret = regulator_enable(mmc->supply.vqmmc);
3753 3754

		/* If vqmmc provides no 1.8V signalling, then there's no UHS */
3755 3756
		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
						    1950000))
3757 3758 3759
			host->caps1 &= ~(SDHCI_SUPPORT_SDR104 |
					 SDHCI_SUPPORT_SDR50 |
					 SDHCI_SUPPORT_DDR50);
3760 3761 3762 3763 3764 3765

		/* In eMMC case vqmmc might be a fixed 1.8V regulator */
		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 2700000,
						    3600000))
			host->flags &= ~SDHCI_SIGNALING_330;

3766 3767 3768
		if (ret) {
			pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
				mmc_hostname(mmc), ret);
3769
			mmc->supply.vqmmc = ERR_PTR(-EINVAL);
3770
		}
3771
	}
3772

3773 3774 3775
	if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V) {
		host->caps1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
				 SDHCI_SUPPORT_DDR50);
3776 3777 3778 3779 3780 3781 3782 3783 3784 3785
		/*
		 * The SDHCI controller in a SoC might support HS200/HS400
		 * (indicated using mmc-hs200-1_8v/mmc-hs400-1_8v dt property),
		 * but if the board is modeled such that the IO lines are not
		 * connected to 1.8v then HS200/HS400 cannot be supported.
		 * Disable HS200/HS400 if the board does not have 1.8v connected
		 * to the IO lines. (Applicable for other modes in 1.8v)
		 */
		mmc->caps2 &= ~(MMC_CAP2_HSX00_1_8V | MMC_CAP2_HS400_ES);
		mmc->caps &= ~(MMC_CAP_1_8V_DDR | MMC_CAP_UHS);
3786
	}
3787

3788
	/* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
3789 3790
	if (host->caps1 & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
			   SDHCI_SUPPORT_DDR50))
3791 3792 3793
		mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;

	/* SDR104 supports also implies SDR50 support */
3794
	if (host->caps1 & SDHCI_SUPPORT_SDR104) {
3795
		mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
3796 3797 3798
		/* SD3.0: SDR104 is supported so (for eMMC) the caps2
		 * field can be promoted to support HS200.
		 */
3799
		if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
3800
			mmc->caps2 |= MMC_CAP2_HS200;
3801
	} else if (host->caps1 & SDHCI_SUPPORT_SDR50) {
3802
		mmc->caps |= MMC_CAP_UHS_SDR50;
3803
	}
3804

3805
	if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
3806
	    (host->caps1 & SDHCI_SUPPORT_HS400))
3807 3808
		mmc->caps2 |= MMC_CAP2_HS400;

3809 3810 3811 3812 3813 3814
	if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
	    (IS_ERR(mmc->supply.vqmmc) ||
	     !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
					     1300000)))
		mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;

3815 3816
	if ((host->caps1 & SDHCI_SUPPORT_DDR50) &&
	    !(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
3817 3818
		mmc->caps |= MMC_CAP_UHS_DDR50;

3819
	/* Does the host need tuning for SDR50? */
3820
	if (host->caps1 & SDHCI_USE_SDR50_TUNING)
3821 3822
		host->flags |= SDHCI_SDR50_NEEDS_TUNING;

3823
	/* Driver Type(s) (A, C, D) supported by the host */
3824
	if (host->caps1 & SDHCI_DRIVER_TYPE_A)
3825
		mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
3826
	if (host->caps1 & SDHCI_DRIVER_TYPE_C)
3827
		mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
3828
	if (host->caps1 & SDHCI_DRIVER_TYPE_D)
3829 3830
		mmc->caps |= MMC_CAP_DRIVER_TYPE_D;

3831
	/* Initial value for re-tuning timer count */
3832 3833
	host->tuning_count = (host->caps1 & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
			     SDHCI_RETUNING_TIMER_COUNT_SHIFT;
3834 3835 3836 3837 3838 3839 3840 3841 3842

	/*
	 * In case Re-tuning Timer is not disabled, the actual value of
	 * re-tuning timer will be 2 ^ (n - 1).
	 */
	if (host->tuning_count)
		host->tuning_count = 1 << (host->tuning_count - 1);

	/* Re-tuning mode supported by the Host Controller */
3843
	host->tuning_mode = (host->caps1 & SDHCI_RETUNING_MODE_MASK) >>
3844 3845
			     SDHCI_RETUNING_MODE_SHIFT;

3846
	ocr_avail = 0;
3847

3848 3849 3850 3851 3852 3853 3854 3855
	/*
	 * According to SD Host Controller spec v3.00, if the Host System
	 * can afford more than 150mA, Host Driver should set XPC to 1. Also
	 * the value is meaningful only if Voltage Support in the Capabilities
	 * register is set. The actual current value is 4 times the register
	 * value.
	 */
	max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
3856
	if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
3857
		int curr = regulator_get_current_limit(mmc->supply.vmmc);
3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870
		if (curr > 0) {

			/* convert to SDHCI_MAX_CURRENT format */
			curr = curr/1000;  /* convert to mA */
			curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;

			curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
			max_current_caps =
				(curr << SDHCI_MAX_CURRENT_330_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_300_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_180_SHIFT);
		}
	}
3871

3872
	if (host->caps & SDHCI_CAN_VDD_330) {
3873
		ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
3874

A
Aaron Lu 已提交
3875
		mmc->max_current_330 = ((max_current_caps &
3876 3877 3878 3879
				   SDHCI_MAX_CURRENT_330_MASK) >>
				   SDHCI_MAX_CURRENT_330_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
3880
	if (host->caps & SDHCI_CAN_VDD_300) {
3881
		ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
3882

A
Aaron Lu 已提交
3883
		mmc->max_current_300 = ((max_current_caps &
3884 3885 3886 3887
				   SDHCI_MAX_CURRENT_300_MASK) >>
				   SDHCI_MAX_CURRENT_300_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
3888
	if (host->caps & SDHCI_CAN_VDD_180) {
3889 3890
		ocr_avail |= MMC_VDD_165_195;

A
Aaron Lu 已提交
3891
		mmc->max_current_180 = ((max_current_caps &
3892 3893 3894 3895 3896
				   SDHCI_MAX_CURRENT_180_MASK) >>
				   SDHCI_MAX_CURRENT_180_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}

3897 3898 3899 3900 3901
	/* If OCR set by host, use it instead. */
	if (host->ocr_mask)
		ocr_avail = host->ocr_mask;

	/* If OCR set by external regulators, give it highest prio. */
3902
	if (mmc->ocr_avail)
3903
		ocr_avail = mmc->ocr_avail;
3904

3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916
	mmc->ocr_avail = ocr_avail;
	mmc->ocr_avail_sdio = ocr_avail;
	if (host->ocr_avail_sdio)
		mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
	mmc->ocr_avail_sd = ocr_avail;
	if (host->ocr_avail_sd)
		mmc->ocr_avail_sd &= host->ocr_avail_sd;
	else /* normal SD controllers don't support 1.8V */
		mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
	mmc->ocr_avail_mmc = ocr_avail;
	if (host->ocr_avail_mmc)
		mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
3917 3918

	if (mmc->ocr_avail == 0) {
3919 3920
		pr_err("%s: Hardware doesn't report any support voltages.\n",
		       mmc_hostname(mmc));
3921 3922
		ret = -ENODEV;
		goto unreg;
3923 3924
	}

3925 3926 3927 3928 3929 3930 3931 3932 3933
	if ((mmc->caps & (MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25 |
			  MMC_CAP_UHS_SDR50 | MMC_CAP_UHS_SDR104 |
			  MMC_CAP_UHS_DDR50 | MMC_CAP_1_8V_DDR)) ||
	    (mmc->caps2 & (MMC_CAP2_HS200_1_8V_SDR | MMC_CAP2_HS400_1_8V)))
		host->flags |= SDHCI_SIGNALING_180;

	if (mmc->caps2 & MMC_CAP2_HSX00_1_2V)
		host->flags |= SDHCI_SIGNALING_120;

3934 3935
	spin_lock_init(&host->lock);

3936 3937 3938 3939 3940 3941 3942
	/*
	 * Maximum number of sectors in one transfer. Limited by SDMA boundary
	 * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
	 * is less anyway.
	 */
	mmc->max_req_size = 524288;

3943
	/*
3944 3945
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
3946
	 */
3947
	if (host->flags & SDHCI_USE_ADMA) {
3948
		mmc->max_segs = SDHCI_MAX_SEGS;
3949
	} else if (host->flags & SDHCI_USE_SDMA) {
3950
		mmc->max_segs = 1;
3951 3952 3953 3954 3955 3956 3957
		if (swiotlb_max_segment()) {
			unsigned int max_req_size = (1 << IO_TLB_SHIFT) *
						IO_TLB_SEGSIZE;
			mmc->max_req_size = min(mmc->max_req_size,
						max_req_size);
		}
	} else { /* PIO */
3958
		mmc->max_segs = SDHCI_MAX_SEGS;
3959
	}
3960 3961 3962

	/*
	 * Maximum segment size. Could be one segment with the maximum number
3963 3964
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
3965
	 */
3966 3967 3968 3969 3970 3971
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
			mmc->max_seg_size = 65535;
		else
			mmc->max_seg_size = 65536;
	} else {
3972
		mmc->max_seg_size = mmc->max_req_size;
3973
	}
3974

3975 3976 3977 3978
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
3979 3980 3981
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
3982
		mmc->max_blk_size = (host->caps & SDHCI_MAX_BLOCK_MASK) >>
3983 3984
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
J
Joe Perches 已提交
3985 3986
			pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
				mmc_hostname(mmc));
3987 3988 3989 3990 3991
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
3992

3993 3994 3995
	/*
	 * Maximum block count.
	 */
3996
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
3997

3998 3999 4000 4001 4002 4003 4004
	if (mmc->max_segs == 1) {
		/* This may alter mmc->*_blk_* parameters */
		ret = sdhci_allocate_bounce_buffer(host);
		if (ret)
			return ret;
	}

4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021
	return 0;

unreg:
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
undma:
	if (host->align_buffer)
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
	host->adma_table = NULL;
	host->align_buffer = NULL;

	return ret;
}
EXPORT_SYMBOL_GPL(sdhci_setup_host);

4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037
void sdhci_cleanup_host(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;

	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);

	if (host->align_buffer)
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
	host->adma_table = NULL;
	host->align_buffer = NULL;
}
EXPORT_SYMBOL_GPL(sdhci_cleanup_host);

4038 4039 4040 4041 4042
int __sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;
	int ret;

4043 4044 4045 4046 4047 4048
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

4049 4050
	timer_setup(&host->timer, sdhci_timeout_timer, 0);
	timer_setup(&host->data_timer, sdhci_timeout_data_timer, 0);
4051

4052
	init_waitqueue_head(&host->buf_ready_int);
4053

4054 4055
	sdhci_init(host, 0);

4056 4057
	ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
				   IRQF_SHARED,	mmc_hostname(mmc), host);
4058 4059 4060
	if (ret) {
		pr_err("%s: Failed to request IRQ %d: %d\n",
		       mmc_hostname(mmc), host->irq, ret);
4061
		goto untasklet;
4062
	}
4063

4064
	ret = sdhci_led_register(host);
4065 4066 4067
	if (ret) {
		pr_err("%s: Failed to register LED device: %d\n",
		       mmc_hostname(mmc), ret);
4068
		goto unirq;
4069
	}
4070

4071 4072
	mmiowb();

4073 4074 4075
	ret = mmc_add_host(mmc);
	if (ret)
		goto unled;
4076

4077
	pr_info("%s: SDHCI controller on %s [%s] using %s\n",
4078
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
4079 4080
		(host->flags & SDHCI_USE_ADMA) ?
		(host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
4081
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
4082

4083 4084
	sdhci_enable_card_detection(host);

4085 4086
	return 0;

4087
unled:
4088
	sdhci_led_unregister(host);
4089
unirq:
4090
	sdhci_do_reset(host, SDHCI_RESET_ALL);
4091 4092
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
4093
	free_irq(host->irq, host);
4094
untasklet:
4095
	tasklet_kill(&host->finish_tasklet);
4096

4097 4098
	return ret;
}
4099 4100 4101 4102 4103 4104 4105 4106 4107
EXPORT_SYMBOL_GPL(__sdhci_add_host);

int sdhci_add_host(struct sdhci_host *host)
{
	int ret;

	ret = sdhci_setup_host(host);
	if (ret)
		return ret;
4108

4109 4110 4111 4112 4113 4114 4115 4116 4117 4118
	ret = __sdhci_add_host(host);
	if (ret)
		goto cleanup;

	return 0;

cleanup:
	sdhci_cleanup_host(host);

	return ret;
4119
}
4120
EXPORT_SYMBOL_GPL(sdhci_add_host);
4121

P
Pierre Ossman 已提交
4122
void sdhci_remove_host(struct sdhci_host *host, int dead)
4123
{
4124
	struct mmc_host *mmc = host->mmc;
P
Pierre Ossman 已提交
4125 4126 4127 4128 4129 4130 4131
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

4132
		if (sdhci_has_requests(host)) {
4133
			pr_err("%s: Controller removed during "
4134
				" transfer!\n", mmc_hostname(mmc));
4135
			sdhci_error_out_mrqs(host, -ENOMEDIUM);
P
Pierre Ossman 已提交
4136 4137 4138 4139 4140
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

4141 4142
	sdhci_disable_card_detection(host);

4143
	mmc_remove_host(mmc);
4144

4145
	sdhci_led_unregister(host);
4146

P
Pierre Ossman 已提交
4147
	if (!dead)
4148
		sdhci_do_reset(host, SDHCI_RESET_ALL);
4149

4150 4151
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
4152 4153 4154
	free_irq(host->irq, host);

	del_timer_sync(&host->timer);
4155
	del_timer_sync(&host->data_timer);
4156 4157

	tasklet_kill(&host->finish_tasklet);
4158

4159 4160
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
4161

4162
	if (host->align_buffer)
4163 4164 4165
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
4166

4167
	host->adma_table = NULL;
4168
	host->align_buffer = NULL;
4169 4170
}

4171
EXPORT_SYMBOL_GPL(sdhci_remove_host);
4172

4173
void sdhci_free_host(struct sdhci_host *host)
4174
{
4175
	mmc_free_host(host->mmc);
4176 4177
}

4178
EXPORT_SYMBOL_GPL(sdhci_free_host);
4179 4180 4181 4182 4183 4184 4185 4186 4187

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
4188
	pr_info(DRIVER_NAME
4189
		": Secure Digital Host Controller Interface driver\n");
4190
	pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
4191

4192
	return 0;
4193 4194 4195 4196 4197 4198 4199 4200 4201
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

4202
module_param(debug_quirks, uint, 0444);
4203
module_param(debug_quirks2, uint, 0444);
4204

4205
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
4206
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
4207
MODULE_LICENSE("GPL");
4208

4209
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
4210
MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");