sdhci.c 88.5 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16 17
 */

#include <linux/delay.h>
#include <linux/highmem.h>
18
#include <linux/io.h>
19
#include <linux/module.h>
20
#include <linux/dma-mapping.h>
21
#include <linux/slab.h>
22
#include <linux/scatterlist.h>
M
Marek Szyprowski 已提交
23
#include <linux/regulator/consumer.h>
24
#include <linux/pm_runtime.h>
25

26 27
#include <linux/leds.h>

28
#include <linux/mmc/mmc.h>
29
#include <linux/mmc/host.h>
30
#include <linux/mmc/card.h>
31
#include <linux/mmc/slot-gpio.h>
32 33 34 35 36 37

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
38
	pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
39

40 41 42 43 44
#if defined(CONFIG_LEDS_CLASS) || (defined(CONFIG_LEDS_CLASS_MODULE) && \
	defined(CONFIG_MMC_SDHCI_MODULE))
#define SDHCI_USE_LEDS_CLASS
#endif

45 46
#define MAX_TUNING_LOOP 40

47
static unsigned int debug_quirks = 0;
48
static unsigned int debug_quirks2;
49

50 51 52
static void sdhci_finish_data(struct sdhci_host *);

static void sdhci_finish_command(struct sdhci_host *);
53
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode);
54
static void sdhci_tuning_timer(unsigned long data);
55
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
56

57 58 59
#ifdef CONFIG_PM_RUNTIME
static int sdhci_runtime_pm_get(struct sdhci_host *host);
static int sdhci_runtime_pm_put(struct sdhci_host *host);
60 61
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host);
static void sdhci_runtime_pm_bus_off(struct sdhci_host *host);
62 63 64 65 66 67 68 69 70
#else
static inline int sdhci_runtime_pm_get(struct sdhci_host *host)
{
	return 0;
}
static inline int sdhci_runtime_pm_put(struct sdhci_host *host)
{
	return 0;
}
71 72 73 74 75 76
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
}
static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
}
77 78
#endif

79 80
static void sdhci_dumpregs(struct sdhci_host *host)
{
81
	pr_debug(DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
82
		mmc_hostname(host->mmc));
83

84
	pr_debug(DRIVER_NAME ": Sys addr: 0x%08x | Version:  0x%08x\n",
85 86
		sdhci_readl(host, SDHCI_DMA_ADDRESS),
		sdhci_readw(host, SDHCI_HOST_VERSION));
87
	pr_debug(DRIVER_NAME ": Blk size: 0x%08x | Blk cnt:  0x%08x\n",
88 89
		sdhci_readw(host, SDHCI_BLOCK_SIZE),
		sdhci_readw(host, SDHCI_BLOCK_COUNT));
90
	pr_debug(DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
91 92
		sdhci_readl(host, SDHCI_ARGUMENT),
		sdhci_readw(host, SDHCI_TRANSFER_MODE));
93
	pr_debug(DRIVER_NAME ": Present:  0x%08x | Host ctl: 0x%08x\n",
94 95
		sdhci_readl(host, SDHCI_PRESENT_STATE),
		sdhci_readb(host, SDHCI_HOST_CONTROL));
96
	pr_debug(DRIVER_NAME ": Power:    0x%08x | Blk gap:  0x%08x\n",
97 98
		sdhci_readb(host, SDHCI_POWER_CONTROL),
		sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
99
	pr_debug(DRIVER_NAME ": Wake-up:  0x%08x | Clock:    0x%08x\n",
100 101
		sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
		sdhci_readw(host, SDHCI_CLOCK_CONTROL));
102
	pr_debug(DRIVER_NAME ": Timeout:  0x%08x | Int stat: 0x%08x\n",
103 104
		sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
		sdhci_readl(host, SDHCI_INT_STATUS));
105
	pr_debug(DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
106 107
		sdhci_readl(host, SDHCI_INT_ENABLE),
		sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
108
	pr_debug(DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
109 110
		sdhci_readw(host, SDHCI_ACMD12_ERR),
		sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
111
	pr_debug(DRIVER_NAME ": Caps:     0x%08x | Caps_1:   0x%08x\n",
112
		sdhci_readl(host, SDHCI_CAPABILITIES),
113
		sdhci_readl(host, SDHCI_CAPABILITIES_1));
114
	pr_debug(DRIVER_NAME ": Cmd:      0x%08x | Max curr: 0x%08x\n",
115
		sdhci_readw(host, SDHCI_COMMAND),
116
		sdhci_readl(host, SDHCI_MAX_CURRENT));
117
	pr_debug(DRIVER_NAME ": Host ctl2: 0x%08x\n",
118
		sdhci_readw(host, SDHCI_HOST_CONTROL2));
119

120
	if (host->flags & SDHCI_USE_ADMA)
121
		pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
122 123 124
		       readl(host->ioaddr + SDHCI_ADMA_ERROR),
		       readl(host->ioaddr + SDHCI_ADMA_ADDRESS));

125
	pr_debug(DRIVER_NAME ": ===========================================\n");
126 127 128 129 130 131 132 133
}

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

134 135
static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
136
	u32 present;
137

138
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
139
	    (host->mmc->caps & MMC_CAP_NONREMOVABLE))
140 141
		return;

142 143 144
	if (enable) {
		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
145

146 147 148 149 150
		host->ier |= present ? SDHCI_INT_CARD_REMOVE :
				       SDHCI_INT_CARD_INSERT;
	} else {
		host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
	}
151 152 153

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
154 155 156 157 158 159 160 161 162 163 164 165
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

166
void sdhci_reset(struct sdhci_host *host, u8 mask)
167
{
168
	unsigned long timeout;
169

170
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
171

172
	if (mask & SDHCI_RESET_ALL) {
173
		host->clock = 0;
174 175 176 177
		/* Reset-all turns off SD Bus Power */
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
	}
178

179 180 181 182
	/* Wait max 100 ms */
	timeout = 100;

	/* hw clears the bit when it's done */
183
	while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
184
		if (timeout == 0) {
185
			pr_err("%s: Reset 0x%x never completed.\n",
186 187 188 189 190 191
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
		timeout--;
		mdelay(1);
192
	}
193 194 195 196 197 198 199 200 201 202
}
EXPORT_SYMBOL_GPL(sdhci_reset);

static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
{
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
		if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) &
			SDHCI_CARD_PRESENT))
			return;
	}
203

204
	host->ops->reset(host, mask);
205

206 207 208 209 210 211 212 213
	if (mask & SDHCI_RESET_ALL) {
		if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
			if (host->ops->enable_dma)
				host->ops->enable_dma(host);
		}

		/* Resetting the controller clears many */
		host->preset_enabled = false;
214
	}
215 216
}

217 218 219
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);

static void sdhci_init(struct sdhci_host *host, int soft)
220
{
221
	if (soft)
222
		sdhci_do_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
223
	else
224
		sdhci_do_reset(host, SDHCI_RESET_ALL);
225

226 227 228 229 230 231 232 233
	host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
		    SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
		    SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
		    SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
		    SDHCI_INT_RESPONSE;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
234 235 236 237 238 239

	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
		sdhci_set_ios(host->mmc, &host->mmc->ios);
	}
240
}
241

242 243
static void sdhci_reinit(struct sdhci_host *host)
{
244
	sdhci_init(host, 0);
245 246 247 248 249
	/*
	 * Retuning stuffs are affected by different cards inserted and only
	 * applicable to UHS-I cards. So reset these fields to their initial
	 * value when card is removed.
	 */
250 251 252
	if (host->flags & SDHCI_USING_RETUNING_TIMER) {
		host->flags &= ~SDHCI_USING_RETUNING_TIMER;

253 254 255 256 257
		del_timer_sync(&host->tuning_timer);
		host->flags &= ~SDHCI_NEEDS_RETUNING;
		host->mmc->max_blk_count =
			(host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
	}
258
	sdhci_enable_card_detection(host);
259 260 261 262 263 264
}

static void sdhci_activate_led(struct sdhci_host *host)
{
	u8 ctrl;

265
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
266
	ctrl |= SDHCI_CTRL_LED;
267
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
268 269 270 271 272 273
}

static void sdhci_deactivate_led(struct sdhci_host *host)
{
	u8 ctrl;

274
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
275
	ctrl &= ~SDHCI_CTRL_LED;
276
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
277 278
}

279
#ifdef SDHCI_USE_LEDS_CLASS
280 281 282 283 284 285 286 287
static void sdhci_led_control(struct led_classdev *led,
	enum led_brightness brightness)
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

288 289 290
	if (host->runtime_suspended)
		goto out;

291 292 293 294
	if (brightness == LED_OFF)
		sdhci_deactivate_led(host);
	else
		sdhci_activate_led(host);
295
out:
296 297 298 299
	spin_unlock_irqrestore(&host->lock, flags);
}
#endif

300 301 302 303 304 305
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
306
static void sdhci_read_block_pio(struct sdhci_host *host)
307
{
308 309
	unsigned long flags;
	size_t blksize, len, chunk;
310
	u32 uninitialized_var(scratch);
311
	u8 *buf;
312

P
Pierre Ossman 已提交
313
	DBG("PIO reading\n");
314

P
Pierre Ossman 已提交
315
	blksize = host->data->blksz;
316
	chunk = 0;
317

318
	local_irq_save(flags);
319

P
Pierre Ossman 已提交
320
	while (blksize) {
321 322
		if (!sg_miter_next(&host->sg_miter))
			BUG();
323

324
		len = min(host->sg_miter.length, blksize);
325

326 327
		blksize -= len;
		host->sg_miter.consumed = len;
328

329
		buf = host->sg_miter.addr;
330

331 332
		while (len) {
			if (chunk == 0) {
333
				scratch = sdhci_readl(host, SDHCI_BUFFER);
334
				chunk = 4;
P
Pierre Ossman 已提交
335
			}
336 337 338 339 340 341 342

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
343
		}
P
Pierre Ossman 已提交
344
	}
345 346 347 348

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
349
}
350

P
Pierre Ossman 已提交
351 352
static void sdhci_write_block_pio(struct sdhci_host *host)
{
353 354 355 356
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
357

P
Pierre Ossman 已提交
358 359 360
	DBG("PIO writing\n");

	blksize = host->data->blksz;
361 362
	chunk = 0;
	scratch = 0;
363

364
	local_irq_save(flags);
365

P
Pierre Ossman 已提交
366
	while (blksize) {
367 368
		if (!sg_miter_next(&host->sg_miter))
			BUG();
P
Pierre Ossman 已提交
369

370 371 372 373 374 375
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
376

377 378 379 380 381 382 383 384
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
385
				sdhci_writel(host, scratch, SDHCI_BUFFER);
386 387
				chunk = 0;
				scratch = 0;
388 389 390
			}
		}
	}
391 392 393 394

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
395 396 397 398 399 400 401 402
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

	BUG_ON(!host->data);

403
	if (host->blocks == 0)
P
Pierre Ossman 已提交
404 405 406 407 408 409 410
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

411 412 413 414 415 416 417 418 419
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

420
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
421 422 423
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

P
Pierre Ossman 已提交
424 425 426 427
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
428

429 430
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
431 432
			break;
	}
433

P
Pierre Ossman 已提交
434
	DBG("PIO transfer complete.\n");
435 436
}

437 438 439
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
440
	return kmap_atomic(sg_page(sg)) + sg->offset;
441 442 443 444
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
445
	kunmap_atomic(buffer);
446 447 448
	local_irq_restore(*flags);
}

449
static void sdhci_adma_write_desc(void *desc, u32 addr, int len, unsigned cmd)
B
Ben Dooks 已提交
450
{
451 452
	__le32 *dataddr = (__le32 __force *)(desc + 4);
	__le16 *cmdlen = (__le16 __force *)desc;
B
Ben Dooks 已提交
453

454 455
	/* SDHCI specification says ADMA descriptors should be 4 byte
	 * aligned, so using 16 or 32bit operations should be safe. */
B
Ben Dooks 已提交
456

457 458 459 460
	cmdlen[0] = cpu_to_le16(cmd);
	cmdlen[1] = cpu_to_le16(len);

	dataddr[0] = cpu_to_le32(addr);
B
Ben Dooks 已提交
461 462
}

463 464 465 466
static void sdhci_adma_mark_end(void *desc)
{
	u8 *dma_desc = desc;

A
Adrian Hunter 已提交
467
	dma_desc[0] |= ADMA2_END;
468 469
}

470
static int sdhci_adma_table_pre(struct sdhci_host *host,
471 472 473 474
	struct mmc_data *data)
{
	int direction;

475 476
	void *desc;
	void *align;
477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496
	dma_addr_t addr;
	dma_addr_t align_addr;
	int len, offset;

	struct scatterlist *sg;
	int i;
	char *buffer;
	unsigned long flags;

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	host->align_addr = dma_map_single(mmc_dev(host->mmc),
497
		host->align_buffer, host->align_buffer_sz, direction);
498
	if (dma_mapping_error(mmc_dev(host->mmc), host->align_addr))
499
		goto fail;
500
	BUG_ON(host->align_addr & host->align_mask);
501 502 503

	host->sg_count = dma_map_sg(mmc_dev(host->mmc),
		data->sg, data->sg_len, direction);
504 505
	if (host->sg_count == 0)
		goto unmap_align;
506

507
	desc = host->adma_table;
508 509 510 511 512 513 514 515 516 517 518 519 520 521 522
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
		 * The SDHCI specification states that ADMA
		 * addresses must be 32-bit aligned. If they
		 * aren't, then we use a bounce buffer for
		 * the (up to three) bytes that screw up the
		 * alignment.
		 */
523 524
		offset = (host->align_sz - (addr & host->align_mask)) &
			 host->align_mask;
525 526 527
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
528 529
				WARN_ON(((long)buffer & (PAGE_SIZE - 1)) >
					(PAGE_SIZE - offset));
530 531 532 533
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

B
Ben Dooks 已提交
534
			/* tran, valid */
A
Adrian Hunter 已提交
535 536
			sdhci_adma_write_desc(desc, align_addr, offset,
					      ADMA2_TRAN_VALID);
537 538 539

			BUG_ON(offset > 65536);

540 541
			align += host->align_sz;
			align_addr += host->align_sz;
542

543
			desc += host->desc_sz;
544 545 546 547 548 549 550

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

B
Ben Dooks 已提交
551
		/* tran, valid */
A
Adrian Hunter 已提交
552
		sdhci_adma_write_desc(desc, addr, len, ADMA2_TRAN_VALID);
553
		desc += host->desc_sz;
554 555 556 557 558

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
559
		WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
560 561
	}

562 563 564 565
	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
		/*
		* Mark the last descriptor as the terminating descriptor
		*/
566
		if (desc != host->adma_table) {
567
			desc -= host->desc_sz;
568
			sdhci_adma_mark_end(desc);
569 570 571 572 573
		}
	} else {
		/*
		* Add a terminating entry.
		*/
574

575
		/* nop, end, valid */
A
Adrian Hunter 已提交
576
		sdhci_adma_write_desc(desc, 0, 0, ADMA2_NOP_END_VALID);
577
	}
578 579 580 581 582 583

	/*
	 * Resync align buffer as we might have changed it.
	 */
	if (data->flags & MMC_DATA_WRITE) {
		dma_sync_single_for_device(mmc_dev(host->mmc),
584
			host->align_addr, host->align_buffer_sz, direction);
585 586
	}

587 588 589 590
	return 0;

unmap_align:
	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
591
		host->align_buffer_sz, direction);
592 593
fail:
	return -EINVAL;
594 595 596 597 598 599 600 601 602
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	int direction;

	struct scatterlist *sg;
	int i, size;
603
	void *align;
604 605
	char *buffer;
	unsigned long flags;
606
	bool has_unaligned;
607 608 609 610 611 612 613

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
614
		host->align_buffer_sz, direction);
615

616 617 618
	/* Do a quick scan of the SG list for any unaligned mappings */
	has_unaligned = false;
	for_each_sg(data->sg, sg, host->sg_count, i)
619
		if (sg_dma_address(sg) & host->align_mask) {
620 621 622 623 624
			has_unaligned = true;
			break;
		}

	if (has_unaligned && data->flags & MMC_DATA_READ) {
625 626 627 628 629 630
		dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
			data->sg_len, direction);

		align = host->align_buffer;

		for_each_sg(data->sg, sg, host->sg_count, i) {
631 632 633
			if (sg_dma_address(sg) & host->align_mask) {
				size = host->align_sz -
				       (sg_dma_address(sg) & host->align_mask);
634 635

				buffer = sdhci_kmap_atomic(sg, &flags);
636 637
				WARN_ON(((long)buffer & (PAGE_SIZE - 1)) >
					(PAGE_SIZE - size));
638 639 640
				memcpy(buffer, align, size);
				sdhci_kunmap_atomic(buffer, &flags);

641
				align += host->align_sz;
642 643 644 645 646 647 648 649
			}
		}
	}

	dma_unmap_sg(mmc_dev(host->mmc), data->sg,
		data->sg_len, direction);
}

650
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
651
{
652
	u8 count;
653
	struct mmc_data *data = cmd->data;
654
	unsigned target_timeout, current_timeout;
655

656 657 658 659 660 661
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
662
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
663
		return 0xE;
664

665
	/* Unspecified timeout, assume max */
666
	if (!data && !cmd->busy_timeout)
667
		return 0xE;
668

669 670
	/* timeout in us */
	if (!data)
671
		target_timeout = cmd->busy_timeout * 1000;
672 673 674 675 676
	else {
		target_timeout = data->timeout_ns / 1000;
		if (host->clock)
			target_timeout += data->timeout_clks / host->clock;
	}
677

678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
698 699
		DBG("%s: Too large timeout 0x%x requested for CMD%d!\n",
		    mmc_hostname(host->mmc), count, cmd->opcode);
700 701 702
		count = 0xE;
	}

703 704 705
	return count;
}

706 707 708 709 710 711
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
712
		host->ier = (host->ier & ~pio_irqs) | dma_irqs;
713
	else
714 715 716 717
		host->ier = (host->ier & ~dma_irqs) | pio_irqs;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
718 719
}

720
static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
721 722
{
	u8 count;
723 724 725 726 727 728 729 730 731 732 733

	if (host->ops->set_timeout) {
		host->ops->set_timeout(host, cmd);
	} else {
		count = sdhci_calc_timeout(host, cmd);
		sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
	}
}

static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
{
734
	u8 ctrl;
735
	struct mmc_data *data = cmd->data;
736
	int ret;
737 738 739

	WARN_ON(host->data);

740 741
	if (data || (cmd->flags & MMC_RSP_BUSY))
		sdhci_set_timeout(host, cmd);
742 743

	if (!data)
744 745 746 747 748 749 750 751 752
		return;

	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;
753
	host->data->bytes_xfered = 0;
754

755
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))
756 757
		host->flags |= SDHCI_REQ_USE_DMA;

758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785
	/*
	 * FIXME: This doesn't account for merging when mapping the
	 * scatterlist.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->length & 0x3) {
					DBG("Reverting to PIO because of "
						"transfer size (%d)\n",
						sg->length);
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
786 787 788 789 790 791
	}

	/*
	 * The assumption here being that alignment is the same after
	 * translation to device address space.
	 */
792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			/*
			 * As we use 3 byte chunks to work around
			 * alignment problems, we need to check this
			 * quirk.
			 */
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->offset & 0x3) {
					DBG("Reverting to PIO because of "
						"bad alignment\n");
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

822 823 824 825 826 827 828 829 830
	if (host->flags & SDHCI_REQ_USE_DMA) {
		if (host->flags & SDHCI_USE_ADMA) {
			ret = sdhci_adma_table_pre(host, data);
			if (ret) {
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
831
				host->flags &= ~SDHCI_REQ_USE_DMA;
832
			} else {
833 834
				sdhci_writel(host, host->adma_addr,
					SDHCI_ADMA_ADDRESS);
835 836
			}
		} else {
837
			int sg_cnt;
838

839
			sg_cnt = dma_map_sg(mmc_dev(host->mmc),
840 841 842 843
					data->sg, data->sg_len,
					(data->flags & MMC_DATA_READ) ?
						DMA_FROM_DEVICE :
						DMA_TO_DEVICE);
844
			if (sg_cnt == 0) {
845 846 847 848 849
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
850
				host->flags &= ~SDHCI_REQ_USE_DMA;
851
			} else {
852
				WARN_ON(sg_cnt != 1);
853 854
				sdhci_writel(host, sg_dma_address(data->sg),
					SDHCI_DMA_ADDRESS);
855 856 857 858
			}
		}
	}

859 860 861 862 863 864
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
865
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
866 867 868 869 870 871
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
			(host->flags & SDHCI_USE_ADMA))
			ctrl |= SDHCI_CTRL_ADMA32;
		else
			ctrl |= SDHCI_CTRL_SDMA;
872
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
873 874
	}

875
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
876 877 878 879 880 881 882 883
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
884
		host->blocks = data->blocks;
885
	}
886

887 888
	sdhci_set_transfer_irqs(host);

889 890 891
	/* Set the DMA boundary value and block size */
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
		data->blksz), SDHCI_BLOCK_SIZE);
892
	sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
893 894 895
}

static void sdhci_set_transfer_mode(struct sdhci_host *host,
896
	struct mmc_command *cmd)
897 898
{
	u16 mode;
899
	struct mmc_data *data = cmd->data;
900

901 902 903 904 905
	if (data == NULL) {
		/* clear Auto CMD settings for no data CMDs */
		mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
		sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
				SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
906
		return;
907
	}
908

909 910
	WARN_ON(!host->data);

911
	mode = SDHCI_TRNS_BLK_CNT_EN;
912 913 914 915 916 917 918 919
	if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
		mode |= SDHCI_TRNS_MULTI;
		/*
		 * If we are sending CMD23, CMD12 never gets sent
		 * on successful completion (so no Auto-CMD12).
		 */
		if (!host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD12))
			mode |= SDHCI_TRNS_AUTO_CMD12;
920 921 922 923
		else if (host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
			mode |= SDHCI_TRNS_AUTO_CMD23;
			sdhci_writel(host, host->mrq->sbc->arg, SDHCI_ARGUMENT2);
		}
924
	}
925

926 927
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
928
	if (host->flags & SDHCI_REQ_USE_DMA)
929 930
		mode |= SDHCI_TRNS_DMA;

931
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
932 933 934 935 936 937 938 939 940 941 942
}

static void sdhci_finish_data(struct sdhci_host *host)
{
	struct mmc_data *data;

	BUG_ON(!host->data);

	data = host->data;
	host->data = NULL;

943
	if (host->flags & SDHCI_REQ_USE_DMA) {
944 945 946 947 948 949 950
		if (host->flags & SDHCI_USE_ADMA)
			sdhci_adma_table_post(host, data);
		else {
			dma_unmap_sg(mmc_dev(host->mmc), data->sg,
				data->sg_len, (data->flags & MMC_DATA_READ) ?
					DMA_FROM_DEVICE : DMA_TO_DEVICE);
		}
951 952 953
	}

	/*
954 955 956 957 958
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
959
	 */
960 961
	if (data->error)
		data->bytes_xfered = 0;
962
	else
963
		data->bytes_xfered = data->blksz * data->blocks;
964

965 966 967 968 969 970 971 972 973
	/*
	 * Need to send CMD12 if -
	 * a) open-ended multiblock transfer (no CMD23)
	 * b) error in multiblock transfer
	 */
	if (data->stop &&
	    (data->error ||
	     !host->mrq->sbc)) {

974 975 976 977
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
P
Pierre Ossman 已提交
978
		if (data->error) {
979 980
			sdhci_do_reset(host, SDHCI_RESET_CMD);
			sdhci_do_reset(host, SDHCI_RESET_DATA);
981 982 983 984 985 986 987
		}

		sdhci_send_command(host, data->stop);
	} else
		tasklet_schedule(&host->finish_tasklet);
}

988
void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
989 990
{
	int flags;
991
	u32 mask;
992
	unsigned long timeout;
993 994 995 996

	WARN_ON(host->cmd);

	/* Wait max 10 ms */
997
	timeout = 10;
998 999 1000 1001 1002 1003 1004 1005 1006 1007

	mask = SDHCI_CMD_INHIBIT;
	if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
	if (host->mrq->data && (cmd == host->mrq->data->stop))
		mask &= ~SDHCI_DATA_INHIBIT;

1008
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
1009
		if (timeout == 0) {
1010
			pr_err("%s: Controller never released "
P
Pierre Ossman 已提交
1011
				"inhibit bit(s).\n", mmc_hostname(host->mmc));
1012
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
1013
			cmd->error = -EIO;
1014 1015 1016
			tasklet_schedule(&host->finish_tasklet);
			return;
		}
1017 1018 1019
		timeout--;
		mdelay(1);
	}
1020

1021
	timeout = jiffies;
1022 1023
	if (!cmd->data && cmd->busy_timeout > 9000)
		timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
1024 1025 1026
	else
		timeout += 10 * HZ;
	mod_timer(&host->timer, timeout);
1027 1028

	host->cmd = cmd;
1029
	host->busy_handle = 0;
1030

1031
	sdhci_prepare_data(host, cmd);
1032

1033
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
1034

1035
	sdhci_set_transfer_mode(host, cmd);
1036

1037
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
1038
		pr_err("%s: Unsupported response type!\n",
1039
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
1040
		cmd->error = -EINVAL;
1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057
		tasklet_schedule(&host->finish_tasklet);
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
1058 1059

	/* CMD19 is special in that the Data Present Select should be set */
1060 1061
	if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
	    cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
1062 1063
		flags |= SDHCI_CMD_DATA;

1064
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1065
}
1066
EXPORT_SYMBOL_GPL(sdhci_send_command);
1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077

static void sdhci_finish_command(struct sdhci_host *host)
{
	int i;

	BUG_ON(host->cmd == NULL);

	if (host->cmd->flags & MMC_RSP_PRESENT) {
		if (host->cmd->flags & MMC_RSP_136) {
			/* CRC is stripped so we need to do some shifting. */
			for (i = 0;i < 4;i++) {
1078
				host->cmd->resp[i] = sdhci_readl(host,
1079 1080 1081
					SDHCI_RESPONSE + (3-i)*4) << 8;
				if (i != 3)
					host->cmd->resp[i] |=
1082
						sdhci_readb(host,
1083 1084 1085
						SDHCI_RESPONSE + (3-i)*4-1);
			}
		} else {
1086
			host->cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1087 1088 1089
		}
	}

P
Pierre Ossman 已提交
1090
	host->cmd->error = 0;
1091

1092 1093 1094 1095 1096
	/* Finished CMD23, now send actual command. */
	if (host->cmd == host->mrq->sbc) {
		host->cmd = NULL;
		sdhci_send_command(host, host->mrq->cmd);
	} else {
1097

1098 1099 1100
		/* Processed actual command. */
		if (host->data && host->data_early)
			sdhci_finish_data(host);
1101

1102 1103 1104 1105 1106
		if (!host->cmd->data)
			tasklet_schedule(&host->finish_tasklet);

		host->cmd = NULL;
	}
1107 1108
}

1109 1110
static u16 sdhci_get_preset_value(struct sdhci_host *host)
{
1111
	u16 preset = 0;
1112

1113 1114
	switch (host->timing) {
	case MMC_TIMING_UHS_SDR12:
1115 1116
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
1117
	case MMC_TIMING_UHS_SDR25:
1118 1119
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
		break;
1120
	case MMC_TIMING_UHS_SDR50:
1121 1122
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
		break;
1123 1124
	case MMC_TIMING_UHS_SDR104:
	case MMC_TIMING_MMC_HS200:
1125 1126
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
		break;
1127
	case MMC_TIMING_UHS_DDR50:
1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
		break;
	default:
		pr_warn("%s: Invalid UHS-I mode selected\n",
			mmc_hostname(host->mmc));
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
	}
	return preset;
}

1139
void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
1140
{
1141
	int div = 0; /* Initialized for compiler warning */
1142
	int real_div = div, clk_mul = 1;
1143
	u16 clk = 0;
1144
	unsigned long timeout;
1145

1146 1147
	host->mmc->actual_clock = 0;

1148
	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
1149 1150

	if (clock == 0)
1151
		return;
1152

1153
	if (host->version >= SDHCI_SPEC_300) {
1154
		if (host->preset_enabled) {
1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171
			u16 pre_val;

			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			pre_val = sdhci_get_preset_value(host);
			div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
				>> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
			if (host->clk_mul &&
				(pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div + 1;
				clk_mul = host->clk_mul;
			} else {
				real_div = max_t(int, 1, div << 1);
			}
			goto clock_set;
		}

1172 1173 1174 1175 1176
		/*
		 * Check if the Host Controller supports Programmable Clock
		 * Mode.
		 */
		if (host->clk_mul) {
1177 1178 1179 1180 1181
			for (div = 1; div <= 1024; div++) {
				if ((host->max_clk * host->clk_mul / div)
					<= clock)
					break;
			}
1182
			/*
1183 1184
			 * Set Programmable Clock Mode in the Clock
			 * Control register.
1185
			 */
1186 1187 1188 1189
			clk = SDHCI_PROG_CLOCK_MODE;
			real_div = div;
			clk_mul = host->clk_mul;
			div--;
1190 1191 1192 1193 1194 1195 1196 1197 1198 1199
		} else {
			/* Version 3.00 divisors must be a multiple of 2. */
			if (host->max_clk <= clock)
				div = 1;
			else {
				for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
				     div += 2) {
					if ((host->max_clk / div) <= clock)
						break;
				}
1200
			}
1201
			real_div = div;
1202
			div >>= 1;
1203 1204 1205
		}
	} else {
		/* Version 2.00 divisors must be a power of 2. */
1206
		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1207 1208 1209
			if ((host->max_clk / div) <= clock)
				break;
		}
1210
		real_div = div;
1211
		div >>= 1;
1212 1213
	}

1214
clock_set:
1215
	if (real_div)
1216
		host->mmc->actual_clock = (host->max_clk * clk_mul) / real_div;
1217
	clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1218 1219
	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
		<< SDHCI_DIVIDER_HI_SHIFT;
1220
	clk |= SDHCI_CLOCK_INT_EN;
1221
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1222

1223 1224
	/* Wait max 20 ms */
	timeout = 20;
1225
	while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
1226 1227
		& SDHCI_CLOCK_INT_STABLE)) {
		if (timeout == 0) {
1228
			pr_err("%s: Internal clock never "
P
Pierre Ossman 已提交
1229
				"stabilised.\n", mmc_hostname(host->mmc));
1230 1231 1232
			sdhci_dumpregs(host);
			return;
		}
1233 1234 1235
		timeout--;
		mdelay(1);
	}
1236 1237

	clk |= SDHCI_CLOCK_CARD_EN;
1238
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1239
}
1240
EXPORT_SYMBOL_GPL(sdhci_set_clock);
1241

1242 1243
static void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
			    unsigned short vdd)
1244
{
1245
	struct mmc_host *mmc = host->mmc;
1246
	u8 pwr = 0;
1247

1248 1249
	if (!IS_ERR(mmc->supply.vmmc)) {
		spin_unlock_irq(&host->lock);
1250
		mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
1251 1252 1253 1254
		spin_lock_irq(&host->lock);
		return;
	}

1255 1256
	if (mode != MMC_POWER_OFF) {
		switch (1 << vdd) {
1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273
		case MMC_VDD_165_195:
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
			BUG();
		}
	}

	if (host->pwr == pwr)
1274
		return;
1275

1276 1277 1278
	host->pwr = pwr;

	if (pwr == 0) {
1279
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1280 1281
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
1282
		vdd = 0;
1283 1284 1285 1286 1287 1288 1289
	} else {
		/*
		 * Spec says that we should clear the power reg before setting
		 * a new value. Some controllers don't seem to like this though.
		 */
		if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
			sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1290

1291 1292 1293 1294 1295 1296 1297
		/*
		 * At least the Marvell CaFe chip gets confused if we set the
		 * voltage and set turn on power at the same time, so set the
		 * voltage first.
		 */
		if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
			sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1298

1299
		pwr |= SDHCI_POWER_ON;
1300

1301
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1302

1303 1304
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_on(host);
1305

1306 1307 1308 1309 1310 1311 1312
		/*
		 * Some controllers need an extra 10ms delay of 10ms before
		 * they can apply clock after applying power
		 */
		if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
			mdelay(10);
	}
1313 1314
}

1315 1316 1317 1318 1319 1320 1321 1322 1323
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sdhci_host *host;
1324
	int present;
1325
	unsigned long flags;
1326
	u32 tuning_opcode;
1327 1328 1329

	host = mmc_priv(mmc);

1330 1331
	sdhci_runtime_pm_get(host);

1332 1333 1334 1335
	spin_lock_irqsave(&host->lock, flags);

	WARN_ON(host->mrq != NULL);

1336
#ifndef SDHCI_USE_LEDS_CLASS
1337
	sdhci_activate_led(host);
1338
#endif
1339 1340 1341 1342 1343 1344

	/*
	 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
	 * requests if Auto-CMD12 is enabled.
	 */
	if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
1345 1346 1347 1348 1349
		if (mrq->stop) {
			mrq->data->stop = NULL;
			mrq->stop = NULL;
		}
	}
1350 1351 1352

	host->mrq = mrq;

1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367
	/*
	 * Firstly check card presence from cd-gpio.  The return could
	 * be one of the following possibilities:
	 *     negative: cd-gpio is not available
	 *     zero: cd-gpio is used, and card is removed
	 *     one: cd-gpio is used, and card is present
	 */
	present = mmc_gpio_get_cd(host->mmc);
	if (present < 0) {
		/* If polling, assume that the card is always present. */
		if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
			present = 1;
		else
			present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
					SDHCI_CARD_PRESENT;
1368 1369
	}

1370
	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
P
Pierre Ossman 已提交
1371
		host->mrq->cmd->error = -ENOMEDIUM;
1372
		tasklet_schedule(&host->finish_tasklet);
1373 1374 1375 1376 1377 1378
	} else {
		u32 present_state;

		present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
		/*
		 * Check if the re-tuning timer has already expired and there
1379 1380
		 * is no on-going data transfer and DAT0 is not busy. If so,
		 * we need to execute tuning procedure before sending command.
1381 1382
		 */
		if ((host->flags & SDHCI_NEEDS_RETUNING) &&
1383 1384
		    !(present_state & (SDHCI_DOING_WRITE | SDHCI_DOING_READ)) &&
		    (present_state & SDHCI_DATA_0_LVL_MASK)) {
1385 1386 1387 1388 1389 1390
			if (mmc->card) {
				/* eMMC uses cmd21 but sd and sdio use cmd19 */
				tuning_opcode =
					mmc->card->type == MMC_TYPE_MMC ?
					MMC_SEND_TUNING_BLOCK_HS200 :
					MMC_SEND_TUNING_BLOCK;
1391 1392 1393 1394 1395 1396 1397

				/* Here we need to set the host->mrq to NULL,
				 * in case the pending finish_tasklet
				 * finishes it incorrectly.
				 */
				host->mrq = NULL;

1398 1399 1400 1401 1402 1403 1404
				spin_unlock_irqrestore(&host->lock, flags);
				sdhci_execute_tuning(mmc, tuning_opcode);
				spin_lock_irqsave(&host->lock, flags);

				/* Restore original mmc_request structure */
				host->mrq = mrq;
			}
1405 1406
		}

1407
		if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
1408 1409 1410
			sdhci_send_command(host, mrq->sbc);
		else
			sdhci_send_command(host, mrq->cmd);
1411
	}
1412

1413
	mmiowb();
1414 1415 1416
	spin_unlock_irqrestore(&host->lock, flags);
}

1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437
void sdhci_set_bus_width(struct sdhci_host *host, int width)
{
	u8 ctrl;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	if (width == MMC_BUS_WIDTH_8) {
		ctrl &= ~SDHCI_CTRL_4BITBUS;
		if (host->version >= SDHCI_SPEC_300)
			ctrl |= SDHCI_CTRL_8BITBUS;
	} else {
		if (host->version >= SDHCI_SPEC_300)
			ctrl &= ~SDHCI_CTRL_8BITBUS;
		if (width == MMC_BUS_WIDTH_4)
			ctrl |= SDHCI_CTRL_4BITBUS;
		else
			ctrl &= ~SDHCI_CTRL_4BITBUS;
	}
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_set_bus_width);

1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460
void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
{
	u16 ctrl_2;

	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	/* Select Bus Speed Mode for host */
	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
	if ((timing == MMC_TIMING_MMC_HS200) ||
	    (timing == MMC_TIMING_UHS_SDR104))
		ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
	else if (timing == MMC_TIMING_UHS_SDR12)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
	else if (timing == MMC_TIMING_UHS_SDR25)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
	else if (timing == MMC_TIMING_UHS_SDR50)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
	else if ((timing == MMC_TIMING_UHS_DDR50) ||
		 (timing == MMC_TIMING_MMC_DDR52))
		ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
}
EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);

1461
static void sdhci_do_set_ios(struct sdhci_host *host, struct mmc_ios *ios)
1462 1463 1464
{
	unsigned long flags;
	u8 ctrl;
1465
	struct mmc_host *mmc = host->mmc;
1466 1467 1468

	spin_lock_irqsave(&host->lock, flags);

A
Adrian Hunter 已提交
1469 1470
	if (host->flags & SDHCI_DEVICE_DEAD) {
		spin_unlock_irqrestore(&host->lock, flags);
1471 1472
		if (!IS_ERR(mmc->supply.vmmc) &&
		    ios->power_mode == MMC_POWER_OFF)
1473
			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
A
Adrian Hunter 已提交
1474 1475
		return;
	}
P
Pierre Ossman 已提交
1476

1477 1478 1479 1480 1481
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1482
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1483
		sdhci_reinit(host);
1484 1485
	}

1486
	if (host->version >= SDHCI_SPEC_300 &&
1487 1488
		(ios->power_mode == MMC_POWER_UP) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
1489 1490
		sdhci_enable_preset_value(host, false);

1491
	if (!ios->clock || ios->clock != host->clock) {
1492
		host->ops->set_clock(host, ios->clock);
1493
		host->clock = ios->clock;
1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505

		if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
		    host->clock) {
			host->timeout_clk = host->mmc->actual_clock ?
						host->mmc->actual_clock / 1000 :
						host->clock / 1000;
			host->mmc->max_busy_timeout =
				host->ops->get_max_timeout_count ?
				host->ops->get_max_timeout_count(host) :
				1 << 27;
			host->mmc->max_busy_timeout /= host->timeout_clk;
		}
1506
	}
1507

1508
	sdhci_set_power(host, ios->power_mode, ios->vdd);
1509

1510 1511 1512
	if (host->ops->platform_send_init_74_clocks)
		host->ops->platform_send_init_74_clocks(host, ios->power_mode);

1513
	host->ops->set_bus_width(host, ios->bus_width);
1514

1515
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1516

1517 1518 1519
	if ((ios->timing == MMC_TIMING_SD_HS ||
	     ios->timing == MMC_TIMING_MMC_HS)
	    && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
1520 1521 1522 1523
		ctrl |= SDHCI_CTRL_HISPD;
	else
		ctrl &= ~SDHCI_CTRL_HISPD;

1524
	if (host->version >= SDHCI_SPEC_300) {
1525 1526 1527
		u16 clk, ctrl_2;

		/* In case of UHS-I modes, set High Speed Enable */
1528
		if ((ios->timing == MMC_TIMING_MMC_HS200) ||
1529
		    (ios->timing == MMC_TIMING_MMC_DDR52) ||
1530
		    (ios->timing == MMC_TIMING_UHS_SDR50) ||
1531 1532
		    (ios->timing == MMC_TIMING_UHS_SDR104) ||
		    (ios->timing == MMC_TIMING_UHS_DDR50) ||
1533
		    (ios->timing == MMC_TIMING_UHS_SDR25))
1534
			ctrl |= SDHCI_CTRL_HISPD;
1535

1536
		if (!host->preset_enabled) {
1537
			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1538 1539 1540 1541
			/*
			 * We only need to set Driver Strength if the
			 * preset value enable is not set.
			 */
1542
			ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1543 1544 1545 1546 1547 1548 1549
			ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
			if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;

			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565
		} else {
			/*
			 * According to SDHC Spec v3.00, if the Preset Value
			 * Enable in the Host Control 2 register is set, we
			 * need to reset SD Clock Enable before changing High
			 * Speed Enable to avoid generating clock gliches.
			 */

			/* Reset SD Clock Enable */
			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			clk &= ~SDHCI_CLOCK_CARD_EN;
			sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

			/* Re-enable SD Clock */
1566
			host->ops->set_clock(host, host->clock);
1567
		}
1568 1569 1570 1571 1572 1573

		/* Reset SD Clock Enable */
		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		clk &= ~SDHCI_CLOCK_CARD_EN;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

1574
		host->ops->set_uhs_signaling(host, ios->timing);
1575
		host->timing = ios->timing;
1576

1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590
		if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
				((ios->timing == MMC_TIMING_UHS_SDR12) ||
				 (ios->timing == MMC_TIMING_UHS_SDR25) ||
				 (ios->timing == MMC_TIMING_UHS_SDR50) ||
				 (ios->timing == MMC_TIMING_UHS_SDR104) ||
				 (ios->timing == MMC_TIMING_UHS_DDR50))) {
			u16 preset;

			sdhci_enable_preset_value(host, true);
			preset = sdhci_get_preset_value(host);
			ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
				>> SDHCI_PRESET_DRV_SHIFT;
		}

1591
		/* Re-enable SD Clock */
1592
		host->ops->set_clock(host, host->clock);
1593 1594
	} else
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1595

1596 1597 1598 1599 1600
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1601
	if(host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1602
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
1603

1604
	mmiowb();
1605 1606 1607
	spin_unlock_irqrestore(&host->lock, flags);
}

1608 1609 1610 1611 1612 1613 1614 1615 1616
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);

	sdhci_runtime_pm_get(host);
	sdhci_do_set_ios(host, ios);
	sdhci_runtime_pm_put(host);
}

1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647
static int sdhci_do_get_cd(struct sdhci_host *host)
{
	int gpio_cd = mmc_gpio_get_cd(host->mmc);

	if (host->flags & SDHCI_DEVICE_DEAD)
		return 0;

	/* If polling/nonremovable, assume that the card is always present. */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
	    (host->mmc->caps & MMC_CAP_NONREMOVABLE))
		return 1;

	/* Try slot gpio detect */
	if (!IS_ERR_VALUE(gpio_cd))
		return !!gpio_cd;

	/* Host native card detect */
	return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
}

static int sdhci_get_cd(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	int ret;

	sdhci_runtime_pm_get(host);
	ret = sdhci_do_get_cd(host);
	sdhci_runtime_pm_put(host);
	return ret;
}

1648
static int sdhci_check_ro(struct sdhci_host *host)
1649 1650
{
	unsigned long flags;
1651
	int is_readonly;
1652 1653 1654

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1655
	if (host->flags & SDHCI_DEVICE_DEAD)
1656 1657 1658
		is_readonly = 0;
	else if (host->ops->get_ro)
		is_readonly = host->ops->get_ro(host);
P
Pierre Ossman 已提交
1659
	else
1660 1661
		is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
				& SDHCI_WRITE_PROTECT);
1662 1663 1664

	spin_unlock_irqrestore(&host->lock, flags);

1665 1666 1667
	/* This quirk needs to be replaced by a callback-function later */
	return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
		!is_readonly : is_readonly;
1668 1669
}

1670 1671
#define SAMPLE_COUNT	5

1672
static int sdhci_do_get_ro(struct sdhci_host *host)
1673 1674 1675 1676
{
	int i, ro_count;

	if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
1677
		return sdhci_check_ro(host);
1678 1679 1680

	ro_count = 0;
	for (i = 0; i < SAMPLE_COUNT; i++) {
1681
		if (sdhci_check_ro(host)) {
1682 1683 1684 1685 1686 1687 1688 1689
			if (++ro_count > SAMPLE_COUNT / 2)
				return 1;
		}
		msleep(30);
	}
	return 0;
}

1690 1691 1692 1693 1694 1695 1696 1697
static void sdhci_hw_reset(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (host->ops && host->ops->hw_reset)
		host->ops->hw_reset(host);
}

1698
static int sdhci_get_ro(struct mmc_host *mmc)
P
Pierre Ossman 已提交
1699
{
1700 1701
	struct sdhci_host *host = mmc_priv(mmc);
	int ret;
P
Pierre Ossman 已提交
1702

1703 1704 1705 1706 1707
	sdhci_runtime_pm_get(host);
	ret = sdhci_do_get_ro(host);
	sdhci_runtime_pm_put(host);
	return ret;
}
P
Pierre Ossman 已提交
1708

1709 1710
static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
{
1711
	if (!(host->flags & SDHCI_DEVICE_DEAD)) {
1712
		if (enable)
1713
			host->ier |= SDHCI_INT_CARD_INT;
1714
		else
1715 1716 1717 1718
			host->ier &= ~SDHCI_INT_CARD_INT;

		sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
		sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
1719 1720
		mmiowb();
	}
1721 1722 1723 1724 1725 1726
}

static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
P
Pierre Ossman 已提交
1727

1728 1729
	sdhci_runtime_pm_get(host);

1730
	spin_lock_irqsave(&host->lock, flags);
1731 1732 1733 1734 1735
	if (enable)
		host->flags |= SDHCI_SDIO_IRQ_ENABLED;
	else
		host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;

1736
	sdhci_enable_sdio_irq_nolock(host, enable);
P
Pierre Ossman 已提交
1737
	spin_unlock_irqrestore(&host->lock, flags);
1738 1739

	sdhci_runtime_pm_put(host);
P
Pierre Ossman 已提交
1740 1741
}

1742
static int sdhci_do_start_signal_voltage_switch(struct sdhci_host *host,
1743
						struct mmc_ios *ios)
1744
{
1745
	struct mmc_host *mmc = host->mmc;
1746
	u16 ctrl;
1747
	int ret;
1748

1749 1750 1751 1752 1753 1754
	/*
	 * Signal Voltage Switching is only applicable for Host Controllers
	 * v3.00 and above.
	 */
	if (host->version < SDHCI_SPEC_300)
		return 0;
1755

1756 1757
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

1758
	switch (ios->signal_voltage) {
1759 1760 1761 1762
	case MMC_SIGNAL_VOLTAGE_330:
		/* Set 1.8V Signal Enable in the Host Control2 register to 0 */
		ctrl &= ~SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1763

1764 1765 1766
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc, 2700000,
						    3600000);
1767
			if (ret) {
J
Joe Perches 已提交
1768 1769
				pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
					mmc_hostname(mmc));
1770 1771 1772 1773 1774
				return -EIO;
			}
		}
		/* Wait for 5ms */
		usleep_range(5000, 5500);
1775

1776 1777 1778 1779
		/* 3.3V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_VDD_180))
			return 0;
1780

J
Joe Perches 已提交
1781 1782
		pr_warn("%s: 3.3V regulator output did not became stable\n",
			mmc_hostname(mmc));
1783 1784 1785

		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_180:
1786 1787
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc,
1788 1789
					1700000, 1950000);
			if (ret) {
J
Joe Perches 已提交
1790 1791
				pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
					mmc_hostname(mmc));
1792 1793 1794
				return -EIO;
			}
		}
1795 1796 1797 1798 1799

		/*
		 * Enable 1.8V Signal Enable in the Host Control2
		 * register
		 */
1800 1801
		ctrl |= SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1802

1803 1804 1805 1806
		/* 1.8V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (ctrl & SDHCI_CTRL_VDD_180)
			return 0;
1807

J
Joe Perches 已提交
1808 1809
		pr_warn("%s: 1.8V regulator output did not became stable\n",
			mmc_hostname(mmc));
1810

1811 1812
		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_120:
1813 1814 1815
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc, 1100000,
						    1300000);
1816
			if (ret) {
J
Joe Perches 已提交
1817 1818
				pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
					mmc_hostname(mmc));
1819
				return -EIO;
1820 1821
			}
		}
1822
		return 0;
1823
	default:
1824 1825
		/* No signal voltage switch required */
		return 0;
1826
	}
1827 1828
}

1829
static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
1830
	struct mmc_ios *ios)
1831 1832 1833 1834 1835 1836 1837
{
	struct sdhci_host *host = mmc_priv(mmc);
	int err;

	if (host->version < SDHCI_SPEC_300)
		return 0;
	sdhci_runtime_pm_get(host);
1838
	err = sdhci_do_start_signal_voltage_switch(host, ios);
1839 1840 1841 1842
	sdhci_runtime_pm_put(host);
	return err;
}

1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855
static int sdhci_card_busy(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	u32 present_state;

	sdhci_runtime_pm_get(host);
	/* Check whether DAT[3:0] is 0000 */
	present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
	sdhci_runtime_pm_put(host);

	return !(present_state & SDHCI_DATA_LVL_MASK);
}

1856
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
1857
{
1858
	struct sdhci_host *host = mmc_priv(mmc);
1859 1860 1861
	u16 ctrl;
	int tuning_loop_counter = MAX_TUNING_LOOP;
	int err = 0;
1862
	unsigned long flags;
1863

1864
	sdhci_runtime_pm_get(host);
1865
	spin_lock_irqsave(&host->lock, flags);
1866 1867

	/*
1868 1869
	 * The Host Controller needs tuning only in case of SDR104 mode
	 * and for SDR50 mode when Use Tuning for SDR50 is set in the
1870
	 * Capabilities register.
1871 1872
	 * If the Host Controller supports the HS200 mode then the
	 * tuning function has to be executed.
1873
	 */
1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885
	switch (host->timing) {
	case MMC_TIMING_MMC_HS200:
	case MMC_TIMING_UHS_SDR104:
		break;

	case MMC_TIMING_UHS_SDR50:
		if (host->flags & SDHCI_SDR50_NEEDS_TUNING ||
		    host->flags & SDHCI_SDR104_NEEDS_TUNING)
			break;
		/* FALLTHROUGH */

	default:
1886
		spin_unlock_irqrestore(&host->lock, flags);
1887
		sdhci_runtime_pm_put(host);
1888 1889 1890
		return 0;
	}

1891
	if (host->ops->platform_execute_tuning) {
1892
		spin_unlock_irqrestore(&host->lock, flags);
1893 1894 1895 1896 1897
		err = host->ops->platform_execute_tuning(host, opcode);
		sdhci_runtime_pm_put(host);
		return err;
	}

1898 1899
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl |= SDHCI_CTRL_EXEC_TUNING;
1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

	/*
	 * As per the Host Controller spec v3.00, tuning command
	 * generates Buffer Read Ready interrupt, so enable that.
	 *
	 * Note: The spec clearly says that when tuning sequence
	 * is being performed, the controller does not generate
	 * interrupts other than Buffer Read Ready interrupt. But
	 * to make sure we don't hit a controller bug, we _only_
	 * enable Buffer Read Ready interrupt here.
	 */
1912 1913
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
1914 1915 1916 1917 1918 1919 1920

	/*
	 * Issue CMD19 repeatedly till Execute Tuning is set to 0 or the number
	 * of loops reaches 40 times or a timeout of 150ms occurs.
	 */
	do {
		struct mmc_command cmd = {0};
1921
		struct mmc_request mrq = {NULL};
1922

1923
		cmd.opcode = opcode;
1924 1925 1926 1927 1928 1929
		cmd.arg = 0;
		cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
		cmd.retries = 0;
		cmd.data = NULL;
		cmd.error = 0;

1930 1931 1932
		if (tuning_loop_counter-- == 0)
			break;

1933 1934 1935 1936 1937 1938 1939 1940
		mrq.cmd = &cmd;
		host->mrq = &mrq;

		/*
		 * In response to CMD19, the card sends 64 bytes of tuning
		 * block to the Host Controller. So we set the block size
		 * to 64 here.
		 */
1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951
		if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200) {
			if (mmc->ios.bus_width == MMC_BUS_WIDTH_8)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128),
					     SDHCI_BLOCK_SIZE);
			else if (mmc->ios.bus_width == MMC_BUS_WIDTH_4)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
					     SDHCI_BLOCK_SIZE);
		} else {
			sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
				     SDHCI_BLOCK_SIZE);
		}
1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965

		/*
		 * The tuning block is sent by the card to the host controller.
		 * So we set the TRNS_READ bit in the Transfer Mode register.
		 * This also takes care of setting DMA Enable and Multi Block
		 * Select in the same register to 0.
		 */
		sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);

		sdhci_send_command(host, &cmd);

		host->cmd = NULL;
		host->mrq = NULL;

1966
		spin_unlock_irqrestore(&host->lock, flags);
1967 1968 1969 1970
		/* Wait for Buffer Read Ready interrupt */
		wait_event_interruptible_timeout(host->buf_ready_int,
					(host->tuning_done == 1),
					msecs_to_jiffies(50));
1971
		spin_lock_irqsave(&host->lock, flags);
1972 1973

		if (!host->tuning_done) {
1974
			pr_info(DRIVER_NAME ": Timeout waiting for "
1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989
				"Buffer Read Ready interrupt during tuning "
				"procedure, falling back to fixed sampling "
				"clock\n");
			ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
			ctrl &= ~SDHCI_CTRL_TUNED_CLK;
			ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
			sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

			err = -EIO;
			goto out;
		}

		host->tuning_done = 0;

		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1990 1991 1992 1993

		/* eMMC spec does not require a delay between tuning cycles */
		if (opcode == MMC_SEND_TUNING_BLOCK)
			mdelay(1);
1994 1995 1996 1997 1998 1999
	} while (ctrl & SDHCI_CTRL_EXEC_TUNING);

	/*
	 * The Host Driver has exhausted the maximum number of loops allowed,
	 * so use fixed sampling frequency.
	 */
2000
	if (tuning_loop_counter < 0) {
2001 2002
		ctrl &= ~SDHCI_CTRL_TUNED_CLK;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2003 2004 2005 2006 2007
	}
	if (!(ctrl & SDHCI_CTRL_TUNED_CLK)) {
		pr_info(DRIVER_NAME ": Tuning procedure"
			" failed, falling back to fixed sampling"
			" clock\n");
2008
		err = -EIO;
2009 2010 2011
	}

out:
2012 2013 2014 2015 2016 2017 2018 2019
	/*
	 * If this is the very first time we are here, we start the retuning
	 * timer. Since only during the first time, SDHCI_NEEDS_RETUNING
	 * flag won't be set, we check this condition before actually starting
	 * the timer.
	 */
	if (!(host->flags & SDHCI_NEEDS_RETUNING) && host->tuning_count &&
	    (host->tuning_mode == SDHCI_TUNING_MODE_1)) {
2020
		host->flags |= SDHCI_USING_RETUNING_TIMER;
2021 2022 2023 2024
		mod_timer(&host->tuning_timer, jiffies +
			host->tuning_count * HZ);
		/* Tuning mode 1 limits the maximum data length to 4MB */
		mmc->max_blk_count = (4 * 1024 * 1024) / mmc->max_blk_size;
2025
	} else if (host->flags & SDHCI_USING_RETUNING_TIMER) {
2026 2027
		host->flags &= ~SDHCI_NEEDS_RETUNING;
		/* Reload the new initial value for timer */
2028 2029
		mod_timer(&host->tuning_timer, jiffies +
			  host->tuning_count * HZ);
2030 2031 2032 2033 2034 2035 2036
	}

	/*
	 * In case tuning fails, host controllers which support re-tuning can
	 * try tuning again at a later time, when the re-tuning timer expires.
	 * So for these controllers, we return 0. Since there might be other
	 * controllers who do not have this capability, we return error for
2037 2038
	 * them. SDHCI_USING_RETUNING_TIMER means the host is currently using
	 * a retuning timer to do the retuning for the card.
2039
	 */
2040
	if (err && (host->flags & SDHCI_USING_RETUNING_TIMER))
2041 2042
		err = 0;

2043 2044
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2045
	spin_unlock_irqrestore(&host->lock, flags);
2046
	sdhci_runtime_pm_put(host);
2047 2048 2049 2050

	return err;
}

2051 2052

static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2053 2054 2055 2056 2057 2058 2059 2060 2061
{
	/* Host Controller v3.00 defines preset value registers */
	if (host->version < SDHCI_SPEC_300)
		return;

	/*
	 * We only enable or disable Preset Value if they are not already
	 * enabled or disabled respectively. Otherwise, we bail out.
	 */
2062 2063 2064 2065 2066 2067 2068 2069
	if (host->preset_enabled != enable) {
		u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

		if (enable)
			ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
		else
			ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

2070
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2071 2072 2073 2074 2075 2076 2077

		if (enable)
			host->flags |= SDHCI_PV_ENABLED;
		else
			host->flags &= ~SDHCI_PV_ENABLED;

		host->preset_enabled = enable;
2078
	}
2079 2080
}

2081
static void sdhci_card_event(struct mmc_host *mmc)
2082
{
2083
	struct sdhci_host *host = mmc_priv(mmc);
2084 2085
	unsigned long flags;

2086 2087 2088 2089
	/* First check if client has provided their own card event */
	if (host->ops->card_event)
		host->ops->card_event(host);

2090 2091
	spin_lock_irqsave(&host->lock, flags);

2092
	/* Check host->mrq first in case we are runtime suspended */
2093
	if (host->mrq && !sdhci_do_get_cd(host)) {
2094
		pr_err("%s: Card removed during transfer!\n",
2095
			mmc_hostname(host->mmc));
2096
		pr_err("%s: Resetting controller.\n",
2097
			mmc_hostname(host->mmc));
2098

2099 2100
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2101

2102 2103
		host->mrq->cmd->error = -ENOMEDIUM;
		tasklet_schedule(&host->finish_tasklet);
2104 2105 2106
	}

	spin_unlock_irqrestore(&host->lock, flags);
2107 2108 2109 2110 2111
}

static const struct mmc_host_ops sdhci_ops = {
	.request	= sdhci_request,
	.set_ios	= sdhci_set_ios,
2112
	.get_cd		= sdhci_get_cd,
2113 2114 2115 2116 2117 2118
	.get_ro		= sdhci_get_ro,
	.hw_reset	= sdhci_hw_reset,
	.enable_sdio_irq = sdhci_enable_sdio_irq,
	.start_signal_voltage_switch	= sdhci_start_signal_voltage_switch,
	.execute_tuning			= sdhci_execute_tuning,
	.card_event			= sdhci_card_event,
2119
	.card_busy	= sdhci_card_busy,
2120 2121 2122 2123 2124 2125 2126 2127
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

2128 2129 2130 2131 2132 2133 2134 2135
static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;
	struct mmc_request *mrq;

	host = (struct sdhci_host*)param;

2136 2137
	spin_lock_irqsave(&host->lock, flags);

2138 2139 2140 2141
        /*
         * If this tasklet gets rescheduled while running, it will
         * be run again afterwards but without any active request.
         */
2142 2143
	if (!host->mrq) {
		spin_unlock_irqrestore(&host->lock, flags);
2144
		return;
2145
	}
2146 2147 2148 2149 2150 2151 2152 2153 2154

	del_timer(&host->timer);

	mrq = host->mrq;

	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
P
Pierre Ossman 已提交
2155
	if (!(host->flags & SDHCI_DEVICE_DEAD) &&
2156
	    ((mrq->cmd && mrq->cmd->error) ||
2157 2158 2159 2160
	     (mrq->sbc && mrq->sbc->error) ||
	     (mrq->data && ((mrq->data->error && !mrq->data->stop) ||
			    (mrq->data->stop && mrq->data->stop->error))) ||
	     (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
2161 2162

		/* Some controllers need this kick or reset won't work here */
2163
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
2164
			/* This is to force an update */
2165
			host->ops->set_clock(host, host->clock);
2166 2167 2168

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
2169 2170
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2171 2172 2173 2174 2175 2176
	}

	host->mrq = NULL;
	host->cmd = NULL;
	host->data = NULL;

2177
#ifndef SDHCI_USE_LEDS_CLASS
2178
	sdhci_deactivate_led(host);
2179
#endif
2180

2181
	mmiowb();
2182 2183 2184
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
2185
	sdhci_runtime_pm_put(host);
2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197
}

static void sdhci_timeout_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)data;

	spin_lock_irqsave(&host->lock, flags);

	if (host->mrq) {
2198
		pr_err("%s: Timeout waiting for hardware "
P
Pierre Ossman 已提交
2199
			"interrupt.\n", mmc_hostname(host->mmc));
2200 2201 2202
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
2203
			host->data->error = -ETIMEDOUT;
2204 2205 2206
			sdhci_finish_data(host);
		} else {
			if (host->cmd)
P
Pierre Ossman 已提交
2207
				host->cmd->error = -ETIMEDOUT;
2208
			else
P
Pierre Ossman 已提交
2209
				host->mrq->cmd->error = -ETIMEDOUT;
2210 2211 2212 2213 2214

			tasklet_schedule(&host->finish_tasklet);
		}
	}

2215
	mmiowb();
2216 2217 2218
	spin_unlock_irqrestore(&host->lock, flags);
}

2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232
static void sdhci_tuning_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host *)data;

	spin_lock_irqsave(&host->lock, flags);

	host->flags |= SDHCI_NEEDS_RETUNING;

	spin_unlock_irqrestore(&host->lock, flags);
}

2233 2234 2235 2236 2237 2238
/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

2239
static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask, u32 *mask)
2240 2241 2242 2243
{
	BUG_ON(intmask == 0);

	if (!host->cmd) {
2244
		pr_err("%s: Got command interrupt 0x%08x even "
2245 2246
			"though no command operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
2247 2248 2249 2250
		sdhci_dumpregs(host);
		return;
	}

2251
	if (intmask & SDHCI_INT_TIMEOUT)
P
Pierre Ossman 已提交
2252 2253 2254 2255
		host->cmd->error = -ETIMEDOUT;
	else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
			SDHCI_INT_INDEX))
		host->cmd->error = -EILSEQ;
2256

2257
	if (host->cmd->error) {
2258
		tasklet_schedule(&host->finish_tasklet);
2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276
		return;
	}

	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * Unfortunately this is overloaded on the "data complete"
	 * interrupt, so we need to take some care when handling
	 * it.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
	if (host->cmd->flags & MMC_RSP_BUSY) {
		if (host->cmd->data)
			DBG("Cannot wait for busy signal when also "
				"doing a data transfer");
2277 2278 2279 2280
		else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ)
				&& !host->busy_handle) {
			/* Mark that command complete before busy is ended */
			host->busy_handle = 1;
2281
			return;
2282
		}
2283 2284 2285

		/* The controller does not support the end-of-busy IRQ,
		 * fall through and take the SDHCI_INT_RESPONSE */
2286 2287 2288
	} else if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
		   host->cmd->opcode == MMC_STOP_TRANSMISSION && !host->data) {
		*mask &= ~SDHCI_INT_DATA_END;
2289 2290 2291
	}

	if (intmask & SDHCI_INT_RESPONSE)
2292
		sdhci_finish_command(host);
2293 2294
}

2295
#ifdef CONFIG_MMC_DEBUG
2296
static void sdhci_adma_show_error(struct sdhci_host *host)
2297 2298
{
	const char *name = mmc_hostname(host->mmc);
2299
	void *desc = host->adma_table;
2300 2301 2302 2303 2304 2305 2306 2307 2308
	__le32 *dma;
	__le16 *len;
	u8 attr;

	sdhci_dumpregs(host);

	while (true) {
		dma = (__le32 *)(desc + 4);
		len = (__le16 *)(desc + 2);
2309
		attr = *(u8 *)desc;
2310 2311 2312 2313

		DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
		    name, desc, le32_to_cpu(*dma), le16_to_cpu(*len), attr);

2314
		desc += host->desc_sz;
2315

A
Adrian Hunter 已提交
2316
		if (attr & ADMA2_END)
2317 2318 2319 2320
			break;
	}
}
#else
2321
static void sdhci_adma_show_error(struct sdhci_host *host) { }
2322 2323
#endif

2324 2325
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
2326
	u32 command;
2327 2328
	BUG_ON(intmask == 0);

2329 2330
	/* CMD19 generates _only_ Buffer Read Ready interrupt */
	if (intmask & SDHCI_INT_DATA_AVAIL) {
2331 2332 2333
		command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
		if (command == MMC_SEND_TUNING_BLOCK ||
		    command == MMC_SEND_TUNING_BLOCK_HS200) {
2334 2335 2336 2337 2338 2339
			host->tuning_done = 1;
			wake_up(&host->buf_ready_int);
			return;
		}
	}

2340 2341
	if (!host->data) {
		/*
2342 2343 2344
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
2345
		 */
2346
		if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
2347 2348 2349 2350 2351
			if (intmask & SDHCI_INT_DATA_TIMEOUT) {
				host->cmd->error = -ETIMEDOUT;
				tasklet_schedule(&host->finish_tasklet);
				return;
			}
2352
			if (intmask & SDHCI_INT_DATA_END) {
2353 2354 2355 2356 2357 2358 2359 2360 2361
				/*
				 * Some cards handle busy-end interrupt
				 * before the command completed, so make
				 * sure we do things in the proper order.
				 */
				if (host->busy_handle)
					sdhci_finish_command(host);
				else
					host->busy_handle = 1;
2362 2363 2364
				return;
			}
		}
2365

2366
		pr_err("%s: Got data interrupt 0x%08x even "
2367 2368
			"though no data operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
2369 2370 2371 2372 2373 2374
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
2375
		host->data->error = -ETIMEDOUT;
2376 2377 2378 2379 2380
	else if (intmask & SDHCI_INT_DATA_END_BIT)
		host->data->error = -EILSEQ;
	else if ((intmask & SDHCI_INT_DATA_CRC) &&
		SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
			!= MMC_BUS_TEST_R)
P
Pierre Ossman 已提交
2381
		host->data->error = -EILSEQ;
2382
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
2383
		pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
2384
		sdhci_adma_show_error(host);
2385
		host->data->error = -EIO;
2386 2387
		if (host->ops->adma_workaround)
			host->ops->adma_workaround(host, intmask);
2388
	}
2389

P
Pierre Ossman 已提交
2390
	if (host->data->error)
2391 2392
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
2393
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
2394 2395
			sdhci_transfer_pio(host);

2396 2397 2398 2399
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
2400 2401 2402 2403
		 *
		 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
		 * should return a valid address to continue from, but as
		 * some controllers are faulty, don't trust them.
2404
		 */
2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421
		if (intmask & SDHCI_INT_DMA_END) {
			u32 dmastart, dmanow;
			dmastart = sg_dma_address(host->data->sg);
			dmanow = dmastart + host->data->bytes_xfered;
			/*
			 * Force update to the next DMA block boundary.
			 */
			dmanow = (dmanow &
				~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
				SDHCI_DEFAULT_BOUNDARY_SIZE;
			host->data->bytes_xfered = dmanow - dmastart;
			DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
				" next 0x%08x\n",
				mmc_hostname(host->mmc), dmastart,
				host->data->bytes_xfered, dmanow);
			sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
		}
2422

2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434
		if (intmask & SDHCI_INT_DATA_END) {
			if (host->cmd) {
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
2435 2436 2437
	}
}

2438
static irqreturn_t sdhci_irq(int irq, void *dev_id)
2439
{
2440
	irqreturn_t result = IRQ_NONE;
2441
	struct sdhci_host *host = dev_id;
2442
	u32 intmask, mask, unexpected = 0;
2443
	int max_loops = 16;
2444 2445 2446

	spin_lock(&host->lock);

2447
	if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
2448
		spin_unlock(&host->lock);
2449
		return IRQ_NONE;
2450 2451
	}

2452
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
2453
	if (!intmask || intmask == 0xffffffff) {
2454 2455 2456 2457
		result = IRQ_NONE;
		goto out;
	}

2458 2459 2460 2461 2462
	do {
		/* Clear selected interrupts. */
		mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
				  SDHCI_INT_BUS_POWER);
		sdhci_writel(host, mask, SDHCI_INT_STATUS);
2463

2464 2465
		DBG("*** %s got interrupt: 0x%08x\n",
			mmc_hostname(host->mmc), intmask);
2466

2467 2468 2469
		if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
			u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
2470

2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481
			/*
			 * There is a observation on i.mx esdhc.  INSERT
			 * bit will be immediately set again when it gets
			 * cleared, if a card is inserted.  We have to mask
			 * the irq to prevent interrupt storm which will
			 * freeze the system.  And the REMOVE gets the
			 * same situation.
			 *
			 * More testing are needed here to ensure it works
			 * for other platforms though.
			 */
2482 2483 2484 2485 2486 2487
			host->ier &= ~(SDHCI_INT_CARD_INSERT |
				       SDHCI_INT_CARD_REMOVE);
			host->ier |= present ? SDHCI_INT_CARD_REMOVE :
					       SDHCI_INT_CARD_INSERT;
			sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
			sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2488 2489 2490

			sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
				     SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
2491 2492 2493 2494

			host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
						       SDHCI_INT_CARD_REMOVE);
			result = IRQ_WAKE_THREAD;
2495
		}
2496

2497
		if (intmask & SDHCI_INT_CMD_MASK)
2498 2499
			sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK,
				      &intmask);
2500

2501 2502
		if (intmask & SDHCI_INT_DATA_MASK)
			sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2503

2504 2505 2506
		if (intmask & SDHCI_INT_BUS_POWER)
			pr_err("%s: Card is consuming too much power!\n",
				mmc_hostname(host->mmc));
2507

2508 2509 2510 2511 2512
		if (intmask & SDHCI_INT_CARD_INT) {
			sdhci_enable_sdio_irq_nolock(host, false);
			host->thread_isr |= SDHCI_INT_CARD_INT;
			result = IRQ_WAKE_THREAD;
		}
P
Pierre Ossman 已提交
2513

2514 2515 2516 2517
		intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
			     SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
			     SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
			     SDHCI_INT_CARD_INT);
P
Pierre Ossman 已提交
2518

2519 2520 2521 2522
		if (intmask) {
			unexpected |= intmask;
			sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		}
2523

2524 2525
		if (result == IRQ_NONE)
			result = IRQ_HANDLED;
2526

2527 2528
		intmask = sdhci_readl(host, SDHCI_INT_STATUS);
	} while (intmask && --max_loops);
2529 2530 2531
out:
	spin_unlock(&host->lock);

2532 2533 2534 2535 2536
	if (unexpected) {
		pr_err("%s: Unexpected interrupt 0x%08x.\n",
			   mmc_hostname(host->mmc), unexpected);
		sdhci_dumpregs(host);
	}
P
Pierre Ossman 已提交
2537

2538 2539 2540
	return result;
}

2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551
static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
{
	struct sdhci_host *host = dev_id;
	unsigned long flags;
	u32 isr;

	spin_lock_irqsave(&host->lock, flags);
	isr = host->thread_isr;
	host->thread_isr = 0;
	spin_unlock_irqrestore(&host->lock, flags);

2552 2553 2554 2555 2556
	if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
		sdhci_card_event(host->mmc);
		mmc_detect_change(host->mmc, msecs_to_jiffies(200));
	}

2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568
	if (isr & SDHCI_INT_CARD_INT) {
		sdio_run_irqs(host->mmc);

		spin_lock_irqsave(&host->lock, flags);
		if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
			sdhci_enable_sdio_irq_nolock(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}

	return isr ? IRQ_HANDLED : IRQ_NONE;
}

2569 2570 2571 2572 2573 2574 2575
/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM
K
Kevin Liu 已提交
2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590
void sdhci_enable_irq_wakeups(struct sdhci_host *host)
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val |= mask ;
	/* Avoid fake wake up */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);

2591
static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
K
Kevin Liu 已提交
2592 2593 2594 2595 2596 2597 2598 2599 2600
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
2601

2602
int sdhci_suspend_host(struct sdhci_host *host)
2603
{
2604 2605
	sdhci_disable_card_detection(host);

2606
	/* Disable tuning since we are suspending */
2607
	if (host->flags & SDHCI_USING_RETUNING_TIMER) {
2608
		del_timer_sync(&host->tuning_timer);
2609 2610 2611
		host->flags &= ~SDHCI_NEEDS_RETUNING;
	}

K
Kevin Liu 已提交
2612
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
2613 2614 2615
		host->ier = 0;
		sdhci_writel(host, 0, SDHCI_INT_ENABLE);
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
K
Kevin Liu 已提交
2616 2617 2618 2619 2620
		free_irq(host->irq, host);
	} else {
		sdhci_enable_irq_wakeups(host);
		enable_irq_wake(host->irq);
	}
2621
	return 0;
2622 2623
}

2624
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
2625

2626 2627
int sdhci_resume_host(struct sdhci_host *host)
{
2628
	int ret = 0;
2629

2630
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2631 2632 2633
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
2634

K
Kevin Liu 已提交
2635
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
2636 2637 2638
		ret = request_threaded_irq(host->irq, sdhci_irq,
					   sdhci_thread_irq, IRQF_SHARED,
					   mmc_hostname(host->mmc), host);
K
Kevin Liu 已提交
2639 2640 2641 2642 2643 2644
		if (ret)
			return ret;
	} else {
		sdhci_disable_irq_wakeups(host);
		disable_irq_wake(host->irq);
	}
2645

2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656
	if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
	    (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
		/* Card keeps power but host controller does not */
		sdhci_init(host, 0);
		host->pwr = 0;
		host->clock = 0;
		sdhci_do_set_ios(host, &host->mmc->ios);
	} else {
		sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
		mmiowb();
	}
2657

2658 2659
	sdhci_enable_card_detection(host);

2660
	/* Set the re-tuning expiration flag */
2661
	if (host->flags & SDHCI_USING_RETUNING_TIMER)
2662 2663
		host->flags |= SDHCI_NEEDS_RETUNING;

2664
	return ret;
2665 2666
}

2667
EXPORT_SYMBOL_GPL(sdhci_resume_host);
2668 2669
#endif /* CONFIG_PM */

2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682
#ifdef CONFIG_PM_RUNTIME

static int sdhci_runtime_pm_get(struct sdhci_host *host)
{
	return pm_runtime_get_sync(host->mmc->parent);
}

static int sdhci_runtime_pm_put(struct sdhci_host *host)
{
	pm_runtime_mark_last_busy(host->mmc->parent);
	return pm_runtime_put_autosuspend(host->mmc->parent);
}

2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
	if (host->runtime_suspended || host->bus_on)
		return;
	host->bus_on = true;
	pm_runtime_get_noresume(host->mmc->parent);
}

static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
	if (host->runtime_suspended || !host->bus_on)
		return;
	host->bus_on = false;
	pm_runtime_put_noidle(host->mmc->parent);
}

2699 2700 2701 2702 2703
int sdhci_runtime_suspend_host(struct sdhci_host *host)
{
	unsigned long flags;

	/* Disable tuning since we are suspending */
2704
	if (host->flags & SDHCI_USING_RETUNING_TIMER) {
2705 2706 2707 2708 2709
		del_timer_sync(&host->tuning_timer);
		host->flags &= ~SDHCI_NEEDS_RETUNING;
	}

	spin_lock_irqsave(&host->lock, flags);
2710 2711 2712
	host->ier &= SDHCI_INT_CARD_INT;
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2713 2714
	spin_unlock_irqrestore(&host->lock, flags);

2715
	synchronize_hardirq(host->irq);
2716 2717 2718 2719 2720

	spin_lock_irqsave(&host->lock, flags);
	host->runtime_suspended = true;
	spin_unlock_irqrestore(&host->lock, flags);

2721
	return 0;
2722 2723 2724 2725 2726 2727
}
EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);

int sdhci_runtime_resume_host(struct sdhci_host *host)
{
	unsigned long flags;
2728
	int host_flags = host->flags;
2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742

	if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}

	sdhci_init(host, 0);

	/* Force clock and power re-program */
	host->pwr = 0;
	host->clock = 0;
	sdhci_do_set_ios(host, &host->mmc->ios);

	sdhci_do_start_signal_voltage_switch(host, &host->mmc->ios);
2743 2744 2745 2746 2747 2748
	if ((host_flags & SDHCI_PV_ENABLED) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
		spin_lock_irqsave(&host->lock, flags);
		sdhci_enable_preset_value(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}
2749 2750

	/* Set the re-tuning expiration flag */
2751
	if (host->flags & SDHCI_USING_RETUNING_TIMER)
2752 2753 2754 2755 2756 2757 2758
		host->flags |= SDHCI_NEEDS_RETUNING;

	spin_lock_irqsave(&host->lock, flags);

	host->runtime_suspended = false;

	/* Enable SDIO IRQ */
2759
	if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
2760 2761 2762 2763 2764 2765 2766
		sdhci_enable_sdio_irq_nolock(host, true);

	/* Enable Card Detection */
	sdhci_enable_card_detection(host);

	spin_unlock_irqrestore(&host->lock, flags);

2767
	return 0;
2768 2769 2770 2771 2772
}
EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);

#endif

2773 2774
/*****************************************************************************\
 *                                                                           *
2775
 * Device allocation/registration                                            *
2776 2777 2778
 *                                                                           *
\*****************************************************************************/

2779 2780
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
2781 2782 2783 2784
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

2785
	WARN_ON(dev == NULL);
2786

2787
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
2788
	if (!mmc)
2789
		return ERR_PTR(-ENOMEM);
2790 2791 2792 2793

	host = mmc_priv(mmc);
	host->mmc = mmc;

2794 2795
	return host;
}
2796

2797
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
2798

2799 2800 2801
int sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc;
2802
	u32 caps[2] = {0, 0};
2803 2804
	u32 max_current_caps;
	unsigned int ocr_avail;
2805
	unsigned int override_timeout_clk;
2806
	int ret;
2807

2808 2809 2810
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
2811

2812
	mmc = host->mmc;
2813

2814 2815
	if (debug_quirks)
		host->quirks = debug_quirks;
2816 2817
	if (debug_quirks2)
		host->quirks2 = debug_quirks2;
2818

2819 2820
	override_timeout_clk = host->timeout_clk;

2821
	sdhci_do_reset(host, SDHCI_RESET_ALL);
2822

2823
	host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
2824 2825
	host->version = (host->version & SDHCI_SPEC_VER_MASK)
				>> SDHCI_SPEC_VER_SHIFT;
2826
	if (host->version > SDHCI_SPEC_300) {
2827
		pr_err("%s: Unknown controller version (%d). "
2828
			"You may experience problems.\n", mmc_hostname(mmc),
2829
			host->version);
2830 2831
	}

2832
	caps[0] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ? host->caps :
2833
		sdhci_readl(host, SDHCI_CAPABILITIES);
2834

2835 2836 2837 2838
	if (host->version >= SDHCI_SPEC_300)
		caps[1] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ?
			host->caps1 :
			sdhci_readl(host, SDHCI_CAPABILITIES_1);
2839

2840
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
2841
		host->flags |= SDHCI_USE_SDMA;
2842
	else if (!(caps[0] & SDHCI_CAN_DO_SDMA))
2843
		DBG("Controller doesn't have SDMA capability\n");
2844
	else
2845
		host->flags |= SDHCI_USE_SDMA;
2846

2847
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
2848
		(host->flags & SDHCI_USE_SDMA)) {
R
Rolf Eike Beer 已提交
2849
		DBG("Disabling DMA as it is marked broken\n");
2850
		host->flags &= ~SDHCI_USE_SDMA;
2851 2852
	}

2853 2854
	if ((host->version >= SDHCI_SPEC_200) &&
		(caps[0] & SDHCI_CAN_DO_ADMA2))
2855
		host->flags |= SDHCI_USE_ADMA;
2856 2857 2858 2859 2860 2861 2862

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

2863
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2864 2865
		if (host->ops->enable_dma) {
			if (host->ops->enable_dma(host)) {
J
Joe Perches 已提交
2866
				pr_warn("%s: No suitable DMA available - falling back to PIO\n",
2867
					mmc_hostname(mmc));
2868 2869
				host->flags &=
					~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
2870
			}
2871 2872 2873
		}
	}

2874 2875
	if (host->flags & SDHCI_USE_ADMA) {
		/*
2876 2877 2878 2879
		 * The DMA descriptor table size is calculated as the maximum
		 * number of segments times 2, to allow for an alignment
		 * descriptor for each segment, plus 1 for a nop end descriptor,
		 * all multipled by the descriptor size.
2880
		 */
A
Adrian Hunter 已提交
2881 2882 2883 2884 2885 2886 2887
		host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
				      SDHCI_ADMA2_32_DESC_SZ;
		host->align_buffer_sz = SDHCI_MAX_SEGS *
					SDHCI_ADMA2_32_ALIGN;
		host->desc_sz = SDHCI_ADMA2_32_DESC_SZ;
		host->align_sz = SDHCI_ADMA2_32_ALIGN;
		host->align_mask = SDHCI_ADMA2_32_ALIGN - 1;
2888
		host->adma_table = dma_alloc_coherent(mmc_dev(mmc),
2889
						      host->adma_table_sz,
2890 2891
						      &host->adma_addr,
						      GFP_KERNEL);
2892
		host->align_buffer = kmalloc(host->align_buffer_sz, GFP_KERNEL);
2893
		if (!host->adma_table || !host->align_buffer) {
2894
			dma_free_coherent(mmc_dev(mmc), host->adma_table_sz,
2895
					  host->adma_table, host->adma_addr);
2896
			kfree(host->align_buffer);
J
Joe Perches 已提交
2897
			pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
2898 2899
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
2900
			host->adma_table = NULL;
2901
			host->align_buffer = NULL;
2902
		} else if (host->adma_addr & host->align_mask) {
J
Joe Perches 已提交
2903 2904
			pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
				mmc_hostname(mmc));
2905
			host->flags &= ~SDHCI_USE_ADMA;
2906
			dma_free_coherent(mmc_dev(mmc), host->adma_table_sz,
2907
					  host->adma_table, host->adma_addr);
2908
			kfree(host->align_buffer);
2909
			host->adma_table = NULL;
2910
			host->align_buffer = NULL;
2911 2912 2913
		}
	}

2914 2915 2916 2917 2918
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
2919
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
2920
		host->dma_mask = DMA_BIT_MASK(64);
2921
		mmc_dev(mmc)->dma_mask = &host->dma_mask;
2922
	}
2923

2924
	if (host->version >= SDHCI_SPEC_300)
2925
		host->max_clk = (caps[0] & SDHCI_CLOCK_V3_BASE_MASK)
2926 2927
			>> SDHCI_CLOCK_BASE_SHIFT;
	else
2928
		host->max_clk = (caps[0] & SDHCI_CLOCK_BASE_MASK)
2929 2930
			>> SDHCI_CLOCK_BASE_SHIFT;

2931
	host->max_clk *= 1000000;
2932 2933
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
2934
		if (!host->ops->get_max_clock) {
2935
			pr_err("%s: Hardware doesn't specify base clock "
2936 2937 2938 2939
			       "frequency.\n", mmc_hostname(mmc));
			return -ENODEV;
		}
		host->max_clk = host->ops->get_max_clock(host);
2940
	}
2941

2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957
	/*
	 * In case of Host Controller v3.00, find out whether clock
	 * multiplier is supported.
	 */
	host->clk_mul = (caps[1] & SDHCI_CLOCK_MUL_MASK) >>
			SDHCI_CLOCK_MUL_SHIFT;

	/*
	 * In case the value in Clock Multiplier is 0, then programmable
	 * clock mode is not supported, otherwise the actual clock
	 * multiplier is one more than the value of Clock Multiplier
	 * in the Capabilities Register.
	 */
	if (host->clk_mul)
		host->clk_mul += 1;

2958 2959 2960 2961
	/*
	 * Set host parameters.
	 */
	mmc->ops = &sdhci_ops;
2962
	mmc->f_max = host->max_clk;
2963
	if (host->ops->get_min_clock)
2964
		mmc->f_min = host->ops->get_min_clock(host);
2965 2966 2967 2968 2969 2970 2971
	else if (host->version >= SDHCI_SPEC_300) {
		if (host->clk_mul) {
			mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
			mmc->f_max = host->max_clk * host->clk_mul;
		} else
			mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
	} else
2972
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
2973

2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985
	if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
		host->timeout_clk = (caps[0] & SDHCI_TIMEOUT_CLK_MASK) >>
					SDHCI_TIMEOUT_CLK_SHIFT;
		if (host->timeout_clk == 0) {
			if (host->ops->get_timeout_clock) {
				host->timeout_clk =
					host->ops->get_timeout_clock(host);
			} else {
				pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
					mmc_hostname(mmc));
				return -ENODEV;
			}
2986 2987
		}

2988 2989
		if (caps[0] & SDHCI_TIMEOUT_CLK_UNIT)
			host->timeout_clk *= 1000;
2990

2991
		mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
2992
			host->ops->get_max_timeout_count(host) : 1 << 27;
2993 2994
		mmc->max_busy_timeout /= host->timeout_clk;
	}
2995

2996 2997 2998
	if (override_timeout_clk)
		host->timeout_clk = override_timeout_clk;

2999
	mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
3000
	mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
3001 3002 3003

	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
		host->flags |= SDHCI_AUTO_CMD12;
3004

3005
	/* Auto-CMD23 stuff only works in ADMA or PIO. */
A
Andrei Warkentin 已提交
3006
	if ((host->version >= SDHCI_SPEC_300) &&
3007
	    ((host->flags & SDHCI_USE_ADMA) ||
A
Andrei Warkentin 已提交
3008
	     !(host->flags & SDHCI_USE_SDMA))) {
3009 3010 3011 3012 3013 3014
		host->flags |= SDHCI_AUTO_CMD23;
		DBG("%s: Auto-CMD23 available\n", mmc_hostname(mmc));
	} else {
		DBG("%s: Auto-CMD23 unavailable\n", mmc_hostname(mmc));
	}

3015 3016 3017 3018 3019 3020 3021
	/*
	 * A controller may support 8-bit width, but the board itself
	 * might not have the pins brought out.  Boards that support
	 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
	 * their platform code before calling sdhci_add_host(), and we
	 * won't assume 8-bit width for hosts without that CAP.
	 */
3022
	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
3023
		mmc->caps |= MMC_CAP_4_BIT_DATA;
3024

3025 3026 3027
	if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
		mmc->caps &= ~MMC_CAP_CMD23;

3028
	if (caps[0] & SDHCI_CAN_DO_HISPD)
3029
		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
3030

3031
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
3032
	    !(mmc->caps & MMC_CAP_NONREMOVABLE))
3033 3034
		mmc->caps |= MMC_CAP_NEEDS_POLL;

3035 3036 3037 3038
	/* If there are external regulators, get them */
	if (mmc_regulator_get_supply(mmc) == -EPROBE_DEFER)
		return -EPROBE_DEFER;

3039
	/* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
3040 3041 3042 3043
	if (!IS_ERR(mmc->supply.vqmmc)) {
		ret = regulator_enable(mmc->supply.vqmmc);
		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
						    1950000))
3044 3045 3046
			caps[1] &= ~(SDHCI_SUPPORT_SDR104 |
					SDHCI_SUPPORT_SDR50 |
					SDHCI_SUPPORT_DDR50);
3047 3048 3049
		if (ret) {
			pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
				mmc_hostname(mmc), ret);
3050
			mmc->supply.vqmmc = NULL;
3051
		}
3052
	}
3053

3054 3055 3056 3057
	if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V)
		caps[1] &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
		       SDHCI_SUPPORT_DDR50);

3058 3059 3060
	/* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
	if (caps[1] & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
		       SDHCI_SUPPORT_DDR50))
3061 3062 3063
		mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;

	/* SDR104 supports also implies SDR50 support */
3064
	if (caps[1] & SDHCI_SUPPORT_SDR104) {
3065
		mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
3066 3067 3068
		/* SD3.0: SDR104 is supported so (for eMMC) the caps2
		 * field can be promoted to support HS200.
		 */
3069
		if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200)) {
3070
			mmc->caps2 |= MMC_CAP2_HS200;
3071 3072 3073 3074 3075
			if (IS_ERR(mmc->supply.vqmmc) ||
					!regulator_is_supported_voltage
					(mmc->supply.vqmmc, 1100000, 1300000))
				mmc->caps2 &= ~MMC_CAP2_HS200_1_2V_SDR;
		}
3076
	} else if (caps[1] & SDHCI_SUPPORT_SDR50)
3077 3078
		mmc->caps |= MMC_CAP_UHS_SDR50;

3079 3080
	if ((caps[1] & SDHCI_SUPPORT_DDR50) &&
		!(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
3081 3082
		mmc->caps |= MMC_CAP_UHS_DDR50;

3083
	/* Does the host need tuning for SDR50? */
3084 3085 3086
	if (caps[1] & SDHCI_USE_SDR50_TUNING)
		host->flags |= SDHCI_SDR50_NEEDS_TUNING;

3087
	/* Does the host need tuning for SDR104 / HS200? */
3088
	if (mmc->caps2 & MMC_CAP2_HS200)
3089
		host->flags |= SDHCI_SDR104_NEEDS_TUNING;
3090

3091 3092 3093 3094 3095 3096 3097 3098
	/* Driver Type(s) (A, C, D) supported by the host */
	if (caps[1] & SDHCI_DRIVER_TYPE_A)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
	if (caps[1] & SDHCI_DRIVER_TYPE_C)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
	if (caps[1] & SDHCI_DRIVER_TYPE_D)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_D;

3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113
	/* Initial value for re-tuning timer count */
	host->tuning_count = (caps[1] & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
			      SDHCI_RETUNING_TIMER_COUNT_SHIFT;

	/*
	 * In case Re-tuning Timer is not disabled, the actual value of
	 * re-tuning timer will be 2 ^ (n - 1).
	 */
	if (host->tuning_count)
		host->tuning_count = 1 << (host->tuning_count - 1);

	/* Re-tuning mode supported by the Host Controller */
	host->tuning_mode = (caps[1] & SDHCI_RETUNING_MODE_MASK) >>
			     SDHCI_RETUNING_MODE_SHIFT;

3114
	ocr_avail = 0;
3115

3116 3117 3118 3119 3120 3121 3122 3123
	/*
	 * According to SD Host Controller spec v3.00, if the Host System
	 * can afford more than 150mA, Host Driver should set XPC to 1. Also
	 * the value is meaningful only if Voltage Support in the Capabilities
	 * register is set. The actual current value is 4 times the register
	 * value.
	 */
	max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
3124
	if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
3125
		int curr = regulator_get_current_limit(mmc->supply.vmmc);
3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138
		if (curr > 0) {

			/* convert to SDHCI_MAX_CURRENT format */
			curr = curr/1000;  /* convert to mA */
			curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;

			curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
			max_current_caps =
				(curr << SDHCI_MAX_CURRENT_330_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_300_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_180_SHIFT);
		}
	}
3139 3140

	if (caps[0] & SDHCI_CAN_VDD_330) {
3141
		ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
3142

A
Aaron Lu 已提交
3143
		mmc->max_current_330 = ((max_current_caps &
3144 3145 3146 3147 3148
				   SDHCI_MAX_CURRENT_330_MASK) >>
				   SDHCI_MAX_CURRENT_330_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
	if (caps[0] & SDHCI_CAN_VDD_300) {
3149
		ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
3150

A
Aaron Lu 已提交
3151
		mmc->max_current_300 = ((max_current_caps &
3152 3153 3154 3155 3156
				   SDHCI_MAX_CURRENT_300_MASK) >>
				   SDHCI_MAX_CURRENT_300_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
	if (caps[0] & SDHCI_CAN_VDD_180) {
3157 3158
		ocr_avail |= MMC_VDD_165_195;

A
Aaron Lu 已提交
3159
		mmc->max_current_180 = ((max_current_caps &
3160 3161 3162 3163 3164
				   SDHCI_MAX_CURRENT_180_MASK) >>
				   SDHCI_MAX_CURRENT_180_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}

3165
	/* If OCR set by external regulators, use it instead */
3166
	if (mmc->ocr_avail)
3167
		ocr_avail = mmc->ocr_avail;
3168

3169
	if (host->ocr_mask)
3170
		ocr_avail &= host->ocr_mask;
3171

3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183
	mmc->ocr_avail = ocr_avail;
	mmc->ocr_avail_sdio = ocr_avail;
	if (host->ocr_avail_sdio)
		mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
	mmc->ocr_avail_sd = ocr_avail;
	if (host->ocr_avail_sd)
		mmc->ocr_avail_sd &= host->ocr_avail_sd;
	else /* normal SD controllers don't support 1.8V */
		mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
	mmc->ocr_avail_mmc = ocr_avail;
	if (host->ocr_avail_mmc)
		mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
3184 3185

	if (mmc->ocr_avail == 0) {
3186
		pr_err("%s: Hardware doesn't report any "
3187
			"support voltages.\n", mmc_hostname(mmc));
3188
		return -ENODEV;
3189 3190
	}

3191 3192 3193
	spin_lock_init(&host->lock);

	/*
3194 3195
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
3196
	 */
3197
	if (host->flags & SDHCI_USE_ADMA)
3198
		mmc->max_segs = SDHCI_MAX_SEGS;
3199
	else if (host->flags & SDHCI_USE_SDMA)
3200
		mmc->max_segs = 1;
3201
	else /* PIO */
3202
		mmc->max_segs = SDHCI_MAX_SEGS;
3203 3204

	/*
3205
	 * Maximum number of sectors in one transfer. Limited by DMA boundary
3206
	 * size (512KiB).
3207
	 */
3208
	mmc->max_req_size = 524288;
3209 3210 3211

	/*
	 * Maximum segment size. Could be one segment with the maximum number
3212 3213
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
3214
	 */
3215 3216 3217 3218 3219 3220
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
			mmc->max_seg_size = 65535;
		else
			mmc->max_seg_size = 65536;
	} else {
3221
		mmc->max_seg_size = mmc->max_req_size;
3222
	}
3223

3224 3225 3226 3227
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
3228 3229 3230
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
3231
		mmc->max_blk_size = (caps[0] & SDHCI_MAX_BLOCK_MASK) >>
3232 3233
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
J
Joe Perches 已提交
3234 3235
			pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
				mmc_hostname(mmc));
3236 3237 3238 3239 3240
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
3241

3242 3243 3244
	/*
	 * Maximum block count.
	 */
3245
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
3246

3247 3248 3249 3250 3251 3252
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

3253
	setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
3254

3255
	if (host->version >= SDHCI_SPEC_300) {
3256 3257
		init_waitqueue_head(&host->buf_ready_int);

3258 3259 3260 3261 3262 3263
		/* Initialize re-tuning timer */
		init_timer(&host->tuning_timer);
		host->tuning_timer.data = (unsigned long)host;
		host->tuning_timer.function = sdhci_tuning_timer;
	}

3264 3265
	sdhci_init(host, 0);

3266 3267
	ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
				   IRQF_SHARED,	mmc_hostname(mmc), host);
3268 3269 3270
	if (ret) {
		pr_err("%s: Failed to request IRQ %d: %d\n",
		       mmc_hostname(mmc), host->irq, ret);
3271
		goto untasklet;
3272
	}
3273 3274 3275 3276 3277

#ifdef CONFIG_MMC_DEBUG
	sdhci_dumpregs(host);
#endif

3278
#ifdef SDHCI_USE_LEDS_CLASS
H
Helmut Schaa 已提交
3279 3280 3281
	snprintf(host->led_name, sizeof(host->led_name),
		"%s::", mmc_hostname(mmc));
	host->led.name = host->led_name;
3282 3283 3284 3285
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

3286
	ret = led_classdev_register(mmc_dev(mmc), &host->led);
3287 3288 3289
	if (ret) {
		pr_err("%s: Failed to register LED device: %d\n",
		       mmc_hostname(mmc), ret);
3290
		goto reset;
3291
	}
3292 3293
#endif

3294 3295
	mmiowb();

3296 3297
	mmc_add_host(mmc);

3298
	pr_info("%s: SDHCI controller on %s [%s] using %s\n",
3299
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
3300 3301
		(host->flags & SDHCI_USE_ADMA) ? "ADMA" :
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
3302

3303 3304
	sdhci_enable_card_detection(host);

3305 3306
	return 0;

3307
#ifdef SDHCI_USE_LEDS_CLASS
3308
reset:
3309
	sdhci_do_reset(host, SDHCI_RESET_ALL);
3310 3311
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3312 3313
	free_irq(host->irq, host);
#endif
3314
untasklet:
3315 3316 3317 3318 3319
	tasklet_kill(&host->finish_tasklet);

	return ret;
}

3320
EXPORT_SYMBOL_GPL(sdhci_add_host);
3321

P
Pierre Ossman 已提交
3322
void sdhci_remove_host(struct sdhci_host *host, int dead)
3323
{
3324
	struct mmc_host *mmc = host->mmc;
P
Pierre Ossman 已提交
3325 3326 3327 3328 3329 3330 3331 3332
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

		if (host->mrq) {
3333
			pr_err("%s: Controller removed during "
3334
				" transfer!\n", mmc_hostname(mmc));
P
Pierre Ossman 已提交
3335 3336 3337 3338 3339 3340 3341 3342

			host->mrq->cmd->error = -ENOMEDIUM;
			tasklet_schedule(&host->finish_tasklet);
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

3343 3344
	sdhci_disable_card_detection(host);

3345
	mmc_remove_host(mmc);
3346

3347
#ifdef SDHCI_USE_LEDS_CLASS
3348 3349 3350
	led_classdev_unregister(&host->led);
#endif

P
Pierre Ossman 已提交
3351
	if (!dead)
3352
		sdhci_do_reset(host, SDHCI_RESET_ALL);
3353

3354 3355
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3356 3357 3358 3359 3360
	free_irq(host->irq, host);

	del_timer_sync(&host->timer);

	tasklet_kill(&host->finish_tasklet);
3361

3362 3363
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
3364

3365
	if (host->adma_table)
3366
		dma_free_coherent(mmc_dev(mmc), host->adma_table_sz,
3367
				  host->adma_table, host->adma_addr);
3368 3369
	kfree(host->align_buffer);

3370
	host->adma_table = NULL;
3371
	host->align_buffer = NULL;
3372 3373
}

3374
EXPORT_SYMBOL_GPL(sdhci_remove_host);
3375

3376
void sdhci_free_host(struct sdhci_host *host)
3377
{
3378
	mmc_free_host(host->mmc);
3379 3380
}

3381
EXPORT_SYMBOL_GPL(sdhci_free_host);
3382 3383 3384 3385 3386 3387 3388 3389 3390

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
3391
	pr_info(DRIVER_NAME
3392
		": Secure Digital Host Controller Interface driver\n");
3393
	pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
3394

3395
	return 0;
3396 3397 3398 3399 3400 3401 3402 3403 3404
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

3405
module_param(debug_quirks, uint, 0444);
3406
module_param(debug_quirks2, uint, 0444);
3407

3408
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
3409
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
3410
MODULE_LICENSE("GPL");
3411

3412
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
3413
MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");