sdhci.c 100.2 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16
 */

#include <linux/delay.h>
A
Adrian Hunter 已提交
17
#include <linux/ktime.h>
18
#include <linux/highmem.h>
19
#include <linux/io.h>
20
#include <linux/module.h>
21
#include <linux/dma-mapping.h>
22
#include <linux/slab.h>
23
#include <linux/scatterlist.h>
M
Marek Szyprowski 已提交
24
#include <linux/regulator/consumer.h>
25
#include <linux/pm_runtime.h>
26
#include <linux/of.h>
27

28 29
#include <linux/leds.h>

30
#include <linux/mmc/mmc.h>
31
#include <linux/mmc/host.h>
32
#include <linux/mmc/card.h>
33
#include <linux/mmc/sdio.h>
34
#include <linux/mmc/slot-gpio.h>
35 36 37 38 39 40

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
41
	pr_debug("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)
42

43 44 45
#define SDHCI_DUMP(f, x...) \
	pr_err("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)

46 47
#define MAX_TUNING_LOOP 40

48
static unsigned int debug_quirks = 0;
49
static unsigned int debug_quirks2;
50

51 52
static void sdhci_finish_data(struct sdhci_host *);

53
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
54

55
void sdhci_dumpregs(struct sdhci_host *host)
56
{
57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92
	SDHCI_DUMP("============ SDHCI REGISTER DUMP ===========\n");

	SDHCI_DUMP("Sys addr:  0x%08x | Version:  0x%08x\n",
		   sdhci_readl(host, SDHCI_DMA_ADDRESS),
		   sdhci_readw(host, SDHCI_HOST_VERSION));
	SDHCI_DUMP("Blk size:  0x%08x | Blk cnt:  0x%08x\n",
		   sdhci_readw(host, SDHCI_BLOCK_SIZE),
		   sdhci_readw(host, SDHCI_BLOCK_COUNT));
	SDHCI_DUMP("Argument:  0x%08x | Trn mode: 0x%08x\n",
		   sdhci_readl(host, SDHCI_ARGUMENT),
		   sdhci_readw(host, SDHCI_TRANSFER_MODE));
	SDHCI_DUMP("Present:   0x%08x | Host ctl: 0x%08x\n",
		   sdhci_readl(host, SDHCI_PRESENT_STATE),
		   sdhci_readb(host, SDHCI_HOST_CONTROL));
	SDHCI_DUMP("Power:     0x%08x | Blk gap:  0x%08x\n",
		   sdhci_readb(host, SDHCI_POWER_CONTROL),
		   sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
	SDHCI_DUMP("Wake-up:   0x%08x | Clock:    0x%08x\n",
		   sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
		   sdhci_readw(host, SDHCI_CLOCK_CONTROL));
	SDHCI_DUMP("Timeout:   0x%08x | Int stat: 0x%08x\n",
		   sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
		   sdhci_readl(host, SDHCI_INT_STATUS));
	SDHCI_DUMP("Int enab:  0x%08x | Sig enab: 0x%08x\n",
		   sdhci_readl(host, SDHCI_INT_ENABLE),
		   sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
	SDHCI_DUMP("AC12 err:  0x%08x | Slot int: 0x%08x\n",
		   sdhci_readw(host, SDHCI_ACMD12_ERR),
		   sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
	SDHCI_DUMP("Caps:      0x%08x | Caps_1:   0x%08x\n",
		   sdhci_readl(host, SDHCI_CAPABILITIES),
		   sdhci_readl(host, SDHCI_CAPABILITIES_1));
	SDHCI_DUMP("Cmd:       0x%08x | Max curr: 0x%08x\n",
		   sdhci_readw(host, SDHCI_COMMAND),
		   sdhci_readl(host, SDHCI_MAX_CURRENT));
	SDHCI_DUMP("Resp[0]:   0x%08x | Resp[1]:  0x%08x\n",
93 94
		   sdhci_readl(host, SDHCI_RESPONSE),
		   sdhci_readl(host, SDHCI_RESPONSE + 4));
95
	SDHCI_DUMP("Resp[2]:   0x%08x | Resp[3]:  0x%08x\n",
96 97
		   sdhci_readl(host, SDHCI_RESPONSE + 8),
		   sdhci_readl(host, SDHCI_RESPONSE + 12));
98 99
	SDHCI_DUMP("Host ctl2: 0x%08x\n",
		   sdhci_readw(host, SDHCI_HOST_CONTROL2));
100

101
	if (host->flags & SDHCI_USE_ADMA) {
102 103 104 105 106 107 108 109 110 111
		if (host->flags & SDHCI_USE_64_BIT_DMA) {
			SDHCI_DUMP("ADMA Err:  0x%08x | ADMA Ptr: 0x%08x%08x\n",
				   sdhci_readl(host, SDHCI_ADMA_ERROR),
				   sdhci_readl(host, SDHCI_ADMA_ADDRESS_HI),
				   sdhci_readl(host, SDHCI_ADMA_ADDRESS));
		} else {
			SDHCI_DUMP("ADMA Err:  0x%08x | ADMA Ptr: 0x%08x\n",
				   sdhci_readl(host, SDHCI_ADMA_ERROR),
				   sdhci_readl(host, SDHCI_ADMA_ADDRESS));
		}
112
	}
113

114
	SDHCI_DUMP("============================================\n");
115
}
116
EXPORT_SYMBOL_GPL(sdhci_dumpregs);
117 118 119 120 121 122 123

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

124 125 126 127 128
static inline bool sdhci_data_line_cmd(struct mmc_command *cmd)
{
	return cmd->data || cmd->flags & MMC_RSP_BUSY;
}

129 130
static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
131
	u32 present;
132

133
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
134
	    !mmc_card_is_removable(host->mmc))
135 136
		return;

137 138 139
	if (enable) {
		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
140

141 142 143 144 145
		host->ier |= present ? SDHCI_INT_CARD_REMOVE :
				       SDHCI_INT_CARD_INSERT;
	} else {
		host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
	}
146 147 148

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
149 150 151 152 153 154 155 156 157 158 159 160
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
	if (host->bus_on)
		return;
	host->bus_on = true;
	pm_runtime_get_noresume(host->mmc->parent);
}

static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
	if (!host->bus_on)
		return;
	host->bus_on = false;
	pm_runtime_put_noidle(host->mmc->parent);
}

177
void sdhci_reset(struct sdhci_host *host, u8 mask)
178
{
A
Adrian Hunter 已提交
179
	ktime_t timeout;
180

181
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
182

183
	if (mask & SDHCI_RESET_ALL) {
184
		host->clock = 0;
185 186 187 188
		/* Reset-all turns off SD Bus Power */
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
	}
189

190
	/* Wait max 100 ms */
A
Adrian Hunter 已提交
191
	timeout = ktime_add_ms(ktime_get(), 100);
192 193

	/* hw clears the bit when it's done */
194
	while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
A
Adrian Hunter 已提交
195
		if (ktime_after(ktime_get(), timeout)) {
196
			pr_err("%s: Reset 0x%x never completed.\n",
197 198 199 200
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
A
Adrian Hunter 已提交
201
		udelay(10);
202
	}
203 204 205 206 207 208
}
EXPORT_SYMBOL_GPL(sdhci_reset);

static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
{
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
209 210 211
		struct mmc_host *mmc = host->mmc;

		if (!mmc->ops->get_cd(mmc))
212 213
			return;
	}
214

215
	host->ops->reset(host, mask);
216

217 218 219 220 221 222 223 224
	if (mask & SDHCI_RESET_ALL) {
		if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
			if (host->ops->enable_dma)
				host->ops->enable_dma(host);
		}

		/* Resetting the controller clears many */
		host->preset_enabled = false;
225
	}
226 227
}

228
static void sdhci_set_default_irqs(struct sdhci_host *host)
229
{
230 231 232 233 234 235
	host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
		    SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
		    SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
		    SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
		    SDHCI_INT_RESPONSE;

236 237 238 239
	if (host->tuning_mode == SDHCI_TUNING_MODE_2 ||
	    host->tuning_mode == SDHCI_TUNING_MODE_3)
		host->ier |= SDHCI_INT_RETUNE;

240 241
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
242 243 244 245 246 247 248 249 250 251 252 253
}

static void sdhci_init(struct sdhci_host *host, int soft)
{
	struct mmc_host *mmc = host->mmc;

	if (soft)
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
	else
		sdhci_do_reset(host, SDHCI_RESET_ALL);

	sdhci_set_default_irqs(host);
254

A
Adrian Hunter 已提交
255 256
	host->cqe_on = false;

257 258 259
	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
260
		mmc->ops->set_ios(mmc, &mmc->ios);
261
	}
262
}
263

264 265
static void sdhci_reinit(struct sdhci_host *host)
{
266
	sdhci_init(host, 0);
267
	sdhci_enable_card_detection(host);
268 269
}

270
static void __sdhci_led_activate(struct sdhci_host *host)
271 272 273
{
	u8 ctrl;

274
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
275
	ctrl |= SDHCI_CTRL_LED;
276
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
277 278
}

279
static void __sdhci_led_deactivate(struct sdhci_host *host)
280 281 282
{
	u8 ctrl;

283
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
284
	ctrl &= ~SDHCI_CTRL_LED;
285
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
286 287
}

288
#if IS_REACHABLE(CONFIG_LEDS_CLASS)
289
static void sdhci_led_control(struct led_classdev *led,
290
			      enum led_brightness brightness)
291 292 293 294 295 296
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

297 298 299
	if (host->runtime_suspended)
		goto out;

300
	if (brightness == LED_OFF)
301
		__sdhci_led_deactivate(host);
302
	else
303
		__sdhci_led_activate(host);
304
out:
305 306
	spin_unlock_irqrestore(&host->lock, flags);
}
307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356

static int sdhci_led_register(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;

	snprintf(host->led_name, sizeof(host->led_name),
		 "%s::", mmc_hostname(mmc));

	host->led.name = host->led_name;
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

	return led_classdev_register(mmc_dev(mmc), &host->led);
}

static void sdhci_led_unregister(struct sdhci_host *host)
{
	led_classdev_unregister(&host->led);
}

static inline void sdhci_led_activate(struct sdhci_host *host)
{
}

static inline void sdhci_led_deactivate(struct sdhci_host *host)
{
}

#else

static inline int sdhci_led_register(struct sdhci_host *host)
{
	return 0;
}

static inline void sdhci_led_unregister(struct sdhci_host *host)
{
}

static inline void sdhci_led_activate(struct sdhci_host *host)
{
	__sdhci_led_activate(host);
}

static inline void sdhci_led_deactivate(struct sdhci_host *host)
{
	__sdhci_led_deactivate(host);
}

357 358
#endif

359 360 361 362 363 364
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
365
static void sdhci_read_block_pio(struct sdhci_host *host)
366
{
367 368
	unsigned long flags;
	size_t blksize, len, chunk;
369
	u32 uninitialized_var(scratch);
370
	u8 *buf;
371

P
Pierre Ossman 已提交
372
	DBG("PIO reading\n");
373

P
Pierre Ossman 已提交
374
	blksize = host->data->blksz;
375
	chunk = 0;
376

377
	local_irq_save(flags);
378

P
Pierre Ossman 已提交
379
	while (blksize) {
F
Fabio Estevam 已提交
380
		BUG_ON(!sg_miter_next(&host->sg_miter));
381

382
		len = min(host->sg_miter.length, blksize);
383

384 385
		blksize -= len;
		host->sg_miter.consumed = len;
386

387
		buf = host->sg_miter.addr;
388

389 390
		while (len) {
			if (chunk == 0) {
391
				scratch = sdhci_readl(host, SDHCI_BUFFER);
392
				chunk = 4;
P
Pierre Ossman 已提交
393
			}
394 395 396 397 398 399 400

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
401
		}
P
Pierre Ossman 已提交
402
	}
403 404 405 406

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
407
}
408

P
Pierre Ossman 已提交
409 410
static void sdhci_write_block_pio(struct sdhci_host *host)
{
411 412 413 414
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
415

P
Pierre Ossman 已提交
416 417 418
	DBG("PIO writing\n");

	blksize = host->data->blksz;
419 420
	chunk = 0;
	scratch = 0;
421

422
	local_irq_save(flags);
423

P
Pierre Ossman 已提交
424
	while (blksize) {
F
Fabio Estevam 已提交
425
		BUG_ON(!sg_miter_next(&host->sg_miter));
P
Pierre Ossman 已提交
426

427 428 429 430 431 432
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
433

434 435 436 437 438 439 440 441
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
442
				sdhci_writel(host, scratch, SDHCI_BUFFER);
443 444
				chunk = 0;
				scratch = 0;
445 446 447
			}
		}
	}
448 449 450 451

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
452 453 454 455 456 457
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

458
	if (host->blocks == 0)
P
Pierre Ossman 已提交
459 460 461 462 463 464 465
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

466 467 468 469 470 471 472 473 474
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

475
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
476 477 478
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

P
Pierre Ossman 已提交
479 480 481 482
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
483

484 485
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
486 487
			break;
	}
488

P
Pierre Ossman 已提交
489
	DBG("PIO transfer complete.\n");
490 491
}

492
static int sdhci_pre_dma_transfer(struct sdhci_host *host,
493
				  struct mmc_data *data, int cookie)
494 495 496
{
	int sg_count;

497 498 499 500 501
	/*
	 * If the data buffers are already mapped, return the previous
	 * dma_map_sg() result.
	 */
	if (data->host_cookie == COOKIE_PRE_MAPPED)
502 503 504
		return data->sg_count;

	sg_count = dma_map_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
505
			      mmc_get_dma_dir(data));
506 507 508 509 510

	if (sg_count == 0)
		return -ENOSPC;

	data->sg_count = sg_count;
511
	data->host_cookie = cookie;
512 513 514 515

	return sg_count;
}

516 517 518
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
519
	return kmap_atomic(sg_page(sg)) + sg->offset;
520 521 522 523
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
524
	kunmap_atomic(buffer);
525 526 527
	local_irq_restore(*flags);
}

528 529
static void sdhci_adma_write_desc(struct sdhci_host *host, void *desc,
				  dma_addr_t addr, int len, unsigned cmd)
B
Ben Dooks 已提交
530
{
531
	struct sdhci_adma2_64_desc *dma_desc = desc;
B
Ben Dooks 已提交
532

533
	/* 32-bit and 64-bit descriptors have these members in same position */
534 535
	dma_desc->cmd = cpu_to_le16(cmd);
	dma_desc->len = cpu_to_le16(len);
536 537 538 539
	dma_desc->addr_lo = cpu_to_le32((u32)addr);

	if (host->flags & SDHCI_USE_64_BIT_DMA)
		dma_desc->addr_hi = cpu_to_le32((u64)addr >> 32);
B
Ben Dooks 已提交
540 541
}

542 543
static void sdhci_adma_mark_end(void *desc)
{
544
	struct sdhci_adma2_64_desc *dma_desc = desc;
545

546
	/* 32-bit and 64-bit descriptors have 'cmd' in same position */
547
	dma_desc->cmd |= cpu_to_le16(ADMA2_END);
548 549
}

550 551
static void sdhci_adma_table_pre(struct sdhci_host *host,
	struct mmc_data *data, int sg_count)
552 553 554
{
	struct scatterlist *sg;
	unsigned long flags;
555 556 557 558
	dma_addr_t addr, align_addr;
	void *desc, *align;
	char *buffer;
	int len, offset, i;
559 560 561 562 563 564

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

565
	host->sg_count = sg_count;
566

567
	desc = host->adma_table;
568 569 570 571 572 573 574 575 576
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
577 578 579
		 * The SDHCI specification states that ADMA addresses must
		 * be 32-bit aligned. If they aren't, then we use a bounce
		 * buffer for the (up to three) bytes that screw up the
580 581
		 * alignment.
		 */
582 583
		offset = (SDHCI_ADMA2_ALIGN - (addr & SDHCI_ADMA2_MASK)) &
			 SDHCI_ADMA2_MASK;
584 585 586 587 588 589 590
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

B
Ben Dooks 已提交
591
			/* tran, valid */
592
			sdhci_adma_write_desc(host, desc, align_addr, offset,
A
Adrian Hunter 已提交
593
					      ADMA2_TRAN_VALID);
594 595 596

			BUG_ON(offset > 65536);

597 598
			align += SDHCI_ADMA2_ALIGN;
			align_addr += SDHCI_ADMA2_ALIGN;
599

600
			desc += host->desc_sz;
601 602 603 604 605 606 607

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

608 609 610 611 612 613
		if (len) {
			/* tran, valid */
			sdhci_adma_write_desc(host, desc, addr, len,
					      ADMA2_TRAN_VALID);
			desc += host->desc_sz;
		}
614 615 616 617 618

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
619
		WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
620 621
	}

622
	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
623
		/* Mark the last descriptor as the terminating descriptor */
624
		if (desc != host->adma_table) {
625
			desc -= host->desc_sz;
626
			sdhci_adma_mark_end(desc);
627 628
		}
	} else {
629
		/* Add a terminating entry - nop, end, valid */
630
		sdhci_adma_write_desc(host, desc, 0, 0, ADMA2_NOP_END_VALID);
631
	}
632 633 634 635 636 637 638
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	struct scatterlist *sg;
	int i, size;
639
	void *align;
640 641 642
	char *buffer;
	unsigned long flags;

643 644
	if (data->flags & MMC_DATA_READ) {
		bool has_unaligned = false;
645

646 647 648 649 650 651
		/* Do a quick scan of the SG list for any unaligned mappings */
		for_each_sg(data->sg, sg, host->sg_count, i)
			if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
				has_unaligned = true;
				break;
			}
652

653 654
		if (has_unaligned) {
			dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
655
					    data->sg_len, DMA_FROM_DEVICE);
656

657
			align = host->align_buffer;
658

659 660 661 662 663 664 665 666
			for_each_sg(data->sg, sg, host->sg_count, i) {
				if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
					size = SDHCI_ADMA2_ALIGN -
					       (sg_dma_address(sg) & SDHCI_ADMA2_MASK);

					buffer = sdhci_kmap_atomic(sg, &flags);
					memcpy(buffer, align, size);
					sdhci_kunmap_atomic(buffer, &flags);
667

668 669
					align += SDHCI_ADMA2_ALIGN;
				}
670 671 672 673 674
			}
		}
	}
}

675
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
676
{
677
	u8 count;
678
	struct mmc_data *data = cmd->data;
679
	unsigned target_timeout, current_timeout;
680

681 682 683 684 685 686
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
687
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
688
		return 0xE;
689

690
	/* Unspecified timeout, assume max */
691
	if (!data && !cmd->busy_timeout)
692
		return 0xE;
693

694 695
	/* timeout in us */
	if (!data)
696
		target_timeout = cmd->busy_timeout * 1000;
697
	else {
698
		target_timeout = DIV_ROUND_UP(data->timeout_ns, 1000);
699 700 701 702 703 704 705 706
		if (host->clock && data->timeout_clks) {
			unsigned long long val;

			/*
			 * data->timeout_clks is in units of clock cycles.
			 * host->clock is in Hz.  target_timeout is in us.
			 * Hence, us = 1000000 * cycles / Hz.  Round up.
			 */
707
			val = 1000000ULL * data->timeout_clks;
708 709 710 711
			if (do_div(val, host->clock))
				target_timeout++;
			target_timeout += val;
		}
712
	}
713

714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
734 735
		DBG("Too large timeout 0x%x requested for CMD%d!\n",
		    count, cmd->opcode);
736 737 738
		count = 0xE;
	}

739 740 741
	return count;
}

742 743 744 745 746 747
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
748
		host->ier = (host->ier & ~pio_irqs) | dma_irqs;
749
	else
750 751 752 753
		host->ier = (host->ier & ~dma_irqs) | pio_irqs;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
754 755
}

756
static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
757 758
{
	u8 count;
759 760 761 762 763 764 765 766 767 768 769

	if (host->ops->set_timeout) {
		host->ops->set_timeout(host, cmd);
	} else {
		count = sdhci_calc_timeout(host, cmd);
		sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
	}
}

static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
{
770
	u8 ctrl;
771
	struct mmc_data *data = cmd->data;
772

773
	if (sdhci_data_line_cmd(cmd))
774
		sdhci_set_timeout(host, cmd);
775 776

	if (!data)
777 778
		return;

779 780
	WARN_ON(host->data);

781 782 783 784 785 786 787
	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;
788
	host->data->bytes_xfered = 0;
789

790
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
791
		struct scatterlist *sg;
792
		unsigned int length_mask, offset_mask;
793
		int i;
794

795 796 797 798 799 800 801 802 803
		host->flags |= SDHCI_REQ_USE_DMA;

		/*
		 * FIXME: This doesn't account for merging when mapping the
		 * scatterlist.
		 *
		 * The assumption here being that alignment and lengths are
		 * the same after DMA mapping to device address space.
		 */
804
		length_mask = 0;
805
		offset_mask = 0;
806
		if (host->flags & SDHCI_USE_ADMA) {
807
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE) {
808
				length_mask = 3;
809 810 811 812 813 814 815
				/*
				 * As we use up to 3 byte chunks to work
				 * around alignment problems, we need to
				 * check the offset as well.
				 */
				offset_mask = 3;
			}
816 817
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
818
				length_mask = 3;
819 820
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				offset_mask = 3;
821 822
		}

823
		if (unlikely(length_mask | offset_mask)) {
824
			for_each_sg(data->sg, sg, data->sg_len, i) {
825
				if (sg->length & length_mask) {
826
					DBG("Reverting to PIO because of transfer size (%d)\n",
827
					    sg->length);
828 829 830
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
831
				if (sg->offset & offset_mask) {
832
					DBG("Reverting to PIO because of bad alignment\n");
833 834 835 836 837 838 839
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

840
	if (host->flags & SDHCI_REQ_USE_DMA) {
841
		int sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857

		if (sg_cnt <= 0) {
			/*
			 * This only happens when someone fed
			 * us an invalid request.
			 */
			WARN_ON(1);
			host->flags &= ~SDHCI_REQ_USE_DMA;
		} else if (host->flags & SDHCI_USE_ADMA) {
			sdhci_adma_table_pre(host, data, sg_cnt);

			sdhci_writel(host, host->adma_addr, SDHCI_ADMA_ADDRESS);
			if (host->flags & SDHCI_USE_64_BIT_DMA)
				sdhci_writel(host,
					     (u64)host->adma_addr >> 32,
					     SDHCI_ADMA_ADDRESS_HI);
858
		} else {
859 860 861
			WARN_ON(sg_cnt != 1);
			sdhci_writel(host, sg_dma_address(data->sg),
				SDHCI_DMA_ADDRESS);
862 863 864
		}
	}

865 866 867 868 869 870
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
871
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
872 873
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
874 875 876 877 878 879
			(host->flags & SDHCI_USE_ADMA)) {
			if (host->flags & SDHCI_USE_64_BIT_DMA)
				ctrl |= SDHCI_CTRL_ADMA64;
			else
				ctrl |= SDHCI_CTRL_ADMA32;
		} else {
880
			ctrl |= SDHCI_CTRL_SDMA;
881
		}
882
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
883 884
	}

885
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
886 887 888 889 890 891 892 893
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
894
		host->blocks = data->blocks;
895
	}
896

897 898
	sdhci_set_transfer_irqs(host);

899 900 901
	/* Set the DMA boundary value and block size */
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
		data->blksz), SDHCI_BLOCK_SIZE);
902
	sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
903 904
}

905 906 907
static inline bool sdhci_auto_cmd12(struct sdhci_host *host,
				    struct mmc_request *mrq)
{
908 909
	return !mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) &&
	       !mrq->cap_cmd_during_tfr;
910 911
}

912
static void sdhci_set_transfer_mode(struct sdhci_host *host,
913
	struct mmc_command *cmd)
914
{
915
	u16 mode = 0;
916
	struct mmc_data *data = cmd->data;
917

918
	if (data == NULL) {
919 920 921 922
		if (host->quirks2 &
			SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
			sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
		} else {
923
		/* clear Auto CMD settings for no data CMDs */
924 925
			mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
			sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
926
				SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
927
		}
928
		return;
929
	}
930

931 932
	WARN_ON(!host->data);

933 934 935
	if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
		mode = SDHCI_TRNS_BLK_CNT_EN;

936
	if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
937
		mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI;
938 939 940 941
		/*
		 * If we are sending CMD23, CMD12 never gets sent
		 * on successful completion (so no Auto-CMD12).
		 */
942
		if (sdhci_auto_cmd12(host, cmd->mrq) &&
943
		    (cmd->opcode != SD_IO_RW_EXTENDED))
944
			mode |= SDHCI_TRNS_AUTO_CMD12;
945
		else if (cmd->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
946
			mode |= SDHCI_TRNS_AUTO_CMD23;
947
			sdhci_writel(host, cmd->mrq->sbc->arg, SDHCI_ARGUMENT2);
948
		}
949
	}
950

951 952
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
953
	if (host->flags & SDHCI_REQ_USE_DMA)
954 955
		mode |= SDHCI_TRNS_DMA;

956
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
957 958
}

959 960 961 962 963 964 965 966 967 968
static bool sdhci_needs_reset(struct sdhci_host *host, struct mmc_request *mrq)
{
	return (!(host->flags & SDHCI_DEVICE_DEAD) &&
		((mrq->cmd && mrq->cmd->error) ||
		 (mrq->sbc && mrq->sbc->error) ||
		 (mrq->data && ((mrq->data->error && !mrq->data->stop) ||
				(mrq->data->stop && mrq->data->stop->error))) ||
		 (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST)));
}

969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991
static void __sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
{
	int i;

	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		if (host->mrqs_done[i] == mrq) {
			WARN_ON(1);
			return;
		}
	}

	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		if (!host->mrqs_done[i]) {
			host->mrqs_done[i] = mrq;
			break;
		}
	}

	WARN_ON(i >= SDHCI_MAX_MRQS);

	tasklet_schedule(&host->finish_tasklet);
}

992 993
static void sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
{
994 995 996 997 998 999 1000 1001 1002
	if (host->cmd && host->cmd->mrq == mrq)
		host->cmd = NULL;

	if (host->data_cmd && host->data_cmd->mrq == mrq)
		host->data_cmd = NULL;

	if (host->data && host->data->mrq == mrq)
		host->data = NULL;

1003 1004 1005
	if (sdhci_needs_reset(host, mrq))
		host->pending_reset = true;

1006
	__sdhci_finish_mrq(host, mrq);
1007 1008
}

1009 1010
static void sdhci_finish_data(struct sdhci_host *host)
{
1011 1012
	struct mmc_command *data_cmd = host->data_cmd;
	struct mmc_data *data = host->data;
1013 1014

	host->data = NULL;
1015
	host->data_cmd = NULL;
1016

1017 1018 1019
	if ((host->flags & (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA)) ==
	    (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA))
		sdhci_adma_table_post(host, data);
1020 1021

	/*
1022 1023 1024 1025 1026
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
1027
	 */
1028 1029
	if (data->error)
		data->bytes_xfered = 0;
1030
	else
1031
		data->bytes_xfered = data->blksz * data->blocks;
1032

1033 1034 1035 1036 1037 1038 1039
	/*
	 * Need to send CMD12 if -
	 * a) open-ended multiblock transfer (no CMD23)
	 * b) error in multiblock transfer
	 */
	if (data->stop &&
	    (data->error ||
1040
	     !data->mrq->sbc)) {
1041

1042 1043 1044 1045
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
P
Pierre Ossman 已提交
1046
		if (data->error) {
1047 1048
			if (!host->cmd || host->cmd == data_cmd)
				sdhci_do_reset(host, SDHCI_RESET_CMD);
1049
			sdhci_do_reset(host, SDHCI_RESET_DATA);
1050 1051
		}

1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063
		/*
		 * 'cap_cmd_during_tfr' request must not use the command line
		 * after mmc_command_done() has been called. It is upper layer's
		 * responsibility to send the stop command if required.
		 */
		if (data->mrq->cap_cmd_during_tfr) {
			sdhci_finish_mrq(host, data->mrq);
		} else {
			/* Avoid triggering warning in sdhci_send_command() */
			host->cmd = NULL;
			sdhci_send_command(host, data->stop);
		}
1064 1065 1066
	} else {
		sdhci_finish_mrq(host, data->mrq);
	}
1067 1068
}

1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085
static void sdhci_mod_timer(struct sdhci_host *host, struct mmc_request *mrq,
			    unsigned long timeout)
{
	if (sdhci_data_line_cmd(mrq->cmd))
		mod_timer(&host->data_timer, timeout);
	else
		mod_timer(&host->timer, timeout);
}

static void sdhci_del_timer(struct sdhci_host *host, struct mmc_request *mrq)
{
	if (sdhci_data_line_cmd(mrq->cmd))
		del_timer(&host->data_timer);
	else
		del_timer(&host->timer);
}

1086
void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
1087 1088
{
	int flags;
1089
	u32 mask;
1090
	unsigned long timeout;
1091 1092 1093

	WARN_ON(host->cmd);

1094 1095 1096
	/* Initially, a command has no error */
	cmd->error = 0;

1097 1098 1099 1100
	if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
	    cmd->opcode == MMC_STOP_TRANSMISSION)
		cmd->flags |= MMC_RSP_BUSY;

1101
	/* Wait max 10 ms */
1102
	timeout = 10;
1103 1104

	mask = SDHCI_CMD_INHIBIT;
1105
	if (sdhci_data_line_cmd(cmd))
1106 1107 1108 1109
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
1110
	if (cmd->mrq->data && (cmd == cmd->mrq->data->stop))
1111 1112
		mask &= ~SDHCI_DATA_INHIBIT;

1113
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
1114
		if (timeout == 0) {
1115 1116
			pr_err("%s: Controller never released inhibit bit(s).\n",
			       mmc_hostname(host->mmc));
1117
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
1118
			cmd->error = -EIO;
1119
			sdhci_finish_mrq(host, cmd->mrq);
1120 1121
			return;
		}
1122 1123 1124
		timeout--;
		mdelay(1);
	}
1125

1126
	timeout = jiffies;
1127 1128
	if (!cmd->data && cmd->busy_timeout > 9000)
		timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
1129 1130
	else
		timeout += 10 * HZ;
1131
	sdhci_mod_timer(host, cmd->mrq, timeout);
1132 1133

	host->cmd = cmd;
1134
	if (sdhci_data_line_cmd(cmd)) {
1135 1136 1137
		WARN_ON(host->data_cmd);
		host->data_cmd = cmd;
	}
1138

1139
	sdhci_prepare_data(host, cmd);
1140

1141
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
1142

1143
	sdhci_set_transfer_mode(host, cmd);
1144

1145
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
1146
		pr_err("%s: Unsupported response type!\n",
1147
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
1148
		cmd->error = -EINVAL;
1149
		sdhci_finish_mrq(host, cmd->mrq);
1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
1166 1167

	/* CMD19 is special in that the Data Present Select should be set */
1168 1169
	if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
	    cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
1170 1171
		flags |= SDHCI_CMD_DATA;

1172
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1173
}
1174
EXPORT_SYMBOL_GPL(sdhci_send_command);
1175 1176 1177

static void sdhci_finish_command(struct sdhci_host *host)
{
1178
	struct mmc_command *cmd = host->cmd;
1179 1180
	int i;

1181 1182 1183 1184
	host->cmd = NULL;

	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136) {
1185 1186
			/* CRC is stripped so we need to do some shifting. */
			for (i = 0;i < 4;i++) {
1187
				cmd->resp[i] = sdhci_readl(host,
1188 1189
					SDHCI_RESPONSE + (3-i)*4) << 8;
				if (i != 3)
1190
					cmd->resp[i] |=
1191
						sdhci_readb(host,
1192 1193 1194
						SDHCI_RESPONSE + (3-i)*4-1);
			}
		} else {
1195
			cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1196 1197 1198
		}
	}

1199 1200 1201
	if (cmd->mrq->cap_cmd_during_tfr && cmd == cmd->mrq->cmd)
		mmc_command_done(host->mmc, cmd->mrq);

1202 1203 1204 1205 1206 1207 1208 1209 1210 1211
	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * The busy signal uses DAT0 so this is similar to waiting
	 * for data to complete.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
1212 1213
	if (cmd->flags & MMC_RSP_BUSY) {
		if (cmd->data) {
1214 1215
			DBG("Cannot wait for busy signal when also doing a data transfer");
		} else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
1216 1217
			   cmd == host->data_cmd) {
			/* Command complete before busy is ended */
1218 1219 1220 1221
			return;
		}
	}

1222
	/* Finished CMD23, now send actual command. */
1223 1224
	if (cmd == cmd->mrq->sbc) {
		sdhci_send_command(host, cmd->mrq->cmd);
1225
	} else {
1226

1227 1228 1229
		/* Processed actual command. */
		if (host->data && host->data_early)
			sdhci_finish_data(host);
1230

1231
		if (!cmd->data)
1232
			sdhci_finish_mrq(host, cmd->mrq);
1233
	}
1234 1235
}

1236 1237
static u16 sdhci_get_preset_value(struct sdhci_host *host)
{
1238
	u16 preset = 0;
1239

1240 1241
	switch (host->timing) {
	case MMC_TIMING_UHS_SDR12:
1242 1243
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
1244
	case MMC_TIMING_UHS_SDR25:
1245 1246
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
		break;
1247
	case MMC_TIMING_UHS_SDR50:
1248 1249
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
		break;
1250 1251
	case MMC_TIMING_UHS_SDR104:
	case MMC_TIMING_MMC_HS200:
1252 1253
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
		break;
1254
	case MMC_TIMING_UHS_DDR50:
1255
	case MMC_TIMING_MMC_DDR52:
1256 1257
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
		break;
1258 1259 1260
	case MMC_TIMING_MMC_HS400:
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
		break;
1261 1262 1263 1264 1265 1266 1267 1268 1269
	default:
		pr_warn("%s: Invalid UHS-I mode selected\n",
			mmc_hostname(host->mmc));
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
	}
	return preset;
}

1270 1271
u16 sdhci_calc_clk(struct sdhci_host *host, unsigned int clock,
		   unsigned int *actual_clock)
1272
{
1273
	int div = 0; /* Initialized for compiler warning */
1274
	int real_div = div, clk_mul = 1;
1275
	u16 clk = 0;
1276
	bool switch_base_clk = false;
1277

1278
	if (host->version >= SDHCI_SPEC_300) {
1279
		if (host->preset_enabled) {
1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296
			u16 pre_val;

			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			pre_val = sdhci_get_preset_value(host);
			div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
				>> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
			if (host->clk_mul &&
				(pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div + 1;
				clk_mul = host->clk_mul;
			} else {
				real_div = max_t(int, 1, div << 1);
			}
			goto clock_set;
		}

1297 1298 1299 1300 1301
		/*
		 * Check if the Host Controller supports Programmable Clock
		 * Mode.
		 */
		if (host->clk_mul) {
1302 1303 1304 1305 1306
			for (div = 1; div <= 1024; div++) {
				if ((host->max_clk * host->clk_mul / div)
					<= clock)
					break;
			}
1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325
			if ((host->max_clk * host->clk_mul / div) <= clock) {
				/*
				 * Set Programmable Clock Mode in the Clock
				 * Control register.
				 */
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div;
				clk_mul = host->clk_mul;
				div--;
			} else {
				/*
				 * Divisor can be too small to reach clock
				 * speed requirement. Then use the base clock.
				 */
				switch_base_clk = true;
			}
		}

		if (!host->clk_mul || switch_base_clk) {
1326 1327 1328 1329 1330 1331 1332 1333 1334
			/* Version 3.00 divisors must be a multiple of 2. */
			if (host->max_clk <= clock)
				div = 1;
			else {
				for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
				     div += 2) {
					if ((host->max_clk / div) <= clock)
						break;
				}
1335
			}
1336
			real_div = div;
1337
			div >>= 1;
1338 1339 1340
			if ((host->quirks2 & SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN)
				&& !div && host->max_clk <= 25000000)
				div = 1;
1341 1342 1343
		}
	} else {
		/* Version 2.00 divisors must be a power of 2. */
1344
		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1345 1346 1347
			if ((host->max_clk / div) <= clock)
				break;
		}
1348
		real_div = div;
1349
		div >>= 1;
1350 1351
	}

1352
clock_set:
1353
	if (real_div)
1354
		*actual_clock = (host->max_clk * clk_mul) / real_div;
1355
	clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1356 1357
	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
		<< SDHCI_DIVIDER_HI_SHIFT;
1358 1359 1360 1361 1362

	return clk;
}
EXPORT_SYMBOL_GPL(sdhci_calc_clk);

1363
void sdhci_enable_clk(struct sdhci_host *host, u16 clk)
1364
{
A
Adrian Hunter 已提交
1365
	ktime_t timeout;
1366

1367
	clk |= SDHCI_CLOCK_INT_EN;
1368
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1369

1370
	/* Wait max 20 ms */
A
Adrian Hunter 已提交
1371
	timeout = ktime_add_ms(ktime_get(), 20);
1372
	while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
1373
		& SDHCI_CLOCK_INT_STABLE)) {
A
Adrian Hunter 已提交
1374
		if (ktime_after(ktime_get(), timeout)) {
1375 1376
			pr_err("%s: Internal clock never stabilised.\n",
			       mmc_hostname(host->mmc));
1377 1378 1379
			sdhci_dumpregs(host);
			return;
		}
A
Adrian Hunter 已提交
1380
		udelay(10);
1381
	}
1382 1383

	clk |= SDHCI_CLOCK_CARD_EN;
1384
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1385
}
1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401
EXPORT_SYMBOL_GPL(sdhci_enable_clk);

void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
{
	u16 clk;

	host->mmc->actual_clock = 0;

	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);

	if (clock == 0)
		return;

	clk = sdhci_calc_clk(host, clock, &host->mmc->actual_clock);
	sdhci_enable_clk(host, clk);
}
1402
EXPORT_SYMBOL_GPL(sdhci_set_clock);
1403

1404 1405
static void sdhci_set_power_reg(struct sdhci_host *host, unsigned char mode,
				unsigned short vdd)
1406
{
1407
	struct mmc_host *mmc = host->mmc;
1408 1409 1410 1411 1412 1413 1414 1415 1416

	mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);

	if (mode != MMC_POWER_OFF)
		sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
	else
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
}

1417 1418
void sdhci_set_power_noreg(struct sdhci_host *host, unsigned char mode,
			   unsigned short vdd)
1419
{
1420
	u8 pwr = 0;
1421

1422 1423
	if (mode != MMC_POWER_OFF) {
		switch (1 << vdd) {
1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435
		case MMC_VDD_165_195:
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
1436 1437 1438
			WARN(1, "%s: Invalid vdd %#x\n",
			     mmc_hostname(host->mmc), vdd);
			break;
1439 1440 1441 1442
		}
	}

	if (host->pwr == pwr)
1443
		return;
1444

1445 1446 1447
	host->pwr = pwr;

	if (pwr == 0) {
1448
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1449 1450
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
1451 1452 1453 1454 1455 1456 1457
	} else {
		/*
		 * Spec says that we should clear the power reg before setting
		 * a new value. Some controllers don't seem to like this though.
		 */
		if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
			sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1458

1459 1460 1461 1462 1463 1464 1465
		/*
		 * At least the Marvell CaFe chip gets confused if we set the
		 * voltage and set turn on power at the same time, so set the
		 * voltage first.
		 */
		if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
			sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1466

1467
		pwr |= SDHCI_POWER_ON;
1468

1469
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1470

1471 1472
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_on(host);
1473

1474 1475 1476 1477 1478 1479 1480
		/*
		 * Some controllers need an extra 10ms delay of 10ms before
		 * they can apply clock after applying power
		 */
		if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
			mdelay(10);
	}
1481
}
1482
EXPORT_SYMBOL_GPL(sdhci_set_power_noreg);
1483

1484 1485
void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
		     unsigned short vdd)
1486
{
1487 1488
	if (IS_ERR(host->mmc->supply.vmmc))
		sdhci_set_power_noreg(host, mode, vdd);
1489
	else
1490
		sdhci_set_power_reg(host, mode, vdd);
1491
}
1492
EXPORT_SYMBOL_GPL(sdhci_set_power);
1493

1494 1495 1496 1497 1498 1499 1500 1501 1502
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sdhci_host *host;
1503
	int present;
1504 1505 1506 1507
	unsigned long flags;

	host = mmc_priv(mmc);

1508
	/* Firstly check card presence */
1509
	present = mmc->ops->get_cd(mmc);
1510

1511 1512
	spin_lock_irqsave(&host->lock, flags);

1513
	sdhci_led_activate(host);
1514 1515 1516 1517 1518

	/*
	 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
	 * requests if Auto-CMD12 is enabled.
	 */
1519
	if (sdhci_auto_cmd12(host, mrq)) {
1520 1521 1522 1523 1524
		if (mrq->stop) {
			mrq->data->stop = NULL;
			mrq->stop = NULL;
		}
	}
1525

1526
	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
1527
		mrq->cmd->error = -ENOMEDIUM;
1528
		sdhci_finish_mrq(host, mrq);
1529
	} else {
1530
		if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
1531 1532 1533
			sdhci_send_command(host, mrq->sbc);
		else
			sdhci_send_command(host, mrq->cmd);
1534
	}
1535

1536
	mmiowb();
1537 1538 1539
	spin_unlock_irqrestore(&host->lock, flags);
}

1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560
void sdhci_set_bus_width(struct sdhci_host *host, int width)
{
	u8 ctrl;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	if (width == MMC_BUS_WIDTH_8) {
		ctrl &= ~SDHCI_CTRL_4BITBUS;
		if (host->version >= SDHCI_SPEC_300)
			ctrl |= SDHCI_CTRL_8BITBUS;
	} else {
		if (host->version >= SDHCI_SPEC_300)
			ctrl &= ~SDHCI_CTRL_8BITBUS;
		if (width == MMC_BUS_WIDTH_4)
			ctrl |= SDHCI_CTRL_4BITBUS;
		else
			ctrl &= ~SDHCI_CTRL_4BITBUS;
	}
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_set_bus_width);

1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579
void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
{
	u16 ctrl_2;

	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	/* Select Bus Speed Mode for host */
	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
	if ((timing == MMC_TIMING_MMC_HS200) ||
	    (timing == MMC_TIMING_UHS_SDR104))
		ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
	else if (timing == MMC_TIMING_UHS_SDR12)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
	else if (timing == MMC_TIMING_UHS_SDR25)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
	else if (timing == MMC_TIMING_UHS_SDR50)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
	else if ((timing == MMC_TIMING_UHS_DDR50) ||
		 (timing == MMC_TIMING_MMC_DDR52))
		ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
1580 1581
	else if (timing == MMC_TIMING_MMC_HS400)
		ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
1582 1583 1584 1585
	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
}
EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);

1586
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1587
{
1588
	struct sdhci_host *host = mmc_priv(mmc);
1589 1590
	u8 ctrl;

1591 1592 1593
	if (ios->power_mode == MMC_POWER_UNDEFINED)
		return;

A
Adrian Hunter 已提交
1594
	if (host->flags & SDHCI_DEVICE_DEAD) {
1595 1596
		if (!IS_ERR(mmc->supply.vmmc) &&
		    ios->power_mode == MMC_POWER_OFF)
1597
			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
A
Adrian Hunter 已提交
1598 1599
		return;
	}
P
Pierre Ossman 已提交
1600

1601 1602 1603 1604 1605
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1606
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1607
		sdhci_reinit(host);
1608 1609
	}

1610
	if (host->version >= SDHCI_SPEC_300 &&
1611 1612
		(ios->power_mode == MMC_POWER_UP) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
1613 1614
		sdhci_enable_preset_value(host, false);

1615
	if (!ios->clock || ios->clock != host->clock) {
1616
		host->ops->set_clock(host, ios->clock);
1617
		host->clock = ios->clock;
1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629

		if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
		    host->clock) {
			host->timeout_clk = host->mmc->actual_clock ?
						host->mmc->actual_clock / 1000 :
						host->clock / 1000;
			host->mmc->max_busy_timeout =
				host->ops->get_max_timeout_count ?
				host->ops->get_max_timeout_count(host) :
				1 << 27;
			host->mmc->max_busy_timeout /= host->timeout_clk;
		}
1630
	}
1631

1632 1633 1634 1635
	if (host->ops->set_power)
		host->ops->set_power(host, ios->power_mode, ios->vdd);
	else
		sdhci_set_power(host, ios->power_mode, ios->vdd);
1636

1637 1638 1639
	if (host->ops->platform_send_init_74_clocks)
		host->ops->platform_send_init_74_clocks(host, ios->power_mode);

1640
	host->ops->set_bus_width(host, ios->bus_width);
1641

1642
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1643

1644
	if ((ios->timing == MMC_TIMING_SD_HS ||
1645 1646 1647 1648 1649 1650 1651 1652
	     ios->timing == MMC_TIMING_MMC_HS ||
	     ios->timing == MMC_TIMING_MMC_HS400 ||
	     ios->timing == MMC_TIMING_MMC_HS200 ||
	     ios->timing == MMC_TIMING_MMC_DDR52 ||
	     ios->timing == MMC_TIMING_UHS_SDR50 ||
	     ios->timing == MMC_TIMING_UHS_SDR104 ||
	     ios->timing == MMC_TIMING_UHS_DDR50 ||
	     ios->timing == MMC_TIMING_UHS_SDR25)
1653
	    && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
1654 1655 1656 1657
		ctrl |= SDHCI_CTRL_HISPD;
	else
		ctrl &= ~SDHCI_CTRL_HISPD;

1658
	if (host->version >= SDHCI_SPEC_300) {
1659 1660
		u16 clk, ctrl_2;

1661
		if (!host->preset_enabled) {
1662
			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1663 1664 1665 1666
			/*
			 * We only need to set Driver Strength if the
			 * preset value enable is not set.
			 */
1667
			ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1668 1669 1670
			ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
			if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
1671 1672
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_B)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
1673 1674
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
1675 1676 1677
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_D)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_D;
			else {
1678 1679
				pr_warn("%s: invalid driver type, default to driver type B\n",
					mmc_hostname(mmc));
1680 1681
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
			}
1682 1683

			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699
		} else {
			/*
			 * According to SDHC Spec v3.00, if the Preset Value
			 * Enable in the Host Control 2 register is set, we
			 * need to reset SD Clock Enable before changing High
			 * Speed Enable to avoid generating clock gliches.
			 */

			/* Reset SD Clock Enable */
			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			clk &= ~SDHCI_CLOCK_CARD_EN;
			sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

			/* Re-enable SD Clock */
1700
			host->ops->set_clock(host, host->clock);
1701
		}
1702 1703 1704 1705 1706 1707

		/* Reset SD Clock Enable */
		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		clk &= ~SDHCI_CLOCK_CARD_EN;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

1708
		host->ops->set_uhs_signaling(host, ios->timing);
1709
		host->timing = ios->timing;
1710

1711 1712 1713 1714 1715
		if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
				((ios->timing == MMC_TIMING_UHS_SDR12) ||
				 (ios->timing == MMC_TIMING_UHS_SDR25) ||
				 (ios->timing == MMC_TIMING_UHS_SDR50) ||
				 (ios->timing == MMC_TIMING_UHS_SDR104) ||
1716 1717
				 (ios->timing == MMC_TIMING_UHS_DDR50) ||
				 (ios->timing == MMC_TIMING_MMC_DDR52))) {
1718 1719 1720 1721 1722 1723 1724 1725
			u16 preset;

			sdhci_enable_preset_value(host, true);
			preset = sdhci_get_preset_value(host);
			ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
				>> SDHCI_PRESET_DRV_SHIFT;
		}

1726
		/* Re-enable SD Clock */
1727
		host->ops->set_clock(host, host->clock);
1728 1729
	} else
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1730

1731 1732 1733 1734 1735
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1736
	if (host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1737
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
1738

1739
	mmiowb();
1740 1741
}

1742
static int sdhci_get_cd(struct mmc_host *mmc)
1743 1744
{
	struct sdhci_host *host = mmc_priv(mmc);
1745
	int gpio_cd = mmc_gpio_get_cd(mmc);
1746 1747 1748 1749

	if (host->flags & SDHCI_DEVICE_DEAD)
		return 0;

1750
	/* If nonremovable, assume that the card is always present. */
1751
	if (!mmc_card_is_removable(host->mmc))
1752 1753
		return 1;

1754 1755 1756 1757
	/*
	 * Try slot gpio detect, if defined it take precedence
	 * over build in controller functionality
	 */
1758
	if (gpio_cd >= 0)
1759 1760
		return !!gpio_cd;

1761 1762 1763 1764
	/* If polling, assume that the card is always present. */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		return 1;

1765 1766 1767 1768
	/* Host native card detect */
	return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
}

1769
static int sdhci_check_ro(struct sdhci_host *host)
1770 1771
{
	unsigned long flags;
1772
	int is_readonly;
1773 1774 1775

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1776
	if (host->flags & SDHCI_DEVICE_DEAD)
1777 1778 1779
		is_readonly = 0;
	else if (host->ops->get_ro)
		is_readonly = host->ops->get_ro(host);
P
Pierre Ossman 已提交
1780
	else
1781 1782
		is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
				& SDHCI_WRITE_PROTECT);
1783 1784 1785

	spin_unlock_irqrestore(&host->lock, flags);

1786 1787 1788
	/* This quirk needs to be replaced by a callback-function later */
	return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
		!is_readonly : is_readonly;
1789 1790
}

1791 1792
#define SAMPLE_COUNT	5

1793
static int sdhci_get_ro(struct mmc_host *mmc)
1794
{
1795
	struct sdhci_host *host = mmc_priv(mmc);
1796 1797 1798
	int i, ro_count;

	if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
1799
		return sdhci_check_ro(host);
1800 1801 1802

	ro_count = 0;
	for (i = 0; i < SAMPLE_COUNT; i++) {
1803
		if (sdhci_check_ro(host)) {
1804 1805 1806 1807 1808 1809 1810 1811
			if (++ro_count > SAMPLE_COUNT / 2)
				return 1;
		}
		msleep(30);
	}
	return 0;
}

1812 1813 1814 1815 1816 1817 1818 1819
static void sdhci_hw_reset(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (host->ops && host->ops->hw_reset)
		host->ops->hw_reset(host);
}

1820 1821
static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
{
1822
	if (!(host->flags & SDHCI_DEVICE_DEAD)) {
1823
		if (enable)
1824
			host->ier |= SDHCI_INT_CARD_INT;
1825
		else
1826 1827 1828 1829
			host->ier &= ~SDHCI_INT_CARD_INT;

		sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
		sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
1830 1831
		mmiowb();
	}
1832 1833 1834 1835 1836 1837
}

static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
P
Pierre Ossman 已提交
1838

1839 1840 1841
	if (enable)
		pm_runtime_get_noresume(host->mmc->parent);

1842
	spin_lock_irqsave(&host->lock, flags);
1843 1844 1845 1846 1847
	if (enable)
		host->flags |= SDHCI_SDIO_IRQ_ENABLED;
	else
		host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;

1848
	sdhci_enable_sdio_irq_nolock(host, enable);
P
Pierre Ossman 已提交
1849
	spin_unlock_irqrestore(&host->lock, flags);
1850 1851 1852

	if (!enable)
		pm_runtime_put_noidle(host->mmc->parent);
P
Pierre Ossman 已提交
1853 1854
}

1855 1856
static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
					     struct mmc_ios *ios)
1857
{
1858
	struct sdhci_host *host = mmc_priv(mmc);
1859
	u16 ctrl;
1860
	int ret;
1861

1862 1863 1864 1865 1866 1867
	/*
	 * Signal Voltage Switching is only applicable for Host Controllers
	 * v3.00 and above.
	 */
	if (host->version < SDHCI_SPEC_300)
		return 0;
1868

1869 1870
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

1871
	switch (ios->signal_voltage) {
1872
	case MMC_SIGNAL_VOLTAGE_330:
1873 1874
		if (!(host->flags & SDHCI_SIGNALING_330))
			return -EINVAL;
1875 1876 1877
		/* Set 1.8V Signal Enable in the Host Control2 register to 0 */
		ctrl &= ~SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1878

1879
		if (!IS_ERR(mmc->supply.vqmmc)) {
1880
			ret = mmc_regulator_set_vqmmc(mmc, ios);
1881
			if (ret) {
J
Joe Perches 已提交
1882 1883
				pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
					mmc_hostname(mmc));
1884 1885 1886 1887 1888
				return -EIO;
			}
		}
		/* Wait for 5ms */
		usleep_range(5000, 5500);
1889

1890 1891 1892 1893
		/* 3.3V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_VDD_180))
			return 0;
1894

J
Joe Perches 已提交
1895 1896
		pr_warn("%s: 3.3V regulator output did not became stable\n",
			mmc_hostname(mmc));
1897 1898 1899

		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_180:
1900 1901
		if (!(host->flags & SDHCI_SIGNALING_180))
			return -EINVAL;
1902
		if (!IS_ERR(mmc->supply.vqmmc)) {
1903
			ret = mmc_regulator_set_vqmmc(mmc, ios);
1904
			if (ret) {
J
Joe Perches 已提交
1905 1906
				pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
					mmc_hostname(mmc));
1907 1908 1909
				return -EIO;
			}
		}
1910 1911 1912 1913 1914

		/*
		 * Enable 1.8V Signal Enable in the Host Control2
		 * register
		 */
1915 1916
		ctrl |= SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1917

1918 1919 1920 1921
		/* Some controller need to do more when switching */
		if (host->ops->voltage_switch)
			host->ops->voltage_switch(host);

1922 1923 1924 1925
		/* 1.8V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (ctrl & SDHCI_CTRL_VDD_180)
			return 0;
1926

J
Joe Perches 已提交
1927 1928
		pr_warn("%s: 1.8V regulator output did not became stable\n",
			mmc_hostname(mmc));
1929

1930 1931
		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_120:
1932 1933
		if (!(host->flags & SDHCI_SIGNALING_120))
			return -EINVAL;
1934
		if (!IS_ERR(mmc->supply.vqmmc)) {
1935
			ret = mmc_regulator_set_vqmmc(mmc, ios);
1936
			if (ret) {
J
Joe Perches 已提交
1937 1938
				pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
					mmc_hostname(mmc));
1939
				return -EIO;
1940 1941
			}
		}
1942
		return 0;
1943
	default:
1944 1945
		/* No signal voltage switch required */
		return 0;
1946
	}
1947 1948
}

1949 1950 1951 1952 1953
static int sdhci_card_busy(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	u32 present_state;

1954
	/* Check whether DAT[0] is 0 */
1955 1956
	present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);

1957
	return !(present_state & SDHCI_DATA_0_LVL_MASK);
1958 1959
}

1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971
static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);
	host->flags |= SDHCI_HS400_TUNING;
	spin_unlock_irqrestore(&host->lock, flags);

	return 0;
}

1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011
static void sdhci_start_tuning(struct sdhci_host *host)
{
	u16 ctrl;

	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl |= SDHCI_CTRL_EXEC_TUNING;
	if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
		ctrl |= SDHCI_CTRL_TUNED_CLK;
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

	/*
	 * As per the Host Controller spec v3.00, tuning command
	 * generates Buffer Read Ready interrupt, so enable that.
	 *
	 * Note: The spec clearly says that when tuning sequence
	 * is being performed, the controller does not generate
	 * interrupts other than Buffer Read Ready interrupt. But
	 * to make sure we don't hit a controller bug, we _only_
	 * enable Buffer Read Ready interrupt here.
	 */
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
}

static void sdhci_end_tuning(struct sdhci_host *host)
{
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
}

static void sdhci_reset_tuning(struct sdhci_host *host)
{
	u16 ctrl;

	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl &= ~SDHCI_CTRL_TUNED_CLK;
	ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
}

2012
static void sdhci_abort_tuning(struct sdhci_host *host, u32 opcode)
2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030
{
	sdhci_reset_tuning(host);

	sdhci_do_reset(host, SDHCI_RESET_CMD);
	sdhci_do_reset(host, SDHCI_RESET_DATA);

	sdhci_end_tuning(host);

	mmc_abort_tuning(host->mmc, opcode);
}

/*
 * We use sdhci_send_tuning() because mmc_send_tuning() is not a good fit. SDHCI
 * tuning command does not have a data payload (or rather the hardware does it
 * automatically) so mmc_send_tuning() will return -EIO. Also the tuning command
 * interrupt setup is different to other commands and there is no timeout
 * interrupt so special handling is needed.
 */
2031
static void sdhci_send_tuning(struct sdhci_host *host, u32 opcode)
2032 2033
{
	struct mmc_host *mmc = host->mmc;
2034 2035
	struct mmc_command cmd = {};
	struct mmc_request mrq = {};
2036 2037 2038
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);
2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049

	cmd.opcode = opcode;
	cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
	cmd.mrq = &mrq;

	mrq.cmd = &cmd;
	/*
	 * In response to CMD19, the card sends 64 bytes of tuning
	 * block to the Host Controller. So we set the block size
	 * to 64 here.
	 */
2050 2051 2052 2053 2054
	if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200 &&
	    mmc->ios.bus_width == MMC_BUS_WIDTH_8)
		sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128), SDHCI_BLOCK_SIZE);
	else
		sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64), SDHCI_BLOCK_SIZE);
2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071

	/*
	 * The tuning block is sent by the card to the host controller.
	 * So we set the TRNS_READ bit in the Transfer Mode register.
	 * This also takes care of setting DMA Enable and Multi Block
	 * Select in the same register to 0.
	 */
	sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);

	sdhci_send_command(host, &cmd);

	host->cmd = NULL;

	sdhci_del_timer(host, &mrq);

	host->tuning_done = 0;

2072
	mmiowb();
2073 2074 2075 2076 2077 2078 2079 2080
	spin_unlock_irqrestore(&host->lock, flags);

	/* Wait for Buffer Read Ready interrupt */
	wait_event_timeout(host->buf_ready_int, (host->tuning_done == 1),
			   msecs_to_jiffies(50));

}

2081
static void __sdhci_execute_tuning(struct sdhci_host *host, u32 opcode)
A
Adrian Hunter 已提交
2082 2083 2084 2085 2086 2087 2088 2089 2090 2091
{
	int i;

	/*
	 * Issue opcode repeatedly till Execute Tuning is set to 0 or the number
	 * of loops reaches 40 times.
	 */
	for (i = 0; i < MAX_TUNING_LOOP; i++) {
		u16 ctrl;

2092
		sdhci_send_tuning(host, opcode);
A
Adrian Hunter 已提交
2093 2094 2095 2096

		if (!host->tuning_done) {
			pr_info("%s: Tuning timeout, falling back to fixed sampling clock\n",
				mmc_hostname(host->mmc));
2097
			sdhci_abort_tuning(host, opcode);
A
Adrian Hunter 已提交
2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117
			return;
		}

		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_EXEC_TUNING)) {
			if (ctrl & SDHCI_CTRL_TUNED_CLK)
				return; /* Success! */
			break;
		}

		/* eMMC spec does not require a delay between tuning cycles */
		if (opcode == MMC_SEND_TUNING_BLOCK)
			mdelay(1);
	}

	pr_info("%s: Tuning failed, falling back to fixed sampling clock\n",
		mmc_hostname(host->mmc));
	sdhci_reset_tuning(host);
}

2118
int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
2119
{
2120
	struct sdhci_host *host = mmc_priv(mmc);
2121
	int err = 0;
2122
	unsigned int tuning_count = 0;
2123
	bool hs400_tuning;
2124

2125 2126
	hs400_tuning = host->flags & SDHCI_HS400_TUNING;

2127 2128 2129
	if (host->tuning_mode == SDHCI_TUNING_MODE_1)
		tuning_count = host->tuning_count;

2130
	/*
W
Weijun Yang 已提交
2131 2132 2133
	 * The Host Controller needs tuning in case of SDR104 and DDR50
	 * mode, and for SDR50 mode when Use Tuning for SDR50 is set in
	 * the Capabilities register.
2134 2135
	 * If the Host Controller supports the HS200 mode then the
	 * tuning function has to be executed.
2136
	 */
2137
	switch (host->timing) {
2138
	/* HS400 tuning is done in HS200 mode */
2139
	case MMC_TIMING_MMC_HS400:
2140
		err = -EINVAL;
2141
		goto out;
2142

2143
	case MMC_TIMING_MMC_HS200:
2144 2145 2146 2147 2148 2149 2150 2151
		/*
		 * Periodic re-tuning for HS400 is not expected to be needed, so
		 * disable it here.
		 */
		if (hs400_tuning)
			tuning_count = 0;
		break;

2152
	case MMC_TIMING_UHS_SDR104:
W
Weijun Yang 已提交
2153
	case MMC_TIMING_UHS_DDR50:
2154 2155 2156
		break;

	case MMC_TIMING_UHS_SDR50:
2157
		if (host->flags & SDHCI_SDR50_NEEDS_TUNING)
2158 2159 2160 2161
			break;
		/* FALLTHROUGH */

	default:
2162
		goto out;
2163 2164
	}

2165
	if (host->ops->platform_execute_tuning) {
2166
		err = host->ops->platform_execute_tuning(host, opcode);
2167
		goto out;
2168 2169
	}

A
Adrian Hunter 已提交
2170
	host->mmc->retune_period = tuning_count;
2171

A
Adrian Hunter 已提交
2172
	sdhci_start_tuning(host);
2173

2174
	__sdhci_execute_tuning(host, opcode);
2175

2176
	sdhci_end_tuning(host);
2177
out:
2178
	host->flags &= ~SDHCI_HS400_TUNING;
A
Adrian Hunter 已提交
2179

2180 2181
	return err;
}
2182
EXPORT_SYMBOL_GPL(sdhci_execute_tuning);
2183

2184
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2185 2186 2187 2188 2189 2190 2191 2192 2193
{
	/* Host Controller v3.00 defines preset value registers */
	if (host->version < SDHCI_SPEC_300)
		return;

	/*
	 * We only enable or disable Preset Value if they are not already
	 * enabled or disabled respectively. Otherwise, we bail out.
	 */
2194 2195 2196 2197 2198 2199 2200 2201
	if (host->preset_enabled != enable) {
		u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

		if (enable)
			ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
		else
			ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

2202
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2203 2204 2205 2206 2207 2208 2209

		if (enable)
			host->flags |= SDHCI_PV_ENABLED;
		else
			host->flags &= ~SDHCI_PV_ENABLED;

		host->preset_enabled = enable;
2210
	}
2211 2212
}

2213 2214 2215 2216 2217 2218
static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
				int err)
{
	struct sdhci_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

2219
	if (data->host_cookie != COOKIE_UNMAPPED)
2220
		dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
2221
			     mmc_get_dma_dir(data));
2222 2223

	data->host_cookie = COOKIE_UNMAPPED;
2224 2225
}

2226
static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq)
2227 2228 2229
{
	struct sdhci_host *host = mmc_priv(mmc);

2230
	mrq->data->host_cookie = COOKIE_UNMAPPED;
2231 2232

	if (host->flags & SDHCI_REQ_USE_DMA)
2233
		sdhci_pre_dma_transfer(host, mrq->data, COOKIE_PRE_MAPPED);
2234 2235
}

2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253
static inline bool sdhci_has_requests(struct sdhci_host *host)
{
	return host->cmd || host->data_cmd;
}

static void sdhci_error_out_mrqs(struct sdhci_host *host, int err)
{
	if (host->data_cmd) {
		host->data_cmd->error = err;
		sdhci_finish_mrq(host, host->data_cmd->mrq);
	}

	if (host->cmd) {
		host->cmd->error = err;
		sdhci_finish_mrq(host, host->cmd->mrq);
	}
}

2254
static void sdhci_card_event(struct mmc_host *mmc)
2255
{
2256
	struct sdhci_host *host = mmc_priv(mmc);
2257
	unsigned long flags;
2258
	int present;
2259

2260 2261 2262 2263
	/* First check if client has provided their own card event */
	if (host->ops->card_event)
		host->ops->card_event(host);

2264
	present = mmc->ops->get_cd(mmc);
2265

2266 2267
	spin_lock_irqsave(&host->lock, flags);

2268 2269
	/* Check sdhci_has_requests() first in case we are runtime suspended */
	if (sdhci_has_requests(host) && !present) {
2270
		pr_err("%s: Card removed during transfer!\n",
2271
			mmc_hostname(host->mmc));
2272
		pr_err("%s: Resetting controller.\n",
2273
			mmc_hostname(host->mmc));
2274

2275 2276
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2277

2278
		sdhci_error_out_mrqs(host, -ENOMEDIUM);
2279 2280 2281
	}

	spin_unlock_irqrestore(&host->lock, flags);
2282 2283 2284 2285
}

static const struct mmc_host_ops sdhci_ops = {
	.request	= sdhci_request,
2286 2287
	.post_req	= sdhci_post_req,
	.pre_req	= sdhci_pre_req,
2288
	.set_ios	= sdhci_set_ios,
2289
	.get_cd		= sdhci_get_cd,
2290 2291 2292 2293
	.get_ro		= sdhci_get_ro,
	.hw_reset	= sdhci_hw_reset,
	.enable_sdio_irq = sdhci_enable_sdio_irq,
	.start_signal_voltage_switch	= sdhci_start_signal_voltage_switch,
2294
	.prepare_hs400_tuning		= sdhci_prepare_hs400_tuning,
2295 2296
	.execute_tuning			= sdhci_execute_tuning,
	.card_event			= sdhci_card_event,
2297
	.card_busy	= sdhci_card_busy,
2298 2299 2300 2301 2302 2303 2304 2305
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

2306
static bool sdhci_request_done(struct sdhci_host *host)
2307 2308 2309
{
	unsigned long flags;
	struct mmc_request *mrq;
2310
	int i;
2311

2312 2313
	spin_lock_irqsave(&host->lock, flags);

2314 2315
	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		mrq = host->mrqs_done[i];
2316
		if (mrq)
2317
			break;
2318
	}
2319

2320 2321 2322 2323
	if (!mrq) {
		spin_unlock_irqrestore(&host->lock, flags);
		return true;
	}
2324

2325 2326
	sdhci_del_timer(host, mrq);

2327 2328 2329 2330 2331 2332 2333 2334 2335 2336
	/*
	 * Always unmap the data buffers if they were mapped by
	 * sdhci_prepare_data() whenever we finish with a request.
	 * This avoids leaking DMA mappings on error.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		struct mmc_data *data = mrq->data;

		if (data && data->host_cookie == COOKIE_MAPPED) {
			dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
2337
				     mmc_get_dma_dir(data));
2338 2339 2340 2341
			data->host_cookie = COOKIE_UNMAPPED;
		}
	}

2342 2343 2344 2345
	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
2346
	if (sdhci_needs_reset(host, mrq)) {
2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357
		/*
		 * Do not finish until command and data lines are available for
		 * reset. Note there can only be one other mrq, so it cannot
		 * also be in mrqs_done, otherwise host->cmd and host->data_cmd
		 * would both be null.
		 */
		if (host->cmd || host->data_cmd) {
			spin_unlock_irqrestore(&host->lock, flags);
			return true;
		}

2358
		/* Some controllers need this kick or reset won't work here */
2359
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
2360
			/* This is to force an update */
2361
			host->ops->set_clock(host, host->clock);
2362 2363 2364

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
2365 2366
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2367 2368

		host->pending_reset = false;
2369 2370
	}

2371 2372
	if (!sdhci_has_requests(host))
		sdhci_led_deactivate(host);
2373

2374 2375
	host->mrqs_done[i] = NULL;

2376
	mmiowb();
2377 2378 2379
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
2380 2381 2382 2383 2384 2385 2386 2387 2388 2389

	return false;
}

static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host = (struct sdhci_host *)param;

	while (!sdhci_request_done(host))
		;
2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400
}

static void sdhci_timeout_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)data;

	spin_lock_irqsave(&host->lock, flags);

2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424
	if (host->cmd && !sdhci_data_line_cmd(host->cmd)) {
		pr_err("%s: Timeout waiting for hardware cmd interrupt.\n",
		       mmc_hostname(host->mmc));
		sdhci_dumpregs(host);

		host->cmd->error = -ETIMEDOUT;
		sdhci_finish_mrq(host, host->cmd->mrq);
	}

	mmiowb();
	spin_unlock_irqrestore(&host->lock, flags);
}

static void sdhci_timeout_data_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host *)data;

	spin_lock_irqsave(&host->lock, flags);

	if (host->data || host->data_cmd ||
	    (host->cmd && sdhci_data_line_cmd(host->cmd))) {
2425 2426
		pr_err("%s: Timeout waiting for hardware interrupt.\n",
		       mmc_hostname(host->mmc));
2427 2428 2429
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
2430
			host->data->error = -ETIMEDOUT;
2431
			sdhci_finish_data(host);
2432 2433 2434
		} else if (host->data_cmd) {
			host->data_cmd->error = -ETIMEDOUT;
			sdhci_finish_mrq(host, host->data_cmd->mrq);
2435
		} else {
2436 2437
			host->cmd->error = -ETIMEDOUT;
			sdhci_finish_mrq(host, host->cmd->mrq);
2438 2439 2440
		}
	}

2441
	mmiowb();
2442 2443 2444 2445 2446 2447 2448 2449 2450
	spin_unlock_irqrestore(&host->lock, flags);
}

/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

2451
static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
2452 2453
{
	if (!host->cmd) {
2454 2455 2456 2457 2458 2459 2460
		/*
		 * SDHCI recovers from errors by resetting the cmd and data
		 * circuits.  Until that is done, there very well might be more
		 * interrupts, so ignore them in that case.
		 */
		if (host->pending_reset)
			return;
2461 2462
		pr_err("%s: Got command interrupt 0x%08x even though no command operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2463 2464 2465 2466
		sdhci_dumpregs(host);
		return;
	}

2467 2468 2469 2470 2471 2472
	if (intmask & (SDHCI_INT_TIMEOUT | SDHCI_INT_CRC |
		       SDHCI_INT_END_BIT | SDHCI_INT_INDEX)) {
		if (intmask & SDHCI_INT_TIMEOUT)
			host->cmd->error = -ETIMEDOUT;
		else
			host->cmd->error = -EILSEQ;
2473

2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490
		/*
		 * If this command initiates a data phase and a response
		 * CRC error is signalled, the card can start transferring
		 * data - the card may have received the command without
		 * error.  We must not terminate the mmc_request early.
		 *
		 * If the card did not receive the command or returned an
		 * error which prevented it sending data, the data phase
		 * will time out.
		 */
		if (host->cmd->data &&
		    (intmask & (SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)) ==
		     SDHCI_INT_CRC) {
			host->cmd = NULL;
			return;
		}

2491
		sdhci_finish_mrq(host, host->cmd->mrq);
2492 2493 2494 2495
		return;
	}

	if (intmask & SDHCI_INT_RESPONSE)
2496
		sdhci_finish_command(host);
2497 2498
}

2499
#ifdef CONFIG_MMC_DEBUG
2500
static void sdhci_adma_show_error(struct sdhci_host *host)
2501
{
2502
	void *desc = host->adma_table;
2503 2504 2505 2506

	sdhci_dumpregs(host);

	while (true) {
2507 2508 2509
		struct sdhci_adma2_64_desc *dma_desc = desc;

		if (host->flags & SDHCI_USE_64_BIT_DMA)
2510 2511
			DBG("%p: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    desc, le32_to_cpu(dma_desc->addr_hi),
2512 2513 2514 2515
			    le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
		else
2516 2517
			DBG("%p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    desc, le32_to_cpu(dma_desc->addr_lo),
2518 2519
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
2520

2521
		desc += host->desc_sz;
2522

2523
		if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
2524 2525 2526 2527
			break;
	}
}
#else
2528
static void sdhci_adma_show_error(struct sdhci_host *host) { }
2529 2530
#endif

2531 2532
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
2533
	u32 command;
2534

2535 2536
	/* CMD19 generates _only_ Buffer Read Ready interrupt */
	if (intmask & SDHCI_INT_DATA_AVAIL) {
2537 2538 2539
		command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
		if (command == MMC_SEND_TUNING_BLOCK ||
		    command == MMC_SEND_TUNING_BLOCK_HS200) {
2540 2541 2542 2543 2544 2545
			host->tuning_done = 1;
			wake_up(&host->buf_ready_int);
			return;
		}
	}

2546
	if (!host->data) {
2547 2548
		struct mmc_command *data_cmd = host->data_cmd;

2549
		/*
2550 2551 2552
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
2553
		 */
2554
		if (data_cmd && (data_cmd->flags & MMC_RSP_BUSY)) {
2555
			if (intmask & SDHCI_INT_DATA_TIMEOUT) {
2556
				host->data_cmd = NULL;
2557
				data_cmd->error = -ETIMEDOUT;
2558
				sdhci_finish_mrq(host, data_cmd->mrq);
2559 2560
				return;
			}
2561
			if (intmask & SDHCI_INT_DATA_END) {
2562
				host->data_cmd = NULL;
2563 2564 2565 2566 2567
				/*
				 * Some cards handle busy-end interrupt
				 * before the command completed, so make
				 * sure we do things in the proper order.
				 */
2568 2569 2570
				if (host->cmd == data_cmd)
					return;

2571
				sdhci_finish_mrq(host, data_cmd->mrq);
2572 2573 2574
				return;
			}
		}
2575

2576 2577 2578 2579 2580 2581 2582 2583
		/*
		 * SDHCI recovers from errors by resetting the cmd and data
		 * circuits. Until that is done, there very well might be more
		 * interrupts, so ignore them in that case.
		 */
		if (host->pending_reset)
			return;

2584 2585
		pr_err("%s: Got data interrupt 0x%08x even though no data operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2586 2587 2588 2589 2590 2591
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
2592
		host->data->error = -ETIMEDOUT;
2593 2594 2595 2596 2597
	else if (intmask & SDHCI_INT_DATA_END_BIT)
		host->data->error = -EILSEQ;
	else if ((intmask & SDHCI_INT_DATA_CRC) &&
		SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
			!= MMC_BUS_TEST_R)
P
Pierre Ossman 已提交
2598
		host->data->error = -EILSEQ;
2599
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
2600
		pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
2601
		sdhci_adma_show_error(host);
2602
		host->data->error = -EIO;
2603 2604
		if (host->ops->adma_workaround)
			host->ops->adma_workaround(host, intmask);
2605
	}
2606

P
Pierre Ossman 已提交
2607
	if (host->data->error)
2608 2609
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
2610
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
2611 2612
			sdhci_transfer_pio(host);

2613 2614 2615 2616
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
2617 2618 2619 2620
		 *
		 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
		 * should return a valid address to continue from, but as
		 * some controllers are faulty, don't trust them.
2621
		 */
2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632
		if (intmask & SDHCI_INT_DMA_END) {
			u32 dmastart, dmanow;
			dmastart = sg_dma_address(host->data->sg);
			dmanow = dmastart + host->data->bytes_xfered;
			/*
			 * Force update to the next DMA block boundary.
			 */
			dmanow = (dmanow &
				~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
				SDHCI_DEFAULT_BOUNDARY_SIZE;
			host->data->bytes_xfered = dmanow - dmastart;
2633 2634
			DBG("DMA base 0x%08x, transferred 0x%06x bytes, next 0x%08x\n",
			    dmastart, host->data->bytes_xfered, dmanow);
2635 2636
			sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
		}
2637

2638
		if (intmask & SDHCI_INT_DATA_END) {
2639
			if (host->cmd == host->data_cmd) {
2640 2641 2642 2643 2644 2645 2646 2647 2648 2649
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
2650 2651 2652
	}
}

2653
static irqreturn_t sdhci_irq(int irq, void *dev_id)
2654
{
2655
	irqreturn_t result = IRQ_NONE;
2656
	struct sdhci_host *host = dev_id;
2657
	u32 intmask, mask, unexpected = 0;
2658
	int max_loops = 16;
2659 2660 2661

	spin_lock(&host->lock);

2662
	if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
2663
		spin_unlock(&host->lock);
2664
		return IRQ_NONE;
2665 2666
	}

2667
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
2668
	if (!intmask || intmask == 0xffffffff) {
2669 2670 2671 2672
		result = IRQ_NONE;
		goto out;
	}

2673
	do {
A
Adrian Hunter 已提交
2674 2675 2676 2677 2678 2679 2680 2681
		DBG("IRQ status 0x%08x\n", intmask);

		if (host->ops->irq) {
			intmask = host->ops->irq(host, intmask);
			if (!intmask)
				goto cont;
		}

2682 2683 2684 2685
		/* Clear selected interrupts. */
		mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
				  SDHCI_INT_BUS_POWER);
		sdhci_writel(host, mask, SDHCI_INT_STATUS);
2686

2687 2688 2689
		if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
			u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
2690

2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701
			/*
			 * There is a observation on i.mx esdhc.  INSERT
			 * bit will be immediately set again when it gets
			 * cleared, if a card is inserted.  We have to mask
			 * the irq to prevent interrupt storm which will
			 * freeze the system.  And the REMOVE gets the
			 * same situation.
			 *
			 * More testing are needed here to ensure it works
			 * for other platforms though.
			 */
2702 2703 2704 2705 2706 2707
			host->ier &= ~(SDHCI_INT_CARD_INSERT |
				       SDHCI_INT_CARD_REMOVE);
			host->ier |= present ? SDHCI_INT_CARD_REMOVE :
					       SDHCI_INT_CARD_INSERT;
			sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
			sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2708 2709 2710

			sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
				     SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
2711 2712 2713 2714

			host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
						       SDHCI_INT_CARD_REMOVE);
			result = IRQ_WAKE_THREAD;
2715
		}
2716

2717
		if (intmask & SDHCI_INT_CMD_MASK)
2718
			sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
2719

2720 2721
		if (intmask & SDHCI_INT_DATA_MASK)
			sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2722

2723 2724 2725
		if (intmask & SDHCI_INT_BUS_POWER)
			pr_err("%s: Card is consuming too much power!\n",
				mmc_hostname(host->mmc));
2726

2727 2728 2729
		if (intmask & SDHCI_INT_RETUNE)
			mmc_retune_needed(host->mmc);

2730 2731
		if ((intmask & SDHCI_INT_CARD_INT) &&
		    (host->ier & SDHCI_INT_CARD_INT)) {
2732 2733 2734 2735
			sdhci_enable_sdio_irq_nolock(host, false);
			host->thread_isr |= SDHCI_INT_CARD_INT;
			result = IRQ_WAKE_THREAD;
		}
P
Pierre Ossman 已提交
2736

2737 2738 2739
		intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
			     SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
			     SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
2740
			     SDHCI_INT_RETUNE | SDHCI_INT_CARD_INT);
P
Pierre Ossman 已提交
2741

2742 2743 2744 2745
		if (intmask) {
			unexpected |= intmask;
			sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		}
A
Adrian Hunter 已提交
2746
cont:
2747 2748
		if (result == IRQ_NONE)
			result = IRQ_HANDLED;
2749

2750 2751
		intmask = sdhci_readl(host, SDHCI_INT_STATUS);
	} while (intmask && --max_loops);
2752 2753 2754
out:
	spin_unlock(&host->lock);

2755 2756 2757 2758 2759
	if (unexpected) {
		pr_err("%s: Unexpected interrupt 0x%08x.\n",
			   mmc_hostname(host->mmc), unexpected);
		sdhci_dumpregs(host);
	}
P
Pierre Ossman 已提交
2760

2761 2762 2763
	return result;
}

2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774
static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
{
	struct sdhci_host *host = dev_id;
	unsigned long flags;
	u32 isr;

	spin_lock_irqsave(&host->lock, flags);
	isr = host->thread_isr;
	host->thread_isr = 0;
	spin_unlock_irqrestore(&host->lock, flags);

2775
	if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
2776 2777 2778 2779
		struct mmc_host *mmc = host->mmc;

		mmc->ops->card_event(mmc);
		mmc_detect_change(mmc, msecs_to_jiffies(200));
2780 2781
	}

2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793
	if (isr & SDHCI_INT_CARD_INT) {
		sdio_run_irqs(host->mmc);

		spin_lock_irqsave(&host->lock, flags);
		if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
			sdhci_enable_sdio_irq_nolock(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}

	return isr ? IRQ_HANDLED : IRQ_NONE;
}

2794 2795 2796 2797 2798 2799 2800
/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM
2801 2802 2803 2804 2805 2806 2807 2808
/*
 * To enable wakeup events, the corresponding events have to be enabled in
 * the Interrupt Status Enable register too. See 'Table 1-6: Wakeup Signal
 * Table' in the SD Host Controller Standard Specification.
 * It is useless to restore SDHCI_INT_ENABLE state in
 * sdhci_disable_irq_wakeups() since it will be set by
 * sdhci_enable_card_detection() or sdhci_init().
 */
K
Kevin Liu 已提交
2809 2810 2811 2812 2813
void sdhci_enable_irq_wakeups(struct sdhci_host *host)
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;
2814 2815
	u32 irq_val = SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
		      SDHCI_INT_CARD_INT;
K
Kevin Liu 已提交
2816 2817 2818 2819

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val |= mask ;
	/* Avoid fake wake up */
2820
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) {
K
Kevin Liu 已提交
2821
		val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
2822 2823
		irq_val &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
	}
K
Kevin Liu 已提交
2824
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
2825
	sdhci_writel(host, irq_val, SDHCI_INT_ENABLE);
K
Kevin Liu 已提交
2826 2827 2828
}
EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);

2829
static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
K
Kevin Liu 已提交
2830 2831 2832 2833 2834 2835 2836 2837 2838
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
2839

2840
int sdhci_suspend_host(struct sdhci_host *host)
2841
{
2842 2843
	sdhci_disable_card_detection(host);

2844
	mmc_retune_timer_stop(host->mmc);
2845

K
Kevin Liu 已提交
2846
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
2847 2848 2849
		host->ier = 0;
		sdhci_writel(host, 0, SDHCI_INT_ENABLE);
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
K
Kevin Liu 已提交
2850 2851 2852 2853 2854
		free_irq(host->irq, host);
	} else {
		sdhci_enable_irq_wakeups(host);
		enable_irq_wake(host->irq);
	}
2855
	return 0;
2856 2857
}

2858
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
2859

2860 2861
int sdhci_resume_host(struct sdhci_host *host)
{
2862
	struct mmc_host *mmc = host->mmc;
2863
	int ret = 0;
2864

2865
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2866 2867 2868
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
2869

2870 2871 2872 2873 2874 2875
	if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
	    (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
		/* Card keeps power but host controller does not */
		sdhci_init(host, 0);
		host->pwr = 0;
		host->clock = 0;
2876
		mmc->ops->set_ios(mmc, &mmc->ios);
2877 2878 2879 2880
	} else {
		sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
		mmiowb();
	}
2881

2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
		ret = request_threaded_irq(host->irq, sdhci_irq,
					   sdhci_thread_irq, IRQF_SHARED,
					   mmc_hostname(host->mmc), host);
		if (ret)
			return ret;
	} else {
		sdhci_disable_irq_wakeups(host);
		disable_irq_wake(host->irq);
	}

2893 2894
	sdhci_enable_card_detection(host);

2895
	return ret;
2896 2897
}

2898
EXPORT_SYMBOL_GPL(sdhci_resume_host);
2899 2900 2901 2902 2903

int sdhci_runtime_suspend_host(struct sdhci_host *host)
{
	unsigned long flags;

2904
	mmc_retune_timer_stop(host->mmc);
2905 2906

	spin_lock_irqsave(&host->lock, flags);
2907 2908 2909
	host->ier &= SDHCI_INT_CARD_INT;
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2910 2911
	spin_unlock_irqrestore(&host->lock, flags);

2912
	synchronize_hardirq(host->irq);
2913 2914 2915 2916 2917

	spin_lock_irqsave(&host->lock, flags);
	host->runtime_suspended = true;
	spin_unlock_irqrestore(&host->lock, flags);

2918
	return 0;
2919 2920 2921 2922 2923
}
EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);

int sdhci_runtime_resume_host(struct sdhci_host *host)
{
2924
	struct mmc_host *mmc = host->mmc;
2925
	unsigned long flags;
2926
	int host_flags = host->flags;
2927 2928 2929 2930 2931 2932 2933 2934

	if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}

	sdhci_init(host, 0);

2935 2936 2937 2938 2939 2940
	if (mmc->ios.power_mode != MMC_POWER_UNDEFINED) {
		/* Force clock and power re-program */
		host->pwr = 0;
		host->clock = 0;
		mmc->ops->start_signal_voltage_switch(mmc, &mmc->ios);
		mmc->ops->set_ios(mmc, &mmc->ios);
2941

2942 2943 2944 2945 2946 2947
		if ((host_flags & SDHCI_PV_ENABLED) &&
		    !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
			spin_lock_irqsave(&host->lock, flags);
			sdhci_enable_preset_value(host, true);
			spin_unlock_irqrestore(&host->lock, flags);
		}
2948

2949 2950 2951 2952
		if ((mmc->caps2 & MMC_CAP2_HS400_ES) &&
		    mmc->ops->hs400_enhanced_strobe)
			mmc->ops->hs400_enhanced_strobe(mmc, &mmc->ios);
	}
2953

2954 2955 2956 2957 2958
	spin_lock_irqsave(&host->lock, flags);

	host->runtime_suspended = false;

	/* Enable SDIO IRQ */
2959
	if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
2960 2961 2962 2963 2964 2965 2966
		sdhci_enable_sdio_irq_nolock(host, true);

	/* Enable Card Detection */
	sdhci_enable_card_detection(host);

	spin_unlock_irqrestore(&host->lock, flags);

2967
	return 0;
2968 2969 2970
}
EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);

2971
#endif /* CONFIG_PM */
2972

A
Adrian Hunter 已提交
2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085
/*****************************************************************************\
 *                                                                           *
 * Command Queue Engine (CQE) helpers                                        *
 *                                                                           *
\*****************************************************************************/

void sdhci_cqe_enable(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
	u8 ctrl;

	spin_lock_irqsave(&host->lock, flags);

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	ctrl &= ~SDHCI_CTRL_DMA_MASK;
	if (host->flags & SDHCI_USE_64_BIT_DMA)
		ctrl |= SDHCI_CTRL_ADMA64;
	else
		ctrl |= SDHCI_CTRL_ADMA32;
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

	sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG, 512),
		     SDHCI_BLOCK_SIZE);

	/* Set maximum timeout */
	sdhci_writeb(host, 0xE, SDHCI_TIMEOUT_CONTROL);

	host->ier = host->cqe_ier;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);

	host->cqe_on = true;

	pr_debug("%s: sdhci: CQE on, IRQ mask %#x, IRQ status %#x\n",
		 mmc_hostname(mmc), host->ier,
		 sdhci_readl(host, SDHCI_INT_STATUS));

	mmiowb();
	spin_unlock_irqrestore(&host->lock, flags);
}
EXPORT_SYMBOL_GPL(sdhci_cqe_enable);

void sdhci_cqe_disable(struct mmc_host *mmc, bool recovery)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

	sdhci_set_default_irqs(host);

	host->cqe_on = false;

	if (recovery) {
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
	}

	pr_debug("%s: sdhci: CQE off, IRQ mask %#x, IRQ status %#x\n",
		 mmc_hostname(mmc), host->ier,
		 sdhci_readl(host, SDHCI_INT_STATUS));

	mmiowb();
	spin_unlock_irqrestore(&host->lock, flags);
}
EXPORT_SYMBOL_GPL(sdhci_cqe_disable);

bool sdhci_cqe_irq(struct sdhci_host *host, u32 intmask, int *cmd_error,
		   int *data_error)
{
	u32 mask;

	if (!host->cqe_on)
		return false;

	if (intmask & (SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC))
		*cmd_error = -EILSEQ;
	else if (intmask & SDHCI_INT_TIMEOUT)
		*cmd_error = -ETIMEDOUT;
	else
		*cmd_error = 0;

	if (intmask & (SDHCI_INT_DATA_END_BIT | SDHCI_INT_DATA_CRC))
		*data_error = -EILSEQ;
	else if (intmask & SDHCI_INT_DATA_TIMEOUT)
		*data_error = -ETIMEDOUT;
	else if (intmask & SDHCI_INT_ADMA_ERROR)
		*data_error = -EIO;
	else
		*data_error = 0;

	/* Clear selected interrupts. */
	mask = intmask & host->cqe_ier;
	sdhci_writel(host, mask, SDHCI_INT_STATUS);

	if (intmask & SDHCI_INT_BUS_POWER)
		pr_err("%s: Card is consuming too much power!\n",
		       mmc_hostname(host->mmc));

	intmask &= ~(host->cqe_ier | SDHCI_INT_ERROR);
	if (intmask) {
		sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		pr_err("%s: CQE: Unexpected interrupt 0x%08x.\n",
		       mmc_hostname(host->mmc), intmask);
		sdhci_dumpregs(host);
	}

	return true;
}
EXPORT_SYMBOL_GPL(sdhci_cqe_irq);

3086 3087
/*****************************************************************************\
 *                                                                           *
3088
 * Device allocation/registration                                            *
3089 3090 3091
 *                                                                           *
\*****************************************************************************/

3092 3093
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
3094 3095 3096 3097
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

3098
	WARN_ON(dev == NULL);
3099

3100
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
3101
	if (!mmc)
3102
		return ERR_PTR(-ENOMEM);
3103 3104 3105

	host = mmc_priv(mmc);
	host->mmc = mmc;
3106 3107
	host->mmc_host_ops = sdhci_ops;
	mmc->ops = &host->mmc_host_ops;
3108

3109 3110
	host->flags = SDHCI_SIGNALING_330;

A
Adrian Hunter 已提交
3111 3112 3113
	host->cqe_ier     = SDHCI_CQE_INT_MASK;
	host->cqe_err_ier = SDHCI_CQE_INT_ERR_MASK;

3114 3115
	return host;
}
3116

3117
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
3118

3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148
static int sdhci_set_dma_mask(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;
	struct device *dev = mmc_dev(mmc);
	int ret = -EINVAL;

	if (host->quirks2 & SDHCI_QUIRK2_BROKEN_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_64_BIT_DMA;

	/* Try 64-bit mask if hardware is capable  of it */
	if (host->flags & SDHCI_USE_64_BIT_DMA) {
		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64));
		if (ret) {
			pr_warn("%s: Failed to set 64-bit DMA mask.\n",
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_64_BIT_DMA;
		}
	}

	/* 32-bit mask as default & fallback */
	if (ret) {
		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
		if (ret)
			pr_warn("%s: Failed to set 32-bit DMA mask.\n",
				mmc_hostname(mmc));
	}

	return ret;
}

3149 3150 3151
void __sdhci_read_caps(struct sdhci_host *host, u16 *ver, u32 *caps, u32 *caps1)
{
	u16 v;
3152 3153
	u64 dt_caps_mask = 0;
	u64 dt_caps = 0;
3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167

	if (host->read_caps)
		return;

	host->read_caps = true;

	if (debug_quirks)
		host->quirks = debug_quirks;

	if (debug_quirks2)
		host->quirks2 = debug_quirks2;

	sdhci_do_reset(host, SDHCI_RESET_ALL);

3168 3169 3170 3171 3172
	of_property_read_u64(mmc_dev(host->mmc)->of_node,
			     "sdhci-caps-mask", &dt_caps_mask);
	of_property_read_u64(mmc_dev(host->mmc)->of_node,
			     "sdhci-caps", &dt_caps);

3173 3174 3175 3176 3177 3178
	v = ver ? *ver : sdhci_readw(host, SDHCI_HOST_VERSION);
	host->version = (v & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;

	if (host->quirks & SDHCI_QUIRK_MISSING_CAPS)
		return;

3179 3180 3181 3182 3183 3184 3185
	if (caps) {
		host->caps = *caps;
	} else {
		host->caps = sdhci_readl(host, SDHCI_CAPABILITIES);
		host->caps &= ~lower_32_bits(dt_caps_mask);
		host->caps |= lower_32_bits(dt_caps);
	}
3186 3187 3188 3189

	if (host->version < SDHCI_SPEC_300)
		return;

3190 3191 3192 3193 3194 3195 3196
	if (caps1) {
		host->caps1 = *caps1;
	} else {
		host->caps1 = sdhci_readl(host, SDHCI_CAPABILITIES_1);
		host->caps1 &= ~upper_32_bits(dt_caps_mask);
		host->caps1 |= upper_32_bits(dt_caps);
	}
3197 3198 3199
}
EXPORT_SYMBOL_GPL(__sdhci_read_caps);

3200
int sdhci_setup_host(struct sdhci_host *host)
3201 3202
{
	struct mmc_host *mmc;
3203 3204
	u32 max_current_caps;
	unsigned int ocr_avail;
3205
	unsigned int override_timeout_clk;
3206
	u32 max_clk;
3207
	int ret;
3208

3209 3210 3211
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
3212

3213
	mmc = host->mmc;
3214

3215 3216 3217 3218 3219 3220 3221 3222 3223 3224
	/*
	 * If there are external regulators, get them. Note this must be done
	 * early before resetting the host and reading the capabilities so that
	 * the host can take the appropriate action if regulators are not
	 * available.
	 */
	ret = mmc_regulator_get_supply(mmc);
	if (ret == -EPROBE_DEFER)
		return ret;

3225
	sdhci_read_caps(host);
3226

3227 3228
	override_timeout_clk = host->timeout_clk;

3229
	if (host->version > SDHCI_SPEC_300) {
3230 3231
		pr_err("%s: Unknown controller version (%d). You may experience problems.\n",
		       mmc_hostname(mmc), host->version);
3232 3233
	}

3234
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
3235
		host->flags |= SDHCI_USE_SDMA;
3236
	else if (!(host->caps & SDHCI_CAN_DO_SDMA))
3237
		DBG("Controller doesn't have SDMA capability\n");
3238
	else
3239
		host->flags |= SDHCI_USE_SDMA;
3240

3241
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
3242
		(host->flags & SDHCI_USE_SDMA)) {
R
Rolf Eike Beer 已提交
3243
		DBG("Disabling DMA as it is marked broken\n");
3244
		host->flags &= ~SDHCI_USE_SDMA;
3245 3246
	}

3247
	if ((host->version >= SDHCI_SPEC_200) &&
3248
		(host->caps & SDHCI_CAN_DO_ADMA2))
3249
		host->flags |= SDHCI_USE_ADMA;
3250 3251 3252 3253 3254 3255 3256

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

3257 3258 3259 3260 3261 3262 3263
	/*
	 * It is assumed that a 64-bit capable device has set a 64-bit DMA mask
	 * and *must* do 64-bit DMA.  A driver has the opportunity to change
	 * that during the first call to ->enable_dma().  Similarly
	 * SDHCI_QUIRK2_BROKEN_64_BIT_DMA must be left to the drivers to
	 * implement.
	 */
3264
	if (host->caps & SDHCI_CAN_64BIT)
3265 3266
		host->flags |= SDHCI_USE_64_BIT_DMA;

3267
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278
		ret = sdhci_set_dma_mask(host);

		if (!ret && host->ops->enable_dma)
			ret = host->ops->enable_dma(host);

		if (ret) {
			pr_warn("%s: No suitable DMA available - falling back to PIO\n",
				mmc_hostname(mmc));
			host->flags &= ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);

			ret = 0;
3279 3280 3281
		}
	}

3282 3283 3284 3285
	/* SDMA does not support 64-bit DMA */
	if (host->flags & SDHCI_USE_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_SDMA;

3286
	if (host->flags & SDHCI_USE_ADMA) {
3287 3288 3289
		dma_addr_t dma;
		void *buf;

3290
		/*
3291 3292 3293 3294
		 * The DMA descriptor table size is calculated as the maximum
		 * number of segments times 2, to allow for an alignment
		 * descriptor for each segment, plus 1 for a nop end descriptor,
		 * all multipled by the descriptor size.
3295
		 */
3296 3297 3298 3299 3300 3301 3302 3303 3304
		if (host->flags & SDHCI_USE_64_BIT_DMA) {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_64_DESC_SZ;
			host->desc_sz = SDHCI_ADMA2_64_DESC_SZ;
		} else {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_32_DESC_SZ;
			host->desc_sz = SDHCI_ADMA2_32_DESC_SZ;
		}
3305

3306
		host->align_buffer_sz = SDHCI_MAX_SEGS * SDHCI_ADMA2_ALIGN;
3307 3308 3309
		buf = dma_alloc_coherent(mmc_dev(mmc), host->align_buffer_sz +
					 host->adma_table_sz, &dma, GFP_KERNEL);
		if (!buf) {
J
Joe Perches 已提交
3310
			pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
3311 3312
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
3313 3314
		} else if ((dma + host->align_buffer_sz) &
			   (SDHCI_ADMA2_DESC_ALIGN - 1)) {
J
Joe Perches 已提交
3315 3316
			pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
				mmc_hostname(mmc));
3317
			host->flags &= ~SDHCI_USE_ADMA;
3318 3319 3320 3321 3322
			dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
					  host->adma_table_sz, buf, dma);
		} else {
			host->align_buffer = buf;
			host->align_addr = dma;
3323

3324 3325 3326
			host->adma_table = buf + host->align_buffer_sz;
			host->adma_addr = dma + host->align_buffer_sz;
		}
3327 3328
	}

3329 3330 3331 3332 3333
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
3334
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
3335
		host->dma_mask = DMA_BIT_MASK(64);
3336
		mmc_dev(mmc)->dma_mask = &host->dma_mask;
3337
	}
3338

3339
	if (host->version >= SDHCI_SPEC_300)
3340
		host->max_clk = (host->caps & SDHCI_CLOCK_V3_BASE_MASK)
3341 3342
			>> SDHCI_CLOCK_BASE_SHIFT;
	else
3343
		host->max_clk = (host->caps & SDHCI_CLOCK_BASE_MASK)
3344 3345
			>> SDHCI_CLOCK_BASE_SHIFT;

3346
	host->max_clk *= 1000000;
3347 3348
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
3349
		if (!host->ops->get_max_clock) {
3350 3351
			pr_err("%s: Hardware doesn't specify base clock frequency.\n",
			       mmc_hostname(mmc));
3352 3353
			ret = -ENODEV;
			goto undma;
3354 3355
		}
		host->max_clk = host->ops->get_max_clock(host);
3356
	}
3357

3358 3359 3360 3361
	/*
	 * In case of Host Controller v3.00, find out whether clock
	 * multiplier is supported.
	 */
3362
	host->clk_mul = (host->caps1 & SDHCI_CLOCK_MUL_MASK) >>
3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373
			SDHCI_CLOCK_MUL_SHIFT;

	/*
	 * In case the value in Clock Multiplier is 0, then programmable
	 * clock mode is not supported, otherwise the actual clock
	 * multiplier is one more than the value of Clock Multiplier
	 * in the Capabilities Register.
	 */
	if (host->clk_mul)
		host->clk_mul += 1;

3374 3375 3376
	/*
	 * Set host parameters.
	 */
3377 3378
	max_clk = host->max_clk;

3379
	if (host->ops->get_min_clock)
3380
		mmc->f_min = host->ops->get_min_clock(host);
3381 3382 3383
	else if (host->version >= SDHCI_SPEC_300) {
		if (host->clk_mul) {
			mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
3384
			max_clk = host->max_clk * host->clk_mul;
3385 3386 3387
		} else
			mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
	} else
3388
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
3389

3390
	if (!mmc->f_max || mmc->f_max > max_clk)
3391 3392
		mmc->f_max = max_clk;

3393
	if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
3394
		host->timeout_clk = (host->caps & SDHCI_TIMEOUT_CLK_MASK) >>
3395
					SDHCI_TIMEOUT_CLK_SHIFT;
3396 3397 3398 3399

		if (host->caps & SDHCI_TIMEOUT_CLK_UNIT)
			host->timeout_clk *= 1000;

3400
		if (host->timeout_clk == 0) {
3401
			if (!host->ops->get_timeout_clock) {
3402 3403
				pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
					mmc_hostname(mmc));
3404 3405
				ret = -ENODEV;
				goto undma;
3406
			}
3407

3408 3409 3410 3411
			host->timeout_clk =
				DIV_ROUND_UP(host->ops->get_timeout_clock(host),
					     1000);
		}
3412

3413 3414 3415
		if (override_timeout_clk)
			host->timeout_clk = override_timeout_clk;

3416
		mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
3417
			host->ops->get_max_timeout_count(host) : 1 << 27;
3418 3419
		mmc->max_busy_timeout /= host->timeout_clk;
	}
3420

3421
	mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
3422
	mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
3423 3424 3425

	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
		host->flags |= SDHCI_AUTO_CMD12;
3426

3427
	/* Auto-CMD23 stuff only works in ADMA or PIO. */
A
Andrei Warkentin 已提交
3428
	if ((host->version >= SDHCI_SPEC_300) &&
3429
	    ((host->flags & SDHCI_USE_ADMA) ||
3430 3431
	     !(host->flags & SDHCI_USE_SDMA)) &&
	     !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
3432
		host->flags |= SDHCI_AUTO_CMD23;
3433
		DBG("Auto-CMD23 available\n");
3434
	} else {
3435
		DBG("Auto-CMD23 unavailable\n");
3436 3437
	}

3438 3439 3440 3441 3442 3443 3444
	/*
	 * A controller may support 8-bit width, but the board itself
	 * might not have the pins brought out.  Boards that support
	 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
	 * their platform code before calling sdhci_add_host(), and we
	 * won't assume 8-bit width for hosts without that CAP.
	 */
3445
	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
3446
		mmc->caps |= MMC_CAP_4_BIT_DATA;
3447

3448 3449 3450
	if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
		mmc->caps &= ~MMC_CAP_CMD23;

3451
	if (host->caps & SDHCI_CAN_DO_HISPD)
3452
		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
3453

3454
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
3455
	    mmc_card_is_removable(mmc) &&
3456
	    mmc_gpio_get_cd(host->mmc) < 0)
3457 3458
		mmc->caps |= MMC_CAP_NEEDS_POLL;

3459
	/* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
3460 3461 3462 3463
	if (!IS_ERR(mmc->supply.vqmmc)) {
		ret = regulator_enable(mmc->supply.vqmmc);
		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
						    1950000))
3464 3465 3466
			host->caps1 &= ~(SDHCI_SUPPORT_SDR104 |
					 SDHCI_SUPPORT_SDR50 |
					 SDHCI_SUPPORT_DDR50);
3467 3468 3469
		if (ret) {
			pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
				mmc_hostname(mmc), ret);
3470
			mmc->supply.vqmmc = ERR_PTR(-EINVAL);
3471
		}
3472
	}
3473

3474 3475 3476 3477
	if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V) {
		host->caps1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
				 SDHCI_SUPPORT_DDR50);
	}
3478

3479
	/* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
3480 3481
	if (host->caps1 & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
			   SDHCI_SUPPORT_DDR50))
3482 3483 3484
		mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;

	/* SDR104 supports also implies SDR50 support */
3485
	if (host->caps1 & SDHCI_SUPPORT_SDR104) {
3486
		mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
3487 3488 3489
		/* SD3.0: SDR104 is supported so (for eMMC) the caps2
		 * field can be promoted to support HS200.
		 */
3490
		if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
3491
			mmc->caps2 |= MMC_CAP2_HS200;
3492
	} else if (host->caps1 & SDHCI_SUPPORT_SDR50) {
3493
		mmc->caps |= MMC_CAP_UHS_SDR50;
3494
	}
3495

3496
	if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
3497
	    (host->caps1 & SDHCI_SUPPORT_HS400))
3498 3499
		mmc->caps2 |= MMC_CAP2_HS400;

3500 3501 3502 3503 3504 3505
	if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
	    (IS_ERR(mmc->supply.vqmmc) ||
	     !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
					     1300000)))
		mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;

3506 3507
	if ((host->caps1 & SDHCI_SUPPORT_DDR50) &&
	    !(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
3508 3509
		mmc->caps |= MMC_CAP_UHS_DDR50;

3510
	/* Does the host need tuning for SDR50? */
3511
	if (host->caps1 & SDHCI_USE_SDR50_TUNING)
3512 3513
		host->flags |= SDHCI_SDR50_NEEDS_TUNING;

3514
	/* Driver Type(s) (A, C, D) supported by the host */
3515
	if (host->caps1 & SDHCI_DRIVER_TYPE_A)
3516
		mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
3517
	if (host->caps1 & SDHCI_DRIVER_TYPE_C)
3518
		mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
3519
	if (host->caps1 & SDHCI_DRIVER_TYPE_D)
3520 3521
		mmc->caps |= MMC_CAP_DRIVER_TYPE_D;

3522
	/* Initial value for re-tuning timer count */
3523 3524
	host->tuning_count = (host->caps1 & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
			     SDHCI_RETUNING_TIMER_COUNT_SHIFT;
3525 3526 3527 3528 3529 3530 3531 3532 3533

	/*
	 * In case Re-tuning Timer is not disabled, the actual value of
	 * re-tuning timer will be 2 ^ (n - 1).
	 */
	if (host->tuning_count)
		host->tuning_count = 1 << (host->tuning_count - 1);

	/* Re-tuning mode supported by the Host Controller */
3534
	host->tuning_mode = (host->caps1 & SDHCI_RETUNING_MODE_MASK) >>
3535 3536
			     SDHCI_RETUNING_MODE_SHIFT;

3537
	ocr_avail = 0;
3538

3539 3540 3541 3542 3543 3544 3545 3546
	/*
	 * According to SD Host Controller spec v3.00, if the Host System
	 * can afford more than 150mA, Host Driver should set XPC to 1. Also
	 * the value is meaningful only if Voltage Support in the Capabilities
	 * register is set. The actual current value is 4 times the register
	 * value.
	 */
	max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
3547
	if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
3548
		int curr = regulator_get_current_limit(mmc->supply.vmmc);
3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561
		if (curr > 0) {

			/* convert to SDHCI_MAX_CURRENT format */
			curr = curr/1000;  /* convert to mA */
			curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;

			curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
			max_current_caps =
				(curr << SDHCI_MAX_CURRENT_330_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_300_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_180_SHIFT);
		}
	}
3562

3563
	if (host->caps & SDHCI_CAN_VDD_330) {
3564
		ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
3565

A
Aaron Lu 已提交
3566
		mmc->max_current_330 = ((max_current_caps &
3567 3568 3569 3570
				   SDHCI_MAX_CURRENT_330_MASK) >>
				   SDHCI_MAX_CURRENT_330_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
3571
	if (host->caps & SDHCI_CAN_VDD_300) {
3572
		ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
3573

A
Aaron Lu 已提交
3574
		mmc->max_current_300 = ((max_current_caps &
3575 3576 3577 3578
				   SDHCI_MAX_CURRENT_300_MASK) >>
				   SDHCI_MAX_CURRENT_300_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
3579
	if (host->caps & SDHCI_CAN_VDD_180) {
3580 3581
		ocr_avail |= MMC_VDD_165_195;

A
Aaron Lu 已提交
3582
		mmc->max_current_180 = ((max_current_caps &
3583 3584 3585 3586 3587
				   SDHCI_MAX_CURRENT_180_MASK) >>
				   SDHCI_MAX_CURRENT_180_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}

3588 3589 3590 3591 3592
	/* If OCR set by host, use it instead. */
	if (host->ocr_mask)
		ocr_avail = host->ocr_mask;

	/* If OCR set by external regulators, give it highest prio. */
3593
	if (mmc->ocr_avail)
3594
		ocr_avail = mmc->ocr_avail;
3595

3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607
	mmc->ocr_avail = ocr_avail;
	mmc->ocr_avail_sdio = ocr_avail;
	if (host->ocr_avail_sdio)
		mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
	mmc->ocr_avail_sd = ocr_avail;
	if (host->ocr_avail_sd)
		mmc->ocr_avail_sd &= host->ocr_avail_sd;
	else /* normal SD controllers don't support 1.8V */
		mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
	mmc->ocr_avail_mmc = ocr_avail;
	if (host->ocr_avail_mmc)
		mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
3608 3609

	if (mmc->ocr_avail == 0) {
3610 3611
		pr_err("%s: Hardware doesn't report any support voltages.\n",
		       mmc_hostname(mmc));
3612 3613
		ret = -ENODEV;
		goto unreg;
3614 3615
	}

3616 3617 3618 3619 3620 3621 3622 3623 3624
	if ((mmc->caps & (MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25 |
			  MMC_CAP_UHS_SDR50 | MMC_CAP_UHS_SDR104 |
			  MMC_CAP_UHS_DDR50 | MMC_CAP_1_8V_DDR)) ||
	    (mmc->caps2 & (MMC_CAP2_HS200_1_8V_SDR | MMC_CAP2_HS400_1_8V)))
		host->flags |= SDHCI_SIGNALING_180;

	if (mmc->caps2 & MMC_CAP2_HSX00_1_2V)
		host->flags |= SDHCI_SIGNALING_120;

3625 3626 3627
	spin_lock_init(&host->lock);

	/*
3628 3629
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
3630
	 */
3631
	if (host->flags & SDHCI_USE_ADMA)
3632
		mmc->max_segs = SDHCI_MAX_SEGS;
3633
	else if (host->flags & SDHCI_USE_SDMA)
3634
		mmc->max_segs = 1;
3635
	else /* PIO */
3636
		mmc->max_segs = SDHCI_MAX_SEGS;
3637 3638

	/*
3639 3640 3641
	 * Maximum number of sectors in one transfer. Limited by SDMA boundary
	 * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
	 * is less anyway.
3642
	 */
3643
	mmc->max_req_size = 524288;
3644 3645 3646

	/*
	 * Maximum segment size. Could be one segment with the maximum number
3647 3648
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
3649
	 */
3650 3651 3652 3653 3654 3655
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
			mmc->max_seg_size = 65535;
		else
			mmc->max_seg_size = 65536;
	} else {
3656
		mmc->max_seg_size = mmc->max_req_size;
3657
	}
3658

3659 3660 3661 3662
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
3663 3664 3665
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
3666
		mmc->max_blk_size = (host->caps & SDHCI_MAX_BLOCK_MASK) >>
3667 3668
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
J
Joe Perches 已提交
3669 3670
			pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
				mmc_hostname(mmc));
3671 3672 3673 3674 3675
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
3676

3677 3678 3679
	/*
	 * Maximum block count.
	 */
3680
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
3681

3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698
	return 0;

unreg:
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
undma:
	if (host->align_buffer)
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
	host->adma_table = NULL;
	host->align_buffer = NULL;

	return ret;
}
EXPORT_SYMBOL_GPL(sdhci_setup_host);

3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714
void sdhci_cleanup_host(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;

	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);

	if (host->align_buffer)
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
	host->adma_table = NULL;
	host->align_buffer = NULL;
}
EXPORT_SYMBOL_GPL(sdhci_cleanup_host);

3715 3716 3717 3718 3719
int __sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;
	int ret;

3720 3721 3722 3723 3724 3725
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

3726
	setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
3727 3728
	setup_timer(&host->data_timer, sdhci_timeout_data_timer,
		    (unsigned long)host);
3729

3730
	init_waitqueue_head(&host->buf_ready_int);
3731

3732 3733
	sdhci_init(host, 0);

3734 3735
	ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
				   IRQF_SHARED,	mmc_hostname(mmc), host);
3736 3737 3738
	if (ret) {
		pr_err("%s: Failed to request IRQ %d: %d\n",
		       mmc_hostname(mmc), host->irq, ret);
3739
		goto untasklet;
3740
	}
3741 3742 3743 3744 3745

#ifdef CONFIG_MMC_DEBUG
	sdhci_dumpregs(host);
#endif

3746
	ret = sdhci_led_register(host);
3747 3748 3749
	if (ret) {
		pr_err("%s: Failed to register LED device: %d\n",
		       mmc_hostname(mmc), ret);
3750
		goto unirq;
3751
	}
3752

3753 3754
	mmiowb();

3755 3756 3757
	ret = mmc_add_host(mmc);
	if (ret)
		goto unled;
3758

3759
	pr_info("%s: SDHCI controller on %s [%s] using %s\n",
3760
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
3761 3762
		(host->flags & SDHCI_USE_ADMA) ?
		(host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
3763
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
3764

3765 3766
	sdhci_enable_card_detection(host);

3767 3768
	return 0;

3769
unled:
3770
	sdhci_led_unregister(host);
3771
unirq:
3772
	sdhci_do_reset(host, SDHCI_RESET_ALL);
3773 3774
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3775
	free_irq(host->irq, host);
3776
untasklet:
3777
	tasklet_kill(&host->finish_tasklet);
3778

3779 3780
	return ret;
}
3781 3782 3783 3784 3785 3786 3787 3788 3789
EXPORT_SYMBOL_GPL(__sdhci_add_host);

int sdhci_add_host(struct sdhci_host *host)
{
	int ret;

	ret = sdhci_setup_host(host);
	if (ret)
		return ret;
3790

3791 3792 3793 3794 3795 3796 3797 3798 3799 3800
	ret = __sdhci_add_host(host);
	if (ret)
		goto cleanup;

	return 0;

cleanup:
	sdhci_cleanup_host(host);

	return ret;
3801
}
3802
EXPORT_SYMBOL_GPL(sdhci_add_host);
3803

P
Pierre Ossman 已提交
3804
void sdhci_remove_host(struct sdhci_host *host, int dead)
3805
{
3806
	struct mmc_host *mmc = host->mmc;
P
Pierre Ossman 已提交
3807 3808 3809 3810 3811 3812 3813
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

3814
		if (sdhci_has_requests(host)) {
3815
			pr_err("%s: Controller removed during "
3816
				" transfer!\n", mmc_hostname(mmc));
3817
			sdhci_error_out_mrqs(host, -ENOMEDIUM);
P
Pierre Ossman 已提交
3818 3819 3820 3821 3822
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

3823 3824
	sdhci_disable_card_detection(host);

3825
	mmc_remove_host(mmc);
3826

3827
	sdhci_led_unregister(host);
3828

P
Pierre Ossman 已提交
3829
	if (!dead)
3830
		sdhci_do_reset(host, SDHCI_RESET_ALL);
3831

3832 3833
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3834 3835 3836
	free_irq(host->irq, host);

	del_timer_sync(&host->timer);
3837
	del_timer_sync(&host->data_timer);
3838 3839

	tasklet_kill(&host->finish_tasklet);
3840

3841 3842
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
3843

3844
	if (host->align_buffer)
3845 3846 3847
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
3848

3849
	host->adma_table = NULL;
3850
	host->align_buffer = NULL;
3851 3852
}

3853
EXPORT_SYMBOL_GPL(sdhci_remove_host);
3854

3855
void sdhci_free_host(struct sdhci_host *host)
3856
{
3857
	mmc_free_host(host->mmc);
3858 3859
}

3860
EXPORT_SYMBOL_GPL(sdhci_free_host);
3861 3862 3863 3864 3865 3866 3867 3868 3869

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
3870
	pr_info(DRIVER_NAME
3871
		": Secure Digital Host Controller Interface driver\n");
3872
	pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
3873

3874
	return 0;
3875 3876 3877 3878 3879 3880 3881 3882 3883
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

3884
module_param(debug_quirks, uint, 0444);
3885
module_param(debug_quirks2, uint, 0444);
3886

3887
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
3888
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
3889
MODULE_LICENSE("GPL");
3890

3891
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
3892
MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");