sdhci.c 88.3 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16 17
 */

#include <linux/delay.h>
#include <linux/highmem.h>
18
#include <linux/io.h>
19
#include <linux/module.h>
20
#include <linux/dma-mapping.h>
21
#include <linux/slab.h>
22
#include <linux/scatterlist.h>
M
Marek Szyprowski 已提交
23
#include <linux/regulator/consumer.h>
24
#include <linux/pm_runtime.h>
25

26 27
#include <linux/leds.h>

28
#include <linux/mmc/mmc.h>
29
#include <linux/mmc/host.h>
30
#include <linux/mmc/card.h>
31
#include <linux/mmc/slot-gpio.h>
32 33 34 35 36 37

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
38
	pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
39

40 41 42 43 44
#if defined(CONFIG_LEDS_CLASS) || (defined(CONFIG_LEDS_CLASS_MODULE) && \
	defined(CONFIG_MMC_SDHCI_MODULE))
#define SDHCI_USE_LEDS_CLASS
#endif

45 46
#define MAX_TUNING_LOOP 40

47
static unsigned int debug_quirks = 0;
48
static unsigned int debug_quirks2;
49

50 51 52
static void sdhci_finish_data(struct sdhci_host *);

static void sdhci_finish_command(struct sdhci_host *);
53
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode);
54
static void sdhci_tuning_timer(unsigned long data);
55
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
56

57 58 59
#ifdef CONFIG_PM_RUNTIME
static int sdhci_runtime_pm_get(struct sdhci_host *host);
static int sdhci_runtime_pm_put(struct sdhci_host *host);
60 61
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host);
static void sdhci_runtime_pm_bus_off(struct sdhci_host *host);
62 63 64 65 66 67 68 69 70
#else
static inline int sdhci_runtime_pm_get(struct sdhci_host *host)
{
	return 0;
}
static inline int sdhci_runtime_pm_put(struct sdhci_host *host)
{
	return 0;
}
71 72 73 74 75 76
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
}
static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
}
77 78
#endif

79 80
static void sdhci_dumpregs(struct sdhci_host *host)
{
81
	pr_debug(DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
82
		mmc_hostname(host->mmc));
83

84
	pr_debug(DRIVER_NAME ": Sys addr: 0x%08x | Version:  0x%08x\n",
85 86
		sdhci_readl(host, SDHCI_DMA_ADDRESS),
		sdhci_readw(host, SDHCI_HOST_VERSION));
87
	pr_debug(DRIVER_NAME ": Blk size: 0x%08x | Blk cnt:  0x%08x\n",
88 89
		sdhci_readw(host, SDHCI_BLOCK_SIZE),
		sdhci_readw(host, SDHCI_BLOCK_COUNT));
90
	pr_debug(DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
91 92
		sdhci_readl(host, SDHCI_ARGUMENT),
		sdhci_readw(host, SDHCI_TRANSFER_MODE));
93
	pr_debug(DRIVER_NAME ": Present:  0x%08x | Host ctl: 0x%08x\n",
94 95
		sdhci_readl(host, SDHCI_PRESENT_STATE),
		sdhci_readb(host, SDHCI_HOST_CONTROL));
96
	pr_debug(DRIVER_NAME ": Power:    0x%08x | Blk gap:  0x%08x\n",
97 98
		sdhci_readb(host, SDHCI_POWER_CONTROL),
		sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
99
	pr_debug(DRIVER_NAME ": Wake-up:  0x%08x | Clock:    0x%08x\n",
100 101
		sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
		sdhci_readw(host, SDHCI_CLOCK_CONTROL));
102
	pr_debug(DRIVER_NAME ": Timeout:  0x%08x | Int stat: 0x%08x\n",
103 104
		sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
		sdhci_readl(host, SDHCI_INT_STATUS));
105
	pr_debug(DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
106 107
		sdhci_readl(host, SDHCI_INT_ENABLE),
		sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
108
	pr_debug(DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
109 110
		sdhci_readw(host, SDHCI_ACMD12_ERR),
		sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
111
	pr_debug(DRIVER_NAME ": Caps:     0x%08x | Caps_1:   0x%08x\n",
112
		sdhci_readl(host, SDHCI_CAPABILITIES),
113
		sdhci_readl(host, SDHCI_CAPABILITIES_1));
114
	pr_debug(DRIVER_NAME ": Cmd:      0x%08x | Max curr: 0x%08x\n",
115
		sdhci_readw(host, SDHCI_COMMAND),
116
		sdhci_readl(host, SDHCI_MAX_CURRENT));
117
	pr_debug(DRIVER_NAME ": Host ctl2: 0x%08x\n",
118
		sdhci_readw(host, SDHCI_HOST_CONTROL2));
119

120
	if (host->flags & SDHCI_USE_ADMA)
121
		pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
122 123 124
		       readl(host->ioaddr + SDHCI_ADMA_ERROR),
		       readl(host->ioaddr + SDHCI_ADMA_ADDRESS));

125
	pr_debug(DRIVER_NAME ": ===========================================\n");
126 127 128 129 130 131 132 133
}

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

134 135
static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
136
	u32 present;
137

138
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
139
	    (host->mmc->caps & MMC_CAP_NONREMOVABLE))
140 141
		return;

142 143 144
	if (enable) {
		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
145

146 147 148 149 150
		host->ier |= present ? SDHCI_INT_CARD_REMOVE :
				       SDHCI_INT_CARD_INSERT;
	} else {
		host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
	}
151 152 153

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
154 155 156 157 158 159 160 161 162 163 164 165
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

166
void sdhci_reset(struct sdhci_host *host, u8 mask)
167
{
168
	unsigned long timeout;
169

170
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
171

172
	if (mask & SDHCI_RESET_ALL) {
173
		host->clock = 0;
174 175 176 177
		/* Reset-all turns off SD Bus Power */
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
	}
178

179 180 181 182
	/* Wait max 100 ms */
	timeout = 100;

	/* hw clears the bit when it's done */
183
	while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
184
		if (timeout == 0) {
185
			pr_err("%s: Reset 0x%x never completed.\n",
186 187 188 189 190 191
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
		timeout--;
		mdelay(1);
192
	}
193 194 195 196 197 198 199 200 201 202
}
EXPORT_SYMBOL_GPL(sdhci_reset);

static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
{
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
		if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) &
			SDHCI_CARD_PRESENT))
			return;
	}
203

204
	host->ops->reset(host, mask);
205

206 207 208 209 210 211 212 213
	if (mask & SDHCI_RESET_ALL) {
		if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
			if (host->ops->enable_dma)
				host->ops->enable_dma(host);
		}

		/* Resetting the controller clears many */
		host->preset_enabled = false;
214
	}
215 216
}

217 218 219
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);

static void sdhci_init(struct sdhci_host *host, int soft)
220
{
221
	if (soft)
222
		sdhci_do_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
223
	else
224
		sdhci_do_reset(host, SDHCI_RESET_ALL);
225

226 227 228 229 230 231 232 233
	host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
		    SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
		    SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
		    SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
		    SDHCI_INT_RESPONSE;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
234 235 236 237 238 239

	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
		sdhci_set_ios(host->mmc, &host->mmc->ios);
	}
240
}
241

242 243
static void sdhci_reinit(struct sdhci_host *host)
{
244
	sdhci_init(host, 0);
245 246 247 248 249
	/*
	 * Retuning stuffs are affected by different cards inserted and only
	 * applicable to UHS-I cards. So reset these fields to their initial
	 * value when card is removed.
	 */
250 251 252
	if (host->flags & SDHCI_USING_RETUNING_TIMER) {
		host->flags &= ~SDHCI_USING_RETUNING_TIMER;

253 254 255 256 257
		del_timer_sync(&host->tuning_timer);
		host->flags &= ~SDHCI_NEEDS_RETUNING;
		host->mmc->max_blk_count =
			(host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
	}
258
	sdhci_enable_card_detection(host);
259 260 261 262 263 264
}

static void sdhci_activate_led(struct sdhci_host *host)
{
	u8 ctrl;

265
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
266
	ctrl |= SDHCI_CTRL_LED;
267
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
268 269 270 271 272 273
}

static void sdhci_deactivate_led(struct sdhci_host *host)
{
	u8 ctrl;

274
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
275
	ctrl &= ~SDHCI_CTRL_LED;
276
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
277 278
}

279
#ifdef SDHCI_USE_LEDS_CLASS
280 281 282 283 284 285 286 287
static void sdhci_led_control(struct led_classdev *led,
	enum led_brightness brightness)
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

288 289 290
	if (host->runtime_suspended)
		goto out;

291 292 293 294
	if (brightness == LED_OFF)
		sdhci_deactivate_led(host);
	else
		sdhci_activate_led(host);
295
out:
296 297 298 299
	spin_unlock_irqrestore(&host->lock, flags);
}
#endif

300 301 302 303 304 305
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
306
static void sdhci_read_block_pio(struct sdhci_host *host)
307
{
308 309
	unsigned long flags;
	size_t blksize, len, chunk;
310
	u32 uninitialized_var(scratch);
311
	u8 *buf;
312

P
Pierre Ossman 已提交
313
	DBG("PIO reading\n");
314

P
Pierre Ossman 已提交
315
	blksize = host->data->blksz;
316
	chunk = 0;
317

318
	local_irq_save(flags);
319

P
Pierre Ossman 已提交
320
	while (blksize) {
321 322
		if (!sg_miter_next(&host->sg_miter))
			BUG();
323

324
		len = min(host->sg_miter.length, blksize);
325

326 327
		blksize -= len;
		host->sg_miter.consumed = len;
328

329
		buf = host->sg_miter.addr;
330

331 332
		while (len) {
			if (chunk == 0) {
333
				scratch = sdhci_readl(host, SDHCI_BUFFER);
334
				chunk = 4;
P
Pierre Ossman 已提交
335
			}
336 337 338 339 340 341 342

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
343
		}
P
Pierre Ossman 已提交
344
	}
345 346 347 348

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
349
}
350

P
Pierre Ossman 已提交
351 352
static void sdhci_write_block_pio(struct sdhci_host *host)
{
353 354 355 356
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
357

P
Pierre Ossman 已提交
358 359 360
	DBG("PIO writing\n");

	blksize = host->data->blksz;
361 362
	chunk = 0;
	scratch = 0;
363

364
	local_irq_save(flags);
365

P
Pierre Ossman 已提交
366
	while (blksize) {
367 368
		if (!sg_miter_next(&host->sg_miter))
			BUG();
P
Pierre Ossman 已提交
369

370 371 372 373 374 375
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
376

377 378 379 380 381 382 383 384
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
385
				sdhci_writel(host, scratch, SDHCI_BUFFER);
386 387
				chunk = 0;
				scratch = 0;
388 389 390
			}
		}
	}
391 392 393 394

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
395 396 397 398 399 400 401 402
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

	BUG_ON(!host->data);

403
	if (host->blocks == 0)
P
Pierre Ossman 已提交
404 405 406 407 408 409 410
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

411 412 413 414 415 416 417 418 419
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

420
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
421 422 423
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

P
Pierre Ossman 已提交
424 425 426 427
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
428

429 430
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
431 432
			break;
	}
433

P
Pierre Ossman 已提交
434
	DBG("PIO transfer complete.\n");
435 436
}

437 438 439
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
440
	return kmap_atomic(sg_page(sg)) + sg->offset;
441 442 443 444
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
445
	kunmap_atomic(buffer);
446 447 448
	local_irq_restore(*flags);
}

449
static void sdhci_adma_write_desc(void *desc, u32 addr, int len, unsigned cmd)
B
Ben Dooks 已提交
450
{
451 452
	__le32 *dataddr = (__le32 __force *)(desc + 4);
	__le16 *cmdlen = (__le16 __force *)desc;
B
Ben Dooks 已提交
453

454 455
	/* SDHCI specification says ADMA descriptors should be 4 byte
	 * aligned, so using 16 or 32bit operations should be safe. */
B
Ben Dooks 已提交
456

457 458 459 460
	cmdlen[0] = cpu_to_le16(cmd);
	cmdlen[1] = cpu_to_le16(len);

	dataddr[0] = cpu_to_le32(addr);
B
Ben Dooks 已提交
461 462
}

463 464 465 466 467 468 469
static void sdhci_adma_mark_end(void *desc)
{
	u8 *dma_desc = desc;

	dma_desc[0] |= 0x2; /* end */
}

470
static int sdhci_adma_table_pre(struct sdhci_host *host,
471 472 473 474
	struct mmc_data *data)
{
	int direction;

475 476
	void *desc;
	void *align;
477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496
	dma_addr_t addr;
	dma_addr_t align_addr;
	int len, offset;

	struct scatterlist *sg;
	int i;
	char *buffer;
	unsigned long flags;

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	host->align_addr = dma_map_single(mmc_dev(host->mmc),
497
		host->align_buffer, host->align_buffer_sz, direction);
498
	if (dma_mapping_error(mmc_dev(host->mmc), host->align_addr))
499
		goto fail;
500
	BUG_ON(host->align_addr & host->align_mask);
501 502 503

	host->sg_count = dma_map_sg(mmc_dev(host->mmc),
		data->sg, data->sg_len, direction);
504 505
	if (host->sg_count == 0)
		goto unmap_align;
506

507
	desc = host->adma_table;
508 509 510 511 512 513 514 515 516 517 518 519 520 521 522
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
		 * The SDHCI specification states that ADMA
		 * addresses must be 32-bit aligned. If they
		 * aren't, then we use a bounce buffer for
		 * the (up to three) bytes that screw up the
		 * alignment.
		 */
523 524
		offset = (host->align_sz - (addr & host->align_mask)) &
			 host->align_mask;
525 526 527
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
528 529
				WARN_ON(((long)buffer & (PAGE_SIZE - 1)) >
					(PAGE_SIZE - offset));
530 531 532 533
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

B
Ben Dooks 已提交
534
			/* tran, valid */
535
			sdhci_adma_write_desc(desc, align_addr, offset, 0x21);
536 537 538

			BUG_ON(offset > 65536);

539 540
			align += host->align_sz;
			align_addr += host->align_sz;
541

542
			desc += host->desc_sz;
543 544 545 546 547 548 549

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

B
Ben Dooks 已提交
550
		/* tran, valid */
551
		sdhci_adma_write_desc(desc, addr, len, 0x21);
552
		desc += host->desc_sz;
553 554 555 556 557

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
558
		WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
559 560
	}

561 562 563 564
	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
		/*
		* Mark the last descriptor as the terminating descriptor
		*/
565
		if (desc != host->adma_table) {
566
			desc -= host->desc_sz;
567
			sdhci_adma_mark_end(desc);
568 569 570 571 572
		}
	} else {
		/*
		* Add a terminating entry.
		*/
573

574
		/* nop, end, valid */
575
		sdhci_adma_write_desc(desc, 0, 0, 0x3);
576
	}
577 578 579 580 581 582

	/*
	 * Resync align buffer as we might have changed it.
	 */
	if (data->flags & MMC_DATA_WRITE) {
		dma_sync_single_for_device(mmc_dev(host->mmc),
583
			host->align_addr, host->align_buffer_sz, direction);
584 585
	}

586 587 588 589
	return 0;

unmap_align:
	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
590
		host->align_buffer_sz, direction);
591 592
fail:
	return -EINVAL;
593 594 595 596 597 598 599 600 601
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	int direction;

	struct scatterlist *sg;
	int i, size;
602
	void *align;
603 604
	char *buffer;
	unsigned long flags;
605
	bool has_unaligned;
606 607 608 609 610 611 612

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
613
		host->align_buffer_sz, direction);
614

615 616 617
	/* Do a quick scan of the SG list for any unaligned mappings */
	has_unaligned = false;
	for_each_sg(data->sg, sg, host->sg_count, i)
618
		if (sg_dma_address(sg) & host->align_mask) {
619 620 621 622 623
			has_unaligned = true;
			break;
		}

	if (has_unaligned && data->flags & MMC_DATA_READ) {
624 625 626 627 628 629
		dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
			data->sg_len, direction);

		align = host->align_buffer;

		for_each_sg(data->sg, sg, host->sg_count, i) {
630 631 632
			if (sg_dma_address(sg) & host->align_mask) {
				size = host->align_sz -
				       (sg_dma_address(sg) & host->align_mask);
633 634

				buffer = sdhci_kmap_atomic(sg, &flags);
635 636
				WARN_ON(((long)buffer & (PAGE_SIZE - 1)) >
					(PAGE_SIZE - size));
637 638 639
				memcpy(buffer, align, size);
				sdhci_kunmap_atomic(buffer, &flags);

640
				align += host->align_sz;
641 642 643 644 645 646 647 648
			}
		}
	}

	dma_unmap_sg(mmc_dev(host->mmc), data->sg,
		data->sg_len, direction);
}

649
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
650
{
651
	u8 count;
652
	struct mmc_data *data = cmd->data;
653
	unsigned target_timeout, current_timeout;
654

655 656 657 658 659 660
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
661
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
662
		return 0xE;
663

664
	/* Unspecified timeout, assume max */
665
	if (!data && !cmd->busy_timeout)
666
		return 0xE;
667

668 669
	/* timeout in us */
	if (!data)
670
		target_timeout = cmd->busy_timeout * 1000;
671 672 673 674 675
	else {
		target_timeout = data->timeout_ns / 1000;
		if (host->clock)
			target_timeout += data->timeout_clks / host->clock;
	}
676

677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
697 698
		DBG("%s: Too large timeout 0x%x requested for CMD%d!\n",
		    mmc_hostname(host->mmc), count, cmd->opcode);
699 700 701
		count = 0xE;
	}

702 703 704
	return count;
}

705 706 707 708 709 710
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
711
		host->ier = (host->ier & ~pio_irqs) | dma_irqs;
712
	else
713 714 715 716
		host->ier = (host->ier & ~dma_irqs) | pio_irqs;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
717 718
}

719
static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
720 721
{
	u8 count;
722 723 724 725 726 727 728 729 730 731 732

	if (host->ops->set_timeout) {
		host->ops->set_timeout(host, cmd);
	} else {
		count = sdhci_calc_timeout(host, cmd);
		sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
	}
}

static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
{
733
	u8 ctrl;
734
	struct mmc_data *data = cmd->data;
735
	int ret;
736 737 738

	WARN_ON(host->data);

739 740
	if (data || (cmd->flags & MMC_RSP_BUSY))
		sdhci_set_timeout(host, cmd);
741 742

	if (!data)
743 744 745 746 747 748 749 750 751
		return;

	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;
752
	host->data->bytes_xfered = 0;
753

754
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))
755 756
		host->flags |= SDHCI_REQ_USE_DMA;

757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784
	/*
	 * FIXME: This doesn't account for merging when mapping the
	 * scatterlist.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->length & 0x3) {
					DBG("Reverting to PIO because of "
						"transfer size (%d)\n",
						sg->length);
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
785 786 787 788 789 790
	}

	/*
	 * The assumption here being that alignment is the same after
	 * translation to device address space.
	 */
791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			/*
			 * As we use 3 byte chunks to work around
			 * alignment problems, we need to check this
			 * quirk.
			 */
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->offset & 0x3) {
					DBG("Reverting to PIO because of "
						"bad alignment\n");
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

821 822 823 824 825 826 827 828 829
	if (host->flags & SDHCI_REQ_USE_DMA) {
		if (host->flags & SDHCI_USE_ADMA) {
			ret = sdhci_adma_table_pre(host, data);
			if (ret) {
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
830
				host->flags &= ~SDHCI_REQ_USE_DMA;
831
			} else {
832 833
				sdhci_writel(host, host->adma_addr,
					SDHCI_ADMA_ADDRESS);
834 835
			}
		} else {
836
			int sg_cnt;
837

838
			sg_cnt = dma_map_sg(mmc_dev(host->mmc),
839 840 841 842
					data->sg, data->sg_len,
					(data->flags & MMC_DATA_READ) ?
						DMA_FROM_DEVICE :
						DMA_TO_DEVICE);
843
			if (sg_cnt == 0) {
844 845 846 847 848
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
849
				host->flags &= ~SDHCI_REQ_USE_DMA;
850
			} else {
851
				WARN_ON(sg_cnt != 1);
852 853
				sdhci_writel(host, sg_dma_address(data->sg),
					SDHCI_DMA_ADDRESS);
854 855 856 857
			}
		}
	}

858 859 860 861 862 863
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
864
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
865 866 867 868 869 870
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
			(host->flags & SDHCI_USE_ADMA))
			ctrl |= SDHCI_CTRL_ADMA32;
		else
			ctrl |= SDHCI_CTRL_SDMA;
871
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
872 873
	}

874
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
875 876 877 878 879 880 881 882
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
883
		host->blocks = data->blocks;
884
	}
885

886 887
	sdhci_set_transfer_irqs(host);

888 889 890
	/* Set the DMA boundary value and block size */
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
		data->blksz), SDHCI_BLOCK_SIZE);
891
	sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
892 893 894
}

static void sdhci_set_transfer_mode(struct sdhci_host *host,
895
	struct mmc_command *cmd)
896 897
{
	u16 mode;
898
	struct mmc_data *data = cmd->data;
899

900 901 902 903 904
	if (data == NULL) {
		/* clear Auto CMD settings for no data CMDs */
		mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
		sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
				SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
905
		return;
906
	}
907

908 909
	WARN_ON(!host->data);

910
	mode = SDHCI_TRNS_BLK_CNT_EN;
911 912 913 914 915 916 917 918
	if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
		mode |= SDHCI_TRNS_MULTI;
		/*
		 * If we are sending CMD23, CMD12 never gets sent
		 * on successful completion (so no Auto-CMD12).
		 */
		if (!host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD12))
			mode |= SDHCI_TRNS_AUTO_CMD12;
919 920 921 922
		else if (host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
			mode |= SDHCI_TRNS_AUTO_CMD23;
			sdhci_writel(host, host->mrq->sbc->arg, SDHCI_ARGUMENT2);
		}
923
	}
924

925 926
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
927
	if (host->flags & SDHCI_REQ_USE_DMA)
928 929
		mode |= SDHCI_TRNS_DMA;

930
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
931 932 933 934 935 936 937 938 939 940 941
}

static void sdhci_finish_data(struct sdhci_host *host)
{
	struct mmc_data *data;

	BUG_ON(!host->data);

	data = host->data;
	host->data = NULL;

942
	if (host->flags & SDHCI_REQ_USE_DMA) {
943 944 945 946 947 948 949
		if (host->flags & SDHCI_USE_ADMA)
			sdhci_adma_table_post(host, data);
		else {
			dma_unmap_sg(mmc_dev(host->mmc), data->sg,
				data->sg_len, (data->flags & MMC_DATA_READ) ?
					DMA_FROM_DEVICE : DMA_TO_DEVICE);
		}
950 951 952
	}

	/*
953 954 955 956 957
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
958
	 */
959 960
	if (data->error)
		data->bytes_xfered = 0;
961
	else
962
		data->bytes_xfered = data->blksz * data->blocks;
963

964 965 966 967 968 969 970 971 972
	/*
	 * Need to send CMD12 if -
	 * a) open-ended multiblock transfer (no CMD23)
	 * b) error in multiblock transfer
	 */
	if (data->stop &&
	    (data->error ||
	     !host->mrq->sbc)) {

973 974 975 976
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
P
Pierre Ossman 已提交
977
		if (data->error) {
978 979
			sdhci_do_reset(host, SDHCI_RESET_CMD);
			sdhci_do_reset(host, SDHCI_RESET_DATA);
980 981 982 983 984 985 986
		}

		sdhci_send_command(host, data->stop);
	} else
		tasklet_schedule(&host->finish_tasklet);
}

987
void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
988 989
{
	int flags;
990
	u32 mask;
991
	unsigned long timeout;
992 993 994 995

	WARN_ON(host->cmd);

	/* Wait max 10 ms */
996
	timeout = 10;
997 998 999 1000 1001 1002 1003 1004 1005 1006

	mask = SDHCI_CMD_INHIBIT;
	if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
	if (host->mrq->data && (cmd == host->mrq->data->stop))
		mask &= ~SDHCI_DATA_INHIBIT;

1007
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
1008
		if (timeout == 0) {
1009
			pr_err("%s: Controller never released "
P
Pierre Ossman 已提交
1010
				"inhibit bit(s).\n", mmc_hostname(host->mmc));
1011
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
1012
			cmd->error = -EIO;
1013 1014 1015
			tasklet_schedule(&host->finish_tasklet);
			return;
		}
1016 1017 1018
		timeout--;
		mdelay(1);
	}
1019

1020
	timeout = jiffies;
1021 1022
	if (!cmd->data && cmd->busy_timeout > 9000)
		timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
1023 1024 1025
	else
		timeout += 10 * HZ;
	mod_timer(&host->timer, timeout);
1026 1027

	host->cmd = cmd;
1028
	host->busy_handle = 0;
1029

1030
	sdhci_prepare_data(host, cmd);
1031

1032
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
1033

1034
	sdhci_set_transfer_mode(host, cmd);
1035

1036
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
1037
		pr_err("%s: Unsupported response type!\n",
1038
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
1039
		cmd->error = -EINVAL;
1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056
		tasklet_schedule(&host->finish_tasklet);
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
1057 1058

	/* CMD19 is special in that the Data Present Select should be set */
1059 1060
	if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
	    cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
1061 1062
		flags |= SDHCI_CMD_DATA;

1063
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1064
}
1065
EXPORT_SYMBOL_GPL(sdhci_send_command);
1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076

static void sdhci_finish_command(struct sdhci_host *host)
{
	int i;

	BUG_ON(host->cmd == NULL);

	if (host->cmd->flags & MMC_RSP_PRESENT) {
		if (host->cmd->flags & MMC_RSP_136) {
			/* CRC is stripped so we need to do some shifting. */
			for (i = 0;i < 4;i++) {
1077
				host->cmd->resp[i] = sdhci_readl(host,
1078 1079 1080
					SDHCI_RESPONSE + (3-i)*4) << 8;
				if (i != 3)
					host->cmd->resp[i] |=
1081
						sdhci_readb(host,
1082 1083 1084
						SDHCI_RESPONSE + (3-i)*4-1);
			}
		} else {
1085
			host->cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1086 1087 1088
		}
	}

P
Pierre Ossman 已提交
1089
	host->cmd->error = 0;
1090

1091 1092 1093 1094 1095
	/* Finished CMD23, now send actual command. */
	if (host->cmd == host->mrq->sbc) {
		host->cmd = NULL;
		sdhci_send_command(host, host->mrq->cmd);
	} else {
1096

1097 1098 1099
		/* Processed actual command. */
		if (host->data && host->data_early)
			sdhci_finish_data(host);
1100

1101 1102 1103 1104 1105
		if (!host->cmd->data)
			tasklet_schedule(&host->finish_tasklet);

		host->cmd = NULL;
	}
1106 1107
}

1108 1109
static u16 sdhci_get_preset_value(struct sdhci_host *host)
{
1110
	u16 preset = 0;
1111

1112 1113
	switch (host->timing) {
	case MMC_TIMING_UHS_SDR12:
1114 1115
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
1116
	case MMC_TIMING_UHS_SDR25:
1117 1118
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
		break;
1119
	case MMC_TIMING_UHS_SDR50:
1120 1121
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
		break;
1122 1123
	case MMC_TIMING_UHS_SDR104:
	case MMC_TIMING_MMC_HS200:
1124 1125
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
		break;
1126
	case MMC_TIMING_UHS_DDR50:
1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
		break;
	default:
		pr_warn("%s: Invalid UHS-I mode selected\n",
			mmc_hostname(host->mmc));
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
	}
	return preset;
}

1138
void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
1139
{
1140
	int div = 0; /* Initialized for compiler warning */
1141
	int real_div = div, clk_mul = 1;
1142
	u16 clk = 0;
1143
	unsigned long timeout;
1144

1145 1146
	host->mmc->actual_clock = 0;

1147
	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
1148 1149

	if (clock == 0)
1150
		return;
1151

1152
	if (host->version >= SDHCI_SPEC_300) {
1153
		if (host->preset_enabled) {
1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170
			u16 pre_val;

			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			pre_val = sdhci_get_preset_value(host);
			div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
				>> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
			if (host->clk_mul &&
				(pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div + 1;
				clk_mul = host->clk_mul;
			} else {
				real_div = max_t(int, 1, div << 1);
			}
			goto clock_set;
		}

1171 1172 1173 1174 1175
		/*
		 * Check if the Host Controller supports Programmable Clock
		 * Mode.
		 */
		if (host->clk_mul) {
1176 1177 1178 1179 1180
			for (div = 1; div <= 1024; div++) {
				if ((host->max_clk * host->clk_mul / div)
					<= clock)
					break;
			}
1181
			/*
1182 1183
			 * Set Programmable Clock Mode in the Clock
			 * Control register.
1184
			 */
1185 1186 1187 1188
			clk = SDHCI_PROG_CLOCK_MODE;
			real_div = div;
			clk_mul = host->clk_mul;
			div--;
1189 1190 1191 1192 1193 1194 1195 1196 1197 1198
		} else {
			/* Version 3.00 divisors must be a multiple of 2. */
			if (host->max_clk <= clock)
				div = 1;
			else {
				for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
				     div += 2) {
					if ((host->max_clk / div) <= clock)
						break;
				}
1199
			}
1200
			real_div = div;
1201
			div >>= 1;
1202 1203 1204
		}
	} else {
		/* Version 2.00 divisors must be a power of 2. */
1205
		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1206 1207 1208
			if ((host->max_clk / div) <= clock)
				break;
		}
1209
		real_div = div;
1210
		div >>= 1;
1211 1212
	}

1213
clock_set:
1214
	if (real_div)
1215
		host->mmc->actual_clock = (host->max_clk * clk_mul) / real_div;
1216
	clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1217 1218
	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
		<< SDHCI_DIVIDER_HI_SHIFT;
1219
	clk |= SDHCI_CLOCK_INT_EN;
1220
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1221

1222 1223
	/* Wait max 20 ms */
	timeout = 20;
1224
	while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
1225 1226
		& SDHCI_CLOCK_INT_STABLE)) {
		if (timeout == 0) {
1227
			pr_err("%s: Internal clock never "
P
Pierre Ossman 已提交
1228
				"stabilised.\n", mmc_hostname(host->mmc));
1229 1230 1231
			sdhci_dumpregs(host);
			return;
		}
1232 1233 1234
		timeout--;
		mdelay(1);
	}
1235 1236

	clk |= SDHCI_CLOCK_CARD_EN;
1237
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1238
}
1239
EXPORT_SYMBOL_GPL(sdhci_set_clock);
1240

1241 1242
static void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
			    unsigned short vdd)
1243
{
1244
	struct mmc_host *mmc = host->mmc;
1245
	u8 pwr = 0;
1246

1247 1248
	if (!IS_ERR(mmc->supply.vmmc)) {
		spin_unlock_irq(&host->lock);
1249
		mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
1250 1251 1252 1253
		spin_lock_irq(&host->lock);
		return;
	}

1254 1255
	if (mode != MMC_POWER_OFF) {
		switch (1 << vdd) {
1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272
		case MMC_VDD_165_195:
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
			BUG();
		}
	}

	if (host->pwr == pwr)
1273
		return;
1274

1275 1276 1277
	host->pwr = pwr;

	if (pwr == 0) {
1278
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1279 1280
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
1281
		vdd = 0;
1282 1283 1284 1285 1286 1287 1288
	} else {
		/*
		 * Spec says that we should clear the power reg before setting
		 * a new value. Some controllers don't seem to like this though.
		 */
		if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
			sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1289

1290 1291 1292 1293 1294 1295 1296
		/*
		 * At least the Marvell CaFe chip gets confused if we set the
		 * voltage and set turn on power at the same time, so set the
		 * voltage first.
		 */
		if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
			sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1297

1298
		pwr |= SDHCI_POWER_ON;
1299

1300
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1301

1302 1303
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_on(host);
1304

1305 1306 1307 1308 1309 1310 1311
		/*
		 * Some controllers need an extra 10ms delay of 10ms before
		 * they can apply clock after applying power
		 */
		if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
			mdelay(10);
	}
1312 1313
}

1314 1315 1316 1317 1318 1319 1320 1321 1322
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sdhci_host *host;
1323
	int present;
1324
	unsigned long flags;
1325
	u32 tuning_opcode;
1326 1327 1328

	host = mmc_priv(mmc);

1329 1330
	sdhci_runtime_pm_get(host);

1331 1332 1333 1334
	spin_lock_irqsave(&host->lock, flags);

	WARN_ON(host->mrq != NULL);

1335
#ifndef SDHCI_USE_LEDS_CLASS
1336
	sdhci_activate_led(host);
1337
#endif
1338 1339 1340 1341 1342 1343

	/*
	 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
	 * requests if Auto-CMD12 is enabled.
	 */
	if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
1344 1345 1346 1347 1348
		if (mrq->stop) {
			mrq->data->stop = NULL;
			mrq->stop = NULL;
		}
	}
1349 1350 1351

	host->mrq = mrq;

1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366
	/*
	 * Firstly check card presence from cd-gpio.  The return could
	 * be one of the following possibilities:
	 *     negative: cd-gpio is not available
	 *     zero: cd-gpio is used, and card is removed
	 *     one: cd-gpio is used, and card is present
	 */
	present = mmc_gpio_get_cd(host->mmc);
	if (present < 0) {
		/* If polling, assume that the card is always present. */
		if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
			present = 1;
		else
			present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
					SDHCI_CARD_PRESENT;
1367 1368
	}

1369
	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
P
Pierre Ossman 已提交
1370
		host->mrq->cmd->error = -ENOMEDIUM;
1371
		tasklet_schedule(&host->finish_tasklet);
1372 1373 1374 1375 1376 1377
	} else {
		u32 present_state;

		present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
		/*
		 * Check if the re-tuning timer has already expired and there
1378 1379
		 * is no on-going data transfer and DAT0 is not busy. If so,
		 * we need to execute tuning procedure before sending command.
1380 1381
		 */
		if ((host->flags & SDHCI_NEEDS_RETUNING) &&
1382 1383
		    !(present_state & (SDHCI_DOING_WRITE | SDHCI_DOING_READ)) &&
		    (present_state & SDHCI_DATA_0_LVL_MASK)) {
1384 1385 1386 1387 1388 1389
			if (mmc->card) {
				/* eMMC uses cmd21 but sd and sdio use cmd19 */
				tuning_opcode =
					mmc->card->type == MMC_TYPE_MMC ?
					MMC_SEND_TUNING_BLOCK_HS200 :
					MMC_SEND_TUNING_BLOCK;
1390 1391 1392 1393 1394 1395 1396

				/* Here we need to set the host->mrq to NULL,
				 * in case the pending finish_tasklet
				 * finishes it incorrectly.
				 */
				host->mrq = NULL;

1397 1398 1399 1400 1401 1402 1403
				spin_unlock_irqrestore(&host->lock, flags);
				sdhci_execute_tuning(mmc, tuning_opcode);
				spin_lock_irqsave(&host->lock, flags);

				/* Restore original mmc_request structure */
				host->mrq = mrq;
			}
1404 1405
		}

1406
		if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
1407 1408 1409
			sdhci_send_command(host, mrq->sbc);
		else
			sdhci_send_command(host, mrq->cmd);
1410
	}
1411

1412
	mmiowb();
1413 1414 1415
	spin_unlock_irqrestore(&host->lock, flags);
}

1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436
void sdhci_set_bus_width(struct sdhci_host *host, int width)
{
	u8 ctrl;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	if (width == MMC_BUS_WIDTH_8) {
		ctrl &= ~SDHCI_CTRL_4BITBUS;
		if (host->version >= SDHCI_SPEC_300)
			ctrl |= SDHCI_CTRL_8BITBUS;
	} else {
		if (host->version >= SDHCI_SPEC_300)
			ctrl &= ~SDHCI_CTRL_8BITBUS;
		if (width == MMC_BUS_WIDTH_4)
			ctrl |= SDHCI_CTRL_4BITBUS;
		else
			ctrl &= ~SDHCI_CTRL_4BITBUS;
	}
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_set_bus_width);

1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459
void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
{
	u16 ctrl_2;

	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	/* Select Bus Speed Mode for host */
	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
	if ((timing == MMC_TIMING_MMC_HS200) ||
	    (timing == MMC_TIMING_UHS_SDR104))
		ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
	else if (timing == MMC_TIMING_UHS_SDR12)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
	else if (timing == MMC_TIMING_UHS_SDR25)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
	else if (timing == MMC_TIMING_UHS_SDR50)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
	else if ((timing == MMC_TIMING_UHS_DDR50) ||
		 (timing == MMC_TIMING_MMC_DDR52))
		ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
}
EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);

1460
static void sdhci_do_set_ios(struct sdhci_host *host, struct mmc_ios *ios)
1461 1462 1463
{
	unsigned long flags;
	u8 ctrl;
1464
	struct mmc_host *mmc = host->mmc;
1465 1466 1467

	spin_lock_irqsave(&host->lock, flags);

A
Adrian Hunter 已提交
1468 1469
	if (host->flags & SDHCI_DEVICE_DEAD) {
		spin_unlock_irqrestore(&host->lock, flags);
1470 1471
		if (!IS_ERR(mmc->supply.vmmc) &&
		    ios->power_mode == MMC_POWER_OFF)
1472
			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
A
Adrian Hunter 已提交
1473 1474
		return;
	}
P
Pierre Ossman 已提交
1475

1476 1477 1478 1479 1480
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1481
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1482
		sdhci_reinit(host);
1483 1484
	}

1485
	if (host->version >= SDHCI_SPEC_300 &&
1486 1487
		(ios->power_mode == MMC_POWER_UP) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
1488 1489
		sdhci_enable_preset_value(host, false);

1490
	if (!ios->clock || ios->clock != host->clock) {
1491
		host->ops->set_clock(host, ios->clock);
1492
		host->clock = ios->clock;
1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504

		if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
		    host->clock) {
			host->timeout_clk = host->mmc->actual_clock ?
						host->mmc->actual_clock / 1000 :
						host->clock / 1000;
			host->mmc->max_busy_timeout =
				host->ops->get_max_timeout_count ?
				host->ops->get_max_timeout_count(host) :
				1 << 27;
			host->mmc->max_busy_timeout /= host->timeout_clk;
		}
1505
	}
1506

1507
	sdhci_set_power(host, ios->power_mode, ios->vdd);
1508

1509 1510 1511
	if (host->ops->platform_send_init_74_clocks)
		host->ops->platform_send_init_74_clocks(host, ios->power_mode);

1512
	host->ops->set_bus_width(host, ios->bus_width);
1513

1514
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1515

1516 1517 1518
	if ((ios->timing == MMC_TIMING_SD_HS ||
	     ios->timing == MMC_TIMING_MMC_HS)
	    && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
1519 1520 1521 1522
		ctrl |= SDHCI_CTRL_HISPD;
	else
		ctrl &= ~SDHCI_CTRL_HISPD;

1523
	if (host->version >= SDHCI_SPEC_300) {
1524 1525 1526
		u16 clk, ctrl_2;

		/* In case of UHS-I modes, set High Speed Enable */
1527
		if ((ios->timing == MMC_TIMING_MMC_HS200) ||
1528
		    (ios->timing == MMC_TIMING_MMC_DDR52) ||
1529
		    (ios->timing == MMC_TIMING_UHS_SDR50) ||
1530 1531
		    (ios->timing == MMC_TIMING_UHS_SDR104) ||
		    (ios->timing == MMC_TIMING_UHS_DDR50) ||
1532
		    (ios->timing == MMC_TIMING_UHS_SDR25))
1533
			ctrl |= SDHCI_CTRL_HISPD;
1534

1535
		if (!host->preset_enabled) {
1536
			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1537 1538 1539 1540
			/*
			 * We only need to set Driver Strength if the
			 * preset value enable is not set.
			 */
1541
			ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1542 1543 1544 1545 1546 1547 1548
			ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
			if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;

			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564
		} else {
			/*
			 * According to SDHC Spec v3.00, if the Preset Value
			 * Enable in the Host Control 2 register is set, we
			 * need to reset SD Clock Enable before changing High
			 * Speed Enable to avoid generating clock gliches.
			 */

			/* Reset SD Clock Enable */
			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			clk &= ~SDHCI_CLOCK_CARD_EN;
			sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

			/* Re-enable SD Clock */
1565
			host->ops->set_clock(host, host->clock);
1566
		}
1567 1568 1569 1570 1571 1572

		/* Reset SD Clock Enable */
		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		clk &= ~SDHCI_CLOCK_CARD_EN;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

1573
		host->ops->set_uhs_signaling(host, ios->timing);
1574
		host->timing = ios->timing;
1575

1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589
		if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
				((ios->timing == MMC_TIMING_UHS_SDR12) ||
				 (ios->timing == MMC_TIMING_UHS_SDR25) ||
				 (ios->timing == MMC_TIMING_UHS_SDR50) ||
				 (ios->timing == MMC_TIMING_UHS_SDR104) ||
				 (ios->timing == MMC_TIMING_UHS_DDR50))) {
			u16 preset;

			sdhci_enable_preset_value(host, true);
			preset = sdhci_get_preset_value(host);
			ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
				>> SDHCI_PRESET_DRV_SHIFT;
		}

1590
		/* Re-enable SD Clock */
1591
		host->ops->set_clock(host, host->clock);
1592 1593
	} else
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1594

1595 1596 1597 1598 1599
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1600
	if(host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1601
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
1602

1603
	mmiowb();
1604 1605 1606
	spin_unlock_irqrestore(&host->lock, flags);
}

1607 1608 1609 1610 1611 1612 1613 1614 1615
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);

	sdhci_runtime_pm_get(host);
	sdhci_do_set_ios(host, ios);
	sdhci_runtime_pm_put(host);
}

1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646
static int sdhci_do_get_cd(struct sdhci_host *host)
{
	int gpio_cd = mmc_gpio_get_cd(host->mmc);

	if (host->flags & SDHCI_DEVICE_DEAD)
		return 0;

	/* If polling/nonremovable, assume that the card is always present. */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
	    (host->mmc->caps & MMC_CAP_NONREMOVABLE))
		return 1;

	/* Try slot gpio detect */
	if (!IS_ERR_VALUE(gpio_cd))
		return !!gpio_cd;

	/* Host native card detect */
	return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
}

static int sdhci_get_cd(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	int ret;

	sdhci_runtime_pm_get(host);
	ret = sdhci_do_get_cd(host);
	sdhci_runtime_pm_put(host);
	return ret;
}

1647
static int sdhci_check_ro(struct sdhci_host *host)
1648 1649
{
	unsigned long flags;
1650
	int is_readonly;
1651 1652 1653

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1654
	if (host->flags & SDHCI_DEVICE_DEAD)
1655 1656 1657
		is_readonly = 0;
	else if (host->ops->get_ro)
		is_readonly = host->ops->get_ro(host);
P
Pierre Ossman 已提交
1658
	else
1659 1660
		is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
				& SDHCI_WRITE_PROTECT);
1661 1662 1663

	spin_unlock_irqrestore(&host->lock, flags);

1664 1665 1666
	/* This quirk needs to be replaced by a callback-function later */
	return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
		!is_readonly : is_readonly;
1667 1668
}

1669 1670
#define SAMPLE_COUNT	5

1671
static int sdhci_do_get_ro(struct sdhci_host *host)
1672 1673 1674 1675
{
	int i, ro_count;

	if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
1676
		return sdhci_check_ro(host);
1677 1678 1679

	ro_count = 0;
	for (i = 0; i < SAMPLE_COUNT; i++) {
1680
		if (sdhci_check_ro(host)) {
1681 1682 1683 1684 1685 1686 1687 1688
			if (++ro_count > SAMPLE_COUNT / 2)
				return 1;
		}
		msleep(30);
	}
	return 0;
}

1689 1690 1691 1692 1693 1694 1695 1696
static void sdhci_hw_reset(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (host->ops && host->ops->hw_reset)
		host->ops->hw_reset(host);
}

1697
static int sdhci_get_ro(struct mmc_host *mmc)
P
Pierre Ossman 已提交
1698
{
1699 1700
	struct sdhci_host *host = mmc_priv(mmc);
	int ret;
P
Pierre Ossman 已提交
1701

1702 1703 1704 1705 1706
	sdhci_runtime_pm_get(host);
	ret = sdhci_do_get_ro(host);
	sdhci_runtime_pm_put(host);
	return ret;
}
P
Pierre Ossman 已提交
1707

1708 1709
static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
{
1710
	if (!(host->flags & SDHCI_DEVICE_DEAD)) {
1711
		if (enable)
1712
			host->ier |= SDHCI_INT_CARD_INT;
1713
		else
1714 1715 1716 1717
			host->ier &= ~SDHCI_INT_CARD_INT;

		sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
		sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
1718 1719
		mmiowb();
	}
1720 1721 1722 1723 1724 1725
}

static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
P
Pierre Ossman 已提交
1726

1727 1728
	sdhci_runtime_pm_get(host);

1729
	spin_lock_irqsave(&host->lock, flags);
1730 1731 1732 1733 1734
	if (enable)
		host->flags |= SDHCI_SDIO_IRQ_ENABLED;
	else
		host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;

1735
	sdhci_enable_sdio_irq_nolock(host, enable);
P
Pierre Ossman 已提交
1736
	spin_unlock_irqrestore(&host->lock, flags);
1737 1738

	sdhci_runtime_pm_put(host);
P
Pierre Ossman 已提交
1739 1740
}

1741
static int sdhci_do_start_signal_voltage_switch(struct sdhci_host *host,
1742
						struct mmc_ios *ios)
1743
{
1744
	struct mmc_host *mmc = host->mmc;
1745
	u16 ctrl;
1746
	int ret;
1747

1748 1749 1750 1751 1752 1753
	/*
	 * Signal Voltage Switching is only applicable for Host Controllers
	 * v3.00 and above.
	 */
	if (host->version < SDHCI_SPEC_300)
		return 0;
1754

1755 1756
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

1757
	switch (ios->signal_voltage) {
1758 1759 1760 1761
	case MMC_SIGNAL_VOLTAGE_330:
		/* Set 1.8V Signal Enable in the Host Control2 register to 0 */
		ctrl &= ~SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1762

1763 1764 1765
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc, 2700000,
						    3600000);
1766
			if (ret) {
J
Joe Perches 已提交
1767 1768
				pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
					mmc_hostname(mmc));
1769 1770 1771 1772 1773
				return -EIO;
			}
		}
		/* Wait for 5ms */
		usleep_range(5000, 5500);
1774

1775 1776 1777 1778
		/* 3.3V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_VDD_180))
			return 0;
1779

J
Joe Perches 已提交
1780 1781
		pr_warn("%s: 3.3V regulator output did not became stable\n",
			mmc_hostname(mmc));
1782 1783 1784

		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_180:
1785 1786
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc,
1787 1788
					1700000, 1950000);
			if (ret) {
J
Joe Perches 已提交
1789 1790
				pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
					mmc_hostname(mmc));
1791 1792 1793
				return -EIO;
			}
		}
1794 1795 1796 1797 1798

		/*
		 * Enable 1.8V Signal Enable in the Host Control2
		 * register
		 */
1799 1800
		ctrl |= SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1801

1802 1803 1804 1805
		/* 1.8V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (ctrl & SDHCI_CTRL_VDD_180)
			return 0;
1806

J
Joe Perches 已提交
1807 1808
		pr_warn("%s: 1.8V regulator output did not became stable\n",
			mmc_hostname(mmc));
1809

1810 1811
		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_120:
1812 1813 1814
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc, 1100000,
						    1300000);
1815
			if (ret) {
J
Joe Perches 已提交
1816 1817
				pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
					mmc_hostname(mmc));
1818
				return -EIO;
1819 1820
			}
		}
1821
		return 0;
1822
	default:
1823 1824
		/* No signal voltage switch required */
		return 0;
1825
	}
1826 1827
}

1828
static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
1829
	struct mmc_ios *ios)
1830 1831 1832 1833 1834 1835 1836
{
	struct sdhci_host *host = mmc_priv(mmc);
	int err;

	if (host->version < SDHCI_SPEC_300)
		return 0;
	sdhci_runtime_pm_get(host);
1837
	err = sdhci_do_start_signal_voltage_switch(host, ios);
1838 1839 1840 1841
	sdhci_runtime_pm_put(host);
	return err;
}

1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854
static int sdhci_card_busy(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	u32 present_state;

	sdhci_runtime_pm_get(host);
	/* Check whether DAT[3:0] is 0000 */
	present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
	sdhci_runtime_pm_put(host);

	return !(present_state & SDHCI_DATA_LVL_MASK);
}

1855
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
1856
{
1857
	struct sdhci_host *host = mmc_priv(mmc);
1858 1859 1860
	u16 ctrl;
	int tuning_loop_counter = MAX_TUNING_LOOP;
	int err = 0;
1861
	unsigned long flags;
1862

1863
	sdhci_runtime_pm_get(host);
1864
	spin_lock_irqsave(&host->lock, flags);
1865 1866

	/*
1867 1868
	 * The Host Controller needs tuning only in case of SDR104 mode
	 * and for SDR50 mode when Use Tuning for SDR50 is set in the
1869
	 * Capabilities register.
1870 1871
	 * If the Host Controller supports the HS200 mode then the
	 * tuning function has to be executed.
1872
	 */
1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884
	switch (host->timing) {
	case MMC_TIMING_MMC_HS200:
	case MMC_TIMING_UHS_SDR104:
		break;

	case MMC_TIMING_UHS_SDR50:
		if (host->flags & SDHCI_SDR50_NEEDS_TUNING ||
		    host->flags & SDHCI_SDR104_NEEDS_TUNING)
			break;
		/* FALLTHROUGH */

	default:
1885
		spin_unlock_irqrestore(&host->lock, flags);
1886
		sdhci_runtime_pm_put(host);
1887 1888 1889
		return 0;
	}

1890
	if (host->ops->platform_execute_tuning) {
1891
		spin_unlock_irqrestore(&host->lock, flags);
1892 1893 1894 1895 1896
		err = host->ops->platform_execute_tuning(host, opcode);
		sdhci_runtime_pm_put(host);
		return err;
	}

1897 1898
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl |= SDHCI_CTRL_EXEC_TUNING;
1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

	/*
	 * As per the Host Controller spec v3.00, tuning command
	 * generates Buffer Read Ready interrupt, so enable that.
	 *
	 * Note: The spec clearly says that when tuning sequence
	 * is being performed, the controller does not generate
	 * interrupts other than Buffer Read Ready interrupt. But
	 * to make sure we don't hit a controller bug, we _only_
	 * enable Buffer Read Ready interrupt here.
	 */
1911 1912
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
1913 1914 1915 1916 1917 1918 1919

	/*
	 * Issue CMD19 repeatedly till Execute Tuning is set to 0 or the number
	 * of loops reaches 40 times or a timeout of 150ms occurs.
	 */
	do {
		struct mmc_command cmd = {0};
1920
		struct mmc_request mrq = {NULL};
1921

1922
		cmd.opcode = opcode;
1923 1924 1925 1926 1927 1928
		cmd.arg = 0;
		cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
		cmd.retries = 0;
		cmd.data = NULL;
		cmd.error = 0;

1929 1930 1931
		if (tuning_loop_counter-- == 0)
			break;

1932 1933 1934 1935 1936 1937 1938 1939
		mrq.cmd = &cmd;
		host->mrq = &mrq;

		/*
		 * In response to CMD19, the card sends 64 bytes of tuning
		 * block to the Host Controller. So we set the block size
		 * to 64 here.
		 */
1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950
		if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200) {
			if (mmc->ios.bus_width == MMC_BUS_WIDTH_8)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128),
					     SDHCI_BLOCK_SIZE);
			else if (mmc->ios.bus_width == MMC_BUS_WIDTH_4)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
					     SDHCI_BLOCK_SIZE);
		} else {
			sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
				     SDHCI_BLOCK_SIZE);
		}
1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964

		/*
		 * The tuning block is sent by the card to the host controller.
		 * So we set the TRNS_READ bit in the Transfer Mode register.
		 * This also takes care of setting DMA Enable and Multi Block
		 * Select in the same register to 0.
		 */
		sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);

		sdhci_send_command(host, &cmd);

		host->cmd = NULL;
		host->mrq = NULL;

1965
		spin_unlock_irqrestore(&host->lock, flags);
1966 1967 1968 1969
		/* Wait for Buffer Read Ready interrupt */
		wait_event_interruptible_timeout(host->buf_ready_int,
					(host->tuning_done == 1),
					msecs_to_jiffies(50));
1970
		spin_lock_irqsave(&host->lock, flags);
1971 1972

		if (!host->tuning_done) {
1973
			pr_info(DRIVER_NAME ": Timeout waiting for "
1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988
				"Buffer Read Ready interrupt during tuning "
				"procedure, falling back to fixed sampling "
				"clock\n");
			ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
			ctrl &= ~SDHCI_CTRL_TUNED_CLK;
			ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
			sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

			err = -EIO;
			goto out;
		}

		host->tuning_done = 0;

		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1989 1990 1991 1992

		/* eMMC spec does not require a delay between tuning cycles */
		if (opcode == MMC_SEND_TUNING_BLOCK)
			mdelay(1);
1993 1994 1995 1996 1997 1998
	} while (ctrl & SDHCI_CTRL_EXEC_TUNING);

	/*
	 * The Host Driver has exhausted the maximum number of loops allowed,
	 * so use fixed sampling frequency.
	 */
1999
	if (tuning_loop_counter < 0) {
2000 2001
		ctrl &= ~SDHCI_CTRL_TUNED_CLK;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2002 2003 2004 2005 2006
	}
	if (!(ctrl & SDHCI_CTRL_TUNED_CLK)) {
		pr_info(DRIVER_NAME ": Tuning procedure"
			" failed, falling back to fixed sampling"
			" clock\n");
2007
		err = -EIO;
2008 2009 2010
	}

out:
2011 2012 2013 2014 2015 2016 2017 2018
	/*
	 * If this is the very first time we are here, we start the retuning
	 * timer. Since only during the first time, SDHCI_NEEDS_RETUNING
	 * flag won't be set, we check this condition before actually starting
	 * the timer.
	 */
	if (!(host->flags & SDHCI_NEEDS_RETUNING) && host->tuning_count &&
	    (host->tuning_mode == SDHCI_TUNING_MODE_1)) {
2019
		host->flags |= SDHCI_USING_RETUNING_TIMER;
2020 2021 2022 2023
		mod_timer(&host->tuning_timer, jiffies +
			host->tuning_count * HZ);
		/* Tuning mode 1 limits the maximum data length to 4MB */
		mmc->max_blk_count = (4 * 1024 * 1024) / mmc->max_blk_size;
2024
	} else if (host->flags & SDHCI_USING_RETUNING_TIMER) {
2025 2026
		host->flags &= ~SDHCI_NEEDS_RETUNING;
		/* Reload the new initial value for timer */
2027 2028
		mod_timer(&host->tuning_timer, jiffies +
			  host->tuning_count * HZ);
2029 2030 2031 2032 2033 2034 2035
	}

	/*
	 * In case tuning fails, host controllers which support re-tuning can
	 * try tuning again at a later time, when the re-tuning timer expires.
	 * So for these controllers, we return 0. Since there might be other
	 * controllers who do not have this capability, we return error for
2036 2037
	 * them. SDHCI_USING_RETUNING_TIMER means the host is currently using
	 * a retuning timer to do the retuning for the card.
2038
	 */
2039
	if (err && (host->flags & SDHCI_USING_RETUNING_TIMER))
2040 2041
		err = 0;

2042 2043
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2044
	spin_unlock_irqrestore(&host->lock, flags);
2045
	sdhci_runtime_pm_put(host);
2046 2047 2048 2049

	return err;
}

2050 2051

static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2052 2053 2054 2055 2056 2057 2058 2059 2060
{
	/* Host Controller v3.00 defines preset value registers */
	if (host->version < SDHCI_SPEC_300)
		return;

	/*
	 * We only enable or disable Preset Value if they are not already
	 * enabled or disabled respectively. Otherwise, we bail out.
	 */
2061 2062 2063 2064 2065 2066 2067 2068
	if (host->preset_enabled != enable) {
		u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

		if (enable)
			ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
		else
			ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

2069
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2070 2071 2072 2073 2074 2075 2076

		if (enable)
			host->flags |= SDHCI_PV_ENABLED;
		else
			host->flags &= ~SDHCI_PV_ENABLED;

		host->preset_enabled = enable;
2077
	}
2078 2079
}

2080
static void sdhci_card_event(struct mmc_host *mmc)
2081
{
2082
	struct sdhci_host *host = mmc_priv(mmc);
2083 2084
	unsigned long flags;

2085 2086 2087 2088
	/* First check if client has provided their own card event */
	if (host->ops->card_event)
		host->ops->card_event(host);

2089 2090
	spin_lock_irqsave(&host->lock, flags);

2091
	/* Check host->mrq first in case we are runtime suspended */
2092
	if (host->mrq && !sdhci_do_get_cd(host)) {
2093
		pr_err("%s: Card removed during transfer!\n",
2094
			mmc_hostname(host->mmc));
2095
		pr_err("%s: Resetting controller.\n",
2096
			mmc_hostname(host->mmc));
2097

2098 2099
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2100

2101 2102
		host->mrq->cmd->error = -ENOMEDIUM;
		tasklet_schedule(&host->finish_tasklet);
2103 2104 2105
	}

	spin_unlock_irqrestore(&host->lock, flags);
2106 2107 2108 2109 2110
}

static const struct mmc_host_ops sdhci_ops = {
	.request	= sdhci_request,
	.set_ios	= sdhci_set_ios,
2111
	.get_cd		= sdhci_get_cd,
2112 2113 2114 2115 2116 2117
	.get_ro		= sdhci_get_ro,
	.hw_reset	= sdhci_hw_reset,
	.enable_sdio_irq = sdhci_enable_sdio_irq,
	.start_signal_voltage_switch	= sdhci_start_signal_voltage_switch,
	.execute_tuning			= sdhci_execute_tuning,
	.card_event			= sdhci_card_event,
2118
	.card_busy	= sdhci_card_busy,
2119 2120 2121 2122 2123 2124 2125 2126
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

2127 2128 2129 2130 2131 2132 2133 2134
static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;
	struct mmc_request *mrq;

	host = (struct sdhci_host*)param;

2135 2136
	spin_lock_irqsave(&host->lock, flags);

2137 2138 2139 2140
        /*
         * If this tasklet gets rescheduled while running, it will
         * be run again afterwards but without any active request.
         */
2141 2142
	if (!host->mrq) {
		spin_unlock_irqrestore(&host->lock, flags);
2143
		return;
2144
	}
2145 2146 2147 2148 2149 2150 2151 2152 2153

	del_timer(&host->timer);

	mrq = host->mrq;

	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
P
Pierre Ossman 已提交
2154
	if (!(host->flags & SDHCI_DEVICE_DEAD) &&
2155
	    ((mrq->cmd && mrq->cmd->error) ||
2156 2157 2158 2159
	     (mrq->sbc && mrq->sbc->error) ||
	     (mrq->data && ((mrq->data->error && !mrq->data->stop) ||
			    (mrq->data->stop && mrq->data->stop->error))) ||
	     (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
2160 2161

		/* Some controllers need this kick or reset won't work here */
2162
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
2163
			/* This is to force an update */
2164
			host->ops->set_clock(host, host->clock);
2165 2166 2167

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
2168 2169
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2170 2171 2172 2173 2174 2175
	}

	host->mrq = NULL;
	host->cmd = NULL;
	host->data = NULL;

2176
#ifndef SDHCI_USE_LEDS_CLASS
2177
	sdhci_deactivate_led(host);
2178
#endif
2179

2180
	mmiowb();
2181 2182 2183
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
2184
	sdhci_runtime_pm_put(host);
2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196
}

static void sdhci_timeout_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)data;

	spin_lock_irqsave(&host->lock, flags);

	if (host->mrq) {
2197
		pr_err("%s: Timeout waiting for hardware "
P
Pierre Ossman 已提交
2198
			"interrupt.\n", mmc_hostname(host->mmc));
2199 2200 2201
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
2202
			host->data->error = -ETIMEDOUT;
2203 2204 2205
			sdhci_finish_data(host);
		} else {
			if (host->cmd)
P
Pierre Ossman 已提交
2206
				host->cmd->error = -ETIMEDOUT;
2207
			else
P
Pierre Ossman 已提交
2208
				host->mrq->cmd->error = -ETIMEDOUT;
2209 2210 2211 2212 2213

			tasklet_schedule(&host->finish_tasklet);
		}
	}

2214
	mmiowb();
2215 2216 2217
	spin_unlock_irqrestore(&host->lock, flags);
}

2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231
static void sdhci_tuning_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host *)data;

	spin_lock_irqsave(&host->lock, flags);

	host->flags |= SDHCI_NEEDS_RETUNING;

	spin_unlock_irqrestore(&host->lock, flags);
}

2232 2233 2234 2235 2236 2237
/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

2238
static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask, u32 *mask)
2239 2240 2241 2242
{
	BUG_ON(intmask == 0);

	if (!host->cmd) {
2243
		pr_err("%s: Got command interrupt 0x%08x even "
2244 2245
			"though no command operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
2246 2247 2248 2249
		sdhci_dumpregs(host);
		return;
	}

2250
	if (intmask & SDHCI_INT_TIMEOUT)
P
Pierre Ossman 已提交
2251 2252 2253 2254
		host->cmd->error = -ETIMEDOUT;
	else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
			SDHCI_INT_INDEX))
		host->cmd->error = -EILSEQ;
2255

2256
	if (host->cmd->error) {
2257
		tasklet_schedule(&host->finish_tasklet);
2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275
		return;
	}

	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * Unfortunately this is overloaded on the "data complete"
	 * interrupt, so we need to take some care when handling
	 * it.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
	if (host->cmd->flags & MMC_RSP_BUSY) {
		if (host->cmd->data)
			DBG("Cannot wait for busy signal when also "
				"doing a data transfer");
2276 2277 2278 2279
		else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ)
				&& !host->busy_handle) {
			/* Mark that command complete before busy is ended */
			host->busy_handle = 1;
2280
			return;
2281
		}
2282 2283 2284

		/* The controller does not support the end-of-busy IRQ,
		 * fall through and take the SDHCI_INT_RESPONSE */
2285 2286 2287
	} else if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
		   host->cmd->opcode == MMC_STOP_TRANSMISSION && !host->data) {
		*mask &= ~SDHCI_INT_DATA_END;
2288 2289 2290
	}

	if (intmask & SDHCI_INT_RESPONSE)
2291
		sdhci_finish_command(host);
2292 2293
}

2294
#ifdef CONFIG_MMC_DEBUG
2295
static void sdhci_adma_show_error(struct sdhci_host *host)
2296 2297
{
	const char *name = mmc_hostname(host->mmc);
2298
	void *desc = host->adma_table;
2299 2300 2301 2302 2303 2304 2305 2306 2307
	__le32 *dma;
	__le16 *len;
	u8 attr;

	sdhci_dumpregs(host);

	while (true) {
		dma = (__le32 *)(desc + 4);
		len = (__le16 *)(desc + 2);
2308
		attr = *(u8 *)desc;
2309 2310 2311 2312

		DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
		    name, desc, le32_to_cpu(*dma), le16_to_cpu(*len), attr);

2313
		desc += host->desc_sz;
2314 2315 2316 2317 2318 2319

		if (attr & 2)
			break;
	}
}
#else
2320
static void sdhci_adma_show_error(struct sdhci_host *host) { }
2321 2322
#endif

2323 2324
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
2325
	u32 command;
2326 2327
	BUG_ON(intmask == 0);

2328 2329
	/* CMD19 generates _only_ Buffer Read Ready interrupt */
	if (intmask & SDHCI_INT_DATA_AVAIL) {
2330 2331 2332
		command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
		if (command == MMC_SEND_TUNING_BLOCK ||
		    command == MMC_SEND_TUNING_BLOCK_HS200) {
2333 2334 2335 2336 2337 2338
			host->tuning_done = 1;
			wake_up(&host->buf_ready_int);
			return;
		}
	}

2339 2340
	if (!host->data) {
		/*
2341 2342 2343
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
2344
		 */
2345
		if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
2346 2347 2348 2349 2350
			if (intmask & SDHCI_INT_DATA_TIMEOUT) {
				host->cmd->error = -ETIMEDOUT;
				tasklet_schedule(&host->finish_tasklet);
				return;
			}
2351
			if (intmask & SDHCI_INT_DATA_END) {
2352 2353 2354 2355 2356 2357 2358 2359 2360
				/*
				 * Some cards handle busy-end interrupt
				 * before the command completed, so make
				 * sure we do things in the proper order.
				 */
				if (host->busy_handle)
					sdhci_finish_command(host);
				else
					host->busy_handle = 1;
2361 2362 2363
				return;
			}
		}
2364

2365
		pr_err("%s: Got data interrupt 0x%08x even "
2366 2367
			"though no data operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
2368 2369 2370 2371 2372 2373
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
2374
		host->data->error = -ETIMEDOUT;
2375 2376 2377 2378 2379
	else if (intmask & SDHCI_INT_DATA_END_BIT)
		host->data->error = -EILSEQ;
	else if ((intmask & SDHCI_INT_DATA_CRC) &&
		SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
			!= MMC_BUS_TEST_R)
P
Pierre Ossman 已提交
2380
		host->data->error = -EILSEQ;
2381
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
2382
		pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
2383
		sdhci_adma_show_error(host);
2384
		host->data->error = -EIO;
2385 2386
		if (host->ops->adma_workaround)
			host->ops->adma_workaround(host, intmask);
2387
	}
2388

P
Pierre Ossman 已提交
2389
	if (host->data->error)
2390 2391
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
2392
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
2393 2394
			sdhci_transfer_pio(host);

2395 2396 2397 2398
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
2399 2400 2401 2402
		 *
		 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
		 * should return a valid address to continue from, but as
		 * some controllers are faulty, don't trust them.
2403
		 */
2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420
		if (intmask & SDHCI_INT_DMA_END) {
			u32 dmastart, dmanow;
			dmastart = sg_dma_address(host->data->sg);
			dmanow = dmastart + host->data->bytes_xfered;
			/*
			 * Force update to the next DMA block boundary.
			 */
			dmanow = (dmanow &
				~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
				SDHCI_DEFAULT_BOUNDARY_SIZE;
			host->data->bytes_xfered = dmanow - dmastart;
			DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
				" next 0x%08x\n",
				mmc_hostname(host->mmc), dmastart,
				host->data->bytes_xfered, dmanow);
			sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
		}
2421

2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433
		if (intmask & SDHCI_INT_DATA_END) {
			if (host->cmd) {
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
2434 2435 2436
	}
}

2437
static irqreturn_t sdhci_irq(int irq, void *dev_id)
2438
{
2439
	irqreturn_t result = IRQ_NONE;
2440
	struct sdhci_host *host = dev_id;
2441
	u32 intmask, mask, unexpected = 0;
2442
	int max_loops = 16;
2443 2444 2445

	spin_lock(&host->lock);

2446
	if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
2447
		spin_unlock(&host->lock);
2448
		return IRQ_NONE;
2449 2450
	}

2451
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
2452
	if (!intmask || intmask == 0xffffffff) {
2453 2454 2455 2456
		result = IRQ_NONE;
		goto out;
	}

2457 2458 2459 2460 2461
	do {
		/* Clear selected interrupts. */
		mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
				  SDHCI_INT_BUS_POWER);
		sdhci_writel(host, mask, SDHCI_INT_STATUS);
2462

2463 2464
		DBG("*** %s got interrupt: 0x%08x\n",
			mmc_hostname(host->mmc), intmask);
2465

2466 2467 2468
		if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
			u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
2469

2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480
			/*
			 * There is a observation on i.mx esdhc.  INSERT
			 * bit will be immediately set again when it gets
			 * cleared, if a card is inserted.  We have to mask
			 * the irq to prevent interrupt storm which will
			 * freeze the system.  And the REMOVE gets the
			 * same situation.
			 *
			 * More testing are needed here to ensure it works
			 * for other platforms though.
			 */
2481 2482 2483 2484 2485 2486
			host->ier &= ~(SDHCI_INT_CARD_INSERT |
				       SDHCI_INT_CARD_REMOVE);
			host->ier |= present ? SDHCI_INT_CARD_REMOVE :
					       SDHCI_INT_CARD_INSERT;
			sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
			sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2487 2488 2489

			sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
				     SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
2490 2491 2492 2493

			host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
						       SDHCI_INT_CARD_REMOVE);
			result = IRQ_WAKE_THREAD;
2494
		}
2495

2496
		if (intmask & SDHCI_INT_CMD_MASK)
2497 2498
			sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK,
				      &intmask);
2499

2500 2501
		if (intmask & SDHCI_INT_DATA_MASK)
			sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2502

2503 2504 2505
		if (intmask & SDHCI_INT_BUS_POWER)
			pr_err("%s: Card is consuming too much power!\n",
				mmc_hostname(host->mmc));
2506

2507 2508 2509 2510 2511
		if (intmask & SDHCI_INT_CARD_INT) {
			sdhci_enable_sdio_irq_nolock(host, false);
			host->thread_isr |= SDHCI_INT_CARD_INT;
			result = IRQ_WAKE_THREAD;
		}
P
Pierre Ossman 已提交
2512

2513 2514 2515 2516
		intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
			     SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
			     SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
			     SDHCI_INT_CARD_INT);
P
Pierre Ossman 已提交
2517

2518 2519 2520 2521
		if (intmask) {
			unexpected |= intmask;
			sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		}
2522

2523 2524
		if (result == IRQ_NONE)
			result = IRQ_HANDLED;
2525

2526 2527
		intmask = sdhci_readl(host, SDHCI_INT_STATUS);
	} while (intmask && --max_loops);
2528 2529 2530
out:
	spin_unlock(&host->lock);

2531 2532 2533 2534 2535
	if (unexpected) {
		pr_err("%s: Unexpected interrupt 0x%08x.\n",
			   mmc_hostname(host->mmc), unexpected);
		sdhci_dumpregs(host);
	}
P
Pierre Ossman 已提交
2536

2537 2538 2539
	return result;
}

2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550
static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
{
	struct sdhci_host *host = dev_id;
	unsigned long flags;
	u32 isr;

	spin_lock_irqsave(&host->lock, flags);
	isr = host->thread_isr;
	host->thread_isr = 0;
	spin_unlock_irqrestore(&host->lock, flags);

2551 2552 2553 2554 2555
	if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
		sdhci_card_event(host->mmc);
		mmc_detect_change(host->mmc, msecs_to_jiffies(200));
	}

2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567
	if (isr & SDHCI_INT_CARD_INT) {
		sdio_run_irqs(host->mmc);

		spin_lock_irqsave(&host->lock, flags);
		if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
			sdhci_enable_sdio_irq_nolock(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}

	return isr ? IRQ_HANDLED : IRQ_NONE;
}

2568 2569 2570 2571 2572 2573 2574
/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM
K
Kevin Liu 已提交
2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589
void sdhci_enable_irq_wakeups(struct sdhci_host *host)
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val |= mask ;
	/* Avoid fake wake up */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);

2590
static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
K
Kevin Liu 已提交
2591 2592 2593 2594 2595 2596 2597 2598 2599
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
2600

2601
int sdhci_suspend_host(struct sdhci_host *host)
2602
{
2603 2604
	sdhci_disable_card_detection(host);

2605
	/* Disable tuning since we are suspending */
2606
	if (host->flags & SDHCI_USING_RETUNING_TIMER) {
2607
		del_timer_sync(&host->tuning_timer);
2608 2609 2610
		host->flags &= ~SDHCI_NEEDS_RETUNING;
	}

K
Kevin Liu 已提交
2611
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
2612 2613 2614
		host->ier = 0;
		sdhci_writel(host, 0, SDHCI_INT_ENABLE);
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
K
Kevin Liu 已提交
2615 2616 2617 2618 2619
		free_irq(host->irq, host);
	} else {
		sdhci_enable_irq_wakeups(host);
		enable_irq_wake(host->irq);
	}
2620
	return 0;
2621 2622
}

2623
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
2624

2625 2626
int sdhci_resume_host(struct sdhci_host *host)
{
2627
	int ret = 0;
2628

2629
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2630 2631 2632
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
2633

K
Kevin Liu 已提交
2634
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
2635 2636 2637
		ret = request_threaded_irq(host->irq, sdhci_irq,
					   sdhci_thread_irq, IRQF_SHARED,
					   mmc_hostname(host->mmc), host);
K
Kevin Liu 已提交
2638 2639 2640 2641 2642 2643
		if (ret)
			return ret;
	} else {
		sdhci_disable_irq_wakeups(host);
		disable_irq_wake(host->irq);
	}
2644

2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655
	if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
	    (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
		/* Card keeps power but host controller does not */
		sdhci_init(host, 0);
		host->pwr = 0;
		host->clock = 0;
		sdhci_do_set_ios(host, &host->mmc->ios);
	} else {
		sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
		mmiowb();
	}
2656

2657 2658
	sdhci_enable_card_detection(host);

2659
	/* Set the re-tuning expiration flag */
2660
	if (host->flags & SDHCI_USING_RETUNING_TIMER)
2661 2662
		host->flags |= SDHCI_NEEDS_RETUNING;

2663
	return ret;
2664 2665
}

2666
EXPORT_SYMBOL_GPL(sdhci_resume_host);
2667 2668
#endif /* CONFIG_PM */

2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681
#ifdef CONFIG_PM_RUNTIME

static int sdhci_runtime_pm_get(struct sdhci_host *host)
{
	return pm_runtime_get_sync(host->mmc->parent);
}

static int sdhci_runtime_pm_put(struct sdhci_host *host)
{
	pm_runtime_mark_last_busy(host->mmc->parent);
	return pm_runtime_put_autosuspend(host->mmc->parent);
}

2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
	if (host->runtime_suspended || host->bus_on)
		return;
	host->bus_on = true;
	pm_runtime_get_noresume(host->mmc->parent);
}

static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
	if (host->runtime_suspended || !host->bus_on)
		return;
	host->bus_on = false;
	pm_runtime_put_noidle(host->mmc->parent);
}

2698 2699 2700 2701 2702
int sdhci_runtime_suspend_host(struct sdhci_host *host)
{
	unsigned long flags;

	/* Disable tuning since we are suspending */
2703
	if (host->flags & SDHCI_USING_RETUNING_TIMER) {
2704 2705 2706 2707 2708
		del_timer_sync(&host->tuning_timer);
		host->flags &= ~SDHCI_NEEDS_RETUNING;
	}

	spin_lock_irqsave(&host->lock, flags);
2709 2710 2711
	host->ier &= SDHCI_INT_CARD_INT;
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2712 2713
	spin_unlock_irqrestore(&host->lock, flags);

2714
	synchronize_hardirq(host->irq);
2715 2716 2717 2718 2719

	spin_lock_irqsave(&host->lock, flags);
	host->runtime_suspended = true;
	spin_unlock_irqrestore(&host->lock, flags);

2720
	return 0;
2721 2722 2723 2724 2725 2726
}
EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);

int sdhci_runtime_resume_host(struct sdhci_host *host)
{
	unsigned long flags;
2727
	int host_flags = host->flags;
2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741

	if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}

	sdhci_init(host, 0);

	/* Force clock and power re-program */
	host->pwr = 0;
	host->clock = 0;
	sdhci_do_set_ios(host, &host->mmc->ios);

	sdhci_do_start_signal_voltage_switch(host, &host->mmc->ios);
2742 2743 2744 2745 2746 2747
	if ((host_flags & SDHCI_PV_ENABLED) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
		spin_lock_irqsave(&host->lock, flags);
		sdhci_enable_preset_value(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}
2748 2749

	/* Set the re-tuning expiration flag */
2750
	if (host->flags & SDHCI_USING_RETUNING_TIMER)
2751 2752 2753 2754 2755 2756 2757
		host->flags |= SDHCI_NEEDS_RETUNING;

	spin_lock_irqsave(&host->lock, flags);

	host->runtime_suspended = false;

	/* Enable SDIO IRQ */
2758
	if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
2759 2760 2761 2762 2763 2764 2765
		sdhci_enable_sdio_irq_nolock(host, true);

	/* Enable Card Detection */
	sdhci_enable_card_detection(host);

	spin_unlock_irqrestore(&host->lock, flags);

2766
	return 0;
2767 2768 2769 2770 2771
}
EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);

#endif

2772 2773
/*****************************************************************************\
 *                                                                           *
2774
 * Device allocation/registration                                            *
2775 2776 2777
 *                                                                           *
\*****************************************************************************/

2778 2779
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
2780 2781 2782 2783
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

2784
	WARN_ON(dev == NULL);
2785

2786
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
2787
	if (!mmc)
2788
		return ERR_PTR(-ENOMEM);
2789 2790 2791 2792

	host = mmc_priv(mmc);
	host->mmc = mmc;

2793 2794
	return host;
}
2795

2796
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
2797

2798 2799 2800
int sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc;
2801
	u32 caps[2] = {0, 0};
2802 2803
	u32 max_current_caps;
	unsigned int ocr_avail;
2804
	unsigned int override_timeout_clk;
2805
	int ret;
2806

2807 2808 2809
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
2810

2811
	mmc = host->mmc;
2812

2813 2814
	if (debug_quirks)
		host->quirks = debug_quirks;
2815 2816
	if (debug_quirks2)
		host->quirks2 = debug_quirks2;
2817

2818 2819
	override_timeout_clk = host->timeout_clk;

2820
	sdhci_do_reset(host, SDHCI_RESET_ALL);
2821

2822
	host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
2823 2824
	host->version = (host->version & SDHCI_SPEC_VER_MASK)
				>> SDHCI_SPEC_VER_SHIFT;
2825
	if (host->version > SDHCI_SPEC_300) {
2826
		pr_err("%s: Unknown controller version (%d). "
2827
			"You may experience problems.\n", mmc_hostname(mmc),
2828
			host->version);
2829 2830
	}

2831
	caps[0] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ? host->caps :
2832
		sdhci_readl(host, SDHCI_CAPABILITIES);
2833

2834 2835 2836 2837
	if (host->version >= SDHCI_SPEC_300)
		caps[1] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ?
			host->caps1 :
			sdhci_readl(host, SDHCI_CAPABILITIES_1);
2838

2839
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
2840
		host->flags |= SDHCI_USE_SDMA;
2841
	else if (!(caps[0] & SDHCI_CAN_DO_SDMA))
2842
		DBG("Controller doesn't have SDMA capability\n");
2843
	else
2844
		host->flags |= SDHCI_USE_SDMA;
2845

2846
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
2847
		(host->flags & SDHCI_USE_SDMA)) {
R
Rolf Eike Beer 已提交
2848
		DBG("Disabling DMA as it is marked broken\n");
2849
		host->flags &= ~SDHCI_USE_SDMA;
2850 2851
	}

2852 2853
	if ((host->version >= SDHCI_SPEC_200) &&
		(caps[0] & SDHCI_CAN_DO_ADMA2))
2854
		host->flags |= SDHCI_USE_ADMA;
2855 2856 2857 2858 2859 2860 2861

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

2862
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2863 2864
		if (host->ops->enable_dma) {
			if (host->ops->enable_dma(host)) {
J
Joe Perches 已提交
2865
				pr_warn("%s: No suitable DMA available - falling back to PIO\n",
2866
					mmc_hostname(mmc));
2867 2868
				host->flags &=
					~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
2869
			}
2870 2871 2872
		}
	}

2873 2874
	if (host->flags & SDHCI_USE_ADMA) {
		/*
2875 2876 2877 2878
		 * The DMA descriptor table size is calculated as the maximum
		 * number of segments times 2, to allow for an alignment
		 * descriptor for each segment, plus 1 for a nop end descriptor,
		 * all multipled by the descriptor size.
2879
		 */
2880 2881 2882 2883 2884
		host->adma_table_sz = (128 * 2 + 1) * 8;
		host->align_buffer_sz = 128 * 4;
		host->desc_sz = 8;
		host->align_sz = 4;
		host->align_mask = 3;
2885
		host->adma_table = dma_alloc_coherent(mmc_dev(mmc),
2886
						      host->adma_table_sz,
2887 2888
						      &host->adma_addr,
						      GFP_KERNEL);
2889
		host->align_buffer = kmalloc(host->align_buffer_sz, GFP_KERNEL);
2890
		if (!host->adma_table || !host->align_buffer) {
2891
			dma_free_coherent(mmc_dev(mmc), host->adma_table_sz,
2892
					  host->adma_table, host->adma_addr);
2893
			kfree(host->align_buffer);
J
Joe Perches 已提交
2894
			pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
2895 2896
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
2897
			host->adma_table = NULL;
2898
			host->align_buffer = NULL;
2899
		} else if (host->adma_addr & host->align_mask) {
J
Joe Perches 已提交
2900 2901
			pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
				mmc_hostname(mmc));
2902
			host->flags &= ~SDHCI_USE_ADMA;
2903
			dma_free_coherent(mmc_dev(mmc), host->adma_table_sz,
2904
					  host->adma_table, host->adma_addr);
2905
			kfree(host->align_buffer);
2906
			host->adma_table = NULL;
2907
			host->align_buffer = NULL;
2908 2909 2910
		}
	}

2911 2912 2913 2914 2915
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
2916
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
2917
		host->dma_mask = DMA_BIT_MASK(64);
2918
		mmc_dev(mmc)->dma_mask = &host->dma_mask;
2919
	}
2920

2921
	if (host->version >= SDHCI_SPEC_300)
2922
		host->max_clk = (caps[0] & SDHCI_CLOCK_V3_BASE_MASK)
2923 2924
			>> SDHCI_CLOCK_BASE_SHIFT;
	else
2925
		host->max_clk = (caps[0] & SDHCI_CLOCK_BASE_MASK)
2926 2927
			>> SDHCI_CLOCK_BASE_SHIFT;

2928
	host->max_clk *= 1000000;
2929 2930
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
2931
		if (!host->ops->get_max_clock) {
2932
			pr_err("%s: Hardware doesn't specify base clock "
2933 2934 2935 2936
			       "frequency.\n", mmc_hostname(mmc));
			return -ENODEV;
		}
		host->max_clk = host->ops->get_max_clock(host);
2937
	}
2938

2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954
	/*
	 * In case of Host Controller v3.00, find out whether clock
	 * multiplier is supported.
	 */
	host->clk_mul = (caps[1] & SDHCI_CLOCK_MUL_MASK) >>
			SDHCI_CLOCK_MUL_SHIFT;

	/*
	 * In case the value in Clock Multiplier is 0, then programmable
	 * clock mode is not supported, otherwise the actual clock
	 * multiplier is one more than the value of Clock Multiplier
	 * in the Capabilities Register.
	 */
	if (host->clk_mul)
		host->clk_mul += 1;

2955 2956 2957 2958
	/*
	 * Set host parameters.
	 */
	mmc->ops = &sdhci_ops;
2959
	mmc->f_max = host->max_clk;
2960
	if (host->ops->get_min_clock)
2961
		mmc->f_min = host->ops->get_min_clock(host);
2962 2963 2964 2965 2966 2967 2968
	else if (host->version >= SDHCI_SPEC_300) {
		if (host->clk_mul) {
			mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
			mmc->f_max = host->max_clk * host->clk_mul;
		} else
			mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
	} else
2969
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
2970

2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982
	if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
		host->timeout_clk = (caps[0] & SDHCI_TIMEOUT_CLK_MASK) >>
					SDHCI_TIMEOUT_CLK_SHIFT;
		if (host->timeout_clk == 0) {
			if (host->ops->get_timeout_clock) {
				host->timeout_clk =
					host->ops->get_timeout_clock(host);
			} else {
				pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
					mmc_hostname(mmc));
				return -ENODEV;
			}
2983 2984
		}

2985 2986
		if (caps[0] & SDHCI_TIMEOUT_CLK_UNIT)
			host->timeout_clk *= 1000;
2987

2988
		mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
2989
			host->ops->get_max_timeout_count(host) : 1 << 27;
2990 2991
		mmc->max_busy_timeout /= host->timeout_clk;
	}
2992

2993 2994 2995
	if (override_timeout_clk)
		host->timeout_clk = override_timeout_clk;

2996
	mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
2997
	mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
2998 2999 3000

	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
		host->flags |= SDHCI_AUTO_CMD12;
3001

3002
	/* Auto-CMD23 stuff only works in ADMA or PIO. */
A
Andrei Warkentin 已提交
3003
	if ((host->version >= SDHCI_SPEC_300) &&
3004
	    ((host->flags & SDHCI_USE_ADMA) ||
A
Andrei Warkentin 已提交
3005
	     !(host->flags & SDHCI_USE_SDMA))) {
3006 3007 3008 3009 3010 3011
		host->flags |= SDHCI_AUTO_CMD23;
		DBG("%s: Auto-CMD23 available\n", mmc_hostname(mmc));
	} else {
		DBG("%s: Auto-CMD23 unavailable\n", mmc_hostname(mmc));
	}

3012 3013 3014 3015 3016 3017 3018
	/*
	 * A controller may support 8-bit width, but the board itself
	 * might not have the pins brought out.  Boards that support
	 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
	 * their platform code before calling sdhci_add_host(), and we
	 * won't assume 8-bit width for hosts without that CAP.
	 */
3019
	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
3020
		mmc->caps |= MMC_CAP_4_BIT_DATA;
3021

3022 3023 3024
	if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
		mmc->caps &= ~MMC_CAP_CMD23;

3025
	if (caps[0] & SDHCI_CAN_DO_HISPD)
3026
		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
3027

3028
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
3029
	    !(mmc->caps & MMC_CAP_NONREMOVABLE))
3030 3031
		mmc->caps |= MMC_CAP_NEEDS_POLL;

3032 3033 3034 3035
	/* If there are external regulators, get them */
	if (mmc_regulator_get_supply(mmc) == -EPROBE_DEFER)
		return -EPROBE_DEFER;

3036
	/* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
3037 3038 3039 3040
	if (!IS_ERR(mmc->supply.vqmmc)) {
		ret = regulator_enable(mmc->supply.vqmmc);
		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
						    1950000))
3041 3042 3043
			caps[1] &= ~(SDHCI_SUPPORT_SDR104 |
					SDHCI_SUPPORT_SDR50 |
					SDHCI_SUPPORT_DDR50);
3044 3045 3046
		if (ret) {
			pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
				mmc_hostname(mmc), ret);
3047
			mmc->supply.vqmmc = NULL;
3048
		}
3049
	}
3050

3051 3052 3053 3054
	if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V)
		caps[1] &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
		       SDHCI_SUPPORT_DDR50);

3055 3056 3057
	/* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
	if (caps[1] & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
		       SDHCI_SUPPORT_DDR50))
3058 3059 3060
		mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;

	/* SDR104 supports also implies SDR50 support */
3061
	if (caps[1] & SDHCI_SUPPORT_SDR104) {
3062
		mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
3063 3064 3065
		/* SD3.0: SDR104 is supported so (for eMMC) the caps2
		 * field can be promoted to support HS200.
		 */
3066
		if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200)) {
3067
			mmc->caps2 |= MMC_CAP2_HS200;
3068 3069 3070 3071 3072
			if (IS_ERR(mmc->supply.vqmmc) ||
					!regulator_is_supported_voltage
					(mmc->supply.vqmmc, 1100000, 1300000))
				mmc->caps2 &= ~MMC_CAP2_HS200_1_2V_SDR;
		}
3073
	} else if (caps[1] & SDHCI_SUPPORT_SDR50)
3074 3075
		mmc->caps |= MMC_CAP_UHS_SDR50;

3076 3077
	if ((caps[1] & SDHCI_SUPPORT_DDR50) &&
		!(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
3078 3079
		mmc->caps |= MMC_CAP_UHS_DDR50;

3080
	/* Does the host need tuning for SDR50? */
3081 3082 3083
	if (caps[1] & SDHCI_USE_SDR50_TUNING)
		host->flags |= SDHCI_SDR50_NEEDS_TUNING;

3084
	/* Does the host need tuning for SDR104 / HS200? */
3085
	if (mmc->caps2 & MMC_CAP2_HS200)
3086
		host->flags |= SDHCI_SDR104_NEEDS_TUNING;
3087

3088 3089 3090 3091 3092 3093 3094 3095
	/* Driver Type(s) (A, C, D) supported by the host */
	if (caps[1] & SDHCI_DRIVER_TYPE_A)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
	if (caps[1] & SDHCI_DRIVER_TYPE_C)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
	if (caps[1] & SDHCI_DRIVER_TYPE_D)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_D;

3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110
	/* Initial value for re-tuning timer count */
	host->tuning_count = (caps[1] & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
			      SDHCI_RETUNING_TIMER_COUNT_SHIFT;

	/*
	 * In case Re-tuning Timer is not disabled, the actual value of
	 * re-tuning timer will be 2 ^ (n - 1).
	 */
	if (host->tuning_count)
		host->tuning_count = 1 << (host->tuning_count - 1);

	/* Re-tuning mode supported by the Host Controller */
	host->tuning_mode = (caps[1] & SDHCI_RETUNING_MODE_MASK) >>
			     SDHCI_RETUNING_MODE_SHIFT;

3111
	ocr_avail = 0;
3112

3113 3114 3115 3116 3117 3118 3119 3120
	/*
	 * According to SD Host Controller spec v3.00, if the Host System
	 * can afford more than 150mA, Host Driver should set XPC to 1. Also
	 * the value is meaningful only if Voltage Support in the Capabilities
	 * register is set. The actual current value is 4 times the register
	 * value.
	 */
	max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
3121
	if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
3122
		int curr = regulator_get_current_limit(mmc->supply.vmmc);
3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135
		if (curr > 0) {

			/* convert to SDHCI_MAX_CURRENT format */
			curr = curr/1000;  /* convert to mA */
			curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;

			curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
			max_current_caps =
				(curr << SDHCI_MAX_CURRENT_330_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_300_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_180_SHIFT);
		}
	}
3136 3137

	if (caps[0] & SDHCI_CAN_VDD_330) {
3138
		ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
3139

A
Aaron Lu 已提交
3140
		mmc->max_current_330 = ((max_current_caps &
3141 3142 3143 3144 3145
				   SDHCI_MAX_CURRENT_330_MASK) >>
				   SDHCI_MAX_CURRENT_330_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
	if (caps[0] & SDHCI_CAN_VDD_300) {
3146
		ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
3147

A
Aaron Lu 已提交
3148
		mmc->max_current_300 = ((max_current_caps &
3149 3150 3151 3152 3153
				   SDHCI_MAX_CURRENT_300_MASK) >>
				   SDHCI_MAX_CURRENT_300_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
	if (caps[0] & SDHCI_CAN_VDD_180) {
3154 3155
		ocr_avail |= MMC_VDD_165_195;

A
Aaron Lu 已提交
3156
		mmc->max_current_180 = ((max_current_caps &
3157 3158 3159 3160 3161
				   SDHCI_MAX_CURRENT_180_MASK) >>
				   SDHCI_MAX_CURRENT_180_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}

3162
	/* If OCR set by external regulators, use it instead */
3163
	if (mmc->ocr_avail)
3164
		ocr_avail = mmc->ocr_avail;
3165

3166
	if (host->ocr_mask)
3167
		ocr_avail &= host->ocr_mask;
3168

3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180
	mmc->ocr_avail = ocr_avail;
	mmc->ocr_avail_sdio = ocr_avail;
	if (host->ocr_avail_sdio)
		mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
	mmc->ocr_avail_sd = ocr_avail;
	if (host->ocr_avail_sd)
		mmc->ocr_avail_sd &= host->ocr_avail_sd;
	else /* normal SD controllers don't support 1.8V */
		mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
	mmc->ocr_avail_mmc = ocr_avail;
	if (host->ocr_avail_mmc)
		mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
3181 3182

	if (mmc->ocr_avail == 0) {
3183
		pr_err("%s: Hardware doesn't report any "
3184
			"support voltages.\n", mmc_hostname(mmc));
3185
		return -ENODEV;
3186 3187
	}

3188 3189 3190
	spin_lock_init(&host->lock);

	/*
3191 3192
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
3193
	 */
3194
	if (host->flags & SDHCI_USE_ADMA)
3195
		mmc->max_segs = 128;
3196
	else if (host->flags & SDHCI_USE_SDMA)
3197
		mmc->max_segs = 1;
3198
	else /* PIO */
3199
		mmc->max_segs = 128;
3200 3201

	/*
3202
	 * Maximum number of sectors in one transfer. Limited by DMA boundary
3203
	 * size (512KiB).
3204
	 */
3205
	mmc->max_req_size = 524288;
3206 3207 3208

	/*
	 * Maximum segment size. Could be one segment with the maximum number
3209 3210
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
3211
	 */
3212 3213 3214 3215 3216 3217
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
			mmc->max_seg_size = 65535;
		else
			mmc->max_seg_size = 65536;
	} else {
3218
		mmc->max_seg_size = mmc->max_req_size;
3219
	}
3220

3221 3222 3223 3224
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
3225 3226 3227
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
3228
		mmc->max_blk_size = (caps[0] & SDHCI_MAX_BLOCK_MASK) >>
3229 3230
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
J
Joe Perches 已提交
3231 3232
			pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
				mmc_hostname(mmc));
3233 3234 3235 3236 3237
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
3238

3239 3240 3241
	/*
	 * Maximum block count.
	 */
3242
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
3243

3244 3245 3246 3247 3248 3249
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

3250
	setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
3251

3252
	if (host->version >= SDHCI_SPEC_300) {
3253 3254
		init_waitqueue_head(&host->buf_ready_int);

3255 3256 3257 3258 3259 3260
		/* Initialize re-tuning timer */
		init_timer(&host->tuning_timer);
		host->tuning_timer.data = (unsigned long)host;
		host->tuning_timer.function = sdhci_tuning_timer;
	}

3261 3262
	sdhci_init(host, 0);

3263 3264
	ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
				   IRQF_SHARED,	mmc_hostname(mmc), host);
3265 3266 3267
	if (ret) {
		pr_err("%s: Failed to request IRQ %d: %d\n",
		       mmc_hostname(mmc), host->irq, ret);
3268
		goto untasklet;
3269
	}
3270 3271 3272 3273 3274

#ifdef CONFIG_MMC_DEBUG
	sdhci_dumpregs(host);
#endif

3275
#ifdef SDHCI_USE_LEDS_CLASS
H
Helmut Schaa 已提交
3276 3277 3278
	snprintf(host->led_name, sizeof(host->led_name),
		"%s::", mmc_hostname(mmc));
	host->led.name = host->led_name;
3279 3280 3281 3282
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

3283
	ret = led_classdev_register(mmc_dev(mmc), &host->led);
3284 3285 3286
	if (ret) {
		pr_err("%s: Failed to register LED device: %d\n",
		       mmc_hostname(mmc), ret);
3287
		goto reset;
3288
	}
3289 3290
#endif

3291 3292
	mmiowb();

3293 3294
	mmc_add_host(mmc);

3295
	pr_info("%s: SDHCI controller on %s [%s] using %s\n",
3296
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
3297 3298
		(host->flags & SDHCI_USE_ADMA) ? "ADMA" :
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
3299

3300 3301
	sdhci_enable_card_detection(host);

3302 3303
	return 0;

3304
#ifdef SDHCI_USE_LEDS_CLASS
3305
reset:
3306
	sdhci_do_reset(host, SDHCI_RESET_ALL);
3307 3308
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3309 3310
	free_irq(host->irq, host);
#endif
3311
untasklet:
3312 3313 3314 3315 3316
	tasklet_kill(&host->finish_tasklet);

	return ret;
}

3317
EXPORT_SYMBOL_GPL(sdhci_add_host);
3318

P
Pierre Ossman 已提交
3319
void sdhci_remove_host(struct sdhci_host *host, int dead)
3320
{
3321
	struct mmc_host *mmc = host->mmc;
P
Pierre Ossman 已提交
3322 3323 3324 3325 3326 3327 3328 3329
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

		if (host->mrq) {
3330
			pr_err("%s: Controller removed during "
3331
				" transfer!\n", mmc_hostname(mmc));
P
Pierre Ossman 已提交
3332 3333 3334 3335 3336 3337 3338 3339

			host->mrq->cmd->error = -ENOMEDIUM;
			tasklet_schedule(&host->finish_tasklet);
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

3340 3341
	sdhci_disable_card_detection(host);

3342
	mmc_remove_host(mmc);
3343

3344
#ifdef SDHCI_USE_LEDS_CLASS
3345 3346 3347
	led_classdev_unregister(&host->led);
#endif

P
Pierre Ossman 已提交
3348
	if (!dead)
3349
		sdhci_do_reset(host, SDHCI_RESET_ALL);
3350

3351 3352
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3353 3354 3355 3356 3357
	free_irq(host->irq, host);

	del_timer_sync(&host->timer);

	tasklet_kill(&host->finish_tasklet);
3358

3359 3360
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
3361

3362
	if (host->adma_table)
3363
		dma_free_coherent(mmc_dev(mmc), host->adma_table_sz,
3364
				  host->adma_table, host->adma_addr);
3365 3366
	kfree(host->align_buffer);

3367
	host->adma_table = NULL;
3368
	host->align_buffer = NULL;
3369 3370
}

3371
EXPORT_SYMBOL_GPL(sdhci_remove_host);
3372

3373
void sdhci_free_host(struct sdhci_host *host)
3374
{
3375
	mmc_free_host(host->mmc);
3376 3377
}

3378
EXPORT_SYMBOL_GPL(sdhci_free_host);
3379 3380 3381 3382 3383 3384 3385 3386 3387

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
3388
	pr_info(DRIVER_NAME
3389
		": Secure Digital Host Controller Interface driver\n");
3390
	pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
3391

3392
	return 0;
3393 3394 3395 3396 3397 3398 3399 3400 3401
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

3402
module_param(debug_quirks, uint, 0444);
3403
module_param(debug_quirks2, uint, 0444);
3404

3405
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
3406
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
3407
MODULE_LICENSE("GPL");
3408

3409
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
3410
MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");