sdhci.c 88.0 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16 17
 */

#include <linux/delay.h>
#include <linux/highmem.h>
18
#include <linux/io.h>
19
#include <linux/module.h>
20
#include <linux/dma-mapping.h>
21
#include <linux/slab.h>
22
#include <linux/scatterlist.h>
M
Marek Szyprowski 已提交
23
#include <linux/regulator/consumer.h>
24
#include <linux/pm_runtime.h>
25

26 27
#include <linux/leds.h>

28
#include <linux/mmc/mmc.h>
29
#include <linux/mmc/host.h>
30
#include <linux/mmc/card.h>
31
#include <linux/mmc/slot-gpio.h>
32 33 34 35 36 37

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
38
	pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
39

40 41 42 43 44
#if defined(CONFIG_LEDS_CLASS) || (defined(CONFIG_LEDS_CLASS_MODULE) && \
	defined(CONFIG_MMC_SDHCI_MODULE))
#define SDHCI_USE_LEDS_CLASS
#endif

45 46
#define MAX_TUNING_LOOP 40

47 48 49 50 51 52 53
/*
 * The ADMA2 descriptor table size is calculated as the maximum number of
 * segments (128), times 2 to allow for an alignment descriptor for each
 * segment, plus 1 for a nop end descriptor, all multipled by the 32-bit
 * descriptor size (8).
 */
#define ADMA_SIZE	((128 * 2 + 1) * 8)
54

55
static unsigned int debug_quirks = 0;
56
static unsigned int debug_quirks2;
57

58 59 60
static void sdhci_finish_data(struct sdhci_host *);

static void sdhci_finish_command(struct sdhci_host *);
61
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode);
62
static void sdhci_tuning_timer(unsigned long data);
63
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
64

65 66 67
#ifdef CONFIG_PM_RUNTIME
static int sdhci_runtime_pm_get(struct sdhci_host *host);
static int sdhci_runtime_pm_put(struct sdhci_host *host);
68 69
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host);
static void sdhci_runtime_pm_bus_off(struct sdhci_host *host);
70 71 72 73 74 75 76 77 78
#else
static inline int sdhci_runtime_pm_get(struct sdhci_host *host)
{
	return 0;
}
static inline int sdhci_runtime_pm_put(struct sdhci_host *host)
{
	return 0;
}
79 80 81 82 83 84
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
}
static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
}
85 86
#endif

87 88
static void sdhci_dumpregs(struct sdhci_host *host)
{
89
	pr_debug(DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
90
		mmc_hostname(host->mmc));
91

92
	pr_debug(DRIVER_NAME ": Sys addr: 0x%08x | Version:  0x%08x\n",
93 94
		sdhci_readl(host, SDHCI_DMA_ADDRESS),
		sdhci_readw(host, SDHCI_HOST_VERSION));
95
	pr_debug(DRIVER_NAME ": Blk size: 0x%08x | Blk cnt:  0x%08x\n",
96 97
		sdhci_readw(host, SDHCI_BLOCK_SIZE),
		sdhci_readw(host, SDHCI_BLOCK_COUNT));
98
	pr_debug(DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
99 100
		sdhci_readl(host, SDHCI_ARGUMENT),
		sdhci_readw(host, SDHCI_TRANSFER_MODE));
101
	pr_debug(DRIVER_NAME ": Present:  0x%08x | Host ctl: 0x%08x\n",
102 103
		sdhci_readl(host, SDHCI_PRESENT_STATE),
		sdhci_readb(host, SDHCI_HOST_CONTROL));
104
	pr_debug(DRIVER_NAME ": Power:    0x%08x | Blk gap:  0x%08x\n",
105 106
		sdhci_readb(host, SDHCI_POWER_CONTROL),
		sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
107
	pr_debug(DRIVER_NAME ": Wake-up:  0x%08x | Clock:    0x%08x\n",
108 109
		sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
		sdhci_readw(host, SDHCI_CLOCK_CONTROL));
110
	pr_debug(DRIVER_NAME ": Timeout:  0x%08x | Int stat: 0x%08x\n",
111 112
		sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
		sdhci_readl(host, SDHCI_INT_STATUS));
113
	pr_debug(DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
114 115
		sdhci_readl(host, SDHCI_INT_ENABLE),
		sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
116
	pr_debug(DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
117 118
		sdhci_readw(host, SDHCI_ACMD12_ERR),
		sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
119
	pr_debug(DRIVER_NAME ": Caps:     0x%08x | Caps_1:   0x%08x\n",
120
		sdhci_readl(host, SDHCI_CAPABILITIES),
121
		sdhci_readl(host, SDHCI_CAPABILITIES_1));
122
	pr_debug(DRIVER_NAME ": Cmd:      0x%08x | Max curr: 0x%08x\n",
123
		sdhci_readw(host, SDHCI_COMMAND),
124
		sdhci_readl(host, SDHCI_MAX_CURRENT));
125
	pr_debug(DRIVER_NAME ": Host ctl2: 0x%08x\n",
126
		sdhci_readw(host, SDHCI_HOST_CONTROL2));
127

128
	if (host->flags & SDHCI_USE_ADMA)
129
		pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
130 131 132
		       readl(host->ioaddr + SDHCI_ADMA_ERROR),
		       readl(host->ioaddr + SDHCI_ADMA_ADDRESS));

133
	pr_debug(DRIVER_NAME ": ===========================================\n");
134 135 136 137 138 139 140 141
}

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

142 143
static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
144
	u32 present;
145

146
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
147
	    (host->mmc->caps & MMC_CAP_NONREMOVABLE))
148 149
		return;

150 151 152
	if (enable) {
		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
153

154 155 156 157 158
		host->ier |= present ? SDHCI_INT_CARD_REMOVE :
				       SDHCI_INT_CARD_INSERT;
	} else {
		host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
	}
159 160 161

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
162 163 164 165 166 167 168 169 170 171 172 173
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

174
void sdhci_reset(struct sdhci_host *host, u8 mask)
175
{
176
	unsigned long timeout;
177

178
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
179

180
	if (mask & SDHCI_RESET_ALL) {
181
		host->clock = 0;
182 183 184 185
		/* Reset-all turns off SD Bus Power */
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
	}
186

187 188 189 190
	/* Wait max 100 ms */
	timeout = 100;

	/* hw clears the bit when it's done */
191
	while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
192
		if (timeout == 0) {
193
			pr_err("%s: Reset 0x%x never completed.\n",
194 195 196 197 198 199
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
		timeout--;
		mdelay(1);
200
	}
201 202 203 204 205 206 207 208 209 210
}
EXPORT_SYMBOL_GPL(sdhci_reset);

static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
{
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
		if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) &
			SDHCI_CARD_PRESENT))
			return;
	}
211

212
	host->ops->reset(host, mask);
213

214 215 216 217 218 219 220 221
	if (mask & SDHCI_RESET_ALL) {
		if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
			if (host->ops->enable_dma)
				host->ops->enable_dma(host);
		}

		/* Resetting the controller clears many */
		host->preset_enabled = false;
222
	}
223 224
}

225 226 227
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);

static void sdhci_init(struct sdhci_host *host, int soft)
228
{
229
	if (soft)
230
		sdhci_do_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
231
	else
232
		sdhci_do_reset(host, SDHCI_RESET_ALL);
233

234 235 236 237 238 239 240 241
	host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
		    SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
		    SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
		    SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
		    SDHCI_INT_RESPONSE;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
242 243 244 245 246 247

	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
		sdhci_set_ios(host->mmc, &host->mmc->ios);
	}
248
}
249

250 251
static void sdhci_reinit(struct sdhci_host *host)
{
252
	sdhci_init(host, 0);
253 254 255 256 257
	/*
	 * Retuning stuffs are affected by different cards inserted and only
	 * applicable to UHS-I cards. So reset these fields to their initial
	 * value when card is removed.
	 */
258 259 260
	if (host->flags & SDHCI_USING_RETUNING_TIMER) {
		host->flags &= ~SDHCI_USING_RETUNING_TIMER;

261 262 263 264 265
		del_timer_sync(&host->tuning_timer);
		host->flags &= ~SDHCI_NEEDS_RETUNING;
		host->mmc->max_blk_count =
			(host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
	}
266
	sdhci_enable_card_detection(host);
267 268 269 270 271 272
}

static void sdhci_activate_led(struct sdhci_host *host)
{
	u8 ctrl;

273
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
274
	ctrl |= SDHCI_CTRL_LED;
275
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
276 277 278 279 280 281
}

static void sdhci_deactivate_led(struct sdhci_host *host)
{
	u8 ctrl;

282
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
283
	ctrl &= ~SDHCI_CTRL_LED;
284
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
285 286
}

287
#ifdef SDHCI_USE_LEDS_CLASS
288 289 290 291 292 293 294 295
static void sdhci_led_control(struct led_classdev *led,
	enum led_brightness brightness)
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

296 297 298
	if (host->runtime_suspended)
		goto out;

299 300 301 302
	if (brightness == LED_OFF)
		sdhci_deactivate_led(host);
	else
		sdhci_activate_led(host);
303
out:
304 305 306 307
	spin_unlock_irqrestore(&host->lock, flags);
}
#endif

308 309 310 311 312 313
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
314
static void sdhci_read_block_pio(struct sdhci_host *host)
315
{
316 317
	unsigned long flags;
	size_t blksize, len, chunk;
318
	u32 uninitialized_var(scratch);
319
	u8 *buf;
320

P
Pierre Ossman 已提交
321
	DBG("PIO reading\n");
322

P
Pierre Ossman 已提交
323
	blksize = host->data->blksz;
324
	chunk = 0;
325

326
	local_irq_save(flags);
327

P
Pierre Ossman 已提交
328
	while (blksize) {
329 330
		if (!sg_miter_next(&host->sg_miter))
			BUG();
331

332
		len = min(host->sg_miter.length, blksize);
333

334 335
		blksize -= len;
		host->sg_miter.consumed = len;
336

337
		buf = host->sg_miter.addr;
338

339 340
		while (len) {
			if (chunk == 0) {
341
				scratch = sdhci_readl(host, SDHCI_BUFFER);
342
				chunk = 4;
P
Pierre Ossman 已提交
343
			}
344 345 346 347 348 349 350

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
351
		}
P
Pierre Ossman 已提交
352
	}
353 354 355 356

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
357
}
358

P
Pierre Ossman 已提交
359 360
static void sdhci_write_block_pio(struct sdhci_host *host)
{
361 362 363 364
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
365

P
Pierre Ossman 已提交
366 367 368
	DBG("PIO writing\n");

	blksize = host->data->blksz;
369 370
	chunk = 0;
	scratch = 0;
371

372
	local_irq_save(flags);
373

P
Pierre Ossman 已提交
374
	while (blksize) {
375 376
		if (!sg_miter_next(&host->sg_miter))
			BUG();
P
Pierre Ossman 已提交
377

378 379 380 381 382 383
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
384

385 386 387 388 389 390 391 392
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
393
				sdhci_writel(host, scratch, SDHCI_BUFFER);
394 395
				chunk = 0;
				scratch = 0;
396 397 398
			}
		}
	}
399 400 401 402

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
403 404 405 406 407 408 409 410
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

	BUG_ON(!host->data);

411
	if (host->blocks == 0)
P
Pierre Ossman 已提交
412 413 414 415 416 417 418
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

419 420 421 422 423 424 425 426 427
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

428
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
429 430 431
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

P
Pierre Ossman 已提交
432 433 434 435
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
436

437 438
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
439 440
			break;
	}
441

P
Pierre Ossman 已提交
442
	DBG("PIO transfer complete.\n");
443 444
}

445 446 447
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
448
	return kmap_atomic(sg_page(sg)) + sg->offset;
449 450 451 452
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
453
	kunmap_atomic(buffer);
454 455 456
	local_irq_restore(*flags);
}

457
static void sdhci_adma_write_desc(void *desc, u32 addr, int len, unsigned cmd)
B
Ben Dooks 已提交
458
{
459 460
	__le32 *dataddr = (__le32 __force *)(desc + 4);
	__le16 *cmdlen = (__le16 __force *)desc;
B
Ben Dooks 已提交
461

462 463
	/* SDHCI specification says ADMA descriptors should be 4 byte
	 * aligned, so using 16 or 32bit operations should be safe. */
B
Ben Dooks 已提交
464

465 466 467 468
	cmdlen[0] = cpu_to_le16(cmd);
	cmdlen[1] = cpu_to_le16(len);

	dataddr[0] = cpu_to_le32(addr);
B
Ben Dooks 已提交
469 470
}

471 472 473 474 475 476 477
static void sdhci_adma_mark_end(void *desc)
{
	u8 *dma_desc = desc;

	dma_desc[0] |= 0x2; /* end */
}

478
static int sdhci_adma_table_pre(struct sdhci_host *host,
479 480 481 482
	struct mmc_data *data)
{
	int direction;

483 484
	void *desc;
	void *align;
485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505
	dma_addr_t addr;
	dma_addr_t align_addr;
	int len, offset;

	struct scatterlist *sg;
	int i;
	char *buffer;
	unsigned long flags;

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	host->align_addr = dma_map_single(mmc_dev(host->mmc),
		host->align_buffer, 128 * 4, direction);
506
	if (dma_mapping_error(mmc_dev(host->mmc), host->align_addr))
507
		goto fail;
508 509 510 511
	BUG_ON(host->align_addr & 0x3);

	host->sg_count = dma_map_sg(mmc_dev(host->mmc),
		data->sg, data->sg_len, direction);
512 513
	if (host->sg_count == 0)
		goto unmap_align;
514

515
	desc = host->adma_table;
516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
		 * The SDHCI specification states that ADMA
		 * addresses must be 32-bit aligned. If they
		 * aren't, then we use a bounce buffer for
		 * the (up to three) bytes that screw up the
		 * alignment.
		 */
		offset = (4 - (addr & 0x3)) & 0x3;
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
535 536
				WARN_ON(((long)buffer & (PAGE_SIZE - 1)) >
					(PAGE_SIZE - offset));
537 538 539 540
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

B
Ben Dooks 已提交
541
			/* tran, valid */
542
			sdhci_adma_write_desc(desc, align_addr, offset, 0x21);
543 544 545 546 547 548 549 550 551 552 553 554 555 556

			BUG_ON(offset > 65536);

			align += 4;
			align_addr += 4;

			desc += 8;

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

B
Ben Dooks 已提交
557
		/* tran, valid */
558
		sdhci_adma_write_desc(desc, addr, len, 0x21);
559 560 561 562 563 564
		desc += 8;

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
565
		WARN_ON((desc - host->adma_table) >= ADMA_SIZE);
566 567
	}

568 569 570 571
	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
		/*
		* Mark the last descriptor as the terminating descriptor
		*/
572
		if (desc != host->adma_table) {
573
			desc -= 8;
574
			sdhci_adma_mark_end(desc);
575 576 577 578 579
		}
	} else {
		/*
		* Add a terminating entry.
		*/
580

581
		/* nop, end, valid */
582
		sdhci_adma_write_desc(desc, 0, 0, 0x3);
583
	}
584 585 586 587 588 589 590 591 592

	/*
	 * Resync align buffer as we might have changed it.
	 */
	if (data->flags & MMC_DATA_WRITE) {
		dma_sync_single_for_device(mmc_dev(host->mmc),
			host->align_addr, 128 * 4, direction);
	}

593 594 595 596 597 598 599
	return 0;

unmap_align:
	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
		128 * 4, direction);
fail:
	return -EINVAL;
600 601 602 603 604 605 606 607 608
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	int direction;

	struct scatterlist *sg;
	int i, size;
609
	void *align;
610 611
	char *buffer;
	unsigned long flags;
612
	bool has_unaligned;
613 614 615 616 617 618 619 620 621

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
		128 * 4, direction);

622 623 624 625 626 627 628 629 630
	/* Do a quick scan of the SG list for any unaligned mappings */
	has_unaligned = false;
	for_each_sg(data->sg, sg, host->sg_count, i)
		if (sg_dma_address(sg) & 3) {
			has_unaligned = true;
			break;
		}

	if (has_unaligned && data->flags & MMC_DATA_READ) {
631 632 633 634 635 636 637 638 639 640
		dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
			data->sg_len, direction);

		align = host->align_buffer;

		for_each_sg(data->sg, sg, host->sg_count, i) {
			if (sg_dma_address(sg) & 0x3) {
				size = 4 - (sg_dma_address(sg) & 0x3);

				buffer = sdhci_kmap_atomic(sg, &flags);
641 642
				WARN_ON(((long)buffer & (PAGE_SIZE - 1)) >
					(PAGE_SIZE - size));
643 644 645 646 647 648 649 650 651 652 653 654
				memcpy(buffer, align, size);
				sdhci_kunmap_atomic(buffer, &flags);

				align += 4;
			}
		}
	}

	dma_unmap_sg(mmc_dev(host->mmc), data->sg,
		data->sg_len, direction);
}

655
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
656
{
657
	u8 count;
658
	struct mmc_data *data = cmd->data;
659
	unsigned target_timeout, current_timeout;
660

661 662 663 664 665 666
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
667
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
668
		return 0xE;
669

670
	/* Unspecified timeout, assume max */
671
	if (!data && !cmd->busy_timeout)
672
		return 0xE;
673

674 675
	/* timeout in us */
	if (!data)
676
		target_timeout = cmd->busy_timeout * 1000;
677 678 679 680 681
	else {
		target_timeout = data->timeout_ns / 1000;
		if (host->clock)
			target_timeout += data->timeout_clks / host->clock;
	}
682

683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
703 704
		DBG("%s: Too large timeout 0x%x requested for CMD%d!\n",
		    mmc_hostname(host->mmc), count, cmd->opcode);
705 706 707
		count = 0xE;
	}

708 709 710
	return count;
}

711 712 713 714 715 716
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
717
		host->ier = (host->ier & ~pio_irqs) | dma_irqs;
718
	else
719 720 721 722
		host->ier = (host->ier & ~dma_irqs) | pio_irqs;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
723 724
}

725
static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
726 727
{
	u8 count;
728 729 730 731 732 733 734 735 736 737 738

	if (host->ops->set_timeout) {
		host->ops->set_timeout(host, cmd);
	} else {
		count = sdhci_calc_timeout(host, cmd);
		sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
	}
}

static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
{
739
	u8 ctrl;
740
	struct mmc_data *data = cmd->data;
741
	int ret;
742 743 744

	WARN_ON(host->data);

745 746
	if (data || (cmd->flags & MMC_RSP_BUSY))
		sdhci_set_timeout(host, cmd);
747 748

	if (!data)
749 750 751 752 753 754 755 756 757
		return;

	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;
758
	host->data->bytes_xfered = 0;
759

760
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))
761 762
		host->flags |= SDHCI_REQ_USE_DMA;

763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790
	/*
	 * FIXME: This doesn't account for merging when mapping the
	 * scatterlist.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->length & 0x3) {
					DBG("Reverting to PIO because of "
						"transfer size (%d)\n",
						sg->length);
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
791 792 793 794 795 796
	}

	/*
	 * The assumption here being that alignment is the same after
	 * translation to device address space.
	 */
797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			/*
			 * As we use 3 byte chunks to work around
			 * alignment problems, we need to check this
			 * quirk.
			 */
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->offset & 0x3) {
					DBG("Reverting to PIO because of "
						"bad alignment\n");
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

827 828 829 830 831 832 833 834 835
	if (host->flags & SDHCI_REQ_USE_DMA) {
		if (host->flags & SDHCI_USE_ADMA) {
			ret = sdhci_adma_table_pre(host, data);
			if (ret) {
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
836
				host->flags &= ~SDHCI_REQ_USE_DMA;
837
			} else {
838 839
				sdhci_writel(host, host->adma_addr,
					SDHCI_ADMA_ADDRESS);
840 841
			}
		} else {
842
			int sg_cnt;
843

844
			sg_cnt = dma_map_sg(mmc_dev(host->mmc),
845 846 847 848
					data->sg, data->sg_len,
					(data->flags & MMC_DATA_READ) ?
						DMA_FROM_DEVICE :
						DMA_TO_DEVICE);
849
			if (sg_cnt == 0) {
850 851 852 853 854
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
855
				host->flags &= ~SDHCI_REQ_USE_DMA;
856
			} else {
857
				WARN_ON(sg_cnt != 1);
858 859
				sdhci_writel(host, sg_dma_address(data->sg),
					SDHCI_DMA_ADDRESS);
860 861 862 863
			}
		}
	}

864 865 866 867 868 869
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
870
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
871 872 873 874 875 876
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
			(host->flags & SDHCI_USE_ADMA))
			ctrl |= SDHCI_CTRL_ADMA32;
		else
			ctrl |= SDHCI_CTRL_SDMA;
877
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
878 879
	}

880
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
881 882 883 884 885 886 887 888
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
889
		host->blocks = data->blocks;
890
	}
891

892 893
	sdhci_set_transfer_irqs(host);

894 895 896
	/* Set the DMA boundary value and block size */
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
		data->blksz), SDHCI_BLOCK_SIZE);
897
	sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
898 899 900
}

static void sdhci_set_transfer_mode(struct sdhci_host *host,
901
	struct mmc_command *cmd)
902 903
{
	u16 mode;
904
	struct mmc_data *data = cmd->data;
905

906 907 908 909 910
	if (data == NULL) {
		/* clear Auto CMD settings for no data CMDs */
		mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
		sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
				SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
911
		return;
912
	}
913

914 915
	WARN_ON(!host->data);

916
	mode = SDHCI_TRNS_BLK_CNT_EN;
917 918 919 920 921 922 923 924
	if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
		mode |= SDHCI_TRNS_MULTI;
		/*
		 * If we are sending CMD23, CMD12 never gets sent
		 * on successful completion (so no Auto-CMD12).
		 */
		if (!host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD12))
			mode |= SDHCI_TRNS_AUTO_CMD12;
925 926 927 928
		else if (host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
			mode |= SDHCI_TRNS_AUTO_CMD23;
			sdhci_writel(host, host->mrq->sbc->arg, SDHCI_ARGUMENT2);
		}
929
	}
930

931 932
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
933
	if (host->flags & SDHCI_REQ_USE_DMA)
934 935
		mode |= SDHCI_TRNS_DMA;

936
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
937 938 939 940 941 942 943 944 945 946 947
}

static void sdhci_finish_data(struct sdhci_host *host)
{
	struct mmc_data *data;

	BUG_ON(!host->data);

	data = host->data;
	host->data = NULL;

948
	if (host->flags & SDHCI_REQ_USE_DMA) {
949 950 951 952 953 954 955
		if (host->flags & SDHCI_USE_ADMA)
			sdhci_adma_table_post(host, data);
		else {
			dma_unmap_sg(mmc_dev(host->mmc), data->sg,
				data->sg_len, (data->flags & MMC_DATA_READ) ?
					DMA_FROM_DEVICE : DMA_TO_DEVICE);
		}
956 957 958
	}

	/*
959 960 961 962 963
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
964
	 */
965 966
	if (data->error)
		data->bytes_xfered = 0;
967
	else
968
		data->bytes_xfered = data->blksz * data->blocks;
969

970 971 972 973 974 975 976 977 978
	/*
	 * Need to send CMD12 if -
	 * a) open-ended multiblock transfer (no CMD23)
	 * b) error in multiblock transfer
	 */
	if (data->stop &&
	    (data->error ||
	     !host->mrq->sbc)) {

979 980 981 982
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
P
Pierre Ossman 已提交
983
		if (data->error) {
984 985
			sdhci_do_reset(host, SDHCI_RESET_CMD);
			sdhci_do_reset(host, SDHCI_RESET_DATA);
986 987 988 989 990 991 992
		}

		sdhci_send_command(host, data->stop);
	} else
		tasklet_schedule(&host->finish_tasklet);
}

993
void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
994 995
{
	int flags;
996
	u32 mask;
997
	unsigned long timeout;
998 999 1000 1001

	WARN_ON(host->cmd);

	/* Wait max 10 ms */
1002
	timeout = 10;
1003 1004 1005 1006 1007 1008 1009 1010 1011 1012

	mask = SDHCI_CMD_INHIBIT;
	if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
	if (host->mrq->data && (cmd == host->mrq->data->stop))
		mask &= ~SDHCI_DATA_INHIBIT;

1013
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
1014
		if (timeout == 0) {
1015
			pr_err("%s: Controller never released "
P
Pierre Ossman 已提交
1016
				"inhibit bit(s).\n", mmc_hostname(host->mmc));
1017
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
1018
			cmd->error = -EIO;
1019 1020 1021
			tasklet_schedule(&host->finish_tasklet);
			return;
		}
1022 1023 1024
		timeout--;
		mdelay(1);
	}
1025

1026
	timeout = jiffies;
1027 1028
	if (!cmd->data && cmd->busy_timeout > 9000)
		timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
1029 1030 1031
	else
		timeout += 10 * HZ;
	mod_timer(&host->timer, timeout);
1032 1033

	host->cmd = cmd;
1034
	host->busy_handle = 0;
1035

1036
	sdhci_prepare_data(host, cmd);
1037

1038
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
1039

1040
	sdhci_set_transfer_mode(host, cmd);
1041

1042
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
1043
		pr_err("%s: Unsupported response type!\n",
1044
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
1045
		cmd->error = -EINVAL;
1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062
		tasklet_schedule(&host->finish_tasklet);
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
1063 1064

	/* CMD19 is special in that the Data Present Select should be set */
1065 1066
	if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
	    cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
1067 1068
		flags |= SDHCI_CMD_DATA;

1069
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1070
}
1071
EXPORT_SYMBOL_GPL(sdhci_send_command);
1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082

static void sdhci_finish_command(struct sdhci_host *host)
{
	int i;

	BUG_ON(host->cmd == NULL);

	if (host->cmd->flags & MMC_RSP_PRESENT) {
		if (host->cmd->flags & MMC_RSP_136) {
			/* CRC is stripped so we need to do some shifting. */
			for (i = 0;i < 4;i++) {
1083
				host->cmd->resp[i] = sdhci_readl(host,
1084 1085 1086
					SDHCI_RESPONSE + (3-i)*4) << 8;
				if (i != 3)
					host->cmd->resp[i] |=
1087
						sdhci_readb(host,
1088 1089 1090
						SDHCI_RESPONSE + (3-i)*4-1);
			}
		} else {
1091
			host->cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1092 1093 1094
		}
	}

P
Pierre Ossman 已提交
1095
	host->cmd->error = 0;
1096

1097 1098 1099 1100 1101
	/* Finished CMD23, now send actual command. */
	if (host->cmd == host->mrq->sbc) {
		host->cmd = NULL;
		sdhci_send_command(host, host->mrq->cmd);
	} else {
1102

1103 1104 1105
		/* Processed actual command. */
		if (host->data && host->data_early)
			sdhci_finish_data(host);
1106

1107 1108 1109 1110 1111
		if (!host->cmd->data)
			tasklet_schedule(&host->finish_tasklet);

		host->cmd = NULL;
	}
1112 1113
}

1114 1115
static u16 sdhci_get_preset_value(struct sdhci_host *host)
{
1116
	u16 preset = 0;
1117

1118 1119
	switch (host->timing) {
	case MMC_TIMING_UHS_SDR12:
1120 1121
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
1122
	case MMC_TIMING_UHS_SDR25:
1123 1124
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
		break;
1125
	case MMC_TIMING_UHS_SDR50:
1126 1127
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
		break;
1128 1129
	case MMC_TIMING_UHS_SDR104:
	case MMC_TIMING_MMC_HS200:
1130 1131
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
		break;
1132
	case MMC_TIMING_UHS_DDR50:
1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
		break;
	default:
		pr_warn("%s: Invalid UHS-I mode selected\n",
			mmc_hostname(host->mmc));
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
	}
	return preset;
}

1144
void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
1145
{
1146
	int div = 0; /* Initialized for compiler warning */
1147
	int real_div = div, clk_mul = 1;
1148
	u16 clk = 0;
1149
	unsigned long timeout;
1150

1151 1152
	host->mmc->actual_clock = 0;

1153
	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
1154 1155

	if (clock == 0)
1156
		return;
1157

1158
	if (host->version >= SDHCI_SPEC_300) {
1159
		if (host->preset_enabled) {
1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176
			u16 pre_val;

			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			pre_val = sdhci_get_preset_value(host);
			div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
				>> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
			if (host->clk_mul &&
				(pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div + 1;
				clk_mul = host->clk_mul;
			} else {
				real_div = max_t(int, 1, div << 1);
			}
			goto clock_set;
		}

1177 1178 1179 1180 1181
		/*
		 * Check if the Host Controller supports Programmable Clock
		 * Mode.
		 */
		if (host->clk_mul) {
1182 1183 1184 1185 1186
			for (div = 1; div <= 1024; div++) {
				if ((host->max_clk * host->clk_mul / div)
					<= clock)
					break;
			}
1187
			/*
1188 1189
			 * Set Programmable Clock Mode in the Clock
			 * Control register.
1190
			 */
1191 1192 1193 1194
			clk = SDHCI_PROG_CLOCK_MODE;
			real_div = div;
			clk_mul = host->clk_mul;
			div--;
1195 1196 1197 1198 1199 1200 1201 1202 1203 1204
		} else {
			/* Version 3.00 divisors must be a multiple of 2. */
			if (host->max_clk <= clock)
				div = 1;
			else {
				for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
				     div += 2) {
					if ((host->max_clk / div) <= clock)
						break;
				}
1205
			}
1206
			real_div = div;
1207
			div >>= 1;
1208 1209 1210
		}
	} else {
		/* Version 2.00 divisors must be a power of 2. */
1211
		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1212 1213 1214
			if ((host->max_clk / div) <= clock)
				break;
		}
1215
		real_div = div;
1216
		div >>= 1;
1217 1218
	}

1219
clock_set:
1220
	if (real_div)
1221
		host->mmc->actual_clock = (host->max_clk * clk_mul) / real_div;
1222
	clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1223 1224
	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
		<< SDHCI_DIVIDER_HI_SHIFT;
1225
	clk |= SDHCI_CLOCK_INT_EN;
1226
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1227

1228 1229
	/* Wait max 20 ms */
	timeout = 20;
1230
	while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
1231 1232
		& SDHCI_CLOCK_INT_STABLE)) {
		if (timeout == 0) {
1233
			pr_err("%s: Internal clock never "
P
Pierre Ossman 已提交
1234
				"stabilised.\n", mmc_hostname(host->mmc));
1235 1236 1237
			sdhci_dumpregs(host);
			return;
		}
1238 1239 1240
		timeout--;
		mdelay(1);
	}
1241 1242

	clk |= SDHCI_CLOCK_CARD_EN;
1243
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1244
}
1245
EXPORT_SYMBOL_GPL(sdhci_set_clock);
1246

1247 1248
static void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
			    unsigned short vdd)
1249
{
1250
	struct mmc_host *mmc = host->mmc;
1251
	u8 pwr = 0;
1252

1253 1254
	if (!IS_ERR(mmc->supply.vmmc)) {
		spin_unlock_irq(&host->lock);
1255
		mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
1256 1257 1258 1259
		spin_lock_irq(&host->lock);
		return;
	}

1260 1261
	if (mode != MMC_POWER_OFF) {
		switch (1 << vdd) {
1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278
		case MMC_VDD_165_195:
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
			BUG();
		}
	}

	if (host->pwr == pwr)
1279
		return;
1280

1281 1282 1283
	host->pwr = pwr;

	if (pwr == 0) {
1284
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1285 1286
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
1287
		vdd = 0;
1288 1289 1290 1291 1292 1293 1294
	} else {
		/*
		 * Spec says that we should clear the power reg before setting
		 * a new value. Some controllers don't seem to like this though.
		 */
		if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
			sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1295

1296 1297 1298 1299 1300 1301 1302
		/*
		 * At least the Marvell CaFe chip gets confused if we set the
		 * voltage and set turn on power at the same time, so set the
		 * voltage first.
		 */
		if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
			sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1303

1304
		pwr |= SDHCI_POWER_ON;
1305

1306
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1307

1308 1309
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_on(host);
1310

1311 1312 1313 1314 1315 1316 1317
		/*
		 * Some controllers need an extra 10ms delay of 10ms before
		 * they can apply clock after applying power
		 */
		if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
			mdelay(10);
	}
1318 1319
}

1320 1321 1322 1323 1324 1325 1326 1327 1328
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sdhci_host *host;
1329
	int present;
1330
	unsigned long flags;
1331
	u32 tuning_opcode;
1332 1333 1334

	host = mmc_priv(mmc);

1335 1336
	sdhci_runtime_pm_get(host);

1337 1338 1339 1340
	spin_lock_irqsave(&host->lock, flags);

	WARN_ON(host->mrq != NULL);

1341
#ifndef SDHCI_USE_LEDS_CLASS
1342
	sdhci_activate_led(host);
1343
#endif
1344 1345 1346 1347 1348 1349

	/*
	 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
	 * requests if Auto-CMD12 is enabled.
	 */
	if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
1350 1351 1352 1353 1354
		if (mrq->stop) {
			mrq->data->stop = NULL;
			mrq->stop = NULL;
		}
	}
1355 1356 1357

	host->mrq = mrq;

1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372
	/*
	 * Firstly check card presence from cd-gpio.  The return could
	 * be one of the following possibilities:
	 *     negative: cd-gpio is not available
	 *     zero: cd-gpio is used, and card is removed
	 *     one: cd-gpio is used, and card is present
	 */
	present = mmc_gpio_get_cd(host->mmc);
	if (present < 0) {
		/* If polling, assume that the card is always present. */
		if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
			present = 1;
		else
			present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
					SDHCI_CARD_PRESENT;
1373 1374
	}

1375
	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
P
Pierre Ossman 已提交
1376
		host->mrq->cmd->error = -ENOMEDIUM;
1377
		tasklet_schedule(&host->finish_tasklet);
1378 1379 1380 1381 1382 1383
	} else {
		u32 present_state;

		present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
		/*
		 * Check if the re-tuning timer has already expired and there
1384 1385
		 * is no on-going data transfer and DAT0 is not busy. If so,
		 * we need to execute tuning procedure before sending command.
1386 1387
		 */
		if ((host->flags & SDHCI_NEEDS_RETUNING) &&
1388 1389
		    !(present_state & (SDHCI_DOING_WRITE | SDHCI_DOING_READ)) &&
		    (present_state & SDHCI_DATA_0_LVL_MASK)) {
1390 1391 1392 1393 1394 1395
			if (mmc->card) {
				/* eMMC uses cmd21 but sd and sdio use cmd19 */
				tuning_opcode =
					mmc->card->type == MMC_TYPE_MMC ?
					MMC_SEND_TUNING_BLOCK_HS200 :
					MMC_SEND_TUNING_BLOCK;
1396 1397 1398 1399 1400 1401 1402

				/* Here we need to set the host->mrq to NULL,
				 * in case the pending finish_tasklet
				 * finishes it incorrectly.
				 */
				host->mrq = NULL;

1403 1404 1405 1406 1407 1408 1409
				spin_unlock_irqrestore(&host->lock, flags);
				sdhci_execute_tuning(mmc, tuning_opcode);
				spin_lock_irqsave(&host->lock, flags);

				/* Restore original mmc_request structure */
				host->mrq = mrq;
			}
1410 1411
		}

1412
		if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
1413 1414 1415
			sdhci_send_command(host, mrq->sbc);
		else
			sdhci_send_command(host, mrq->cmd);
1416
	}
1417

1418
	mmiowb();
1419 1420 1421
	spin_unlock_irqrestore(&host->lock, flags);
}

1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442
void sdhci_set_bus_width(struct sdhci_host *host, int width)
{
	u8 ctrl;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	if (width == MMC_BUS_WIDTH_8) {
		ctrl &= ~SDHCI_CTRL_4BITBUS;
		if (host->version >= SDHCI_SPEC_300)
			ctrl |= SDHCI_CTRL_8BITBUS;
	} else {
		if (host->version >= SDHCI_SPEC_300)
			ctrl &= ~SDHCI_CTRL_8BITBUS;
		if (width == MMC_BUS_WIDTH_4)
			ctrl |= SDHCI_CTRL_4BITBUS;
		else
			ctrl &= ~SDHCI_CTRL_4BITBUS;
	}
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_set_bus_width);

1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465
void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
{
	u16 ctrl_2;

	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	/* Select Bus Speed Mode for host */
	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
	if ((timing == MMC_TIMING_MMC_HS200) ||
	    (timing == MMC_TIMING_UHS_SDR104))
		ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
	else if (timing == MMC_TIMING_UHS_SDR12)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
	else if (timing == MMC_TIMING_UHS_SDR25)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
	else if (timing == MMC_TIMING_UHS_SDR50)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
	else if ((timing == MMC_TIMING_UHS_DDR50) ||
		 (timing == MMC_TIMING_MMC_DDR52))
		ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
}
EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);

1466
static void sdhci_do_set_ios(struct sdhci_host *host, struct mmc_ios *ios)
1467 1468 1469
{
	unsigned long flags;
	u8 ctrl;
1470
	struct mmc_host *mmc = host->mmc;
1471 1472 1473

	spin_lock_irqsave(&host->lock, flags);

A
Adrian Hunter 已提交
1474 1475
	if (host->flags & SDHCI_DEVICE_DEAD) {
		spin_unlock_irqrestore(&host->lock, flags);
1476 1477
		if (!IS_ERR(mmc->supply.vmmc) &&
		    ios->power_mode == MMC_POWER_OFF)
1478
			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
A
Adrian Hunter 已提交
1479 1480
		return;
	}
P
Pierre Ossman 已提交
1481

1482 1483 1484 1485 1486
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1487
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1488
		sdhci_reinit(host);
1489 1490
	}

1491
	if (host->version >= SDHCI_SPEC_300 &&
1492 1493
		(ios->power_mode == MMC_POWER_UP) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
1494 1495
		sdhci_enable_preset_value(host, false);

1496
	if (!ios->clock || ios->clock != host->clock) {
1497
		host->ops->set_clock(host, ios->clock);
1498
		host->clock = ios->clock;
1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510

		if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
		    host->clock) {
			host->timeout_clk = host->mmc->actual_clock ?
						host->mmc->actual_clock / 1000 :
						host->clock / 1000;
			host->mmc->max_busy_timeout =
				host->ops->get_max_timeout_count ?
				host->ops->get_max_timeout_count(host) :
				1 << 27;
			host->mmc->max_busy_timeout /= host->timeout_clk;
		}
1511
	}
1512

1513
	sdhci_set_power(host, ios->power_mode, ios->vdd);
1514

1515 1516 1517
	if (host->ops->platform_send_init_74_clocks)
		host->ops->platform_send_init_74_clocks(host, ios->power_mode);

1518
	host->ops->set_bus_width(host, ios->bus_width);
1519

1520
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1521

1522 1523 1524
	if ((ios->timing == MMC_TIMING_SD_HS ||
	     ios->timing == MMC_TIMING_MMC_HS)
	    && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
1525 1526 1527 1528
		ctrl |= SDHCI_CTRL_HISPD;
	else
		ctrl &= ~SDHCI_CTRL_HISPD;

1529
	if (host->version >= SDHCI_SPEC_300) {
1530 1531 1532
		u16 clk, ctrl_2;

		/* In case of UHS-I modes, set High Speed Enable */
1533
		if ((ios->timing == MMC_TIMING_MMC_HS200) ||
1534
		    (ios->timing == MMC_TIMING_MMC_DDR52) ||
1535
		    (ios->timing == MMC_TIMING_UHS_SDR50) ||
1536 1537
		    (ios->timing == MMC_TIMING_UHS_SDR104) ||
		    (ios->timing == MMC_TIMING_UHS_DDR50) ||
1538
		    (ios->timing == MMC_TIMING_UHS_SDR25))
1539
			ctrl |= SDHCI_CTRL_HISPD;
1540

1541
		if (!host->preset_enabled) {
1542
			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1543 1544 1545 1546
			/*
			 * We only need to set Driver Strength if the
			 * preset value enable is not set.
			 */
1547
			ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1548 1549 1550 1551 1552 1553 1554
			ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
			if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;

			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570
		} else {
			/*
			 * According to SDHC Spec v3.00, if the Preset Value
			 * Enable in the Host Control 2 register is set, we
			 * need to reset SD Clock Enable before changing High
			 * Speed Enable to avoid generating clock gliches.
			 */

			/* Reset SD Clock Enable */
			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			clk &= ~SDHCI_CLOCK_CARD_EN;
			sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

			/* Re-enable SD Clock */
1571
			host->ops->set_clock(host, host->clock);
1572
		}
1573 1574 1575 1576 1577 1578

		/* Reset SD Clock Enable */
		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		clk &= ~SDHCI_CLOCK_CARD_EN;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

1579
		host->ops->set_uhs_signaling(host, ios->timing);
1580
		host->timing = ios->timing;
1581

1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595
		if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
				((ios->timing == MMC_TIMING_UHS_SDR12) ||
				 (ios->timing == MMC_TIMING_UHS_SDR25) ||
				 (ios->timing == MMC_TIMING_UHS_SDR50) ||
				 (ios->timing == MMC_TIMING_UHS_SDR104) ||
				 (ios->timing == MMC_TIMING_UHS_DDR50))) {
			u16 preset;

			sdhci_enable_preset_value(host, true);
			preset = sdhci_get_preset_value(host);
			ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
				>> SDHCI_PRESET_DRV_SHIFT;
		}

1596
		/* Re-enable SD Clock */
1597
		host->ops->set_clock(host, host->clock);
1598 1599
	} else
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1600

1601 1602 1603 1604 1605
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1606
	if(host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1607
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
1608

1609
	mmiowb();
1610 1611 1612
	spin_unlock_irqrestore(&host->lock, flags);
}

1613 1614 1615 1616 1617 1618 1619 1620 1621
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);

	sdhci_runtime_pm_get(host);
	sdhci_do_set_ios(host, ios);
	sdhci_runtime_pm_put(host);
}

1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652
static int sdhci_do_get_cd(struct sdhci_host *host)
{
	int gpio_cd = mmc_gpio_get_cd(host->mmc);

	if (host->flags & SDHCI_DEVICE_DEAD)
		return 0;

	/* If polling/nonremovable, assume that the card is always present. */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
	    (host->mmc->caps & MMC_CAP_NONREMOVABLE))
		return 1;

	/* Try slot gpio detect */
	if (!IS_ERR_VALUE(gpio_cd))
		return !!gpio_cd;

	/* Host native card detect */
	return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
}

static int sdhci_get_cd(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	int ret;

	sdhci_runtime_pm_get(host);
	ret = sdhci_do_get_cd(host);
	sdhci_runtime_pm_put(host);
	return ret;
}

1653
static int sdhci_check_ro(struct sdhci_host *host)
1654 1655
{
	unsigned long flags;
1656
	int is_readonly;
1657 1658 1659

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1660
	if (host->flags & SDHCI_DEVICE_DEAD)
1661 1662 1663
		is_readonly = 0;
	else if (host->ops->get_ro)
		is_readonly = host->ops->get_ro(host);
P
Pierre Ossman 已提交
1664
	else
1665 1666
		is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
				& SDHCI_WRITE_PROTECT);
1667 1668 1669

	spin_unlock_irqrestore(&host->lock, flags);

1670 1671 1672
	/* This quirk needs to be replaced by a callback-function later */
	return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
		!is_readonly : is_readonly;
1673 1674
}

1675 1676
#define SAMPLE_COUNT	5

1677
static int sdhci_do_get_ro(struct sdhci_host *host)
1678 1679 1680 1681
{
	int i, ro_count;

	if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
1682
		return sdhci_check_ro(host);
1683 1684 1685

	ro_count = 0;
	for (i = 0; i < SAMPLE_COUNT; i++) {
1686
		if (sdhci_check_ro(host)) {
1687 1688 1689 1690 1691 1692 1693 1694
			if (++ro_count > SAMPLE_COUNT / 2)
				return 1;
		}
		msleep(30);
	}
	return 0;
}

1695 1696 1697 1698 1699 1700 1701 1702
static void sdhci_hw_reset(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (host->ops && host->ops->hw_reset)
		host->ops->hw_reset(host);
}

1703
static int sdhci_get_ro(struct mmc_host *mmc)
P
Pierre Ossman 已提交
1704
{
1705 1706
	struct sdhci_host *host = mmc_priv(mmc);
	int ret;
P
Pierre Ossman 已提交
1707

1708 1709 1710 1711 1712
	sdhci_runtime_pm_get(host);
	ret = sdhci_do_get_ro(host);
	sdhci_runtime_pm_put(host);
	return ret;
}
P
Pierre Ossman 已提交
1713

1714 1715
static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
{
1716
	if (!(host->flags & SDHCI_DEVICE_DEAD)) {
1717
		if (enable)
1718
			host->ier |= SDHCI_INT_CARD_INT;
1719
		else
1720 1721 1722 1723
			host->ier &= ~SDHCI_INT_CARD_INT;

		sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
		sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
1724 1725
		mmiowb();
	}
1726 1727 1728 1729 1730 1731
}

static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
P
Pierre Ossman 已提交
1732

1733 1734
	sdhci_runtime_pm_get(host);

1735
	spin_lock_irqsave(&host->lock, flags);
1736 1737 1738 1739 1740
	if (enable)
		host->flags |= SDHCI_SDIO_IRQ_ENABLED;
	else
		host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;

1741
	sdhci_enable_sdio_irq_nolock(host, enable);
P
Pierre Ossman 已提交
1742
	spin_unlock_irqrestore(&host->lock, flags);
1743 1744

	sdhci_runtime_pm_put(host);
P
Pierre Ossman 已提交
1745 1746
}

1747
static int sdhci_do_start_signal_voltage_switch(struct sdhci_host *host,
1748
						struct mmc_ios *ios)
1749
{
1750
	struct mmc_host *mmc = host->mmc;
1751
	u16 ctrl;
1752
	int ret;
1753

1754 1755 1756 1757 1758 1759
	/*
	 * Signal Voltage Switching is only applicable for Host Controllers
	 * v3.00 and above.
	 */
	if (host->version < SDHCI_SPEC_300)
		return 0;
1760

1761 1762
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

1763
	switch (ios->signal_voltage) {
1764 1765 1766 1767
	case MMC_SIGNAL_VOLTAGE_330:
		/* Set 1.8V Signal Enable in the Host Control2 register to 0 */
		ctrl &= ~SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1768

1769 1770 1771
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc, 2700000,
						    3600000);
1772
			if (ret) {
J
Joe Perches 已提交
1773 1774
				pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
					mmc_hostname(mmc));
1775 1776 1777 1778 1779
				return -EIO;
			}
		}
		/* Wait for 5ms */
		usleep_range(5000, 5500);
1780

1781 1782 1783 1784
		/* 3.3V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_VDD_180))
			return 0;
1785

J
Joe Perches 已提交
1786 1787
		pr_warn("%s: 3.3V regulator output did not became stable\n",
			mmc_hostname(mmc));
1788 1789 1790

		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_180:
1791 1792
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc,
1793 1794
					1700000, 1950000);
			if (ret) {
J
Joe Perches 已提交
1795 1796
				pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
					mmc_hostname(mmc));
1797 1798 1799
				return -EIO;
			}
		}
1800 1801 1802 1803 1804

		/*
		 * Enable 1.8V Signal Enable in the Host Control2
		 * register
		 */
1805 1806
		ctrl |= SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1807

1808 1809 1810 1811
		/* 1.8V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (ctrl & SDHCI_CTRL_VDD_180)
			return 0;
1812

J
Joe Perches 已提交
1813 1814
		pr_warn("%s: 1.8V regulator output did not became stable\n",
			mmc_hostname(mmc));
1815

1816 1817
		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_120:
1818 1819 1820
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc, 1100000,
						    1300000);
1821
			if (ret) {
J
Joe Perches 已提交
1822 1823
				pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
					mmc_hostname(mmc));
1824
				return -EIO;
1825 1826
			}
		}
1827
		return 0;
1828
	default:
1829 1830
		/* No signal voltage switch required */
		return 0;
1831
	}
1832 1833
}

1834
static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
1835
	struct mmc_ios *ios)
1836 1837 1838 1839 1840 1841 1842
{
	struct sdhci_host *host = mmc_priv(mmc);
	int err;

	if (host->version < SDHCI_SPEC_300)
		return 0;
	sdhci_runtime_pm_get(host);
1843
	err = sdhci_do_start_signal_voltage_switch(host, ios);
1844 1845 1846 1847
	sdhci_runtime_pm_put(host);
	return err;
}

1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860
static int sdhci_card_busy(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	u32 present_state;

	sdhci_runtime_pm_get(host);
	/* Check whether DAT[3:0] is 0000 */
	present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
	sdhci_runtime_pm_put(host);

	return !(present_state & SDHCI_DATA_LVL_MASK);
}

1861
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
1862
{
1863
	struct sdhci_host *host = mmc_priv(mmc);
1864 1865 1866
	u16 ctrl;
	int tuning_loop_counter = MAX_TUNING_LOOP;
	int err = 0;
1867
	unsigned long flags;
1868

1869
	sdhci_runtime_pm_get(host);
1870
	spin_lock_irqsave(&host->lock, flags);
1871 1872

	/*
1873 1874
	 * The Host Controller needs tuning only in case of SDR104 mode
	 * and for SDR50 mode when Use Tuning for SDR50 is set in the
1875
	 * Capabilities register.
1876 1877
	 * If the Host Controller supports the HS200 mode then the
	 * tuning function has to be executed.
1878
	 */
1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890
	switch (host->timing) {
	case MMC_TIMING_MMC_HS200:
	case MMC_TIMING_UHS_SDR104:
		break;

	case MMC_TIMING_UHS_SDR50:
		if (host->flags & SDHCI_SDR50_NEEDS_TUNING ||
		    host->flags & SDHCI_SDR104_NEEDS_TUNING)
			break;
		/* FALLTHROUGH */

	default:
1891
		spin_unlock_irqrestore(&host->lock, flags);
1892
		sdhci_runtime_pm_put(host);
1893 1894 1895
		return 0;
	}

1896
	if (host->ops->platform_execute_tuning) {
1897
		spin_unlock_irqrestore(&host->lock, flags);
1898 1899 1900 1901 1902
		err = host->ops->platform_execute_tuning(host, opcode);
		sdhci_runtime_pm_put(host);
		return err;
	}

1903 1904
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl |= SDHCI_CTRL_EXEC_TUNING;
1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

	/*
	 * As per the Host Controller spec v3.00, tuning command
	 * generates Buffer Read Ready interrupt, so enable that.
	 *
	 * Note: The spec clearly says that when tuning sequence
	 * is being performed, the controller does not generate
	 * interrupts other than Buffer Read Ready interrupt. But
	 * to make sure we don't hit a controller bug, we _only_
	 * enable Buffer Read Ready interrupt here.
	 */
1917 1918
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
1919 1920 1921 1922 1923 1924 1925

	/*
	 * Issue CMD19 repeatedly till Execute Tuning is set to 0 or the number
	 * of loops reaches 40 times or a timeout of 150ms occurs.
	 */
	do {
		struct mmc_command cmd = {0};
1926
		struct mmc_request mrq = {NULL};
1927

1928
		cmd.opcode = opcode;
1929 1930 1931 1932 1933 1934
		cmd.arg = 0;
		cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
		cmd.retries = 0;
		cmd.data = NULL;
		cmd.error = 0;

1935 1936 1937
		if (tuning_loop_counter-- == 0)
			break;

1938 1939 1940 1941 1942 1943 1944 1945
		mrq.cmd = &cmd;
		host->mrq = &mrq;

		/*
		 * In response to CMD19, the card sends 64 bytes of tuning
		 * block to the Host Controller. So we set the block size
		 * to 64 here.
		 */
1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956
		if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200) {
			if (mmc->ios.bus_width == MMC_BUS_WIDTH_8)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128),
					     SDHCI_BLOCK_SIZE);
			else if (mmc->ios.bus_width == MMC_BUS_WIDTH_4)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
					     SDHCI_BLOCK_SIZE);
		} else {
			sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
				     SDHCI_BLOCK_SIZE);
		}
1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970

		/*
		 * The tuning block is sent by the card to the host controller.
		 * So we set the TRNS_READ bit in the Transfer Mode register.
		 * This also takes care of setting DMA Enable and Multi Block
		 * Select in the same register to 0.
		 */
		sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);

		sdhci_send_command(host, &cmd);

		host->cmd = NULL;
		host->mrq = NULL;

1971
		spin_unlock_irqrestore(&host->lock, flags);
1972 1973 1974 1975
		/* Wait for Buffer Read Ready interrupt */
		wait_event_interruptible_timeout(host->buf_ready_int,
					(host->tuning_done == 1),
					msecs_to_jiffies(50));
1976
		spin_lock_irqsave(&host->lock, flags);
1977 1978

		if (!host->tuning_done) {
1979
			pr_info(DRIVER_NAME ": Timeout waiting for "
1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994
				"Buffer Read Ready interrupt during tuning "
				"procedure, falling back to fixed sampling "
				"clock\n");
			ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
			ctrl &= ~SDHCI_CTRL_TUNED_CLK;
			ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
			sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

			err = -EIO;
			goto out;
		}

		host->tuning_done = 0;

		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1995 1996 1997 1998

		/* eMMC spec does not require a delay between tuning cycles */
		if (opcode == MMC_SEND_TUNING_BLOCK)
			mdelay(1);
1999 2000 2001 2002 2003 2004
	} while (ctrl & SDHCI_CTRL_EXEC_TUNING);

	/*
	 * The Host Driver has exhausted the maximum number of loops allowed,
	 * so use fixed sampling frequency.
	 */
2005
	if (tuning_loop_counter < 0) {
2006 2007
		ctrl &= ~SDHCI_CTRL_TUNED_CLK;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2008 2009 2010 2011 2012
	}
	if (!(ctrl & SDHCI_CTRL_TUNED_CLK)) {
		pr_info(DRIVER_NAME ": Tuning procedure"
			" failed, falling back to fixed sampling"
			" clock\n");
2013
		err = -EIO;
2014 2015 2016
	}

out:
2017 2018 2019 2020 2021 2022 2023 2024
	/*
	 * If this is the very first time we are here, we start the retuning
	 * timer. Since only during the first time, SDHCI_NEEDS_RETUNING
	 * flag won't be set, we check this condition before actually starting
	 * the timer.
	 */
	if (!(host->flags & SDHCI_NEEDS_RETUNING) && host->tuning_count &&
	    (host->tuning_mode == SDHCI_TUNING_MODE_1)) {
2025
		host->flags |= SDHCI_USING_RETUNING_TIMER;
2026 2027 2028 2029
		mod_timer(&host->tuning_timer, jiffies +
			host->tuning_count * HZ);
		/* Tuning mode 1 limits the maximum data length to 4MB */
		mmc->max_blk_count = (4 * 1024 * 1024) / mmc->max_blk_size;
2030
	} else if (host->flags & SDHCI_USING_RETUNING_TIMER) {
2031 2032
		host->flags &= ~SDHCI_NEEDS_RETUNING;
		/* Reload the new initial value for timer */
2033 2034
		mod_timer(&host->tuning_timer, jiffies +
			  host->tuning_count * HZ);
2035 2036 2037 2038 2039 2040 2041
	}

	/*
	 * In case tuning fails, host controllers which support re-tuning can
	 * try tuning again at a later time, when the re-tuning timer expires.
	 * So for these controllers, we return 0. Since there might be other
	 * controllers who do not have this capability, we return error for
2042 2043
	 * them. SDHCI_USING_RETUNING_TIMER means the host is currently using
	 * a retuning timer to do the retuning for the card.
2044
	 */
2045
	if (err && (host->flags & SDHCI_USING_RETUNING_TIMER))
2046 2047
		err = 0;

2048 2049
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2050
	spin_unlock_irqrestore(&host->lock, flags);
2051
	sdhci_runtime_pm_put(host);
2052 2053 2054 2055

	return err;
}

2056 2057

static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2058 2059 2060 2061 2062 2063 2064 2065 2066
{
	/* Host Controller v3.00 defines preset value registers */
	if (host->version < SDHCI_SPEC_300)
		return;

	/*
	 * We only enable or disable Preset Value if they are not already
	 * enabled or disabled respectively. Otherwise, we bail out.
	 */
2067 2068 2069 2070 2071 2072 2073 2074
	if (host->preset_enabled != enable) {
		u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

		if (enable)
			ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
		else
			ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

2075
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2076 2077 2078 2079 2080 2081 2082

		if (enable)
			host->flags |= SDHCI_PV_ENABLED;
		else
			host->flags &= ~SDHCI_PV_ENABLED;

		host->preset_enabled = enable;
2083
	}
2084 2085
}

2086
static void sdhci_card_event(struct mmc_host *mmc)
2087
{
2088
	struct sdhci_host *host = mmc_priv(mmc);
2089 2090
	unsigned long flags;

2091 2092 2093 2094
	/* First check if client has provided their own card event */
	if (host->ops->card_event)
		host->ops->card_event(host);

2095 2096
	spin_lock_irqsave(&host->lock, flags);

2097
	/* Check host->mrq first in case we are runtime suspended */
2098
	if (host->mrq && !sdhci_do_get_cd(host)) {
2099
		pr_err("%s: Card removed during transfer!\n",
2100
			mmc_hostname(host->mmc));
2101
		pr_err("%s: Resetting controller.\n",
2102
			mmc_hostname(host->mmc));
2103

2104 2105
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2106

2107 2108
		host->mrq->cmd->error = -ENOMEDIUM;
		tasklet_schedule(&host->finish_tasklet);
2109 2110 2111
	}

	spin_unlock_irqrestore(&host->lock, flags);
2112 2113 2114 2115 2116
}

static const struct mmc_host_ops sdhci_ops = {
	.request	= sdhci_request,
	.set_ios	= sdhci_set_ios,
2117
	.get_cd		= sdhci_get_cd,
2118 2119 2120 2121 2122 2123
	.get_ro		= sdhci_get_ro,
	.hw_reset	= sdhci_hw_reset,
	.enable_sdio_irq = sdhci_enable_sdio_irq,
	.start_signal_voltage_switch	= sdhci_start_signal_voltage_switch,
	.execute_tuning			= sdhci_execute_tuning,
	.card_event			= sdhci_card_event,
2124
	.card_busy	= sdhci_card_busy,
2125 2126 2127 2128 2129 2130 2131 2132
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

2133 2134 2135 2136 2137 2138 2139 2140
static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;
	struct mmc_request *mrq;

	host = (struct sdhci_host*)param;

2141 2142
	spin_lock_irqsave(&host->lock, flags);

2143 2144 2145 2146
        /*
         * If this tasklet gets rescheduled while running, it will
         * be run again afterwards but without any active request.
         */
2147 2148
	if (!host->mrq) {
		spin_unlock_irqrestore(&host->lock, flags);
2149
		return;
2150
	}
2151 2152 2153 2154 2155 2156 2157 2158 2159

	del_timer(&host->timer);

	mrq = host->mrq;

	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
P
Pierre Ossman 已提交
2160
	if (!(host->flags & SDHCI_DEVICE_DEAD) &&
2161
	    ((mrq->cmd && mrq->cmd->error) ||
2162 2163 2164 2165
	     (mrq->sbc && mrq->sbc->error) ||
	     (mrq->data && ((mrq->data->error && !mrq->data->stop) ||
			    (mrq->data->stop && mrq->data->stop->error))) ||
	     (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
2166 2167

		/* Some controllers need this kick or reset won't work here */
2168
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
2169
			/* This is to force an update */
2170
			host->ops->set_clock(host, host->clock);
2171 2172 2173

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
2174 2175
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2176 2177 2178 2179 2180 2181
	}

	host->mrq = NULL;
	host->cmd = NULL;
	host->data = NULL;

2182
#ifndef SDHCI_USE_LEDS_CLASS
2183
	sdhci_deactivate_led(host);
2184
#endif
2185

2186
	mmiowb();
2187 2188 2189
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
2190
	sdhci_runtime_pm_put(host);
2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202
}

static void sdhci_timeout_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)data;

	spin_lock_irqsave(&host->lock, flags);

	if (host->mrq) {
2203
		pr_err("%s: Timeout waiting for hardware "
P
Pierre Ossman 已提交
2204
			"interrupt.\n", mmc_hostname(host->mmc));
2205 2206 2207
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
2208
			host->data->error = -ETIMEDOUT;
2209 2210 2211
			sdhci_finish_data(host);
		} else {
			if (host->cmd)
P
Pierre Ossman 已提交
2212
				host->cmd->error = -ETIMEDOUT;
2213
			else
P
Pierre Ossman 已提交
2214
				host->mrq->cmd->error = -ETIMEDOUT;
2215 2216 2217 2218 2219

			tasklet_schedule(&host->finish_tasklet);
		}
	}

2220
	mmiowb();
2221 2222 2223
	spin_unlock_irqrestore(&host->lock, flags);
}

2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237
static void sdhci_tuning_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host *)data;

	spin_lock_irqsave(&host->lock, flags);

	host->flags |= SDHCI_NEEDS_RETUNING;

	spin_unlock_irqrestore(&host->lock, flags);
}

2238 2239 2240 2241 2242 2243
/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

2244
static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask, u32 *mask)
2245 2246 2247 2248
{
	BUG_ON(intmask == 0);

	if (!host->cmd) {
2249
		pr_err("%s: Got command interrupt 0x%08x even "
2250 2251
			"though no command operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
2252 2253 2254 2255
		sdhci_dumpregs(host);
		return;
	}

2256
	if (intmask & SDHCI_INT_TIMEOUT)
P
Pierre Ossman 已提交
2257 2258 2259 2260
		host->cmd->error = -ETIMEDOUT;
	else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
			SDHCI_INT_INDEX))
		host->cmd->error = -EILSEQ;
2261

2262
	if (host->cmd->error) {
2263
		tasklet_schedule(&host->finish_tasklet);
2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281
		return;
	}

	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * Unfortunately this is overloaded on the "data complete"
	 * interrupt, so we need to take some care when handling
	 * it.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
	if (host->cmd->flags & MMC_RSP_BUSY) {
		if (host->cmd->data)
			DBG("Cannot wait for busy signal when also "
				"doing a data transfer");
2282 2283 2284 2285
		else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ)
				&& !host->busy_handle) {
			/* Mark that command complete before busy is ended */
			host->busy_handle = 1;
2286
			return;
2287
		}
2288 2289 2290

		/* The controller does not support the end-of-busy IRQ,
		 * fall through and take the SDHCI_INT_RESPONSE */
2291 2292 2293
	} else if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
		   host->cmd->opcode == MMC_STOP_TRANSMISSION && !host->data) {
		*mask &= ~SDHCI_INT_DATA_END;
2294 2295 2296
	}

	if (intmask & SDHCI_INT_RESPONSE)
2297
		sdhci_finish_command(host);
2298 2299
}

2300
#ifdef CONFIG_MMC_DEBUG
2301
static void sdhci_adma_show_error(struct sdhci_host *host)
2302 2303
{
	const char *name = mmc_hostname(host->mmc);
2304
	void *desc = host->adma_table;
2305 2306 2307 2308 2309 2310 2311 2312 2313
	__le32 *dma;
	__le16 *len;
	u8 attr;

	sdhci_dumpregs(host);

	while (true) {
		dma = (__le32 *)(desc + 4);
		len = (__le16 *)(desc + 2);
2314
		attr = *(u8 *)desc;
2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325

		DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
		    name, desc, le32_to_cpu(*dma), le16_to_cpu(*len), attr);

		desc += 8;

		if (attr & 2)
			break;
	}
}
#else
2326
static void sdhci_adma_show_error(struct sdhci_host *host) { }
2327 2328
#endif

2329 2330
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
2331
	u32 command;
2332 2333
	BUG_ON(intmask == 0);

2334 2335
	/* CMD19 generates _only_ Buffer Read Ready interrupt */
	if (intmask & SDHCI_INT_DATA_AVAIL) {
2336 2337 2338
		command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
		if (command == MMC_SEND_TUNING_BLOCK ||
		    command == MMC_SEND_TUNING_BLOCK_HS200) {
2339 2340 2341 2342 2343 2344
			host->tuning_done = 1;
			wake_up(&host->buf_ready_int);
			return;
		}
	}

2345 2346
	if (!host->data) {
		/*
2347 2348 2349
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
2350
		 */
2351
		if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
2352 2353 2354 2355 2356
			if (intmask & SDHCI_INT_DATA_TIMEOUT) {
				host->cmd->error = -ETIMEDOUT;
				tasklet_schedule(&host->finish_tasklet);
				return;
			}
2357
			if (intmask & SDHCI_INT_DATA_END) {
2358 2359 2360 2361 2362 2363 2364 2365 2366
				/*
				 * Some cards handle busy-end interrupt
				 * before the command completed, so make
				 * sure we do things in the proper order.
				 */
				if (host->busy_handle)
					sdhci_finish_command(host);
				else
					host->busy_handle = 1;
2367 2368 2369
				return;
			}
		}
2370

2371
		pr_err("%s: Got data interrupt 0x%08x even "
2372 2373
			"though no data operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
2374 2375 2376 2377 2378 2379
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
2380
		host->data->error = -ETIMEDOUT;
2381 2382 2383 2384 2385
	else if (intmask & SDHCI_INT_DATA_END_BIT)
		host->data->error = -EILSEQ;
	else if ((intmask & SDHCI_INT_DATA_CRC) &&
		SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
			!= MMC_BUS_TEST_R)
P
Pierre Ossman 已提交
2386
		host->data->error = -EILSEQ;
2387
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
2388
		pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
2389
		sdhci_adma_show_error(host);
2390
		host->data->error = -EIO;
2391 2392
		if (host->ops->adma_workaround)
			host->ops->adma_workaround(host, intmask);
2393
	}
2394

P
Pierre Ossman 已提交
2395
	if (host->data->error)
2396 2397
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
2398
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
2399 2400
			sdhci_transfer_pio(host);

2401 2402 2403 2404
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
2405 2406 2407 2408
		 *
		 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
		 * should return a valid address to continue from, but as
		 * some controllers are faulty, don't trust them.
2409
		 */
2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426
		if (intmask & SDHCI_INT_DMA_END) {
			u32 dmastart, dmanow;
			dmastart = sg_dma_address(host->data->sg);
			dmanow = dmastart + host->data->bytes_xfered;
			/*
			 * Force update to the next DMA block boundary.
			 */
			dmanow = (dmanow &
				~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
				SDHCI_DEFAULT_BOUNDARY_SIZE;
			host->data->bytes_xfered = dmanow - dmastart;
			DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
				" next 0x%08x\n",
				mmc_hostname(host->mmc), dmastart,
				host->data->bytes_xfered, dmanow);
			sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
		}
2427

2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439
		if (intmask & SDHCI_INT_DATA_END) {
			if (host->cmd) {
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
2440 2441 2442
	}
}

2443
static irqreturn_t sdhci_irq(int irq, void *dev_id)
2444
{
2445
	irqreturn_t result = IRQ_NONE;
2446
	struct sdhci_host *host = dev_id;
2447
	u32 intmask, mask, unexpected = 0;
2448
	int max_loops = 16;
2449 2450 2451

	spin_lock(&host->lock);

2452
	if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
2453
		spin_unlock(&host->lock);
2454
		return IRQ_NONE;
2455 2456
	}

2457
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
2458
	if (!intmask || intmask == 0xffffffff) {
2459 2460 2461 2462
		result = IRQ_NONE;
		goto out;
	}

2463 2464 2465 2466 2467
	do {
		/* Clear selected interrupts. */
		mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
				  SDHCI_INT_BUS_POWER);
		sdhci_writel(host, mask, SDHCI_INT_STATUS);
2468

2469 2470
		DBG("*** %s got interrupt: 0x%08x\n",
			mmc_hostname(host->mmc), intmask);
2471

2472 2473 2474
		if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
			u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
2475

2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486
			/*
			 * There is a observation on i.mx esdhc.  INSERT
			 * bit will be immediately set again when it gets
			 * cleared, if a card is inserted.  We have to mask
			 * the irq to prevent interrupt storm which will
			 * freeze the system.  And the REMOVE gets the
			 * same situation.
			 *
			 * More testing are needed here to ensure it works
			 * for other platforms though.
			 */
2487 2488 2489 2490 2491 2492
			host->ier &= ~(SDHCI_INT_CARD_INSERT |
				       SDHCI_INT_CARD_REMOVE);
			host->ier |= present ? SDHCI_INT_CARD_REMOVE :
					       SDHCI_INT_CARD_INSERT;
			sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
			sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2493 2494 2495

			sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
				     SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
2496 2497 2498 2499

			host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
						       SDHCI_INT_CARD_REMOVE);
			result = IRQ_WAKE_THREAD;
2500
		}
2501

2502
		if (intmask & SDHCI_INT_CMD_MASK)
2503 2504
			sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK,
				      &intmask);
2505

2506 2507
		if (intmask & SDHCI_INT_DATA_MASK)
			sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2508

2509 2510 2511
		if (intmask & SDHCI_INT_BUS_POWER)
			pr_err("%s: Card is consuming too much power!\n",
				mmc_hostname(host->mmc));
2512

2513 2514 2515 2516 2517
		if (intmask & SDHCI_INT_CARD_INT) {
			sdhci_enable_sdio_irq_nolock(host, false);
			host->thread_isr |= SDHCI_INT_CARD_INT;
			result = IRQ_WAKE_THREAD;
		}
P
Pierre Ossman 已提交
2518

2519 2520 2521 2522
		intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
			     SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
			     SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
			     SDHCI_INT_CARD_INT);
P
Pierre Ossman 已提交
2523

2524 2525 2526 2527
		if (intmask) {
			unexpected |= intmask;
			sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		}
2528

2529 2530
		if (result == IRQ_NONE)
			result = IRQ_HANDLED;
2531

2532 2533
		intmask = sdhci_readl(host, SDHCI_INT_STATUS);
	} while (intmask && --max_loops);
2534 2535 2536
out:
	spin_unlock(&host->lock);

2537 2538 2539 2540 2541
	if (unexpected) {
		pr_err("%s: Unexpected interrupt 0x%08x.\n",
			   mmc_hostname(host->mmc), unexpected);
		sdhci_dumpregs(host);
	}
P
Pierre Ossman 已提交
2542

2543 2544 2545
	return result;
}

2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556
static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
{
	struct sdhci_host *host = dev_id;
	unsigned long flags;
	u32 isr;

	spin_lock_irqsave(&host->lock, flags);
	isr = host->thread_isr;
	host->thread_isr = 0;
	spin_unlock_irqrestore(&host->lock, flags);

2557 2558 2559 2560 2561
	if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
		sdhci_card_event(host->mmc);
		mmc_detect_change(host->mmc, msecs_to_jiffies(200));
	}

2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573
	if (isr & SDHCI_INT_CARD_INT) {
		sdio_run_irqs(host->mmc);

		spin_lock_irqsave(&host->lock, flags);
		if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
			sdhci_enable_sdio_irq_nolock(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}

	return isr ? IRQ_HANDLED : IRQ_NONE;
}

2574 2575 2576 2577 2578 2579 2580
/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM
K
Kevin Liu 已提交
2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595
void sdhci_enable_irq_wakeups(struct sdhci_host *host)
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val |= mask ;
	/* Avoid fake wake up */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);

2596
static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
K
Kevin Liu 已提交
2597 2598 2599 2600 2601 2602 2603 2604 2605
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
2606

2607
int sdhci_suspend_host(struct sdhci_host *host)
2608
{
2609 2610
	sdhci_disable_card_detection(host);

2611
	/* Disable tuning since we are suspending */
2612
	if (host->flags & SDHCI_USING_RETUNING_TIMER) {
2613
		del_timer_sync(&host->tuning_timer);
2614 2615 2616
		host->flags &= ~SDHCI_NEEDS_RETUNING;
	}

K
Kevin Liu 已提交
2617
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
2618 2619 2620
		host->ier = 0;
		sdhci_writel(host, 0, SDHCI_INT_ENABLE);
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
K
Kevin Liu 已提交
2621 2622 2623 2624 2625
		free_irq(host->irq, host);
	} else {
		sdhci_enable_irq_wakeups(host);
		enable_irq_wake(host->irq);
	}
2626
	return 0;
2627 2628
}

2629
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
2630

2631 2632
int sdhci_resume_host(struct sdhci_host *host)
{
2633
	int ret = 0;
2634

2635
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2636 2637 2638
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
2639

K
Kevin Liu 已提交
2640
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
2641 2642 2643
		ret = request_threaded_irq(host->irq, sdhci_irq,
					   sdhci_thread_irq, IRQF_SHARED,
					   mmc_hostname(host->mmc), host);
K
Kevin Liu 已提交
2644 2645 2646 2647 2648 2649
		if (ret)
			return ret;
	} else {
		sdhci_disable_irq_wakeups(host);
		disable_irq_wake(host->irq);
	}
2650

2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661
	if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
	    (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
		/* Card keeps power but host controller does not */
		sdhci_init(host, 0);
		host->pwr = 0;
		host->clock = 0;
		sdhci_do_set_ios(host, &host->mmc->ios);
	} else {
		sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
		mmiowb();
	}
2662

2663 2664
	sdhci_enable_card_detection(host);

2665
	/* Set the re-tuning expiration flag */
2666
	if (host->flags & SDHCI_USING_RETUNING_TIMER)
2667 2668
		host->flags |= SDHCI_NEEDS_RETUNING;

2669
	return ret;
2670 2671
}

2672
EXPORT_SYMBOL_GPL(sdhci_resume_host);
2673 2674
#endif /* CONFIG_PM */

2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687
#ifdef CONFIG_PM_RUNTIME

static int sdhci_runtime_pm_get(struct sdhci_host *host)
{
	return pm_runtime_get_sync(host->mmc->parent);
}

static int sdhci_runtime_pm_put(struct sdhci_host *host)
{
	pm_runtime_mark_last_busy(host->mmc->parent);
	return pm_runtime_put_autosuspend(host->mmc->parent);
}

2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
	if (host->runtime_suspended || host->bus_on)
		return;
	host->bus_on = true;
	pm_runtime_get_noresume(host->mmc->parent);
}

static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
	if (host->runtime_suspended || !host->bus_on)
		return;
	host->bus_on = false;
	pm_runtime_put_noidle(host->mmc->parent);
}

2704 2705 2706 2707 2708
int sdhci_runtime_suspend_host(struct sdhci_host *host)
{
	unsigned long flags;

	/* Disable tuning since we are suspending */
2709
	if (host->flags & SDHCI_USING_RETUNING_TIMER) {
2710 2711 2712 2713 2714
		del_timer_sync(&host->tuning_timer);
		host->flags &= ~SDHCI_NEEDS_RETUNING;
	}

	spin_lock_irqsave(&host->lock, flags);
2715 2716 2717
	host->ier &= SDHCI_INT_CARD_INT;
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2718 2719
	spin_unlock_irqrestore(&host->lock, flags);

2720
	synchronize_hardirq(host->irq);
2721 2722 2723 2724 2725

	spin_lock_irqsave(&host->lock, flags);
	host->runtime_suspended = true;
	spin_unlock_irqrestore(&host->lock, flags);

2726
	return 0;
2727 2728 2729 2730 2731 2732
}
EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);

int sdhci_runtime_resume_host(struct sdhci_host *host)
{
	unsigned long flags;
2733
	int host_flags = host->flags;
2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747

	if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}

	sdhci_init(host, 0);

	/* Force clock and power re-program */
	host->pwr = 0;
	host->clock = 0;
	sdhci_do_set_ios(host, &host->mmc->ios);

	sdhci_do_start_signal_voltage_switch(host, &host->mmc->ios);
2748 2749 2750 2751 2752 2753
	if ((host_flags & SDHCI_PV_ENABLED) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
		spin_lock_irqsave(&host->lock, flags);
		sdhci_enable_preset_value(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}
2754 2755

	/* Set the re-tuning expiration flag */
2756
	if (host->flags & SDHCI_USING_RETUNING_TIMER)
2757 2758 2759 2760 2761 2762 2763
		host->flags |= SDHCI_NEEDS_RETUNING;

	spin_lock_irqsave(&host->lock, flags);

	host->runtime_suspended = false;

	/* Enable SDIO IRQ */
2764
	if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
2765 2766 2767 2768 2769 2770 2771
		sdhci_enable_sdio_irq_nolock(host, true);

	/* Enable Card Detection */
	sdhci_enable_card_detection(host);

	spin_unlock_irqrestore(&host->lock, flags);

2772
	return 0;
2773 2774 2775 2776 2777
}
EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);

#endif

2778 2779
/*****************************************************************************\
 *                                                                           *
2780
 * Device allocation/registration                                            *
2781 2782 2783
 *                                                                           *
\*****************************************************************************/

2784 2785
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
2786 2787 2788 2789
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

2790
	WARN_ON(dev == NULL);
2791

2792
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
2793
	if (!mmc)
2794
		return ERR_PTR(-ENOMEM);
2795 2796 2797 2798

	host = mmc_priv(mmc);
	host->mmc = mmc;

2799 2800
	return host;
}
2801

2802
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
2803

2804 2805 2806
int sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc;
2807
	u32 caps[2] = {0, 0};
2808 2809
	u32 max_current_caps;
	unsigned int ocr_avail;
2810
	unsigned int override_timeout_clk;
2811
	int ret;
2812

2813 2814 2815
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
2816

2817
	mmc = host->mmc;
2818

2819 2820
	if (debug_quirks)
		host->quirks = debug_quirks;
2821 2822
	if (debug_quirks2)
		host->quirks2 = debug_quirks2;
2823

2824 2825
	override_timeout_clk = host->timeout_clk;

2826
	sdhci_do_reset(host, SDHCI_RESET_ALL);
2827

2828
	host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
2829 2830
	host->version = (host->version & SDHCI_SPEC_VER_MASK)
				>> SDHCI_SPEC_VER_SHIFT;
2831
	if (host->version > SDHCI_SPEC_300) {
2832
		pr_err("%s: Unknown controller version (%d). "
2833
			"You may experience problems.\n", mmc_hostname(mmc),
2834
			host->version);
2835 2836
	}

2837
	caps[0] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ? host->caps :
2838
		sdhci_readl(host, SDHCI_CAPABILITIES);
2839

2840 2841 2842 2843
	if (host->version >= SDHCI_SPEC_300)
		caps[1] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ?
			host->caps1 :
			sdhci_readl(host, SDHCI_CAPABILITIES_1);
2844

2845
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
2846
		host->flags |= SDHCI_USE_SDMA;
2847
	else if (!(caps[0] & SDHCI_CAN_DO_SDMA))
2848
		DBG("Controller doesn't have SDMA capability\n");
2849
	else
2850
		host->flags |= SDHCI_USE_SDMA;
2851

2852
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
2853
		(host->flags & SDHCI_USE_SDMA)) {
R
Rolf Eike Beer 已提交
2854
		DBG("Disabling DMA as it is marked broken\n");
2855
		host->flags &= ~SDHCI_USE_SDMA;
2856 2857
	}

2858 2859
	if ((host->version >= SDHCI_SPEC_200) &&
		(caps[0] & SDHCI_CAN_DO_ADMA2))
2860
		host->flags |= SDHCI_USE_ADMA;
2861 2862 2863 2864 2865 2866 2867

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

2868
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2869 2870
		if (host->ops->enable_dma) {
			if (host->ops->enable_dma(host)) {
J
Joe Perches 已提交
2871
				pr_warn("%s: No suitable DMA available - falling back to PIO\n",
2872
					mmc_hostname(mmc));
2873 2874
				host->flags &=
					~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
2875
			}
2876 2877 2878
		}
	}

2879 2880 2881 2882 2883 2884
	if (host->flags & SDHCI_USE_ADMA) {
		/*
		 * We need to allocate descriptors for all sg entries
		 * (128) and potentially one alignment transfer for
		 * each of those entries.
		 */
2885 2886 2887 2888
		host->adma_table = dma_alloc_coherent(mmc_dev(mmc),
						      ADMA_SIZE,
						      &host->adma_addr,
						      GFP_KERNEL);
2889
		host->align_buffer = kmalloc(128 * 4, GFP_KERNEL);
2890
		if (!host->adma_table || !host->align_buffer) {
2891
			dma_free_coherent(mmc_dev(mmc), ADMA_SIZE,
2892
					  host->adma_table, host->adma_addr);
2893
			kfree(host->align_buffer);
J
Joe Perches 已提交
2894
			pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
2895 2896
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
2897
			host->adma_table = NULL;
2898 2899
			host->align_buffer = NULL;
		} else if (host->adma_addr & 3) {
J
Joe Perches 已提交
2900 2901
			pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
				mmc_hostname(mmc));
2902
			host->flags &= ~SDHCI_USE_ADMA;
2903
			dma_free_coherent(mmc_dev(mmc), ADMA_SIZE,
2904
					  host->adma_table, host->adma_addr);
2905
			kfree(host->align_buffer);
2906
			host->adma_table = NULL;
2907
			host->align_buffer = NULL;
2908 2909 2910
		}
	}

2911 2912 2913 2914 2915
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
2916
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
2917
		host->dma_mask = DMA_BIT_MASK(64);
2918
		mmc_dev(mmc)->dma_mask = &host->dma_mask;
2919
	}
2920

2921
	if (host->version >= SDHCI_SPEC_300)
2922
		host->max_clk = (caps[0] & SDHCI_CLOCK_V3_BASE_MASK)
2923 2924
			>> SDHCI_CLOCK_BASE_SHIFT;
	else
2925
		host->max_clk = (caps[0] & SDHCI_CLOCK_BASE_MASK)
2926 2927
			>> SDHCI_CLOCK_BASE_SHIFT;

2928
	host->max_clk *= 1000000;
2929 2930
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
2931
		if (!host->ops->get_max_clock) {
2932
			pr_err("%s: Hardware doesn't specify base clock "
2933 2934 2935 2936
			       "frequency.\n", mmc_hostname(mmc));
			return -ENODEV;
		}
		host->max_clk = host->ops->get_max_clock(host);
2937
	}
2938

2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954
	/*
	 * In case of Host Controller v3.00, find out whether clock
	 * multiplier is supported.
	 */
	host->clk_mul = (caps[1] & SDHCI_CLOCK_MUL_MASK) >>
			SDHCI_CLOCK_MUL_SHIFT;

	/*
	 * In case the value in Clock Multiplier is 0, then programmable
	 * clock mode is not supported, otherwise the actual clock
	 * multiplier is one more than the value of Clock Multiplier
	 * in the Capabilities Register.
	 */
	if (host->clk_mul)
		host->clk_mul += 1;

2955 2956 2957 2958
	/*
	 * Set host parameters.
	 */
	mmc->ops = &sdhci_ops;
2959
	mmc->f_max = host->max_clk;
2960
	if (host->ops->get_min_clock)
2961
		mmc->f_min = host->ops->get_min_clock(host);
2962 2963 2964 2965 2966 2967 2968
	else if (host->version >= SDHCI_SPEC_300) {
		if (host->clk_mul) {
			mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
			mmc->f_max = host->max_clk * host->clk_mul;
		} else
			mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
	} else
2969
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
2970

2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982
	if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
		host->timeout_clk = (caps[0] & SDHCI_TIMEOUT_CLK_MASK) >>
					SDHCI_TIMEOUT_CLK_SHIFT;
		if (host->timeout_clk == 0) {
			if (host->ops->get_timeout_clock) {
				host->timeout_clk =
					host->ops->get_timeout_clock(host);
			} else {
				pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
					mmc_hostname(mmc));
				return -ENODEV;
			}
2983 2984
		}

2985 2986
		if (caps[0] & SDHCI_TIMEOUT_CLK_UNIT)
			host->timeout_clk *= 1000;
2987

2988
		mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
2989
			host->ops->get_max_timeout_count(host) : 1 << 27;
2990 2991
		mmc->max_busy_timeout /= host->timeout_clk;
	}
2992

2993 2994 2995
	if (override_timeout_clk)
		host->timeout_clk = override_timeout_clk;

2996
	mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
2997
	mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
2998 2999 3000

	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
		host->flags |= SDHCI_AUTO_CMD12;
3001

3002
	/* Auto-CMD23 stuff only works in ADMA or PIO. */
A
Andrei Warkentin 已提交
3003
	if ((host->version >= SDHCI_SPEC_300) &&
3004
	    ((host->flags & SDHCI_USE_ADMA) ||
A
Andrei Warkentin 已提交
3005
	     !(host->flags & SDHCI_USE_SDMA))) {
3006 3007 3008 3009 3010 3011
		host->flags |= SDHCI_AUTO_CMD23;
		DBG("%s: Auto-CMD23 available\n", mmc_hostname(mmc));
	} else {
		DBG("%s: Auto-CMD23 unavailable\n", mmc_hostname(mmc));
	}

3012 3013 3014 3015 3016 3017 3018
	/*
	 * A controller may support 8-bit width, but the board itself
	 * might not have the pins brought out.  Boards that support
	 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
	 * their platform code before calling sdhci_add_host(), and we
	 * won't assume 8-bit width for hosts without that CAP.
	 */
3019
	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
3020
		mmc->caps |= MMC_CAP_4_BIT_DATA;
3021

3022 3023 3024
	if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
		mmc->caps &= ~MMC_CAP_CMD23;

3025
	if (caps[0] & SDHCI_CAN_DO_HISPD)
3026
		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
3027

3028
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
3029
	    !(mmc->caps & MMC_CAP_NONREMOVABLE))
3030 3031
		mmc->caps |= MMC_CAP_NEEDS_POLL;

3032 3033 3034 3035
	/* If there are external regulators, get them */
	if (mmc_regulator_get_supply(mmc) == -EPROBE_DEFER)
		return -EPROBE_DEFER;

3036
	/* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
3037 3038 3039 3040
	if (!IS_ERR(mmc->supply.vqmmc)) {
		ret = regulator_enable(mmc->supply.vqmmc);
		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
						    1950000))
3041 3042 3043
			caps[1] &= ~(SDHCI_SUPPORT_SDR104 |
					SDHCI_SUPPORT_SDR50 |
					SDHCI_SUPPORT_DDR50);
3044 3045 3046
		if (ret) {
			pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
				mmc_hostname(mmc), ret);
3047
			mmc->supply.vqmmc = NULL;
3048
		}
3049
	}
3050

3051 3052 3053 3054
	if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V)
		caps[1] &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
		       SDHCI_SUPPORT_DDR50);

3055 3056 3057
	/* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
	if (caps[1] & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
		       SDHCI_SUPPORT_DDR50))
3058 3059 3060
		mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;

	/* SDR104 supports also implies SDR50 support */
3061
	if (caps[1] & SDHCI_SUPPORT_SDR104) {
3062
		mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
3063 3064 3065
		/* SD3.0: SDR104 is supported so (for eMMC) the caps2
		 * field can be promoted to support HS200.
		 */
3066
		if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200)) {
3067
			mmc->caps2 |= MMC_CAP2_HS200;
3068 3069 3070 3071 3072
			if (IS_ERR(mmc->supply.vqmmc) ||
					!regulator_is_supported_voltage
					(mmc->supply.vqmmc, 1100000, 1300000))
				mmc->caps2 &= ~MMC_CAP2_HS200_1_2V_SDR;
		}
3073
	} else if (caps[1] & SDHCI_SUPPORT_SDR50)
3074 3075
		mmc->caps |= MMC_CAP_UHS_SDR50;

3076 3077
	if ((caps[1] & SDHCI_SUPPORT_DDR50) &&
		!(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
3078 3079
		mmc->caps |= MMC_CAP_UHS_DDR50;

3080
	/* Does the host need tuning for SDR50? */
3081 3082 3083
	if (caps[1] & SDHCI_USE_SDR50_TUNING)
		host->flags |= SDHCI_SDR50_NEEDS_TUNING;

3084
	/* Does the host need tuning for SDR104 / HS200? */
3085
	if (mmc->caps2 & MMC_CAP2_HS200)
3086
		host->flags |= SDHCI_SDR104_NEEDS_TUNING;
3087

3088 3089 3090 3091 3092 3093 3094 3095
	/* Driver Type(s) (A, C, D) supported by the host */
	if (caps[1] & SDHCI_DRIVER_TYPE_A)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
	if (caps[1] & SDHCI_DRIVER_TYPE_C)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
	if (caps[1] & SDHCI_DRIVER_TYPE_D)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_D;

3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110
	/* Initial value for re-tuning timer count */
	host->tuning_count = (caps[1] & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
			      SDHCI_RETUNING_TIMER_COUNT_SHIFT;

	/*
	 * In case Re-tuning Timer is not disabled, the actual value of
	 * re-tuning timer will be 2 ^ (n - 1).
	 */
	if (host->tuning_count)
		host->tuning_count = 1 << (host->tuning_count - 1);

	/* Re-tuning mode supported by the Host Controller */
	host->tuning_mode = (caps[1] & SDHCI_RETUNING_MODE_MASK) >>
			     SDHCI_RETUNING_MODE_SHIFT;

3111
	ocr_avail = 0;
3112

3113 3114 3115 3116 3117 3118 3119 3120
	/*
	 * According to SD Host Controller spec v3.00, if the Host System
	 * can afford more than 150mA, Host Driver should set XPC to 1. Also
	 * the value is meaningful only if Voltage Support in the Capabilities
	 * register is set. The actual current value is 4 times the register
	 * value.
	 */
	max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
3121
	if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
3122
		int curr = regulator_get_current_limit(mmc->supply.vmmc);
3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135
		if (curr > 0) {

			/* convert to SDHCI_MAX_CURRENT format */
			curr = curr/1000;  /* convert to mA */
			curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;

			curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
			max_current_caps =
				(curr << SDHCI_MAX_CURRENT_330_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_300_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_180_SHIFT);
		}
	}
3136 3137

	if (caps[0] & SDHCI_CAN_VDD_330) {
3138
		ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
3139

A
Aaron Lu 已提交
3140
		mmc->max_current_330 = ((max_current_caps &
3141 3142 3143 3144 3145
				   SDHCI_MAX_CURRENT_330_MASK) >>
				   SDHCI_MAX_CURRENT_330_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
	if (caps[0] & SDHCI_CAN_VDD_300) {
3146
		ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
3147

A
Aaron Lu 已提交
3148
		mmc->max_current_300 = ((max_current_caps &
3149 3150 3151 3152 3153
				   SDHCI_MAX_CURRENT_300_MASK) >>
				   SDHCI_MAX_CURRENT_300_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
	if (caps[0] & SDHCI_CAN_VDD_180) {
3154 3155
		ocr_avail |= MMC_VDD_165_195;

A
Aaron Lu 已提交
3156
		mmc->max_current_180 = ((max_current_caps &
3157 3158 3159 3160 3161
				   SDHCI_MAX_CURRENT_180_MASK) >>
				   SDHCI_MAX_CURRENT_180_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}

3162
	/* If OCR set by external regulators, use it instead */
3163
	if (mmc->ocr_avail)
3164
		ocr_avail = mmc->ocr_avail;
3165

3166
	if (host->ocr_mask)
3167
		ocr_avail &= host->ocr_mask;
3168

3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180
	mmc->ocr_avail = ocr_avail;
	mmc->ocr_avail_sdio = ocr_avail;
	if (host->ocr_avail_sdio)
		mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
	mmc->ocr_avail_sd = ocr_avail;
	if (host->ocr_avail_sd)
		mmc->ocr_avail_sd &= host->ocr_avail_sd;
	else /* normal SD controllers don't support 1.8V */
		mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
	mmc->ocr_avail_mmc = ocr_avail;
	if (host->ocr_avail_mmc)
		mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
3181 3182

	if (mmc->ocr_avail == 0) {
3183
		pr_err("%s: Hardware doesn't report any "
3184
			"support voltages.\n", mmc_hostname(mmc));
3185
		return -ENODEV;
3186 3187
	}

3188 3189 3190
	spin_lock_init(&host->lock);

	/*
3191 3192
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
3193
	 */
3194
	if (host->flags & SDHCI_USE_ADMA)
3195
		mmc->max_segs = 128;
3196
	else if (host->flags & SDHCI_USE_SDMA)
3197
		mmc->max_segs = 1;
3198
	else /* PIO */
3199
		mmc->max_segs = 128;
3200 3201

	/*
3202
	 * Maximum number of sectors in one transfer. Limited by DMA boundary
3203
	 * size (512KiB).
3204
	 */
3205
	mmc->max_req_size = 524288;
3206 3207 3208

	/*
	 * Maximum segment size. Could be one segment with the maximum number
3209 3210
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
3211
	 */
3212 3213 3214 3215 3216 3217
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
			mmc->max_seg_size = 65535;
		else
			mmc->max_seg_size = 65536;
	} else {
3218
		mmc->max_seg_size = mmc->max_req_size;
3219
	}
3220

3221 3222 3223 3224
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
3225 3226 3227
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
3228
		mmc->max_blk_size = (caps[0] & SDHCI_MAX_BLOCK_MASK) >>
3229 3230
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
J
Joe Perches 已提交
3231 3232
			pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
				mmc_hostname(mmc));
3233 3234 3235 3236 3237
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
3238

3239 3240 3241
	/*
	 * Maximum block count.
	 */
3242
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
3243

3244 3245 3246 3247 3248 3249
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

3250
	setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
3251

3252
	if (host->version >= SDHCI_SPEC_300) {
3253 3254
		init_waitqueue_head(&host->buf_ready_int);

3255 3256 3257 3258 3259 3260
		/* Initialize re-tuning timer */
		init_timer(&host->tuning_timer);
		host->tuning_timer.data = (unsigned long)host;
		host->tuning_timer.function = sdhci_tuning_timer;
	}

3261 3262
	sdhci_init(host, 0);

3263 3264
	ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
				   IRQF_SHARED,	mmc_hostname(mmc), host);
3265 3266 3267
	if (ret) {
		pr_err("%s: Failed to request IRQ %d: %d\n",
		       mmc_hostname(mmc), host->irq, ret);
3268
		goto untasklet;
3269
	}
3270 3271 3272 3273 3274

#ifdef CONFIG_MMC_DEBUG
	sdhci_dumpregs(host);
#endif

3275
#ifdef SDHCI_USE_LEDS_CLASS
H
Helmut Schaa 已提交
3276 3277 3278
	snprintf(host->led_name, sizeof(host->led_name),
		"%s::", mmc_hostname(mmc));
	host->led.name = host->led_name;
3279 3280 3281 3282
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

3283
	ret = led_classdev_register(mmc_dev(mmc), &host->led);
3284 3285 3286
	if (ret) {
		pr_err("%s: Failed to register LED device: %d\n",
		       mmc_hostname(mmc), ret);
3287
		goto reset;
3288
	}
3289 3290
#endif

3291 3292
	mmiowb();

3293 3294
	mmc_add_host(mmc);

3295
	pr_info("%s: SDHCI controller on %s [%s] using %s\n",
3296
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
3297 3298
		(host->flags & SDHCI_USE_ADMA) ? "ADMA" :
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
3299

3300 3301
	sdhci_enable_card_detection(host);

3302 3303
	return 0;

3304
#ifdef SDHCI_USE_LEDS_CLASS
3305
reset:
3306
	sdhci_do_reset(host, SDHCI_RESET_ALL);
3307 3308
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3309 3310
	free_irq(host->irq, host);
#endif
3311
untasklet:
3312 3313 3314 3315 3316
	tasklet_kill(&host->finish_tasklet);

	return ret;
}

3317
EXPORT_SYMBOL_GPL(sdhci_add_host);
3318

P
Pierre Ossman 已提交
3319
void sdhci_remove_host(struct sdhci_host *host, int dead)
3320
{
3321
	struct mmc_host *mmc = host->mmc;
P
Pierre Ossman 已提交
3322 3323 3324 3325 3326 3327 3328 3329
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

		if (host->mrq) {
3330
			pr_err("%s: Controller removed during "
3331
				" transfer!\n", mmc_hostname(mmc));
P
Pierre Ossman 已提交
3332 3333 3334 3335 3336 3337 3338 3339

			host->mrq->cmd->error = -ENOMEDIUM;
			tasklet_schedule(&host->finish_tasklet);
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

3340 3341
	sdhci_disable_card_detection(host);

3342
	mmc_remove_host(mmc);
3343

3344
#ifdef SDHCI_USE_LEDS_CLASS
3345 3346 3347
	led_classdev_unregister(&host->led);
#endif

P
Pierre Ossman 已提交
3348
	if (!dead)
3349
		sdhci_do_reset(host, SDHCI_RESET_ALL);
3350

3351 3352
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3353 3354 3355 3356 3357
	free_irq(host->irq, host);

	del_timer_sync(&host->timer);

	tasklet_kill(&host->finish_tasklet);
3358

3359 3360
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
3361

3362
	if (host->adma_table)
3363
		dma_free_coherent(mmc_dev(mmc), ADMA_SIZE,
3364
				  host->adma_table, host->adma_addr);
3365 3366
	kfree(host->align_buffer);

3367
	host->adma_table = NULL;
3368
	host->align_buffer = NULL;
3369 3370
}

3371
EXPORT_SYMBOL_GPL(sdhci_remove_host);
3372

3373
void sdhci_free_host(struct sdhci_host *host)
3374
{
3375
	mmc_free_host(host->mmc);
3376 3377
}

3378
EXPORT_SYMBOL_GPL(sdhci_free_host);
3379 3380 3381 3382 3383 3384 3385 3386 3387

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
3388
	pr_info(DRIVER_NAME
3389
		": Secure Digital Host Controller Interface driver\n");
3390
	pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
3391

3392
	return 0;
3393 3394 3395 3396 3397 3398 3399 3400 3401
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

3402
module_param(debug_quirks, uint, 0444);
3403
module_param(debug_quirks2, uint, 0444);
3404

3405
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
3406
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
3407
MODULE_LICENSE("GPL");
3408

3409
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
3410
MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");