sdhci.c 90.4 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16 17
 */

#include <linux/delay.h>
#include <linux/highmem.h>
18
#include <linux/io.h>
19
#include <linux/module.h>
20
#include <linux/dma-mapping.h>
21
#include <linux/slab.h>
22
#include <linux/scatterlist.h>
M
Marek Szyprowski 已提交
23
#include <linux/regulator/consumer.h>
24
#include <linux/pm_runtime.h>
25

26 27
#include <linux/leds.h>

28
#include <linux/mmc/mmc.h>
29
#include <linux/mmc/host.h>
30
#include <linux/mmc/card.h>
31
#include <linux/mmc/sdio.h>
32
#include <linux/mmc/slot-gpio.h>
33 34 35 36 37 38

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
39
	pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
40

41 42 43 44 45
#if defined(CONFIG_LEDS_CLASS) || (defined(CONFIG_LEDS_CLASS_MODULE) && \
	defined(CONFIG_MMC_SDHCI_MODULE))
#define SDHCI_USE_LEDS_CLASS
#endif

46 47
#define MAX_TUNING_LOOP 40

48
static unsigned int debug_quirks = 0;
49
static unsigned int debug_quirks2;
50

51 52 53
static void sdhci_finish_data(struct sdhci_host *);

static void sdhci_finish_command(struct sdhci_host *);
54
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode);
55
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
56
static int sdhci_do_get_cd(struct sdhci_host *host);
57 58 59

static void sdhci_dumpregs(struct sdhci_host *host)
{
60
	pr_debug(DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
61
		mmc_hostname(host->mmc));
62

63
	pr_debug(DRIVER_NAME ": Sys addr: 0x%08x | Version:  0x%08x\n",
64 65
		sdhci_readl(host, SDHCI_DMA_ADDRESS),
		sdhci_readw(host, SDHCI_HOST_VERSION));
66
	pr_debug(DRIVER_NAME ": Blk size: 0x%08x | Blk cnt:  0x%08x\n",
67 68
		sdhci_readw(host, SDHCI_BLOCK_SIZE),
		sdhci_readw(host, SDHCI_BLOCK_COUNT));
69
	pr_debug(DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
70 71
		sdhci_readl(host, SDHCI_ARGUMENT),
		sdhci_readw(host, SDHCI_TRANSFER_MODE));
72
	pr_debug(DRIVER_NAME ": Present:  0x%08x | Host ctl: 0x%08x\n",
73 74
		sdhci_readl(host, SDHCI_PRESENT_STATE),
		sdhci_readb(host, SDHCI_HOST_CONTROL));
75
	pr_debug(DRIVER_NAME ": Power:    0x%08x | Blk gap:  0x%08x\n",
76 77
		sdhci_readb(host, SDHCI_POWER_CONTROL),
		sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
78
	pr_debug(DRIVER_NAME ": Wake-up:  0x%08x | Clock:    0x%08x\n",
79 80
		sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
		sdhci_readw(host, SDHCI_CLOCK_CONTROL));
81
	pr_debug(DRIVER_NAME ": Timeout:  0x%08x | Int stat: 0x%08x\n",
82 83
		sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
		sdhci_readl(host, SDHCI_INT_STATUS));
84
	pr_debug(DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
85 86
		sdhci_readl(host, SDHCI_INT_ENABLE),
		sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
87
	pr_debug(DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
88 89
		sdhci_readw(host, SDHCI_ACMD12_ERR),
		sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
90
	pr_debug(DRIVER_NAME ": Caps:     0x%08x | Caps_1:   0x%08x\n",
91
		sdhci_readl(host, SDHCI_CAPABILITIES),
92
		sdhci_readl(host, SDHCI_CAPABILITIES_1));
93
	pr_debug(DRIVER_NAME ": Cmd:      0x%08x | Max curr: 0x%08x\n",
94
		sdhci_readw(host, SDHCI_COMMAND),
95
		sdhci_readl(host, SDHCI_MAX_CURRENT));
96
	pr_debug(DRIVER_NAME ": Host ctl2: 0x%08x\n",
97
		sdhci_readw(host, SDHCI_HOST_CONTROL2));
98

99 100 101 102 103 104 105 106 107 108 109
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->flags & SDHCI_USE_64_BIT_DMA)
			pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x%08x\n",
				 readl(host->ioaddr + SDHCI_ADMA_ERROR),
				 readl(host->ioaddr + SDHCI_ADMA_ADDRESS_HI),
				 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
		else
			pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
				 readl(host->ioaddr + SDHCI_ADMA_ERROR),
				 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
	}
110

111
	pr_debug(DRIVER_NAME ": ===========================================\n");
112 113 114 115 116 117 118 119
}

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

120 121
static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
122
	u32 present;
123

124
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
125
	    (host->mmc->caps & MMC_CAP_NONREMOVABLE))
126 127
		return;

128 129 130
	if (enable) {
		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
131

132 133 134 135 136
		host->ier |= present ? SDHCI_INT_CARD_REMOVE :
				       SDHCI_INT_CARD_INSERT;
	} else {
		host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
	}
137 138 139

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
140 141 142 143 144 145 146 147 148 149 150 151
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
	if (host->bus_on)
		return;
	host->bus_on = true;
	pm_runtime_get_noresume(host->mmc->parent);
}

static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
	if (!host->bus_on)
		return;
	host->bus_on = false;
	pm_runtime_put_noidle(host->mmc->parent);
}

168
void sdhci_reset(struct sdhci_host *host, u8 mask)
169
{
170
	unsigned long timeout;
171

172
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
173

174
	if (mask & SDHCI_RESET_ALL) {
175
		host->clock = 0;
176 177 178 179
		/* Reset-all turns off SD Bus Power */
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
	}
180

181 182 183 184
	/* Wait max 100 ms */
	timeout = 100;

	/* hw clears the bit when it's done */
185
	while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
186
		if (timeout == 0) {
187
			pr_err("%s: Reset 0x%x never completed.\n",
188 189 190 191 192 193
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
		timeout--;
		mdelay(1);
194
	}
195 196 197 198 199 200
}
EXPORT_SYMBOL_GPL(sdhci_reset);

static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
{
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
201
		if (!sdhci_do_get_cd(host))
202 203
			return;
	}
204

205
	host->ops->reset(host, mask);
206

207 208 209 210 211 212 213 214
	if (mask & SDHCI_RESET_ALL) {
		if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
			if (host->ops->enable_dma)
				host->ops->enable_dma(host);
		}

		/* Resetting the controller clears many */
		host->preset_enabled = false;
215
	}
216 217
}

218 219 220
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);

static void sdhci_init(struct sdhci_host *host, int soft)
221
{
222
	if (soft)
223
		sdhci_do_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
224
	else
225
		sdhci_do_reset(host, SDHCI_RESET_ALL);
226

227 228 229 230 231 232 233 234
	host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
		    SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
		    SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
		    SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
		    SDHCI_INT_RESPONSE;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
235 236 237 238 239 240

	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
		sdhci_set_ios(host->mmc, &host->mmc->ios);
	}
241
}
242

243 244
static void sdhci_reinit(struct sdhci_host *host)
{
245
	sdhci_init(host, 0);
246
	sdhci_enable_card_detection(host);
247 248 249 250 251 252
}

static void sdhci_activate_led(struct sdhci_host *host)
{
	u8 ctrl;

253
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
254
	ctrl |= SDHCI_CTRL_LED;
255
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
256 257 258 259 260 261
}

static void sdhci_deactivate_led(struct sdhci_host *host)
{
	u8 ctrl;

262
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
263
	ctrl &= ~SDHCI_CTRL_LED;
264
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
265 266
}

267
#ifdef SDHCI_USE_LEDS_CLASS
268 269 270 271 272 273 274 275
static void sdhci_led_control(struct led_classdev *led,
	enum led_brightness brightness)
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

276 277 278
	if (host->runtime_suspended)
		goto out;

279 280 281 282
	if (brightness == LED_OFF)
		sdhci_deactivate_led(host);
	else
		sdhci_activate_led(host);
283
out:
284 285 286 287
	spin_unlock_irqrestore(&host->lock, flags);
}
#endif

288 289 290 291 292 293
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
294
static void sdhci_read_block_pio(struct sdhci_host *host)
295
{
296 297
	unsigned long flags;
	size_t blksize, len, chunk;
298
	u32 uninitialized_var(scratch);
299
	u8 *buf;
300

P
Pierre Ossman 已提交
301
	DBG("PIO reading\n");
302

P
Pierre Ossman 已提交
303
	blksize = host->data->blksz;
304
	chunk = 0;
305

306
	local_irq_save(flags);
307

P
Pierre Ossman 已提交
308
	while (blksize) {
F
Fabio Estevam 已提交
309
		BUG_ON(!sg_miter_next(&host->sg_miter));
310

311
		len = min(host->sg_miter.length, blksize);
312

313 314
		blksize -= len;
		host->sg_miter.consumed = len;
315

316
		buf = host->sg_miter.addr;
317

318 319
		while (len) {
			if (chunk == 0) {
320
				scratch = sdhci_readl(host, SDHCI_BUFFER);
321
				chunk = 4;
P
Pierre Ossman 已提交
322
			}
323 324 325 326 327 328 329

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
330
		}
P
Pierre Ossman 已提交
331
	}
332 333 334 335

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
336
}
337

P
Pierre Ossman 已提交
338 339
static void sdhci_write_block_pio(struct sdhci_host *host)
{
340 341 342 343
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
344

P
Pierre Ossman 已提交
345 346 347
	DBG("PIO writing\n");

	blksize = host->data->blksz;
348 349
	chunk = 0;
	scratch = 0;
350

351
	local_irq_save(flags);
352

P
Pierre Ossman 已提交
353
	while (blksize) {
F
Fabio Estevam 已提交
354
		BUG_ON(!sg_miter_next(&host->sg_miter));
P
Pierre Ossman 已提交
355

356 357 358 359 360 361
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
362

363 364 365 366 367 368 369 370
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
371
				sdhci_writel(host, scratch, SDHCI_BUFFER);
372 373
				chunk = 0;
				scratch = 0;
374 375 376
			}
		}
	}
377 378 379 380

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
381 382 383 384 385 386 387 388
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

	BUG_ON(!host->data);

389
	if (host->blocks == 0)
P
Pierre Ossman 已提交
390 391 392 393 394 395 396
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

397 398 399 400 401 402 403 404 405
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

406
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
407 408 409
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

P
Pierre Ossman 已提交
410 411 412 413
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
414

415 416
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
417 418
			break;
	}
419

P
Pierre Ossman 已提交
420
	DBG("PIO transfer complete.\n");
421 422
}

423
static int sdhci_pre_dma_transfer(struct sdhci_host *host,
424
				  struct mmc_data *data, int cookie)
425 426 427
{
	int sg_count;

428 429 430 431 432
	/*
	 * If the data buffers are already mapped, return the previous
	 * dma_map_sg() result.
	 */
	if (data->host_cookie == COOKIE_PRE_MAPPED)
433 434 435 436 437 438 439 440 441 442
		return data->sg_count;

	sg_count = dma_map_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
				data->flags & MMC_DATA_WRITE ?
				DMA_TO_DEVICE : DMA_FROM_DEVICE);

	if (sg_count == 0)
		return -ENOSPC;

	data->sg_count = sg_count;
443
	data->host_cookie = cookie;
444 445 446 447

	return sg_count;
}

448 449 450
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
451
	return kmap_atomic(sg_page(sg)) + sg->offset;
452 453 454 455
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
456
	kunmap_atomic(buffer);
457 458 459
	local_irq_restore(*flags);
}

460 461
static void sdhci_adma_write_desc(struct sdhci_host *host, void *desc,
				  dma_addr_t addr, int len, unsigned cmd)
B
Ben Dooks 已提交
462
{
463
	struct sdhci_adma2_64_desc *dma_desc = desc;
B
Ben Dooks 已提交
464

465
	/* 32-bit and 64-bit descriptors have these members in same position */
466 467
	dma_desc->cmd = cpu_to_le16(cmd);
	dma_desc->len = cpu_to_le16(len);
468 469 470 471
	dma_desc->addr_lo = cpu_to_le32((u32)addr);

	if (host->flags & SDHCI_USE_64_BIT_DMA)
		dma_desc->addr_hi = cpu_to_le32((u64)addr >> 32);
B
Ben Dooks 已提交
472 473
}

474 475
static void sdhci_adma_mark_end(void *desc)
{
476
	struct sdhci_adma2_64_desc *dma_desc = desc;
477

478
	/* 32-bit and 64-bit descriptors have 'cmd' in same position */
479
	dma_desc->cmd |= cpu_to_le16(ADMA2_END);
480 481
}

482 483
static void sdhci_adma_table_pre(struct sdhci_host *host,
	struct mmc_data *data, int sg_count)
484 485 486
{
	struct scatterlist *sg;
	unsigned long flags;
487 488 489 490
	dma_addr_t addr, align_addr;
	void *desc, *align;
	char *buffer;
	int len, offset, i;
491 492 493 494 495 496

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

497
	host->sg_count = sg_count;
498

499
	desc = host->adma_table;
500 501 502 503 504 505 506 507 508
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
509 510 511
		 * The SDHCI specification states that ADMA addresses must
		 * be 32-bit aligned. If they aren't, then we use a bounce
		 * buffer for the (up to three) bytes that screw up the
512 513
		 * alignment.
		 */
514 515
		offset = (SDHCI_ADMA2_ALIGN - (addr & SDHCI_ADMA2_MASK)) &
			 SDHCI_ADMA2_MASK;
516 517 518 519 520 521 522
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

B
Ben Dooks 已提交
523
			/* tran, valid */
524
			sdhci_adma_write_desc(host, desc, align_addr, offset,
A
Adrian Hunter 已提交
525
					      ADMA2_TRAN_VALID);
526 527 528

			BUG_ON(offset > 65536);

529 530
			align += SDHCI_ADMA2_ALIGN;
			align_addr += SDHCI_ADMA2_ALIGN;
531

532
			desc += host->desc_sz;
533 534 535 536 537 538 539

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

540 541 542 543 544 545
		if (len) {
			/* tran, valid */
			sdhci_adma_write_desc(host, desc, addr, len,
					      ADMA2_TRAN_VALID);
			desc += host->desc_sz;
		}
546 547 548 549 550

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
551
		WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
552 553
	}

554
	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
555
		/* Mark the last descriptor as the terminating descriptor */
556
		if (desc != host->adma_table) {
557
			desc -= host->desc_sz;
558
			sdhci_adma_mark_end(desc);
559 560
		}
	} else {
561
		/* Add a terminating entry - nop, end, valid */
562
		sdhci_adma_write_desc(host, desc, 0, 0, ADMA2_NOP_END_VALID);
563
	}
564 565 566 567 568 569 570
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	struct scatterlist *sg;
	int i, size;
571
	void *align;
572 573 574
	char *buffer;
	unsigned long flags;

575 576
	if (data->flags & MMC_DATA_READ) {
		bool has_unaligned = false;
577

578 579 580 581 582 583
		/* Do a quick scan of the SG list for any unaligned mappings */
		for_each_sg(data->sg, sg, host->sg_count, i)
			if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
				has_unaligned = true;
				break;
			}
584

585 586
		if (has_unaligned) {
			dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
587
					    data->sg_len, DMA_FROM_DEVICE);
588

589
			align = host->align_buffer;
590

591 592 593 594 595 596 597 598
			for_each_sg(data->sg, sg, host->sg_count, i) {
				if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
					size = SDHCI_ADMA2_ALIGN -
					       (sg_dma_address(sg) & SDHCI_ADMA2_MASK);

					buffer = sdhci_kmap_atomic(sg, &flags);
					memcpy(buffer, align, size);
					sdhci_kunmap_atomic(buffer, &flags);
599

600 601
					align += SDHCI_ADMA2_ALIGN;
				}
602 603 604 605 606
			}
		}
	}
}

607
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
608
{
609
	u8 count;
610
	struct mmc_data *data = cmd->data;
611
	unsigned target_timeout, current_timeout;
612

613 614 615 616 617 618
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
619
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
620
		return 0xE;
621

622
	/* Unspecified timeout, assume max */
623
	if (!data && !cmd->busy_timeout)
624
		return 0xE;
625

626 627
	/* timeout in us */
	if (!data)
628
		target_timeout = cmd->busy_timeout * 1000;
629
	else {
630
		target_timeout = DIV_ROUND_UP(data->timeout_ns, 1000);
631 632 633 634 635 636 637 638 639 640 641 642 643
		if (host->clock && data->timeout_clks) {
			unsigned long long val;

			/*
			 * data->timeout_clks is in units of clock cycles.
			 * host->clock is in Hz.  target_timeout is in us.
			 * Hence, us = 1000000 * cycles / Hz.  Round up.
			 */
			val = 1000000 * data->timeout_clks;
			if (do_div(val, host->clock))
				target_timeout++;
			target_timeout += val;
		}
644
	}
645

646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
666 667
		DBG("%s: Too large timeout 0x%x requested for CMD%d!\n",
		    mmc_hostname(host->mmc), count, cmd->opcode);
668 669 670
		count = 0xE;
	}

671 672 673
	return count;
}

674 675 676 677 678 679
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
680
		host->ier = (host->ier & ~pio_irqs) | dma_irqs;
681
	else
682 683 684 685
		host->ier = (host->ier & ~dma_irqs) | pio_irqs;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
686 687
}

688
static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
689 690
{
	u8 count;
691 692 693 694 695 696 697 698 699 700 701

	if (host->ops->set_timeout) {
		host->ops->set_timeout(host, cmd);
	} else {
		count = sdhci_calc_timeout(host, cmd);
		sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
	}
}

static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
{
702
	u8 ctrl;
703
	struct mmc_data *data = cmd->data;
704 705 706

	WARN_ON(host->data);

707 708
	if (data || (cmd->flags & MMC_RSP_BUSY))
		sdhci_set_timeout(host, cmd);
709 710

	if (!data)
711 712 713 714 715 716 717 718 719
		return;

	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;
720
	host->data->bytes_xfered = 0;
721

722
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
723
		struct scatterlist *sg;
724
		unsigned int length_mask, offset_mask;
725
		int i;
726

727 728 729 730 731 732 733 734 735
		host->flags |= SDHCI_REQ_USE_DMA;

		/*
		 * FIXME: This doesn't account for merging when mapping the
		 * scatterlist.
		 *
		 * The assumption here being that alignment and lengths are
		 * the same after DMA mapping to device address space.
		 */
736
		length_mask = 0;
737
		offset_mask = 0;
738
		if (host->flags & SDHCI_USE_ADMA) {
739
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE) {
740
				length_mask = 3;
741 742 743 744 745 746 747
				/*
				 * As we use up to 3 byte chunks to work
				 * around alignment problems, we need to
				 * check the offset as well.
				 */
				offset_mask = 3;
			}
748 749
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
750
				length_mask = 3;
751 752
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				offset_mask = 3;
753 754
		}

755
		if (unlikely(length_mask | offset_mask)) {
756
			for_each_sg(data->sg, sg, data->sg_len, i) {
757
				if (sg->length & length_mask) {
758
					DBG("Reverting to PIO because of transfer size (%d)\n",
759
					    sg->length);
760 761 762
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
763
				if (sg->offset & offset_mask) {
764
					DBG("Reverting to PIO because of bad alignment\n");
765 766 767 768 769 770 771
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

772
	if (host->flags & SDHCI_REQ_USE_DMA) {
773
		int sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789

		if (sg_cnt <= 0) {
			/*
			 * This only happens when someone fed
			 * us an invalid request.
			 */
			WARN_ON(1);
			host->flags &= ~SDHCI_REQ_USE_DMA;
		} else if (host->flags & SDHCI_USE_ADMA) {
			sdhci_adma_table_pre(host, data, sg_cnt);

			sdhci_writel(host, host->adma_addr, SDHCI_ADMA_ADDRESS);
			if (host->flags & SDHCI_USE_64_BIT_DMA)
				sdhci_writel(host,
					     (u64)host->adma_addr >> 32,
					     SDHCI_ADMA_ADDRESS_HI);
790
		} else {
791 792 793
			WARN_ON(sg_cnt != 1);
			sdhci_writel(host, sg_dma_address(data->sg),
				SDHCI_DMA_ADDRESS);
794 795 796
		}
	}

797 798 799 800 801 802
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
803
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
804 805
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
806 807 808 809 810 811
			(host->flags & SDHCI_USE_ADMA)) {
			if (host->flags & SDHCI_USE_64_BIT_DMA)
				ctrl |= SDHCI_CTRL_ADMA64;
			else
				ctrl |= SDHCI_CTRL_ADMA32;
		} else {
812
			ctrl |= SDHCI_CTRL_SDMA;
813
		}
814
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
815 816
	}

817
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
818 819 820 821 822 823 824 825
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
826
		host->blocks = data->blocks;
827
	}
828

829 830
	sdhci_set_transfer_irqs(host);

831 832 833
	/* Set the DMA boundary value and block size */
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
		data->blksz), SDHCI_BLOCK_SIZE);
834
	sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
835 836 837
}

static void sdhci_set_transfer_mode(struct sdhci_host *host,
838
	struct mmc_command *cmd)
839
{
840
	u16 mode = 0;
841
	struct mmc_data *data = cmd->data;
842

843
	if (data == NULL) {
844 845 846 847
		if (host->quirks2 &
			SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
			sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
		} else {
848
		/* clear Auto CMD settings for no data CMDs */
849 850
			mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
			sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
851
				SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
852
		}
853
		return;
854
	}
855

856 857
	WARN_ON(!host->data);

858 859 860
	if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
		mode = SDHCI_TRNS_BLK_CNT_EN;

861
	if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
862
		mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI;
863 864 865 866
		/*
		 * If we are sending CMD23, CMD12 never gets sent
		 * on successful completion (so no Auto-CMD12).
		 */
867 868
		if (!host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) &&
		    (cmd->opcode != SD_IO_RW_EXTENDED))
869
			mode |= SDHCI_TRNS_AUTO_CMD12;
870 871 872 873
		else if (host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
			mode |= SDHCI_TRNS_AUTO_CMD23;
			sdhci_writel(host, host->mrq->sbc->arg, SDHCI_ARGUMENT2);
		}
874
	}
875

876 877
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
878
	if (host->flags & SDHCI_REQ_USE_DMA)
879 880
		mode |= SDHCI_TRNS_DMA;

881
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
882 883 884 885 886 887 888 889 890 891 892
}

static void sdhci_finish_data(struct sdhci_host *host)
{
	struct mmc_data *data;

	BUG_ON(!host->data);

	data = host->data;
	host->data = NULL;

893 894 895
	if ((host->flags & (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA)) ==
	    (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA))
		sdhci_adma_table_post(host, data);
896 897

	/*
898 899 900 901 902
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
903
	 */
904 905
	if (data->error)
		data->bytes_xfered = 0;
906
	else
907
		data->bytes_xfered = data->blksz * data->blocks;
908

909 910 911 912 913 914 915 916 917
	/*
	 * Need to send CMD12 if -
	 * a) open-ended multiblock transfer (no CMD23)
	 * b) error in multiblock transfer
	 */
	if (data->stop &&
	    (data->error ||
	     !host->mrq->sbc)) {

918 919 920 921
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
P
Pierre Ossman 已提交
922
		if (data->error) {
923 924
			sdhci_do_reset(host, SDHCI_RESET_CMD);
			sdhci_do_reset(host, SDHCI_RESET_DATA);
925 926 927 928 929 930 931
		}

		sdhci_send_command(host, data->stop);
	} else
		tasklet_schedule(&host->finish_tasklet);
}

932
void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
933 934
{
	int flags;
935
	u32 mask;
936
	unsigned long timeout;
937 938 939

	WARN_ON(host->cmd);

940 941 942
	/* Initially, a command has no error */
	cmd->error = 0;

943
	/* Wait max 10 ms */
944
	timeout = 10;
945 946 947 948 949 950 951 952 953 954

	mask = SDHCI_CMD_INHIBIT;
	if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
	if (host->mrq->data && (cmd == host->mrq->data->stop))
		mask &= ~SDHCI_DATA_INHIBIT;

955
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
956
		if (timeout == 0) {
957 958
			pr_err("%s: Controller never released inhibit bit(s).\n",
			       mmc_hostname(host->mmc));
959
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
960
			cmd->error = -EIO;
961 962 963
			tasklet_schedule(&host->finish_tasklet);
			return;
		}
964 965 966
		timeout--;
		mdelay(1);
	}
967

968
	timeout = jiffies;
969 970
	if (!cmd->data && cmd->busy_timeout > 9000)
		timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
971 972 973
	else
		timeout += 10 * HZ;
	mod_timer(&host->timer, timeout);
974 975

	host->cmd = cmd;
976
	host->busy_handle = 0;
977

978
	sdhci_prepare_data(host, cmd);
979

980
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
981

982
	sdhci_set_transfer_mode(host, cmd);
983

984
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
985
		pr_err("%s: Unsupported response type!\n",
986
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
987
		cmd->error = -EINVAL;
988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004
		tasklet_schedule(&host->finish_tasklet);
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
1005 1006

	/* CMD19 is special in that the Data Present Select should be set */
1007 1008
	if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
	    cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
1009 1010
		flags |= SDHCI_CMD_DATA;

1011
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1012
}
1013
EXPORT_SYMBOL_GPL(sdhci_send_command);
1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024

static void sdhci_finish_command(struct sdhci_host *host)
{
	int i;

	BUG_ON(host->cmd == NULL);

	if (host->cmd->flags & MMC_RSP_PRESENT) {
		if (host->cmd->flags & MMC_RSP_136) {
			/* CRC is stripped so we need to do some shifting. */
			for (i = 0;i < 4;i++) {
1025
				host->cmd->resp[i] = sdhci_readl(host,
1026 1027 1028
					SDHCI_RESPONSE + (3-i)*4) << 8;
				if (i != 3)
					host->cmd->resp[i] |=
1029
						sdhci_readb(host,
1030 1031 1032
						SDHCI_RESPONSE + (3-i)*4-1);
			}
		} else {
1033
			host->cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1034 1035 1036
		}
	}

1037 1038 1039 1040 1041
	/* Finished CMD23, now send actual command. */
	if (host->cmd == host->mrq->sbc) {
		host->cmd = NULL;
		sdhci_send_command(host, host->mrq->cmd);
	} else {
1042

1043 1044 1045
		/* Processed actual command. */
		if (host->data && host->data_early)
			sdhci_finish_data(host);
1046

1047 1048 1049 1050 1051
		if (!host->cmd->data)
			tasklet_schedule(&host->finish_tasklet);

		host->cmd = NULL;
	}
1052 1053
}

1054 1055
static u16 sdhci_get_preset_value(struct sdhci_host *host)
{
1056
	u16 preset = 0;
1057

1058 1059
	switch (host->timing) {
	case MMC_TIMING_UHS_SDR12:
1060 1061
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
1062
	case MMC_TIMING_UHS_SDR25:
1063 1064
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
		break;
1065
	case MMC_TIMING_UHS_SDR50:
1066 1067
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
		break;
1068 1069
	case MMC_TIMING_UHS_SDR104:
	case MMC_TIMING_MMC_HS200:
1070 1071
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
		break;
1072
	case MMC_TIMING_UHS_DDR50:
1073
	case MMC_TIMING_MMC_DDR52:
1074 1075
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
		break;
1076 1077 1078
	case MMC_TIMING_MMC_HS400:
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
		break;
1079 1080 1081 1082 1083 1084 1085 1086 1087
	default:
		pr_warn("%s: Invalid UHS-I mode selected\n",
			mmc_hostname(host->mmc));
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
	}
	return preset;
}

1088 1089
u16 sdhci_calc_clk(struct sdhci_host *host, unsigned int clock,
		   unsigned int *actual_clock)
1090
{
1091
	int div = 0; /* Initialized for compiler warning */
1092
	int real_div = div, clk_mul = 1;
1093
	u16 clk = 0;
1094
	bool switch_base_clk = false;
1095

1096
	if (host->version >= SDHCI_SPEC_300) {
1097
		if (host->preset_enabled) {
1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114
			u16 pre_val;

			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			pre_val = sdhci_get_preset_value(host);
			div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
				>> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
			if (host->clk_mul &&
				(pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div + 1;
				clk_mul = host->clk_mul;
			} else {
				real_div = max_t(int, 1, div << 1);
			}
			goto clock_set;
		}

1115 1116 1117 1118 1119
		/*
		 * Check if the Host Controller supports Programmable Clock
		 * Mode.
		 */
		if (host->clk_mul) {
1120 1121 1122 1123 1124
			for (div = 1; div <= 1024; div++) {
				if ((host->max_clk * host->clk_mul / div)
					<= clock)
					break;
			}
1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143
			if ((host->max_clk * host->clk_mul / div) <= clock) {
				/*
				 * Set Programmable Clock Mode in the Clock
				 * Control register.
				 */
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div;
				clk_mul = host->clk_mul;
				div--;
			} else {
				/*
				 * Divisor can be too small to reach clock
				 * speed requirement. Then use the base clock.
				 */
				switch_base_clk = true;
			}
		}

		if (!host->clk_mul || switch_base_clk) {
1144 1145 1146 1147 1148 1149 1150 1151 1152
			/* Version 3.00 divisors must be a multiple of 2. */
			if (host->max_clk <= clock)
				div = 1;
			else {
				for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
				     div += 2) {
					if ((host->max_clk / div) <= clock)
						break;
				}
1153
			}
1154
			real_div = div;
1155
			div >>= 1;
1156 1157 1158
			if ((host->quirks2 & SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN)
				&& !div && host->max_clk <= 25000000)
				div = 1;
1159 1160 1161
		}
	} else {
		/* Version 2.00 divisors must be a power of 2. */
1162
		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1163 1164 1165
			if ((host->max_clk / div) <= clock)
				break;
		}
1166
		real_div = div;
1167
		div >>= 1;
1168 1169
	}

1170
clock_set:
1171
	if (real_div)
1172
		*actual_clock = (host->max_clk * clk_mul) / real_div;
1173
	clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1174 1175
	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
		<< SDHCI_DIVIDER_HI_SHIFT;
1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194

	return clk;
}
EXPORT_SYMBOL_GPL(sdhci_calc_clk);

void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
{
	u16 clk;
	unsigned long timeout;

	host->mmc->actual_clock = 0;

	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);

	if (clock == 0)
		return;

	clk = sdhci_calc_clk(host, clock, &host->mmc->actual_clock);

1195
	clk |= SDHCI_CLOCK_INT_EN;
1196
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1197

1198 1199
	/* Wait max 20 ms */
	timeout = 20;
1200
	while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
1201 1202
		& SDHCI_CLOCK_INT_STABLE)) {
		if (timeout == 0) {
1203 1204
			pr_err("%s: Internal clock never stabilised.\n",
			       mmc_hostname(host->mmc));
1205 1206 1207
			sdhci_dumpregs(host);
			return;
		}
1208 1209 1210
		timeout--;
		mdelay(1);
	}
1211 1212

	clk |= SDHCI_CLOCK_CARD_EN;
1213
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1214
}
1215
EXPORT_SYMBOL_GPL(sdhci_set_clock);
1216

1217 1218
static void sdhci_set_power_reg(struct sdhci_host *host, unsigned char mode,
				unsigned short vdd)
1219
{
1220
	struct mmc_host *mmc = host->mmc;
1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234

	spin_unlock_irq(&host->lock);
	mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
	spin_lock_irq(&host->lock);

	if (mode != MMC_POWER_OFF)
		sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
	else
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
}

void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
		     unsigned short vdd)
{
1235
	u8 pwr = 0;
1236

1237 1238
	if (mode != MMC_POWER_OFF) {
		switch (1 << vdd) {
1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250
		case MMC_VDD_165_195:
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
1251 1252 1253
			WARN(1, "%s: Invalid vdd %#x\n",
			     mmc_hostname(host->mmc), vdd);
			break;
1254 1255 1256 1257
		}
	}

	if (host->pwr == pwr)
1258
		return;
1259

1260 1261 1262
	host->pwr = pwr;

	if (pwr == 0) {
1263
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1264 1265
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
1266 1267 1268 1269 1270 1271 1272
	} else {
		/*
		 * Spec says that we should clear the power reg before setting
		 * a new value. Some controllers don't seem to like this though.
		 */
		if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
			sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1273

1274 1275 1276 1277 1278 1279 1280
		/*
		 * At least the Marvell CaFe chip gets confused if we set the
		 * voltage and set turn on power at the same time, so set the
		 * voltage first.
		 */
		if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
			sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1281

1282
		pwr |= SDHCI_POWER_ON;
1283

1284
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1285

1286 1287
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_on(host);
1288

1289 1290 1291 1292 1293 1294 1295
		/*
		 * Some controllers need an extra 10ms delay of 10ms before
		 * they can apply clock after applying power
		 */
		if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
			mdelay(10);
	}
1296 1297
}
EXPORT_SYMBOL_GPL(sdhci_set_power);
1298

1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309
static void __sdhci_set_power(struct sdhci_host *host, unsigned char mode,
			      unsigned short vdd)
{
	struct mmc_host *mmc = host->mmc;

	if (host->ops->set_power)
		host->ops->set_power(host, mode, vdd);
	else if (!IS_ERR(mmc->supply.vmmc))
		sdhci_set_power_reg(host, mode, vdd);
	else
		sdhci_set_power(host, mode, vdd);
1310 1311
}

1312 1313 1314 1315 1316 1317 1318 1319 1320
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sdhci_host *host;
1321
	int present;
1322 1323 1324 1325
	unsigned long flags;

	host = mmc_priv(mmc);

1326
	/* Firstly check card presence */
1327
	present = mmc->ops->get_cd(mmc);
1328

1329 1330 1331 1332
	spin_lock_irqsave(&host->lock, flags);

	WARN_ON(host->mrq != NULL);

1333
#ifndef SDHCI_USE_LEDS_CLASS
1334
	sdhci_activate_led(host);
1335
#endif
1336 1337 1338 1339 1340 1341

	/*
	 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
	 * requests if Auto-CMD12 is enabled.
	 */
	if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
1342 1343 1344 1345 1346
		if (mrq->stop) {
			mrq->data->stop = NULL;
			mrq->stop = NULL;
		}
	}
1347 1348 1349

	host->mrq = mrq;

1350
	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
P
Pierre Ossman 已提交
1351
		host->mrq->cmd->error = -ENOMEDIUM;
1352
		tasklet_schedule(&host->finish_tasklet);
1353
	} else {
1354
		if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
1355 1356 1357
			sdhci_send_command(host, mrq->sbc);
		else
			sdhci_send_command(host, mrq->cmd);
1358
	}
1359

1360
	mmiowb();
1361 1362 1363
	spin_unlock_irqrestore(&host->lock, flags);
}

1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384
void sdhci_set_bus_width(struct sdhci_host *host, int width)
{
	u8 ctrl;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	if (width == MMC_BUS_WIDTH_8) {
		ctrl &= ~SDHCI_CTRL_4BITBUS;
		if (host->version >= SDHCI_SPEC_300)
			ctrl |= SDHCI_CTRL_8BITBUS;
	} else {
		if (host->version >= SDHCI_SPEC_300)
			ctrl &= ~SDHCI_CTRL_8BITBUS;
		if (width == MMC_BUS_WIDTH_4)
			ctrl |= SDHCI_CTRL_4BITBUS;
		else
			ctrl &= ~SDHCI_CTRL_4BITBUS;
	}
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_set_bus_width);

1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403
void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
{
	u16 ctrl_2;

	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	/* Select Bus Speed Mode for host */
	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
	if ((timing == MMC_TIMING_MMC_HS200) ||
	    (timing == MMC_TIMING_UHS_SDR104))
		ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
	else if (timing == MMC_TIMING_UHS_SDR12)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
	else if (timing == MMC_TIMING_UHS_SDR25)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
	else if (timing == MMC_TIMING_UHS_SDR50)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
	else if ((timing == MMC_TIMING_UHS_DDR50) ||
		 (timing == MMC_TIMING_MMC_DDR52))
		ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
1404 1405
	else if (timing == MMC_TIMING_MMC_HS400)
		ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
1406 1407 1408 1409
	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
}
EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);

1410
static void sdhci_do_set_ios(struct sdhci_host *host, struct mmc_ios *ios)
1411 1412 1413
{
	unsigned long flags;
	u8 ctrl;
1414
	struct mmc_host *mmc = host->mmc;
1415 1416 1417

	spin_lock_irqsave(&host->lock, flags);

A
Adrian Hunter 已提交
1418 1419
	if (host->flags & SDHCI_DEVICE_DEAD) {
		spin_unlock_irqrestore(&host->lock, flags);
1420 1421
		if (!IS_ERR(mmc->supply.vmmc) &&
		    ios->power_mode == MMC_POWER_OFF)
1422
			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
A
Adrian Hunter 已提交
1423 1424
		return;
	}
P
Pierre Ossman 已提交
1425

1426 1427 1428 1429 1430
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1431
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1432
		sdhci_reinit(host);
1433 1434
	}

1435
	if (host->version >= SDHCI_SPEC_300 &&
1436 1437
		(ios->power_mode == MMC_POWER_UP) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
1438 1439
		sdhci_enable_preset_value(host, false);

1440
	if (!ios->clock || ios->clock != host->clock) {
1441
		host->ops->set_clock(host, ios->clock);
1442
		host->clock = ios->clock;
1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454

		if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
		    host->clock) {
			host->timeout_clk = host->mmc->actual_clock ?
						host->mmc->actual_clock / 1000 :
						host->clock / 1000;
			host->mmc->max_busy_timeout =
				host->ops->get_max_timeout_count ?
				host->ops->get_max_timeout_count(host) :
				1 << 27;
			host->mmc->max_busy_timeout /= host->timeout_clk;
		}
1455
	}
1456

1457
	__sdhci_set_power(host, ios->power_mode, ios->vdd);
1458

1459 1460 1461
	if (host->ops->platform_send_init_74_clocks)
		host->ops->platform_send_init_74_clocks(host, ios->power_mode);

1462
	host->ops->set_bus_width(host, ios->bus_width);
1463

1464
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1465

1466 1467 1468
	if ((ios->timing == MMC_TIMING_SD_HS ||
	     ios->timing == MMC_TIMING_MMC_HS)
	    && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
1469 1470 1471 1472
		ctrl |= SDHCI_CTRL_HISPD;
	else
		ctrl &= ~SDHCI_CTRL_HISPD;

1473
	if (host->version >= SDHCI_SPEC_300) {
1474 1475 1476
		u16 clk, ctrl_2;

		/* In case of UHS-I modes, set High Speed Enable */
1477 1478
		if ((ios->timing == MMC_TIMING_MMC_HS400) ||
		    (ios->timing == MMC_TIMING_MMC_HS200) ||
1479
		    (ios->timing == MMC_TIMING_MMC_DDR52) ||
1480
		    (ios->timing == MMC_TIMING_UHS_SDR50) ||
1481 1482
		    (ios->timing == MMC_TIMING_UHS_SDR104) ||
		    (ios->timing == MMC_TIMING_UHS_DDR50) ||
1483
		    (ios->timing == MMC_TIMING_UHS_SDR25))
1484
			ctrl |= SDHCI_CTRL_HISPD;
1485

1486
		if (!host->preset_enabled) {
1487
			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1488 1489 1490 1491
			/*
			 * We only need to set Driver Strength if the
			 * preset value enable is not set.
			 */
1492
			ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1493 1494 1495
			ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
			if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
1496 1497
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_B)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
1498 1499
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
1500 1501 1502
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_D)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_D;
			else {
1503 1504
				pr_warn("%s: invalid driver type, default to driver type B\n",
					mmc_hostname(mmc));
1505 1506
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
			}
1507 1508

			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524
		} else {
			/*
			 * According to SDHC Spec v3.00, if the Preset Value
			 * Enable in the Host Control 2 register is set, we
			 * need to reset SD Clock Enable before changing High
			 * Speed Enable to avoid generating clock gliches.
			 */

			/* Reset SD Clock Enable */
			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			clk &= ~SDHCI_CLOCK_CARD_EN;
			sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

			/* Re-enable SD Clock */
1525
			host->ops->set_clock(host, host->clock);
1526
		}
1527 1528 1529 1530 1531 1532

		/* Reset SD Clock Enable */
		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		clk &= ~SDHCI_CLOCK_CARD_EN;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

1533
		host->ops->set_uhs_signaling(host, ios->timing);
1534
		host->timing = ios->timing;
1535

1536 1537 1538 1539 1540
		if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
				((ios->timing == MMC_TIMING_UHS_SDR12) ||
				 (ios->timing == MMC_TIMING_UHS_SDR25) ||
				 (ios->timing == MMC_TIMING_UHS_SDR50) ||
				 (ios->timing == MMC_TIMING_UHS_SDR104) ||
1541 1542
				 (ios->timing == MMC_TIMING_UHS_DDR50) ||
				 (ios->timing == MMC_TIMING_MMC_DDR52))) {
1543 1544 1545 1546 1547 1548 1549 1550
			u16 preset;

			sdhci_enable_preset_value(host, true);
			preset = sdhci_get_preset_value(host);
			ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
				>> SDHCI_PRESET_DRV_SHIFT;
		}

1551
		/* Re-enable SD Clock */
1552
		host->ops->set_clock(host, host->clock);
1553 1554
	} else
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1555

1556 1557 1558 1559 1560
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1561
	if (host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1562
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
1563

1564
	mmiowb();
1565 1566 1567
	spin_unlock_irqrestore(&host->lock, flags);
}

1568 1569 1570 1571 1572 1573 1574
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);

	sdhci_do_set_ios(host, ios);
}

1575 1576 1577 1578 1579 1580 1581
static int sdhci_do_get_cd(struct sdhci_host *host)
{
	int gpio_cd = mmc_gpio_get_cd(host->mmc);

	if (host->flags & SDHCI_DEVICE_DEAD)
		return 0;

1582 1583
	/* If nonremovable, assume that the card is always present. */
	if (host->mmc->caps & MMC_CAP_NONREMOVABLE)
1584 1585
		return 1;

1586 1587 1588 1589
	/*
	 * Try slot gpio detect, if defined it take precedence
	 * over build in controller functionality
	 */
1590 1591 1592
	if (!IS_ERR_VALUE(gpio_cd))
		return !!gpio_cd;

1593 1594 1595 1596
	/* If polling, assume that the card is always present. */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		return 1;

1597 1598 1599 1600 1601 1602 1603 1604
	/* Host native card detect */
	return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
}

static int sdhci_get_cd(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);

1605
	return sdhci_do_get_cd(host);
1606 1607
}

1608
static int sdhci_check_ro(struct sdhci_host *host)
1609 1610
{
	unsigned long flags;
1611
	int is_readonly;
1612 1613 1614

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1615
	if (host->flags & SDHCI_DEVICE_DEAD)
1616 1617 1618
		is_readonly = 0;
	else if (host->ops->get_ro)
		is_readonly = host->ops->get_ro(host);
P
Pierre Ossman 已提交
1619
	else
1620 1621
		is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
				& SDHCI_WRITE_PROTECT);
1622 1623 1624

	spin_unlock_irqrestore(&host->lock, flags);

1625 1626 1627
	/* This quirk needs to be replaced by a callback-function later */
	return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
		!is_readonly : is_readonly;
1628 1629
}

1630 1631
#define SAMPLE_COUNT	5

1632
static int sdhci_do_get_ro(struct sdhci_host *host)
1633 1634 1635 1636
{
	int i, ro_count;

	if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
1637
		return sdhci_check_ro(host);
1638 1639 1640

	ro_count = 0;
	for (i = 0; i < SAMPLE_COUNT; i++) {
1641
		if (sdhci_check_ro(host)) {
1642 1643 1644 1645 1646 1647 1648 1649
			if (++ro_count > SAMPLE_COUNT / 2)
				return 1;
		}
		msleep(30);
	}
	return 0;
}

1650 1651 1652 1653 1654 1655 1656 1657
static void sdhci_hw_reset(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (host->ops && host->ops->hw_reset)
		host->ops->hw_reset(host);
}

1658
static int sdhci_get_ro(struct mmc_host *mmc)
P
Pierre Ossman 已提交
1659
{
1660
	struct sdhci_host *host = mmc_priv(mmc);
P
Pierre Ossman 已提交
1661

1662
	return sdhci_do_get_ro(host);
1663
}
P
Pierre Ossman 已提交
1664

1665 1666
static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
{
1667
	if (!(host->flags & SDHCI_DEVICE_DEAD)) {
1668
		if (enable)
1669
			host->ier |= SDHCI_INT_CARD_INT;
1670
		else
1671 1672 1673 1674
			host->ier &= ~SDHCI_INT_CARD_INT;

		sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
		sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
1675 1676
		mmiowb();
	}
1677 1678 1679 1680 1681 1682
}

static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
P
Pierre Ossman 已提交
1683

1684
	spin_lock_irqsave(&host->lock, flags);
1685 1686 1687 1688 1689
	if (enable)
		host->flags |= SDHCI_SDIO_IRQ_ENABLED;
	else
		host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;

1690
	sdhci_enable_sdio_irq_nolock(host, enable);
P
Pierre Ossman 已提交
1691 1692 1693
	spin_unlock_irqrestore(&host->lock, flags);
}

1694
static int sdhci_do_start_signal_voltage_switch(struct sdhci_host *host,
1695
						struct mmc_ios *ios)
1696
{
1697
	struct mmc_host *mmc = host->mmc;
1698
	u16 ctrl;
1699
	int ret;
1700

1701 1702 1703 1704 1705 1706
	/*
	 * Signal Voltage Switching is only applicable for Host Controllers
	 * v3.00 and above.
	 */
	if (host->version < SDHCI_SPEC_300)
		return 0;
1707

1708 1709
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

1710
	switch (ios->signal_voltage) {
1711 1712 1713 1714
	case MMC_SIGNAL_VOLTAGE_330:
		/* Set 1.8V Signal Enable in the Host Control2 register to 0 */
		ctrl &= ~SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1715

1716 1717 1718
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc, 2700000,
						    3600000);
1719
			if (ret) {
J
Joe Perches 已提交
1720 1721
				pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
					mmc_hostname(mmc));
1722 1723 1724 1725 1726
				return -EIO;
			}
		}
		/* Wait for 5ms */
		usleep_range(5000, 5500);
1727

1728 1729 1730 1731
		/* 3.3V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_VDD_180))
			return 0;
1732

J
Joe Perches 已提交
1733 1734
		pr_warn("%s: 3.3V regulator output did not became stable\n",
			mmc_hostname(mmc));
1735 1736 1737

		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_180:
1738 1739
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc,
1740 1741
					1700000, 1950000);
			if (ret) {
J
Joe Perches 已提交
1742 1743
				pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
					mmc_hostname(mmc));
1744 1745 1746
				return -EIO;
			}
		}
1747 1748 1749 1750 1751

		/*
		 * Enable 1.8V Signal Enable in the Host Control2
		 * register
		 */
1752 1753
		ctrl |= SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1754

1755 1756 1757 1758
		/* Some controller need to do more when switching */
		if (host->ops->voltage_switch)
			host->ops->voltage_switch(host);

1759 1760 1761 1762
		/* 1.8V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (ctrl & SDHCI_CTRL_VDD_180)
			return 0;
1763

J
Joe Perches 已提交
1764 1765
		pr_warn("%s: 1.8V regulator output did not became stable\n",
			mmc_hostname(mmc));
1766

1767 1768
		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_120:
1769 1770 1771
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc, 1100000,
						    1300000);
1772
			if (ret) {
J
Joe Perches 已提交
1773 1774
				pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
					mmc_hostname(mmc));
1775
				return -EIO;
1776 1777
			}
		}
1778
		return 0;
1779
	default:
1780 1781
		/* No signal voltage switch required */
		return 0;
1782
	}
1783 1784
}

1785
static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
1786
	struct mmc_ios *ios)
1787 1788 1789 1790 1791
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (host->version < SDHCI_SPEC_300)
		return 0;
1792 1793

	return sdhci_do_start_signal_voltage_switch(host, ios);
1794 1795
}

1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806
static int sdhci_card_busy(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	u32 present_state;

	/* Check whether DAT[3:0] is 0000 */
	present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);

	return !(present_state & SDHCI_DATA_LVL_MASK);
}

1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818
static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);
	host->flags |= SDHCI_HS400_TUNING;
	spin_unlock_irqrestore(&host->lock, flags);

	return 0;
}

1819
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
1820
{
1821
	struct sdhci_host *host = mmc_priv(mmc);
1822 1823 1824
	u16 ctrl;
	int tuning_loop_counter = MAX_TUNING_LOOP;
	int err = 0;
1825
	unsigned long flags;
1826
	unsigned int tuning_count = 0;
1827
	bool hs400_tuning;
1828

1829
	spin_lock_irqsave(&host->lock, flags);
1830

1831 1832 1833
	hs400_tuning = host->flags & SDHCI_HS400_TUNING;
	host->flags &= ~SDHCI_HS400_TUNING;

1834 1835 1836
	if (host->tuning_mode == SDHCI_TUNING_MODE_1)
		tuning_count = host->tuning_count;

1837
	/*
W
Weijun Yang 已提交
1838 1839 1840
	 * The Host Controller needs tuning in case of SDR104 and DDR50
	 * mode, and for SDR50 mode when Use Tuning for SDR50 is set in
	 * the Capabilities register.
1841 1842
	 * If the Host Controller supports the HS200 mode then the
	 * tuning function has to be executed.
1843
	 */
1844
	switch (host->timing) {
1845
	/* HS400 tuning is done in HS200 mode */
1846
	case MMC_TIMING_MMC_HS400:
1847 1848 1849
		err = -EINVAL;
		goto out_unlock;

1850
	case MMC_TIMING_MMC_HS200:
1851 1852 1853 1854 1855 1856 1857 1858
		/*
		 * Periodic re-tuning for HS400 is not expected to be needed, so
		 * disable it here.
		 */
		if (hs400_tuning)
			tuning_count = 0;
		break;

1859
	case MMC_TIMING_UHS_SDR104:
W
Weijun Yang 已提交
1860
	case MMC_TIMING_UHS_DDR50:
1861 1862 1863 1864 1865 1866 1867 1868 1869
		break;

	case MMC_TIMING_UHS_SDR50:
		if (host->flags & SDHCI_SDR50_NEEDS_TUNING ||
		    host->flags & SDHCI_SDR104_NEEDS_TUNING)
			break;
		/* FALLTHROUGH */

	default:
1870
		goto out_unlock;
1871 1872
	}

1873
	if (host->ops->platform_execute_tuning) {
1874
		spin_unlock_irqrestore(&host->lock, flags);
1875 1876 1877 1878
		err = host->ops->platform_execute_tuning(host, opcode);
		return err;
	}

1879 1880
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl |= SDHCI_CTRL_EXEC_TUNING;
1881 1882
	if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
		ctrl |= SDHCI_CTRL_TUNED_CLK;
1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

	/*
	 * As per the Host Controller spec v3.00, tuning command
	 * generates Buffer Read Ready interrupt, so enable that.
	 *
	 * Note: The spec clearly says that when tuning sequence
	 * is being performed, the controller does not generate
	 * interrupts other than Buffer Read Ready interrupt. But
	 * to make sure we don't hit a controller bug, we _only_
	 * enable Buffer Read Ready interrupt here.
	 */
1895 1896
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
1897 1898 1899 1900 1901 1902 1903

	/*
	 * Issue CMD19 repeatedly till Execute Tuning is set to 0 or the number
	 * of loops reaches 40 times or a timeout of 150ms occurs.
	 */
	do {
		struct mmc_command cmd = {0};
1904
		struct mmc_request mrq = {NULL};
1905

1906
		cmd.opcode = opcode;
1907 1908 1909 1910 1911 1912
		cmd.arg = 0;
		cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
		cmd.retries = 0;
		cmd.data = NULL;
		cmd.error = 0;

1913 1914 1915
		if (tuning_loop_counter-- == 0)
			break;

1916 1917 1918 1919 1920 1921 1922 1923
		mrq.cmd = &cmd;
		host->mrq = &mrq;

		/*
		 * In response to CMD19, the card sends 64 bytes of tuning
		 * block to the Host Controller. So we set the block size
		 * to 64 here.
		 */
1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934
		if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200) {
			if (mmc->ios.bus_width == MMC_BUS_WIDTH_8)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128),
					     SDHCI_BLOCK_SIZE);
			else if (mmc->ios.bus_width == MMC_BUS_WIDTH_4)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
					     SDHCI_BLOCK_SIZE);
		} else {
			sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
				     SDHCI_BLOCK_SIZE);
		}
1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948

		/*
		 * The tuning block is sent by the card to the host controller.
		 * So we set the TRNS_READ bit in the Transfer Mode register.
		 * This also takes care of setting DMA Enable and Multi Block
		 * Select in the same register to 0.
		 */
		sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);

		sdhci_send_command(host, &cmd);

		host->cmd = NULL;
		host->mrq = NULL;

1949
		spin_unlock_irqrestore(&host->lock, flags);
1950 1951 1952 1953
		/* Wait for Buffer Read Ready interrupt */
		wait_event_interruptible_timeout(host->buf_ready_int,
					(host->tuning_done == 1),
					msecs_to_jiffies(50));
1954
		spin_lock_irqsave(&host->lock, flags);
1955 1956

		if (!host->tuning_done) {
1957
			pr_info(DRIVER_NAME ": Timeout waiting for Buffer Read Ready interrupt during tuning procedure, falling back to fixed sampling clock\n");
1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969
			ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
			ctrl &= ~SDHCI_CTRL_TUNED_CLK;
			ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
			sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

			err = -EIO;
			goto out;
		}

		host->tuning_done = 0;

		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1970 1971 1972 1973

		/* eMMC spec does not require a delay between tuning cycles */
		if (opcode == MMC_SEND_TUNING_BLOCK)
			mdelay(1);
1974 1975 1976 1977 1978 1979
	} while (ctrl & SDHCI_CTRL_EXEC_TUNING);

	/*
	 * The Host Driver has exhausted the maximum number of loops allowed,
	 * so use fixed sampling frequency.
	 */
1980
	if (tuning_loop_counter < 0) {
1981 1982
		ctrl &= ~SDHCI_CTRL_TUNED_CLK;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1983 1984
	}
	if (!(ctrl & SDHCI_CTRL_TUNED_CLK)) {
1985
		pr_info(DRIVER_NAME ": Tuning procedure failed, falling back to fixed sampling clock\n");
1986
		err = -EIO;
1987 1988 1989
	}

out:
1990
	if (tuning_count) {
1991 1992 1993 1994 1995 1996 1997 1998
		/*
		 * In case tuning fails, host controllers which support
		 * re-tuning can try tuning again at a later time, when the
		 * re-tuning timer expires.  So for these controllers, we
		 * return 0. Since there might be other controllers who do not
		 * have this capability, we return error for them.
		 */
		err = 0;
1999 2000
	}

2001
	host->mmc->retune_period = err ? 0 : tuning_count;
2002

2003 2004
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2005
out_unlock:
2006
	spin_unlock_irqrestore(&host->lock, flags);
2007 2008 2009
	return err;
}

2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021
static int sdhci_select_drive_strength(struct mmc_card *card,
				       unsigned int max_dtr, int host_drv,
				       int card_drv, int *drv_type)
{
	struct sdhci_host *host = mmc_priv(card->host);

	if (!host->ops->select_drive_strength)
		return 0;

	return host->ops->select_drive_strength(host, card, max_dtr, host_drv,
						card_drv, drv_type);
}
2022 2023

static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2024 2025 2026 2027 2028 2029 2030 2031 2032
{
	/* Host Controller v3.00 defines preset value registers */
	if (host->version < SDHCI_SPEC_300)
		return;

	/*
	 * We only enable or disable Preset Value if they are not already
	 * enabled or disabled respectively. Otherwise, we bail out.
	 */
2033 2034 2035 2036 2037 2038 2039 2040
	if (host->preset_enabled != enable) {
		u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

		if (enable)
			ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
		else
			ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

2041
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2042 2043 2044 2045 2046 2047 2048

		if (enable)
			host->flags |= SDHCI_PV_ENABLED;
		else
			host->flags &= ~SDHCI_PV_ENABLED;

		host->preset_enabled = enable;
2049
	}
2050 2051
}

2052 2053 2054 2055 2056 2057
static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
				int err)
{
	struct sdhci_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

2058
	if (data->host_cookie != COOKIE_UNMAPPED)
2059 2060 2061 2062 2063
		dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
			     data->flags & MMC_DATA_WRITE ?
			       DMA_TO_DEVICE : DMA_FROM_DEVICE);

	data->host_cookie = COOKIE_UNMAPPED;
2064 2065 2066 2067 2068 2069 2070
}

static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
			       bool is_first_req)
{
	struct sdhci_host *host = mmc_priv(mmc);

2071
	mrq->data->host_cookie = COOKIE_UNMAPPED;
2072 2073

	if (host->flags & SDHCI_REQ_USE_DMA)
2074
		sdhci_pre_dma_transfer(host, mrq->data, COOKIE_PRE_MAPPED);
2075 2076
}

2077
static void sdhci_card_event(struct mmc_host *mmc)
2078
{
2079
	struct sdhci_host *host = mmc_priv(mmc);
2080
	unsigned long flags;
2081
	int present;
2082

2083 2084 2085 2086
	/* First check if client has provided their own card event */
	if (host->ops->card_event)
		host->ops->card_event(host);

2087 2088
	present = sdhci_do_get_cd(host);

2089 2090
	spin_lock_irqsave(&host->lock, flags);

2091
	/* Check host->mrq first in case we are runtime suspended */
2092
	if (host->mrq && !present) {
2093
		pr_err("%s: Card removed during transfer!\n",
2094
			mmc_hostname(host->mmc));
2095
		pr_err("%s: Resetting controller.\n",
2096
			mmc_hostname(host->mmc));
2097

2098 2099
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2100

2101 2102
		host->mrq->cmd->error = -ENOMEDIUM;
		tasklet_schedule(&host->finish_tasklet);
2103 2104 2105
	}

	spin_unlock_irqrestore(&host->lock, flags);
2106 2107 2108 2109
}

static const struct mmc_host_ops sdhci_ops = {
	.request	= sdhci_request,
2110 2111
	.post_req	= sdhci_post_req,
	.pre_req	= sdhci_pre_req,
2112
	.set_ios	= sdhci_set_ios,
2113
	.get_cd		= sdhci_get_cd,
2114 2115 2116 2117
	.get_ro		= sdhci_get_ro,
	.hw_reset	= sdhci_hw_reset,
	.enable_sdio_irq = sdhci_enable_sdio_irq,
	.start_signal_voltage_switch	= sdhci_start_signal_voltage_switch,
2118
	.prepare_hs400_tuning		= sdhci_prepare_hs400_tuning,
2119
	.execute_tuning			= sdhci_execute_tuning,
2120
	.select_drive_strength		= sdhci_select_drive_strength,
2121
	.card_event			= sdhci_card_event,
2122
	.card_busy	= sdhci_card_busy,
2123 2124 2125 2126 2127 2128 2129 2130
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

2131 2132 2133 2134 2135 2136 2137 2138
static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;
	struct mmc_request *mrq;

	host = (struct sdhci_host*)param;

2139 2140
	spin_lock_irqsave(&host->lock, flags);

2141 2142 2143 2144
        /*
         * If this tasklet gets rescheduled while running, it will
         * be run again afterwards but without any active request.
         */
2145 2146
	if (!host->mrq) {
		spin_unlock_irqrestore(&host->lock, flags);
2147
		return;
2148
	}
2149 2150 2151 2152 2153

	del_timer(&host->timer);

	mrq = host->mrq;

2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169
	/*
	 * Always unmap the data buffers if they were mapped by
	 * sdhci_prepare_data() whenever we finish with a request.
	 * This avoids leaking DMA mappings on error.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		struct mmc_data *data = mrq->data;

		if (data && data->host_cookie == COOKIE_MAPPED) {
			dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
				     (data->flags & MMC_DATA_READ) ?
				     DMA_FROM_DEVICE : DMA_TO_DEVICE);
			data->host_cookie = COOKIE_UNMAPPED;
		}
	}

2170 2171 2172 2173
	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
P
Pierre Ossman 已提交
2174
	if (!(host->flags & SDHCI_DEVICE_DEAD) &&
2175
	    ((mrq->cmd && mrq->cmd->error) ||
2176 2177 2178 2179
	     (mrq->sbc && mrq->sbc->error) ||
	     (mrq->data && ((mrq->data->error && !mrq->data->stop) ||
			    (mrq->data->stop && mrq->data->stop->error))) ||
	     (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
2180 2181

		/* Some controllers need this kick or reset won't work here */
2182
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
2183
			/* This is to force an update */
2184
			host->ops->set_clock(host, host->clock);
2185 2186 2187

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
2188 2189
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2190 2191 2192 2193 2194 2195
	}

	host->mrq = NULL;
	host->cmd = NULL;
	host->data = NULL;

2196
#ifndef SDHCI_USE_LEDS_CLASS
2197
	sdhci_deactivate_led(host);
2198
#endif
2199

2200
	mmiowb();
2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
}

static void sdhci_timeout_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)data;

	spin_lock_irqsave(&host->lock, flags);

	if (host->mrq) {
2216 2217
		pr_err("%s: Timeout waiting for hardware interrupt.\n",
		       mmc_hostname(host->mmc));
2218 2219 2220
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
2221
			host->data->error = -ETIMEDOUT;
2222 2223 2224
			sdhci_finish_data(host);
		} else {
			if (host->cmd)
P
Pierre Ossman 已提交
2225
				host->cmd->error = -ETIMEDOUT;
2226
			else
P
Pierre Ossman 已提交
2227
				host->mrq->cmd->error = -ETIMEDOUT;
2228 2229 2230 2231 2232

			tasklet_schedule(&host->finish_tasklet);
		}
	}

2233
	mmiowb();
2234 2235 2236 2237 2238 2239 2240 2241 2242
	spin_unlock_irqrestore(&host->lock, flags);
}

/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

2243
static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask, u32 *mask)
2244 2245 2246 2247
{
	BUG_ON(intmask == 0);

	if (!host->cmd) {
2248 2249
		pr_err("%s: Got command interrupt 0x%08x even though no command operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2250 2251 2252 2253
		sdhci_dumpregs(host);
		return;
	}

2254 2255 2256 2257 2258 2259
	if (intmask & (SDHCI_INT_TIMEOUT | SDHCI_INT_CRC |
		       SDHCI_INT_END_BIT | SDHCI_INT_INDEX)) {
		if (intmask & SDHCI_INT_TIMEOUT)
			host->cmd->error = -ETIMEDOUT;
		else
			host->cmd->error = -EILSEQ;
2260

2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277
		/*
		 * If this command initiates a data phase and a response
		 * CRC error is signalled, the card can start transferring
		 * data - the card may have received the command without
		 * error.  We must not terminate the mmc_request early.
		 *
		 * If the card did not receive the command or returned an
		 * error which prevented it sending data, the data phase
		 * will time out.
		 */
		if (host->cmd->data &&
		    (intmask & (SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)) ==
		     SDHCI_INT_CRC) {
			host->cmd = NULL;
			return;
		}

2278
		tasklet_schedule(&host->finish_tasklet);
2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294
		return;
	}

	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * Unfortunately this is overloaded on the "data complete"
	 * interrupt, so we need to take some care when handling
	 * it.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
	if (host->cmd->flags & MMC_RSP_BUSY) {
		if (host->cmd->data)
2295
			DBG("Cannot wait for busy signal when also doing a data transfer");
2296 2297 2298 2299
		else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ)
				&& !host->busy_handle) {
			/* Mark that command complete before busy is ended */
			host->busy_handle = 1;
2300
			return;
2301
		}
2302 2303 2304

		/* The controller does not support the end-of-busy IRQ,
		 * fall through and take the SDHCI_INT_RESPONSE */
2305 2306 2307
	} else if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
		   host->cmd->opcode == MMC_STOP_TRANSMISSION && !host->data) {
		*mask &= ~SDHCI_INT_DATA_END;
2308 2309 2310
	}

	if (intmask & SDHCI_INT_RESPONSE)
2311
		sdhci_finish_command(host);
2312 2313
}

2314
#ifdef CONFIG_MMC_DEBUG
2315
static void sdhci_adma_show_error(struct sdhci_host *host)
2316 2317
{
	const char *name = mmc_hostname(host->mmc);
2318
	void *desc = host->adma_table;
2319 2320 2321 2322

	sdhci_dumpregs(host);

	while (true) {
2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335
		struct sdhci_adma2_64_desc *dma_desc = desc;

		if (host->flags & SDHCI_USE_64_BIT_DMA)
			DBG("%s: %p: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    name, desc, le32_to_cpu(dma_desc->addr_hi),
			    le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
		else
			DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    name, desc, le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
2336

2337
		desc += host->desc_sz;
2338

2339
		if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
2340 2341 2342 2343
			break;
	}
}
#else
2344
static void sdhci_adma_show_error(struct sdhci_host *host) { }
2345 2346
#endif

2347 2348
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
2349
	u32 command;
2350 2351
	BUG_ON(intmask == 0);

2352 2353
	/* CMD19 generates _only_ Buffer Read Ready interrupt */
	if (intmask & SDHCI_INT_DATA_AVAIL) {
2354 2355 2356
		command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
		if (command == MMC_SEND_TUNING_BLOCK ||
		    command == MMC_SEND_TUNING_BLOCK_HS200) {
2357 2358 2359 2360 2361 2362
			host->tuning_done = 1;
			wake_up(&host->buf_ready_int);
			return;
		}
	}

2363 2364
	if (!host->data) {
		/*
2365 2366 2367
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
2368
		 */
2369
		if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
2370 2371 2372 2373 2374
			if (intmask & SDHCI_INT_DATA_TIMEOUT) {
				host->cmd->error = -ETIMEDOUT;
				tasklet_schedule(&host->finish_tasklet);
				return;
			}
2375
			if (intmask & SDHCI_INT_DATA_END) {
2376 2377 2378 2379 2380 2381 2382 2383 2384
				/*
				 * Some cards handle busy-end interrupt
				 * before the command completed, so make
				 * sure we do things in the proper order.
				 */
				if (host->busy_handle)
					sdhci_finish_command(host);
				else
					host->busy_handle = 1;
2385 2386 2387
				return;
			}
		}
2388

2389 2390
		pr_err("%s: Got data interrupt 0x%08x even though no data operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2391 2392 2393 2394 2395 2396
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
2397
		host->data->error = -ETIMEDOUT;
2398 2399 2400 2401 2402
	else if (intmask & SDHCI_INT_DATA_END_BIT)
		host->data->error = -EILSEQ;
	else if ((intmask & SDHCI_INT_DATA_CRC) &&
		SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
			!= MMC_BUS_TEST_R)
P
Pierre Ossman 已提交
2403
		host->data->error = -EILSEQ;
2404
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
2405
		pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
2406
		sdhci_adma_show_error(host);
2407
		host->data->error = -EIO;
2408 2409
		if (host->ops->adma_workaround)
			host->ops->adma_workaround(host, intmask);
2410
	}
2411

P
Pierre Ossman 已提交
2412
	if (host->data->error)
2413 2414
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
2415
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
2416 2417
			sdhci_transfer_pio(host);

2418 2419 2420 2421
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
2422 2423 2424 2425
		 *
		 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
		 * should return a valid address to continue from, but as
		 * some controllers are faulty, don't trust them.
2426
		 */
2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443
		if (intmask & SDHCI_INT_DMA_END) {
			u32 dmastart, dmanow;
			dmastart = sg_dma_address(host->data->sg);
			dmanow = dmastart + host->data->bytes_xfered;
			/*
			 * Force update to the next DMA block boundary.
			 */
			dmanow = (dmanow &
				~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
				SDHCI_DEFAULT_BOUNDARY_SIZE;
			host->data->bytes_xfered = dmanow - dmastart;
			DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
				" next 0x%08x\n",
				mmc_hostname(host->mmc), dmastart,
				host->data->bytes_xfered, dmanow);
			sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
		}
2444

2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456
		if (intmask & SDHCI_INT_DATA_END) {
			if (host->cmd) {
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
2457 2458 2459
	}
}

2460
static irqreturn_t sdhci_irq(int irq, void *dev_id)
2461
{
2462
	irqreturn_t result = IRQ_NONE;
2463
	struct sdhci_host *host = dev_id;
2464
	u32 intmask, mask, unexpected = 0;
2465
	int max_loops = 16;
2466 2467 2468

	spin_lock(&host->lock);

2469
	if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
2470
		spin_unlock(&host->lock);
2471
		return IRQ_NONE;
2472 2473
	}

2474
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
2475
	if (!intmask || intmask == 0xffffffff) {
2476 2477 2478 2479
		result = IRQ_NONE;
		goto out;
	}

2480 2481 2482 2483 2484
	do {
		/* Clear selected interrupts. */
		mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
				  SDHCI_INT_BUS_POWER);
		sdhci_writel(host, mask, SDHCI_INT_STATUS);
2485

2486 2487
		DBG("*** %s got interrupt: 0x%08x\n",
			mmc_hostname(host->mmc), intmask);
2488

2489 2490 2491
		if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
			u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
2492

2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503
			/*
			 * There is a observation on i.mx esdhc.  INSERT
			 * bit will be immediately set again when it gets
			 * cleared, if a card is inserted.  We have to mask
			 * the irq to prevent interrupt storm which will
			 * freeze the system.  And the REMOVE gets the
			 * same situation.
			 *
			 * More testing are needed here to ensure it works
			 * for other platforms though.
			 */
2504 2505 2506 2507 2508 2509
			host->ier &= ~(SDHCI_INT_CARD_INSERT |
				       SDHCI_INT_CARD_REMOVE);
			host->ier |= present ? SDHCI_INT_CARD_REMOVE :
					       SDHCI_INT_CARD_INSERT;
			sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
			sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2510 2511 2512

			sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
				     SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
2513 2514 2515 2516

			host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
						       SDHCI_INT_CARD_REMOVE);
			result = IRQ_WAKE_THREAD;
2517
		}
2518

2519
		if (intmask & SDHCI_INT_CMD_MASK)
2520 2521
			sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK,
				      &intmask);
2522

2523 2524
		if (intmask & SDHCI_INT_DATA_MASK)
			sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2525

2526 2527 2528
		if (intmask & SDHCI_INT_BUS_POWER)
			pr_err("%s: Card is consuming too much power!\n",
				mmc_hostname(host->mmc));
2529

2530 2531 2532 2533 2534
		if (intmask & SDHCI_INT_CARD_INT) {
			sdhci_enable_sdio_irq_nolock(host, false);
			host->thread_isr |= SDHCI_INT_CARD_INT;
			result = IRQ_WAKE_THREAD;
		}
P
Pierre Ossman 已提交
2535

2536 2537 2538 2539
		intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
			     SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
			     SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
			     SDHCI_INT_CARD_INT);
P
Pierre Ossman 已提交
2540

2541 2542 2543 2544
		if (intmask) {
			unexpected |= intmask;
			sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		}
2545

2546 2547
		if (result == IRQ_NONE)
			result = IRQ_HANDLED;
2548

2549 2550
		intmask = sdhci_readl(host, SDHCI_INT_STATUS);
	} while (intmask && --max_loops);
2551 2552 2553
out:
	spin_unlock(&host->lock);

2554 2555 2556 2557 2558
	if (unexpected) {
		pr_err("%s: Unexpected interrupt 0x%08x.\n",
			   mmc_hostname(host->mmc), unexpected);
		sdhci_dumpregs(host);
	}
P
Pierre Ossman 已提交
2559

2560 2561 2562
	return result;
}

2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573
static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
{
	struct sdhci_host *host = dev_id;
	unsigned long flags;
	u32 isr;

	spin_lock_irqsave(&host->lock, flags);
	isr = host->thread_isr;
	host->thread_isr = 0;
	spin_unlock_irqrestore(&host->lock, flags);

2574 2575 2576 2577 2578
	if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
		sdhci_card_event(host->mmc);
		mmc_detect_change(host->mmc, msecs_to_jiffies(200));
	}

2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590
	if (isr & SDHCI_INT_CARD_INT) {
		sdio_run_irqs(host->mmc);

		spin_lock_irqsave(&host->lock, flags);
		if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
			sdhci_enable_sdio_irq_nolock(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}

	return isr ? IRQ_HANDLED : IRQ_NONE;
}

2591 2592 2593 2594 2595 2596 2597
/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM
K
Kevin Liu 已提交
2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612
void sdhci_enable_irq_wakeups(struct sdhci_host *host)
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val |= mask ;
	/* Avoid fake wake up */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);

2613
static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
K
Kevin Liu 已提交
2614 2615 2616 2617 2618 2619 2620 2621 2622
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
2623

2624
int sdhci_suspend_host(struct sdhci_host *host)
2625
{
2626 2627
	sdhci_disable_card_detection(host);

2628 2629
	mmc_retune_timer_stop(host->mmc);
	mmc_retune_needed(host->mmc);
2630

K
Kevin Liu 已提交
2631
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
2632 2633 2634
		host->ier = 0;
		sdhci_writel(host, 0, SDHCI_INT_ENABLE);
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
K
Kevin Liu 已提交
2635 2636 2637 2638 2639
		free_irq(host->irq, host);
	} else {
		sdhci_enable_irq_wakeups(host);
		enable_irq_wake(host->irq);
	}
2640
	return 0;
2641 2642
}

2643
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
2644

2645 2646
int sdhci_resume_host(struct sdhci_host *host)
{
2647
	int ret = 0;
2648

2649
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2650 2651 2652
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
2653

2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664
	if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
	    (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
		/* Card keeps power but host controller does not */
		sdhci_init(host, 0);
		host->pwr = 0;
		host->clock = 0;
		sdhci_do_set_ios(host, &host->mmc->ios);
	} else {
		sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
		mmiowb();
	}
2665

2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
		ret = request_threaded_irq(host->irq, sdhci_irq,
					   sdhci_thread_irq, IRQF_SHARED,
					   mmc_hostname(host->mmc), host);
		if (ret)
			return ret;
	} else {
		sdhci_disable_irq_wakeups(host);
		disable_irq_wake(host->irq);
	}

2677 2678
	sdhci_enable_card_detection(host);

2679
	return ret;
2680 2681
}

2682
EXPORT_SYMBOL_GPL(sdhci_resume_host);
2683 2684 2685 2686 2687

int sdhci_runtime_suspend_host(struct sdhci_host *host)
{
	unsigned long flags;

2688 2689
	mmc_retune_timer_stop(host->mmc);
	mmc_retune_needed(host->mmc);
2690 2691

	spin_lock_irqsave(&host->lock, flags);
2692 2693 2694
	host->ier &= SDHCI_INT_CARD_INT;
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2695 2696
	spin_unlock_irqrestore(&host->lock, flags);

2697
	synchronize_hardirq(host->irq);
2698 2699 2700 2701 2702

	spin_lock_irqsave(&host->lock, flags);
	host->runtime_suspended = true;
	spin_unlock_irqrestore(&host->lock, flags);

2703
	return 0;
2704 2705 2706 2707 2708 2709
}
EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);

int sdhci_runtime_resume_host(struct sdhci_host *host)
{
	unsigned long flags;
2710
	int host_flags = host->flags;
2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721

	if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}

	sdhci_init(host, 0);

	/* Force clock and power re-program */
	host->pwr = 0;
	host->clock = 0;
2722
	sdhci_do_start_signal_voltage_switch(host, &host->mmc->ios);
2723 2724
	sdhci_do_set_ios(host, &host->mmc->ios);

2725 2726 2727 2728 2729 2730
	if ((host_flags & SDHCI_PV_ENABLED) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
		spin_lock_irqsave(&host->lock, flags);
		sdhci_enable_preset_value(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}
2731 2732 2733 2734 2735 2736

	spin_lock_irqsave(&host->lock, flags);

	host->runtime_suspended = false;

	/* Enable SDIO IRQ */
2737
	if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
2738 2739 2740 2741 2742 2743 2744
		sdhci_enable_sdio_irq_nolock(host, true);

	/* Enable Card Detection */
	sdhci_enable_card_detection(host);

	spin_unlock_irqrestore(&host->lock, flags);

2745
	return 0;
2746 2747 2748
}
EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);

2749
#endif /* CONFIG_PM */
2750

2751 2752
/*****************************************************************************\
 *                                                                           *
2753
 * Device allocation/registration                                            *
2754 2755 2756
 *                                                                           *
\*****************************************************************************/

2757 2758
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
2759 2760 2761 2762
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

2763
	WARN_ON(dev == NULL);
2764

2765
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
2766
	if (!mmc)
2767
		return ERR_PTR(-ENOMEM);
2768 2769 2770

	host = mmc_priv(mmc);
	host->mmc = mmc;
2771 2772
	host->mmc_host_ops = sdhci_ops;
	mmc->ops = &host->mmc_host_ops;
2773

2774 2775
	return host;
}
2776

2777
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
2778

2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808
static int sdhci_set_dma_mask(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;
	struct device *dev = mmc_dev(mmc);
	int ret = -EINVAL;

	if (host->quirks2 & SDHCI_QUIRK2_BROKEN_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_64_BIT_DMA;

	/* Try 64-bit mask if hardware is capable  of it */
	if (host->flags & SDHCI_USE_64_BIT_DMA) {
		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64));
		if (ret) {
			pr_warn("%s: Failed to set 64-bit DMA mask.\n",
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_64_BIT_DMA;
		}
	}

	/* 32-bit mask as default & fallback */
	if (ret) {
		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
		if (ret)
			pr_warn("%s: Failed to set 32-bit DMA mask.\n",
				mmc_hostname(mmc));
	}

	return ret;
}

2809 2810 2811
int sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc;
2812
	u32 caps[2] = {0, 0};
2813 2814
	u32 max_current_caps;
	unsigned int ocr_avail;
2815
	unsigned int override_timeout_clk;
2816
	u32 max_clk;
2817
	int ret;
2818

2819 2820 2821
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
2822

2823
	mmc = host->mmc;
2824

2825 2826
	if (debug_quirks)
		host->quirks = debug_quirks;
2827 2828
	if (debug_quirks2)
		host->quirks2 = debug_quirks2;
2829

2830 2831
	override_timeout_clk = host->timeout_clk;

2832
	sdhci_do_reset(host, SDHCI_RESET_ALL);
2833

2834
	host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
2835 2836
	host->version = (host->version & SDHCI_SPEC_VER_MASK)
				>> SDHCI_SPEC_VER_SHIFT;
2837
	if (host->version > SDHCI_SPEC_300) {
2838 2839
		pr_err("%s: Unknown controller version (%d). You may experience problems.\n",
		       mmc_hostname(mmc), host->version);
2840 2841
	}

2842
	caps[0] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ? host->caps :
2843
		sdhci_readl(host, SDHCI_CAPABILITIES);
2844

2845 2846 2847 2848
	if (host->version >= SDHCI_SPEC_300)
		caps[1] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ?
			host->caps1 :
			sdhci_readl(host, SDHCI_CAPABILITIES_1);
2849

2850
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
2851
		host->flags |= SDHCI_USE_SDMA;
2852
	else if (!(caps[0] & SDHCI_CAN_DO_SDMA))
2853
		DBG("Controller doesn't have SDMA capability\n");
2854
	else
2855
		host->flags |= SDHCI_USE_SDMA;
2856

2857
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
2858
		(host->flags & SDHCI_USE_SDMA)) {
R
Rolf Eike Beer 已提交
2859
		DBG("Disabling DMA as it is marked broken\n");
2860
		host->flags &= ~SDHCI_USE_SDMA;
2861 2862
	}

2863 2864
	if ((host->version >= SDHCI_SPEC_200) &&
		(caps[0] & SDHCI_CAN_DO_ADMA2))
2865
		host->flags |= SDHCI_USE_ADMA;
2866 2867 2868 2869 2870 2871 2872

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

2873 2874 2875 2876 2877 2878 2879
	/*
	 * It is assumed that a 64-bit capable device has set a 64-bit DMA mask
	 * and *must* do 64-bit DMA.  A driver has the opportunity to change
	 * that during the first call to ->enable_dma().  Similarly
	 * SDHCI_QUIRK2_BROKEN_64_BIT_DMA must be left to the drivers to
	 * implement.
	 */
2880
	if (caps[0] & SDHCI_CAN_64BIT)
2881 2882
		host->flags |= SDHCI_USE_64_BIT_DMA;

2883
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894
		ret = sdhci_set_dma_mask(host);

		if (!ret && host->ops->enable_dma)
			ret = host->ops->enable_dma(host);

		if (ret) {
			pr_warn("%s: No suitable DMA available - falling back to PIO\n",
				mmc_hostname(mmc));
			host->flags &= ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);

			ret = 0;
2895 2896 2897
		}
	}

2898 2899 2900 2901
	/* SDMA does not support 64-bit DMA */
	if (host->flags & SDHCI_USE_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_SDMA;

2902
	if (host->flags & SDHCI_USE_ADMA) {
2903 2904 2905
		dma_addr_t dma;
		void *buf;

2906
		/*
2907 2908 2909 2910
		 * The DMA descriptor table size is calculated as the maximum
		 * number of segments times 2, to allow for an alignment
		 * descriptor for each segment, plus 1 for a nop end descriptor,
		 * all multipled by the descriptor size.
2911
		 */
2912 2913 2914 2915 2916 2917 2918 2919 2920
		if (host->flags & SDHCI_USE_64_BIT_DMA) {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_64_DESC_SZ;
			host->desc_sz = SDHCI_ADMA2_64_DESC_SZ;
		} else {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_32_DESC_SZ;
			host->desc_sz = SDHCI_ADMA2_32_DESC_SZ;
		}
2921

2922
		host->align_buffer_sz = SDHCI_MAX_SEGS * SDHCI_ADMA2_ALIGN;
2923 2924 2925
		buf = dma_alloc_coherent(mmc_dev(mmc), host->align_buffer_sz +
					 host->adma_table_sz, &dma, GFP_KERNEL);
		if (!buf) {
J
Joe Perches 已提交
2926
			pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
2927 2928
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
2929 2930
		} else if ((dma + host->align_buffer_sz) &
			   (SDHCI_ADMA2_DESC_ALIGN - 1)) {
J
Joe Perches 已提交
2931 2932
			pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
				mmc_hostname(mmc));
2933
			host->flags &= ~SDHCI_USE_ADMA;
2934 2935 2936 2937 2938
			dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
					  host->adma_table_sz, buf, dma);
		} else {
			host->align_buffer = buf;
			host->align_addr = dma;
2939

2940 2941 2942
			host->adma_table = buf + host->align_buffer_sz;
			host->adma_addr = dma + host->align_buffer_sz;
		}
2943 2944
	}

2945 2946 2947 2948 2949
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
2950
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
2951
		host->dma_mask = DMA_BIT_MASK(64);
2952
		mmc_dev(mmc)->dma_mask = &host->dma_mask;
2953
	}
2954

2955
	if (host->version >= SDHCI_SPEC_300)
2956
		host->max_clk = (caps[0] & SDHCI_CLOCK_V3_BASE_MASK)
2957 2958
			>> SDHCI_CLOCK_BASE_SHIFT;
	else
2959
		host->max_clk = (caps[0] & SDHCI_CLOCK_BASE_MASK)
2960 2961
			>> SDHCI_CLOCK_BASE_SHIFT;

2962
	host->max_clk *= 1000000;
2963 2964
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
2965
		if (!host->ops->get_max_clock) {
2966 2967
			pr_err("%s: Hardware doesn't specify base clock frequency.\n",
			       mmc_hostname(mmc));
2968 2969 2970
			return -ENODEV;
		}
		host->max_clk = host->ops->get_max_clock(host);
2971
	}
2972

2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988
	/*
	 * In case of Host Controller v3.00, find out whether clock
	 * multiplier is supported.
	 */
	host->clk_mul = (caps[1] & SDHCI_CLOCK_MUL_MASK) >>
			SDHCI_CLOCK_MUL_SHIFT;

	/*
	 * In case the value in Clock Multiplier is 0, then programmable
	 * clock mode is not supported, otherwise the actual clock
	 * multiplier is one more than the value of Clock Multiplier
	 * in the Capabilities Register.
	 */
	if (host->clk_mul)
		host->clk_mul += 1;

2989 2990 2991
	/*
	 * Set host parameters.
	 */
2992 2993
	max_clk = host->max_clk;

2994
	if (host->ops->get_min_clock)
2995
		mmc->f_min = host->ops->get_min_clock(host);
2996 2997 2998
	else if (host->version >= SDHCI_SPEC_300) {
		if (host->clk_mul) {
			mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
2999
			max_clk = host->max_clk * host->clk_mul;
3000 3001 3002
		} else
			mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
	} else
3003
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
3004

3005
	if (!mmc->f_max || mmc->f_max > max_clk)
3006 3007
		mmc->f_max = max_clk;

3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019
	if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
		host->timeout_clk = (caps[0] & SDHCI_TIMEOUT_CLK_MASK) >>
					SDHCI_TIMEOUT_CLK_SHIFT;
		if (host->timeout_clk == 0) {
			if (host->ops->get_timeout_clock) {
				host->timeout_clk =
					host->ops->get_timeout_clock(host);
			} else {
				pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
					mmc_hostname(mmc));
				return -ENODEV;
			}
3020 3021
		}

3022 3023
		if (caps[0] & SDHCI_TIMEOUT_CLK_UNIT)
			host->timeout_clk *= 1000;
3024

3025 3026 3027
		if (override_timeout_clk)
			host->timeout_clk = override_timeout_clk;

3028
		mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
3029
			host->ops->get_max_timeout_count(host) : 1 << 27;
3030 3031
		mmc->max_busy_timeout /= host->timeout_clk;
	}
3032

3033
	mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
3034
	mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
3035 3036 3037

	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
		host->flags |= SDHCI_AUTO_CMD12;
3038

3039
	/* Auto-CMD23 stuff only works in ADMA or PIO. */
A
Andrei Warkentin 已提交
3040
	if ((host->version >= SDHCI_SPEC_300) &&
3041
	    ((host->flags & SDHCI_USE_ADMA) ||
3042 3043
	     !(host->flags & SDHCI_USE_SDMA)) &&
	     !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
3044 3045 3046 3047 3048 3049
		host->flags |= SDHCI_AUTO_CMD23;
		DBG("%s: Auto-CMD23 available\n", mmc_hostname(mmc));
	} else {
		DBG("%s: Auto-CMD23 unavailable\n", mmc_hostname(mmc));
	}

3050 3051 3052 3053 3054 3055 3056
	/*
	 * A controller may support 8-bit width, but the board itself
	 * might not have the pins brought out.  Boards that support
	 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
	 * their platform code before calling sdhci_add_host(), and we
	 * won't assume 8-bit width for hosts without that CAP.
	 */
3057
	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
3058
		mmc->caps |= MMC_CAP_4_BIT_DATA;
3059

3060 3061 3062
	if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
		mmc->caps &= ~MMC_CAP_CMD23;

3063
	if (caps[0] & SDHCI_CAN_DO_HISPD)
3064
		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
3065

3066
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
3067 3068
	    !(mmc->caps & MMC_CAP_NONREMOVABLE) &&
	    IS_ERR_VALUE(mmc_gpio_get_cd(host->mmc)))
3069 3070
		mmc->caps |= MMC_CAP_NEEDS_POLL;

3071 3072 3073 3074
	/* If there are external regulators, get them */
	if (mmc_regulator_get_supply(mmc) == -EPROBE_DEFER)
		return -EPROBE_DEFER;

3075
	/* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
3076 3077 3078 3079
	if (!IS_ERR(mmc->supply.vqmmc)) {
		ret = regulator_enable(mmc->supply.vqmmc);
		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
						    1950000))
3080 3081 3082
			caps[1] &= ~(SDHCI_SUPPORT_SDR104 |
					SDHCI_SUPPORT_SDR50 |
					SDHCI_SUPPORT_DDR50);
3083 3084 3085
		if (ret) {
			pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
				mmc_hostname(mmc), ret);
3086
			mmc->supply.vqmmc = ERR_PTR(-EINVAL);
3087
		}
3088
	}
3089

3090 3091 3092 3093
	if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V)
		caps[1] &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
		       SDHCI_SUPPORT_DDR50);

3094 3095 3096
	/* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
	if (caps[1] & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
		       SDHCI_SUPPORT_DDR50))
3097 3098 3099
		mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;

	/* SDR104 supports also implies SDR50 support */
3100
	if (caps[1] & SDHCI_SUPPORT_SDR104) {
3101
		mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
3102 3103 3104
		/* SD3.0: SDR104 is supported so (for eMMC) the caps2
		 * field can be promoted to support HS200.
		 */
3105
		if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
3106
			mmc->caps2 |= MMC_CAP2_HS200;
3107
	} else if (caps[1] & SDHCI_SUPPORT_SDR50)
3108 3109
		mmc->caps |= MMC_CAP_UHS_SDR50;

3110 3111 3112 3113
	if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
	    (caps[1] & SDHCI_SUPPORT_HS400))
		mmc->caps2 |= MMC_CAP2_HS400;

3114 3115 3116 3117 3118 3119
	if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
	    (IS_ERR(mmc->supply.vqmmc) ||
	     !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
					     1300000)))
		mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;

3120 3121
	if ((caps[1] & SDHCI_SUPPORT_DDR50) &&
		!(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
3122 3123
		mmc->caps |= MMC_CAP_UHS_DDR50;

3124
	/* Does the host need tuning for SDR50? */
3125 3126 3127
	if (caps[1] & SDHCI_USE_SDR50_TUNING)
		host->flags |= SDHCI_SDR50_NEEDS_TUNING;

3128
	/* Does the host need tuning for SDR104 / HS200? */
3129
	if (mmc->caps2 & MMC_CAP2_HS200)
3130
		host->flags |= SDHCI_SDR104_NEEDS_TUNING;
3131

3132 3133 3134 3135 3136 3137 3138 3139
	/* Driver Type(s) (A, C, D) supported by the host */
	if (caps[1] & SDHCI_DRIVER_TYPE_A)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
	if (caps[1] & SDHCI_DRIVER_TYPE_C)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
	if (caps[1] & SDHCI_DRIVER_TYPE_D)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_D;

3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154
	/* Initial value for re-tuning timer count */
	host->tuning_count = (caps[1] & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
			      SDHCI_RETUNING_TIMER_COUNT_SHIFT;

	/*
	 * In case Re-tuning Timer is not disabled, the actual value of
	 * re-tuning timer will be 2 ^ (n - 1).
	 */
	if (host->tuning_count)
		host->tuning_count = 1 << (host->tuning_count - 1);

	/* Re-tuning mode supported by the Host Controller */
	host->tuning_mode = (caps[1] & SDHCI_RETUNING_MODE_MASK) >>
			     SDHCI_RETUNING_MODE_SHIFT;

3155
	ocr_avail = 0;
3156

3157 3158 3159 3160 3161 3162 3163 3164
	/*
	 * According to SD Host Controller spec v3.00, if the Host System
	 * can afford more than 150mA, Host Driver should set XPC to 1. Also
	 * the value is meaningful only if Voltage Support in the Capabilities
	 * register is set. The actual current value is 4 times the register
	 * value.
	 */
	max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
3165
	if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
3166
		int curr = regulator_get_current_limit(mmc->supply.vmmc);
3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179
		if (curr > 0) {

			/* convert to SDHCI_MAX_CURRENT format */
			curr = curr/1000;  /* convert to mA */
			curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;

			curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
			max_current_caps =
				(curr << SDHCI_MAX_CURRENT_330_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_300_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_180_SHIFT);
		}
	}
3180 3181

	if (caps[0] & SDHCI_CAN_VDD_330) {
3182
		ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
3183

A
Aaron Lu 已提交
3184
		mmc->max_current_330 = ((max_current_caps &
3185 3186 3187 3188 3189
				   SDHCI_MAX_CURRENT_330_MASK) >>
				   SDHCI_MAX_CURRENT_330_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
	if (caps[0] & SDHCI_CAN_VDD_300) {
3190
		ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
3191

A
Aaron Lu 已提交
3192
		mmc->max_current_300 = ((max_current_caps &
3193 3194 3195 3196 3197
				   SDHCI_MAX_CURRENT_300_MASK) >>
				   SDHCI_MAX_CURRENT_300_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
	if (caps[0] & SDHCI_CAN_VDD_180) {
3198 3199
		ocr_avail |= MMC_VDD_165_195;

A
Aaron Lu 已提交
3200
		mmc->max_current_180 = ((max_current_caps &
3201 3202 3203 3204 3205
				   SDHCI_MAX_CURRENT_180_MASK) >>
				   SDHCI_MAX_CURRENT_180_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}

3206 3207 3208 3209 3210
	/* If OCR set by host, use it instead. */
	if (host->ocr_mask)
		ocr_avail = host->ocr_mask;

	/* If OCR set by external regulators, give it highest prio. */
3211
	if (mmc->ocr_avail)
3212
		ocr_avail = mmc->ocr_avail;
3213

3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225
	mmc->ocr_avail = ocr_avail;
	mmc->ocr_avail_sdio = ocr_avail;
	if (host->ocr_avail_sdio)
		mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
	mmc->ocr_avail_sd = ocr_avail;
	if (host->ocr_avail_sd)
		mmc->ocr_avail_sd &= host->ocr_avail_sd;
	else /* normal SD controllers don't support 1.8V */
		mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
	mmc->ocr_avail_mmc = ocr_avail;
	if (host->ocr_avail_mmc)
		mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
3226 3227

	if (mmc->ocr_avail == 0) {
3228 3229
		pr_err("%s: Hardware doesn't report any support voltages.\n",
		       mmc_hostname(mmc));
3230
		return -ENODEV;
3231 3232
	}

3233 3234 3235
	spin_lock_init(&host->lock);

	/*
3236 3237
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
3238
	 */
3239
	if (host->flags & SDHCI_USE_ADMA)
3240
		mmc->max_segs = SDHCI_MAX_SEGS;
3241
	else if (host->flags & SDHCI_USE_SDMA)
3242
		mmc->max_segs = 1;
3243
	else /* PIO */
3244
		mmc->max_segs = SDHCI_MAX_SEGS;
3245 3246

	/*
3247 3248 3249
	 * Maximum number of sectors in one transfer. Limited by SDMA boundary
	 * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
	 * is less anyway.
3250
	 */
3251
	mmc->max_req_size = 524288;
3252 3253 3254

	/*
	 * Maximum segment size. Could be one segment with the maximum number
3255 3256
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
3257
	 */
3258 3259 3260 3261 3262 3263
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
			mmc->max_seg_size = 65535;
		else
			mmc->max_seg_size = 65536;
	} else {
3264
		mmc->max_seg_size = mmc->max_req_size;
3265
	}
3266

3267 3268 3269 3270
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
3271 3272 3273
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
3274
		mmc->max_blk_size = (caps[0] & SDHCI_MAX_BLOCK_MASK) >>
3275 3276
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
J
Joe Perches 已提交
3277 3278
			pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
				mmc_hostname(mmc));
3279 3280 3281 3282 3283
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
3284

3285 3286 3287
	/*
	 * Maximum block count.
	 */
3288
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
3289

3290 3291 3292 3293 3294 3295
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

3296
	setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
3297

3298
	init_waitqueue_head(&host->buf_ready_int);
3299

3300 3301
	sdhci_init(host, 0);

3302 3303
	ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
				   IRQF_SHARED,	mmc_hostname(mmc), host);
3304 3305 3306
	if (ret) {
		pr_err("%s: Failed to request IRQ %d: %d\n",
		       mmc_hostname(mmc), host->irq, ret);
3307
		goto untasklet;
3308
	}
3309 3310 3311 3312 3313

#ifdef CONFIG_MMC_DEBUG
	sdhci_dumpregs(host);
#endif

3314
#ifdef SDHCI_USE_LEDS_CLASS
H
Helmut Schaa 已提交
3315 3316 3317
	snprintf(host->led_name, sizeof(host->led_name),
		"%s::", mmc_hostname(mmc));
	host->led.name = host->led_name;
3318 3319 3320 3321
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

3322
	ret = led_classdev_register(mmc_dev(mmc), &host->led);
3323 3324 3325
	if (ret) {
		pr_err("%s: Failed to register LED device: %d\n",
		       mmc_hostname(mmc), ret);
3326
		goto reset;
3327
	}
3328 3329
#endif

3330 3331
	mmiowb();

3332 3333
	mmc_add_host(mmc);

3334
	pr_info("%s: SDHCI controller on %s [%s] using %s\n",
3335
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
3336 3337
		(host->flags & SDHCI_USE_ADMA) ?
		(host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
3338
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
3339

3340 3341
	sdhci_enable_card_detection(host);

3342 3343
	return 0;

3344
#ifdef SDHCI_USE_LEDS_CLASS
3345
reset:
3346
	sdhci_do_reset(host, SDHCI_RESET_ALL);
3347 3348
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3349 3350
	free_irq(host->irq, host);
#endif
3351
untasklet:
3352 3353 3354 3355 3356
	tasklet_kill(&host->finish_tasklet);

	return ret;
}

3357
EXPORT_SYMBOL_GPL(sdhci_add_host);
3358

P
Pierre Ossman 已提交
3359
void sdhci_remove_host(struct sdhci_host *host, int dead)
3360
{
3361
	struct mmc_host *mmc = host->mmc;
P
Pierre Ossman 已提交
3362 3363 3364 3365 3366 3367 3368 3369
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

		if (host->mrq) {
3370
			pr_err("%s: Controller removed during "
3371
				" transfer!\n", mmc_hostname(mmc));
P
Pierre Ossman 已提交
3372 3373 3374 3375 3376 3377 3378 3379

			host->mrq->cmd->error = -ENOMEDIUM;
			tasklet_schedule(&host->finish_tasklet);
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

3380 3381
	sdhci_disable_card_detection(host);

3382
	mmc_remove_host(mmc);
3383

3384
#ifdef SDHCI_USE_LEDS_CLASS
3385 3386 3387
	led_classdev_unregister(&host->led);
#endif

P
Pierre Ossman 已提交
3388
	if (!dead)
3389
		sdhci_do_reset(host, SDHCI_RESET_ALL);
3390

3391 3392
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3393 3394 3395 3396 3397
	free_irq(host->irq, host);

	del_timer_sync(&host->timer);

	tasklet_kill(&host->finish_tasklet);
3398

3399 3400
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
3401

3402
	if (host->align_buffer)
3403 3404 3405
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
3406

3407
	host->adma_table = NULL;
3408
	host->align_buffer = NULL;
3409 3410
}

3411
EXPORT_SYMBOL_GPL(sdhci_remove_host);
3412

3413
void sdhci_free_host(struct sdhci_host *host)
3414
{
3415
	mmc_free_host(host->mmc);
3416 3417
}

3418
EXPORT_SYMBOL_GPL(sdhci_free_host);
3419 3420 3421 3422 3423 3424 3425 3426 3427

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
3428
	pr_info(DRIVER_NAME
3429
		": Secure Digital Host Controller Interface driver\n");
3430
	pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
3431

3432
	return 0;
3433 3434 3435 3436 3437 3438 3439 3440 3441
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

3442
module_param(debug_quirks, uint, 0444);
3443
module_param(debug_quirks2, uint, 0444);
3444

3445
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
3446
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
3447
MODULE_LICENSE("GPL");
3448

3449
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
3450
MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");