sdhci.c 101.0 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16
 */

#include <linux/delay.h>
A
Adrian Hunter 已提交
17
#include <linux/ktime.h>
18
#include <linux/highmem.h>
19
#include <linux/io.h>
20
#include <linux/module.h>
21
#include <linux/dma-mapping.h>
22
#include <linux/slab.h>
23
#include <linux/scatterlist.h>
24
#include <linux/swiotlb.h>
M
Marek Szyprowski 已提交
25
#include <linux/regulator/consumer.h>
26
#include <linux/pm_runtime.h>
27
#include <linux/of.h>
28

29 30
#include <linux/leds.h>

31
#include <linux/mmc/mmc.h>
32
#include <linux/mmc/host.h>
33
#include <linux/mmc/card.h>
34
#include <linux/mmc/sdio.h>
35
#include <linux/mmc/slot-gpio.h>
36 37 38 39 40 41

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
42
	pr_debug("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)
43

44 45 46
#define SDHCI_DUMP(f, x...) \
	pr_err("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)

47 48
#define MAX_TUNING_LOOP 40

49
static unsigned int debug_quirks = 0;
50
static unsigned int debug_quirks2;
51

52 53
static void sdhci_finish_data(struct sdhci_host *);

54
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
55

56
void sdhci_dumpregs(struct sdhci_host *host)
57
{
58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93
	SDHCI_DUMP("============ SDHCI REGISTER DUMP ===========\n");

	SDHCI_DUMP("Sys addr:  0x%08x | Version:  0x%08x\n",
		   sdhci_readl(host, SDHCI_DMA_ADDRESS),
		   sdhci_readw(host, SDHCI_HOST_VERSION));
	SDHCI_DUMP("Blk size:  0x%08x | Blk cnt:  0x%08x\n",
		   sdhci_readw(host, SDHCI_BLOCK_SIZE),
		   sdhci_readw(host, SDHCI_BLOCK_COUNT));
	SDHCI_DUMP("Argument:  0x%08x | Trn mode: 0x%08x\n",
		   sdhci_readl(host, SDHCI_ARGUMENT),
		   sdhci_readw(host, SDHCI_TRANSFER_MODE));
	SDHCI_DUMP("Present:   0x%08x | Host ctl: 0x%08x\n",
		   sdhci_readl(host, SDHCI_PRESENT_STATE),
		   sdhci_readb(host, SDHCI_HOST_CONTROL));
	SDHCI_DUMP("Power:     0x%08x | Blk gap:  0x%08x\n",
		   sdhci_readb(host, SDHCI_POWER_CONTROL),
		   sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
	SDHCI_DUMP("Wake-up:   0x%08x | Clock:    0x%08x\n",
		   sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
		   sdhci_readw(host, SDHCI_CLOCK_CONTROL));
	SDHCI_DUMP("Timeout:   0x%08x | Int stat: 0x%08x\n",
		   sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
		   sdhci_readl(host, SDHCI_INT_STATUS));
	SDHCI_DUMP("Int enab:  0x%08x | Sig enab: 0x%08x\n",
		   sdhci_readl(host, SDHCI_INT_ENABLE),
		   sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
	SDHCI_DUMP("AC12 err:  0x%08x | Slot int: 0x%08x\n",
		   sdhci_readw(host, SDHCI_ACMD12_ERR),
		   sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
	SDHCI_DUMP("Caps:      0x%08x | Caps_1:   0x%08x\n",
		   sdhci_readl(host, SDHCI_CAPABILITIES),
		   sdhci_readl(host, SDHCI_CAPABILITIES_1));
	SDHCI_DUMP("Cmd:       0x%08x | Max curr: 0x%08x\n",
		   sdhci_readw(host, SDHCI_COMMAND),
		   sdhci_readl(host, SDHCI_MAX_CURRENT));
	SDHCI_DUMP("Resp[0]:   0x%08x | Resp[1]:  0x%08x\n",
94 95
		   sdhci_readl(host, SDHCI_RESPONSE),
		   sdhci_readl(host, SDHCI_RESPONSE + 4));
96
	SDHCI_DUMP("Resp[2]:   0x%08x | Resp[3]:  0x%08x\n",
97 98
		   sdhci_readl(host, SDHCI_RESPONSE + 8),
		   sdhci_readl(host, SDHCI_RESPONSE + 12));
99 100
	SDHCI_DUMP("Host ctl2: 0x%08x\n",
		   sdhci_readw(host, SDHCI_HOST_CONTROL2));
101

102
	if (host->flags & SDHCI_USE_ADMA) {
103 104 105 106 107 108 109 110 111 112
		if (host->flags & SDHCI_USE_64_BIT_DMA) {
			SDHCI_DUMP("ADMA Err:  0x%08x | ADMA Ptr: 0x%08x%08x\n",
				   sdhci_readl(host, SDHCI_ADMA_ERROR),
				   sdhci_readl(host, SDHCI_ADMA_ADDRESS_HI),
				   sdhci_readl(host, SDHCI_ADMA_ADDRESS));
		} else {
			SDHCI_DUMP("ADMA Err:  0x%08x | ADMA Ptr: 0x%08x\n",
				   sdhci_readl(host, SDHCI_ADMA_ERROR),
				   sdhci_readl(host, SDHCI_ADMA_ADDRESS));
		}
113
	}
114

115
	SDHCI_DUMP("============================================\n");
116
}
117
EXPORT_SYMBOL_GPL(sdhci_dumpregs);
118 119 120 121 122 123 124

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

125 126 127 128 129
static inline bool sdhci_data_line_cmd(struct mmc_command *cmd)
{
	return cmd->data || cmd->flags & MMC_RSP_BUSY;
}

130 131
static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
132
	u32 present;
133

134
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
135
	    !mmc_card_is_removable(host->mmc))
136 137
		return;

138 139 140
	if (enable) {
		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
141

142 143 144 145 146
		host->ier |= present ? SDHCI_INT_CARD_REMOVE :
				       SDHCI_INT_CARD_INSERT;
	} else {
		host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
	}
147 148 149

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
150 151 152 153 154 155 156 157 158 159 160 161
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
	if (host->bus_on)
		return;
	host->bus_on = true;
	pm_runtime_get_noresume(host->mmc->parent);
}

static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
	if (!host->bus_on)
		return;
	host->bus_on = false;
	pm_runtime_put_noidle(host->mmc->parent);
}

178
void sdhci_reset(struct sdhci_host *host, u8 mask)
179
{
A
Adrian Hunter 已提交
180
	ktime_t timeout;
181

182
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
183

184
	if (mask & SDHCI_RESET_ALL) {
185
		host->clock = 0;
186 187 188 189
		/* Reset-all turns off SD Bus Power */
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
	}
190

191
	/* Wait max 100 ms */
A
Adrian Hunter 已提交
192
	timeout = ktime_add_ms(ktime_get(), 100);
193 194

	/* hw clears the bit when it's done */
195
	while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
A
Adrian Hunter 已提交
196
		if (ktime_after(ktime_get(), timeout)) {
197
			pr_err("%s: Reset 0x%x never completed.\n",
198 199 200 201
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
A
Adrian Hunter 已提交
202
		udelay(10);
203
	}
204 205 206 207 208 209
}
EXPORT_SYMBOL_GPL(sdhci_reset);

static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
{
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
210 211 212
		struct mmc_host *mmc = host->mmc;

		if (!mmc->ops->get_cd(mmc))
213 214
			return;
	}
215

216
	host->ops->reset(host, mask);
217

218 219 220 221 222 223 224 225
	if (mask & SDHCI_RESET_ALL) {
		if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
			if (host->ops->enable_dma)
				host->ops->enable_dma(host);
		}

		/* Resetting the controller clears many */
		host->preset_enabled = false;
226
	}
227 228
}

229
static void sdhci_set_default_irqs(struct sdhci_host *host)
230
{
231 232 233 234 235 236
	host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
		    SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
		    SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
		    SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
		    SDHCI_INT_RESPONSE;

237 238 239 240
	if (host->tuning_mode == SDHCI_TUNING_MODE_2 ||
	    host->tuning_mode == SDHCI_TUNING_MODE_3)
		host->ier |= SDHCI_INT_RETUNE;

241 242
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
243 244 245 246 247 248 249 250 251 252 253 254
}

static void sdhci_init(struct sdhci_host *host, int soft)
{
	struct mmc_host *mmc = host->mmc;

	if (soft)
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
	else
		sdhci_do_reset(host, SDHCI_RESET_ALL);

	sdhci_set_default_irqs(host);
255

A
Adrian Hunter 已提交
256 257
	host->cqe_on = false;

258 259 260
	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
261
		mmc->ops->set_ios(mmc, &mmc->ios);
262
	}
263
}
264

265 266
static void sdhci_reinit(struct sdhci_host *host)
{
267
	sdhci_init(host, 0);
268
	sdhci_enable_card_detection(host);
269 270
}

271
static void __sdhci_led_activate(struct sdhci_host *host)
272 273 274
{
	u8 ctrl;

275
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
276
	ctrl |= SDHCI_CTRL_LED;
277
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
278 279
}

280
static void __sdhci_led_deactivate(struct sdhci_host *host)
281 282 283
{
	u8 ctrl;

284
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
285
	ctrl &= ~SDHCI_CTRL_LED;
286
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
287 288
}

289
#if IS_REACHABLE(CONFIG_LEDS_CLASS)
290
static void sdhci_led_control(struct led_classdev *led,
291
			      enum led_brightness brightness)
292 293 294 295 296 297
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

298 299 300
	if (host->runtime_suspended)
		goto out;

301
	if (brightness == LED_OFF)
302
		__sdhci_led_deactivate(host);
303
	else
304
		__sdhci_led_activate(host);
305
out:
306 307
	spin_unlock_irqrestore(&host->lock, flags);
}
308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357

static int sdhci_led_register(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;

	snprintf(host->led_name, sizeof(host->led_name),
		 "%s::", mmc_hostname(mmc));

	host->led.name = host->led_name;
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

	return led_classdev_register(mmc_dev(mmc), &host->led);
}

static void sdhci_led_unregister(struct sdhci_host *host)
{
	led_classdev_unregister(&host->led);
}

static inline void sdhci_led_activate(struct sdhci_host *host)
{
}

static inline void sdhci_led_deactivate(struct sdhci_host *host)
{
}

#else

static inline int sdhci_led_register(struct sdhci_host *host)
{
	return 0;
}

static inline void sdhci_led_unregister(struct sdhci_host *host)
{
}

static inline void sdhci_led_activate(struct sdhci_host *host)
{
	__sdhci_led_activate(host);
}

static inline void sdhci_led_deactivate(struct sdhci_host *host)
{
	__sdhci_led_deactivate(host);
}

358 359
#endif

360 361 362 363 364 365
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
366
static void sdhci_read_block_pio(struct sdhci_host *host)
367
{
368 369
	unsigned long flags;
	size_t blksize, len, chunk;
370
	u32 uninitialized_var(scratch);
371
	u8 *buf;
372

P
Pierre Ossman 已提交
373
	DBG("PIO reading\n");
374

P
Pierre Ossman 已提交
375
	blksize = host->data->blksz;
376
	chunk = 0;
377

378
	local_irq_save(flags);
379

P
Pierre Ossman 已提交
380
	while (blksize) {
F
Fabio Estevam 已提交
381
		BUG_ON(!sg_miter_next(&host->sg_miter));
382

383
		len = min(host->sg_miter.length, blksize);
384

385 386
		blksize -= len;
		host->sg_miter.consumed = len;
387

388
		buf = host->sg_miter.addr;
389

390 391
		while (len) {
			if (chunk == 0) {
392
				scratch = sdhci_readl(host, SDHCI_BUFFER);
393
				chunk = 4;
P
Pierre Ossman 已提交
394
			}
395 396 397 398 399 400 401

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
402
		}
P
Pierre Ossman 已提交
403
	}
404 405 406 407

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
408
}
409

P
Pierre Ossman 已提交
410 411
static void sdhci_write_block_pio(struct sdhci_host *host)
{
412 413 414 415
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
416

P
Pierre Ossman 已提交
417 418 419
	DBG("PIO writing\n");

	blksize = host->data->blksz;
420 421
	chunk = 0;
	scratch = 0;
422

423
	local_irq_save(flags);
424

P
Pierre Ossman 已提交
425
	while (blksize) {
F
Fabio Estevam 已提交
426
		BUG_ON(!sg_miter_next(&host->sg_miter));
P
Pierre Ossman 已提交
427

428 429 430 431 432 433
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
434

435 436 437 438 439 440 441 442
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
443
				sdhci_writel(host, scratch, SDHCI_BUFFER);
444 445
				chunk = 0;
				scratch = 0;
446 447 448
			}
		}
	}
449 450 451 452

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
453 454 455 456 457 458
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

459
	if (host->blocks == 0)
P
Pierre Ossman 已提交
460 461 462 463 464 465 466
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

467 468 469 470 471 472 473 474 475
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

476
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
477 478 479
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

P
Pierre Ossman 已提交
480 481 482 483
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
484

485 486
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
487 488
			break;
	}
489

P
Pierre Ossman 已提交
490
	DBG("PIO transfer complete.\n");
491 492
}

493
static int sdhci_pre_dma_transfer(struct sdhci_host *host,
494
				  struct mmc_data *data, int cookie)
495 496 497
{
	int sg_count;

498 499 500 501 502
	/*
	 * If the data buffers are already mapped, return the previous
	 * dma_map_sg() result.
	 */
	if (data->host_cookie == COOKIE_PRE_MAPPED)
503 504 505
		return data->sg_count;

	sg_count = dma_map_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
506
			      mmc_get_dma_dir(data));
507 508 509 510 511

	if (sg_count == 0)
		return -ENOSPC;

	data->sg_count = sg_count;
512
	data->host_cookie = cookie;
513 514 515 516

	return sg_count;
}

517 518 519
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
520
	return kmap_atomic(sg_page(sg)) + sg->offset;
521 522 523 524
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
525
	kunmap_atomic(buffer);
526 527 528
	local_irq_restore(*flags);
}

529 530
static void sdhci_adma_write_desc(struct sdhci_host *host, void *desc,
				  dma_addr_t addr, int len, unsigned cmd)
B
Ben Dooks 已提交
531
{
532
	struct sdhci_adma2_64_desc *dma_desc = desc;
B
Ben Dooks 已提交
533

534
	/* 32-bit and 64-bit descriptors have these members in same position */
535 536
	dma_desc->cmd = cpu_to_le16(cmd);
	dma_desc->len = cpu_to_le16(len);
537 538 539 540
	dma_desc->addr_lo = cpu_to_le32((u32)addr);

	if (host->flags & SDHCI_USE_64_BIT_DMA)
		dma_desc->addr_hi = cpu_to_le32((u64)addr >> 32);
B
Ben Dooks 已提交
541 542
}

543 544
static void sdhci_adma_mark_end(void *desc)
{
545
	struct sdhci_adma2_64_desc *dma_desc = desc;
546

547
	/* 32-bit and 64-bit descriptors have 'cmd' in same position */
548
	dma_desc->cmd |= cpu_to_le16(ADMA2_END);
549 550
}

551 552
static void sdhci_adma_table_pre(struct sdhci_host *host,
	struct mmc_data *data, int sg_count)
553 554 555
{
	struct scatterlist *sg;
	unsigned long flags;
556 557 558 559
	dma_addr_t addr, align_addr;
	void *desc, *align;
	char *buffer;
	int len, offset, i;
560 561 562 563 564 565

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

566
	host->sg_count = sg_count;
567

568
	desc = host->adma_table;
569 570 571 572 573 574 575 576 577
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
578 579 580
		 * The SDHCI specification states that ADMA addresses must
		 * be 32-bit aligned. If they aren't, then we use a bounce
		 * buffer for the (up to three) bytes that screw up the
581 582
		 * alignment.
		 */
583 584
		offset = (SDHCI_ADMA2_ALIGN - (addr & SDHCI_ADMA2_MASK)) &
			 SDHCI_ADMA2_MASK;
585 586 587 588 589 590 591
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

B
Ben Dooks 已提交
592
			/* tran, valid */
593
			sdhci_adma_write_desc(host, desc, align_addr, offset,
A
Adrian Hunter 已提交
594
					      ADMA2_TRAN_VALID);
595 596 597

			BUG_ON(offset > 65536);

598 599
			align += SDHCI_ADMA2_ALIGN;
			align_addr += SDHCI_ADMA2_ALIGN;
600

601
			desc += host->desc_sz;
602 603 604 605 606 607 608

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

609 610 611 612 613 614
		if (len) {
			/* tran, valid */
			sdhci_adma_write_desc(host, desc, addr, len,
					      ADMA2_TRAN_VALID);
			desc += host->desc_sz;
		}
615 616 617 618 619

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
620
		WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
621 622
	}

623
	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
624
		/* Mark the last descriptor as the terminating descriptor */
625
		if (desc != host->adma_table) {
626
			desc -= host->desc_sz;
627
			sdhci_adma_mark_end(desc);
628 629
		}
	} else {
630
		/* Add a terminating entry - nop, end, valid */
631
		sdhci_adma_write_desc(host, desc, 0, 0, ADMA2_NOP_END_VALID);
632
	}
633 634 635 636 637 638 639
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	struct scatterlist *sg;
	int i, size;
640
	void *align;
641 642 643
	char *buffer;
	unsigned long flags;

644 645
	if (data->flags & MMC_DATA_READ) {
		bool has_unaligned = false;
646

647 648 649 650 651 652
		/* Do a quick scan of the SG list for any unaligned mappings */
		for_each_sg(data->sg, sg, host->sg_count, i)
			if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
				has_unaligned = true;
				break;
			}
653

654 655
		if (has_unaligned) {
			dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
656
					    data->sg_len, DMA_FROM_DEVICE);
657

658
			align = host->align_buffer;
659

660 661 662 663 664 665 666 667
			for_each_sg(data->sg, sg, host->sg_count, i) {
				if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
					size = SDHCI_ADMA2_ALIGN -
					       (sg_dma_address(sg) & SDHCI_ADMA2_MASK);

					buffer = sdhci_kmap_atomic(sg, &flags);
					memcpy(buffer, align, size);
					sdhci_kunmap_atomic(buffer, &flags);
668

669 670
					align += SDHCI_ADMA2_ALIGN;
				}
671 672 673 674 675
			}
		}
	}
}

676
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
677
{
678
	u8 count;
679
	struct mmc_data *data = cmd->data;
680
	unsigned target_timeout, current_timeout;
681

682 683 684 685 686 687
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
688
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
689
		return 0xE;
690

691
	/* Unspecified timeout, assume max */
692
	if (!data && !cmd->busy_timeout)
693
		return 0xE;
694

695 696
	/* timeout in us */
	if (!data)
697
		target_timeout = cmd->busy_timeout * 1000;
698
	else {
699
		target_timeout = DIV_ROUND_UP(data->timeout_ns, 1000);
700 701 702 703 704 705 706 707
		if (host->clock && data->timeout_clks) {
			unsigned long long val;

			/*
			 * data->timeout_clks is in units of clock cycles.
			 * host->clock is in Hz.  target_timeout is in us.
			 * Hence, us = 1000000 * cycles / Hz.  Round up.
			 */
708
			val = 1000000ULL * data->timeout_clks;
709 710 711 712
			if (do_div(val, host->clock))
				target_timeout++;
			target_timeout += val;
		}
713
	}
714

715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
735 736
		DBG("Too large timeout 0x%x requested for CMD%d!\n",
		    count, cmd->opcode);
737 738 739
		count = 0xE;
	}

740 741 742
	return count;
}

743 744 745 746 747 748
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
749
		host->ier = (host->ier & ~pio_irqs) | dma_irqs;
750
	else
751 752 753 754
		host->ier = (host->ier & ~dma_irqs) | pio_irqs;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
755 756
}

757
static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
758 759
{
	u8 count;
760 761 762 763 764 765 766 767 768 769 770

	if (host->ops->set_timeout) {
		host->ops->set_timeout(host, cmd);
	} else {
		count = sdhci_calc_timeout(host, cmd);
		sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
	}
}

static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
{
771
	u8 ctrl;
772
	struct mmc_data *data = cmd->data;
773

774
	if (sdhci_data_line_cmd(cmd))
775
		sdhci_set_timeout(host, cmd);
776 777

	if (!data)
778 779
		return;

780 781
	WARN_ON(host->data);

782 783 784 785 786 787 788
	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;
789
	host->data->bytes_xfered = 0;
790

791
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
792
		struct scatterlist *sg;
793
		unsigned int length_mask, offset_mask;
794
		int i;
795

796 797 798 799 800 801 802 803 804
		host->flags |= SDHCI_REQ_USE_DMA;

		/*
		 * FIXME: This doesn't account for merging when mapping the
		 * scatterlist.
		 *
		 * The assumption here being that alignment and lengths are
		 * the same after DMA mapping to device address space.
		 */
805
		length_mask = 0;
806
		offset_mask = 0;
807
		if (host->flags & SDHCI_USE_ADMA) {
808
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE) {
809
				length_mask = 3;
810 811 812 813 814 815 816
				/*
				 * As we use up to 3 byte chunks to work
				 * around alignment problems, we need to
				 * check the offset as well.
				 */
				offset_mask = 3;
			}
817 818
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
819
				length_mask = 3;
820 821
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				offset_mask = 3;
822 823
		}

824
		if (unlikely(length_mask | offset_mask)) {
825
			for_each_sg(data->sg, sg, data->sg_len, i) {
826
				if (sg->length & length_mask) {
827
					DBG("Reverting to PIO because of transfer size (%d)\n",
828
					    sg->length);
829 830 831
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
832
				if (sg->offset & offset_mask) {
833
					DBG("Reverting to PIO because of bad alignment\n");
834 835 836 837 838 839 840
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

841
	if (host->flags & SDHCI_REQ_USE_DMA) {
842
		int sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858

		if (sg_cnt <= 0) {
			/*
			 * This only happens when someone fed
			 * us an invalid request.
			 */
			WARN_ON(1);
			host->flags &= ~SDHCI_REQ_USE_DMA;
		} else if (host->flags & SDHCI_USE_ADMA) {
			sdhci_adma_table_pre(host, data, sg_cnt);

			sdhci_writel(host, host->adma_addr, SDHCI_ADMA_ADDRESS);
			if (host->flags & SDHCI_USE_64_BIT_DMA)
				sdhci_writel(host,
					     (u64)host->adma_addr >> 32,
					     SDHCI_ADMA_ADDRESS_HI);
859
		} else {
860 861 862
			WARN_ON(sg_cnt != 1);
			sdhci_writel(host, sg_dma_address(data->sg),
				SDHCI_DMA_ADDRESS);
863 864 865
		}
	}

866 867 868 869 870 871
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
872
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
873 874
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
875 876 877 878 879 880
			(host->flags & SDHCI_USE_ADMA)) {
			if (host->flags & SDHCI_USE_64_BIT_DMA)
				ctrl |= SDHCI_CTRL_ADMA64;
			else
				ctrl |= SDHCI_CTRL_ADMA32;
		} else {
881
			ctrl |= SDHCI_CTRL_SDMA;
882
		}
883
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
884 885
	}

886
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
887 888 889 890 891 892 893 894
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
895
		host->blocks = data->blocks;
896
	}
897

898 899
	sdhci_set_transfer_irqs(host);

900
	/* Set the DMA boundary value and block size */
901 902
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(host->sdma_boundary, data->blksz),
		     SDHCI_BLOCK_SIZE);
903
	sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
904 905
}

906 907 908
static inline bool sdhci_auto_cmd12(struct sdhci_host *host,
				    struct mmc_request *mrq)
{
909 910
	return !mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) &&
	       !mrq->cap_cmd_during_tfr;
911 912
}

913
static void sdhci_set_transfer_mode(struct sdhci_host *host,
914
	struct mmc_command *cmd)
915
{
916
	u16 mode = 0;
917
	struct mmc_data *data = cmd->data;
918

919
	if (data == NULL) {
920 921 922 923
		if (host->quirks2 &
			SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
			sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
		} else {
924
		/* clear Auto CMD settings for no data CMDs */
925 926
			mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
			sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
927
				SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
928
		}
929
		return;
930
	}
931

932 933
	WARN_ON(!host->data);

934 935 936
	if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
		mode = SDHCI_TRNS_BLK_CNT_EN;

937
	if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
938
		mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI;
939 940 941 942
		/*
		 * If we are sending CMD23, CMD12 never gets sent
		 * on successful completion (so no Auto-CMD12).
		 */
943
		if (sdhci_auto_cmd12(host, cmd->mrq) &&
944
		    (cmd->opcode != SD_IO_RW_EXTENDED))
945
			mode |= SDHCI_TRNS_AUTO_CMD12;
946
		else if (cmd->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
947
			mode |= SDHCI_TRNS_AUTO_CMD23;
948
			sdhci_writel(host, cmd->mrq->sbc->arg, SDHCI_ARGUMENT2);
949
		}
950
	}
951

952 953
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
954
	if (host->flags & SDHCI_REQ_USE_DMA)
955 956
		mode |= SDHCI_TRNS_DMA;

957
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
958 959
}

960 961 962 963 964 965 966 967 968 969
static bool sdhci_needs_reset(struct sdhci_host *host, struct mmc_request *mrq)
{
	return (!(host->flags & SDHCI_DEVICE_DEAD) &&
		((mrq->cmd && mrq->cmd->error) ||
		 (mrq->sbc && mrq->sbc->error) ||
		 (mrq->data && ((mrq->data->error && !mrq->data->stop) ||
				(mrq->data->stop && mrq->data->stop->error))) ||
		 (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST)));
}

970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992
static void __sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
{
	int i;

	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		if (host->mrqs_done[i] == mrq) {
			WARN_ON(1);
			return;
		}
	}

	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		if (!host->mrqs_done[i]) {
			host->mrqs_done[i] = mrq;
			break;
		}
	}

	WARN_ON(i >= SDHCI_MAX_MRQS);

	tasklet_schedule(&host->finish_tasklet);
}

993 994
static void sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
{
995 996 997 998 999 1000 1001 1002 1003
	if (host->cmd && host->cmd->mrq == mrq)
		host->cmd = NULL;

	if (host->data_cmd && host->data_cmd->mrq == mrq)
		host->data_cmd = NULL;

	if (host->data && host->data->mrq == mrq)
		host->data = NULL;

1004 1005 1006
	if (sdhci_needs_reset(host, mrq))
		host->pending_reset = true;

1007
	__sdhci_finish_mrq(host, mrq);
1008 1009
}

1010 1011
static void sdhci_finish_data(struct sdhci_host *host)
{
1012 1013
	struct mmc_command *data_cmd = host->data_cmd;
	struct mmc_data *data = host->data;
1014 1015

	host->data = NULL;
1016
	host->data_cmd = NULL;
1017

1018 1019 1020
	if ((host->flags & (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA)) ==
	    (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA))
		sdhci_adma_table_post(host, data);
1021 1022

	/*
1023 1024 1025 1026 1027
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
1028
	 */
1029 1030
	if (data->error)
		data->bytes_xfered = 0;
1031
	else
1032
		data->bytes_xfered = data->blksz * data->blocks;
1033

1034 1035 1036 1037 1038 1039 1040
	/*
	 * Need to send CMD12 if -
	 * a) open-ended multiblock transfer (no CMD23)
	 * b) error in multiblock transfer
	 */
	if (data->stop &&
	    (data->error ||
1041
	     !data->mrq->sbc)) {
1042

1043 1044 1045 1046
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
P
Pierre Ossman 已提交
1047
		if (data->error) {
1048 1049
			if (!host->cmd || host->cmd == data_cmd)
				sdhci_do_reset(host, SDHCI_RESET_CMD);
1050
			sdhci_do_reset(host, SDHCI_RESET_DATA);
1051 1052
		}

1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064
		/*
		 * 'cap_cmd_during_tfr' request must not use the command line
		 * after mmc_command_done() has been called. It is upper layer's
		 * responsibility to send the stop command if required.
		 */
		if (data->mrq->cap_cmd_during_tfr) {
			sdhci_finish_mrq(host, data->mrq);
		} else {
			/* Avoid triggering warning in sdhci_send_command() */
			host->cmd = NULL;
			sdhci_send_command(host, data->stop);
		}
1065 1066 1067
	} else {
		sdhci_finish_mrq(host, data->mrq);
	}
1068 1069
}

1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086
static void sdhci_mod_timer(struct sdhci_host *host, struct mmc_request *mrq,
			    unsigned long timeout)
{
	if (sdhci_data_line_cmd(mrq->cmd))
		mod_timer(&host->data_timer, timeout);
	else
		mod_timer(&host->timer, timeout);
}

static void sdhci_del_timer(struct sdhci_host *host, struct mmc_request *mrq)
{
	if (sdhci_data_line_cmd(mrq->cmd))
		del_timer(&host->data_timer);
	else
		del_timer(&host->timer);
}

1087
void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
1088 1089
{
	int flags;
1090
	u32 mask;
1091
	unsigned long timeout;
1092 1093 1094

	WARN_ON(host->cmd);

1095 1096 1097
	/* Initially, a command has no error */
	cmd->error = 0;

1098 1099 1100 1101
	if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
	    cmd->opcode == MMC_STOP_TRANSMISSION)
		cmd->flags |= MMC_RSP_BUSY;

1102
	/* Wait max 10 ms */
1103
	timeout = 10;
1104 1105

	mask = SDHCI_CMD_INHIBIT;
1106
	if (sdhci_data_line_cmd(cmd))
1107 1108 1109 1110
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
1111
	if (cmd->mrq->data && (cmd == cmd->mrq->data->stop))
1112 1113
		mask &= ~SDHCI_DATA_INHIBIT;

1114
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
1115
		if (timeout == 0) {
1116 1117
			pr_err("%s: Controller never released inhibit bit(s).\n",
			       mmc_hostname(host->mmc));
1118
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
1119
			cmd->error = -EIO;
1120
			sdhci_finish_mrq(host, cmd->mrq);
1121 1122
			return;
		}
1123 1124 1125
		timeout--;
		mdelay(1);
	}
1126

1127
	timeout = jiffies;
1128 1129
	if (!cmd->data && cmd->busy_timeout > 9000)
		timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
1130 1131
	else
		timeout += 10 * HZ;
1132
	sdhci_mod_timer(host, cmd->mrq, timeout);
1133 1134

	host->cmd = cmd;
1135
	if (sdhci_data_line_cmd(cmd)) {
1136 1137 1138
		WARN_ON(host->data_cmd);
		host->data_cmd = cmd;
	}
1139

1140
	sdhci_prepare_data(host, cmd);
1141

1142
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
1143

1144
	sdhci_set_transfer_mode(host, cmd);
1145

1146
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
1147
		pr_err("%s: Unsupported response type!\n",
1148
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
1149
		cmd->error = -EINVAL;
1150
		sdhci_finish_mrq(host, cmd->mrq);
1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
1167 1168

	/* CMD19 is special in that the Data Present Select should be set */
1169 1170
	if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
	    cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
1171 1172
		flags |= SDHCI_CMD_DATA;

1173
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1174
}
1175
EXPORT_SYMBOL_GPL(sdhci_send_command);
1176

1177 1178 1179 1180 1181 1182 1183 1184 1185
static void sdhci_read_rsp_136(struct sdhci_host *host, struct mmc_command *cmd)
{
	int i, reg;

	for (i = 0; i < 4; i++) {
		reg = SDHCI_RESPONSE + (3 - i) * 4;
		cmd->resp[i] = sdhci_readl(host, reg);
	}

1186 1187 1188
	if (host->quirks2 & SDHCI_QUIRK2_RSP_136_HAS_CRC)
		return;

1189 1190 1191 1192 1193 1194 1195 1196
	/* CRC is stripped so we need to do some shifting */
	for (i = 0; i < 4; i++) {
		cmd->resp[i] <<= 8;
		if (i != 3)
			cmd->resp[i] |= cmd->resp[i + 1] >> 24;
	}
}

1197 1198
static void sdhci_finish_command(struct sdhci_host *host)
{
1199
	struct mmc_command *cmd = host->cmd;
1200

1201 1202 1203 1204
	host->cmd = NULL;

	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136) {
1205
			sdhci_read_rsp_136(host, cmd);
1206
		} else {
1207
			cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1208 1209 1210
		}
	}

1211 1212 1213
	if (cmd->mrq->cap_cmd_during_tfr && cmd == cmd->mrq->cmd)
		mmc_command_done(host->mmc, cmd->mrq);

1214 1215 1216 1217 1218 1219 1220 1221 1222 1223
	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * The busy signal uses DAT0 so this is similar to waiting
	 * for data to complete.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
1224 1225
	if (cmd->flags & MMC_RSP_BUSY) {
		if (cmd->data) {
1226 1227
			DBG("Cannot wait for busy signal when also doing a data transfer");
		} else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
1228 1229
			   cmd == host->data_cmd) {
			/* Command complete before busy is ended */
1230 1231 1232 1233
			return;
		}
	}

1234
	/* Finished CMD23, now send actual command. */
1235 1236
	if (cmd == cmd->mrq->sbc) {
		sdhci_send_command(host, cmd->mrq->cmd);
1237
	} else {
1238

1239 1240 1241
		/* Processed actual command. */
		if (host->data && host->data_early)
			sdhci_finish_data(host);
1242

1243
		if (!cmd->data)
1244
			sdhci_finish_mrq(host, cmd->mrq);
1245
	}
1246 1247
}

1248 1249
static u16 sdhci_get_preset_value(struct sdhci_host *host)
{
1250
	u16 preset = 0;
1251

1252 1253
	switch (host->timing) {
	case MMC_TIMING_UHS_SDR12:
1254 1255
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
1256
	case MMC_TIMING_UHS_SDR25:
1257 1258
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
		break;
1259
	case MMC_TIMING_UHS_SDR50:
1260 1261
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
		break;
1262 1263
	case MMC_TIMING_UHS_SDR104:
	case MMC_TIMING_MMC_HS200:
1264 1265
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
		break;
1266
	case MMC_TIMING_UHS_DDR50:
1267
	case MMC_TIMING_MMC_DDR52:
1268 1269
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
		break;
1270 1271 1272
	case MMC_TIMING_MMC_HS400:
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
		break;
1273 1274 1275 1276 1277 1278 1279 1280 1281
	default:
		pr_warn("%s: Invalid UHS-I mode selected\n",
			mmc_hostname(host->mmc));
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
	}
	return preset;
}

1282 1283
u16 sdhci_calc_clk(struct sdhci_host *host, unsigned int clock,
		   unsigned int *actual_clock)
1284
{
1285
	int div = 0; /* Initialized for compiler warning */
1286
	int real_div = div, clk_mul = 1;
1287
	u16 clk = 0;
1288
	bool switch_base_clk = false;
1289

1290
	if (host->version >= SDHCI_SPEC_300) {
1291
		if (host->preset_enabled) {
1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308
			u16 pre_val;

			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			pre_val = sdhci_get_preset_value(host);
			div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
				>> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
			if (host->clk_mul &&
				(pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div + 1;
				clk_mul = host->clk_mul;
			} else {
				real_div = max_t(int, 1, div << 1);
			}
			goto clock_set;
		}

1309 1310 1311 1312 1313
		/*
		 * Check if the Host Controller supports Programmable Clock
		 * Mode.
		 */
		if (host->clk_mul) {
1314 1315 1316 1317 1318
			for (div = 1; div <= 1024; div++) {
				if ((host->max_clk * host->clk_mul / div)
					<= clock)
					break;
			}
1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337
			if ((host->max_clk * host->clk_mul / div) <= clock) {
				/*
				 * Set Programmable Clock Mode in the Clock
				 * Control register.
				 */
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div;
				clk_mul = host->clk_mul;
				div--;
			} else {
				/*
				 * Divisor can be too small to reach clock
				 * speed requirement. Then use the base clock.
				 */
				switch_base_clk = true;
			}
		}

		if (!host->clk_mul || switch_base_clk) {
1338 1339 1340 1341 1342 1343 1344 1345 1346
			/* Version 3.00 divisors must be a multiple of 2. */
			if (host->max_clk <= clock)
				div = 1;
			else {
				for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
				     div += 2) {
					if ((host->max_clk / div) <= clock)
						break;
				}
1347
			}
1348
			real_div = div;
1349
			div >>= 1;
1350 1351 1352
			if ((host->quirks2 & SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN)
				&& !div && host->max_clk <= 25000000)
				div = 1;
1353 1354 1355
		}
	} else {
		/* Version 2.00 divisors must be a power of 2. */
1356
		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1357 1358 1359
			if ((host->max_clk / div) <= clock)
				break;
		}
1360
		real_div = div;
1361
		div >>= 1;
1362 1363
	}

1364
clock_set:
1365
	if (real_div)
1366
		*actual_clock = (host->max_clk * clk_mul) / real_div;
1367
	clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1368 1369
	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
		<< SDHCI_DIVIDER_HI_SHIFT;
1370 1371 1372 1373 1374

	return clk;
}
EXPORT_SYMBOL_GPL(sdhci_calc_clk);

1375
void sdhci_enable_clk(struct sdhci_host *host, u16 clk)
1376
{
A
Adrian Hunter 已提交
1377
	ktime_t timeout;
1378

1379
	clk |= SDHCI_CLOCK_INT_EN;
1380
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1381

1382
	/* Wait max 20 ms */
A
Adrian Hunter 已提交
1383
	timeout = ktime_add_ms(ktime_get(), 20);
1384
	while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
1385
		& SDHCI_CLOCK_INT_STABLE)) {
A
Adrian Hunter 已提交
1386
		if (ktime_after(ktime_get(), timeout)) {
1387 1388
			pr_err("%s: Internal clock never stabilised.\n",
			       mmc_hostname(host->mmc));
1389 1390 1391
			sdhci_dumpregs(host);
			return;
		}
A
Adrian Hunter 已提交
1392
		udelay(10);
1393
	}
1394 1395

	clk |= SDHCI_CLOCK_CARD_EN;
1396
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1397
}
1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413
EXPORT_SYMBOL_GPL(sdhci_enable_clk);

void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
{
	u16 clk;

	host->mmc->actual_clock = 0;

	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);

	if (clock == 0)
		return;

	clk = sdhci_calc_clk(host, clock, &host->mmc->actual_clock);
	sdhci_enable_clk(host, clk);
}
1414
EXPORT_SYMBOL_GPL(sdhci_set_clock);
1415

1416 1417
static void sdhci_set_power_reg(struct sdhci_host *host, unsigned char mode,
				unsigned short vdd)
1418
{
1419
	struct mmc_host *mmc = host->mmc;
1420 1421 1422 1423 1424 1425 1426 1427 1428

	mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);

	if (mode != MMC_POWER_OFF)
		sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
	else
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
}

1429 1430
void sdhci_set_power_noreg(struct sdhci_host *host, unsigned char mode,
			   unsigned short vdd)
1431
{
1432
	u8 pwr = 0;
1433

1434 1435
	if (mode != MMC_POWER_OFF) {
		switch (1 << vdd) {
1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447
		case MMC_VDD_165_195:
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
1448 1449 1450
			WARN(1, "%s: Invalid vdd %#x\n",
			     mmc_hostname(host->mmc), vdd);
			break;
1451 1452 1453 1454
		}
	}

	if (host->pwr == pwr)
1455
		return;
1456

1457 1458 1459
	host->pwr = pwr;

	if (pwr == 0) {
1460
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1461 1462
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
1463 1464 1465 1466 1467 1468 1469
	} else {
		/*
		 * Spec says that we should clear the power reg before setting
		 * a new value. Some controllers don't seem to like this though.
		 */
		if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
			sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1470

1471 1472 1473 1474 1475 1476 1477
		/*
		 * At least the Marvell CaFe chip gets confused if we set the
		 * voltage and set turn on power at the same time, so set the
		 * voltage first.
		 */
		if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
			sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1478

1479
		pwr |= SDHCI_POWER_ON;
1480

1481
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1482

1483 1484
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_on(host);
1485

1486 1487 1488 1489 1490 1491 1492
		/*
		 * Some controllers need an extra 10ms delay of 10ms before
		 * they can apply clock after applying power
		 */
		if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
			mdelay(10);
	}
1493
}
1494
EXPORT_SYMBOL_GPL(sdhci_set_power_noreg);
1495

1496 1497
void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
		     unsigned short vdd)
1498
{
1499 1500
	if (IS_ERR(host->mmc->supply.vmmc))
		sdhci_set_power_noreg(host, mode, vdd);
1501
	else
1502
		sdhci_set_power_reg(host, mode, vdd);
1503
}
1504
EXPORT_SYMBOL_GPL(sdhci_set_power);
1505

1506 1507 1508 1509 1510 1511 1512 1513 1514
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sdhci_host *host;
1515
	int present;
1516 1517 1518 1519
	unsigned long flags;

	host = mmc_priv(mmc);

1520
	/* Firstly check card presence */
1521
	present = mmc->ops->get_cd(mmc);
1522

1523 1524
	spin_lock_irqsave(&host->lock, flags);

1525
	sdhci_led_activate(host);
1526 1527 1528 1529 1530

	/*
	 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
	 * requests if Auto-CMD12 is enabled.
	 */
1531
	if (sdhci_auto_cmd12(host, mrq)) {
1532 1533 1534 1535 1536
		if (mrq->stop) {
			mrq->data->stop = NULL;
			mrq->stop = NULL;
		}
	}
1537

1538
	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
1539
		mrq->cmd->error = -ENOMEDIUM;
1540
		sdhci_finish_mrq(host, mrq);
1541
	} else {
1542
		if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
1543 1544 1545
			sdhci_send_command(host, mrq->sbc);
		else
			sdhci_send_command(host, mrq->cmd);
1546
	}
1547

1548
	mmiowb();
1549 1550 1551
	spin_unlock_irqrestore(&host->lock, flags);
}

1552 1553 1554 1555 1556 1557 1558
void sdhci_set_bus_width(struct sdhci_host *host, int width)
{
	u8 ctrl;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	if (width == MMC_BUS_WIDTH_8) {
		ctrl &= ~SDHCI_CTRL_4BITBUS;
1559
		ctrl |= SDHCI_CTRL_8BITBUS;
1560
	} else {
1561
		if (host->mmc->caps & MMC_CAP_8_BIT_DATA)
1562 1563 1564 1565 1566 1567 1568 1569 1570 1571
			ctrl &= ~SDHCI_CTRL_8BITBUS;
		if (width == MMC_BUS_WIDTH_4)
			ctrl |= SDHCI_CTRL_4BITBUS;
		else
			ctrl &= ~SDHCI_CTRL_4BITBUS;
	}
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_set_bus_width);

1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590
void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
{
	u16 ctrl_2;

	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	/* Select Bus Speed Mode for host */
	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
	if ((timing == MMC_TIMING_MMC_HS200) ||
	    (timing == MMC_TIMING_UHS_SDR104))
		ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
	else if (timing == MMC_TIMING_UHS_SDR12)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
	else if (timing == MMC_TIMING_UHS_SDR25)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
	else if (timing == MMC_TIMING_UHS_SDR50)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
	else if ((timing == MMC_TIMING_UHS_DDR50) ||
		 (timing == MMC_TIMING_MMC_DDR52))
		ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
1591 1592
	else if (timing == MMC_TIMING_MMC_HS400)
		ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
1593 1594 1595 1596
	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
}
EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);

1597
void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1598
{
1599
	struct sdhci_host *host = mmc_priv(mmc);
1600 1601
	u8 ctrl;

1602 1603 1604
	if (ios->power_mode == MMC_POWER_UNDEFINED)
		return;

A
Adrian Hunter 已提交
1605
	if (host->flags & SDHCI_DEVICE_DEAD) {
1606 1607
		if (!IS_ERR(mmc->supply.vmmc) &&
		    ios->power_mode == MMC_POWER_OFF)
1608
			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
A
Adrian Hunter 已提交
1609 1610
		return;
	}
P
Pierre Ossman 已提交
1611

1612 1613 1614 1615 1616
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1617
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1618
		sdhci_reinit(host);
1619 1620
	}

1621
	if (host->version >= SDHCI_SPEC_300 &&
1622 1623
		(ios->power_mode == MMC_POWER_UP) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
1624 1625
		sdhci_enable_preset_value(host, false);

1626
	if (!ios->clock || ios->clock != host->clock) {
1627
		host->ops->set_clock(host, ios->clock);
1628
		host->clock = ios->clock;
1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640

		if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
		    host->clock) {
			host->timeout_clk = host->mmc->actual_clock ?
						host->mmc->actual_clock / 1000 :
						host->clock / 1000;
			host->mmc->max_busy_timeout =
				host->ops->get_max_timeout_count ?
				host->ops->get_max_timeout_count(host) :
				1 << 27;
			host->mmc->max_busy_timeout /= host->timeout_clk;
		}
1641
	}
1642

1643 1644 1645 1646
	if (host->ops->set_power)
		host->ops->set_power(host, ios->power_mode, ios->vdd);
	else
		sdhci_set_power(host, ios->power_mode, ios->vdd);
1647

1648 1649 1650
	if (host->ops->platform_send_init_74_clocks)
		host->ops->platform_send_init_74_clocks(host, ios->power_mode);

1651
	host->ops->set_bus_width(host, ios->bus_width);
1652

1653
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1654

1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668
	if (!(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT)) {
		if (ios->timing == MMC_TIMING_SD_HS ||
		     ios->timing == MMC_TIMING_MMC_HS ||
		     ios->timing == MMC_TIMING_MMC_HS400 ||
		     ios->timing == MMC_TIMING_MMC_HS200 ||
		     ios->timing == MMC_TIMING_MMC_DDR52 ||
		     ios->timing == MMC_TIMING_UHS_SDR50 ||
		     ios->timing == MMC_TIMING_UHS_SDR104 ||
		     ios->timing == MMC_TIMING_UHS_DDR50 ||
		     ios->timing == MMC_TIMING_UHS_SDR25)
			ctrl |= SDHCI_CTRL_HISPD;
		else
			ctrl &= ~SDHCI_CTRL_HISPD;
	}
1669

1670
	if (host->version >= SDHCI_SPEC_300) {
1671 1672
		u16 clk, ctrl_2;

1673
		if (!host->preset_enabled) {
1674
			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1675 1676 1677 1678
			/*
			 * We only need to set Driver Strength if the
			 * preset value enable is not set.
			 */
1679
			ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1680 1681 1682
			ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
			if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
1683 1684
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_B)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
1685 1686
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
1687 1688 1689
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_D)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_D;
			else {
1690 1691
				pr_warn("%s: invalid driver type, default to driver type B\n",
					mmc_hostname(mmc));
1692 1693
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
			}
1694 1695

			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711
		} else {
			/*
			 * According to SDHC Spec v3.00, if the Preset Value
			 * Enable in the Host Control 2 register is set, we
			 * need to reset SD Clock Enable before changing High
			 * Speed Enable to avoid generating clock gliches.
			 */

			/* Reset SD Clock Enable */
			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			clk &= ~SDHCI_CLOCK_CARD_EN;
			sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

			/* Re-enable SD Clock */
1712
			host->ops->set_clock(host, host->clock);
1713
		}
1714 1715 1716 1717 1718 1719

		/* Reset SD Clock Enable */
		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		clk &= ~SDHCI_CLOCK_CARD_EN;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

1720
		host->ops->set_uhs_signaling(host, ios->timing);
1721
		host->timing = ios->timing;
1722

1723 1724 1725 1726 1727
		if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
				((ios->timing == MMC_TIMING_UHS_SDR12) ||
				 (ios->timing == MMC_TIMING_UHS_SDR25) ||
				 (ios->timing == MMC_TIMING_UHS_SDR50) ||
				 (ios->timing == MMC_TIMING_UHS_SDR104) ||
1728 1729
				 (ios->timing == MMC_TIMING_UHS_DDR50) ||
				 (ios->timing == MMC_TIMING_MMC_DDR52))) {
1730 1731 1732 1733 1734 1735 1736 1737
			u16 preset;

			sdhci_enable_preset_value(host, true);
			preset = sdhci_get_preset_value(host);
			ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
				>> SDHCI_PRESET_DRV_SHIFT;
		}

1738
		/* Re-enable SD Clock */
1739
		host->ops->set_clock(host, host->clock);
1740 1741
	} else
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1742

1743 1744 1745 1746 1747
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1748
	if (host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1749
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
1750

1751
	mmiowb();
1752
}
1753
EXPORT_SYMBOL_GPL(sdhci_set_ios);
1754

1755
static int sdhci_get_cd(struct mmc_host *mmc)
1756 1757
{
	struct sdhci_host *host = mmc_priv(mmc);
1758
	int gpio_cd = mmc_gpio_get_cd(mmc);
1759 1760 1761 1762

	if (host->flags & SDHCI_DEVICE_DEAD)
		return 0;

1763
	/* If nonremovable, assume that the card is always present. */
1764
	if (!mmc_card_is_removable(host->mmc))
1765 1766
		return 1;

1767 1768 1769 1770
	/*
	 * Try slot gpio detect, if defined it take precedence
	 * over build in controller functionality
	 */
1771
	if (gpio_cd >= 0)
1772 1773
		return !!gpio_cd;

1774 1775 1776 1777
	/* If polling, assume that the card is always present. */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		return 1;

1778 1779 1780 1781
	/* Host native card detect */
	return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
}

1782
static int sdhci_check_ro(struct sdhci_host *host)
1783 1784
{
	unsigned long flags;
1785
	int is_readonly;
1786 1787 1788

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1789
	if (host->flags & SDHCI_DEVICE_DEAD)
1790 1791 1792
		is_readonly = 0;
	else if (host->ops->get_ro)
		is_readonly = host->ops->get_ro(host);
P
Pierre Ossman 已提交
1793
	else
1794 1795
		is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
				& SDHCI_WRITE_PROTECT);
1796 1797 1798

	spin_unlock_irqrestore(&host->lock, flags);

1799 1800 1801
	/* This quirk needs to be replaced by a callback-function later */
	return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
		!is_readonly : is_readonly;
1802 1803
}

1804 1805
#define SAMPLE_COUNT	5

1806
static int sdhci_get_ro(struct mmc_host *mmc)
1807
{
1808
	struct sdhci_host *host = mmc_priv(mmc);
1809 1810 1811
	int i, ro_count;

	if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
1812
		return sdhci_check_ro(host);
1813 1814 1815

	ro_count = 0;
	for (i = 0; i < SAMPLE_COUNT; i++) {
1816
		if (sdhci_check_ro(host)) {
1817 1818 1819 1820 1821 1822 1823 1824
			if (++ro_count > SAMPLE_COUNT / 2)
				return 1;
		}
		msleep(30);
	}
	return 0;
}

1825 1826 1827 1828 1829 1830 1831 1832
static void sdhci_hw_reset(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (host->ops && host->ops->hw_reset)
		host->ops->hw_reset(host);
}

1833 1834
static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
{
1835
	if (!(host->flags & SDHCI_DEVICE_DEAD)) {
1836
		if (enable)
1837
			host->ier |= SDHCI_INT_CARD_INT;
1838
		else
1839 1840 1841 1842
			host->ier &= ~SDHCI_INT_CARD_INT;

		sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
		sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
1843 1844
		mmiowb();
	}
1845 1846
}

1847
void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
1848 1849 1850
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
P
Pierre Ossman 已提交
1851

1852 1853 1854
	if (enable)
		pm_runtime_get_noresume(host->mmc->parent);

1855
	spin_lock_irqsave(&host->lock, flags);
1856 1857 1858 1859 1860
	if (enable)
		host->flags |= SDHCI_SDIO_IRQ_ENABLED;
	else
		host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;

1861
	sdhci_enable_sdio_irq_nolock(host, enable);
P
Pierre Ossman 已提交
1862
	spin_unlock_irqrestore(&host->lock, flags);
1863 1864 1865

	if (!enable)
		pm_runtime_put_noidle(host->mmc->parent);
P
Pierre Ossman 已提交
1866
}
1867
EXPORT_SYMBOL_GPL(sdhci_enable_sdio_irq);
P
Pierre Ossman 已提交
1868

1869 1870
int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
				      struct mmc_ios *ios)
1871
{
1872
	struct sdhci_host *host = mmc_priv(mmc);
1873
	u16 ctrl;
1874
	int ret;
1875

1876 1877 1878 1879 1880 1881
	/*
	 * Signal Voltage Switching is only applicable for Host Controllers
	 * v3.00 and above.
	 */
	if (host->version < SDHCI_SPEC_300)
		return 0;
1882

1883 1884
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

1885
	switch (ios->signal_voltage) {
1886
	case MMC_SIGNAL_VOLTAGE_330:
1887 1888
		if (!(host->flags & SDHCI_SIGNALING_330))
			return -EINVAL;
1889 1890 1891
		/* Set 1.8V Signal Enable in the Host Control2 register to 0 */
		ctrl &= ~SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1892

1893
		if (!IS_ERR(mmc->supply.vqmmc)) {
1894
			ret = mmc_regulator_set_vqmmc(mmc, ios);
1895
			if (ret) {
J
Joe Perches 已提交
1896 1897
				pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
					mmc_hostname(mmc));
1898 1899 1900 1901 1902
				return -EIO;
			}
		}
		/* Wait for 5ms */
		usleep_range(5000, 5500);
1903

1904 1905 1906 1907
		/* 3.3V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_VDD_180))
			return 0;
1908

J
Joe Perches 已提交
1909 1910
		pr_warn("%s: 3.3V regulator output did not became stable\n",
			mmc_hostname(mmc));
1911 1912 1913

		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_180:
1914 1915
		if (!(host->flags & SDHCI_SIGNALING_180))
			return -EINVAL;
1916
		if (!IS_ERR(mmc->supply.vqmmc)) {
1917
			ret = mmc_regulator_set_vqmmc(mmc, ios);
1918
			if (ret) {
J
Joe Perches 已提交
1919 1920
				pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
					mmc_hostname(mmc));
1921 1922 1923
				return -EIO;
			}
		}
1924 1925 1926 1927 1928

		/*
		 * Enable 1.8V Signal Enable in the Host Control2
		 * register
		 */
1929 1930
		ctrl |= SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1931

1932 1933 1934 1935
		/* Some controller need to do more when switching */
		if (host->ops->voltage_switch)
			host->ops->voltage_switch(host);

1936 1937 1938 1939
		/* 1.8V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (ctrl & SDHCI_CTRL_VDD_180)
			return 0;
1940

J
Joe Perches 已提交
1941 1942
		pr_warn("%s: 1.8V regulator output did not became stable\n",
			mmc_hostname(mmc));
1943

1944 1945
		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_120:
1946 1947
		if (!(host->flags & SDHCI_SIGNALING_120))
			return -EINVAL;
1948
		if (!IS_ERR(mmc->supply.vqmmc)) {
1949
			ret = mmc_regulator_set_vqmmc(mmc, ios);
1950
			if (ret) {
J
Joe Perches 已提交
1951 1952
				pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
					mmc_hostname(mmc));
1953
				return -EIO;
1954 1955
			}
		}
1956
		return 0;
1957
	default:
1958 1959
		/* No signal voltage switch required */
		return 0;
1960
	}
1961
}
1962
EXPORT_SYMBOL_GPL(sdhci_start_signal_voltage_switch);
1963

1964 1965 1966 1967 1968
static int sdhci_card_busy(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	u32 present_state;

1969
	/* Check whether DAT[0] is 0 */
1970 1971
	present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);

1972
	return !(present_state & SDHCI_DATA_0_LVL_MASK);
1973 1974
}

1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986
static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);
	host->flags |= SDHCI_HS400_TUNING;
	spin_unlock_irqrestore(&host->lock, flags);

	return 0;
}

1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026
static void sdhci_start_tuning(struct sdhci_host *host)
{
	u16 ctrl;

	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl |= SDHCI_CTRL_EXEC_TUNING;
	if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
		ctrl |= SDHCI_CTRL_TUNED_CLK;
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

	/*
	 * As per the Host Controller spec v3.00, tuning command
	 * generates Buffer Read Ready interrupt, so enable that.
	 *
	 * Note: The spec clearly says that when tuning sequence
	 * is being performed, the controller does not generate
	 * interrupts other than Buffer Read Ready interrupt. But
	 * to make sure we don't hit a controller bug, we _only_
	 * enable Buffer Read Ready interrupt here.
	 */
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
}

static void sdhci_end_tuning(struct sdhci_host *host)
{
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
}

static void sdhci_reset_tuning(struct sdhci_host *host)
{
	u16 ctrl;

	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl &= ~SDHCI_CTRL_TUNED_CLK;
	ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
}

2027
static void sdhci_abort_tuning(struct sdhci_host *host, u32 opcode)
2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045
{
	sdhci_reset_tuning(host);

	sdhci_do_reset(host, SDHCI_RESET_CMD);
	sdhci_do_reset(host, SDHCI_RESET_DATA);

	sdhci_end_tuning(host);

	mmc_abort_tuning(host->mmc, opcode);
}

/*
 * We use sdhci_send_tuning() because mmc_send_tuning() is not a good fit. SDHCI
 * tuning command does not have a data payload (or rather the hardware does it
 * automatically) so mmc_send_tuning() will return -EIO. Also the tuning command
 * interrupt setup is different to other commands and there is no timeout
 * interrupt so special handling is needed.
 */
2046
static void sdhci_send_tuning(struct sdhci_host *host, u32 opcode)
2047 2048
{
	struct mmc_host *mmc = host->mmc;
2049 2050
	struct mmc_command cmd = {};
	struct mmc_request mrq = {};
2051
	unsigned long flags;
2052
	u32 b = host->sdma_boundary;
2053 2054

	spin_lock_irqsave(&host->lock, flags);
2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065

	cmd.opcode = opcode;
	cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
	cmd.mrq = &mrq;

	mrq.cmd = &cmd;
	/*
	 * In response to CMD19, the card sends 64 bytes of tuning
	 * block to the Host Controller. So we set the block size
	 * to 64 here.
	 */
2066 2067
	if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200 &&
	    mmc->ios.bus_width == MMC_BUS_WIDTH_8)
2068
		sdhci_writew(host, SDHCI_MAKE_BLKSZ(b, 128), SDHCI_BLOCK_SIZE);
2069
	else
2070
		sdhci_writew(host, SDHCI_MAKE_BLKSZ(b, 64), SDHCI_BLOCK_SIZE);
2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087

	/*
	 * The tuning block is sent by the card to the host controller.
	 * So we set the TRNS_READ bit in the Transfer Mode register.
	 * This also takes care of setting DMA Enable and Multi Block
	 * Select in the same register to 0.
	 */
	sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);

	sdhci_send_command(host, &cmd);

	host->cmd = NULL;

	sdhci_del_timer(host, &mrq);

	host->tuning_done = 0;

2088
	mmiowb();
2089 2090 2091 2092 2093 2094 2095 2096
	spin_unlock_irqrestore(&host->lock, flags);

	/* Wait for Buffer Read Ready interrupt */
	wait_event_timeout(host->buf_ready_int, (host->tuning_done == 1),
			   msecs_to_jiffies(50));

}

2097
static void __sdhci_execute_tuning(struct sdhci_host *host, u32 opcode)
A
Adrian Hunter 已提交
2098 2099 2100 2101 2102 2103 2104 2105 2106 2107
{
	int i;

	/*
	 * Issue opcode repeatedly till Execute Tuning is set to 0 or the number
	 * of loops reaches 40 times.
	 */
	for (i = 0; i < MAX_TUNING_LOOP; i++) {
		u16 ctrl;

2108
		sdhci_send_tuning(host, opcode);
A
Adrian Hunter 已提交
2109 2110 2111 2112

		if (!host->tuning_done) {
			pr_info("%s: Tuning timeout, falling back to fixed sampling clock\n",
				mmc_hostname(host->mmc));
2113
			sdhci_abort_tuning(host, opcode);
A
Adrian Hunter 已提交
2114 2115 2116 2117 2118 2119 2120 2121 2122 2123
			return;
		}

		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_EXEC_TUNING)) {
			if (ctrl & SDHCI_CTRL_TUNED_CLK)
				return; /* Success! */
			break;
		}

2124 2125 2126
		/* Spec does not require a delay between tuning cycles */
		if (host->tuning_delay > 0)
			mdelay(host->tuning_delay);
A
Adrian Hunter 已提交
2127 2128 2129 2130 2131 2132 2133
	}

	pr_info("%s: Tuning failed, falling back to fixed sampling clock\n",
		mmc_hostname(host->mmc));
	sdhci_reset_tuning(host);
}

2134
int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
2135
{
2136
	struct sdhci_host *host = mmc_priv(mmc);
2137
	int err = 0;
2138
	unsigned int tuning_count = 0;
2139
	bool hs400_tuning;
2140

2141 2142
	hs400_tuning = host->flags & SDHCI_HS400_TUNING;

2143 2144 2145
	if (host->tuning_mode == SDHCI_TUNING_MODE_1)
		tuning_count = host->tuning_count;

2146
	/*
W
Weijun Yang 已提交
2147 2148 2149
	 * The Host Controller needs tuning in case of SDR104 and DDR50
	 * mode, and for SDR50 mode when Use Tuning for SDR50 is set in
	 * the Capabilities register.
2150 2151
	 * If the Host Controller supports the HS200 mode then the
	 * tuning function has to be executed.
2152
	 */
2153
	switch (host->timing) {
2154
	/* HS400 tuning is done in HS200 mode */
2155
	case MMC_TIMING_MMC_HS400:
2156
		err = -EINVAL;
2157
		goto out;
2158

2159
	case MMC_TIMING_MMC_HS200:
2160 2161 2162 2163 2164 2165 2166 2167
		/*
		 * Periodic re-tuning for HS400 is not expected to be needed, so
		 * disable it here.
		 */
		if (hs400_tuning)
			tuning_count = 0;
		break;

2168
	case MMC_TIMING_UHS_SDR104:
W
Weijun Yang 已提交
2169
	case MMC_TIMING_UHS_DDR50:
2170 2171 2172
		break;

	case MMC_TIMING_UHS_SDR50:
2173
		if (host->flags & SDHCI_SDR50_NEEDS_TUNING)
2174 2175 2176 2177
			break;
		/* FALLTHROUGH */

	default:
2178
		goto out;
2179 2180
	}

2181
	if (host->ops->platform_execute_tuning) {
2182
		err = host->ops->platform_execute_tuning(host, opcode);
2183
		goto out;
2184 2185
	}

A
Adrian Hunter 已提交
2186
	host->mmc->retune_period = tuning_count;
2187

2188 2189 2190
	if (host->tuning_delay < 0)
		host->tuning_delay = opcode == MMC_SEND_TUNING_BLOCK;

A
Adrian Hunter 已提交
2191
	sdhci_start_tuning(host);
2192

2193
	__sdhci_execute_tuning(host, opcode);
2194

2195
	sdhci_end_tuning(host);
2196
out:
2197
	host->flags &= ~SDHCI_HS400_TUNING;
A
Adrian Hunter 已提交
2198

2199 2200
	return err;
}
2201
EXPORT_SYMBOL_GPL(sdhci_execute_tuning);
2202

2203
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2204 2205 2206 2207 2208 2209 2210 2211 2212
{
	/* Host Controller v3.00 defines preset value registers */
	if (host->version < SDHCI_SPEC_300)
		return;

	/*
	 * We only enable or disable Preset Value if they are not already
	 * enabled or disabled respectively. Otherwise, we bail out.
	 */
2213 2214 2215 2216 2217 2218 2219 2220
	if (host->preset_enabled != enable) {
		u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

		if (enable)
			ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
		else
			ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

2221
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2222 2223 2224 2225 2226 2227 2228

		if (enable)
			host->flags |= SDHCI_PV_ENABLED;
		else
			host->flags &= ~SDHCI_PV_ENABLED;

		host->preset_enabled = enable;
2229
	}
2230 2231
}

2232 2233 2234 2235 2236 2237
static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
				int err)
{
	struct sdhci_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

2238
	if (data->host_cookie != COOKIE_UNMAPPED)
2239
		dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
2240
			     mmc_get_dma_dir(data));
2241 2242

	data->host_cookie = COOKIE_UNMAPPED;
2243 2244
}

2245
static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq)
2246 2247 2248
{
	struct sdhci_host *host = mmc_priv(mmc);

2249
	mrq->data->host_cookie = COOKIE_UNMAPPED;
2250 2251

	if (host->flags & SDHCI_REQ_USE_DMA)
2252
		sdhci_pre_dma_transfer(host, mrq->data, COOKIE_PRE_MAPPED);
2253 2254
}

2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272
static inline bool sdhci_has_requests(struct sdhci_host *host)
{
	return host->cmd || host->data_cmd;
}

static void sdhci_error_out_mrqs(struct sdhci_host *host, int err)
{
	if (host->data_cmd) {
		host->data_cmd->error = err;
		sdhci_finish_mrq(host, host->data_cmd->mrq);
	}

	if (host->cmd) {
		host->cmd->error = err;
		sdhci_finish_mrq(host, host->cmd->mrq);
	}
}

2273
static void sdhci_card_event(struct mmc_host *mmc)
2274
{
2275
	struct sdhci_host *host = mmc_priv(mmc);
2276
	unsigned long flags;
2277
	int present;
2278

2279 2280 2281 2282
	/* First check if client has provided their own card event */
	if (host->ops->card_event)
		host->ops->card_event(host);

2283
	present = mmc->ops->get_cd(mmc);
2284

2285 2286
	spin_lock_irqsave(&host->lock, flags);

2287 2288
	/* Check sdhci_has_requests() first in case we are runtime suspended */
	if (sdhci_has_requests(host) && !present) {
2289
		pr_err("%s: Card removed during transfer!\n",
2290
			mmc_hostname(host->mmc));
2291
		pr_err("%s: Resetting controller.\n",
2292
			mmc_hostname(host->mmc));
2293

2294 2295
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2296

2297
		sdhci_error_out_mrqs(host, -ENOMEDIUM);
2298 2299 2300
	}

	spin_unlock_irqrestore(&host->lock, flags);
2301 2302 2303 2304
}

static const struct mmc_host_ops sdhci_ops = {
	.request	= sdhci_request,
2305 2306
	.post_req	= sdhci_post_req,
	.pre_req	= sdhci_pre_req,
2307
	.set_ios	= sdhci_set_ios,
2308
	.get_cd		= sdhci_get_cd,
2309 2310 2311 2312
	.get_ro		= sdhci_get_ro,
	.hw_reset	= sdhci_hw_reset,
	.enable_sdio_irq = sdhci_enable_sdio_irq,
	.start_signal_voltage_switch	= sdhci_start_signal_voltage_switch,
2313
	.prepare_hs400_tuning		= sdhci_prepare_hs400_tuning,
2314 2315
	.execute_tuning			= sdhci_execute_tuning,
	.card_event			= sdhci_card_event,
2316
	.card_busy	= sdhci_card_busy,
2317 2318 2319 2320 2321 2322 2323 2324
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

2325
static bool sdhci_request_done(struct sdhci_host *host)
2326 2327 2328
{
	unsigned long flags;
	struct mmc_request *mrq;
2329
	int i;
2330

2331 2332
	spin_lock_irqsave(&host->lock, flags);

2333 2334
	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		mrq = host->mrqs_done[i];
2335
		if (mrq)
2336
			break;
2337
	}
2338

2339 2340 2341 2342
	if (!mrq) {
		spin_unlock_irqrestore(&host->lock, flags);
		return true;
	}
2343

2344 2345
	sdhci_del_timer(host, mrq);

2346 2347 2348 2349 2350 2351 2352 2353 2354 2355
	/*
	 * Always unmap the data buffers if they were mapped by
	 * sdhci_prepare_data() whenever we finish with a request.
	 * This avoids leaking DMA mappings on error.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		struct mmc_data *data = mrq->data;

		if (data && data->host_cookie == COOKIE_MAPPED) {
			dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
2356
				     mmc_get_dma_dir(data));
2357 2358 2359 2360
			data->host_cookie = COOKIE_UNMAPPED;
		}
	}

2361 2362 2363 2364
	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
2365
	if (sdhci_needs_reset(host, mrq)) {
2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376
		/*
		 * Do not finish until command and data lines are available for
		 * reset. Note there can only be one other mrq, so it cannot
		 * also be in mrqs_done, otherwise host->cmd and host->data_cmd
		 * would both be null.
		 */
		if (host->cmd || host->data_cmd) {
			spin_unlock_irqrestore(&host->lock, flags);
			return true;
		}

2377
		/* Some controllers need this kick or reset won't work here */
2378
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
2379
			/* This is to force an update */
2380
			host->ops->set_clock(host, host->clock);
2381 2382 2383

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
2384 2385
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2386 2387

		host->pending_reset = false;
2388 2389
	}

2390 2391
	if (!sdhci_has_requests(host))
		sdhci_led_deactivate(host);
2392

2393 2394
	host->mrqs_done[i] = NULL;

2395
	mmiowb();
2396 2397 2398
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
2399 2400 2401 2402 2403 2404 2405 2406 2407 2408

	return false;
}

static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host = (struct sdhci_host *)param;

	while (!sdhci_request_done(host))
		;
2409 2410
}

2411
static void sdhci_timeout_timer(struct timer_list *t)
2412 2413 2414 2415
{
	struct sdhci_host *host;
	unsigned long flags;

2416
	host = from_timer(host, t, timer);
2417 2418 2419

	spin_lock_irqsave(&host->lock, flags);

2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432
	if (host->cmd && !sdhci_data_line_cmd(host->cmd)) {
		pr_err("%s: Timeout waiting for hardware cmd interrupt.\n",
		       mmc_hostname(host->mmc));
		sdhci_dumpregs(host);

		host->cmd->error = -ETIMEDOUT;
		sdhci_finish_mrq(host, host->cmd->mrq);
	}

	mmiowb();
	spin_unlock_irqrestore(&host->lock, flags);
}

2433
static void sdhci_timeout_data_timer(struct timer_list *t)
2434 2435 2436 2437
{
	struct sdhci_host *host;
	unsigned long flags;

2438
	host = from_timer(host, t, data_timer);
2439 2440 2441 2442 2443

	spin_lock_irqsave(&host->lock, flags);

	if (host->data || host->data_cmd ||
	    (host->cmd && sdhci_data_line_cmd(host->cmd))) {
2444 2445
		pr_err("%s: Timeout waiting for hardware interrupt.\n",
		       mmc_hostname(host->mmc));
2446 2447 2448
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
2449
			host->data->error = -ETIMEDOUT;
2450
			sdhci_finish_data(host);
2451 2452 2453
		} else if (host->data_cmd) {
			host->data_cmd->error = -ETIMEDOUT;
			sdhci_finish_mrq(host, host->data_cmd->mrq);
2454
		} else {
2455 2456
			host->cmd->error = -ETIMEDOUT;
			sdhci_finish_mrq(host, host->cmd->mrq);
2457 2458 2459
		}
	}

2460
	mmiowb();
2461 2462 2463 2464 2465 2466 2467 2468 2469
	spin_unlock_irqrestore(&host->lock, flags);
}

/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

2470
static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
2471 2472
{
	if (!host->cmd) {
2473 2474 2475 2476 2477 2478 2479
		/*
		 * SDHCI recovers from errors by resetting the cmd and data
		 * circuits.  Until that is done, there very well might be more
		 * interrupts, so ignore them in that case.
		 */
		if (host->pending_reset)
			return;
2480 2481
		pr_err("%s: Got command interrupt 0x%08x even though no command operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2482 2483 2484 2485
		sdhci_dumpregs(host);
		return;
	}

2486 2487 2488 2489 2490 2491
	if (intmask & (SDHCI_INT_TIMEOUT | SDHCI_INT_CRC |
		       SDHCI_INT_END_BIT | SDHCI_INT_INDEX)) {
		if (intmask & SDHCI_INT_TIMEOUT)
			host->cmd->error = -ETIMEDOUT;
		else
			host->cmd->error = -EILSEQ;
2492

2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509
		/*
		 * If this command initiates a data phase and a response
		 * CRC error is signalled, the card can start transferring
		 * data - the card may have received the command without
		 * error.  We must not terminate the mmc_request early.
		 *
		 * If the card did not receive the command or returned an
		 * error which prevented it sending data, the data phase
		 * will time out.
		 */
		if (host->cmd->data &&
		    (intmask & (SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)) ==
		     SDHCI_INT_CRC) {
			host->cmd = NULL;
			return;
		}

2510
		sdhci_finish_mrq(host, host->cmd->mrq);
2511 2512 2513 2514
		return;
	}

	if (intmask & SDHCI_INT_RESPONSE)
2515
		sdhci_finish_command(host);
2516 2517
}

2518
static void sdhci_adma_show_error(struct sdhci_host *host)
2519
{
2520
	void *desc = host->adma_table;
2521 2522 2523 2524

	sdhci_dumpregs(host);

	while (true) {
2525 2526 2527
		struct sdhci_adma2_64_desc *dma_desc = desc;

		if (host->flags & SDHCI_USE_64_BIT_DMA)
2528 2529
			DBG("%p: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    desc, le32_to_cpu(dma_desc->addr_hi),
2530 2531 2532 2533
			    le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
		else
2534 2535
			DBG("%p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    desc, le32_to_cpu(dma_desc->addr_lo),
2536 2537
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
2538

2539
		desc += host->desc_sz;
2540

2541
		if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
2542 2543 2544 2545
			break;
	}
}

2546 2547
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
2548
	u32 command;
2549

2550 2551
	/* CMD19 generates _only_ Buffer Read Ready interrupt */
	if (intmask & SDHCI_INT_DATA_AVAIL) {
2552 2553 2554
		command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
		if (command == MMC_SEND_TUNING_BLOCK ||
		    command == MMC_SEND_TUNING_BLOCK_HS200) {
2555 2556 2557 2558 2559 2560
			host->tuning_done = 1;
			wake_up(&host->buf_ready_int);
			return;
		}
	}

2561
	if (!host->data) {
2562 2563
		struct mmc_command *data_cmd = host->data_cmd;

2564
		/*
2565 2566 2567
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
2568
		 */
2569
		if (data_cmd && (data_cmd->flags & MMC_RSP_BUSY)) {
2570
			if (intmask & SDHCI_INT_DATA_TIMEOUT) {
2571
				host->data_cmd = NULL;
2572
				data_cmd->error = -ETIMEDOUT;
2573
				sdhci_finish_mrq(host, data_cmd->mrq);
2574 2575
				return;
			}
2576
			if (intmask & SDHCI_INT_DATA_END) {
2577
				host->data_cmd = NULL;
2578 2579 2580 2581 2582
				/*
				 * Some cards handle busy-end interrupt
				 * before the command completed, so make
				 * sure we do things in the proper order.
				 */
2583 2584 2585
				if (host->cmd == data_cmd)
					return;

2586
				sdhci_finish_mrq(host, data_cmd->mrq);
2587 2588 2589
				return;
			}
		}
2590

2591 2592 2593 2594 2595 2596 2597 2598
		/*
		 * SDHCI recovers from errors by resetting the cmd and data
		 * circuits. Until that is done, there very well might be more
		 * interrupts, so ignore them in that case.
		 */
		if (host->pending_reset)
			return;

2599 2600
		pr_err("%s: Got data interrupt 0x%08x even though no data operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2601 2602 2603 2604 2605 2606
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
2607
		host->data->error = -ETIMEDOUT;
2608 2609 2610 2611 2612
	else if (intmask & SDHCI_INT_DATA_END_BIT)
		host->data->error = -EILSEQ;
	else if ((intmask & SDHCI_INT_DATA_CRC) &&
		SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
			!= MMC_BUS_TEST_R)
P
Pierre Ossman 已提交
2613
		host->data->error = -EILSEQ;
2614
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
2615
		pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
2616
		sdhci_adma_show_error(host);
2617
		host->data->error = -EIO;
2618 2619
		if (host->ops->adma_workaround)
			host->ops->adma_workaround(host, intmask);
2620
	}
2621

P
Pierre Ossman 已提交
2622
	if (host->data->error)
2623 2624
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
2625
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
2626 2627
			sdhci_transfer_pio(host);

2628 2629 2630 2631
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
2632 2633 2634 2635
		 *
		 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
		 * should return a valid address to continue from, but as
		 * some controllers are faulty, don't trust them.
2636
		 */
2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647
		if (intmask & SDHCI_INT_DMA_END) {
			u32 dmastart, dmanow;
			dmastart = sg_dma_address(host->data->sg);
			dmanow = dmastart + host->data->bytes_xfered;
			/*
			 * Force update to the next DMA block boundary.
			 */
			dmanow = (dmanow &
				~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
				SDHCI_DEFAULT_BOUNDARY_SIZE;
			host->data->bytes_xfered = dmanow - dmastart;
2648 2649
			DBG("DMA base 0x%08x, transferred 0x%06x bytes, next 0x%08x\n",
			    dmastart, host->data->bytes_xfered, dmanow);
2650 2651
			sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
		}
2652

2653
		if (intmask & SDHCI_INT_DATA_END) {
2654
			if (host->cmd == host->data_cmd) {
2655 2656 2657 2658 2659 2660 2661 2662 2663 2664
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
2665 2666 2667
	}
}

2668
static irqreturn_t sdhci_irq(int irq, void *dev_id)
2669
{
2670
	irqreturn_t result = IRQ_NONE;
2671
	struct sdhci_host *host = dev_id;
2672
	u32 intmask, mask, unexpected = 0;
2673
	int max_loops = 16;
2674 2675 2676

	spin_lock(&host->lock);

2677
	if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
2678
		spin_unlock(&host->lock);
2679
		return IRQ_NONE;
2680 2681
	}

2682
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
2683
	if (!intmask || intmask == 0xffffffff) {
2684 2685 2686 2687
		result = IRQ_NONE;
		goto out;
	}

2688
	do {
A
Adrian Hunter 已提交
2689 2690 2691 2692 2693 2694 2695 2696
		DBG("IRQ status 0x%08x\n", intmask);

		if (host->ops->irq) {
			intmask = host->ops->irq(host, intmask);
			if (!intmask)
				goto cont;
		}

2697 2698 2699 2700
		/* Clear selected interrupts. */
		mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
				  SDHCI_INT_BUS_POWER);
		sdhci_writel(host, mask, SDHCI_INT_STATUS);
2701

2702 2703 2704
		if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
			u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
2705

2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716
			/*
			 * There is a observation on i.mx esdhc.  INSERT
			 * bit will be immediately set again when it gets
			 * cleared, if a card is inserted.  We have to mask
			 * the irq to prevent interrupt storm which will
			 * freeze the system.  And the REMOVE gets the
			 * same situation.
			 *
			 * More testing are needed here to ensure it works
			 * for other platforms though.
			 */
2717 2718 2719 2720 2721 2722
			host->ier &= ~(SDHCI_INT_CARD_INSERT |
				       SDHCI_INT_CARD_REMOVE);
			host->ier |= present ? SDHCI_INT_CARD_REMOVE :
					       SDHCI_INT_CARD_INSERT;
			sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
			sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2723 2724 2725

			sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
				     SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
2726 2727 2728 2729

			host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
						       SDHCI_INT_CARD_REMOVE);
			result = IRQ_WAKE_THREAD;
2730
		}
2731

2732
		if (intmask & SDHCI_INT_CMD_MASK)
2733
			sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
2734

2735 2736
		if (intmask & SDHCI_INT_DATA_MASK)
			sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2737

2738 2739 2740
		if (intmask & SDHCI_INT_BUS_POWER)
			pr_err("%s: Card is consuming too much power!\n",
				mmc_hostname(host->mmc));
2741

2742 2743 2744
		if (intmask & SDHCI_INT_RETUNE)
			mmc_retune_needed(host->mmc);

2745 2746
		if ((intmask & SDHCI_INT_CARD_INT) &&
		    (host->ier & SDHCI_INT_CARD_INT)) {
2747 2748 2749 2750
			sdhci_enable_sdio_irq_nolock(host, false);
			host->thread_isr |= SDHCI_INT_CARD_INT;
			result = IRQ_WAKE_THREAD;
		}
P
Pierre Ossman 已提交
2751

2752 2753 2754
		intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
			     SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
			     SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
2755
			     SDHCI_INT_RETUNE | SDHCI_INT_CARD_INT);
P
Pierre Ossman 已提交
2756

2757 2758 2759 2760
		if (intmask) {
			unexpected |= intmask;
			sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		}
A
Adrian Hunter 已提交
2761
cont:
2762 2763
		if (result == IRQ_NONE)
			result = IRQ_HANDLED;
2764

2765 2766
		intmask = sdhci_readl(host, SDHCI_INT_STATUS);
	} while (intmask && --max_loops);
2767 2768 2769
out:
	spin_unlock(&host->lock);

2770 2771 2772 2773 2774
	if (unexpected) {
		pr_err("%s: Unexpected interrupt 0x%08x.\n",
			   mmc_hostname(host->mmc), unexpected);
		sdhci_dumpregs(host);
	}
P
Pierre Ossman 已提交
2775

2776 2777 2778
	return result;
}

2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789
static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
{
	struct sdhci_host *host = dev_id;
	unsigned long flags;
	u32 isr;

	spin_lock_irqsave(&host->lock, flags);
	isr = host->thread_isr;
	host->thread_isr = 0;
	spin_unlock_irqrestore(&host->lock, flags);

2790
	if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
2791 2792 2793 2794
		struct mmc_host *mmc = host->mmc;

		mmc->ops->card_event(mmc);
		mmc_detect_change(mmc, msecs_to_jiffies(200));
2795 2796
	}

2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808
	if (isr & SDHCI_INT_CARD_INT) {
		sdio_run_irqs(host->mmc);

		spin_lock_irqsave(&host->lock, flags);
		if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
			sdhci_enable_sdio_irq_nolock(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}

	return isr ? IRQ_HANDLED : IRQ_NONE;
}

2809 2810 2811 2812 2813 2814 2815
/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM
2816 2817 2818 2819 2820 2821 2822 2823
/*
 * To enable wakeup events, the corresponding events have to be enabled in
 * the Interrupt Status Enable register too. See 'Table 1-6: Wakeup Signal
 * Table' in the SD Host Controller Standard Specification.
 * It is useless to restore SDHCI_INT_ENABLE state in
 * sdhci_disable_irq_wakeups() since it will be set by
 * sdhci_enable_card_detection() or sdhci_init().
 */
K
Kevin Liu 已提交
2824 2825 2826 2827 2828
void sdhci_enable_irq_wakeups(struct sdhci_host *host)
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;
2829 2830
	u32 irq_val = SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
		      SDHCI_INT_CARD_INT;
K
Kevin Liu 已提交
2831 2832 2833 2834

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val |= mask ;
	/* Avoid fake wake up */
2835
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) {
K
Kevin Liu 已提交
2836
		val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
2837 2838
		irq_val &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
	}
K
Kevin Liu 已提交
2839
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
2840
	sdhci_writel(host, irq_val, SDHCI_INT_ENABLE);
K
Kevin Liu 已提交
2841 2842 2843
}
EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);

2844
static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
K
Kevin Liu 已提交
2845 2846 2847 2848 2849 2850 2851 2852 2853
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
2854

2855
int sdhci_suspend_host(struct sdhci_host *host)
2856
{
2857 2858
	sdhci_disable_card_detection(host);

2859
	mmc_retune_timer_stop(host->mmc);
2860

K
Kevin Liu 已提交
2861
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
2862 2863 2864
		host->ier = 0;
		sdhci_writel(host, 0, SDHCI_INT_ENABLE);
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
K
Kevin Liu 已提交
2865 2866 2867 2868 2869
		free_irq(host->irq, host);
	} else {
		sdhci_enable_irq_wakeups(host);
		enable_irq_wake(host->irq);
	}
2870
	return 0;
2871 2872
}

2873
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
2874

2875 2876
int sdhci_resume_host(struct sdhci_host *host)
{
2877
	struct mmc_host *mmc = host->mmc;
2878
	int ret = 0;
2879

2880
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2881 2882 2883
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
2884

2885 2886 2887 2888 2889 2890
	if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
	    (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
		/* Card keeps power but host controller does not */
		sdhci_init(host, 0);
		host->pwr = 0;
		host->clock = 0;
2891
		mmc->ops->set_ios(mmc, &mmc->ios);
2892 2893 2894 2895
	} else {
		sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
		mmiowb();
	}
2896

2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
		ret = request_threaded_irq(host->irq, sdhci_irq,
					   sdhci_thread_irq, IRQF_SHARED,
					   mmc_hostname(host->mmc), host);
		if (ret)
			return ret;
	} else {
		sdhci_disable_irq_wakeups(host);
		disable_irq_wake(host->irq);
	}

2908 2909
	sdhci_enable_card_detection(host);

2910
	return ret;
2911 2912
}

2913
EXPORT_SYMBOL_GPL(sdhci_resume_host);
2914 2915 2916 2917 2918

int sdhci_runtime_suspend_host(struct sdhci_host *host)
{
	unsigned long flags;

2919
	mmc_retune_timer_stop(host->mmc);
2920 2921

	spin_lock_irqsave(&host->lock, flags);
2922 2923 2924
	host->ier &= SDHCI_INT_CARD_INT;
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2925 2926
	spin_unlock_irqrestore(&host->lock, flags);

2927
	synchronize_hardirq(host->irq);
2928 2929 2930 2931 2932

	spin_lock_irqsave(&host->lock, flags);
	host->runtime_suspended = true;
	spin_unlock_irqrestore(&host->lock, flags);

2933
	return 0;
2934 2935 2936 2937 2938
}
EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);

int sdhci_runtime_resume_host(struct sdhci_host *host)
{
2939
	struct mmc_host *mmc = host->mmc;
2940
	unsigned long flags;
2941
	int host_flags = host->flags;
2942 2943 2944 2945 2946 2947 2948 2949

	if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}

	sdhci_init(host, 0);

2950 2951
	if (mmc->ios.power_mode != MMC_POWER_UNDEFINED &&
	    mmc->ios.power_mode != MMC_POWER_OFF) {
2952 2953 2954 2955 2956
		/* Force clock and power re-program */
		host->pwr = 0;
		host->clock = 0;
		mmc->ops->start_signal_voltage_switch(mmc, &mmc->ios);
		mmc->ops->set_ios(mmc, &mmc->ios);
2957

2958 2959 2960 2961 2962 2963
		if ((host_flags & SDHCI_PV_ENABLED) &&
		    !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
			spin_lock_irqsave(&host->lock, flags);
			sdhci_enable_preset_value(host, true);
			spin_unlock_irqrestore(&host->lock, flags);
		}
2964

2965 2966 2967 2968
		if ((mmc->caps2 & MMC_CAP2_HS400_ES) &&
		    mmc->ops->hs400_enhanced_strobe)
			mmc->ops->hs400_enhanced_strobe(mmc, &mmc->ios);
	}
2969

2970 2971 2972 2973 2974
	spin_lock_irqsave(&host->lock, flags);

	host->runtime_suspended = false;

	/* Enable SDIO IRQ */
2975
	if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
2976 2977 2978 2979 2980 2981 2982
		sdhci_enable_sdio_irq_nolock(host, true);

	/* Enable Card Detection */
	sdhci_enable_card_detection(host);

	spin_unlock_irqrestore(&host->lock, flags);

2983
	return 0;
2984 2985 2986
}
EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);

2987
#endif /* CONFIG_PM */
2988

A
Adrian Hunter 已提交
2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010
/*****************************************************************************\
 *                                                                           *
 * Command Queue Engine (CQE) helpers                                        *
 *                                                                           *
\*****************************************************************************/

void sdhci_cqe_enable(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
	u8 ctrl;

	spin_lock_irqsave(&host->lock, flags);

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	ctrl &= ~SDHCI_CTRL_DMA_MASK;
	if (host->flags & SDHCI_USE_64_BIT_DMA)
		ctrl |= SDHCI_CTRL_ADMA64;
	else
		ctrl |= SDHCI_CTRL_ADMA32;
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

3011
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(host->sdma_boundary, 512),
A
Adrian Hunter 已提交
3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101
		     SDHCI_BLOCK_SIZE);

	/* Set maximum timeout */
	sdhci_writeb(host, 0xE, SDHCI_TIMEOUT_CONTROL);

	host->ier = host->cqe_ier;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);

	host->cqe_on = true;

	pr_debug("%s: sdhci: CQE on, IRQ mask %#x, IRQ status %#x\n",
		 mmc_hostname(mmc), host->ier,
		 sdhci_readl(host, SDHCI_INT_STATUS));

	mmiowb();
	spin_unlock_irqrestore(&host->lock, flags);
}
EXPORT_SYMBOL_GPL(sdhci_cqe_enable);

void sdhci_cqe_disable(struct mmc_host *mmc, bool recovery)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

	sdhci_set_default_irqs(host);

	host->cqe_on = false;

	if (recovery) {
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
	}

	pr_debug("%s: sdhci: CQE off, IRQ mask %#x, IRQ status %#x\n",
		 mmc_hostname(mmc), host->ier,
		 sdhci_readl(host, SDHCI_INT_STATUS));

	mmiowb();
	spin_unlock_irqrestore(&host->lock, flags);
}
EXPORT_SYMBOL_GPL(sdhci_cqe_disable);

bool sdhci_cqe_irq(struct sdhci_host *host, u32 intmask, int *cmd_error,
		   int *data_error)
{
	u32 mask;

	if (!host->cqe_on)
		return false;

	if (intmask & (SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC))
		*cmd_error = -EILSEQ;
	else if (intmask & SDHCI_INT_TIMEOUT)
		*cmd_error = -ETIMEDOUT;
	else
		*cmd_error = 0;

	if (intmask & (SDHCI_INT_DATA_END_BIT | SDHCI_INT_DATA_CRC))
		*data_error = -EILSEQ;
	else if (intmask & SDHCI_INT_DATA_TIMEOUT)
		*data_error = -ETIMEDOUT;
	else if (intmask & SDHCI_INT_ADMA_ERROR)
		*data_error = -EIO;
	else
		*data_error = 0;

	/* Clear selected interrupts. */
	mask = intmask & host->cqe_ier;
	sdhci_writel(host, mask, SDHCI_INT_STATUS);

	if (intmask & SDHCI_INT_BUS_POWER)
		pr_err("%s: Card is consuming too much power!\n",
		       mmc_hostname(host->mmc));

	intmask &= ~(host->cqe_ier | SDHCI_INT_ERROR);
	if (intmask) {
		sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		pr_err("%s: CQE: Unexpected interrupt 0x%08x.\n",
		       mmc_hostname(host->mmc), intmask);
		sdhci_dumpregs(host);
	}

	return true;
}
EXPORT_SYMBOL_GPL(sdhci_cqe_irq);

3102 3103
/*****************************************************************************\
 *                                                                           *
3104
 * Device allocation/registration                                            *
3105 3106 3107
 *                                                                           *
\*****************************************************************************/

3108 3109
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
3110 3111 3112 3113
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

3114
	WARN_ON(dev == NULL);
3115

3116
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
3117
	if (!mmc)
3118
		return ERR_PTR(-ENOMEM);
3119 3120 3121

	host = mmc_priv(mmc);
	host->mmc = mmc;
3122 3123
	host->mmc_host_ops = sdhci_ops;
	mmc->ops = &host->mmc_host_ops;
3124

3125 3126
	host->flags = SDHCI_SIGNALING_330;

A
Adrian Hunter 已提交
3127 3128 3129
	host->cqe_ier     = SDHCI_CQE_INT_MASK;
	host->cqe_err_ier = SDHCI_CQE_INT_ERR_MASK;

3130 3131
	host->tuning_delay = -1;

3132 3133
	host->sdma_boundary = SDHCI_DEFAULT_BOUNDARY_ARG;

3134 3135
	return host;
}
3136

3137
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
3138

3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168
static int sdhci_set_dma_mask(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;
	struct device *dev = mmc_dev(mmc);
	int ret = -EINVAL;

	if (host->quirks2 & SDHCI_QUIRK2_BROKEN_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_64_BIT_DMA;

	/* Try 64-bit mask if hardware is capable  of it */
	if (host->flags & SDHCI_USE_64_BIT_DMA) {
		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64));
		if (ret) {
			pr_warn("%s: Failed to set 64-bit DMA mask.\n",
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_64_BIT_DMA;
		}
	}

	/* 32-bit mask as default & fallback */
	if (ret) {
		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
		if (ret)
			pr_warn("%s: Failed to set 32-bit DMA mask.\n",
				mmc_hostname(mmc));
	}

	return ret;
}

3169 3170 3171
void __sdhci_read_caps(struct sdhci_host *host, u16 *ver, u32 *caps, u32 *caps1)
{
	u16 v;
3172 3173
	u64 dt_caps_mask = 0;
	u64 dt_caps = 0;
3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187

	if (host->read_caps)
		return;

	host->read_caps = true;

	if (debug_quirks)
		host->quirks = debug_quirks;

	if (debug_quirks2)
		host->quirks2 = debug_quirks2;

	sdhci_do_reset(host, SDHCI_RESET_ALL);

3188 3189 3190 3191 3192
	of_property_read_u64(mmc_dev(host->mmc)->of_node,
			     "sdhci-caps-mask", &dt_caps_mask);
	of_property_read_u64(mmc_dev(host->mmc)->of_node,
			     "sdhci-caps", &dt_caps);

3193 3194 3195 3196 3197 3198
	v = ver ? *ver : sdhci_readw(host, SDHCI_HOST_VERSION);
	host->version = (v & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;

	if (host->quirks & SDHCI_QUIRK_MISSING_CAPS)
		return;

3199 3200 3201 3202 3203 3204 3205
	if (caps) {
		host->caps = *caps;
	} else {
		host->caps = sdhci_readl(host, SDHCI_CAPABILITIES);
		host->caps &= ~lower_32_bits(dt_caps_mask);
		host->caps |= lower_32_bits(dt_caps);
	}
3206 3207 3208 3209

	if (host->version < SDHCI_SPEC_300)
		return;

3210 3211 3212 3213 3214 3215 3216
	if (caps1) {
		host->caps1 = *caps1;
	} else {
		host->caps1 = sdhci_readl(host, SDHCI_CAPABILITIES_1);
		host->caps1 &= ~upper_32_bits(dt_caps_mask);
		host->caps1 |= upper_32_bits(dt_caps);
	}
3217 3218 3219
}
EXPORT_SYMBOL_GPL(__sdhci_read_caps);

3220
int sdhci_setup_host(struct sdhci_host *host)
3221 3222
{
	struct mmc_host *mmc;
3223 3224
	u32 max_current_caps;
	unsigned int ocr_avail;
3225
	unsigned int override_timeout_clk;
3226
	u32 max_clk;
3227
	int ret;
3228

3229 3230 3231
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
3232

3233
	mmc = host->mmc;
3234

3235 3236 3237 3238 3239 3240 3241
	/*
	 * If there are external regulators, get them. Note this must be done
	 * early before resetting the host and reading the capabilities so that
	 * the host can take the appropriate action if regulators are not
	 * available.
	 */
	ret = mmc_regulator_get_supply(mmc);
3242
	if (ret)
3243 3244
		return ret;

3245 3246 3247 3248 3249 3250 3251
	DBG("Version:   0x%08x | Present:  0x%08x\n",
	    sdhci_readw(host, SDHCI_HOST_VERSION),
	    sdhci_readl(host, SDHCI_PRESENT_STATE));
	DBG("Caps:      0x%08x | Caps_1:   0x%08x\n",
	    sdhci_readl(host, SDHCI_CAPABILITIES),
	    sdhci_readl(host, SDHCI_CAPABILITIES_1));

3252
	sdhci_read_caps(host);
3253

3254 3255
	override_timeout_clk = host->timeout_clk;

3256
	if (host->version > SDHCI_SPEC_300) {
3257 3258
		pr_err("%s: Unknown controller version (%d). You may experience problems.\n",
		       mmc_hostname(mmc), host->version);
3259 3260
	}

3261
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
3262
		host->flags |= SDHCI_USE_SDMA;
3263
	else if (!(host->caps & SDHCI_CAN_DO_SDMA))
3264
		DBG("Controller doesn't have SDMA capability\n");
3265
	else
3266
		host->flags |= SDHCI_USE_SDMA;
3267

3268
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
3269
		(host->flags & SDHCI_USE_SDMA)) {
R
Rolf Eike Beer 已提交
3270
		DBG("Disabling DMA as it is marked broken\n");
3271
		host->flags &= ~SDHCI_USE_SDMA;
3272 3273
	}

3274
	if ((host->version >= SDHCI_SPEC_200) &&
3275
		(host->caps & SDHCI_CAN_DO_ADMA2))
3276
		host->flags |= SDHCI_USE_ADMA;
3277 3278 3279 3280 3281 3282 3283

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

3284 3285 3286 3287 3288 3289 3290
	/*
	 * It is assumed that a 64-bit capable device has set a 64-bit DMA mask
	 * and *must* do 64-bit DMA.  A driver has the opportunity to change
	 * that during the first call to ->enable_dma().  Similarly
	 * SDHCI_QUIRK2_BROKEN_64_BIT_DMA must be left to the drivers to
	 * implement.
	 */
3291
	if (host->caps & SDHCI_CAN_64BIT)
3292 3293
		host->flags |= SDHCI_USE_64_BIT_DMA;

3294
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305
		ret = sdhci_set_dma_mask(host);

		if (!ret && host->ops->enable_dma)
			ret = host->ops->enable_dma(host);

		if (ret) {
			pr_warn("%s: No suitable DMA available - falling back to PIO\n",
				mmc_hostname(mmc));
			host->flags &= ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);

			ret = 0;
3306 3307 3308
		}
	}

3309 3310 3311 3312
	/* SDMA does not support 64-bit DMA */
	if (host->flags & SDHCI_USE_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_SDMA;

3313
	if (host->flags & SDHCI_USE_ADMA) {
3314 3315 3316
		dma_addr_t dma;
		void *buf;

3317
		/*
3318 3319 3320 3321
		 * The DMA descriptor table size is calculated as the maximum
		 * number of segments times 2, to allow for an alignment
		 * descriptor for each segment, plus 1 for a nop end descriptor,
		 * all multipled by the descriptor size.
3322
		 */
3323 3324 3325 3326 3327 3328 3329 3330 3331
		if (host->flags & SDHCI_USE_64_BIT_DMA) {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_64_DESC_SZ;
			host->desc_sz = SDHCI_ADMA2_64_DESC_SZ;
		} else {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_32_DESC_SZ;
			host->desc_sz = SDHCI_ADMA2_32_DESC_SZ;
		}
3332

3333
		host->align_buffer_sz = SDHCI_MAX_SEGS * SDHCI_ADMA2_ALIGN;
3334 3335 3336
		buf = dma_alloc_coherent(mmc_dev(mmc), host->align_buffer_sz +
					 host->adma_table_sz, &dma, GFP_KERNEL);
		if (!buf) {
J
Joe Perches 已提交
3337
			pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
3338 3339
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
3340 3341
		} else if ((dma + host->align_buffer_sz) &
			   (SDHCI_ADMA2_DESC_ALIGN - 1)) {
J
Joe Perches 已提交
3342 3343
			pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
				mmc_hostname(mmc));
3344
			host->flags &= ~SDHCI_USE_ADMA;
3345 3346 3347 3348 3349
			dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
					  host->adma_table_sz, buf, dma);
		} else {
			host->align_buffer = buf;
			host->align_addr = dma;
3350

3351 3352 3353
			host->adma_table = buf + host->align_buffer_sz;
			host->adma_addr = dma + host->align_buffer_sz;
		}
3354 3355
	}

3356 3357 3358 3359 3360
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
3361
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
3362
		host->dma_mask = DMA_BIT_MASK(64);
3363
		mmc_dev(mmc)->dma_mask = &host->dma_mask;
3364
	}
3365

3366
	if (host->version >= SDHCI_SPEC_300)
3367
		host->max_clk = (host->caps & SDHCI_CLOCK_V3_BASE_MASK)
3368 3369
			>> SDHCI_CLOCK_BASE_SHIFT;
	else
3370
		host->max_clk = (host->caps & SDHCI_CLOCK_BASE_MASK)
3371 3372
			>> SDHCI_CLOCK_BASE_SHIFT;

3373
	host->max_clk *= 1000000;
3374 3375
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
3376
		if (!host->ops->get_max_clock) {
3377 3378
			pr_err("%s: Hardware doesn't specify base clock frequency.\n",
			       mmc_hostname(mmc));
3379 3380
			ret = -ENODEV;
			goto undma;
3381 3382
		}
		host->max_clk = host->ops->get_max_clock(host);
3383
	}
3384

3385 3386 3387 3388
	/*
	 * In case of Host Controller v3.00, find out whether clock
	 * multiplier is supported.
	 */
3389
	host->clk_mul = (host->caps1 & SDHCI_CLOCK_MUL_MASK) >>
3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400
			SDHCI_CLOCK_MUL_SHIFT;

	/*
	 * In case the value in Clock Multiplier is 0, then programmable
	 * clock mode is not supported, otherwise the actual clock
	 * multiplier is one more than the value of Clock Multiplier
	 * in the Capabilities Register.
	 */
	if (host->clk_mul)
		host->clk_mul += 1;

3401 3402 3403
	/*
	 * Set host parameters.
	 */
3404 3405
	max_clk = host->max_clk;

3406
	if (host->ops->get_min_clock)
3407
		mmc->f_min = host->ops->get_min_clock(host);
3408 3409 3410
	else if (host->version >= SDHCI_SPEC_300) {
		if (host->clk_mul) {
			mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
3411
			max_clk = host->max_clk * host->clk_mul;
3412 3413 3414
		} else
			mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
	} else
3415
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
3416

3417
	if (!mmc->f_max || mmc->f_max > max_clk)
3418 3419
		mmc->f_max = max_clk;

3420
	if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
3421
		host->timeout_clk = (host->caps & SDHCI_TIMEOUT_CLK_MASK) >>
3422
					SDHCI_TIMEOUT_CLK_SHIFT;
3423 3424 3425 3426

		if (host->caps & SDHCI_TIMEOUT_CLK_UNIT)
			host->timeout_clk *= 1000;

3427
		if (host->timeout_clk == 0) {
3428
			if (!host->ops->get_timeout_clock) {
3429 3430
				pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
					mmc_hostname(mmc));
3431 3432
				ret = -ENODEV;
				goto undma;
3433
			}
3434

3435 3436 3437 3438
			host->timeout_clk =
				DIV_ROUND_UP(host->ops->get_timeout_clock(host),
					     1000);
		}
3439

3440 3441 3442
		if (override_timeout_clk)
			host->timeout_clk = override_timeout_clk;

3443
		mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
3444
			host->ops->get_max_timeout_count(host) : 1 << 27;
3445 3446
		mmc->max_busy_timeout /= host->timeout_clk;
	}
3447

3448
	mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
3449
	mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
3450 3451 3452

	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
		host->flags |= SDHCI_AUTO_CMD12;
3453

3454
	/* Auto-CMD23 stuff only works in ADMA or PIO. */
A
Andrei Warkentin 已提交
3455
	if ((host->version >= SDHCI_SPEC_300) &&
3456
	    ((host->flags & SDHCI_USE_ADMA) ||
3457 3458
	     !(host->flags & SDHCI_USE_SDMA)) &&
	     !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
3459
		host->flags |= SDHCI_AUTO_CMD23;
3460
		DBG("Auto-CMD23 available\n");
3461
	} else {
3462
		DBG("Auto-CMD23 unavailable\n");
3463 3464
	}

3465 3466 3467 3468 3469 3470 3471
	/*
	 * A controller may support 8-bit width, but the board itself
	 * might not have the pins brought out.  Boards that support
	 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
	 * their platform code before calling sdhci_add_host(), and we
	 * won't assume 8-bit width for hosts without that CAP.
	 */
3472
	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
3473
		mmc->caps |= MMC_CAP_4_BIT_DATA;
3474

3475 3476 3477
	if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
		mmc->caps &= ~MMC_CAP_CMD23;

3478
	if (host->caps & SDHCI_CAN_DO_HISPD)
3479
		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
3480

3481
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
3482
	    mmc_card_is_removable(mmc) &&
3483
	    mmc_gpio_get_cd(host->mmc) < 0)
3484 3485
		mmc->caps |= MMC_CAP_NEEDS_POLL;

3486
	/* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
3487 3488 3489 3490
	if (!IS_ERR(mmc->supply.vqmmc)) {
		ret = regulator_enable(mmc->supply.vqmmc);
		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
						    1950000))
3491 3492 3493
			host->caps1 &= ~(SDHCI_SUPPORT_SDR104 |
					 SDHCI_SUPPORT_SDR50 |
					 SDHCI_SUPPORT_DDR50);
3494 3495 3496
		if (ret) {
			pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
				mmc_hostname(mmc), ret);
3497
			mmc->supply.vqmmc = ERR_PTR(-EINVAL);
3498
		}
3499
	}
3500

3501 3502 3503 3504
	if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V) {
		host->caps1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
				 SDHCI_SUPPORT_DDR50);
	}
3505

3506
	/* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
3507 3508
	if (host->caps1 & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
			   SDHCI_SUPPORT_DDR50))
3509 3510 3511
		mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;

	/* SDR104 supports also implies SDR50 support */
3512
	if (host->caps1 & SDHCI_SUPPORT_SDR104) {
3513
		mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
3514 3515 3516
		/* SD3.0: SDR104 is supported so (for eMMC) the caps2
		 * field can be promoted to support HS200.
		 */
3517
		if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
3518
			mmc->caps2 |= MMC_CAP2_HS200;
3519
	} else if (host->caps1 & SDHCI_SUPPORT_SDR50) {
3520
		mmc->caps |= MMC_CAP_UHS_SDR50;
3521
	}
3522

3523
	if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
3524
	    (host->caps1 & SDHCI_SUPPORT_HS400))
3525 3526
		mmc->caps2 |= MMC_CAP2_HS400;

3527 3528 3529 3530 3531 3532
	if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
	    (IS_ERR(mmc->supply.vqmmc) ||
	     !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
					     1300000)))
		mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;

3533 3534
	if ((host->caps1 & SDHCI_SUPPORT_DDR50) &&
	    !(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
3535 3536
		mmc->caps |= MMC_CAP_UHS_DDR50;

3537
	/* Does the host need tuning for SDR50? */
3538
	if (host->caps1 & SDHCI_USE_SDR50_TUNING)
3539 3540
		host->flags |= SDHCI_SDR50_NEEDS_TUNING;

3541
	/* Driver Type(s) (A, C, D) supported by the host */
3542
	if (host->caps1 & SDHCI_DRIVER_TYPE_A)
3543
		mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
3544
	if (host->caps1 & SDHCI_DRIVER_TYPE_C)
3545
		mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
3546
	if (host->caps1 & SDHCI_DRIVER_TYPE_D)
3547 3548
		mmc->caps |= MMC_CAP_DRIVER_TYPE_D;

3549
	/* Initial value for re-tuning timer count */
3550 3551
	host->tuning_count = (host->caps1 & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
			     SDHCI_RETUNING_TIMER_COUNT_SHIFT;
3552 3553 3554 3555 3556 3557 3558 3559 3560

	/*
	 * In case Re-tuning Timer is not disabled, the actual value of
	 * re-tuning timer will be 2 ^ (n - 1).
	 */
	if (host->tuning_count)
		host->tuning_count = 1 << (host->tuning_count - 1);

	/* Re-tuning mode supported by the Host Controller */
3561
	host->tuning_mode = (host->caps1 & SDHCI_RETUNING_MODE_MASK) >>
3562 3563
			     SDHCI_RETUNING_MODE_SHIFT;

3564
	ocr_avail = 0;
3565

3566 3567 3568 3569 3570 3571 3572 3573
	/*
	 * According to SD Host Controller spec v3.00, if the Host System
	 * can afford more than 150mA, Host Driver should set XPC to 1. Also
	 * the value is meaningful only if Voltage Support in the Capabilities
	 * register is set. The actual current value is 4 times the register
	 * value.
	 */
	max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
3574
	if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
3575
		int curr = regulator_get_current_limit(mmc->supply.vmmc);
3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588
		if (curr > 0) {

			/* convert to SDHCI_MAX_CURRENT format */
			curr = curr/1000;  /* convert to mA */
			curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;

			curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
			max_current_caps =
				(curr << SDHCI_MAX_CURRENT_330_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_300_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_180_SHIFT);
		}
	}
3589

3590
	if (host->caps & SDHCI_CAN_VDD_330) {
3591
		ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
3592

A
Aaron Lu 已提交
3593
		mmc->max_current_330 = ((max_current_caps &
3594 3595 3596 3597
				   SDHCI_MAX_CURRENT_330_MASK) >>
				   SDHCI_MAX_CURRENT_330_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
3598
	if (host->caps & SDHCI_CAN_VDD_300) {
3599
		ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
3600

A
Aaron Lu 已提交
3601
		mmc->max_current_300 = ((max_current_caps &
3602 3603 3604 3605
				   SDHCI_MAX_CURRENT_300_MASK) >>
				   SDHCI_MAX_CURRENT_300_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
3606
	if (host->caps & SDHCI_CAN_VDD_180) {
3607 3608
		ocr_avail |= MMC_VDD_165_195;

A
Aaron Lu 已提交
3609
		mmc->max_current_180 = ((max_current_caps &
3610 3611 3612 3613 3614
				   SDHCI_MAX_CURRENT_180_MASK) >>
				   SDHCI_MAX_CURRENT_180_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}

3615 3616 3617 3618 3619
	/* If OCR set by host, use it instead. */
	if (host->ocr_mask)
		ocr_avail = host->ocr_mask;

	/* If OCR set by external regulators, give it highest prio. */
3620
	if (mmc->ocr_avail)
3621
		ocr_avail = mmc->ocr_avail;
3622

3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634
	mmc->ocr_avail = ocr_avail;
	mmc->ocr_avail_sdio = ocr_avail;
	if (host->ocr_avail_sdio)
		mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
	mmc->ocr_avail_sd = ocr_avail;
	if (host->ocr_avail_sd)
		mmc->ocr_avail_sd &= host->ocr_avail_sd;
	else /* normal SD controllers don't support 1.8V */
		mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
	mmc->ocr_avail_mmc = ocr_avail;
	if (host->ocr_avail_mmc)
		mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
3635 3636

	if (mmc->ocr_avail == 0) {
3637 3638
		pr_err("%s: Hardware doesn't report any support voltages.\n",
		       mmc_hostname(mmc));
3639 3640
		ret = -ENODEV;
		goto unreg;
3641 3642
	}

3643 3644 3645 3646 3647 3648 3649 3650 3651
	if ((mmc->caps & (MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25 |
			  MMC_CAP_UHS_SDR50 | MMC_CAP_UHS_SDR104 |
			  MMC_CAP_UHS_DDR50 | MMC_CAP_1_8V_DDR)) ||
	    (mmc->caps2 & (MMC_CAP2_HS200_1_8V_SDR | MMC_CAP2_HS400_1_8V)))
		host->flags |= SDHCI_SIGNALING_180;

	if (mmc->caps2 & MMC_CAP2_HSX00_1_2V)
		host->flags |= SDHCI_SIGNALING_120;

3652 3653
	spin_lock_init(&host->lock);

3654 3655 3656 3657 3658 3659 3660
	/*
	 * Maximum number of sectors in one transfer. Limited by SDMA boundary
	 * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
	 * is less anyway.
	 */
	mmc->max_req_size = 524288;

3661
	/*
3662 3663
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
3664
	 */
3665
	if (host->flags & SDHCI_USE_ADMA) {
3666
		mmc->max_segs = SDHCI_MAX_SEGS;
3667
	} else if (host->flags & SDHCI_USE_SDMA) {
3668
		mmc->max_segs = 1;
3669 3670 3671 3672 3673 3674 3675
		if (swiotlb_max_segment()) {
			unsigned int max_req_size = (1 << IO_TLB_SHIFT) *
						IO_TLB_SEGSIZE;
			mmc->max_req_size = min(mmc->max_req_size,
						max_req_size);
		}
	} else { /* PIO */
3676
		mmc->max_segs = SDHCI_MAX_SEGS;
3677
	}
3678 3679 3680

	/*
	 * Maximum segment size. Could be one segment with the maximum number
3681 3682
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
3683
	 */
3684 3685 3686 3687 3688 3689
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
			mmc->max_seg_size = 65535;
		else
			mmc->max_seg_size = 65536;
	} else {
3690
		mmc->max_seg_size = mmc->max_req_size;
3691
	}
3692

3693 3694 3695 3696
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
3697 3698 3699
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
3700
		mmc->max_blk_size = (host->caps & SDHCI_MAX_BLOCK_MASK) >>
3701 3702
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
J
Joe Perches 已提交
3703 3704
			pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
				mmc_hostname(mmc));
3705 3706 3707 3708 3709
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
3710

3711 3712 3713
	/*
	 * Maximum block count.
	 */
3714
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
3715

3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732
	return 0;

unreg:
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
undma:
	if (host->align_buffer)
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
	host->adma_table = NULL;
	host->align_buffer = NULL;

	return ret;
}
EXPORT_SYMBOL_GPL(sdhci_setup_host);

3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748
void sdhci_cleanup_host(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;

	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);

	if (host->align_buffer)
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
	host->adma_table = NULL;
	host->align_buffer = NULL;
}
EXPORT_SYMBOL_GPL(sdhci_cleanup_host);

3749 3750 3751 3752 3753
int __sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;
	int ret;

3754 3755 3756 3757 3758 3759
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

3760 3761
	timer_setup(&host->timer, sdhci_timeout_timer, 0);
	timer_setup(&host->data_timer, sdhci_timeout_data_timer, 0);
3762

3763
	init_waitqueue_head(&host->buf_ready_int);
3764

3765 3766
	sdhci_init(host, 0);

3767 3768
	ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
				   IRQF_SHARED,	mmc_hostname(mmc), host);
3769 3770 3771
	if (ret) {
		pr_err("%s: Failed to request IRQ %d: %d\n",
		       mmc_hostname(mmc), host->irq, ret);
3772
		goto untasklet;
3773
	}
3774

3775
	ret = sdhci_led_register(host);
3776 3777 3778
	if (ret) {
		pr_err("%s: Failed to register LED device: %d\n",
		       mmc_hostname(mmc), ret);
3779
		goto unirq;
3780
	}
3781

3782 3783
	mmiowb();

3784 3785 3786
	ret = mmc_add_host(mmc);
	if (ret)
		goto unled;
3787

3788
	pr_info("%s: SDHCI controller on %s [%s] using %s\n",
3789
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
3790 3791
		(host->flags & SDHCI_USE_ADMA) ?
		(host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
3792
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
3793

3794 3795
	sdhci_enable_card_detection(host);

3796 3797
	return 0;

3798
unled:
3799
	sdhci_led_unregister(host);
3800
unirq:
3801
	sdhci_do_reset(host, SDHCI_RESET_ALL);
3802 3803
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3804
	free_irq(host->irq, host);
3805
untasklet:
3806
	tasklet_kill(&host->finish_tasklet);
3807

3808 3809
	return ret;
}
3810 3811 3812 3813 3814 3815 3816 3817 3818
EXPORT_SYMBOL_GPL(__sdhci_add_host);

int sdhci_add_host(struct sdhci_host *host)
{
	int ret;

	ret = sdhci_setup_host(host);
	if (ret)
		return ret;
3819

3820 3821 3822 3823 3824 3825 3826 3827 3828 3829
	ret = __sdhci_add_host(host);
	if (ret)
		goto cleanup;

	return 0;

cleanup:
	sdhci_cleanup_host(host);

	return ret;
3830
}
3831
EXPORT_SYMBOL_GPL(sdhci_add_host);
3832

P
Pierre Ossman 已提交
3833
void sdhci_remove_host(struct sdhci_host *host, int dead)
3834
{
3835
	struct mmc_host *mmc = host->mmc;
P
Pierre Ossman 已提交
3836 3837 3838 3839 3840 3841 3842
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

3843
		if (sdhci_has_requests(host)) {
3844
			pr_err("%s: Controller removed during "
3845
				" transfer!\n", mmc_hostname(mmc));
3846
			sdhci_error_out_mrqs(host, -ENOMEDIUM);
P
Pierre Ossman 已提交
3847 3848 3849 3850 3851
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

3852 3853
	sdhci_disable_card_detection(host);

3854
	mmc_remove_host(mmc);
3855

3856
	sdhci_led_unregister(host);
3857

P
Pierre Ossman 已提交
3858
	if (!dead)
3859
		sdhci_do_reset(host, SDHCI_RESET_ALL);
3860

3861 3862
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3863 3864 3865
	free_irq(host->irq, host);

	del_timer_sync(&host->timer);
3866
	del_timer_sync(&host->data_timer);
3867 3868

	tasklet_kill(&host->finish_tasklet);
3869

3870 3871
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
3872

3873
	if (host->align_buffer)
3874 3875 3876
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
3877

3878
	host->adma_table = NULL;
3879
	host->align_buffer = NULL;
3880 3881
}

3882
EXPORT_SYMBOL_GPL(sdhci_remove_host);
3883

3884
void sdhci_free_host(struct sdhci_host *host)
3885
{
3886
	mmc_free_host(host->mmc);
3887 3888
}

3889
EXPORT_SYMBOL_GPL(sdhci_free_host);
3890 3891 3892 3893 3894 3895 3896 3897 3898

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
3899
	pr_info(DRIVER_NAME
3900
		": Secure Digital Host Controller Interface driver\n");
3901
	pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
3902

3903
	return 0;
3904 3905 3906 3907 3908 3909 3910 3911 3912
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

3913
module_param(debug_quirks, uint, 0444);
3914
module_param(debug_quirks2, uint, 0444);
3915

3916
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
3917
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
3918
MODULE_LICENSE("GPL");
3919

3920
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
3921
MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");