sdhci.c 93.5 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16 17
 */

#include <linux/delay.h>
#include <linux/highmem.h>
18
#include <linux/io.h>
19
#include <linux/module.h>
20
#include <linux/dma-mapping.h>
21
#include <linux/slab.h>
22
#include <linux/scatterlist.h>
M
Marek Szyprowski 已提交
23
#include <linux/regulator/consumer.h>
24
#include <linux/pm_runtime.h>
25

26 27
#include <linux/leds.h>

28
#include <linux/mmc/mmc.h>
29
#include <linux/mmc/host.h>
30
#include <linux/mmc/card.h>
31
#include <linux/mmc/sdio.h>
32
#include <linux/mmc/slot-gpio.h>
33 34 35 36 37 38

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
39
	pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
40

41 42
#define MAX_TUNING_LOOP 40

43
static unsigned int debug_quirks = 0;
44
static unsigned int debug_quirks2;
45

46 47
static void sdhci_finish_data(struct sdhci_host *);

48
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
49 50 51

static void sdhci_dumpregs(struct sdhci_host *host)
{
52 53
	pr_err(DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
	       mmc_hostname(host->mmc));
54

55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89
	pr_err(DRIVER_NAME ": Sys addr: 0x%08x | Version:  0x%08x\n",
	       sdhci_readl(host, SDHCI_DMA_ADDRESS),
	       sdhci_readw(host, SDHCI_HOST_VERSION));
	pr_err(DRIVER_NAME ": Blk size: 0x%08x | Blk cnt:  0x%08x\n",
	       sdhci_readw(host, SDHCI_BLOCK_SIZE),
	       sdhci_readw(host, SDHCI_BLOCK_COUNT));
	pr_err(DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
	       sdhci_readl(host, SDHCI_ARGUMENT),
	       sdhci_readw(host, SDHCI_TRANSFER_MODE));
	pr_err(DRIVER_NAME ": Present:  0x%08x | Host ctl: 0x%08x\n",
	       sdhci_readl(host, SDHCI_PRESENT_STATE),
	       sdhci_readb(host, SDHCI_HOST_CONTROL));
	pr_err(DRIVER_NAME ": Power:    0x%08x | Blk gap:  0x%08x\n",
	       sdhci_readb(host, SDHCI_POWER_CONTROL),
	       sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
	pr_err(DRIVER_NAME ": Wake-up:  0x%08x | Clock:    0x%08x\n",
	       sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
	       sdhci_readw(host, SDHCI_CLOCK_CONTROL));
	pr_err(DRIVER_NAME ": Timeout:  0x%08x | Int stat: 0x%08x\n",
	       sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
	       sdhci_readl(host, SDHCI_INT_STATUS));
	pr_err(DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
	       sdhci_readl(host, SDHCI_INT_ENABLE),
	       sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
	pr_err(DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
	       sdhci_readw(host, SDHCI_ACMD12_ERR),
	       sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
	pr_err(DRIVER_NAME ": Caps:     0x%08x | Caps_1:   0x%08x\n",
	       sdhci_readl(host, SDHCI_CAPABILITIES),
	       sdhci_readl(host, SDHCI_CAPABILITIES_1));
	pr_err(DRIVER_NAME ": Cmd:      0x%08x | Max curr: 0x%08x\n",
	       sdhci_readw(host, SDHCI_COMMAND),
	       sdhci_readl(host, SDHCI_MAX_CURRENT));
	pr_err(DRIVER_NAME ": Host ctl2: 0x%08x\n",
	       sdhci_readw(host, SDHCI_HOST_CONTROL2));
90

91 92
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->flags & SDHCI_USE_64_BIT_DMA)
93 94 95 96
			pr_err(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x%08x\n",
			       readl(host->ioaddr + SDHCI_ADMA_ERROR),
			       readl(host->ioaddr + SDHCI_ADMA_ADDRESS_HI),
			       readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
97
		else
98 99 100
			pr_err(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
			       readl(host->ioaddr + SDHCI_ADMA_ERROR),
			       readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
101
	}
102

103
	pr_err(DRIVER_NAME ": ===========================================\n");
104 105 106 107 108 109 110 111
}

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

112 113
static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
114
	u32 present;
115

116
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
117
	    !mmc_card_is_removable(host->mmc))
118 119
		return;

120 121 122
	if (enable) {
		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
123

124 125 126 127 128
		host->ier |= present ? SDHCI_INT_CARD_REMOVE :
				       SDHCI_INT_CARD_INSERT;
	} else {
		host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
	}
129 130 131

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
132 133 134 135 136 137 138 139 140 141 142 143
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
	if (host->bus_on)
		return;
	host->bus_on = true;
	pm_runtime_get_noresume(host->mmc->parent);
}

static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
	if (!host->bus_on)
		return;
	host->bus_on = false;
	pm_runtime_put_noidle(host->mmc->parent);
}

160
void sdhci_reset(struct sdhci_host *host, u8 mask)
161
{
162
	unsigned long timeout;
163

164
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
165

166
	if (mask & SDHCI_RESET_ALL) {
167
		host->clock = 0;
168 169 170 171
		/* Reset-all turns off SD Bus Power */
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
	}
172

173 174 175 176
	/* Wait max 100 ms */
	timeout = 100;

	/* hw clears the bit when it's done */
177
	while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
178
		if (timeout == 0) {
179
			pr_err("%s: Reset 0x%x never completed.\n",
180 181 182 183 184 185
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
		timeout--;
		mdelay(1);
186
	}
187 188 189 190 191 192
}
EXPORT_SYMBOL_GPL(sdhci_reset);

static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
{
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
193 194 195
		struct mmc_host *mmc = host->mmc;

		if (!mmc->ops->get_cd(mmc))
196 197
			return;
	}
198

199
	host->ops->reset(host, mask);
200

201 202 203 204 205 206 207 208
	if (mask & SDHCI_RESET_ALL) {
		if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
			if (host->ops->enable_dma)
				host->ops->enable_dma(host);
		}

		/* Resetting the controller clears many */
		host->preset_enabled = false;
209
	}
210 211
}

212
static void sdhci_init(struct sdhci_host *host, int soft)
213
{
214 215
	struct mmc_host *mmc = host->mmc;

216
	if (soft)
217
		sdhci_do_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
218
	else
219
		sdhci_do_reset(host, SDHCI_RESET_ALL);
220

221 222 223 224 225 226 227 228
	host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
		    SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
		    SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
		    SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
		    SDHCI_INT_RESPONSE;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
229 230 231 232

	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
233
		mmc->ops->set_ios(mmc, &mmc->ios);
234
	}
235
}
236

237 238
static void sdhci_reinit(struct sdhci_host *host)
{
239
	sdhci_init(host, 0);
240
	sdhci_enable_card_detection(host);
241 242
}

243
static void __sdhci_led_activate(struct sdhci_host *host)
244 245 246
{
	u8 ctrl;

247
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
248
	ctrl |= SDHCI_CTRL_LED;
249
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
250 251
}

252
static void __sdhci_led_deactivate(struct sdhci_host *host)
253 254 255
{
	u8 ctrl;

256
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
257
	ctrl &= ~SDHCI_CTRL_LED;
258
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
259 260
}

261
#if IS_REACHABLE(CONFIG_LEDS_CLASS)
262
static void sdhci_led_control(struct led_classdev *led,
263
			      enum led_brightness brightness)
264 265 266 267 268 269
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

270 271 272
	if (host->runtime_suspended)
		goto out;

273
	if (brightness == LED_OFF)
274
		__sdhci_led_deactivate(host);
275
	else
276
		__sdhci_led_activate(host);
277
out:
278 279
	spin_unlock_irqrestore(&host->lock, flags);
}
280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329

static int sdhci_led_register(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;

	snprintf(host->led_name, sizeof(host->led_name),
		 "%s::", mmc_hostname(mmc));

	host->led.name = host->led_name;
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

	return led_classdev_register(mmc_dev(mmc), &host->led);
}

static void sdhci_led_unregister(struct sdhci_host *host)
{
	led_classdev_unregister(&host->led);
}

static inline void sdhci_led_activate(struct sdhci_host *host)
{
}

static inline void sdhci_led_deactivate(struct sdhci_host *host)
{
}

#else

static inline int sdhci_led_register(struct sdhci_host *host)
{
	return 0;
}

static inline void sdhci_led_unregister(struct sdhci_host *host)
{
}

static inline void sdhci_led_activate(struct sdhci_host *host)
{
	__sdhci_led_activate(host);
}

static inline void sdhci_led_deactivate(struct sdhci_host *host)
{
	__sdhci_led_deactivate(host);
}

330 331
#endif

332 333 334 335 336 337
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
338
static void sdhci_read_block_pio(struct sdhci_host *host)
339
{
340 341
	unsigned long flags;
	size_t blksize, len, chunk;
342
	u32 uninitialized_var(scratch);
343
	u8 *buf;
344

P
Pierre Ossman 已提交
345
	DBG("PIO reading\n");
346

P
Pierre Ossman 已提交
347
	blksize = host->data->blksz;
348
	chunk = 0;
349

350
	local_irq_save(flags);
351

P
Pierre Ossman 已提交
352
	while (blksize) {
F
Fabio Estevam 已提交
353
		BUG_ON(!sg_miter_next(&host->sg_miter));
354

355
		len = min(host->sg_miter.length, blksize);
356

357 358
		blksize -= len;
		host->sg_miter.consumed = len;
359

360
		buf = host->sg_miter.addr;
361

362 363
		while (len) {
			if (chunk == 0) {
364
				scratch = sdhci_readl(host, SDHCI_BUFFER);
365
				chunk = 4;
P
Pierre Ossman 已提交
366
			}
367 368 369 370 371 372 373

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
374
		}
P
Pierre Ossman 已提交
375
	}
376 377 378 379

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
380
}
381

P
Pierre Ossman 已提交
382 383
static void sdhci_write_block_pio(struct sdhci_host *host)
{
384 385 386 387
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
388

P
Pierre Ossman 已提交
389 390 391
	DBG("PIO writing\n");

	blksize = host->data->blksz;
392 393
	chunk = 0;
	scratch = 0;
394

395
	local_irq_save(flags);
396

P
Pierre Ossman 已提交
397
	while (blksize) {
F
Fabio Estevam 已提交
398
		BUG_ON(!sg_miter_next(&host->sg_miter));
P
Pierre Ossman 已提交
399

400 401 402 403 404 405
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
406

407 408 409 410 411 412 413 414
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
415
				sdhci_writel(host, scratch, SDHCI_BUFFER);
416 417
				chunk = 0;
				scratch = 0;
418 419 420
			}
		}
	}
421 422 423 424

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
425 426 427 428 429 430
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

431
	if (host->blocks == 0)
P
Pierre Ossman 已提交
432 433 434 435 436 437 438
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

439 440 441 442 443 444 445 446 447
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

448
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
449 450 451
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

P
Pierre Ossman 已提交
452 453 454 455
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
456

457 458
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
459 460
			break;
	}
461

P
Pierre Ossman 已提交
462
	DBG("PIO transfer complete.\n");
463 464
}

465
static int sdhci_pre_dma_transfer(struct sdhci_host *host,
466
				  struct mmc_data *data, int cookie)
467 468 469
{
	int sg_count;

470 471 472 473 474
	/*
	 * If the data buffers are already mapped, return the previous
	 * dma_map_sg() result.
	 */
	if (data->host_cookie == COOKIE_PRE_MAPPED)
475 476 477 478 479 480 481 482 483 484
		return data->sg_count;

	sg_count = dma_map_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
				data->flags & MMC_DATA_WRITE ?
				DMA_TO_DEVICE : DMA_FROM_DEVICE);

	if (sg_count == 0)
		return -ENOSPC;

	data->sg_count = sg_count;
485
	data->host_cookie = cookie;
486 487 488 489

	return sg_count;
}

490 491 492
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
493
	return kmap_atomic(sg_page(sg)) + sg->offset;
494 495 496 497
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
498
	kunmap_atomic(buffer);
499 500 501
	local_irq_restore(*flags);
}

502 503
static void sdhci_adma_write_desc(struct sdhci_host *host, void *desc,
				  dma_addr_t addr, int len, unsigned cmd)
B
Ben Dooks 已提交
504
{
505
	struct sdhci_adma2_64_desc *dma_desc = desc;
B
Ben Dooks 已提交
506

507
	/* 32-bit and 64-bit descriptors have these members in same position */
508 509
	dma_desc->cmd = cpu_to_le16(cmd);
	dma_desc->len = cpu_to_le16(len);
510 511 512 513
	dma_desc->addr_lo = cpu_to_le32((u32)addr);

	if (host->flags & SDHCI_USE_64_BIT_DMA)
		dma_desc->addr_hi = cpu_to_le32((u64)addr >> 32);
B
Ben Dooks 已提交
514 515
}

516 517
static void sdhci_adma_mark_end(void *desc)
{
518
	struct sdhci_adma2_64_desc *dma_desc = desc;
519

520
	/* 32-bit and 64-bit descriptors have 'cmd' in same position */
521
	dma_desc->cmd |= cpu_to_le16(ADMA2_END);
522 523
}

524 525
static void sdhci_adma_table_pre(struct sdhci_host *host,
	struct mmc_data *data, int sg_count)
526 527 528
{
	struct scatterlist *sg;
	unsigned long flags;
529 530 531 532
	dma_addr_t addr, align_addr;
	void *desc, *align;
	char *buffer;
	int len, offset, i;
533 534 535 536 537 538

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

539
	host->sg_count = sg_count;
540

541
	desc = host->adma_table;
542 543 544 545 546 547 548 549 550
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
551 552 553
		 * The SDHCI specification states that ADMA addresses must
		 * be 32-bit aligned. If they aren't, then we use a bounce
		 * buffer for the (up to three) bytes that screw up the
554 555
		 * alignment.
		 */
556 557
		offset = (SDHCI_ADMA2_ALIGN - (addr & SDHCI_ADMA2_MASK)) &
			 SDHCI_ADMA2_MASK;
558 559 560 561 562 563 564
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

B
Ben Dooks 已提交
565
			/* tran, valid */
566
			sdhci_adma_write_desc(host, desc, align_addr, offset,
A
Adrian Hunter 已提交
567
					      ADMA2_TRAN_VALID);
568 569 570

			BUG_ON(offset > 65536);

571 572
			align += SDHCI_ADMA2_ALIGN;
			align_addr += SDHCI_ADMA2_ALIGN;
573

574
			desc += host->desc_sz;
575 576 577 578 579 580 581

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

582 583 584 585 586 587
		if (len) {
			/* tran, valid */
			sdhci_adma_write_desc(host, desc, addr, len,
					      ADMA2_TRAN_VALID);
			desc += host->desc_sz;
		}
588 589 590 591 592

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
593
		WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
594 595
	}

596
	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
597
		/* Mark the last descriptor as the terminating descriptor */
598
		if (desc != host->adma_table) {
599
			desc -= host->desc_sz;
600
			sdhci_adma_mark_end(desc);
601 602
		}
	} else {
603
		/* Add a terminating entry - nop, end, valid */
604
		sdhci_adma_write_desc(host, desc, 0, 0, ADMA2_NOP_END_VALID);
605
	}
606 607 608 609 610 611 612
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	struct scatterlist *sg;
	int i, size;
613
	void *align;
614 615 616
	char *buffer;
	unsigned long flags;

617 618
	if (data->flags & MMC_DATA_READ) {
		bool has_unaligned = false;
619

620 621 622 623 624 625
		/* Do a quick scan of the SG list for any unaligned mappings */
		for_each_sg(data->sg, sg, host->sg_count, i)
			if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
				has_unaligned = true;
				break;
			}
626

627 628
		if (has_unaligned) {
			dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
629
					    data->sg_len, DMA_FROM_DEVICE);
630

631
			align = host->align_buffer;
632

633 634 635 636 637 638 639 640
			for_each_sg(data->sg, sg, host->sg_count, i) {
				if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
					size = SDHCI_ADMA2_ALIGN -
					       (sg_dma_address(sg) & SDHCI_ADMA2_MASK);

					buffer = sdhci_kmap_atomic(sg, &flags);
					memcpy(buffer, align, size);
					sdhci_kunmap_atomic(buffer, &flags);
641

642 643
					align += SDHCI_ADMA2_ALIGN;
				}
644 645 646 647 648
			}
		}
	}
}

649
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
650
{
651
	u8 count;
652
	struct mmc_data *data = cmd->data;
653
	unsigned target_timeout, current_timeout;
654

655 656 657 658 659 660
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
661
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
662
		return 0xE;
663

664
	/* Unspecified timeout, assume max */
665
	if (!data && !cmd->busy_timeout)
666
		return 0xE;
667

668 669
	/* timeout in us */
	if (!data)
670
		target_timeout = cmd->busy_timeout * 1000;
671
	else {
672
		target_timeout = DIV_ROUND_UP(data->timeout_ns, 1000);
673 674 675 676 677 678 679 680 681 682 683 684 685
		if (host->clock && data->timeout_clks) {
			unsigned long long val;

			/*
			 * data->timeout_clks is in units of clock cycles.
			 * host->clock is in Hz.  target_timeout is in us.
			 * Hence, us = 1000000 * cycles / Hz.  Round up.
			 */
			val = 1000000 * data->timeout_clks;
			if (do_div(val, host->clock))
				target_timeout++;
			target_timeout += val;
		}
686
	}
687

688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
708 709
		DBG("%s: Too large timeout 0x%x requested for CMD%d!\n",
		    mmc_hostname(host->mmc), count, cmd->opcode);
710 711 712
		count = 0xE;
	}

713 714 715
	return count;
}

716 717 718 719 720 721
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
722
		host->ier = (host->ier & ~pio_irqs) | dma_irqs;
723
	else
724 725 726 727
		host->ier = (host->ier & ~dma_irqs) | pio_irqs;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
728 729
}

730
static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
731 732
{
	u8 count;
733 734 735 736 737 738 739 740 741 742 743

	if (host->ops->set_timeout) {
		host->ops->set_timeout(host, cmd);
	} else {
		count = sdhci_calc_timeout(host, cmd);
		sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
	}
}

static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
{
744
	u8 ctrl;
745
	struct mmc_data *data = cmd->data;
746

747 748
	if (data || (cmd->flags & MMC_RSP_BUSY))
		sdhci_set_timeout(host, cmd);
749 750

	if (!data)
751 752
		return;

753 754
	WARN_ON(host->data);

755 756 757 758 759 760 761
	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;
762
	host->data->bytes_xfered = 0;
763

764
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
765
		struct scatterlist *sg;
766
		unsigned int length_mask, offset_mask;
767
		int i;
768

769 770 771 772 773 774 775 776 777
		host->flags |= SDHCI_REQ_USE_DMA;

		/*
		 * FIXME: This doesn't account for merging when mapping the
		 * scatterlist.
		 *
		 * The assumption here being that alignment and lengths are
		 * the same after DMA mapping to device address space.
		 */
778
		length_mask = 0;
779
		offset_mask = 0;
780
		if (host->flags & SDHCI_USE_ADMA) {
781
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE) {
782
				length_mask = 3;
783 784 785 786 787 788 789
				/*
				 * As we use up to 3 byte chunks to work
				 * around alignment problems, we need to
				 * check the offset as well.
				 */
				offset_mask = 3;
			}
790 791
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
792
				length_mask = 3;
793 794
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				offset_mask = 3;
795 796
		}

797
		if (unlikely(length_mask | offset_mask)) {
798
			for_each_sg(data->sg, sg, data->sg_len, i) {
799
				if (sg->length & length_mask) {
800
					DBG("Reverting to PIO because of transfer size (%d)\n",
801
					    sg->length);
802 803 804
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
805
				if (sg->offset & offset_mask) {
806
					DBG("Reverting to PIO because of bad alignment\n");
807 808 809 810 811 812 813
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

814
	if (host->flags & SDHCI_REQ_USE_DMA) {
815
		int sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831

		if (sg_cnt <= 0) {
			/*
			 * This only happens when someone fed
			 * us an invalid request.
			 */
			WARN_ON(1);
			host->flags &= ~SDHCI_REQ_USE_DMA;
		} else if (host->flags & SDHCI_USE_ADMA) {
			sdhci_adma_table_pre(host, data, sg_cnt);

			sdhci_writel(host, host->adma_addr, SDHCI_ADMA_ADDRESS);
			if (host->flags & SDHCI_USE_64_BIT_DMA)
				sdhci_writel(host,
					     (u64)host->adma_addr >> 32,
					     SDHCI_ADMA_ADDRESS_HI);
832
		} else {
833 834 835
			WARN_ON(sg_cnt != 1);
			sdhci_writel(host, sg_dma_address(data->sg),
				SDHCI_DMA_ADDRESS);
836 837 838
		}
	}

839 840 841 842 843 844
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
845
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
846 847
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
848 849 850 851 852 853
			(host->flags & SDHCI_USE_ADMA)) {
			if (host->flags & SDHCI_USE_64_BIT_DMA)
				ctrl |= SDHCI_CTRL_ADMA64;
			else
				ctrl |= SDHCI_CTRL_ADMA32;
		} else {
854
			ctrl |= SDHCI_CTRL_SDMA;
855
		}
856
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
857 858
	}

859
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
860 861 862 863 864 865 866 867
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
868
		host->blocks = data->blocks;
869
	}
870

871 872
	sdhci_set_transfer_irqs(host);

873 874 875
	/* Set the DMA boundary value and block size */
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
		data->blksz), SDHCI_BLOCK_SIZE);
876
	sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
877 878 879
}

static void sdhci_set_transfer_mode(struct sdhci_host *host,
880
	struct mmc_command *cmd)
881
{
882
	u16 mode = 0;
883
	struct mmc_data *data = cmd->data;
884

885
	if (data == NULL) {
886 887 888 889
		if (host->quirks2 &
			SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
			sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
		} else {
890
		/* clear Auto CMD settings for no data CMDs */
891 892
			mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
			sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
893
				SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
894
		}
895
		return;
896
	}
897

898 899
	WARN_ON(!host->data);

900 901 902
	if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
		mode = SDHCI_TRNS_BLK_CNT_EN;

903
	if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
904
		mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI;
905 906 907 908
		/*
		 * If we are sending CMD23, CMD12 never gets sent
		 * on successful completion (so no Auto-CMD12).
		 */
909
		if (!cmd->mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) &&
910
		    (cmd->opcode != SD_IO_RW_EXTENDED))
911
			mode |= SDHCI_TRNS_AUTO_CMD12;
912
		else if (cmd->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
913
			mode |= SDHCI_TRNS_AUTO_CMD23;
914
			sdhci_writel(host, cmd->mrq->sbc->arg, SDHCI_ARGUMENT2);
915
		}
916
	}
917

918 919
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
920
	if (host->flags & SDHCI_REQ_USE_DMA)
921 922
		mode |= SDHCI_TRNS_DMA;

923
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
924 925
}

926 927 928 929 930 931 932 933 934 935
static bool sdhci_needs_reset(struct sdhci_host *host, struct mmc_request *mrq)
{
	return (!(host->flags & SDHCI_DEVICE_DEAD) &&
		((mrq->cmd && mrq->cmd->error) ||
		 (mrq->sbc && mrq->sbc->error) ||
		 (mrq->data && ((mrq->data->error && !mrq->data->stop) ||
				(mrq->data->stop && mrq->data->stop->error))) ||
		 (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST)));
}

936 937
static void sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
{
938 939 940 941 942 943 944 945 946
	if (host->cmd && host->cmd->mrq == mrq)
		host->cmd = NULL;

	if (host->data_cmd && host->data_cmd->mrq == mrq)
		host->data_cmd = NULL;

	if (host->data && host->data->mrq == mrq)
		host->data = NULL;

947 948 949
	if (sdhci_needs_reset(host, mrq))
		host->pending_reset = true;

950 951 952
	tasklet_schedule(&host->finish_tasklet);
}

953 954 955 956 957 958
static void sdhci_finish_data(struct sdhci_host *host)
{
	struct mmc_data *data;

	data = host->data;
	host->data = NULL;
959
	host->data_cmd = NULL;
960

961 962 963
	if ((host->flags & (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA)) ==
	    (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA))
		sdhci_adma_table_post(host, data);
964 965

	/*
966 967 968 969 970
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
971
	 */
972 973
	if (data->error)
		data->bytes_xfered = 0;
974
	else
975
		data->bytes_xfered = data->blksz * data->blocks;
976

977 978 979 980 981 982 983
	/*
	 * Need to send CMD12 if -
	 * a) open-ended multiblock transfer (no CMD23)
	 * b) error in multiblock transfer
	 */
	if (data->stop &&
	    (data->error ||
984
	     !data->mrq->sbc)) {
985

986 987 988 989
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
P
Pierre Ossman 已提交
990
		if (data->error) {
991 992
			sdhci_do_reset(host, SDHCI_RESET_CMD);
			sdhci_do_reset(host, SDHCI_RESET_DATA);
993 994 995
		}

		sdhci_send_command(host, data->stop);
996 997 998
	} else {
		sdhci_finish_mrq(host, data->mrq);
	}
999 1000
}

1001
void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
1002 1003
{
	int flags;
1004
	u32 mask;
1005
	unsigned long timeout;
1006 1007 1008

	WARN_ON(host->cmd);

1009 1010 1011
	/* Initially, a command has no error */
	cmd->error = 0;

1012
	/* Wait max 10 ms */
1013
	timeout = 10;
1014 1015 1016 1017 1018 1019 1020

	mask = SDHCI_CMD_INHIBIT;
	if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
1021
	if (cmd->mrq->data && (cmd == cmd->mrq->data->stop))
1022 1023
		mask &= ~SDHCI_DATA_INHIBIT;

1024
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
1025
		if (timeout == 0) {
1026 1027
			pr_err("%s: Controller never released inhibit bit(s).\n",
			       mmc_hostname(host->mmc));
1028
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
1029
			cmd->error = -EIO;
1030
			sdhci_finish_mrq(host, cmd->mrq);
1031 1032
			return;
		}
1033 1034 1035
		timeout--;
		mdelay(1);
	}
1036

1037
	timeout = jiffies;
1038 1039
	if (!cmd->data && cmd->busy_timeout > 9000)
		timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
1040 1041 1042
	else
		timeout += 10 * HZ;
	mod_timer(&host->timer, timeout);
1043 1044

	host->cmd = cmd;
1045 1046 1047 1048
	if (cmd->data || cmd->flags & MMC_RSP_BUSY) {
		WARN_ON(host->data_cmd);
		host->data_cmd = cmd;
	}
1049

1050
	sdhci_prepare_data(host, cmd);
1051

1052
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
1053

1054
	sdhci_set_transfer_mode(host, cmd);
1055

1056
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
1057
		pr_err("%s: Unsupported response type!\n",
1058
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
1059
		cmd->error = -EINVAL;
1060
		sdhci_finish_mrq(host, cmd->mrq);
1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
1077 1078

	/* CMD19 is special in that the Data Present Select should be set */
1079 1080
	if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
	    cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
1081 1082
		flags |= SDHCI_CMD_DATA;

1083
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1084
}
1085
EXPORT_SYMBOL_GPL(sdhci_send_command);
1086 1087 1088

static void sdhci_finish_command(struct sdhci_host *host)
{
1089
	struct mmc_command *cmd = host->cmd;
1090 1091
	int i;

1092 1093 1094 1095
	host->cmd = NULL;

	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136) {
1096 1097
			/* CRC is stripped so we need to do some shifting. */
			for (i = 0;i < 4;i++) {
1098
				cmd->resp[i] = sdhci_readl(host,
1099 1100
					SDHCI_RESPONSE + (3-i)*4) << 8;
				if (i != 3)
1101
					cmd->resp[i] |=
1102
						sdhci_readb(host,
1103 1104 1105
						SDHCI_RESPONSE + (3-i)*4-1);
			}
		} else {
1106
			cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1107 1108 1109
		}
	}

1110 1111 1112 1113 1114 1115 1116 1117 1118 1119
	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * The busy signal uses DAT0 so this is similar to waiting
	 * for data to complete.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
1120 1121
	if (cmd->flags & MMC_RSP_BUSY) {
		if (cmd->data) {
1122 1123
			DBG("Cannot wait for busy signal when also doing a data transfer");
		} else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
1124 1125
			   cmd == host->data_cmd) {
			/* Command complete before busy is ended */
1126 1127 1128 1129
			return;
		}
	}

1130
	/* Finished CMD23, now send actual command. */
1131 1132
	if (cmd == cmd->mrq->sbc) {
		sdhci_send_command(host, cmd->mrq->cmd);
1133
	} else {
1134

1135 1136 1137
		/* Processed actual command. */
		if (host->data && host->data_early)
			sdhci_finish_data(host);
1138

1139
		if (!cmd->data)
1140
			sdhci_finish_mrq(host, cmd->mrq);
1141
	}
1142 1143
}

1144 1145
static u16 sdhci_get_preset_value(struct sdhci_host *host)
{
1146
	u16 preset = 0;
1147

1148 1149
	switch (host->timing) {
	case MMC_TIMING_UHS_SDR12:
1150 1151
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
1152
	case MMC_TIMING_UHS_SDR25:
1153 1154
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
		break;
1155
	case MMC_TIMING_UHS_SDR50:
1156 1157
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
		break;
1158 1159
	case MMC_TIMING_UHS_SDR104:
	case MMC_TIMING_MMC_HS200:
1160 1161
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
		break;
1162
	case MMC_TIMING_UHS_DDR50:
1163
	case MMC_TIMING_MMC_DDR52:
1164 1165
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
		break;
1166 1167 1168
	case MMC_TIMING_MMC_HS400:
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
		break;
1169 1170 1171 1172 1173 1174 1175 1176 1177
	default:
		pr_warn("%s: Invalid UHS-I mode selected\n",
			mmc_hostname(host->mmc));
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
	}
	return preset;
}

1178 1179
u16 sdhci_calc_clk(struct sdhci_host *host, unsigned int clock,
		   unsigned int *actual_clock)
1180
{
1181
	int div = 0; /* Initialized for compiler warning */
1182
	int real_div = div, clk_mul = 1;
1183
	u16 clk = 0;
1184
	bool switch_base_clk = false;
1185

1186
	if (host->version >= SDHCI_SPEC_300) {
1187
		if (host->preset_enabled) {
1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204
			u16 pre_val;

			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			pre_val = sdhci_get_preset_value(host);
			div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
				>> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
			if (host->clk_mul &&
				(pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div + 1;
				clk_mul = host->clk_mul;
			} else {
				real_div = max_t(int, 1, div << 1);
			}
			goto clock_set;
		}

1205 1206 1207 1208 1209
		/*
		 * Check if the Host Controller supports Programmable Clock
		 * Mode.
		 */
		if (host->clk_mul) {
1210 1211 1212 1213 1214
			for (div = 1; div <= 1024; div++) {
				if ((host->max_clk * host->clk_mul / div)
					<= clock)
					break;
			}
1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233
			if ((host->max_clk * host->clk_mul / div) <= clock) {
				/*
				 * Set Programmable Clock Mode in the Clock
				 * Control register.
				 */
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div;
				clk_mul = host->clk_mul;
				div--;
			} else {
				/*
				 * Divisor can be too small to reach clock
				 * speed requirement. Then use the base clock.
				 */
				switch_base_clk = true;
			}
		}

		if (!host->clk_mul || switch_base_clk) {
1234 1235 1236 1237 1238 1239 1240 1241 1242
			/* Version 3.00 divisors must be a multiple of 2. */
			if (host->max_clk <= clock)
				div = 1;
			else {
				for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
				     div += 2) {
					if ((host->max_clk / div) <= clock)
						break;
				}
1243
			}
1244
			real_div = div;
1245
			div >>= 1;
1246 1247 1248
			if ((host->quirks2 & SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN)
				&& !div && host->max_clk <= 25000000)
				div = 1;
1249 1250 1251
		}
	} else {
		/* Version 2.00 divisors must be a power of 2. */
1252
		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1253 1254 1255
			if ((host->max_clk / div) <= clock)
				break;
		}
1256
		real_div = div;
1257
		div >>= 1;
1258 1259
	}

1260
clock_set:
1261
	if (real_div)
1262
		*actual_clock = (host->max_clk * clk_mul) / real_div;
1263
	clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1264 1265
	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
		<< SDHCI_DIVIDER_HI_SHIFT;
1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284

	return clk;
}
EXPORT_SYMBOL_GPL(sdhci_calc_clk);

void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
{
	u16 clk;
	unsigned long timeout;

	host->mmc->actual_clock = 0;

	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);

	if (clock == 0)
		return;

	clk = sdhci_calc_clk(host, clock, &host->mmc->actual_clock);

1285
	clk |= SDHCI_CLOCK_INT_EN;
1286
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1287

1288 1289
	/* Wait max 20 ms */
	timeout = 20;
1290
	while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
1291 1292
		& SDHCI_CLOCK_INT_STABLE)) {
		if (timeout == 0) {
1293 1294
			pr_err("%s: Internal clock never stabilised.\n",
			       mmc_hostname(host->mmc));
1295 1296 1297
			sdhci_dumpregs(host);
			return;
		}
1298 1299 1300
		timeout--;
		mdelay(1);
	}
1301 1302

	clk |= SDHCI_CLOCK_CARD_EN;
1303
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1304
}
1305
EXPORT_SYMBOL_GPL(sdhci_set_clock);
1306

1307 1308
static void sdhci_set_power_reg(struct sdhci_host *host, unsigned char mode,
				unsigned short vdd)
1309
{
1310
	struct mmc_host *mmc = host->mmc;
1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324

	spin_unlock_irq(&host->lock);
	mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
	spin_lock_irq(&host->lock);

	if (mode != MMC_POWER_OFF)
		sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
	else
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
}

void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
		     unsigned short vdd)
{
1325
	u8 pwr = 0;
1326

1327 1328
	if (mode != MMC_POWER_OFF) {
		switch (1 << vdd) {
1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340
		case MMC_VDD_165_195:
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
1341 1342 1343
			WARN(1, "%s: Invalid vdd %#x\n",
			     mmc_hostname(host->mmc), vdd);
			break;
1344 1345 1346 1347
		}
	}

	if (host->pwr == pwr)
1348
		return;
1349

1350 1351 1352
	host->pwr = pwr;

	if (pwr == 0) {
1353
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1354 1355
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
1356 1357 1358 1359 1360 1361 1362
	} else {
		/*
		 * Spec says that we should clear the power reg before setting
		 * a new value. Some controllers don't seem to like this though.
		 */
		if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
			sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1363

1364 1365 1366 1367 1368 1369 1370
		/*
		 * At least the Marvell CaFe chip gets confused if we set the
		 * voltage and set turn on power at the same time, so set the
		 * voltage first.
		 */
		if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
			sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1371

1372
		pwr |= SDHCI_POWER_ON;
1373

1374
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1375

1376 1377
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_on(host);
1378

1379 1380 1381 1382 1383 1384 1385
		/*
		 * Some controllers need an extra 10ms delay of 10ms before
		 * they can apply clock after applying power
		 */
		if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
			mdelay(10);
	}
1386 1387
}
EXPORT_SYMBOL_GPL(sdhci_set_power);
1388

1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399
static void __sdhci_set_power(struct sdhci_host *host, unsigned char mode,
			      unsigned short vdd)
{
	struct mmc_host *mmc = host->mmc;

	if (host->ops->set_power)
		host->ops->set_power(host, mode, vdd);
	else if (!IS_ERR(mmc->supply.vmmc))
		sdhci_set_power_reg(host, mode, vdd);
	else
		sdhci_set_power(host, mode, vdd);
1400 1401
}

1402 1403 1404 1405 1406 1407 1408 1409 1410
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sdhci_host *host;
1411
	int present;
1412 1413 1414 1415
	unsigned long flags;

	host = mmc_priv(mmc);

1416
	/* Firstly check card presence */
1417
	present = mmc->ops->get_cd(mmc);
1418

1419 1420 1421 1422
	spin_lock_irqsave(&host->lock, flags);

	WARN_ON(host->mrq != NULL);

1423
	sdhci_led_activate(host);
1424 1425 1426 1427 1428 1429

	/*
	 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
	 * requests if Auto-CMD12 is enabled.
	 */
	if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
1430 1431 1432 1433 1434
		if (mrq->stop) {
			mrq->data->stop = NULL;
			mrq->stop = NULL;
		}
	}
1435 1436 1437

	host->mrq = mrq;

1438
	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
1439
		mrq->cmd->error = -ENOMEDIUM;
1440
		sdhci_finish_mrq(host, mrq);
1441
	} else {
1442
		if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
1443 1444 1445
			sdhci_send_command(host, mrq->sbc);
		else
			sdhci_send_command(host, mrq->cmd);
1446
	}
1447

1448
	mmiowb();
1449 1450 1451
	spin_unlock_irqrestore(&host->lock, flags);
}

1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472
void sdhci_set_bus_width(struct sdhci_host *host, int width)
{
	u8 ctrl;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	if (width == MMC_BUS_WIDTH_8) {
		ctrl &= ~SDHCI_CTRL_4BITBUS;
		if (host->version >= SDHCI_SPEC_300)
			ctrl |= SDHCI_CTRL_8BITBUS;
	} else {
		if (host->version >= SDHCI_SPEC_300)
			ctrl &= ~SDHCI_CTRL_8BITBUS;
		if (width == MMC_BUS_WIDTH_4)
			ctrl |= SDHCI_CTRL_4BITBUS;
		else
			ctrl &= ~SDHCI_CTRL_4BITBUS;
	}
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_set_bus_width);

1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491
void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
{
	u16 ctrl_2;

	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	/* Select Bus Speed Mode for host */
	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
	if ((timing == MMC_TIMING_MMC_HS200) ||
	    (timing == MMC_TIMING_UHS_SDR104))
		ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
	else if (timing == MMC_TIMING_UHS_SDR12)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
	else if (timing == MMC_TIMING_UHS_SDR25)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
	else if (timing == MMC_TIMING_UHS_SDR50)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
	else if ((timing == MMC_TIMING_UHS_DDR50) ||
		 (timing == MMC_TIMING_MMC_DDR52))
		ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
1492 1493
	else if (timing == MMC_TIMING_MMC_HS400)
		ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
1494 1495 1496 1497
	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
}
EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);

1498
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1499
{
1500
	struct sdhci_host *host = mmc_priv(mmc);
1501 1502 1503 1504 1505
	unsigned long flags;
	u8 ctrl;

	spin_lock_irqsave(&host->lock, flags);

A
Adrian Hunter 已提交
1506 1507
	if (host->flags & SDHCI_DEVICE_DEAD) {
		spin_unlock_irqrestore(&host->lock, flags);
1508 1509
		if (!IS_ERR(mmc->supply.vmmc) &&
		    ios->power_mode == MMC_POWER_OFF)
1510
			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
A
Adrian Hunter 已提交
1511 1512
		return;
	}
P
Pierre Ossman 已提交
1513

1514 1515 1516 1517 1518
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1519
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1520
		sdhci_reinit(host);
1521 1522
	}

1523
	if (host->version >= SDHCI_SPEC_300 &&
1524 1525
		(ios->power_mode == MMC_POWER_UP) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
1526 1527
		sdhci_enable_preset_value(host, false);

1528
	if (!ios->clock || ios->clock != host->clock) {
1529
		host->ops->set_clock(host, ios->clock);
1530
		host->clock = ios->clock;
1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542

		if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
		    host->clock) {
			host->timeout_clk = host->mmc->actual_clock ?
						host->mmc->actual_clock / 1000 :
						host->clock / 1000;
			host->mmc->max_busy_timeout =
				host->ops->get_max_timeout_count ?
				host->ops->get_max_timeout_count(host) :
				1 << 27;
			host->mmc->max_busy_timeout /= host->timeout_clk;
		}
1543
	}
1544

1545
	__sdhci_set_power(host, ios->power_mode, ios->vdd);
1546

1547 1548 1549
	if (host->ops->platform_send_init_74_clocks)
		host->ops->platform_send_init_74_clocks(host, ios->power_mode);

1550
	host->ops->set_bus_width(host, ios->bus_width);
1551

1552
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1553

1554 1555 1556
	if ((ios->timing == MMC_TIMING_SD_HS ||
	     ios->timing == MMC_TIMING_MMC_HS)
	    && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
1557 1558 1559 1560
		ctrl |= SDHCI_CTRL_HISPD;
	else
		ctrl &= ~SDHCI_CTRL_HISPD;

1561
	if (host->version >= SDHCI_SPEC_300) {
1562 1563 1564
		u16 clk, ctrl_2;

		/* In case of UHS-I modes, set High Speed Enable */
1565 1566
		if ((ios->timing == MMC_TIMING_MMC_HS400) ||
		    (ios->timing == MMC_TIMING_MMC_HS200) ||
1567
		    (ios->timing == MMC_TIMING_MMC_DDR52) ||
1568
		    (ios->timing == MMC_TIMING_UHS_SDR50) ||
1569 1570
		    (ios->timing == MMC_TIMING_UHS_SDR104) ||
		    (ios->timing == MMC_TIMING_UHS_DDR50) ||
1571
		    (ios->timing == MMC_TIMING_UHS_SDR25))
1572
			ctrl |= SDHCI_CTRL_HISPD;
1573

1574
		if (!host->preset_enabled) {
1575
			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1576 1577 1578 1579
			/*
			 * We only need to set Driver Strength if the
			 * preset value enable is not set.
			 */
1580
			ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1581 1582 1583
			ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
			if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
1584 1585
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_B)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
1586 1587
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
1588 1589 1590
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_D)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_D;
			else {
1591 1592
				pr_warn("%s: invalid driver type, default to driver type B\n",
					mmc_hostname(mmc));
1593 1594
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
			}
1595 1596

			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612
		} else {
			/*
			 * According to SDHC Spec v3.00, if the Preset Value
			 * Enable in the Host Control 2 register is set, we
			 * need to reset SD Clock Enable before changing High
			 * Speed Enable to avoid generating clock gliches.
			 */

			/* Reset SD Clock Enable */
			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			clk &= ~SDHCI_CLOCK_CARD_EN;
			sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

			/* Re-enable SD Clock */
1613
			host->ops->set_clock(host, host->clock);
1614
		}
1615 1616 1617 1618 1619 1620

		/* Reset SD Clock Enable */
		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		clk &= ~SDHCI_CLOCK_CARD_EN;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

1621
		host->ops->set_uhs_signaling(host, ios->timing);
1622
		host->timing = ios->timing;
1623

1624 1625 1626 1627 1628
		if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
				((ios->timing == MMC_TIMING_UHS_SDR12) ||
				 (ios->timing == MMC_TIMING_UHS_SDR25) ||
				 (ios->timing == MMC_TIMING_UHS_SDR50) ||
				 (ios->timing == MMC_TIMING_UHS_SDR104) ||
1629 1630
				 (ios->timing == MMC_TIMING_UHS_DDR50) ||
				 (ios->timing == MMC_TIMING_MMC_DDR52))) {
1631 1632 1633 1634 1635 1636 1637 1638
			u16 preset;

			sdhci_enable_preset_value(host, true);
			preset = sdhci_get_preset_value(host);
			ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
				>> SDHCI_PRESET_DRV_SHIFT;
		}

1639
		/* Re-enable SD Clock */
1640
		host->ops->set_clock(host, host->clock);
1641 1642
	} else
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1643

1644 1645 1646 1647 1648
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1649
	if (host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1650
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
1651

1652
	mmiowb();
1653 1654 1655
	spin_unlock_irqrestore(&host->lock, flags);
}

1656
static int sdhci_get_cd(struct mmc_host *mmc)
1657 1658
{
	struct sdhci_host *host = mmc_priv(mmc);
1659
	int gpio_cd = mmc_gpio_get_cd(mmc);
1660 1661 1662 1663

	if (host->flags & SDHCI_DEVICE_DEAD)
		return 0;

1664
	/* If nonremovable, assume that the card is always present. */
1665
	if (!mmc_card_is_removable(host->mmc))
1666 1667
		return 1;

1668 1669 1670 1671
	/*
	 * Try slot gpio detect, if defined it take precedence
	 * over build in controller functionality
	 */
1672
	if (gpio_cd >= 0)
1673 1674
		return !!gpio_cd;

1675 1676 1677 1678
	/* If polling, assume that the card is always present. */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		return 1;

1679 1680 1681 1682
	/* Host native card detect */
	return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
}

1683
static int sdhci_check_ro(struct sdhci_host *host)
1684 1685
{
	unsigned long flags;
1686
	int is_readonly;
1687 1688 1689

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1690
	if (host->flags & SDHCI_DEVICE_DEAD)
1691 1692 1693
		is_readonly = 0;
	else if (host->ops->get_ro)
		is_readonly = host->ops->get_ro(host);
P
Pierre Ossman 已提交
1694
	else
1695 1696
		is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
				& SDHCI_WRITE_PROTECT);
1697 1698 1699

	spin_unlock_irqrestore(&host->lock, flags);

1700 1701 1702
	/* This quirk needs to be replaced by a callback-function later */
	return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
		!is_readonly : is_readonly;
1703 1704
}

1705 1706
#define SAMPLE_COUNT	5

1707
static int sdhci_get_ro(struct mmc_host *mmc)
1708
{
1709
	struct sdhci_host *host = mmc_priv(mmc);
1710 1711 1712
	int i, ro_count;

	if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
1713
		return sdhci_check_ro(host);
1714 1715 1716

	ro_count = 0;
	for (i = 0; i < SAMPLE_COUNT; i++) {
1717
		if (sdhci_check_ro(host)) {
1718 1719 1720 1721 1722 1723 1724 1725
			if (++ro_count > SAMPLE_COUNT / 2)
				return 1;
		}
		msleep(30);
	}
	return 0;
}

1726 1727 1728 1729 1730 1731 1732 1733
static void sdhci_hw_reset(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (host->ops && host->ops->hw_reset)
		host->ops->hw_reset(host);
}

1734 1735
static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
{
1736
	if (!(host->flags & SDHCI_DEVICE_DEAD)) {
1737
		if (enable)
1738
			host->ier |= SDHCI_INT_CARD_INT;
1739
		else
1740 1741 1742 1743
			host->ier &= ~SDHCI_INT_CARD_INT;

		sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
		sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
1744 1745
		mmiowb();
	}
1746 1747 1748 1749 1750 1751
}

static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
P
Pierre Ossman 已提交
1752

1753
	spin_lock_irqsave(&host->lock, flags);
1754 1755 1756 1757 1758
	if (enable)
		host->flags |= SDHCI_SDIO_IRQ_ENABLED;
	else
		host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;

1759
	sdhci_enable_sdio_irq_nolock(host, enable);
P
Pierre Ossman 已提交
1760 1761 1762
	spin_unlock_irqrestore(&host->lock, flags);
}

1763 1764
static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
					     struct mmc_ios *ios)
1765
{
1766
	struct sdhci_host *host = mmc_priv(mmc);
1767
	u16 ctrl;
1768
	int ret;
1769

1770 1771 1772 1773 1774 1775
	/*
	 * Signal Voltage Switching is only applicable for Host Controllers
	 * v3.00 and above.
	 */
	if (host->version < SDHCI_SPEC_300)
		return 0;
1776

1777 1778
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

1779
	switch (ios->signal_voltage) {
1780
	case MMC_SIGNAL_VOLTAGE_330:
1781 1782
		if (!(host->flags & SDHCI_SIGNALING_330))
			return -EINVAL;
1783 1784 1785
		/* Set 1.8V Signal Enable in the Host Control2 register to 0 */
		ctrl &= ~SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1786

1787 1788 1789
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc, 2700000,
						    3600000);
1790
			if (ret) {
J
Joe Perches 已提交
1791 1792
				pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
					mmc_hostname(mmc));
1793 1794 1795 1796 1797
				return -EIO;
			}
		}
		/* Wait for 5ms */
		usleep_range(5000, 5500);
1798

1799 1800 1801 1802
		/* 3.3V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_VDD_180))
			return 0;
1803

J
Joe Perches 已提交
1804 1805
		pr_warn("%s: 3.3V regulator output did not became stable\n",
			mmc_hostname(mmc));
1806 1807 1808

		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_180:
1809 1810
		if (!(host->flags & SDHCI_SIGNALING_180))
			return -EINVAL;
1811 1812
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc,
1813 1814
					1700000, 1950000);
			if (ret) {
J
Joe Perches 已提交
1815 1816
				pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
					mmc_hostname(mmc));
1817 1818 1819
				return -EIO;
			}
		}
1820 1821 1822 1823 1824

		/*
		 * Enable 1.8V Signal Enable in the Host Control2
		 * register
		 */
1825 1826
		ctrl |= SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1827

1828 1829 1830 1831
		/* Some controller need to do more when switching */
		if (host->ops->voltage_switch)
			host->ops->voltage_switch(host);

1832 1833 1834 1835
		/* 1.8V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (ctrl & SDHCI_CTRL_VDD_180)
			return 0;
1836

J
Joe Perches 已提交
1837 1838
		pr_warn("%s: 1.8V regulator output did not became stable\n",
			mmc_hostname(mmc));
1839

1840 1841
		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_120:
1842 1843
		if (!(host->flags & SDHCI_SIGNALING_120))
			return -EINVAL;
1844 1845 1846
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc, 1100000,
						    1300000);
1847
			if (ret) {
J
Joe Perches 已提交
1848 1849
				pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
					mmc_hostname(mmc));
1850
				return -EIO;
1851 1852
			}
		}
1853
		return 0;
1854
	default:
1855 1856
		/* No signal voltage switch required */
		return 0;
1857
	}
1858 1859
}

1860 1861 1862 1863 1864
static int sdhci_card_busy(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	u32 present_state;

1865
	/* Check whether DAT[0] is 0 */
1866 1867
	present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);

1868
	return !(present_state & SDHCI_DATA_0_LVL_MASK);
1869 1870
}

1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882
static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);
	host->flags |= SDHCI_HS400_TUNING;
	spin_unlock_irqrestore(&host->lock, flags);

	return 0;
}

1883
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
1884
{
1885
	struct sdhci_host *host = mmc_priv(mmc);
1886 1887 1888
	u16 ctrl;
	int tuning_loop_counter = MAX_TUNING_LOOP;
	int err = 0;
1889
	unsigned long flags;
1890
	unsigned int tuning_count = 0;
1891
	bool hs400_tuning;
1892

1893
	spin_lock_irqsave(&host->lock, flags);
1894

1895 1896 1897
	hs400_tuning = host->flags & SDHCI_HS400_TUNING;
	host->flags &= ~SDHCI_HS400_TUNING;

1898 1899 1900
	if (host->tuning_mode == SDHCI_TUNING_MODE_1)
		tuning_count = host->tuning_count;

1901
	/*
W
Weijun Yang 已提交
1902 1903 1904
	 * The Host Controller needs tuning in case of SDR104 and DDR50
	 * mode, and for SDR50 mode when Use Tuning for SDR50 is set in
	 * the Capabilities register.
1905 1906
	 * If the Host Controller supports the HS200 mode then the
	 * tuning function has to be executed.
1907
	 */
1908
	switch (host->timing) {
1909
	/* HS400 tuning is done in HS200 mode */
1910
	case MMC_TIMING_MMC_HS400:
1911 1912 1913
		err = -EINVAL;
		goto out_unlock;

1914
	case MMC_TIMING_MMC_HS200:
1915 1916 1917 1918 1919 1920 1921 1922
		/*
		 * Periodic re-tuning for HS400 is not expected to be needed, so
		 * disable it here.
		 */
		if (hs400_tuning)
			tuning_count = 0;
		break;

1923
	case MMC_TIMING_UHS_SDR104:
W
Weijun Yang 已提交
1924
	case MMC_TIMING_UHS_DDR50:
1925 1926 1927
		break;

	case MMC_TIMING_UHS_SDR50:
1928
		if (host->flags & SDHCI_SDR50_NEEDS_TUNING)
1929 1930 1931 1932
			break;
		/* FALLTHROUGH */

	default:
1933
		goto out_unlock;
1934 1935
	}

1936
	if (host->ops->platform_execute_tuning) {
1937
		spin_unlock_irqrestore(&host->lock, flags);
1938 1939 1940 1941
		err = host->ops->platform_execute_tuning(host, opcode);
		return err;
	}

1942 1943
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl |= SDHCI_CTRL_EXEC_TUNING;
1944 1945
	if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
		ctrl |= SDHCI_CTRL_TUNED_CLK;
1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

	/*
	 * As per the Host Controller spec v3.00, tuning command
	 * generates Buffer Read Ready interrupt, so enable that.
	 *
	 * Note: The spec clearly says that when tuning sequence
	 * is being performed, the controller does not generate
	 * interrupts other than Buffer Read Ready interrupt. But
	 * to make sure we don't hit a controller bug, we _only_
	 * enable Buffer Read Ready interrupt here.
	 */
1958 1959
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
1960 1961 1962

	/*
	 * Issue CMD19 repeatedly till Execute Tuning is set to 0 or the number
1963
	 * of loops reaches 40 times.
1964 1965 1966
	 */
	do {
		struct mmc_command cmd = {0};
1967
		struct mmc_request mrq = {NULL};
1968

1969
		cmd.opcode = opcode;
1970 1971 1972 1973 1974 1975
		cmd.arg = 0;
		cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
		cmd.retries = 0;
		cmd.data = NULL;
		cmd.error = 0;

1976 1977 1978
		if (tuning_loop_counter-- == 0)
			break;

1979 1980 1981 1982 1983 1984 1985 1986
		mrq.cmd = &cmd;
		host->mrq = &mrq;

		/*
		 * In response to CMD19, the card sends 64 bytes of tuning
		 * block to the Host Controller. So we set the block size
		 * to 64 here.
		 */
1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997
		if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200) {
			if (mmc->ios.bus_width == MMC_BUS_WIDTH_8)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128),
					     SDHCI_BLOCK_SIZE);
			else if (mmc->ios.bus_width == MMC_BUS_WIDTH_4)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
					     SDHCI_BLOCK_SIZE);
		} else {
			sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
				     SDHCI_BLOCK_SIZE);
		}
1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011

		/*
		 * The tuning block is sent by the card to the host controller.
		 * So we set the TRNS_READ bit in the Transfer Mode register.
		 * This also takes care of setting DMA Enable and Multi Block
		 * Select in the same register to 0.
		 */
		sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);

		sdhci_send_command(host, &cmd);

		host->cmd = NULL;
		host->mrq = NULL;

2012
		spin_unlock_irqrestore(&host->lock, flags);
2013 2014 2015 2016
		/* Wait for Buffer Read Ready interrupt */
		wait_event_interruptible_timeout(host->buf_ready_int,
					(host->tuning_done == 1),
					msecs_to_jiffies(50));
2017
		spin_lock_irqsave(&host->lock, flags);
2018 2019

		if (!host->tuning_done) {
2020
			pr_info(DRIVER_NAME ": Timeout waiting for Buffer Read Ready interrupt during tuning procedure, falling back to fixed sampling clock\n");
2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032
			ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
			ctrl &= ~SDHCI_CTRL_TUNED_CLK;
			ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
			sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

			err = -EIO;
			goto out;
		}

		host->tuning_done = 0;

		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2033 2034 2035 2036

		/* eMMC spec does not require a delay between tuning cycles */
		if (opcode == MMC_SEND_TUNING_BLOCK)
			mdelay(1);
2037 2038 2039 2040 2041 2042
	} while (ctrl & SDHCI_CTRL_EXEC_TUNING);

	/*
	 * The Host Driver has exhausted the maximum number of loops allowed,
	 * so use fixed sampling frequency.
	 */
2043
	if (tuning_loop_counter < 0) {
2044 2045
		ctrl &= ~SDHCI_CTRL_TUNED_CLK;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2046 2047
	}
	if (!(ctrl & SDHCI_CTRL_TUNED_CLK)) {
2048
		pr_info(DRIVER_NAME ": Tuning procedure failed, falling back to fixed sampling clock\n");
2049
		err = -EIO;
2050 2051 2052
	}

out:
2053
	if (tuning_count) {
2054 2055 2056 2057 2058 2059 2060 2061
		/*
		 * In case tuning fails, host controllers which support
		 * re-tuning can try tuning again at a later time, when the
		 * re-tuning timer expires.  So for these controllers, we
		 * return 0. Since there might be other controllers who do not
		 * have this capability, we return error for them.
		 */
		err = 0;
2062 2063
	}

2064
	host->mmc->retune_period = err ? 0 : tuning_count;
2065

2066 2067
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2068
out_unlock:
2069
	spin_unlock_irqrestore(&host->lock, flags);
2070 2071 2072
	return err;
}

2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084
static int sdhci_select_drive_strength(struct mmc_card *card,
				       unsigned int max_dtr, int host_drv,
				       int card_drv, int *drv_type)
{
	struct sdhci_host *host = mmc_priv(card->host);

	if (!host->ops->select_drive_strength)
		return 0;

	return host->ops->select_drive_strength(host, card, max_dtr, host_drv,
						card_drv, drv_type);
}
2085 2086

static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2087 2088 2089 2090 2091 2092 2093 2094 2095
{
	/* Host Controller v3.00 defines preset value registers */
	if (host->version < SDHCI_SPEC_300)
		return;

	/*
	 * We only enable or disable Preset Value if they are not already
	 * enabled or disabled respectively. Otherwise, we bail out.
	 */
2096 2097 2098 2099 2100 2101 2102 2103
	if (host->preset_enabled != enable) {
		u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

		if (enable)
			ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
		else
			ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

2104
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2105 2106 2107 2108 2109 2110 2111

		if (enable)
			host->flags |= SDHCI_PV_ENABLED;
		else
			host->flags &= ~SDHCI_PV_ENABLED;

		host->preset_enabled = enable;
2112
	}
2113 2114
}

2115 2116 2117 2118 2119 2120
static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
				int err)
{
	struct sdhci_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

2121
	if (data->host_cookie != COOKIE_UNMAPPED)
2122 2123 2124 2125 2126
		dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
			     data->flags & MMC_DATA_WRITE ?
			       DMA_TO_DEVICE : DMA_FROM_DEVICE);

	data->host_cookie = COOKIE_UNMAPPED;
2127 2128 2129 2130 2131 2132 2133
}

static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
			       bool is_first_req)
{
	struct sdhci_host *host = mmc_priv(mmc);

2134
	mrq->data->host_cookie = COOKIE_UNMAPPED;
2135 2136

	if (host->flags & SDHCI_REQ_USE_DMA)
2137
		sdhci_pre_dma_transfer(host, mrq->data, COOKIE_PRE_MAPPED);
2138 2139
}

2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157
static inline bool sdhci_has_requests(struct sdhci_host *host)
{
	return host->cmd || host->data_cmd;
}

static void sdhci_error_out_mrqs(struct sdhci_host *host, int err)
{
	if (host->data_cmd) {
		host->data_cmd->error = err;
		sdhci_finish_mrq(host, host->data_cmd->mrq);
	}

	if (host->cmd) {
		host->cmd->error = err;
		sdhci_finish_mrq(host, host->cmd->mrq);
	}
}

2158
static void sdhci_card_event(struct mmc_host *mmc)
2159
{
2160
	struct sdhci_host *host = mmc_priv(mmc);
2161
	unsigned long flags;
2162
	int present;
2163

2164 2165 2166 2167
	/* First check if client has provided their own card event */
	if (host->ops->card_event)
		host->ops->card_event(host);

2168
	present = mmc->ops->get_cd(mmc);
2169

2170 2171
	spin_lock_irqsave(&host->lock, flags);

2172 2173
	/* Check sdhci_has_requests() first in case we are runtime suspended */
	if (sdhci_has_requests(host) && !present) {
2174
		pr_err("%s: Card removed during transfer!\n",
2175
			mmc_hostname(host->mmc));
2176
		pr_err("%s: Resetting controller.\n",
2177
			mmc_hostname(host->mmc));
2178

2179 2180
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2181

2182
		sdhci_error_out_mrqs(host, -ENOMEDIUM);
2183 2184 2185
	}

	spin_unlock_irqrestore(&host->lock, flags);
2186 2187 2188 2189
}

static const struct mmc_host_ops sdhci_ops = {
	.request	= sdhci_request,
2190 2191
	.post_req	= sdhci_post_req,
	.pre_req	= sdhci_pre_req,
2192
	.set_ios	= sdhci_set_ios,
2193
	.get_cd		= sdhci_get_cd,
2194 2195 2196 2197
	.get_ro		= sdhci_get_ro,
	.hw_reset	= sdhci_hw_reset,
	.enable_sdio_irq = sdhci_enable_sdio_irq,
	.start_signal_voltage_switch	= sdhci_start_signal_voltage_switch,
2198
	.prepare_hs400_tuning		= sdhci_prepare_hs400_tuning,
2199
	.execute_tuning			= sdhci_execute_tuning,
2200
	.select_drive_strength		= sdhci_select_drive_strength,
2201
	.card_event			= sdhci_card_event,
2202
	.card_busy	= sdhci_card_busy,
2203 2204 2205 2206 2207 2208 2209 2210
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

2211 2212 2213 2214 2215 2216 2217 2218
static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;
	struct mmc_request *mrq;

	host = (struct sdhci_host*)param;

2219 2220
	spin_lock_irqsave(&host->lock, flags);

2221 2222 2223 2224
        /*
         * If this tasklet gets rescheduled while running, it will
         * be run again afterwards but without any active request.
         */
2225 2226
	if (!host->mrq) {
		spin_unlock_irqrestore(&host->lock, flags);
2227
		return;
2228
	}
2229 2230 2231 2232 2233

	del_timer(&host->timer);

	mrq = host->mrq;

2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249
	/*
	 * Always unmap the data buffers if they were mapped by
	 * sdhci_prepare_data() whenever we finish with a request.
	 * This avoids leaking DMA mappings on error.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		struct mmc_data *data = mrq->data;

		if (data && data->host_cookie == COOKIE_MAPPED) {
			dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
				     (data->flags & MMC_DATA_READ) ?
				     DMA_FROM_DEVICE : DMA_TO_DEVICE);
			data->host_cookie = COOKIE_UNMAPPED;
		}
	}

2250 2251 2252 2253
	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
2254
	if (sdhci_needs_reset(host, mrq)) {
2255
		/* Some controllers need this kick or reset won't work here */
2256
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
2257
			/* This is to force an update */
2258
			host->ops->set_clock(host, host->clock);
2259 2260 2261

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
2262 2263
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2264 2265

		host->pending_reset = false;
2266 2267 2268 2269
	}

	host->mrq = NULL;

2270
	sdhci_led_deactivate(host);
2271

2272
	mmiowb();
2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
}

static void sdhci_timeout_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)data;

	spin_lock_irqsave(&host->lock, flags);

	if (host->mrq) {
2288 2289
		pr_err("%s: Timeout waiting for hardware interrupt.\n",
		       mmc_hostname(host->mmc));
2290 2291 2292
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
2293
			host->data->error = -ETIMEDOUT;
2294 2295 2296
			sdhci_finish_data(host);
		} else {
			if (host->cmd)
P
Pierre Ossman 已提交
2297
				host->cmd->error = -ETIMEDOUT;
2298
			else
P
Pierre Ossman 已提交
2299
				host->mrq->cmd->error = -ETIMEDOUT;
2300

2301
			sdhci_finish_mrq(host, host->mrq);
2302 2303 2304
		}
	}

2305
	mmiowb();
2306 2307 2308 2309 2310 2311 2312 2313 2314
	spin_unlock_irqrestore(&host->lock, flags);
}

/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

2315
static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask, u32 *mask)
2316 2317
{
	if (!host->cmd) {
2318 2319 2320 2321 2322 2323 2324
		/*
		 * SDHCI recovers from errors by resetting the cmd and data
		 * circuits.  Until that is done, there very well might be more
		 * interrupts, so ignore them in that case.
		 */
		if (host->pending_reset)
			return;
2325 2326
		pr_err("%s: Got command interrupt 0x%08x even though no command operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2327 2328 2329 2330
		sdhci_dumpregs(host);
		return;
	}

2331 2332 2333 2334 2335 2336
	if (intmask & (SDHCI_INT_TIMEOUT | SDHCI_INT_CRC |
		       SDHCI_INT_END_BIT | SDHCI_INT_INDEX)) {
		if (intmask & SDHCI_INT_TIMEOUT)
			host->cmd->error = -ETIMEDOUT;
		else
			host->cmd->error = -EILSEQ;
2337

2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354
		/*
		 * If this command initiates a data phase and a response
		 * CRC error is signalled, the card can start transferring
		 * data - the card may have received the command without
		 * error.  We must not terminate the mmc_request early.
		 *
		 * If the card did not receive the command or returned an
		 * error which prevented it sending data, the data phase
		 * will time out.
		 */
		if (host->cmd->data &&
		    (intmask & (SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)) ==
		     SDHCI_INT_CRC) {
			host->cmd = NULL;
			return;
		}

2355
		sdhci_finish_mrq(host, host->cmd->mrq);
2356 2357 2358
		return;
	}

2359 2360 2361
	if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
	    !(host->cmd->flags & MMC_RSP_BUSY) && !host->data &&
	    host->cmd->opcode == MMC_STOP_TRANSMISSION)
2362
		*mask &= ~SDHCI_INT_DATA_END;
2363 2364

	if (intmask & SDHCI_INT_RESPONSE)
2365
		sdhci_finish_command(host);
2366 2367
}

2368
#ifdef CONFIG_MMC_DEBUG
2369
static void sdhci_adma_show_error(struct sdhci_host *host)
2370 2371
{
	const char *name = mmc_hostname(host->mmc);
2372
	void *desc = host->adma_table;
2373 2374 2375 2376

	sdhci_dumpregs(host);

	while (true) {
2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389
		struct sdhci_adma2_64_desc *dma_desc = desc;

		if (host->flags & SDHCI_USE_64_BIT_DMA)
			DBG("%s: %p: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    name, desc, le32_to_cpu(dma_desc->addr_hi),
			    le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
		else
			DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    name, desc, le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
2390

2391
		desc += host->desc_sz;
2392

2393
		if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
2394 2395 2396 2397
			break;
	}
}
#else
2398
static void sdhci_adma_show_error(struct sdhci_host *host) { }
2399 2400
#endif

2401 2402
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
2403
	u32 command;
2404

2405 2406
	/* CMD19 generates _only_ Buffer Read Ready interrupt */
	if (intmask & SDHCI_INT_DATA_AVAIL) {
2407 2408 2409
		command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
		if (command == MMC_SEND_TUNING_BLOCK ||
		    command == MMC_SEND_TUNING_BLOCK_HS200) {
2410 2411 2412 2413 2414 2415
			host->tuning_done = 1;
			wake_up(&host->buf_ready_int);
			return;
		}
	}

2416
	if (!host->data) {
2417 2418 2419 2420 2421
		struct mmc_command *data_cmd = host->data_cmd;

		if (data_cmd)
			host->data_cmd = NULL;

2422
		/*
2423 2424 2425
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
2426
		 */
2427
		if (data_cmd && (data_cmd->flags & MMC_RSP_BUSY)) {
2428
			if (intmask & SDHCI_INT_DATA_TIMEOUT) {
2429
				data_cmd->error = -ETIMEDOUT;
2430
				sdhci_finish_mrq(host, data_cmd->mrq);
2431 2432
				return;
			}
2433
			if (intmask & SDHCI_INT_DATA_END) {
2434 2435 2436 2437 2438
				/*
				 * Some cards handle busy-end interrupt
				 * before the command completed, so make
				 * sure we do things in the proper order.
				 */
2439 2440 2441
				if (host->cmd == data_cmd)
					return;

2442
				sdhci_finish_mrq(host, data_cmd->mrq);
2443 2444 2445
				return;
			}
		}
2446

2447 2448 2449 2450 2451 2452 2453 2454
		/*
		 * SDHCI recovers from errors by resetting the cmd and data
		 * circuits. Until that is done, there very well might be more
		 * interrupts, so ignore them in that case.
		 */
		if (host->pending_reset)
			return;

2455 2456
		pr_err("%s: Got data interrupt 0x%08x even though no data operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2457 2458 2459 2460 2461 2462
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
2463
		host->data->error = -ETIMEDOUT;
2464 2465 2466 2467 2468
	else if (intmask & SDHCI_INT_DATA_END_BIT)
		host->data->error = -EILSEQ;
	else if ((intmask & SDHCI_INT_DATA_CRC) &&
		SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
			!= MMC_BUS_TEST_R)
P
Pierre Ossman 已提交
2469
		host->data->error = -EILSEQ;
2470
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
2471
		pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
2472
		sdhci_adma_show_error(host);
2473
		host->data->error = -EIO;
2474 2475
		if (host->ops->adma_workaround)
			host->ops->adma_workaround(host, intmask);
2476
	}
2477

P
Pierre Ossman 已提交
2478
	if (host->data->error)
2479 2480
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
2481
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
2482 2483
			sdhci_transfer_pio(host);

2484 2485 2486 2487
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
2488 2489 2490 2491
		 *
		 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
		 * should return a valid address to continue from, but as
		 * some controllers are faulty, don't trust them.
2492
		 */
2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509
		if (intmask & SDHCI_INT_DMA_END) {
			u32 dmastart, dmanow;
			dmastart = sg_dma_address(host->data->sg);
			dmanow = dmastart + host->data->bytes_xfered;
			/*
			 * Force update to the next DMA block boundary.
			 */
			dmanow = (dmanow &
				~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
				SDHCI_DEFAULT_BOUNDARY_SIZE;
			host->data->bytes_xfered = dmanow - dmastart;
			DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
				" next 0x%08x\n",
				mmc_hostname(host->mmc), dmastart,
				host->data->bytes_xfered, dmanow);
			sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
		}
2510

2511
		if (intmask & SDHCI_INT_DATA_END) {
2512
			if (host->cmd == host->data_cmd) {
2513 2514 2515 2516 2517 2518 2519 2520 2521 2522
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
2523 2524 2525
	}
}

2526
static irqreturn_t sdhci_irq(int irq, void *dev_id)
2527
{
2528
	irqreturn_t result = IRQ_NONE;
2529
	struct sdhci_host *host = dev_id;
2530
	u32 intmask, mask, unexpected = 0;
2531
	int max_loops = 16;
2532 2533 2534

	spin_lock(&host->lock);

2535
	if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
2536
		spin_unlock(&host->lock);
2537
		return IRQ_NONE;
2538 2539
	}

2540
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
2541
	if (!intmask || intmask == 0xffffffff) {
2542 2543 2544 2545
		result = IRQ_NONE;
		goto out;
	}

2546 2547 2548 2549 2550
	do {
		/* Clear selected interrupts. */
		mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
				  SDHCI_INT_BUS_POWER);
		sdhci_writel(host, mask, SDHCI_INT_STATUS);
2551

2552 2553
		DBG("*** %s got interrupt: 0x%08x\n",
			mmc_hostname(host->mmc), intmask);
2554

2555 2556 2557
		if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
			u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
2558

2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569
			/*
			 * There is a observation on i.mx esdhc.  INSERT
			 * bit will be immediately set again when it gets
			 * cleared, if a card is inserted.  We have to mask
			 * the irq to prevent interrupt storm which will
			 * freeze the system.  And the REMOVE gets the
			 * same situation.
			 *
			 * More testing are needed here to ensure it works
			 * for other platforms though.
			 */
2570 2571 2572 2573 2574 2575
			host->ier &= ~(SDHCI_INT_CARD_INSERT |
				       SDHCI_INT_CARD_REMOVE);
			host->ier |= present ? SDHCI_INT_CARD_REMOVE :
					       SDHCI_INT_CARD_INSERT;
			sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
			sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2576 2577 2578

			sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
				     SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
2579 2580 2581 2582

			host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
						       SDHCI_INT_CARD_REMOVE);
			result = IRQ_WAKE_THREAD;
2583
		}
2584

2585
		if (intmask & SDHCI_INT_CMD_MASK)
2586 2587
			sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK,
				      &intmask);
2588

2589 2590
		if (intmask & SDHCI_INT_DATA_MASK)
			sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2591

2592 2593 2594
		if (intmask & SDHCI_INT_BUS_POWER)
			pr_err("%s: Card is consuming too much power!\n",
				mmc_hostname(host->mmc));
2595

2596 2597 2598 2599 2600
		if (intmask & SDHCI_INT_CARD_INT) {
			sdhci_enable_sdio_irq_nolock(host, false);
			host->thread_isr |= SDHCI_INT_CARD_INT;
			result = IRQ_WAKE_THREAD;
		}
P
Pierre Ossman 已提交
2601

2602 2603 2604 2605
		intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
			     SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
			     SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
			     SDHCI_INT_CARD_INT);
P
Pierre Ossman 已提交
2606

2607 2608 2609 2610
		if (intmask) {
			unexpected |= intmask;
			sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		}
2611

2612 2613
		if (result == IRQ_NONE)
			result = IRQ_HANDLED;
2614

2615 2616
		intmask = sdhci_readl(host, SDHCI_INT_STATUS);
	} while (intmask && --max_loops);
2617 2618 2619
out:
	spin_unlock(&host->lock);

2620 2621 2622 2623 2624
	if (unexpected) {
		pr_err("%s: Unexpected interrupt 0x%08x.\n",
			   mmc_hostname(host->mmc), unexpected);
		sdhci_dumpregs(host);
	}
P
Pierre Ossman 已提交
2625

2626 2627 2628
	return result;
}

2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639
static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
{
	struct sdhci_host *host = dev_id;
	unsigned long flags;
	u32 isr;

	spin_lock_irqsave(&host->lock, flags);
	isr = host->thread_isr;
	host->thread_isr = 0;
	spin_unlock_irqrestore(&host->lock, flags);

2640
	if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
2641 2642 2643 2644
		struct mmc_host *mmc = host->mmc;

		mmc->ops->card_event(mmc);
		mmc_detect_change(mmc, msecs_to_jiffies(200));
2645 2646
	}

2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658
	if (isr & SDHCI_INT_CARD_INT) {
		sdio_run_irqs(host->mmc);

		spin_lock_irqsave(&host->lock, flags);
		if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
			sdhci_enable_sdio_irq_nolock(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}

	return isr ? IRQ_HANDLED : IRQ_NONE;
}

2659 2660 2661 2662 2663 2664 2665
/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM
2666 2667 2668 2669 2670 2671 2672 2673
/*
 * To enable wakeup events, the corresponding events have to be enabled in
 * the Interrupt Status Enable register too. See 'Table 1-6: Wakeup Signal
 * Table' in the SD Host Controller Standard Specification.
 * It is useless to restore SDHCI_INT_ENABLE state in
 * sdhci_disable_irq_wakeups() since it will be set by
 * sdhci_enable_card_detection() or sdhci_init().
 */
K
Kevin Liu 已提交
2674 2675 2676 2677 2678
void sdhci_enable_irq_wakeups(struct sdhci_host *host)
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;
2679 2680
	u32 irq_val = SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
		      SDHCI_INT_CARD_INT;
K
Kevin Liu 已提交
2681 2682 2683 2684

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val |= mask ;
	/* Avoid fake wake up */
2685
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) {
K
Kevin Liu 已提交
2686
		val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
2687 2688
		irq_val &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
	}
K
Kevin Liu 已提交
2689
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
2690
	sdhci_writel(host, irq_val, SDHCI_INT_ENABLE);
K
Kevin Liu 已提交
2691 2692 2693
}
EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);

2694
static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
K
Kevin Liu 已提交
2695 2696 2697 2698 2699 2700 2701 2702 2703
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
2704

2705
int sdhci_suspend_host(struct sdhci_host *host)
2706
{
2707 2708
	sdhci_disable_card_detection(host);

2709 2710
	mmc_retune_timer_stop(host->mmc);
	mmc_retune_needed(host->mmc);
2711

K
Kevin Liu 已提交
2712
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
2713 2714 2715
		host->ier = 0;
		sdhci_writel(host, 0, SDHCI_INT_ENABLE);
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
K
Kevin Liu 已提交
2716 2717 2718 2719 2720
		free_irq(host->irq, host);
	} else {
		sdhci_enable_irq_wakeups(host);
		enable_irq_wake(host->irq);
	}
2721
	return 0;
2722 2723
}

2724
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
2725

2726 2727
int sdhci_resume_host(struct sdhci_host *host)
{
2728
	struct mmc_host *mmc = host->mmc;
2729
	int ret = 0;
2730

2731
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2732 2733 2734
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
2735

2736 2737 2738 2739 2740 2741
	if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
	    (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
		/* Card keeps power but host controller does not */
		sdhci_init(host, 0);
		host->pwr = 0;
		host->clock = 0;
2742
		mmc->ops->set_ios(mmc, &mmc->ios);
2743 2744 2745 2746
	} else {
		sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
		mmiowb();
	}
2747

2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
		ret = request_threaded_irq(host->irq, sdhci_irq,
					   sdhci_thread_irq, IRQF_SHARED,
					   mmc_hostname(host->mmc), host);
		if (ret)
			return ret;
	} else {
		sdhci_disable_irq_wakeups(host);
		disable_irq_wake(host->irq);
	}

2759 2760
	sdhci_enable_card_detection(host);

2761
	return ret;
2762 2763
}

2764
EXPORT_SYMBOL_GPL(sdhci_resume_host);
2765 2766 2767 2768 2769

int sdhci_runtime_suspend_host(struct sdhci_host *host)
{
	unsigned long flags;

2770 2771
	mmc_retune_timer_stop(host->mmc);
	mmc_retune_needed(host->mmc);
2772 2773

	spin_lock_irqsave(&host->lock, flags);
2774 2775 2776
	host->ier &= SDHCI_INT_CARD_INT;
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2777 2778
	spin_unlock_irqrestore(&host->lock, flags);

2779
	synchronize_hardirq(host->irq);
2780 2781 2782 2783 2784

	spin_lock_irqsave(&host->lock, flags);
	host->runtime_suspended = true;
	spin_unlock_irqrestore(&host->lock, flags);

2785
	return 0;
2786 2787 2788 2789 2790
}
EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);

int sdhci_runtime_resume_host(struct sdhci_host *host)
{
2791
	struct mmc_host *mmc = host->mmc;
2792
	unsigned long flags;
2793
	int host_flags = host->flags;
2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804

	if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}

	sdhci_init(host, 0);

	/* Force clock and power re-program */
	host->pwr = 0;
	host->clock = 0;
2805 2806
	mmc->ops->start_signal_voltage_switch(mmc, &mmc->ios);
	mmc->ops->set_ios(mmc, &mmc->ios);
2807

2808 2809 2810 2811 2812 2813
	if ((host_flags & SDHCI_PV_ENABLED) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
		spin_lock_irqsave(&host->lock, flags);
		sdhci_enable_preset_value(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}
2814 2815 2816 2817 2818 2819

	spin_lock_irqsave(&host->lock, flags);

	host->runtime_suspended = false;

	/* Enable SDIO IRQ */
2820
	if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
2821 2822 2823 2824 2825 2826 2827
		sdhci_enable_sdio_irq_nolock(host, true);

	/* Enable Card Detection */
	sdhci_enable_card_detection(host);

	spin_unlock_irqrestore(&host->lock, flags);

2828
	return 0;
2829 2830 2831
}
EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);

2832
#endif /* CONFIG_PM */
2833

2834 2835
/*****************************************************************************\
 *                                                                           *
2836
 * Device allocation/registration                                            *
2837 2838 2839
 *                                                                           *
\*****************************************************************************/

2840 2841
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
2842 2843 2844 2845
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

2846
	WARN_ON(dev == NULL);
2847

2848
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
2849
	if (!mmc)
2850
		return ERR_PTR(-ENOMEM);
2851 2852 2853

	host = mmc_priv(mmc);
	host->mmc = mmc;
2854 2855
	host->mmc_host_ops = sdhci_ops;
	mmc->ops = &host->mmc_host_ops;
2856

2857 2858
	host->flags = SDHCI_SIGNALING_330;

2859 2860
	return host;
}
2861

2862
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
2863

2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893
static int sdhci_set_dma_mask(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;
	struct device *dev = mmc_dev(mmc);
	int ret = -EINVAL;

	if (host->quirks2 & SDHCI_QUIRK2_BROKEN_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_64_BIT_DMA;

	/* Try 64-bit mask if hardware is capable  of it */
	if (host->flags & SDHCI_USE_64_BIT_DMA) {
		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64));
		if (ret) {
			pr_warn("%s: Failed to set 64-bit DMA mask.\n",
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_64_BIT_DMA;
		}
	}

	/* 32-bit mask as default & fallback */
	if (ret) {
		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
		if (ret)
			pr_warn("%s: Failed to set 32-bit DMA mask.\n",
				mmc_hostname(mmc));
	}

	return ret;
}

2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925
void __sdhci_read_caps(struct sdhci_host *host, u16 *ver, u32 *caps, u32 *caps1)
{
	u16 v;

	if (host->read_caps)
		return;

	host->read_caps = true;

	if (debug_quirks)
		host->quirks = debug_quirks;

	if (debug_quirks2)
		host->quirks2 = debug_quirks2;

	sdhci_do_reset(host, SDHCI_RESET_ALL);

	v = ver ? *ver : sdhci_readw(host, SDHCI_HOST_VERSION);
	host->version = (v & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;

	if (host->quirks & SDHCI_QUIRK_MISSING_CAPS)
		return;

	host->caps = caps ? *caps : sdhci_readl(host, SDHCI_CAPABILITIES);

	if (host->version < SDHCI_SPEC_300)
		return;

	host->caps1 = caps1 ? *caps1 : sdhci_readl(host, SDHCI_CAPABILITIES_1);
}
EXPORT_SYMBOL_GPL(__sdhci_read_caps);

2926
int sdhci_setup_host(struct sdhci_host *host)
2927 2928
{
	struct mmc_host *mmc;
2929 2930
	u32 max_current_caps;
	unsigned int ocr_avail;
2931
	unsigned int override_timeout_clk;
2932
	u32 max_clk;
2933
	int ret;
2934

2935 2936 2937
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
2938

2939
	mmc = host->mmc;
2940

2941
	sdhci_read_caps(host);
2942

2943 2944
	override_timeout_clk = host->timeout_clk;

2945
	if (host->version > SDHCI_SPEC_300) {
2946 2947
		pr_err("%s: Unknown controller version (%d). You may experience problems.\n",
		       mmc_hostname(mmc), host->version);
2948 2949
	}

2950
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
2951
		host->flags |= SDHCI_USE_SDMA;
2952
	else if (!(host->caps & SDHCI_CAN_DO_SDMA))
2953
		DBG("Controller doesn't have SDMA capability\n");
2954
	else
2955
		host->flags |= SDHCI_USE_SDMA;
2956

2957
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
2958
		(host->flags & SDHCI_USE_SDMA)) {
R
Rolf Eike Beer 已提交
2959
		DBG("Disabling DMA as it is marked broken\n");
2960
		host->flags &= ~SDHCI_USE_SDMA;
2961 2962
	}

2963
	if ((host->version >= SDHCI_SPEC_200) &&
2964
		(host->caps & SDHCI_CAN_DO_ADMA2))
2965
		host->flags |= SDHCI_USE_ADMA;
2966 2967 2968 2969 2970 2971 2972

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

2973 2974 2975 2976 2977 2978 2979
	/*
	 * It is assumed that a 64-bit capable device has set a 64-bit DMA mask
	 * and *must* do 64-bit DMA.  A driver has the opportunity to change
	 * that during the first call to ->enable_dma().  Similarly
	 * SDHCI_QUIRK2_BROKEN_64_BIT_DMA must be left to the drivers to
	 * implement.
	 */
2980
	if (host->caps & SDHCI_CAN_64BIT)
2981 2982
		host->flags |= SDHCI_USE_64_BIT_DMA;

2983
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994
		ret = sdhci_set_dma_mask(host);

		if (!ret && host->ops->enable_dma)
			ret = host->ops->enable_dma(host);

		if (ret) {
			pr_warn("%s: No suitable DMA available - falling back to PIO\n",
				mmc_hostname(mmc));
			host->flags &= ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);

			ret = 0;
2995 2996 2997
		}
	}

2998 2999 3000 3001
	/* SDMA does not support 64-bit DMA */
	if (host->flags & SDHCI_USE_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_SDMA;

3002
	if (host->flags & SDHCI_USE_ADMA) {
3003 3004 3005
		dma_addr_t dma;
		void *buf;

3006
		/*
3007 3008 3009 3010
		 * The DMA descriptor table size is calculated as the maximum
		 * number of segments times 2, to allow for an alignment
		 * descriptor for each segment, plus 1 for a nop end descriptor,
		 * all multipled by the descriptor size.
3011
		 */
3012 3013 3014 3015 3016 3017 3018 3019 3020
		if (host->flags & SDHCI_USE_64_BIT_DMA) {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_64_DESC_SZ;
			host->desc_sz = SDHCI_ADMA2_64_DESC_SZ;
		} else {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_32_DESC_SZ;
			host->desc_sz = SDHCI_ADMA2_32_DESC_SZ;
		}
3021

3022
		host->align_buffer_sz = SDHCI_MAX_SEGS * SDHCI_ADMA2_ALIGN;
3023 3024 3025
		buf = dma_alloc_coherent(mmc_dev(mmc), host->align_buffer_sz +
					 host->adma_table_sz, &dma, GFP_KERNEL);
		if (!buf) {
J
Joe Perches 已提交
3026
			pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
3027 3028
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
3029 3030
		} else if ((dma + host->align_buffer_sz) &
			   (SDHCI_ADMA2_DESC_ALIGN - 1)) {
J
Joe Perches 已提交
3031 3032
			pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
				mmc_hostname(mmc));
3033
			host->flags &= ~SDHCI_USE_ADMA;
3034 3035 3036 3037 3038
			dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
					  host->adma_table_sz, buf, dma);
		} else {
			host->align_buffer = buf;
			host->align_addr = dma;
3039

3040 3041 3042
			host->adma_table = buf + host->align_buffer_sz;
			host->adma_addr = dma + host->align_buffer_sz;
		}
3043 3044
	}

3045 3046 3047 3048 3049
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
3050
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
3051
		host->dma_mask = DMA_BIT_MASK(64);
3052
		mmc_dev(mmc)->dma_mask = &host->dma_mask;
3053
	}
3054

3055
	if (host->version >= SDHCI_SPEC_300)
3056
		host->max_clk = (host->caps & SDHCI_CLOCK_V3_BASE_MASK)
3057 3058
			>> SDHCI_CLOCK_BASE_SHIFT;
	else
3059
		host->max_clk = (host->caps & SDHCI_CLOCK_BASE_MASK)
3060 3061
			>> SDHCI_CLOCK_BASE_SHIFT;

3062
	host->max_clk *= 1000000;
3063 3064
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
3065
		if (!host->ops->get_max_clock) {
3066 3067
			pr_err("%s: Hardware doesn't specify base clock frequency.\n",
			       mmc_hostname(mmc));
3068 3069
			ret = -ENODEV;
			goto undma;
3070 3071
		}
		host->max_clk = host->ops->get_max_clock(host);
3072
	}
3073

3074 3075 3076 3077
	/*
	 * In case of Host Controller v3.00, find out whether clock
	 * multiplier is supported.
	 */
3078
	host->clk_mul = (host->caps1 & SDHCI_CLOCK_MUL_MASK) >>
3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089
			SDHCI_CLOCK_MUL_SHIFT;

	/*
	 * In case the value in Clock Multiplier is 0, then programmable
	 * clock mode is not supported, otherwise the actual clock
	 * multiplier is one more than the value of Clock Multiplier
	 * in the Capabilities Register.
	 */
	if (host->clk_mul)
		host->clk_mul += 1;

3090 3091 3092
	/*
	 * Set host parameters.
	 */
3093 3094
	max_clk = host->max_clk;

3095
	if (host->ops->get_min_clock)
3096
		mmc->f_min = host->ops->get_min_clock(host);
3097 3098 3099
	else if (host->version >= SDHCI_SPEC_300) {
		if (host->clk_mul) {
			mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
3100
			max_clk = host->max_clk * host->clk_mul;
3101 3102 3103
		} else
			mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
	} else
3104
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
3105

3106
	if (!mmc->f_max || mmc->f_max > max_clk)
3107 3108
		mmc->f_max = max_clk;

3109
	if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
3110
		host->timeout_clk = (host->caps & SDHCI_TIMEOUT_CLK_MASK) >>
3111 3112 3113 3114 3115 3116 3117 3118
					SDHCI_TIMEOUT_CLK_SHIFT;
		if (host->timeout_clk == 0) {
			if (host->ops->get_timeout_clock) {
				host->timeout_clk =
					host->ops->get_timeout_clock(host);
			} else {
				pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
					mmc_hostname(mmc));
3119 3120
				ret = -ENODEV;
				goto undma;
3121
			}
3122 3123
		}

3124
		if (host->caps & SDHCI_TIMEOUT_CLK_UNIT)
3125
			host->timeout_clk *= 1000;
3126

3127 3128 3129
		if (override_timeout_clk)
			host->timeout_clk = override_timeout_clk;

3130
		mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
3131
			host->ops->get_max_timeout_count(host) : 1 << 27;
3132 3133
		mmc->max_busy_timeout /= host->timeout_clk;
	}
3134

3135
	mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
3136
	mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
3137 3138 3139

	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
		host->flags |= SDHCI_AUTO_CMD12;
3140

3141
	/* Auto-CMD23 stuff only works in ADMA or PIO. */
A
Andrei Warkentin 已提交
3142
	if ((host->version >= SDHCI_SPEC_300) &&
3143
	    ((host->flags & SDHCI_USE_ADMA) ||
3144 3145
	     !(host->flags & SDHCI_USE_SDMA)) &&
	     !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
3146 3147 3148 3149 3150 3151
		host->flags |= SDHCI_AUTO_CMD23;
		DBG("%s: Auto-CMD23 available\n", mmc_hostname(mmc));
	} else {
		DBG("%s: Auto-CMD23 unavailable\n", mmc_hostname(mmc));
	}

3152 3153 3154 3155 3156 3157 3158
	/*
	 * A controller may support 8-bit width, but the board itself
	 * might not have the pins brought out.  Boards that support
	 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
	 * their platform code before calling sdhci_add_host(), and we
	 * won't assume 8-bit width for hosts without that CAP.
	 */
3159
	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
3160
		mmc->caps |= MMC_CAP_4_BIT_DATA;
3161

3162 3163 3164
	if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
		mmc->caps &= ~MMC_CAP_CMD23;

3165
	if (host->caps & SDHCI_CAN_DO_HISPD)
3166
		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
3167

3168
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
3169
	    mmc_card_is_removable(mmc) &&
3170
	    mmc_gpio_get_cd(host->mmc) < 0)
3171 3172
		mmc->caps |= MMC_CAP_NEEDS_POLL;

3173
	/* If there are external regulators, get them */
3174 3175 3176
	ret = mmc_regulator_get_supply(mmc);
	if (ret == -EPROBE_DEFER)
		goto undma;
3177

3178
	/* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
3179 3180 3181 3182
	if (!IS_ERR(mmc->supply.vqmmc)) {
		ret = regulator_enable(mmc->supply.vqmmc);
		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
						    1950000))
3183 3184 3185
			host->caps1 &= ~(SDHCI_SUPPORT_SDR104 |
					 SDHCI_SUPPORT_SDR50 |
					 SDHCI_SUPPORT_DDR50);
3186 3187 3188
		if (ret) {
			pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
				mmc_hostname(mmc), ret);
3189
			mmc->supply.vqmmc = ERR_PTR(-EINVAL);
3190
		}
3191
	}
3192

3193 3194 3195 3196
	if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V) {
		host->caps1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
				 SDHCI_SUPPORT_DDR50);
	}
3197

3198
	/* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
3199 3200
	if (host->caps1 & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
			   SDHCI_SUPPORT_DDR50))
3201 3202 3203
		mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;

	/* SDR104 supports also implies SDR50 support */
3204
	if (host->caps1 & SDHCI_SUPPORT_SDR104) {
3205
		mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
3206 3207 3208
		/* SD3.0: SDR104 is supported so (for eMMC) the caps2
		 * field can be promoted to support HS200.
		 */
3209
		if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
3210
			mmc->caps2 |= MMC_CAP2_HS200;
3211
	} else if (host->caps1 & SDHCI_SUPPORT_SDR50) {
3212
		mmc->caps |= MMC_CAP_UHS_SDR50;
3213
	}
3214

3215
	if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
3216
	    (host->caps1 & SDHCI_SUPPORT_HS400))
3217 3218
		mmc->caps2 |= MMC_CAP2_HS400;

3219 3220 3221 3222 3223 3224
	if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
	    (IS_ERR(mmc->supply.vqmmc) ||
	     !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
					     1300000)))
		mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;

3225 3226
	if ((host->caps1 & SDHCI_SUPPORT_DDR50) &&
	    !(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
3227 3228
		mmc->caps |= MMC_CAP_UHS_DDR50;

3229
	/* Does the host need tuning for SDR50? */
3230
	if (host->caps1 & SDHCI_USE_SDR50_TUNING)
3231 3232
		host->flags |= SDHCI_SDR50_NEEDS_TUNING;

3233
	/* Driver Type(s) (A, C, D) supported by the host */
3234
	if (host->caps1 & SDHCI_DRIVER_TYPE_A)
3235
		mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
3236
	if (host->caps1 & SDHCI_DRIVER_TYPE_C)
3237
		mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
3238
	if (host->caps1 & SDHCI_DRIVER_TYPE_D)
3239 3240
		mmc->caps |= MMC_CAP_DRIVER_TYPE_D;

3241
	/* Initial value for re-tuning timer count */
3242 3243
	host->tuning_count = (host->caps1 & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
			     SDHCI_RETUNING_TIMER_COUNT_SHIFT;
3244 3245 3246 3247 3248 3249 3250 3251 3252

	/*
	 * In case Re-tuning Timer is not disabled, the actual value of
	 * re-tuning timer will be 2 ^ (n - 1).
	 */
	if (host->tuning_count)
		host->tuning_count = 1 << (host->tuning_count - 1);

	/* Re-tuning mode supported by the Host Controller */
3253
	host->tuning_mode = (host->caps1 & SDHCI_RETUNING_MODE_MASK) >>
3254 3255
			     SDHCI_RETUNING_MODE_SHIFT;

3256
	ocr_avail = 0;
3257

3258 3259 3260 3261 3262 3263 3264 3265
	/*
	 * According to SD Host Controller spec v3.00, if the Host System
	 * can afford more than 150mA, Host Driver should set XPC to 1. Also
	 * the value is meaningful only if Voltage Support in the Capabilities
	 * register is set. The actual current value is 4 times the register
	 * value.
	 */
	max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
3266
	if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
3267
		int curr = regulator_get_current_limit(mmc->supply.vmmc);
3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280
		if (curr > 0) {

			/* convert to SDHCI_MAX_CURRENT format */
			curr = curr/1000;  /* convert to mA */
			curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;

			curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
			max_current_caps =
				(curr << SDHCI_MAX_CURRENT_330_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_300_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_180_SHIFT);
		}
	}
3281

3282
	if (host->caps & SDHCI_CAN_VDD_330) {
3283
		ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
3284

A
Aaron Lu 已提交
3285
		mmc->max_current_330 = ((max_current_caps &
3286 3287 3288 3289
				   SDHCI_MAX_CURRENT_330_MASK) >>
				   SDHCI_MAX_CURRENT_330_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
3290
	if (host->caps & SDHCI_CAN_VDD_300) {
3291
		ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
3292

A
Aaron Lu 已提交
3293
		mmc->max_current_300 = ((max_current_caps &
3294 3295 3296 3297
				   SDHCI_MAX_CURRENT_300_MASK) >>
				   SDHCI_MAX_CURRENT_300_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
3298
	if (host->caps & SDHCI_CAN_VDD_180) {
3299 3300
		ocr_avail |= MMC_VDD_165_195;

A
Aaron Lu 已提交
3301
		mmc->max_current_180 = ((max_current_caps &
3302 3303 3304 3305 3306
				   SDHCI_MAX_CURRENT_180_MASK) >>
				   SDHCI_MAX_CURRENT_180_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}

3307 3308 3309 3310 3311
	/* If OCR set by host, use it instead. */
	if (host->ocr_mask)
		ocr_avail = host->ocr_mask;

	/* If OCR set by external regulators, give it highest prio. */
3312
	if (mmc->ocr_avail)
3313
		ocr_avail = mmc->ocr_avail;
3314

3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326
	mmc->ocr_avail = ocr_avail;
	mmc->ocr_avail_sdio = ocr_avail;
	if (host->ocr_avail_sdio)
		mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
	mmc->ocr_avail_sd = ocr_avail;
	if (host->ocr_avail_sd)
		mmc->ocr_avail_sd &= host->ocr_avail_sd;
	else /* normal SD controllers don't support 1.8V */
		mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
	mmc->ocr_avail_mmc = ocr_avail;
	if (host->ocr_avail_mmc)
		mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
3327 3328

	if (mmc->ocr_avail == 0) {
3329 3330
		pr_err("%s: Hardware doesn't report any support voltages.\n",
		       mmc_hostname(mmc));
3331 3332
		ret = -ENODEV;
		goto unreg;
3333 3334
	}

3335 3336 3337 3338 3339 3340 3341 3342 3343
	if ((mmc->caps & (MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25 |
			  MMC_CAP_UHS_SDR50 | MMC_CAP_UHS_SDR104 |
			  MMC_CAP_UHS_DDR50 | MMC_CAP_1_8V_DDR)) ||
	    (mmc->caps2 & (MMC_CAP2_HS200_1_8V_SDR | MMC_CAP2_HS400_1_8V)))
		host->flags |= SDHCI_SIGNALING_180;

	if (mmc->caps2 & MMC_CAP2_HSX00_1_2V)
		host->flags |= SDHCI_SIGNALING_120;

3344 3345 3346
	spin_lock_init(&host->lock);

	/*
3347 3348
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
3349
	 */
3350
	if (host->flags & SDHCI_USE_ADMA)
3351
		mmc->max_segs = SDHCI_MAX_SEGS;
3352
	else if (host->flags & SDHCI_USE_SDMA)
3353
		mmc->max_segs = 1;
3354
	else /* PIO */
3355
		mmc->max_segs = SDHCI_MAX_SEGS;
3356 3357

	/*
3358 3359 3360
	 * Maximum number of sectors in one transfer. Limited by SDMA boundary
	 * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
	 * is less anyway.
3361
	 */
3362
	mmc->max_req_size = 524288;
3363 3364 3365

	/*
	 * Maximum segment size. Could be one segment with the maximum number
3366 3367
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
3368
	 */
3369 3370 3371 3372 3373 3374
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
			mmc->max_seg_size = 65535;
		else
			mmc->max_seg_size = 65536;
	} else {
3375
		mmc->max_seg_size = mmc->max_req_size;
3376
	}
3377

3378 3379 3380 3381
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
3382 3383 3384
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
3385
		mmc->max_blk_size = (host->caps & SDHCI_MAX_BLOCK_MASK) >>
3386 3387
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
J
Joe Perches 已提交
3388 3389
			pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
				mmc_hostname(mmc));
3390 3391 3392 3393 3394
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
3395

3396 3397 3398
	/*
	 * Maximum block count.
	 */
3399
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
3400

3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422
	return 0;

unreg:
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
undma:
	if (host->align_buffer)
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
	host->adma_table = NULL;
	host->align_buffer = NULL;

	return ret;
}
EXPORT_SYMBOL_GPL(sdhci_setup_host);

int __sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;
	int ret;

3423 3424 3425 3426 3427 3428
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

3429
	setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
3430

3431
	init_waitqueue_head(&host->buf_ready_int);
3432

3433 3434
	sdhci_init(host, 0);

3435 3436
	ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
				   IRQF_SHARED,	mmc_hostname(mmc), host);
3437 3438 3439
	if (ret) {
		pr_err("%s: Failed to request IRQ %d: %d\n",
		       mmc_hostname(mmc), host->irq, ret);
3440
		goto untasklet;
3441
	}
3442 3443 3444 3445 3446

#ifdef CONFIG_MMC_DEBUG
	sdhci_dumpregs(host);
#endif

3447
	ret = sdhci_led_register(host);
3448 3449 3450
	if (ret) {
		pr_err("%s: Failed to register LED device: %d\n",
		       mmc_hostname(mmc), ret);
3451
		goto unirq;
3452
	}
3453

3454 3455
	mmiowb();

3456 3457 3458
	ret = mmc_add_host(mmc);
	if (ret)
		goto unled;
3459

3460
	pr_info("%s: SDHCI controller on %s [%s] using %s\n",
3461
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
3462 3463
		(host->flags & SDHCI_USE_ADMA) ?
		(host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
3464
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
3465

3466 3467
	sdhci_enable_card_detection(host);

3468 3469
	return 0;

3470
unled:
3471
	sdhci_led_unregister(host);
3472
unirq:
3473
	sdhci_do_reset(host, SDHCI_RESET_ALL);
3474 3475
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3476
	free_irq(host->irq, host);
3477
untasklet:
3478
	tasklet_kill(&host->finish_tasklet);
3479

3480 3481
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
3482

3483 3484 3485 3486 3487 3488
	if (host->align_buffer)
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
	host->adma_table = NULL;
	host->align_buffer = NULL;
3489 3490 3491

	return ret;
}
3492 3493 3494 3495 3496 3497 3498 3499 3500
EXPORT_SYMBOL_GPL(__sdhci_add_host);

int sdhci_add_host(struct sdhci_host *host)
{
	int ret;

	ret = sdhci_setup_host(host);
	if (ret)
		return ret;
3501

3502 3503
	return __sdhci_add_host(host);
}
3504
EXPORT_SYMBOL_GPL(sdhci_add_host);
3505

P
Pierre Ossman 已提交
3506
void sdhci_remove_host(struct sdhci_host *host, int dead)
3507
{
3508
	struct mmc_host *mmc = host->mmc;
P
Pierre Ossman 已提交
3509 3510 3511 3512 3513 3514 3515
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

3516
		if (sdhci_has_requests(host)) {
3517
			pr_err("%s: Controller removed during "
3518
				" transfer!\n", mmc_hostname(mmc));
3519
			sdhci_error_out_mrqs(host, -ENOMEDIUM);
P
Pierre Ossman 已提交
3520 3521 3522 3523 3524
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

3525 3526
	sdhci_disable_card_detection(host);

3527
	mmc_remove_host(mmc);
3528

3529
	sdhci_led_unregister(host);
3530

P
Pierre Ossman 已提交
3531
	if (!dead)
3532
		sdhci_do_reset(host, SDHCI_RESET_ALL);
3533

3534 3535
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3536 3537 3538 3539 3540
	free_irq(host->irq, host);

	del_timer_sync(&host->timer);

	tasklet_kill(&host->finish_tasklet);
3541

3542 3543
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
3544

3545
	if (host->align_buffer)
3546 3547 3548
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
3549

3550
	host->adma_table = NULL;
3551
	host->align_buffer = NULL;
3552 3553
}

3554
EXPORT_SYMBOL_GPL(sdhci_remove_host);
3555

3556
void sdhci_free_host(struct sdhci_host *host)
3557
{
3558
	mmc_free_host(host->mmc);
3559 3560
}

3561
EXPORT_SYMBOL_GPL(sdhci_free_host);
3562 3563 3564 3565 3566 3567 3568 3569 3570

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
3571
	pr_info(DRIVER_NAME
3572
		": Secure Digital Host Controller Interface driver\n");
3573
	pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
3574

3575
	return 0;
3576 3577 3578 3579 3580 3581 3582 3583 3584
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

3585
module_param(debug_quirks, uint, 0444);
3586
module_param(debug_quirks2, uint, 0444);
3587

3588
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
3589
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
3590
MODULE_LICENSE("GPL");
3591

3592
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
3593
MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");