sdhci.c 107.1 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16
 */

#include <linux/delay.h>
A
Adrian Hunter 已提交
17
#include <linux/ktime.h>
18
#include <linux/highmem.h>
19
#include <linux/io.h>
20
#include <linux/module.h>
21
#include <linux/dma-mapping.h>
22
#include <linux/slab.h>
23
#include <linux/scatterlist.h>
24
#include <linux/sizes.h>
25
#include <linux/swiotlb.h>
M
Marek Szyprowski 已提交
26
#include <linux/regulator/consumer.h>
27
#include <linux/pm_runtime.h>
28
#include <linux/of.h>
29

30 31
#include <linux/leds.h>

32
#include <linux/mmc/mmc.h>
33
#include <linux/mmc/host.h>
34
#include <linux/mmc/card.h>
35
#include <linux/mmc/sdio.h>
36
#include <linux/mmc/slot-gpio.h>
37 38 39 40 41 42

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
43
	pr_debug("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)
44

45 46 47
#define SDHCI_DUMP(f, x...) \
	pr_err("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)

48 49
#define MAX_TUNING_LOOP 40

50
static unsigned int debug_quirks = 0;
51
static unsigned int debug_quirks2;
52

53 54
static void sdhci_finish_data(struct sdhci_host *);

55
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
56

57
void sdhci_dumpregs(struct sdhci_host *host)
58
{
59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94
	SDHCI_DUMP("============ SDHCI REGISTER DUMP ===========\n");

	SDHCI_DUMP("Sys addr:  0x%08x | Version:  0x%08x\n",
		   sdhci_readl(host, SDHCI_DMA_ADDRESS),
		   sdhci_readw(host, SDHCI_HOST_VERSION));
	SDHCI_DUMP("Blk size:  0x%08x | Blk cnt:  0x%08x\n",
		   sdhci_readw(host, SDHCI_BLOCK_SIZE),
		   sdhci_readw(host, SDHCI_BLOCK_COUNT));
	SDHCI_DUMP("Argument:  0x%08x | Trn mode: 0x%08x\n",
		   sdhci_readl(host, SDHCI_ARGUMENT),
		   sdhci_readw(host, SDHCI_TRANSFER_MODE));
	SDHCI_DUMP("Present:   0x%08x | Host ctl: 0x%08x\n",
		   sdhci_readl(host, SDHCI_PRESENT_STATE),
		   sdhci_readb(host, SDHCI_HOST_CONTROL));
	SDHCI_DUMP("Power:     0x%08x | Blk gap:  0x%08x\n",
		   sdhci_readb(host, SDHCI_POWER_CONTROL),
		   sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
	SDHCI_DUMP("Wake-up:   0x%08x | Clock:    0x%08x\n",
		   sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
		   sdhci_readw(host, SDHCI_CLOCK_CONTROL));
	SDHCI_DUMP("Timeout:   0x%08x | Int stat: 0x%08x\n",
		   sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
		   sdhci_readl(host, SDHCI_INT_STATUS));
	SDHCI_DUMP("Int enab:  0x%08x | Sig enab: 0x%08x\n",
		   sdhci_readl(host, SDHCI_INT_ENABLE),
		   sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
	SDHCI_DUMP("AC12 err:  0x%08x | Slot int: 0x%08x\n",
		   sdhci_readw(host, SDHCI_ACMD12_ERR),
		   sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
	SDHCI_DUMP("Caps:      0x%08x | Caps_1:   0x%08x\n",
		   sdhci_readl(host, SDHCI_CAPABILITIES),
		   sdhci_readl(host, SDHCI_CAPABILITIES_1));
	SDHCI_DUMP("Cmd:       0x%08x | Max curr: 0x%08x\n",
		   sdhci_readw(host, SDHCI_COMMAND),
		   sdhci_readl(host, SDHCI_MAX_CURRENT));
	SDHCI_DUMP("Resp[0]:   0x%08x | Resp[1]:  0x%08x\n",
95 96
		   sdhci_readl(host, SDHCI_RESPONSE),
		   sdhci_readl(host, SDHCI_RESPONSE + 4));
97
	SDHCI_DUMP("Resp[2]:   0x%08x | Resp[3]:  0x%08x\n",
98 99
		   sdhci_readl(host, SDHCI_RESPONSE + 8),
		   sdhci_readl(host, SDHCI_RESPONSE + 12));
100 101
	SDHCI_DUMP("Host ctl2: 0x%08x\n",
		   sdhci_readw(host, SDHCI_HOST_CONTROL2));
102

103
	if (host->flags & SDHCI_USE_ADMA) {
104 105 106 107 108 109 110 111 112 113
		if (host->flags & SDHCI_USE_64_BIT_DMA) {
			SDHCI_DUMP("ADMA Err:  0x%08x | ADMA Ptr: 0x%08x%08x\n",
				   sdhci_readl(host, SDHCI_ADMA_ERROR),
				   sdhci_readl(host, SDHCI_ADMA_ADDRESS_HI),
				   sdhci_readl(host, SDHCI_ADMA_ADDRESS));
		} else {
			SDHCI_DUMP("ADMA Err:  0x%08x | ADMA Ptr: 0x%08x\n",
				   sdhci_readl(host, SDHCI_ADMA_ERROR),
				   sdhci_readl(host, SDHCI_ADMA_ADDRESS));
		}
114
	}
115

116
	SDHCI_DUMP("============================================\n");
117
}
118
EXPORT_SYMBOL_GPL(sdhci_dumpregs);
119 120 121 122 123 124 125

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

126 127 128 129 130
static inline bool sdhci_data_line_cmd(struct mmc_command *cmd)
{
	return cmd->data || cmd->flags & MMC_RSP_BUSY;
}

131 132
static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
133
	u32 present;
134

135
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
136
	    !mmc_card_is_removable(host->mmc))
137 138
		return;

139 140 141
	if (enable) {
		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
142

143 144 145 146 147
		host->ier |= present ? SDHCI_INT_CARD_REMOVE :
				       SDHCI_INT_CARD_INSERT;
	} else {
		host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
	}
148 149 150

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
151 152 153 154 155 156 157 158 159 160 161 162
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
	if (host->bus_on)
		return;
	host->bus_on = true;
	pm_runtime_get_noresume(host->mmc->parent);
}

static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
	if (!host->bus_on)
		return;
	host->bus_on = false;
	pm_runtime_put_noidle(host->mmc->parent);
}

179
void sdhci_reset(struct sdhci_host *host, u8 mask)
180
{
A
Adrian Hunter 已提交
181
	ktime_t timeout;
182

183
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
184

185
	if (mask & SDHCI_RESET_ALL) {
186
		host->clock = 0;
187 188 189 190
		/* Reset-all turns off SD Bus Power */
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
	}
191

192
	/* Wait max 100 ms */
A
Adrian Hunter 已提交
193
	timeout = ktime_add_ms(ktime_get(), 100);
194 195

	/* hw clears the bit when it's done */
196
	while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
A
Adrian Hunter 已提交
197
		if (ktime_after(ktime_get(), timeout)) {
198
			pr_err("%s: Reset 0x%x never completed.\n",
199 200 201 202
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
A
Adrian Hunter 已提交
203
		udelay(10);
204
	}
205 206 207 208 209 210
}
EXPORT_SYMBOL_GPL(sdhci_reset);

static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
{
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
211 212 213
		struct mmc_host *mmc = host->mmc;

		if (!mmc->ops->get_cd(mmc))
214 215
			return;
	}
216

217
	host->ops->reset(host, mask);
218

219 220 221 222 223 224 225 226
	if (mask & SDHCI_RESET_ALL) {
		if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
			if (host->ops->enable_dma)
				host->ops->enable_dma(host);
		}

		/* Resetting the controller clears many */
		host->preset_enabled = false;
227
	}
228 229
}

230
static void sdhci_set_default_irqs(struct sdhci_host *host)
231
{
232 233 234 235 236 237
	host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
		    SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
		    SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
		    SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
		    SDHCI_INT_RESPONSE;

238 239 240 241
	if (host->tuning_mode == SDHCI_TUNING_MODE_2 ||
	    host->tuning_mode == SDHCI_TUNING_MODE_3)
		host->ier |= SDHCI_INT_RETUNE;

242 243
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
244 245 246 247 248 249 250 251 252 253 254 255
}

static void sdhci_init(struct sdhci_host *host, int soft)
{
	struct mmc_host *mmc = host->mmc;

	if (soft)
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
	else
		sdhci_do_reset(host, SDHCI_RESET_ALL);

	sdhci_set_default_irqs(host);
256

A
Adrian Hunter 已提交
257 258
	host->cqe_on = false;

259 260 261
	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
262
		mmc->ops->set_ios(mmc, &mmc->ios);
263
	}
264
}
265

266 267
static void sdhci_reinit(struct sdhci_host *host)
{
268
	sdhci_init(host, 0);
269
	sdhci_enable_card_detection(host);
270 271
}

272
static void __sdhci_led_activate(struct sdhci_host *host)
273 274 275
{
	u8 ctrl;

276
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
277
	ctrl |= SDHCI_CTRL_LED;
278
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
279 280
}

281
static void __sdhci_led_deactivate(struct sdhci_host *host)
282 283 284
{
	u8 ctrl;

285
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
286
	ctrl &= ~SDHCI_CTRL_LED;
287
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
288 289
}

290
#if IS_REACHABLE(CONFIG_LEDS_CLASS)
291
static void sdhci_led_control(struct led_classdev *led,
292
			      enum led_brightness brightness)
293 294 295 296 297 298
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

299 300 301
	if (host->runtime_suspended)
		goto out;

302
	if (brightness == LED_OFF)
303
		__sdhci_led_deactivate(host);
304
	else
305
		__sdhci_led_activate(host);
306
out:
307 308
	spin_unlock_irqrestore(&host->lock, flags);
}
309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358

static int sdhci_led_register(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;

	snprintf(host->led_name, sizeof(host->led_name),
		 "%s::", mmc_hostname(mmc));

	host->led.name = host->led_name;
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

	return led_classdev_register(mmc_dev(mmc), &host->led);
}

static void sdhci_led_unregister(struct sdhci_host *host)
{
	led_classdev_unregister(&host->led);
}

static inline void sdhci_led_activate(struct sdhci_host *host)
{
}

static inline void sdhci_led_deactivate(struct sdhci_host *host)
{
}

#else

static inline int sdhci_led_register(struct sdhci_host *host)
{
	return 0;
}

static inline void sdhci_led_unregister(struct sdhci_host *host)
{
}

static inline void sdhci_led_activate(struct sdhci_host *host)
{
	__sdhci_led_activate(host);
}

static inline void sdhci_led_deactivate(struct sdhci_host *host)
{
	__sdhci_led_deactivate(host);
}

359 360
#endif

361 362 363 364 365 366
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
367
static void sdhci_read_block_pio(struct sdhci_host *host)
368
{
369 370
	unsigned long flags;
	size_t blksize, len, chunk;
371
	u32 uninitialized_var(scratch);
372
	u8 *buf;
373

P
Pierre Ossman 已提交
374
	DBG("PIO reading\n");
375

P
Pierre Ossman 已提交
376
	blksize = host->data->blksz;
377
	chunk = 0;
378

379
	local_irq_save(flags);
380

P
Pierre Ossman 已提交
381
	while (blksize) {
F
Fabio Estevam 已提交
382
		BUG_ON(!sg_miter_next(&host->sg_miter));
383

384
		len = min(host->sg_miter.length, blksize);
385

386 387
		blksize -= len;
		host->sg_miter.consumed = len;
388

389
		buf = host->sg_miter.addr;
390

391 392
		while (len) {
			if (chunk == 0) {
393
				scratch = sdhci_readl(host, SDHCI_BUFFER);
394
				chunk = 4;
P
Pierre Ossman 已提交
395
			}
396 397 398 399 400 401 402

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
403
		}
P
Pierre Ossman 已提交
404
	}
405 406 407 408

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
409
}
410

P
Pierre Ossman 已提交
411 412
static void sdhci_write_block_pio(struct sdhci_host *host)
{
413 414 415 416
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
417

P
Pierre Ossman 已提交
418 419 420
	DBG("PIO writing\n");

	blksize = host->data->blksz;
421 422
	chunk = 0;
	scratch = 0;
423

424
	local_irq_save(flags);
425

P
Pierre Ossman 已提交
426
	while (blksize) {
F
Fabio Estevam 已提交
427
		BUG_ON(!sg_miter_next(&host->sg_miter));
P
Pierre Ossman 已提交
428

429 430 431 432 433 434
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
435

436 437 438 439 440 441 442 443
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
444
				sdhci_writel(host, scratch, SDHCI_BUFFER);
445 446
				chunk = 0;
				scratch = 0;
447 448 449
			}
		}
	}
450 451 452 453

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
454 455 456 457 458 459
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

460
	if (host->blocks == 0)
P
Pierre Ossman 已提交
461 462 463 464 465 466 467
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

468 469 470 471 472 473 474 475 476
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

477
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
478 479 480
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

P
Pierre Ossman 已提交
481 482 483 484
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
485

486 487
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
488 489
			break;
	}
490

P
Pierre Ossman 已提交
491
	DBG("PIO transfer complete.\n");
492 493
}

494
static int sdhci_pre_dma_transfer(struct sdhci_host *host,
495
				  struct mmc_data *data, int cookie)
496 497 498
{
	int sg_count;

499 500 501 502 503
	/*
	 * If the data buffers are already mapped, return the previous
	 * dma_map_sg() result.
	 */
	if (data->host_cookie == COOKIE_PRE_MAPPED)
504 505
		return data->sg_count;

506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534
	/* Bounce write requests to the bounce buffer */
	if (host->bounce_buffer) {
		unsigned int length = data->blksz * data->blocks;

		if (length > host->bounce_buffer_size) {
			pr_err("%s: asked for transfer of %u bytes exceeds bounce buffer %u bytes\n",
			       mmc_hostname(host->mmc), length,
			       host->bounce_buffer_size);
			return -EIO;
		}
		if (mmc_get_dma_dir(data) == DMA_TO_DEVICE) {
			/* Copy the data to the bounce buffer */
			sg_copy_to_buffer(data->sg, data->sg_len,
					  host->bounce_buffer,
					  length);
		}
		/* Switch ownership to the DMA */
		dma_sync_single_for_device(host->mmc->parent,
					   host->bounce_addr,
					   host->bounce_buffer_size,
					   mmc_get_dma_dir(data));
		/* Just a dummy value */
		sg_count = 1;
	} else {
		/* Just access the data directly from memory */
		sg_count = dma_map_sg(mmc_dev(host->mmc),
				      data->sg, data->sg_len,
				      mmc_get_dma_dir(data));
	}
535 536 537 538 539

	if (sg_count == 0)
		return -ENOSPC;

	data->sg_count = sg_count;
540
	data->host_cookie = cookie;
541 542 543 544

	return sg_count;
}

545 546 547
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
548
	return kmap_atomic(sg_page(sg)) + sg->offset;
549 550 551 552
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
553
	kunmap_atomic(buffer);
554 555 556
	local_irq_restore(*flags);
}

557 558
static void sdhci_adma_write_desc(struct sdhci_host *host, void *desc,
				  dma_addr_t addr, int len, unsigned cmd)
B
Ben Dooks 已提交
559
{
560
	struct sdhci_adma2_64_desc *dma_desc = desc;
B
Ben Dooks 已提交
561

562
	/* 32-bit and 64-bit descriptors have these members in same position */
563 564
	dma_desc->cmd = cpu_to_le16(cmd);
	dma_desc->len = cpu_to_le16(len);
565 566 567 568
	dma_desc->addr_lo = cpu_to_le32((u32)addr);

	if (host->flags & SDHCI_USE_64_BIT_DMA)
		dma_desc->addr_hi = cpu_to_le32((u64)addr >> 32);
B
Ben Dooks 已提交
569 570
}

571 572
static void sdhci_adma_mark_end(void *desc)
{
573
	struct sdhci_adma2_64_desc *dma_desc = desc;
574

575
	/* 32-bit and 64-bit descriptors have 'cmd' in same position */
576
	dma_desc->cmd |= cpu_to_le16(ADMA2_END);
577 578
}

579 580
static void sdhci_adma_table_pre(struct sdhci_host *host,
	struct mmc_data *data, int sg_count)
581 582 583
{
	struct scatterlist *sg;
	unsigned long flags;
584 585 586 587
	dma_addr_t addr, align_addr;
	void *desc, *align;
	char *buffer;
	int len, offset, i;
588 589 590 591 592 593

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

594
	host->sg_count = sg_count;
595

596
	desc = host->adma_table;
597 598 599 600 601 602 603 604 605
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
606 607 608
		 * The SDHCI specification states that ADMA addresses must
		 * be 32-bit aligned. If they aren't, then we use a bounce
		 * buffer for the (up to three) bytes that screw up the
609 610
		 * alignment.
		 */
611 612
		offset = (SDHCI_ADMA2_ALIGN - (addr & SDHCI_ADMA2_MASK)) &
			 SDHCI_ADMA2_MASK;
613 614 615 616 617 618 619
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

B
Ben Dooks 已提交
620
			/* tran, valid */
621
			sdhci_adma_write_desc(host, desc, align_addr, offset,
A
Adrian Hunter 已提交
622
					      ADMA2_TRAN_VALID);
623 624 625

			BUG_ON(offset > 65536);

626 627
			align += SDHCI_ADMA2_ALIGN;
			align_addr += SDHCI_ADMA2_ALIGN;
628

629
			desc += host->desc_sz;
630 631 632 633 634 635 636

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

637 638 639 640 641 642
		if (len) {
			/* tran, valid */
			sdhci_adma_write_desc(host, desc, addr, len,
					      ADMA2_TRAN_VALID);
			desc += host->desc_sz;
		}
643 644 645 646 647

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
648
		WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
649 650
	}

651
	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
652
		/* Mark the last descriptor as the terminating descriptor */
653
		if (desc != host->adma_table) {
654
			desc -= host->desc_sz;
655
			sdhci_adma_mark_end(desc);
656 657
		}
	} else {
658
		/* Add a terminating entry - nop, end, valid */
659
		sdhci_adma_write_desc(host, desc, 0, 0, ADMA2_NOP_END_VALID);
660
	}
661 662 663 664 665 666 667
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	struct scatterlist *sg;
	int i, size;
668
	void *align;
669 670 671
	char *buffer;
	unsigned long flags;

672 673
	if (data->flags & MMC_DATA_READ) {
		bool has_unaligned = false;
674

675 676 677 678 679 680
		/* Do a quick scan of the SG list for any unaligned mappings */
		for_each_sg(data->sg, sg, host->sg_count, i)
			if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
				has_unaligned = true;
				break;
			}
681

682 683
		if (has_unaligned) {
			dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
684
					    data->sg_len, DMA_FROM_DEVICE);
685

686
			align = host->align_buffer;
687

688 689 690 691 692 693 694 695
			for_each_sg(data->sg, sg, host->sg_count, i) {
				if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
					size = SDHCI_ADMA2_ALIGN -
					       (sg_dma_address(sg) & SDHCI_ADMA2_MASK);

					buffer = sdhci_kmap_atomic(sg, &flags);
					memcpy(buffer, align, size);
					sdhci_kunmap_atomic(buffer, &flags);
696

697 698
					align += SDHCI_ADMA2_ALIGN;
				}
699 700 701 702 703
			}
		}
	}
}

704 705 706 707 708 709 710 711
static u32 sdhci_sdma_address(struct sdhci_host *host)
{
	if (host->bounce_buffer)
		return host->bounce_addr;
	else
		return sg_dma_address(host->data->sg);
}

712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740
static unsigned int sdhci_target_timeout(struct sdhci_host *host,
					 struct mmc_command *cmd,
					 struct mmc_data *data)
{
	unsigned int target_timeout;

	/* timeout in us */
	if (!data) {
		target_timeout = cmd->busy_timeout * 1000;
	} else {
		target_timeout = DIV_ROUND_UP(data->timeout_ns, 1000);
		if (host->clock && data->timeout_clks) {
			unsigned long long val;

			/*
			 * data->timeout_clks is in units of clock cycles.
			 * host->clock is in Hz.  target_timeout is in us.
			 * Hence, us = 1000000 * cycles / Hz.  Round up.
			 */
			val = 1000000ULL * data->timeout_clks;
			if (do_div(val, host->clock))
				target_timeout++;
			target_timeout += val;
		}
	}

	return target_timeout;
}

741 742
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd,
			     bool *too_big)
743
{
744
	u8 count;
745
	struct mmc_data *data = cmd->data;
746
	unsigned target_timeout, current_timeout;
747

748 749
	*too_big = true;

750 751 752 753 754 755
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
756
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
757
		return 0xE;
758

759
	/* Unspecified timeout, assume max */
760
	if (!data && !cmd->busy_timeout)
761
		return 0xE;
762

763
	/* timeout in us */
764
	target_timeout = sdhci_target_timeout(host, cmd, data);
765

766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
786 787 788
		if (!(host->quirks2 & SDHCI_QUIRK2_DISABLE_HW_TIMEOUT))
			DBG("Too large timeout 0x%x requested for CMD%d!\n",
			    count, cmd->opcode);
789
		count = 0xE;
790 791
	} else {
		*too_big = false;
792 793
	}

794 795 796
	return count;
}

797 798 799 800 801 802
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
803
		host->ier = (host->ier & ~pio_irqs) | dma_irqs;
804
	else
805 806 807 808
		host->ier = (host->ier & ~dma_irqs) | pio_irqs;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
809 810
}

811 812 813 814 815 816 817 818 819 820
static void sdhci_set_data_timeout_irq(struct sdhci_host *host, bool enable)
{
	if (enable)
		host->ier |= SDHCI_INT_DATA_TIMEOUT;
	else
		host->ier &= ~SDHCI_INT_DATA_TIMEOUT;
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
}

821
static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
822 823
{
	u8 count;
824 825 826 827

	if (host->ops->set_timeout) {
		host->ops->set_timeout(host, cmd);
	} else {
828 829 830 831 832 833 834 835 836 837 838
		bool too_big = false;

		count = sdhci_calc_timeout(host, cmd, &too_big);

		if (too_big &&
		    host->quirks2 & SDHCI_QUIRK2_DISABLE_HW_TIMEOUT) {
			sdhci_set_data_timeout_irq(host, false);
		} else if (!(host->ier & SDHCI_INT_DATA_TIMEOUT)) {
			sdhci_set_data_timeout_irq(host, true);
		}

839 840 841 842 843 844
		sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
	}
}

static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
{
845
	u8 ctrl;
846
	struct mmc_data *data = cmd->data;
847

848
	if (sdhci_data_line_cmd(cmd))
849
		sdhci_set_timeout(host, cmd);
850 851

	if (!data)
852 853
		return;

854 855
	WARN_ON(host->data);

856 857 858 859 860 861 862
	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;
863
	host->data->bytes_xfered = 0;
864

865
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
866
		struct scatterlist *sg;
867
		unsigned int length_mask, offset_mask;
868
		int i;
869

870 871 872 873 874 875 876 877 878
		host->flags |= SDHCI_REQ_USE_DMA;

		/*
		 * FIXME: This doesn't account for merging when mapping the
		 * scatterlist.
		 *
		 * The assumption here being that alignment and lengths are
		 * the same after DMA mapping to device address space.
		 */
879
		length_mask = 0;
880
		offset_mask = 0;
881
		if (host->flags & SDHCI_USE_ADMA) {
882
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE) {
883
				length_mask = 3;
884 885 886 887 888 889 890
				/*
				 * As we use up to 3 byte chunks to work
				 * around alignment problems, we need to
				 * check the offset as well.
				 */
				offset_mask = 3;
			}
891 892
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
893
				length_mask = 3;
894 895
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				offset_mask = 3;
896 897
		}

898
		if (unlikely(length_mask | offset_mask)) {
899
			for_each_sg(data->sg, sg, data->sg_len, i) {
900
				if (sg->length & length_mask) {
901
					DBG("Reverting to PIO because of transfer size (%d)\n",
902
					    sg->length);
903 904 905
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
906
				if (sg->offset & offset_mask) {
907
					DBG("Reverting to PIO because of bad alignment\n");
908 909 910 911 912 913 914
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

915
	if (host->flags & SDHCI_REQ_USE_DMA) {
916
		int sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932

		if (sg_cnt <= 0) {
			/*
			 * This only happens when someone fed
			 * us an invalid request.
			 */
			WARN_ON(1);
			host->flags &= ~SDHCI_REQ_USE_DMA;
		} else if (host->flags & SDHCI_USE_ADMA) {
			sdhci_adma_table_pre(host, data, sg_cnt);

			sdhci_writel(host, host->adma_addr, SDHCI_ADMA_ADDRESS);
			if (host->flags & SDHCI_USE_64_BIT_DMA)
				sdhci_writel(host,
					     (u64)host->adma_addr >> 32,
					     SDHCI_ADMA_ADDRESS_HI);
933
		} else {
934
			WARN_ON(sg_cnt != 1);
935 936
			sdhci_writel(host, sdhci_sdma_address(host),
				     SDHCI_DMA_ADDRESS);
937 938 939
		}
	}

940 941 942 943 944 945
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
946
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
947 948
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
949 950 951 952 953 954
			(host->flags & SDHCI_USE_ADMA)) {
			if (host->flags & SDHCI_USE_64_BIT_DMA)
				ctrl |= SDHCI_CTRL_ADMA64;
			else
				ctrl |= SDHCI_CTRL_ADMA32;
		} else {
955
			ctrl |= SDHCI_CTRL_SDMA;
956
		}
957
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
958 959
	}

960
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
961 962 963 964 965 966 967 968
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
969
		host->blocks = data->blocks;
970
	}
971

972 973
	sdhci_set_transfer_irqs(host);

974
	/* Set the DMA boundary value and block size */
975 976
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(host->sdma_boundary, data->blksz),
		     SDHCI_BLOCK_SIZE);
977
	sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
978 979
}

980 981 982
static inline bool sdhci_auto_cmd12(struct sdhci_host *host,
				    struct mmc_request *mrq)
{
983 984
	return !mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) &&
	       !mrq->cap_cmd_during_tfr;
985 986
}

987
static void sdhci_set_transfer_mode(struct sdhci_host *host,
988
	struct mmc_command *cmd)
989
{
990
	u16 mode = 0;
991
	struct mmc_data *data = cmd->data;
992

993
	if (data == NULL) {
994 995 996 997
		if (host->quirks2 &
			SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
			sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
		} else {
998
		/* clear Auto CMD settings for no data CMDs */
999 1000
			mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
			sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
1001
				SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
1002
		}
1003
		return;
1004
	}
1005

1006 1007
	WARN_ON(!host->data);

1008 1009 1010
	if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
		mode = SDHCI_TRNS_BLK_CNT_EN;

1011
	if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
1012
		mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI;
1013 1014 1015 1016
		/*
		 * If we are sending CMD23, CMD12 never gets sent
		 * on successful completion (so no Auto-CMD12).
		 */
1017
		if (sdhci_auto_cmd12(host, cmd->mrq) &&
1018
		    (cmd->opcode != SD_IO_RW_EXTENDED))
1019
			mode |= SDHCI_TRNS_AUTO_CMD12;
1020
		else if (cmd->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
1021
			mode |= SDHCI_TRNS_AUTO_CMD23;
1022
			sdhci_writel(host, cmd->mrq->sbc->arg, SDHCI_ARGUMENT2);
1023
		}
1024
	}
1025

1026 1027
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
1028
	if (host->flags & SDHCI_REQ_USE_DMA)
1029 1030
		mode |= SDHCI_TRNS_DMA;

1031
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
1032 1033
}

1034 1035 1036 1037 1038 1039 1040 1041 1042 1043
static bool sdhci_needs_reset(struct sdhci_host *host, struct mmc_request *mrq)
{
	return (!(host->flags & SDHCI_DEVICE_DEAD) &&
		((mrq->cmd && mrq->cmd->error) ||
		 (mrq->sbc && mrq->sbc->error) ||
		 (mrq->data && ((mrq->data->error && !mrq->data->stop) ||
				(mrq->data->stop && mrq->data->stop->error))) ||
		 (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST)));
}

1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066
static void __sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
{
	int i;

	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		if (host->mrqs_done[i] == mrq) {
			WARN_ON(1);
			return;
		}
	}

	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		if (!host->mrqs_done[i]) {
			host->mrqs_done[i] = mrq;
			break;
		}
	}

	WARN_ON(i >= SDHCI_MAX_MRQS);

	tasklet_schedule(&host->finish_tasklet);
}

1067 1068
static void sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
{
1069 1070 1071 1072 1073 1074 1075 1076 1077
	if (host->cmd && host->cmd->mrq == mrq)
		host->cmd = NULL;

	if (host->data_cmd && host->data_cmd->mrq == mrq)
		host->data_cmd = NULL;

	if (host->data && host->data->mrq == mrq)
		host->data = NULL;

1078 1079 1080
	if (sdhci_needs_reset(host, mrq))
		host->pending_reset = true;

1081
	__sdhci_finish_mrq(host, mrq);
1082 1083
}

1084 1085
static void sdhci_finish_data(struct sdhci_host *host)
{
1086 1087
	struct mmc_command *data_cmd = host->data_cmd;
	struct mmc_data *data = host->data;
1088 1089

	host->data = NULL;
1090
	host->data_cmd = NULL;
1091

1092 1093 1094
	if ((host->flags & (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA)) ==
	    (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA))
		sdhci_adma_table_post(host, data);
1095 1096

	/*
1097 1098 1099 1100 1101
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
1102
	 */
1103 1104
	if (data->error)
		data->bytes_xfered = 0;
1105
	else
1106
		data->bytes_xfered = data->blksz * data->blocks;
1107

1108 1109 1110 1111 1112 1113 1114
	/*
	 * Need to send CMD12 if -
	 * a) open-ended multiblock transfer (no CMD23)
	 * b) error in multiblock transfer
	 */
	if (data->stop &&
	    (data->error ||
1115
	     !data->mrq->sbc)) {
1116

1117 1118 1119 1120
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
P
Pierre Ossman 已提交
1121
		if (data->error) {
1122 1123
			if (!host->cmd || host->cmd == data_cmd)
				sdhci_do_reset(host, SDHCI_RESET_CMD);
1124
			sdhci_do_reset(host, SDHCI_RESET_DATA);
1125 1126
		}

1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138
		/*
		 * 'cap_cmd_during_tfr' request must not use the command line
		 * after mmc_command_done() has been called. It is upper layer's
		 * responsibility to send the stop command if required.
		 */
		if (data->mrq->cap_cmd_during_tfr) {
			sdhci_finish_mrq(host, data->mrq);
		} else {
			/* Avoid triggering warning in sdhci_send_command() */
			host->cmd = NULL;
			sdhci_send_command(host, data->stop);
		}
1139 1140 1141
	} else {
		sdhci_finish_mrq(host, data->mrq);
	}
1142 1143
}

1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160
static void sdhci_mod_timer(struct sdhci_host *host, struct mmc_request *mrq,
			    unsigned long timeout)
{
	if (sdhci_data_line_cmd(mrq->cmd))
		mod_timer(&host->data_timer, timeout);
	else
		mod_timer(&host->timer, timeout);
}

static void sdhci_del_timer(struct sdhci_host *host, struct mmc_request *mrq)
{
	if (sdhci_data_line_cmd(mrq->cmd))
		del_timer(&host->data_timer);
	else
		del_timer(&host->timer);
}

1161
void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
1162 1163
{
	int flags;
1164
	u32 mask;
1165
	unsigned long timeout;
1166 1167 1168

	WARN_ON(host->cmd);

1169 1170 1171
	/* Initially, a command has no error */
	cmd->error = 0;

1172 1173 1174 1175
	if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
	    cmd->opcode == MMC_STOP_TRANSMISSION)
		cmd->flags |= MMC_RSP_BUSY;

1176
	/* Wait max 10 ms */
1177
	timeout = 10;
1178 1179

	mask = SDHCI_CMD_INHIBIT;
1180
	if (sdhci_data_line_cmd(cmd))
1181 1182 1183 1184
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
1185
	if (cmd->mrq->data && (cmd == cmd->mrq->data->stop))
1186 1187
		mask &= ~SDHCI_DATA_INHIBIT;

1188
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
1189
		if (timeout == 0) {
1190 1191
			pr_err("%s: Controller never released inhibit bit(s).\n",
			       mmc_hostname(host->mmc));
1192
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
1193
			cmd->error = -EIO;
1194
			sdhci_finish_mrq(host, cmd->mrq);
1195 1196
			return;
		}
1197 1198 1199
		timeout--;
		mdelay(1);
	}
1200

1201
	timeout = jiffies;
1202 1203
	if (!cmd->data && cmd->busy_timeout > 9000)
		timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
1204 1205
	else
		timeout += 10 * HZ;
1206
	sdhci_mod_timer(host, cmd->mrq, timeout);
1207 1208

	host->cmd = cmd;
1209
	if (sdhci_data_line_cmd(cmd)) {
1210 1211 1212
		WARN_ON(host->data_cmd);
		host->data_cmd = cmd;
	}
1213

1214
	sdhci_prepare_data(host, cmd);
1215

1216
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
1217

1218
	sdhci_set_transfer_mode(host, cmd);
1219

1220
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
1221
		pr_err("%s: Unsupported response type!\n",
1222
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
1223
		cmd->error = -EINVAL;
1224
		sdhci_finish_mrq(host, cmd->mrq);
1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
1241 1242

	/* CMD19 is special in that the Data Present Select should be set */
1243 1244
	if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
	    cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
1245 1246
		flags |= SDHCI_CMD_DATA;

1247
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1248
}
1249
EXPORT_SYMBOL_GPL(sdhci_send_command);
1250

1251 1252 1253 1254 1255 1256 1257 1258 1259
static void sdhci_read_rsp_136(struct sdhci_host *host, struct mmc_command *cmd)
{
	int i, reg;

	for (i = 0; i < 4; i++) {
		reg = SDHCI_RESPONSE + (3 - i) * 4;
		cmd->resp[i] = sdhci_readl(host, reg);
	}

1260 1261 1262
	if (host->quirks2 & SDHCI_QUIRK2_RSP_136_HAS_CRC)
		return;

1263 1264 1265 1266 1267 1268 1269 1270
	/* CRC is stripped so we need to do some shifting */
	for (i = 0; i < 4; i++) {
		cmd->resp[i] <<= 8;
		if (i != 3)
			cmd->resp[i] |= cmd->resp[i + 1] >> 24;
	}
}

1271 1272
static void sdhci_finish_command(struct sdhci_host *host)
{
1273
	struct mmc_command *cmd = host->cmd;
1274

1275 1276 1277 1278
	host->cmd = NULL;

	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136) {
1279
			sdhci_read_rsp_136(host, cmd);
1280
		} else {
1281
			cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1282 1283 1284
		}
	}

1285 1286 1287
	if (cmd->mrq->cap_cmd_during_tfr && cmd == cmd->mrq->cmd)
		mmc_command_done(host->mmc, cmd->mrq);

1288 1289 1290 1291 1292 1293 1294 1295 1296 1297
	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * The busy signal uses DAT0 so this is similar to waiting
	 * for data to complete.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
1298 1299
	if (cmd->flags & MMC_RSP_BUSY) {
		if (cmd->data) {
1300 1301
			DBG("Cannot wait for busy signal when also doing a data transfer");
		} else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
1302 1303
			   cmd == host->data_cmd) {
			/* Command complete before busy is ended */
1304 1305 1306 1307
			return;
		}
	}

1308
	/* Finished CMD23, now send actual command. */
1309 1310
	if (cmd == cmd->mrq->sbc) {
		sdhci_send_command(host, cmd->mrq->cmd);
1311
	} else {
1312

1313 1314 1315
		/* Processed actual command. */
		if (host->data && host->data_early)
			sdhci_finish_data(host);
1316

1317
		if (!cmd->data)
1318
			sdhci_finish_mrq(host, cmd->mrq);
1319
	}
1320 1321
}

1322 1323
static u16 sdhci_get_preset_value(struct sdhci_host *host)
{
1324
	u16 preset = 0;
1325

1326 1327
	switch (host->timing) {
	case MMC_TIMING_UHS_SDR12:
1328 1329
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
1330
	case MMC_TIMING_UHS_SDR25:
1331 1332
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
		break;
1333
	case MMC_TIMING_UHS_SDR50:
1334 1335
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
		break;
1336 1337
	case MMC_TIMING_UHS_SDR104:
	case MMC_TIMING_MMC_HS200:
1338 1339
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
		break;
1340
	case MMC_TIMING_UHS_DDR50:
1341
	case MMC_TIMING_MMC_DDR52:
1342 1343
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
		break;
1344 1345 1346
	case MMC_TIMING_MMC_HS400:
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
		break;
1347 1348 1349 1350 1351 1352 1353 1354 1355
	default:
		pr_warn("%s: Invalid UHS-I mode selected\n",
			mmc_hostname(host->mmc));
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
	}
	return preset;
}

1356 1357
u16 sdhci_calc_clk(struct sdhci_host *host, unsigned int clock,
		   unsigned int *actual_clock)
1358
{
1359
	int div = 0; /* Initialized for compiler warning */
1360
	int real_div = div, clk_mul = 1;
1361
	u16 clk = 0;
1362
	bool switch_base_clk = false;
1363

1364
	if (host->version >= SDHCI_SPEC_300) {
1365
		if (host->preset_enabled) {
1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382
			u16 pre_val;

			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			pre_val = sdhci_get_preset_value(host);
			div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
				>> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
			if (host->clk_mul &&
				(pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div + 1;
				clk_mul = host->clk_mul;
			} else {
				real_div = max_t(int, 1, div << 1);
			}
			goto clock_set;
		}

1383 1384 1385 1386 1387
		/*
		 * Check if the Host Controller supports Programmable Clock
		 * Mode.
		 */
		if (host->clk_mul) {
1388 1389 1390 1391 1392
			for (div = 1; div <= 1024; div++) {
				if ((host->max_clk * host->clk_mul / div)
					<= clock)
					break;
			}
1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411
			if ((host->max_clk * host->clk_mul / div) <= clock) {
				/*
				 * Set Programmable Clock Mode in the Clock
				 * Control register.
				 */
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div;
				clk_mul = host->clk_mul;
				div--;
			} else {
				/*
				 * Divisor can be too small to reach clock
				 * speed requirement. Then use the base clock.
				 */
				switch_base_clk = true;
			}
		}

		if (!host->clk_mul || switch_base_clk) {
1412 1413 1414 1415 1416 1417 1418 1419 1420
			/* Version 3.00 divisors must be a multiple of 2. */
			if (host->max_clk <= clock)
				div = 1;
			else {
				for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
				     div += 2) {
					if ((host->max_clk / div) <= clock)
						break;
				}
1421
			}
1422
			real_div = div;
1423
			div >>= 1;
1424 1425 1426
			if ((host->quirks2 & SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN)
				&& !div && host->max_clk <= 25000000)
				div = 1;
1427 1428 1429
		}
	} else {
		/* Version 2.00 divisors must be a power of 2. */
1430
		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1431 1432 1433
			if ((host->max_clk / div) <= clock)
				break;
		}
1434
		real_div = div;
1435
		div >>= 1;
1436 1437
	}

1438
clock_set:
1439
	if (real_div)
1440
		*actual_clock = (host->max_clk * clk_mul) / real_div;
1441
	clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1442 1443
	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
		<< SDHCI_DIVIDER_HI_SHIFT;
1444 1445 1446 1447 1448

	return clk;
}
EXPORT_SYMBOL_GPL(sdhci_calc_clk);

1449
void sdhci_enable_clk(struct sdhci_host *host, u16 clk)
1450
{
A
Adrian Hunter 已提交
1451
	ktime_t timeout;
1452

1453
	clk |= SDHCI_CLOCK_INT_EN;
1454
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1455

1456
	/* Wait max 20 ms */
A
Adrian Hunter 已提交
1457
	timeout = ktime_add_ms(ktime_get(), 20);
1458
	while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
1459
		& SDHCI_CLOCK_INT_STABLE)) {
A
Adrian Hunter 已提交
1460
		if (ktime_after(ktime_get(), timeout)) {
1461 1462
			pr_err("%s: Internal clock never stabilised.\n",
			       mmc_hostname(host->mmc));
1463 1464 1465
			sdhci_dumpregs(host);
			return;
		}
A
Adrian Hunter 已提交
1466
		udelay(10);
1467
	}
1468 1469

	clk |= SDHCI_CLOCK_CARD_EN;
1470
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1471
}
1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487
EXPORT_SYMBOL_GPL(sdhci_enable_clk);

void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
{
	u16 clk;

	host->mmc->actual_clock = 0;

	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);

	if (clock == 0)
		return;

	clk = sdhci_calc_clk(host, clock, &host->mmc->actual_clock);
	sdhci_enable_clk(host, clk);
}
1488
EXPORT_SYMBOL_GPL(sdhci_set_clock);
1489

1490 1491
static void sdhci_set_power_reg(struct sdhci_host *host, unsigned char mode,
				unsigned short vdd)
1492
{
1493
	struct mmc_host *mmc = host->mmc;
1494 1495 1496 1497 1498 1499 1500 1501 1502

	mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);

	if (mode != MMC_POWER_OFF)
		sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
	else
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
}

1503 1504
void sdhci_set_power_noreg(struct sdhci_host *host, unsigned char mode,
			   unsigned short vdd)
1505
{
1506
	u8 pwr = 0;
1507

1508 1509
	if (mode != MMC_POWER_OFF) {
		switch (1 << vdd) {
1510
		case MMC_VDD_165_195:
1511 1512 1513 1514 1515 1516 1517
		/*
		 * Without a regulator, SDHCI does not support 2.0v
		 * so we only get here if the driver deliberately
		 * added the 2.0v range to ocr_avail. Map it to 1.8v
		 * for the purpose of turning on the power.
		 */
		case MMC_VDD_20_21:
1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
1529 1530 1531
			WARN(1, "%s: Invalid vdd %#x\n",
			     mmc_hostname(host->mmc), vdd);
			break;
1532 1533 1534 1535
		}
	}

	if (host->pwr == pwr)
1536
		return;
1537

1538 1539 1540
	host->pwr = pwr;

	if (pwr == 0) {
1541
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1542 1543
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
1544 1545 1546 1547 1548 1549 1550
	} else {
		/*
		 * Spec says that we should clear the power reg before setting
		 * a new value. Some controllers don't seem to like this though.
		 */
		if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
			sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1551

1552 1553 1554 1555 1556 1557 1558
		/*
		 * At least the Marvell CaFe chip gets confused if we set the
		 * voltage and set turn on power at the same time, so set the
		 * voltage first.
		 */
		if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
			sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1559

1560
		pwr |= SDHCI_POWER_ON;
1561

1562
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1563

1564 1565
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_on(host);
1566

1567 1568 1569 1570 1571 1572 1573
		/*
		 * Some controllers need an extra 10ms delay of 10ms before
		 * they can apply clock after applying power
		 */
		if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
			mdelay(10);
	}
1574
}
1575
EXPORT_SYMBOL_GPL(sdhci_set_power_noreg);
1576

1577 1578
void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
		     unsigned short vdd)
1579
{
1580 1581
	if (IS_ERR(host->mmc->supply.vmmc))
		sdhci_set_power_noreg(host, mode, vdd);
1582
	else
1583
		sdhci_set_power_reg(host, mode, vdd);
1584
}
1585
EXPORT_SYMBOL_GPL(sdhci_set_power);
1586

1587 1588 1589 1590 1591 1592 1593 1594 1595
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sdhci_host *host;
1596
	int present;
1597 1598 1599 1600
	unsigned long flags;

	host = mmc_priv(mmc);

1601
	/* Firstly check card presence */
1602
	present = mmc->ops->get_cd(mmc);
1603

1604 1605
	spin_lock_irqsave(&host->lock, flags);

1606
	sdhci_led_activate(host);
1607 1608 1609 1610 1611

	/*
	 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
	 * requests if Auto-CMD12 is enabled.
	 */
1612
	if (sdhci_auto_cmd12(host, mrq)) {
1613 1614 1615 1616 1617
		if (mrq->stop) {
			mrq->data->stop = NULL;
			mrq->stop = NULL;
		}
	}
1618

1619
	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
1620
		mrq->cmd->error = -ENOMEDIUM;
1621
		sdhci_finish_mrq(host, mrq);
1622
	} else {
1623
		if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
1624 1625 1626
			sdhci_send_command(host, mrq->sbc);
		else
			sdhci_send_command(host, mrq->cmd);
1627
	}
1628

1629
	mmiowb();
1630 1631 1632
	spin_unlock_irqrestore(&host->lock, flags);
}

1633 1634 1635 1636 1637 1638 1639
void sdhci_set_bus_width(struct sdhci_host *host, int width)
{
	u8 ctrl;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	if (width == MMC_BUS_WIDTH_8) {
		ctrl &= ~SDHCI_CTRL_4BITBUS;
1640
		ctrl |= SDHCI_CTRL_8BITBUS;
1641
	} else {
1642
		if (host->mmc->caps & MMC_CAP_8_BIT_DATA)
1643 1644 1645 1646 1647 1648 1649 1650 1651 1652
			ctrl &= ~SDHCI_CTRL_8BITBUS;
		if (width == MMC_BUS_WIDTH_4)
			ctrl |= SDHCI_CTRL_4BITBUS;
		else
			ctrl &= ~SDHCI_CTRL_4BITBUS;
	}
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_set_bus_width);

1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671
void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
{
	u16 ctrl_2;

	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	/* Select Bus Speed Mode for host */
	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
	if ((timing == MMC_TIMING_MMC_HS200) ||
	    (timing == MMC_TIMING_UHS_SDR104))
		ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
	else if (timing == MMC_TIMING_UHS_SDR12)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
	else if (timing == MMC_TIMING_UHS_SDR25)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
	else if (timing == MMC_TIMING_UHS_SDR50)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
	else if ((timing == MMC_TIMING_UHS_DDR50) ||
		 (timing == MMC_TIMING_MMC_DDR52))
		ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
1672 1673
	else if (timing == MMC_TIMING_MMC_HS400)
		ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
1674 1675 1676 1677
	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
}
EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);

1678
void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1679
{
1680
	struct sdhci_host *host = mmc_priv(mmc);
1681 1682
	u8 ctrl;

1683 1684 1685
	if (ios->power_mode == MMC_POWER_UNDEFINED)
		return;

A
Adrian Hunter 已提交
1686
	if (host->flags & SDHCI_DEVICE_DEAD) {
1687 1688
		if (!IS_ERR(mmc->supply.vmmc) &&
		    ios->power_mode == MMC_POWER_OFF)
1689
			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
A
Adrian Hunter 已提交
1690 1691
		return;
	}
P
Pierre Ossman 已提交
1692

1693 1694 1695 1696 1697
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1698
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1699
		sdhci_reinit(host);
1700 1701
	}

1702
	if (host->version >= SDHCI_SPEC_300 &&
1703 1704
		(ios->power_mode == MMC_POWER_UP) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
1705 1706
		sdhci_enable_preset_value(host, false);

1707
	if (!ios->clock || ios->clock != host->clock) {
1708
		host->ops->set_clock(host, ios->clock);
1709
		host->clock = ios->clock;
1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721

		if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
		    host->clock) {
			host->timeout_clk = host->mmc->actual_clock ?
						host->mmc->actual_clock / 1000 :
						host->clock / 1000;
			host->mmc->max_busy_timeout =
				host->ops->get_max_timeout_count ?
				host->ops->get_max_timeout_count(host) :
				1 << 27;
			host->mmc->max_busy_timeout /= host->timeout_clk;
		}
1722
	}
1723

1724 1725 1726 1727
	if (host->ops->set_power)
		host->ops->set_power(host, ios->power_mode, ios->vdd);
	else
		sdhci_set_power(host, ios->power_mode, ios->vdd);
1728

1729 1730 1731
	if (host->ops->platform_send_init_74_clocks)
		host->ops->platform_send_init_74_clocks(host, ios->power_mode);

1732
	host->ops->set_bus_width(host, ios->bus_width);
1733

1734
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1735

1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749
	if (!(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT)) {
		if (ios->timing == MMC_TIMING_SD_HS ||
		     ios->timing == MMC_TIMING_MMC_HS ||
		     ios->timing == MMC_TIMING_MMC_HS400 ||
		     ios->timing == MMC_TIMING_MMC_HS200 ||
		     ios->timing == MMC_TIMING_MMC_DDR52 ||
		     ios->timing == MMC_TIMING_UHS_SDR50 ||
		     ios->timing == MMC_TIMING_UHS_SDR104 ||
		     ios->timing == MMC_TIMING_UHS_DDR50 ||
		     ios->timing == MMC_TIMING_UHS_SDR25)
			ctrl |= SDHCI_CTRL_HISPD;
		else
			ctrl &= ~SDHCI_CTRL_HISPD;
	}
1750

1751
	if (host->version >= SDHCI_SPEC_300) {
1752 1753
		u16 clk, ctrl_2;

1754
		if (!host->preset_enabled) {
1755
			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1756 1757 1758 1759
			/*
			 * We only need to set Driver Strength if the
			 * preset value enable is not set.
			 */
1760
			ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1761 1762 1763
			ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
			if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
1764 1765
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_B)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
1766 1767
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
1768 1769 1770
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_D)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_D;
			else {
1771 1772
				pr_warn("%s: invalid driver type, default to driver type B\n",
					mmc_hostname(mmc));
1773 1774
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
			}
1775 1776

			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792
		} else {
			/*
			 * According to SDHC Spec v3.00, if the Preset Value
			 * Enable in the Host Control 2 register is set, we
			 * need to reset SD Clock Enable before changing High
			 * Speed Enable to avoid generating clock gliches.
			 */

			/* Reset SD Clock Enable */
			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			clk &= ~SDHCI_CLOCK_CARD_EN;
			sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

			/* Re-enable SD Clock */
1793
			host->ops->set_clock(host, host->clock);
1794
		}
1795 1796 1797 1798 1799 1800

		/* Reset SD Clock Enable */
		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		clk &= ~SDHCI_CLOCK_CARD_EN;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

1801
		host->ops->set_uhs_signaling(host, ios->timing);
1802
		host->timing = ios->timing;
1803

1804 1805 1806 1807 1808
		if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
				((ios->timing == MMC_TIMING_UHS_SDR12) ||
				 (ios->timing == MMC_TIMING_UHS_SDR25) ||
				 (ios->timing == MMC_TIMING_UHS_SDR50) ||
				 (ios->timing == MMC_TIMING_UHS_SDR104) ||
1809 1810
				 (ios->timing == MMC_TIMING_UHS_DDR50) ||
				 (ios->timing == MMC_TIMING_MMC_DDR52))) {
1811 1812 1813 1814 1815 1816 1817 1818
			u16 preset;

			sdhci_enable_preset_value(host, true);
			preset = sdhci_get_preset_value(host);
			ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
				>> SDHCI_PRESET_DRV_SHIFT;
		}

1819
		/* Re-enable SD Clock */
1820
		host->ops->set_clock(host, host->clock);
1821 1822
	} else
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1823

1824 1825 1826 1827 1828
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1829
	if (host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1830
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
1831

1832
	mmiowb();
1833
}
1834
EXPORT_SYMBOL_GPL(sdhci_set_ios);
1835

1836
static int sdhci_get_cd(struct mmc_host *mmc)
1837 1838
{
	struct sdhci_host *host = mmc_priv(mmc);
1839
	int gpio_cd = mmc_gpio_get_cd(mmc);
1840 1841 1842 1843

	if (host->flags & SDHCI_DEVICE_DEAD)
		return 0;

1844
	/* If nonremovable, assume that the card is always present. */
1845
	if (!mmc_card_is_removable(host->mmc))
1846 1847
		return 1;

1848 1849 1850 1851
	/*
	 * Try slot gpio detect, if defined it take precedence
	 * over build in controller functionality
	 */
1852
	if (gpio_cd >= 0)
1853 1854
		return !!gpio_cd;

1855 1856 1857 1858
	/* If polling, assume that the card is always present. */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		return 1;

1859 1860 1861 1862
	/* Host native card detect */
	return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
}

1863
static int sdhci_check_ro(struct sdhci_host *host)
1864 1865
{
	unsigned long flags;
1866
	int is_readonly;
1867 1868 1869

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1870
	if (host->flags & SDHCI_DEVICE_DEAD)
1871 1872 1873
		is_readonly = 0;
	else if (host->ops->get_ro)
		is_readonly = host->ops->get_ro(host);
P
Pierre Ossman 已提交
1874
	else
1875 1876
		is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
				& SDHCI_WRITE_PROTECT);
1877 1878 1879

	spin_unlock_irqrestore(&host->lock, flags);

1880 1881 1882
	/* This quirk needs to be replaced by a callback-function later */
	return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
		!is_readonly : is_readonly;
1883 1884
}

1885 1886
#define SAMPLE_COUNT	5

1887
static int sdhci_get_ro(struct mmc_host *mmc)
1888
{
1889
	struct sdhci_host *host = mmc_priv(mmc);
1890 1891 1892
	int i, ro_count;

	if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
1893
		return sdhci_check_ro(host);
1894 1895 1896

	ro_count = 0;
	for (i = 0; i < SAMPLE_COUNT; i++) {
1897
		if (sdhci_check_ro(host)) {
1898 1899 1900 1901 1902 1903 1904 1905
			if (++ro_count > SAMPLE_COUNT / 2)
				return 1;
		}
		msleep(30);
	}
	return 0;
}

1906 1907 1908 1909 1910 1911 1912 1913
static void sdhci_hw_reset(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (host->ops && host->ops->hw_reset)
		host->ops->hw_reset(host);
}

1914 1915
static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
{
1916
	if (!(host->flags & SDHCI_DEVICE_DEAD)) {
1917
		if (enable)
1918
			host->ier |= SDHCI_INT_CARD_INT;
1919
		else
1920 1921 1922 1923
			host->ier &= ~SDHCI_INT_CARD_INT;

		sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
		sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
1924 1925
		mmiowb();
	}
1926 1927
}

1928
void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
1929 1930 1931
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
P
Pierre Ossman 已提交
1932

1933 1934 1935
	if (enable)
		pm_runtime_get_noresume(host->mmc->parent);

1936
	spin_lock_irqsave(&host->lock, flags);
1937 1938 1939 1940 1941
	if (enable)
		host->flags |= SDHCI_SDIO_IRQ_ENABLED;
	else
		host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;

1942
	sdhci_enable_sdio_irq_nolock(host, enable);
P
Pierre Ossman 已提交
1943
	spin_unlock_irqrestore(&host->lock, flags);
1944 1945 1946

	if (!enable)
		pm_runtime_put_noidle(host->mmc->parent);
P
Pierre Ossman 已提交
1947
}
1948
EXPORT_SYMBOL_GPL(sdhci_enable_sdio_irq);
P
Pierre Ossman 已提交
1949

1950 1951
int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
				      struct mmc_ios *ios)
1952
{
1953
	struct sdhci_host *host = mmc_priv(mmc);
1954
	u16 ctrl;
1955
	int ret;
1956

1957 1958 1959 1960 1961 1962
	/*
	 * Signal Voltage Switching is only applicable for Host Controllers
	 * v3.00 and above.
	 */
	if (host->version < SDHCI_SPEC_300)
		return 0;
1963

1964 1965
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

1966
	switch (ios->signal_voltage) {
1967
	case MMC_SIGNAL_VOLTAGE_330:
1968 1969
		if (!(host->flags & SDHCI_SIGNALING_330))
			return -EINVAL;
1970 1971 1972
		/* Set 1.8V Signal Enable in the Host Control2 register to 0 */
		ctrl &= ~SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1973

1974
		if (!IS_ERR(mmc->supply.vqmmc)) {
1975
			ret = mmc_regulator_set_vqmmc(mmc, ios);
1976
			if (ret) {
J
Joe Perches 已提交
1977 1978
				pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
					mmc_hostname(mmc));
1979 1980 1981 1982 1983
				return -EIO;
			}
		}
		/* Wait for 5ms */
		usleep_range(5000, 5500);
1984

1985 1986 1987 1988
		/* 3.3V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_VDD_180))
			return 0;
1989

J
Joe Perches 已提交
1990 1991
		pr_warn("%s: 3.3V regulator output did not became stable\n",
			mmc_hostname(mmc));
1992 1993 1994

		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_180:
1995 1996
		if (!(host->flags & SDHCI_SIGNALING_180))
			return -EINVAL;
1997
		if (!IS_ERR(mmc->supply.vqmmc)) {
1998
			ret = mmc_regulator_set_vqmmc(mmc, ios);
1999
			if (ret) {
J
Joe Perches 已提交
2000 2001
				pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
					mmc_hostname(mmc));
2002 2003 2004
				return -EIO;
			}
		}
2005 2006 2007 2008 2009

		/*
		 * Enable 1.8V Signal Enable in the Host Control2
		 * register
		 */
2010 2011
		ctrl |= SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2012

2013 2014 2015 2016
		/* Some controller need to do more when switching */
		if (host->ops->voltage_switch)
			host->ops->voltage_switch(host);

2017 2018 2019 2020
		/* 1.8V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (ctrl & SDHCI_CTRL_VDD_180)
			return 0;
2021

J
Joe Perches 已提交
2022 2023
		pr_warn("%s: 1.8V regulator output did not became stable\n",
			mmc_hostname(mmc));
2024

2025 2026
		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_120:
2027 2028
		if (!(host->flags & SDHCI_SIGNALING_120))
			return -EINVAL;
2029
		if (!IS_ERR(mmc->supply.vqmmc)) {
2030
			ret = mmc_regulator_set_vqmmc(mmc, ios);
2031
			if (ret) {
J
Joe Perches 已提交
2032 2033
				pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
					mmc_hostname(mmc));
2034
				return -EIO;
2035 2036
			}
		}
2037
		return 0;
2038
	default:
2039 2040
		/* No signal voltage switch required */
		return 0;
2041
	}
2042
}
2043
EXPORT_SYMBOL_GPL(sdhci_start_signal_voltage_switch);
2044

2045 2046 2047 2048 2049
static int sdhci_card_busy(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	u32 present_state;

2050
	/* Check whether DAT[0] is 0 */
2051 2052
	present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);

2053
	return !(present_state & SDHCI_DATA_0_LVL_MASK);
2054 2055
}

2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067
static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);
	host->flags |= SDHCI_HS400_TUNING;
	spin_unlock_irqrestore(&host->lock, flags);

	return 0;
}

2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107
static void sdhci_start_tuning(struct sdhci_host *host)
{
	u16 ctrl;

	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl |= SDHCI_CTRL_EXEC_TUNING;
	if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
		ctrl |= SDHCI_CTRL_TUNED_CLK;
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

	/*
	 * As per the Host Controller spec v3.00, tuning command
	 * generates Buffer Read Ready interrupt, so enable that.
	 *
	 * Note: The spec clearly says that when tuning sequence
	 * is being performed, the controller does not generate
	 * interrupts other than Buffer Read Ready interrupt. But
	 * to make sure we don't hit a controller bug, we _only_
	 * enable Buffer Read Ready interrupt here.
	 */
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
}

static void sdhci_end_tuning(struct sdhci_host *host)
{
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
}

static void sdhci_reset_tuning(struct sdhci_host *host)
{
	u16 ctrl;

	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl &= ~SDHCI_CTRL_TUNED_CLK;
	ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
}

2108
static void sdhci_abort_tuning(struct sdhci_host *host, u32 opcode)
2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126
{
	sdhci_reset_tuning(host);

	sdhci_do_reset(host, SDHCI_RESET_CMD);
	sdhci_do_reset(host, SDHCI_RESET_DATA);

	sdhci_end_tuning(host);

	mmc_abort_tuning(host->mmc, opcode);
}

/*
 * We use sdhci_send_tuning() because mmc_send_tuning() is not a good fit. SDHCI
 * tuning command does not have a data payload (or rather the hardware does it
 * automatically) so mmc_send_tuning() will return -EIO. Also the tuning command
 * interrupt setup is different to other commands and there is no timeout
 * interrupt so special handling is needed.
 */
2127
static void sdhci_send_tuning(struct sdhci_host *host, u32 opcode)
2128 2129
{
	struct mmc_host *mmc = host->mmc;
2130 2131
	struct mmc_command cmd = {};
	struct mmc_request mrq = {};
2132
	unsigned long flags;
2133
	u32 b = host->sdma_boundary;
2134 2135

	spin_lock_irqsave(&host->lock, flags);
2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146

	cmd.opcode = opcode;
	cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
	cmd.mrq = &mrq;

	mrq.cmd = &cmd;
	/*
	 * In response to CMD19, the card sends 64 bytes of tuning
	 * block to the Host Controller. So we set the block size
	 * to 64 here.
	 */
2147 2148
	if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200 &&
	    mmc->ios.bus_width == MMC_BUS_WIDTH_8)
2149
		sdhci_writew(host, SDHCI_MAKE_BLKSZ(b, 128), SDHCI_BLOCK_SIZE);
2150
	else
2151
		sdhci_writew(host, SDHCI_MAKE_BLKSZ(b, 64), SDHCI_BLOCK_SIZE);
2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168

	/*
	 * The tuning block is sent by the card to the host controller.
	 * So we set the TRNS_READ bit in the Transfer Mode register.
	 * This also takes care of setting DMA Enable and Multi Block
	 * Select in the same register to 0.
	 */
	sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);

	sdhci_send_command(host, &cmd);

	host->cmd = NULL;

	sdhci_del_timer(host, &mrq);

	host->tuning_done = 0;

2169
	mmiowb();
2170 2171 2172 2173 2174 2175 2176 2177
	spin_unlock_irqrestore(&host->lock, flags);

	/* Wait for Buffer Read Ready interrupt */
	wait_event_timeout(host->buf_ready_int, (host->tuning_done == 1),
			   msecs_to_jiffies(50));

}

2178
static void __sdhci_execute_tuning(struct sdhci_host *host, u32 opcode)
A
Adrian Hunter 已提交
2179 2180 2181 2182 2183 2184 2185 2186 2187 2188
{
	int i;

	/*
	 * Issue opcode repeatedly till Execute Tuning is set to 0 or the number
	 * of loops reaches 40 times.
	 */
	for (i = 0; i < MAX_TUNING_LOOP; i++) {
		u16 ctrl;

2189
		sdhci_send_tuning(host, opcode);
A
Adrian Hunter 已提交
2190 2191 2192 2193

		if (!host->tuning_done) {
			pr_info("%s: Tuning timeout, falling back to fixed sampling clock\n",
				mmc_hostname(host->mmc));
2194
			sdhci_abort_tuning(host, opcode);
A
Adrian Hunter 已提交
2195 2196 2197 2198 2199 2200 2201 2202 2203 2204
			return;
		}

		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_EXEC_TUNING)) {
			if (ctrl & SDHCI_CTRL_TUNED_CLK)
				return; /* Success! */
			break;
		}

2205 2206 2207
		/* Spec does not require a delay between tuning cycles */
		if (host->tuning_delay > 0)
			mdelay(host->tuning_delay);
A
Adrian Hunter 已提交
2208 2209 2210 2211 2212 2213 2214
	}

	pr_info("%s: Tuning failed, falling back to fixed sampling clock\n",
		mmc_hostname(host->mmc));
	sdhci_reset_tuning(host);
}

2215
int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
2216
{
2217
	struct sdhci_host *host = mmc_priv(mmc);
2218
	int err = 0;
2219
	unsigned int tuning_count = 0;
2220
	bool hs400_tuning;
2221

2222 2223
	hs400_tuning = host->flags & SDHCI_HS400_TUNING;

2224 2225 2226
	if (host->tuning_mode == SDHCI_TUNING_MODE_1)
		tuning_count = host->tuning_count;

2227
	/*
W
Weijun Yang 已提交
2228 2229 2230
	 * The Host Controller needs tuning in case of SDR104 and DDR50
	 * mode, and for SDR50 mode when Use Tuning for SDR50 is set in
	 * the Capabilities register.
2231 2232
	 * If the Host Controller supports the HS200 mode then the
	 * tuning function has to be executed.
2233
	 */
2234
	switch (host->timing) {
2235
	/* HS400 tuning is done in HS200 mode */
2236
	case MMC_TIMING_MMC_HS400:
2237
		err = -EINVAL;
2238
		goto out;
2239

2240
	case MMC_TIMING_MMC_HS200:
2241 2242 2243 2244 2245 2246 2247 2248
		/*
		 * Periodic re-tuning for HS400 is not expected to be needed, so
		 * disable it here.
		 */
		if (hs400_tuning)
			tuning_count = 0;
		break;

2249
	case MMC_TIMING_UHS_SDR104:
W
Weijun Yang 已提交
2250
	case MMC_TIMING_UHS_DDR50:
2251 2252 2253
		break;

	case MMC_TIMING_UHS_SDR50:
2254
		if (host->flags & SDHCI_SDR50_NEEDS_TUNING)
2255 2256 2257 2258
			break;
		/* FALLTHROUGH */

	default:
2259
		goto out;
2260 2261
	}

2262
	if (host->ops->platform_execute_tuning) {
2263
		err = host->ops->platform_execute_tuning(host, opcode);
2264
		goto out;
2265 2266
	}

A
Adrian Hunter 已提交
2267
	host->mmc->retune_period = tuning_count;
2268

2269 2270 2271
	if (host->tuning_delay < 0)
		host->tuning_delay = opcode == MMC_SEND_TUNING_BLOCK;

A
Adrian Hunter 已提交
2272
	sdhci_start_tuning(host);
2273

2274
	__sdhci_execute_tuning(host, opcode);
2275

2276
	sdhci_end_tuning(host);
2277
out:
2278
	host->flags &= ~SDHCI_HS400_TUNING;
A
Adrian Hunter 已提交
2279

2280 2281
	return err;
}
2282
EXPORT_SYMBOL_GPL(sdhci_execute_tuning);
2283

2284
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2285 2286 2287 2288 2289 2290 2291 2292 2293
{
	/* Host Controller v3.00 defines preset value registers */
	if (host->version < SDHCI_SPEC_300)
		return;

	/*
	 * We only enable or disable Preset Value if they are not already
	 * enabled or disabled respectively. Otherwise, we bail out.
	 */
2294 2295 2296 2297 2298 2299 2300 2301
	if (host->preset_enabled != enable) {
		u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

		if (enable)
			ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
		else
			ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

2302
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2303 2304 2305 2306 2307 2308 2309

		if (enable)
			host->flags |= SDHCI_PV_ENABLED;
		else
			host->flags &= ~SDHCI_PV_ENABLED;

		host->preset_enabled = enable;
2310
	}
2311 2312
}

2313 2314 2315 2316 2317 2318
static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
				int err)
{
	struct sdhci_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

2319
	if (data->host_cookie != COOKIE_UNMAPPED)
2320
		dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
2321
			     mmc_get_dma_dir(data));
2322 2323

	data->host_cookie = COOKIE_UNMAPPED;
2324 2325
}

2326
static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq)
2327 2328 2329
{
	struct sdhci_host *host = mmc_priv(mmc);

2330
	mrq->data->host_cookie = COOKIE_UNMAPPED;
2331

2332 2333 2334 2335 2336 2337
	/*
	 * No pre-mapping in the pre hook if we're using the bounce buffer,
	 * for that we would need two bounce buffers since one buffer is
	 * in flight when this is getting called.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA && !host->bounce_buffer)
2338
		sdhci_pre_dma_transfer(host, mrq->data, COOKIE_PRE_MAPPED);
2339 2340
}

2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358
static inline bool sdhci_has_requests(struct sdhci_host *host)
{
	return host->cmd || host->data_cmd;
}

static void sdhci_error_out_mrqs(struct sdhci_host *host, int err)
{
	if (host->data_cmd) {
		host->data_cmd->error = err;
		sdhci_finish_mrq(host, host->data_cmd->mrq);
	}

	if (host->cmd) {
		host->cmd->error = err;
		sdhci_finish_mrq(host, host->cmd->mrq);
	}
}

2359
static void sdhci_card_event(struct mmc_host *mmc)
2360
{
2361
	struct sdhci_host *host = mmc_priv(mmc);
2362
	unsigned long flags;
2363
	int present;
2364

2365 2366 2367 2368
	/* First check if client has provided their own card event */
	if (host->ops->card_event)
		host->ops->card_event(host);

2369
	present = mmc->ops->get_cd(mmc);
2370

2371 2372
	spin_lock_irqsave(&host->lock, flags);

2373 2374
	/* Check sdhci_has_requests() first in case we are runtime suspended */
	if (sdhci_has_requests(host) && !present) {
2375
		pr_err("%s: Card removed during transfer!\n",
2376
			mmc_hostname(host->mmc));
2377
		pr_err("%s: Resetting controller.\n",
2378
			mmc_hostname(host->mmc));
2379

2380 2381
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2382

2383
		sdhci_error_out_mrqs(host, -ENOMEDIUM);
2384 2385 2386
	}

	spin_unlock_irqrestore(&host->lock, flags);
2387 2388 2389 2390
}

static const struct mmc_host_ops sdhci_ops = {
	.request	= sdhci_request,
2391 2392
	.post_req	= sdhci_post_req,
	.pre_req	= sdhci_pre_req,
2393
	.set_ios	= sdhci_set_ios,
2394
	.get_cd		= sdhci_get_cd,
2395 2396 2397 2398
	.get_ro		= sdhci_get_ro,
	.hw_reset	= sdhci_hw_reset,
	.enable_sdio_irq = sdhci_enable_sdio_irq,
	.start_signal_voltage_switch	= sdhci_start_signal_voltage_switch,
2399
	.prepare_hs400_tuning		= sdhci_prepare_hs400_tuning,
2400 2401
	.execute_tuning			= sdhci_execute_tuning,
	.card_event			= sdhci_card_event,
2402
	.card_busy	= sdhci_card_busy,
2403 2404 2405 2406 2407 2408 2409 2410
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

2411
static bool sdhci_request_done(struct sdhci_host *host)
2412 2413 2414
{
	unsigned long flags;
	struct mmc_request *mrq;
2415
	int i;
2416

2417 2418
	spin_lock_irqsave(&host->lock, flags);

2419 2420
	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		mrq = host->mrqs_done[i];
2421
		if (mrq)
2422
			break;
2423
	}
2424

2425 2426 2427 2428
	if (!mrq) {
		spin_unlock_irqrestore(&host->lock, flags);
		return true;
	}
2429

2430 2431
	sdhci_del_timer(host, mrq);

2432 2433 2434 2435 2436 2437 2438 2439 2440
	/*
	 * Always unmap the data buffers if they were mapped by
	 * sdhci_prepare_data() whenever we finish with a request.
	 * This avoids leaking DMA mappings on error.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		struct mmc_data *data = mrq->data;

		if (data && data->host_cookie == COOKIE_MAPPED) {
2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479
			if (host->bounce_buffer) {
				/*
				 * On reads, copy the bounced data into the
				 * sglist
				 */
				if (mmc_get_dma_dir(data) == DMA_FROM_DEVICE) {
					unsigned int length = data->bytes_xfered;

					if (length > host->bounce_buffer_size) {
						pr_err("%s: bounce buffer is %u bytes but DMA claims to have transferred %u bytes\n",
						       mmc_hostname(host->mmc),
						       host->bounce_buffer_size,
						       data->bytes_xfered);
						/* Cap it down and continue */
						length = host->bounce_buffer_size;
					}
					dma_sync_single_for_cpu(
						host->mmc->parent,
						host->bounce_addr,
						host->bounce_buffer_size,
						DMA_FROM_DEVICE);
					sg_copy_from_buffer(data->sg,
						data->sg_len,
						host->bounce_buffer,
						length);
				} else {
					/* No copying, just switch ownership */
					dma_sync_single_for_cpu(
						host->mmc->parent,
						host->bounce_addr,
						host->bounce_buffer_size,
						mmc_get_dma_dir(data));
				}
			} else {
				/* Unmap the raw data */
				dma_unmap_sg(mmc_dev(host->mmc), data->sg,
					     data->sg_len,
					     mmc_get_dma_dir(data));
			}
2480 2481 2482 2483
			data->host_cookie = COOKIE_UNMAPPED;
		}
	}

2484 2485 2486 2487
	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
2488
	if (sdhci_needs_reset(host, mrq)) {
2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499
		/*
		 * Do not finish until command and data lines are available for
		 * reset. Note there can only be one other mrq, so it cannot
		 * also be in mrqs_done, otherwise host->cmd and host->data_cmd
		 * would both be null.
		 */
		if (host->cmd || host->data_cmd) {
			spin_unlock_irqrestore(&host->lock, flags);
			return true;
		}

2500
		/* Some controllers need this kick or reset won't work here */
2501
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
2502
			/* This is to force an update */
2503
			host->ops->set_clock(host, host->clock);
2504 2505 2506

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
2507 2508
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2509 2510

		host->pending_reset = false;
2511 2512
	}

2513 2514
	if (!sdhci_has_requests(host))
		sdhci_led_deactivate(host);
2515

2516 2517
	host->mrqs_done[i] = NULL;

2518
	mmiowb();
2519 2520 2521
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
2522 2523 2524 2525 2526 2527 2528 2529 2530 2531

	return false;
}

static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host = (struct sdhci_host *)param;

	while (!sdhci_request_done(host))
		;
2532 2533
}

2534
static void sdhci_timeout_timer(struct timer_list *t)
2535 2536 2537 2538
{
	struct sdhci_host *host;
	unsigned long flags;

2539
	host = from_timer(host, t, timer);
2540 2541 2542

	spin_lock_irqsave(&host->lock, flags);

2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555
	if (host->cmd && !sdhci_data_line_cmd(host->cmd)) {
		pr_err("%s: Timeout waiting for hardware cmd interrupt.\n",
		       mmc_hostname(host->mmc));
		sdhci_dumpregs(host);

		host->cmd->error = -ETIMEDOUT;
		sdhci_finish_mrq(host, host->cmd->mrq);
	}

	mmiowb();
	spin_unlock_irqrestore(&host->lock, flags);
}

2556
static void sdhci_timeout_data_timer(struct timer_list *t)
2557 2558 2559 2560
{
	struct sdhci_host *host;
	unsigned long flags;

2561
	host = from_timer(host, t, data_timer);
2562 2563 2564 2565 2566

	spin_lock_irqsave(&host->lock, flags);

	if (host->data || host->data_cmd ||
	    (host->cmd && sdhci_data_line_cmd(host->cmd))) {
2567 2568
		pr_err("%s: Timeout waiting for hardware interrupt.\n",
		       mmc_hostname(host->mmc));
2569 2570 2571
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
2572
			host->data->error = -ETIMEDOUT;
2573
			sdhci_finish_data(host);
2574 2575 2576
		} else if (host->data_cmd) {
			host->data_cmd->error = -ETIMEDOUT;
			sdhci_finish_mrq(host, host->data_cmd->mrq);
2577
		} else {
2578 2579
			host->cmd->error = -ETIMEDOUT;
			sdhci_finish_mrq(host, host->cmd->mrq);
2580 2581 2582
		}
	}

2583
	mmiowb();
2584 2585 2586 2587 2588 2589 2590 2591 2592
	spin_unlock_irqrestore(&host->lock, flags);
}

/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

2593
static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
2594 2595
{
	if (!host->cmd) {
2596 2597 2598 2599 2600 2601 2602
		/*
		 * SDHCI recovers from errors by resetting the cmd and data
		 * circuits.  Until that is done, there very well might be more
		 * interrupts, so ignore them in that case.
		 */
		if (host->pending_reset)
			return;
2603 2604
		pr_err("%s: Got command interrupt 0x%08x even though no command operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2605 2606 2607 2608
		sdhci_dumpregs(host);
		return;
	}

2609 2610 2611 2612 2613 2614
	if (intmask & (SDHCI_INT_TIMEOUT | SDHCI_INT_CRC |
		       SDHCI_INT_END_BIT | SDHCI_INT_INDEX)) {
		if (intmask & SDHCI_INT_TIMEOUT)
			host->cmd->error = -ETIMEDOUT;
		else
			host->cmd->error = -EILSEQ;
2615

2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632
		/*
		 * If this command initiates a data phase and a response
		 * CRC error is signalled, the card can start transferring
		 * data - the card may have received the command without
		 * error.  We must not terminate the mmc_request early.
		 *
		 * If the card did not receive the command or returned an
		 * error which prevented it sending data, the data phase
		 * will time out.
		 */
		if (host->cmd->data &&
		    (intmask & (SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)) ==
		     SDHCI_INT_CRC) {
			host->cmd = NULL;
			return;
		}

2633
		sdhci_finish_mrq(host, host->cmd->mrq);
2634 2635 2636 2637
		return;
	}

	if (intmask & SDHCI_INT_RESPONSE)
2638
		sdhci_finish_command(host);
2639 2640
}

2641
static void sdhci_adma_show_error(struct sdhci_host *host)
2642
{
2643
	void *desc = host->adma_table;
2644 2645 2646 2647

	sdhci_dumpregs(host);

	while (true) {
2648 2649 2650
		struct sdhci_adma2_64_desc *dma_desc = desc;

		if (host->flags & SDHCI_USE_64_BIT_DMA)
2651 2652
			DBG("%p: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    desc, le32_to_cpu(dma_desc->addr_hi),
2653 2654 2655 2656
			    le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
		else
2657 2658
			DBG("%p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    desc, le32_to_cpu(dma_desc->addr_lo),
2659 2660
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
2661

2662
		desc += host->desc_sz;
2663

2664
		if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
2665 2666 2667 2668
			break;
	}
}

2669 2670
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
2671
	u32 command;
2672

2673 2674
	/* CMD19 generates _only_ Buffer Read Ready interrupt */
	if (intmask & SDHCI_INT_DATA_AVAIL) {
2675 2676 2677
		command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
		if (command == MMC_SEND_TUNING_BLOCK ||
		    command == MMC_SEND_TUNING_BLOCK_HS200) {
2678 2679 2680 2681 2682 2683
			host->tuning_done = 1;
			wake_up(&host->buf_ready_int);
			return;
		}
	}

2684
	if (!host->data) {
2685 2686
		struct mmc_command *data_cmd = host->data_cmd;

2687
		/*
2688 2689 2690
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
2691
		 */
2692
		if (data_cmd && (data_cmd->flags & MMC_RSP_BUSY)) {
2693
			if (intmask & SDHCI_INT_DATA_TIMEOUT) {
2694
				host->data_cmd = NULL;
2695
				data_cmd->error = -ETIMEDOUT;
2696
				sdhci_finish_mrq(host, data_cmd->mrq);
2697 2698
				return;
			}
2699
			if (intmask & SDHCI_INT_DATA_END) {
2700
				host->data_cmd = NULL;
2701 2702 2703 2704 2705
				/*
				 * Some cards handle busy-end interrupt
				 * before the command completed, so make
				 * sure we do things in the proper order.
				 */
2706 2707 2708
				if (host->cmd == data_cmd)
					return;

2709
				sdhci_finish_mrq(host, data_cmd->mrq);
2710 2711 2712
				return;
			}
		}
2713

2714 2715 2716 2717 2718 2719 2720 2721
		/*
		 * SDHCI recovers from errors by resetting the cmd and data
		 * circuits. Until that is done, there very well might be more
		 * interrupts, so ignore them in that case.
		 */
		if (host->pending_reset)
			return;

2722 2723
		pr_err("%s: Got data interrupt 0x%08x even though no data operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2724 2725 2726 2727 2728 2729
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
2730
		host->data->error = -ETIMEDOUT;
2731 2732 2733 2734 2735
	else if (intmask & SDHCI_INT_DATA_END_BIT)
		host->data->error = -EILSEQ;
	else if ((intmask & SDHCI_INT_DATA_CRC) &&
		SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
			!= MMC_BUS_TEST_R)
P
Pierre Ossman 已提交
2736
		host->data->error = -EILSEQ;
2737
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
2738
		pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
2739
		sdhci_adma_show_error(host);
2740
		host->data->error = -EIO;
2741 2742
		if (host->ops->adma_workaround)
			host->ops->adma_workaround(host, intmask);
2743
	}
2744

P
Pierre Ossman 已提交
2745
	if (host->data->error)
2746 2747
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
2748
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
2749 2750
			sdhci_transfer_pio(host);

2751 2752 2753 2754
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
2755 2756 2757 2758
		 *
		 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
		 * should return a valid address to continue from, but as
		 * some controllers are faulty, don't trust them.
2759
		 */
2760 2761
		if (intmask & SDHCI_INT_DMA_END) {
			u32 dmastart, dmanow;
2762 2763

			dmastart = sdhci_sdma_address(host);
2764 2765 2766 2767 2768 2769 2770 2771
			dmanow = dmastart + host->data->bytes_xfered;
			/*
			 * Force update to the next DMA block boundary.
			 */
			dmanow = (dmanow &
				~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
				SDHCI_DEFAULT_BOUNDARY_SIZE;
			host->data->bytes_xfered = dmanow - dmastart;
2772 2773
			DBG("DMA base 0x%08x, transferred 0x%06x bytes, next 0x%08x\n",
			    dmastart, host->data->bytes_xfered, dmanow);
2774 2775
			sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
		}
2776

2777
		if (intmask & SDHCI_INT_DATA_END) {
2778
			if (host->cmd == host->data_cmd) {
2779 2780 2781 2782 2783 2784 2785 2786 2787 2788
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
2789 2790 2791
	}
}

2792
static irqreturn_t sdhci_irq(int irq, void *dev_id)
2793
{
2794
	irqreturn_t result = IRQ_NONE;
2795
	struct sdhci_host *host = dev_id;
2796
	u32 intmask, mask, unexpected = 0;
2797
	int max_loops = 16;
2798 2799 2800

	spin_lock(&host->lock);

2801
	if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
2802
		spin_unlock(&host->lock);
2803
		return IRQ_NONE;
2804 2805
	}

2806
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
2807
	if (!intmask || intmask == 0xffffffff) {
2808 2809 2810 2811
		result = IRQ_NONE;
		goto out;
	}

2812
	do {
A
Adrian Hunter 已提交
2813 2814 2815 2816 2817 2818 2819 2820
		DBG("IRQ status 0x%08x\n", intmask);

		if (host->ops->irq) {
			intmask = host->ops->irq(host, intmask);
			if (!intmask)
				goto cont;
		}

2821 2822 2823 2824
		/* Clear selected interrupts. */
		mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
				  SDHCI_INT_BUS_POWER);
		sdhci_writel(host, mask, SDHCI_INT_STATUS);
2825

2826 2827 2828
		if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
			u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
2829

2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840
			/*
			 * There is a observation on i.mx esdhc.  INSERT
			 * bit will be immediately set again when it gets
			 * cleared, if a card is inserted.  We have to mask
			 * the irq to prevent interrupt storm which will
			 * freeze the system.  And the REMOVE gets the
			 * same situation.
			 *
			 * More testing are needed here to ensure it works
			 * for other platforms though.
			 */
2841 2842 2843 2844 2845 2846
			host->ier &= ~(SDHCI_INT_CARD_INSERT |
				       SDHCI_INT_CARD_REMOVE);
			host->ier |= present ? SDHCI_INT_CARD_REMOVE :
					       SDHCI_INT_CARD_INSERT;
			sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
			sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2847 2848 2849

			sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
				     SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
2850 2851 2852 2853

			host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
						       SDHCI_INT_CARD_REMOVE);
			result = IRQ_WAKE_THREAD;
2854
		}
2855

2856
		if (intmask & SDHCI_INT_CMD_MASK)
2857
			sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
2858

2859 2860
		if (intmask & SDHCI_INT_DATA_MASK)
			sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2861

2862 2863 2864
		if (intmask & SDHCI_INT_BUS_POWER)
			pr_err("%s: Card is consuming too much power!\n",
				mmc_hostname(host->mmc));
2865

2866 2867 2868
		if (intmask & SDHCI_INT_RETUNE)
			mmc_retune_needed(host->mmc);

2869 2870
		if ((intmask & SDHCI_INT_CARD_INT) &&
		    (host->ier & SDHCI_INT_CARD_INT)) {
2871 2872 2873 2874
			sdhci_enable_sdio_irq_nolock(host, false);
			host->thread_isr |= SDHCI_INT_CARD_INT;
			result = IRQ_WAKE_THREAD;
		}
P
Pierre Ossman 已提交
2875

2876 2877 2878
		intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
			     SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
			     SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
2879
			     SDHCI_INT_RETUNE | SDHCI_INT_CARD_INT);
P
Pierre Ossman 已提交
2880

2881 2882 2883 2884
		if (intmask) {
			unexpected |= intmask;
			sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		}
A
Adrian Hunter 已提交
2885
cont:
2886 2887
		if (result == IRQ_NONE)
			result = IRQ_HANDLED;
2888

2889 2890
		intmask = sdhci_readl(host, SDHCI_INT_STATUS);
	} while (intmask && --max_loops);
2891 2892 2893
out:
	spin_unlock(&host->lock);

2894 2895 2896 2897 2898
	if (unexpected) {
		pr_err("%s: Unexpected interrupt 0x%08x.\n",
			   mmc_hostname(host->mmc), unexpected);
		sdhci_dumpregs(host);
	}
P
Pierre Ossman 已提交
2899

2900 2901 2902
	return result;
}

2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913
static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
{
	struct sdhci_host *host = dev_id;
	unsigned long flags;
	u32 isr;

	spin_lock_irqsave(&host->lock, flags);
	isr = host->thread_isr;
	host->thread_isr = 0;
	spin_unlock_irqrestore(&host->lock, flags);

2914
	if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
2915 2916 2917 2918
		struct mmc_host *mmc = host->mmc;

		mmc->ops->card_event(mmc);
		mmc_detect_change(mmc, msecs_to_jiffies(200));
2919 2920
	}

2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932
	if (isr & SDHCI_INT_CARD_INT) {
		sdio_run_irqs(host->mmc);

		spin_lock_irqsave(&host->lock, flags);
		if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
			sdhci_enable_sdio_irq_nolock(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}

	return isr ? IRQ_HANDLED : IRQ_NONE;
}

2933 2934 2935 2936 2937 2938 2939
/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM
2940 2941 2942 2943 2944 2945 2946 2947

static bool sdhci_cd_irq_can_wakeup(struct sdhci_host *host)
{
	return mmc_card_is_removable(host->mmc) &&
	       !(host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
	       !mmc_can_gpio_cd(host->mmc);
}

2948 2949 2950 2951 2952 2953 2954 2955
/*
 * To enable wakeup events, the corresponding events have to be enabled in
 * the Interrupt Status Enable register too. See 'Table 1-6: Wakeup Signal
 * Table' in the SD Host Controller Standard Specification.
 * It is useless to restore SDHCI_INT_ENABLE state in
 * sdhci_disable_irq_wakeups() since it will be set by
 * sdhci_enable_card_detection() or sdhci_init().
 */
2956
static bool sdhci_enable_irq_wakeups(struct sdhci_host *host)
K
Kevin Liu 已提交
2957
{
2958 2959 2960 2961
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE |
		  SDHCI_WAKE_ON_INT;
	u32 irq_val = 0;
	u8 wake_val = 0;
K
Kevin Liu 已提交
2962 2963
	u8 val;

2964
	if (sdhci_cd_irq_can_wakeup(host)) {
2965 2966
		wake_val |= SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE;
		irq_val |= SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE;
2967
	}
2968

2969 2970 2971 2972 2973 2974 2975
	if (mmc_card_wake_sdio_irq(host->mmc)) {
		wake_val |= SDHCI_WAKE_ON_INT;
		irq_val |= SDHCI_INT_CARD_INT;
	}

	if (!irq_val)
		return false;
2976 2977 2978 2979

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	val |= wake_val;
K
Kevin Liu 已提交
2980
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
2981

2982
	sdhci_writel(host, irq_val, SDHCI_INT_ENABLE);
2983 2984 2985 2986

	host->irq_wake_enabled = !enable_irq_wake(host->irq);

	return host->irq_wake_enabled;
K
Kevin Liu 已提交
2987 2988
}

2989
static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
K
Kevin Liu 已提交
2990 2991 2992 2993 2994 2995 2996 2997
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
2998 2999 3000 3001

	disable_irq_wake(host->irq);

	host->irq_wake_enabled = false;
K
Kevin Liu 已提交
3002
}
3003

3004
int sdhci_suspend_host(struct sdhci_host *host)
3005
{
3006 3007
	sdhci_disable_card_detection(host);

3008
	mmc_retune_timer_stop(host->mmc);
3009

3010 3011
	if (!device_may_wakeup(mmc_dev(host->mmc)) ||
	    !sdhci_enable_irq_wakeups(host)) {
3012 3013 3014
		host->ier = 0;
		sdhci_writel(host, 0, SDHCI_INT_ENABLE);
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
K
Kevin Liu 已提交
3015 3016
		free_irq(host->irq, host);
	}
3017

3018
	return 0;
3019 3020
}

3021
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
3022

3023 3024
int sdhci_resume_host(struct sdhci_host *host)
{
3025
	struct mmc_host *mmc = host->mmc;
3026
	int ret = 0;
3027

3028
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
3029 3030 3031
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
3032

3033 3034 3035 3036 3037 3038
	if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
	    (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
		/* Card keeps power but host controller does not */
		sdhci_init(host, 0);
		host->pwr = 0;
		host->clock = 0;
3039
		mmc->ops->set_ios(mmc, &mmc->ios);
3040 3041 3042 3043
	} else {
		sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
		mmiowb();
	}
3044

3045 3046 3047
	if (host->irq_wake_enabled) {
		sdhci_disable_irq_wakeups(host);
	} else {
3048 3049 3050 3051 3052 3053 3054
		ret = request_threaded_irq(host->irq, sdhci_irq,
					   sdhci_thread_irq, IRQF_SHARED,
					   mmc_hostname(host->mmc), host);
		if (ret)
			return ret;
	}

3055 3056
	sdhci_enable_card_detection(host);

3057
	return ret;
3058 3059
}

3060
EXPORT_SYMBOL_GPL(sdhci_resume_host);
3061 3062 3063 3064 3065

int sdhci_runtime_suspend_host(struct sdhci_host *host)
{
	unsigned long flags;

3066
	mmc_retune_timer_stop(host->mmc);
3067 3068

	spin_lock_irqsave(&host->lock, flags);
3069 3070 3071
	host->ier &= SDHCI_INT_CARD_INT;
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
3072 3073
	spin_unlock_irqrestore(&host->lock, flags);

3074
	synchronize_hardirq(host->irq);
3075 3076 3077 3078 3079

	spin_lock_irqsave(&host->lock, flags);
	host->runtime_suspended = true;
	spin_unlock_irqrestore(&host->lock, flags);

3080
	return 0;
3081 3082 3083 3084 3085
}
EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);

int sdhci_runtime_resume_host(struct sdhci_host *host)
{
3086
	struct mmc_host *mmc = host->mmc;
3087
	unsigned long flags;
3088
	int host_flags = host->flags;
3089 3090 3091 3092 3093 3094 3095 3096

	if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}

	sdhci_init(host, 0);

3097 3098
	if (mmc->ios.power_mode != MMC_POWER_UNDEFINED &&
	    mmc->ios.power_mode != MMC_POWER_OFF) {
3099 3100 3101 3102 3103
		/* Force clock and power re-program */
		host->pwr = 0;
		host->clock = 0;
		mmc->ops->start_signal_voltage_switch(mmc, &mmc->ios);
		mmc->ops->set_ios(mmc, &mmc->ios);
3104

3105 3106 3107 3108 3109 3110
		if ((host_flags & SDHCI_PV_ENABLED) &&
		    !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
			spin_lock_irqsave(&host->lock, flags);
			sdhci_enable_preset_value(host, true);
			spin_unlock_irqrestore(&host->lock, flags);
		}
3111

3112 3113 3114 3115
		if ((mmc->caps2 & MMC_CAP2_HS400_ES) &&
		    mmc->ops->hs400_enhanced_strobe)
			mmc->ops->hs400_enhanced_strobe(mmc, &mmc->ios);
	}
3116

3117 3118 3119 3120 3121
	spin_lock_irqsave(&host->lock, flags);

	host->runtime_suspended = false;

	/* Enable SDIO IRQ */
3122
	if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
3123 3124 3125 3126 3127 3128 3129
		sdhci_enable_sdio_irq_nolock(host, true);

	/* Enable Card Detection */
	sdhci_enable_card_detection(host);

	spin_unlock_irqrestore(&host->lock, flags);

3130
	return 0;
3131 3132 3133
}
EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);

3134
#endif /* CONFIG_PM */
3135

A
Adrian Hunter 已提交
3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157
/*****************************************************************************\
 *                                                                           *
 * Command Queue Engine (CQE) helpers                                        *
 *                                                                           *
\*****************************************************************************/

void sdhci_cqe_enable(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
	u8 ctrl;

	spin_lock_irqsave(&host->lock, flags);

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	ctrl &= ~SDHCI_CTRL_DMA_MASK;
	if (host->flags & SDHCI_USE_64_BIT_DMA)
		ctrl |= SDHCI_CTRL_ADMA64;
	else
		ctrl |= SDHCI_CTRL_ADMA32;
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

3158
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(host->sdma_boundary, 512),
A
Adrian Hunter 已提交
3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248
		     SDHCI_BLOCK_SIZE);

	/* Set maximum timeout */
	sdhci_writeb(host, 0xE, SDHCI_TIMEOUT_CONTROL);

	host->ier = host->cqe_ier;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);

	host->cqe_on = true;

	pr_debug("%s: sdhci: CQE on, IRQ mask %#x, IRQ status %#x\n",
		 mmc_hostname(mmc), host->ier,
		 sdhci_readl(host, SDHCI_INT_STATUS));

	mmiowb();
	spin_unlock_irqrestore(&host->lock, flags);
}
EXPORT_SYMBOL_GPL(sdhci_cqe_enable);

void sdhci_cqe_disable(struct mmc_host *mmc, bool recovery)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

	sdhci_set_default_irqs(host);

	host->cqe_on = false;

	if (recovery) {
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
	}

	pr_debug("%s: sdhci: CQE off, IRQ mask %#x, IRQ status %#x\n",
		 mmc_hostname(mmc), host->ier,
		 sdhci_readl(host, SDHCI_INT_STATUS));

	mmiowb();
	spin_unlock_irqrestore(&host->lock, flags);
}
EXPORT_SYMBOL_GPL(sdhci_cqe_disable);

bool sdhci_cqe_irq(struct sdhci_host *host, u32 intmask, int *cmd_error,
		   int *data_error)
{
	u32 mask;

	if (!host->cqe_on)
		return false;

	if (intmask & (SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC))
		*cmd_error = -EILSEQ;
	else if (intmask & SDHCI_INT_TIMEOUT)
		*cmd_error = -ETIMEDOUT;
	else
		*cmd_error = 0;

	if (intmask & (SDHCI_INT_DATA_END_BIT | SDHCI_INT_DATA_CRC))
		*data_error = -EILSEQ;
	else if (intmask & SDHCI_INT_DATA_TIMEOUT)
		*data_error = -ETIMEDOUT;
	else if (intmask & SDHCI_INT_ADMA_ERROR)
		*data_error = -EIO;
	else
		*data_error = 0;

	/* Clear selected interrupts. */
	mask = intmask & host->cqe_ier;
	sdhci_writel(host, mask, SDHCI_INT_STATUS);

	if (intmask & SDHCI_INT_BUS_POWER)
		pr_err("%s: Card is consuming too much power!\n",
		       mmc_hostname(host->mmc));

	intmask &= ~(host->cqe_ier | SDHCI_INT_ERROR);
	if (intmask) {
		sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		pr_err("%s: CQE: Unexpected interrupt 0x%08x.\n",
		       mmc_hostname(host->mmc), intmask);
		sdhci_dumpregs(host);
	}

	return true;
}
EXPORT_SYMBOL_GPL(sdhci_cqe_irq);

3249 3250
/*****************************************************************************\
 *                                                                           *
3251
 * Device allocation/registration                                            *
3252 3253 3254
 *                                                                           *
\*****************************************************************************/

3255 3256
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
3257 3258 3259 3260
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

3261
	WARN_ON(dev == NULL);
3262

3263
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
3264
	if (!mmc)
3265
		return ERR_PTR(-ENOMEM);
3266 3267 3268

	host = mmc_priv(mmc);
	host->mmc = mmc;
3269 3270
	host->mmc_host_ops = sdhci_ops;
	mmc->ops = &host->mmc_host_ops;
3271

3272 3273
	host->flags = SDHCI_SIGNALING_330;

A
Adrian Hunter 已提交
3274 3275 3276
	host->cqe_ier     = SDHCI_CQE_INT_MASK;
	host->cqe_err_ier = SDHCI_CQE_INT_ERR_MASK;

3277 3278
	host->tuning_delay = -1;

3279 3280
	host->sdma_boundary = SDHCI_DEFAULT_BOUNDARY_ARG;

3281 3282
	return host;
}
3283

3284
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
3285

3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315
static int sdhci_set_dma_mask(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;
	struct device *dev = mmc_dev(mmc);
	int ret = -EINVAL;

	if (host->quirks2 & SDHCI_QUIRK2_BROKEN_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_64_BIT_DMA;

	/* Try 64-bit mask if hardware is capable  of it */
	if (host->flags & SDHCI_USE_64_BIT_DMA) {
		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64));
		if (ret) {
			pr_warn("%s: Failed to set 64-bit DMA mask.\n",
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_64_BIT_DMA;
		}
	}

	/* 32-bit mask as default & fallback */
	if (ret) {
		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
		if (ret)
			pr_warn("%s: Failed to set 32-bit DMA mask.\n",
				mmc_hostname(mmc));
	}

	return ret;
}

3316 3317 3318
void __sdhci_read_caps(struct sdhci_host *host, u16 *ver, u32 *caps, u32 *caps1)
{
	u16 v;
3319 3320
	u64 dt_caps_mask = 0;
	u64 dt_caps = 0;
3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334

	if (host->read_caps)
		return;

	host->read_caps = true;

	if (debug_quirks)
		host->quirks = debug_quirks;

	if (debug_quirks2)
		host->quirks2 = debug_quirks2;

	sdhci_do_reset(host, SDHCI_RESET_ALL);

3335 3336 3337 3338 3339
	of_property_read_u64(mmc_dev(host->mmc)->of_node,
			     "sdhci-caps-mask", &dt_caps_mask);
	of_property_read_u64(mmc_dev(host->mmc)->of_node,
			     "sdhci-caps", &dt_caps);

3340 3341 3342 3343 3344 3345
	v = ver ? *ver : sdhci_readw(host, SDHCI_HOST_VERSION);
	host->version = (v & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;

	if (host->quirks & SDHCI_QUIRK_MISSING_CAPS)
		return;

3346 3347 3348 3349 3350 3351 3352
	if (caps) {
		host->caps = *caps;
	} else {
		host->caps = sdhci_readl(host, SDHCI_CAPABILITIES);
		host->caps &= ~lower_32_bits(dt_caps_mask);
		host->caps |= lower_32_bits(dt_caps);
	}
3353 3354 3355 3356

	if (host->version < SDHCI_SPEC_300)
		return;

3357 3358 3359 3360 3361 3362 3363
	if (caps1) {
		host->caps1 = *caps1;
	} else {
		host->caps1 = sdhci_readl(host, SDHCI_CAPABILITIES_1);
		host->caps1 &= ~upper_32_bits(dt_caps_mask);
		host->caps1 |= upper_32_bits(dt_caps);
	}
3364 3365 3366
}
EXPORT_SYMBOL_GPL(__sdhci_read_caps);

3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428
static int sdhci_allocate_bounce_buffer(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;
	unsigned int max_blocks;
	unsigned int bounce_size;
	int ret;

	/*
	 * Cap the bounce buffer at 64KB. Using a bigger bounce buffer
	 * has diminishing returns, this is probably because SD/MMC
	 * cards are usually optimized to handle this size of requests.
	 */
	bounce_size = SZ_64K;
	/*
	 * Adjust downwards to maximum request size if this is less
	 * than our segment size, else hammer down the maximum
	 * request size to the maximum buffer size.
	 */
	if (mmc->max_req_size < bounce_size)
		bounce_size = mmc->max_req_size;
	max_blocks = bounce_size / 512;

	/*
	 * When we just support one segment, we can get significant
	 * speedups by the help of a bounce buffer to group scattered
	 * reads/writes together.
	 */
	host->bounce_buffer = devm_kmalloc(mmc->parent,
					   bounce_size,
					   GFP_KERNEL);
	if (!host->bounce_buffer) {
		pr_err("%s: failed to allocate %u bytes for bounce buffer, falling back to single segments\n",
		       mmc_hostname(mmc),
		       bounce_size);
		/*
		 * Exiting with zero here makes sure we proceed with
		 * mmc->max_segs == 1.
		 */
		return 0;
	}

	host->bounce_addr = dma_map_single(mmc->parent,
					   host->bounce_buffer,
					   bounce_size,
					   DMA_BIDIRECTIONAL);
	ret = dma_mapping_error(mmc->parent, host->bounce_addr);
	if (ret)
		/* Again fall back to max_segs == 1 */
		return 0;
	host->bounce_buffer_size = bounce_size;

	/* Lie about this since we're bouncing */
	mmc->max_segs = max_blocks;
	mmc->max_seg_size = bounce_size;
	mmc->max_req_size = bounce_size;

	pr_info("%s bounce up to %u segments into one, max segment size %u bytes\n",
		mmc_hostname(mmc), max_blocks, bounce_size);

	return 0;
}

3429
int sdhci_setup_host(struct sdhci_host *host)
3430 3431
{
	struct mmc_host *mmc;
3432 3433
	u32 max_current_caps;
	unsigned int ocr_avail;
3434
	unsigned int override_timeout_clk;
3435
	u32 max_clk;
3436
	int ret;
3437

3438 3439 3440
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
3441

3442
	mmc = host->mmc;
3443

3444 3445 3446 3447 3448 3449 3450
	/*
	 * If there are external regulators, get them. Note this must be done
	 * early before resetting the host and reading the capabilities so that
	 * the host can take the appropriate action if regulators are not
	 * available.
	 */
	ret = mmc_regulator_get_supply(mmc);
3451
	if (ret)
3452 3453
		return ret;

3454 3455 3456 3457 3458 3459 3460
	DBG("Version:   0x%08x | Present:  0x%08x\n",
	    sdhci_readw(host, SDHCI_HOST_VERSION),
	    sdhci_readl(host, SDHCI_PRESENT_STATE));
	DBG("Caps:      0x%08x | Caps_1:   0x%08x\n",
	    sdhci_readl(host, SDHCI_CAPABILITIES),
	    sdhci_readl(host, SDHCI_CAPABILITIES_1));

3461
	sdhci_read_caps(host);
3462

3463 3464
	override_timeout_clk = host->timeout_clk;

3465
	if (host->version > SDHCI_SPEC_300) {
3466 3467
		pr_err("%s: Unknown controller version (%d). You may experience problems.\n",
		       mmc_hostname(mmc), host->version);
3468 3469
	}

3470
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
3471
		host->flags |= SDHCI_USE_SDMA;
3472
	else if (!(host->caps & SDHCI_CAN_DO_SDMA))
3473
		DBG("Controller doesn't have SDMA capability\n");
3474
	else
3475
		host->flags |= SDHCI_USE_SDMA;
3476

3477
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
3478
		(host->flags & SDHCI_USE_SDMA)) {
R
Rolf Eike Beer 已提交
3479
		DBG("Disabling DMA as it is marked broken\n");
3480
		host->flags &= ~SDHCI_USE_SDMA;
3481 3482
	}

3483
	if ((host->version >= SDHCI_SPEC_200) &&
3484
		(host->caps & SDHCI_CAN_DO_ADMA2))
3485
		host->flags |= SDHCI_USE_ADMA;
3486 3487 3488 3489 3490 3491 3492

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

3493 3494 3495 3496 3497 3498 3499
	/*
	 * It is assumed that a 64-bit capable device has set a 64-bit DMA mask
	 * and *must* do 64-bit DMA.  A driver has the opportunity to change
	 * that during the first call to ->enable_dma().  Similarly
	 * SDHCI_QUIRK2_BROKEN_64_BIT_DMA must be left to the drivers to
	 * implement.
	 */
3500
	if (host->caps & SDHCI_CAN_64BIT)
3501 3502
		host->flags |= SDHCI_USE_64_BIT_DMA;

3503
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514
		ret = sdhci_set_dma_mask(host);

		if (!ret && host->ops->enable_dma)
			ret = host->ops->enable_dma(host);

		if (ret) {
			pr_warn("%s: No suitable DMA available - falling back to PIO\n",
				mmc_hostname(mmc));
			host->flags &= ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);

			ret = 0;
3515 3516 3517
		}
	}

3518 3519 3520 3521
	/* SDMA does not support 64-bit DMA */
	if (host->flags & SDHCI_USE_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_SDMA;

3522
	if (host->flags & SDHCI_USE_ADMA) {
3523 3524 3525
		dma_addr_t dma;
		void *buf;

3526
		/*
3527 3528 3529 3530
		 * The DMA descriptor table size is calculated as the maximum
		 * number of segments times 2, to allow for an alignment
		 * descriptor for each segment, plus 1 for a nop end descriptor,
		 * all multipled by the descriptor size.
3531
		 */
3532 3533 3534 3535 3536 3537 3538 3539 3540
		if (host->flags & SDHCI_USE_64_BIT_DMA) {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_64_DESC_SZ;
			host->desc_sz = SDHCI_ADMA2_64_DESC_SZ;
		} else {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_32_DESC_SZ;
			host->desc_sz = SDHCI_ADMA2_32_DESC_SZ;
		}
3541

3542
		host->align_buffer_sz = SDHCI_MAX_SEGS * SDHCI_ADMA2_ALIGN;
3543 3544 3545
		buf = dma_alloc_coherent(mmc_dev(mmc), host->align_buffer_sz +
					 host->adma_table_sz, &dma, GFP_KERNEL);
		if (!buf) {
J
Joe Perches 已提交
3546
			pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
3547 3548
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
3549 3550
		} else if ((dma + host->align_buffer_sz) &
			   (SDHCI_ADMA2_DESC_ALIGN - 1)) {
J
Joe Perches 已提交
3551 3552
			pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
				mmc_hostname(mmc));
3553
			host->flags &= ~SDHCI_USE_ADMA;
3554 3555 3556 3557 3558
			dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
					  host->adma_table_sz, buf, dma);
		} else {
			host->align_buffer = buf;
			host->align_addr = dma;
3559

3560 3561 3562
			host->adma_table = buf + host->align_buffer_sz;
			host->adma_addr = dma + host->align_buffer_sz;
		}
3563 3564
	}

3565 3566 3567 3568 3569
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
3570
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
3571
		host->dma_mask = DMA_BIT_MASK(64);
3572
		mmc_dev(mmc)->dma_mask = &host->dma_mask;
3573
	}
3574

3575
	if (host->version >= SDHCI_SPEC_300)
3576
		host->max_clk = (host->caps & SDHCI_CLOCK_V3_BASE_MASK)
3577 3578
			>> SDHCI_CLOCK_BASE_SHIFT;
	else
3579
		host->max_clk = (host->caps & SDHCI_CLOCK_BASE_MASK)
3580 3581
			>> SDHCI_CLOCK_BASE_SHIFT;

3582
	host->max_clk *= 1000000;
3583 3584
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
3585
		if (!host->ops->get_max_clock) {
3586 3587
			pr_err("%s: Hardware doesn't specify base clock frequency.\n",
			       mmc_hostname(mmc));
3588 3589
			ret = -ENODEV;
			goto undma;
3590 3591
		}
		host->max_clk = host->ops->get_max_clock(host);
3592
	}
3593

3594 3595 3596 3597
	/*
	 * In case of Host Controller v3.00, find out whether clock
	 * multiplier is supported.
	 */
3598
	host->clk_mul = (host->caps1 & SDHCI_CLOCK_MUL_MASK) >>
3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609
			SDHCI_CLOCK_MUL_SHIFT;

	/*
	 * In case the value in Clock Multiplier is 0, then programmable
	 * clock mode is not supported, otherwise the actual clock
	 * multiplier is one more than the value of Clock Multiplier
	 * in the Capabilities Register.
	 */
	if (host->clk_mul)
		host->clk_mul += 1;

3610 3611 3612
	/*
	 * Set host parameters.
	 */
3613 3614
	max_clk = host->max_clk;

3615
	if (host->ops->get_min_clock)
3616
		mmc->f_min = host->ops->get_min_clock(host);
3617 3618 3619
	else if (host->version >= SDHCI_SPEC_300) {
		if (host->clk_mul) {
			mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
3620
			max_clk = host->max_clk * host->clk_mul;
3621 3622 3623
		} else
			mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
	} else
3624
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
3625

3626
	if (!mmc->f_max || mmc->f_max > max_clk)
3627 3628
		mmc->f_max = max_clk;

3629
	if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
3630
		host->timeout_clk = (host->caps & SDHCI_TIMEOUT_CLK_MASK) >>
3631
					SDHCI_TIMEOUT_CLK_SHIFT;
3632 3633 3634 3635

		if (host->caps & SDHCI_TIMEOUT_CLK_UNIT)
			host->timeout_clk *= 1000;

3636
		if (host->timeout_clk == 0) {
3637
			if (!host->ops->get_timeout_clock) {
3638 3639
				pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
					mmc_hostname(mmc));
3640 3641
				ret = -ENODEV;
				goto undma;
3642
			}
3643

3644 3645 3646 3647
			host->timeout_clk =
				DIV_ROUND_UP(host->ops->get_timeout_clock(host),
					     1000);
		}
3648

3649 3650 3651
		if (override_timeout_clk)
			host->timeout_clk = override_timeout_clk;

3652
		mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
3653
			host->ops->get_max_timeout_count(host) : 1 << 27;
3654 3655
		mmc->max_busy_timeout /= host->timeout_clk;
	}
3656

3657 3658 3659 3660
	if (host->quirks2 & SDHCI_QUIRK2_DISABLE_HW_TIMEOUT &&
	    !host->ops->get_max_timeout_count)
		mmc->max_busy_timeout = 0;

3661
	mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
3662
	mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
3663 3664 3665

	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
		host->flags |= SDHCI_AUTO_CMD12;
3666

3667
	/* Auto-CMD23 stuff only works in ADMA or PIO. */
A
Andrei Warkentin 已提交
3668
	if ((host->version >= SDHCI_SPEC_300) &&
3669
	    ((host->flags & SDHCI_USE_ADMA) ||
3670 3671
	     !(host->flags & SDHCI_USE_SDMA)) &&
	     !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
3672
		host->flags |= SDHCI_AUTO_CMD23;
3673
		DBG("Auto-CMD23 available\n");
3674
	} else {
3675
		DBG("Auto-CMD23 unavailable\n");
3676 3677
	}

3678 3679 3680 3681 3682 3683 3684
	/*
	 * A controller may support 8-bit width, but the board itself
	 * might not have the pins brought out.  Boards that support
	 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
	 * their platform code before calling sdhci_add_host(), and we
	 * won't assume 8-bit width for hosts without that CAP.
	 */
3685
	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
3686
		mmc->caps |= MMC_CAP_4_BIT_DATA;
3687

3688 3689 3690
	if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
		mmc->caps &= ~MMC_CAP_CMD23;

3691
	if (host->caps & SDHCI_CAN_DO_HISPD)
3692
		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
3693

3694
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
3695
	    mmc_card_is_removable(mmc) &&
3696
	    mmc_gpio_get_cd(host->mmc) < 0)
3697 3698
		mmc->caps |= MMC_CAP_NEEDS_POLL;

3699
	/* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
3700 3701 3702 3703
	if (!IS_ERR(mmc->supply.vqmmc)) {
		ret = regulator_enable(mmc->supply.vqmmc);
		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
						    1950000))
3704 3705 3706
			host->caps1 &= ~(SDHCI_SUPPORT_SDR104 |
					 SDHCI_SUPPORT_SDR50 |
					 SDHCI_SUPPORT_DDR50);
3707 3708 3709
		if (ret) {
			pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
				mmc_hostname(mmc), ret);
3710
			mmc->supply.vqmmc = ERR_PTR(-EINVAL);
3711
		}
3712
	}
3713

3714 3715 3716
	if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V) {
		host->caps1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
				 SDHCI_SUPPORT_DDR50);
3717 3718 3719 3720 3721 3722 3723 3724 3725 3726
		/*
		 * The SDHCI controller in a SoC might support HS200/HS400
		 * (indicated using mmc-hs200-1_8v/mmc-hs400-1_8v dt property),
		 * but if the board is modeled such that the IO lines are not
		 * connected to 1.8v then HS200/HS400 cannot be supported.
		 * Disable HS200/HS400 if the board does not have 1.8v connected
		 * to the IO lines. (Applicable for other modes in 1.8v)
		 */
		mmc->caps2 &= ~(MMC_CAP2_HSX00_1_8V | MMC_CAP2_HS400_ES);
		mmc->caps &= ~(MMC_CAP_1_8V_DDR | MMC_CAP_UHS);
3727
	}
3728

3729
	/* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
3730 3731
	if (host->caps1 & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
			   SDHCI_SUPPORT_DDR50))
3732 3733 3734
		mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;

	/* SDR104 supports also implies SDR50 support */
3735
	if (host->caps1 & SDHCI_SUPPORT_SDR104) {
3736
		mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
3737 3738 3739
		/* SD3.0: SDR104 is supported so (for eMMC) the caps2
		 * field can be promoted to support HS200.
		 */
3740
		if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
3741
			mmc->caps2 |= MMC_CAP2_HS200;
3742
	} else if (host->caps1 & SDHCI_SUPPORT_SDR50) {
3743
		mmc->caps |= MMC_CAP_UHS_SDR50;
3744
	}
3745

3746
	if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
3747
	    (host->caps1 & SDHCI_SUPPORT_HS400))
3748 3749
		mmc->caps2 |= MMC_CAP2_HS400;

3750 3751 3752 3753 3754 3755
	if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
	    (IS_ERR(mmc->supply.vqmmc) ||
	     !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
					     1300000)))
		mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;

3756 3757
	if ((host->caps1 & SDHCI_SUPPORT_DDR50) &&
	    !(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
3758 3759
		mmc->caps |= MMC_CAP_UHS_DDR50;

3760
	/* Does the host need tuning for SDR50? */
3761
	if (host->caps1 & SDHCI_USE_SDR50_TUNING)
3762 3763
		host->flags |= SDHCI_SDR50_NEEDS_TUNING;

3764
	/* Driver Type(s) (A, C, D) supported by the host */
3765
	if (host->caps1 & SDHCI_DRIVER_TYPE_A)
3766
		mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
3767
	if (host->caps1 & SDHCI_DRIVER_TYPE_C)
3768
		mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
3769
	if (host->caps1 & SDHCI_DRIVER_TYPE_D)
3770 3771
		mmc->caps |= MMC_CAP_DRIVER_TYPE_D;

3772
	/* Initial value for re-tuning timer count */
3773 3774
	host->tuning_count = (host->caps1 & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
			     SDHCI_RETUNING_TIMER_COUNT_SHIFT;
3775 3776 3777 3778 3779 3780 3781 3782 3783

	/*
	 * In case Re-tuning Timer is not disabled, the actual value of
	 * re-tuning timer will be 2 ^ (n - 1).
	 */
	if (host->tuning_count)
		host->tuning_count = 1 << (host->tuning_count - 1);

	/* Re-tuning mode supported by the Host Controller */
3784
	host->tuning_mode = (host->caps1 & SDHCI_RETUNING_MODE_MASK) >>
3785 3786
			     SDHCI_RETUNING_MODE_SHIFT;

3787
	ocr_avail = 0;
3788

3789 3790 3791 3792 3793 3794 3795 3796
	/*
	 * According to SD Host Controller spec v3.00, if the Host System
	 * can afford more than 150mA, Host Driver should set XPC to 1. Also
	 * the value is meaningful only if Voltage Support in the Capabilities
	 * register is set. The actual current value is 4 times the register
	 * value.
	 */
	max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
3797
	if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
3798
		int curr = regulator_get_current_limit(mmc->supply.vmmc);
3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811
		if (curr > 0) {

			/* convert to SDHCI_MAX_CURRENT format */
			curr = curr/1000;  /* convert to mA */
			curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;

			curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
			max_current_caps =
				(curr << SDHCI_MAX_CURRENT_330_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_300_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_180_SHIFT);
		}
	}
3812

3813
	if (host->caps & SDHCI_CAN_VDD_330) {
3814
		ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
3815

A
Aaron Lu 已提交
3816
		mmc->max_current_330 = ((max_current_caps &
3817 3818 3819 3820
				   SDHCI_MAX_CURRENT_330_MASK) >>
				   SDHCI_MAX_CURRENT_330_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
3821
	if (host->caps & SDHCI_CAN_VDD_300) {
3822
		ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
3823

A
Aaron Lu 已提交
3824
		mmc->max_current_300 = ((max_current_caps &
3825 3826 3827 3828
				   SDHCI_MAX_CURRENT_300_MASK) >>
				   SDHCI_MAX_CURRENT_300_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
3829
	if (host->caps & SDHCI_CAN_VDD_180) {
3830 3831
		ocr_avail |= MMC_VDD_165_195;

A
Aaron Lu 已提交
3832
		mmc->max_current_180 = ((max_current_caps &
3833 3834 3835 3836 3837
				   SDHCI_MAX_CURRENT_180_MASK) >>
				   SDHCI_MAX_CURRENT_180_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}

3838 3839 3840 3841 3842
	/* If OCR set by host, use it instead. */
	if (host->ocr_mask)
		ocr_avail = host->ocr_mask;

	/* If OCR set by external regulators, give it highest prio. */
3843
	if (mmc->ocr_avail)
3844
		ocr_avail = mmc->ocr_avail;
3845

3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857
	mmc->ocr_avail = ocr_avail;
	mmc->ocr_avail_sdio = ocr_avail;
	if (host->ocr_avail_sdio)
		mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
	mmc->ocr_avail_sd = ocr_avail;
	if (host->ocr_avail_sd)
		mmc->ocr_avail_sd &= host->ocr_avail_sd;
	else /* normal SD controllers don't support 1.8V */
		mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
	mmc->ocr_avail_mmc = ocr_avail;
	if (host->ocr_avail_mmc)
		mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
3858 3859

	if (mmc->ocr_avail == 0) {
3860 3861
		pr_err("%s: Hardware doesn't report any support voltages.\n",
		       mmc_hostname(mmc));
3862 3863
		ret = -ENODEV;
		goto unreg;
3864 3865
	}

3866 3867 3868 3869 3870 3871 3872 3873 3874
	if ((mmc->caps & (MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25 |
			  MMC_CAP_UHS_SDR50 | MMC_CAP_UHS_SDR104 |
			  MMC_CAP_UHS_DDR50 | MMC_CAP_1_8V_DDR)) ||
	    (mmc->caps2 & (MMC_CAP2_HS200_1_8V_SDR | MMC_CAP2_HS400_1_8V)))
		host->flags |= SDHCI_SIGNALING_180;

	if (mmc->caps2 & MMC_CAP2_HSX00_1_2V)
		host->flags |= SDHCI_SIGNALING_120;

3875 3876
	spin_lock_init(&host->lock);

3877 3878 3879 3880 3881 3882 3883
	/*
	 * Maximum number of sectors in one transfer. Limited by SDMA boundary
	 * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
	 * is less anyway.
	 */
	mmc->max_req_size = 524288;

3884
	/*
3885 3886
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
3887
	 */
3888
	if (host->flags & SDHCI_USE_ADMA) {
3889
		mmc->max_segs = SDHCI_MAX_SEGS;
3890
	} else if (host->flags & SDHCI_USE_SDMA) {
3891
		mmc->max_segs = 1;
3892 3893 3894 3895 3896 3897 3898
		if (swiotlb_max_segment()) {
			unsigned int max_req_size = (1 << IO_TLB_SHIFT) *
						IO_TLB_SEGSIZE;
			mmc->max_req_size = min(mmc->max_req_size,
						max_req_size);
		}
	} else { /* PIO */
3899
		mmc->max_segs = SDHCI_MAX_SEGS;
3900
	}
3901 3902 3903

	/*
	 * Maximum segment size. Could be one segment with the maximum number
3904 3905
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
3906
	 */
3907 3908 3909 3910 3911 3912
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
			mmc->max_seg_size = 65535;
		else
			mmc->max_seg_size = 65536;
	} else {
3913
		mmc->max_seg_size = mmc->max_req_size;
3914
	}
3915

3916 3917 3918 3919
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
3920 3921 3922
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
3923
		mmc->max_blk_size = (host->caps & SDHCI_MAX_BLOCK_MASK) >>
3924 3925
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
J
Joe Perches 已提交
3926 3927
			pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
				mmc_hostname(mmc));
3928 3929 3930 3931 3932
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
3933

3934 3935 3936
	/*
	 * Maximum block count.
	 */
3937
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
3938

3939 3940 3941 3942 3943 3944 3945
	if (mmc->max_segs == 1) {
		/* This may alter mmc->*_blk_* parameters */
		ret = sdhci_allocate_bounce_buffer(host);
		if (ret)
			return ret;
	}

3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962
	return 0;

unreg:
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
undma:
	if (host->align_buffer)
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
	host->adma_table = NULL;
	host->align_buffer = NULL;

	return ret;
}
EXPORT_SYMBOL_GPL(sdhci_setup_host);

3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978
void sdhci_cleanup_host(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;

	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);

	if (host->align_buffer)
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
	host->adma_table = NULL;
	host->align_buffer = NULL;
}
EXPORT_SYMBOL_GPL(sdhci_cleanup_host);

3979 3980 3981 3982 3983
int __sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;
	int ret;

3984 3985 3986 3987 3988 3989
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

3990 3991
	timer_setup(&host->timer, sdhci_timeout_timer, 0);
	timer_setup(&host->data_timer, sdhci_timeout_data_timer, 0);
3992

3993
	init_waitqueue_head(&host->buf_ready_int);
3994

3995 3996
	sdhci_init(host, 0);

3997 3998
	ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
				   IRQF_SHARED,	mmc_hostname(mmc), host);
3999 4000 4001
	if (ret) {
		pr_err("%s: Failed to request IRQ %d: %d\n",
		       mmc_hostname(mmc), host->irq, ret);
4002
		goto untasklet;
4003
	}
4004

4005
	ret = sdhci_led_register(host);
4006 4007 4008
	if (ret) {
		pr_err("%s: Failed to register LED device: %d\n",
		       mmc_hostname(mmc), ret);
4009
		goto unirq;
4010
	}
4011

4012 4013
	mmiowb();

4014 4015 4016
	ret = mmc_add_host(mmc);
	if (ret)
		goto unled;
4017

4018
	pr_info("%s: SDHCI controller on %s [%s] using %s\n",
4019
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
4020 4021
		(host->flags & SDHCI_USE_ADMA) ?
		(host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
4022
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
4023

4024 4025
	sdhci_enable_card_detection(host);

4026 4027
	return 0;

4028
unled:
4029
	sdhci_led_unregister(host);
4030
unirq:
4031
	sdhci_do_reset(host, SDHCI_RESET_ALL);
4032 4033
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
4034
	free_irq(host->irq, host);
4035
untasklet:
4036
	tasklet_kill(&host->finish_tasklet);
4037

4038 4039
	return ret;
}
4040 4041 4042 4043 4044 4045 4046 4047 4048
EXPORT_SYMBOL_GPL(__sdhci_add_host);

int sdhci_add_host(struct sdhci_host *host)
{
	int ret;

	ret = sdhci_setup_host(host);
	if (ret)
		return ret;
4049

4050 4051 4052 4053 4054 4055 4056 4057 4058 4059
	ret = __sdhci_add_host(host);
	if (ret)
		goto cleanup;

	return 0;

cleanup:
	sdhci_cleanup_host(host);

	return ret;
4060
}
4061
EXPORT_SYMBOL_GPL(sdhci_add_host);
4062

P
Pierre Ossman 已提交
4063
void sdhci_remove_host(struct sdhci_host *host, int dead)
4064
{
4065
	struct mmc_host *mmc = host->mmc;
P
Pierre Ossman 已提交
4066 4067 4068 4069 4070 4071 4072
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

4073
		if (sdhci_has_requests(host)) {
4074
			pr_err("%s: Controller removed during "
4075
				" transfer!\n", mmc_hostname(mmc));
4076
			sdhci_error_out_mrqs(host, -ENOMEDIUM);
P
Pierre Ossman 已提交
4077 4078 4079 4080 4081
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

4082 4083
	sdhci_disable_card_detection(host);

4084
	mmc_remove_host(mmc);
4085

4086
	sdhci_led_unregister(host);
4087

P
Pierre Ossman 已提交
4088
	if (!dead)
4089
		sdhci_do_reset(host, SDHCI_RESET_ALL);
4090

4091 4092
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
4093 4094 4095
	free_irq(host->irq, host);

	del_timer_sync(&host->timer);
4096
	del_timer_sync(&host->data_timer);
4097 4098

	tasklet_kill(&host->finish_tasklet);
4099

4100 4101
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
4102

4103
	if (host->align_buffer)
4104 4105 4106
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
4107

4108
	host->adma_table = NULL;
4109
	host->align_buffer = NULL;
4110 4111
}

4112
EXPORT_SYMBOL_GPL(sdhci_remove_host);
4113

4114
void sdhci_free_host(struct sdhci_host *host)
4115
{
4116
	mmc_free_host(host->mmc);
4117 4118
}

4119
EXPORT_SYMBOL_GPL(sdhci_free_host);
4120 4121 4122 4123 4124 4125 4126 4127 4128

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
4129
	pr_info(DRIVER_NAME
4130
		": Secure Digital Host Controller Interface driver\n");
4131
	pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
4132

4133
	return 0;
4134 4135 4136 4137 4138 4139 4140 4141 4142
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

4143
module_param(debug_quirks, uint, 0444);
4144
module_param(debug_quirks2, uint, 0444);
4145

4146
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
4147
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
4148
MODULE_LICENSE("GPL");
4149

4150
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
4151
MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");