sdhci.c 91.3 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16 17
 */

#include <linux/delay.h>
#include <linux/highmem.h>
18
#include <linux/io.h>
19
#include <linux/module.h>
20
#include <linux/dma-mapping.h>
21
#include <linux/slab.h>
22
#include <linux/scatterlist.h>
M
Marek Szyprowski 已提交
23
#include <linux/regulator/consumer.h>
24
#include <linux/pm_runtime.h>
25

26 27
#include <linux/leds.h>

28
#include <linux/mmc/mmc.h>
29
#include <linux/mmc/host.h>
30
#include <linux/mmc/card.h>
31
#include <linux/mmc/sdio.h>
32
#include <linux/mmc/slot-gpio.h>
33 34 35 36 37 38

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
39
	pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
40

41 42
#define MAX_TUNING_LOOP 40

43
static unsigned int debug_quirks = 0;
44
static unsigned int debug_quirks2;
45

46 47 48
static void sdhci_finish_data(struct sdhci_host *);

static void sdhci_finish_command(struct sdhci_host *);
49
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode);
50
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
51
static int sdhci_do_get_cd(struct sdhci_host *host);
52 53 54

static void sdhci_dumpregs(struct sdhci_host *host)
{
55
	pr_debug(DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
56
		mmc_hostname(host->mmc));
57

58
	pr_debug(DRIVER_NAME ": Sys addr: 0x%08x | Version:  0x%08x\n",
59 60
		sdhci_readl(host, SDHCI_DMA_ADDRESS),
		sdhci_readw(host, SDHCI_HOST_VERSION));
61
	pr_debug(DRIVER_NAME ": Blk size: 0x%08x | Blk cnt:  0x%08x\n",
62 63
		sdhci_readw(host, SDHCI_BLOCK_SIZE),
		sdhci_readw(host, SDHCI_BLOCK_COUNT));
64
	pr_debug(DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
65 66
		sdhci_readl(host, SDHCI_ARGUMENT),
		sdhci_readw(host, SDHCI_TRANSFER_MODE));
67
	pr_debug(DRIVER_NAME ": Present:  0x%08x | Host ctl: 0x%08x\n",
68 69
		sdhci_readl(host, SDHCI_PRESENT_STATE),
		sdhci_readb(host, SDHCI_HOST_CONTROL));
70
	pr_debug(DRIVER_NAME ": Power:    0x%08x | Blk gap:  0x%08x\n",
71 72
		sdhci_readb(host, SDHCI_POWER_CONTROL),
		sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
73
	pr_debug(DRIVER_NAME ": Wake-up:  0x%08x | Clock:    0x%08x\n",
74 75
		sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
		sdhci_readw(host, SDHCI_CLOCK_CONTROL));
76
	pr_debug(DRIVER_NAME ": Timeout:  0x%08x | Int stat: 0x%08x\n",
77 78
		sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
		sdhci_readl(host, SDHCI_INT_STATUS));
79
	pr_debug(DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
80 81
		sdhci_readl(host, SDHCI_INT_ENABLE),
		sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
82
	pr_debug(DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
83 84
		sdhci_readw(host, SDHCI_ACMD12_ERR),
		sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
85
	pr_debug(DRIVER_NAME ": Caps:     0x%08x | Caps_1:   0x%08x\n",
86
		sdhci_readl(host, SDHCI_CAPABILITIES),
87
		sdhci_readl(host, SDHCI_CAPABILITIES_1));
88
	pr_debug(DRIVER_NAME ": Cmd:      0x%08x | Max curr: 0x%08x\n",
89
		sdhci_readw(host, SDHCI_COMMAND),
90
		sdhci_readl(host, SDHCI_MAX_CURRENT));
91
	pr_debug(DRIVER_NAME ": Host ctl2: 0x%08x\n",
92
		sdhci_readw(host, SDHCI_HOST_CONTROL2));
93

94 95 96 97 98 99 100 101 102 103 104
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->flags & SDHCI_USE_64_BIT_DMA)
			pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x%08x\n",
				 readl(host->ioaddr + SDHCI_ADMA_ERROR),
				 readl(host->ioaddr + SDHCI_ADMA_ADDRESS_HI),
				 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
		else
			pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
				 readl(host->ioaddr + SDHCI_ADMA_ERROR),
				 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
	}
105

106
	pr_debug(DRIVER_NAME ": ===========================================\n");
107 108 109 110 111 112 113 114
}

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

115 116
static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
117
	u32 present;
118

119
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
120
	    (host->mmc->caps & MMC_CAP_NONREMOVABLE))
121 122
		return;

123 124 125
	if (enable) {
		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
126

127 128 129 130 131
		host->ier |= present ? SDHCI_INT_CARD_REMOVE :
				       SDHCI_INT_CARD_INSERT;
	} else {
		host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
	}
132 133 134

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
135 136 137 138 139 140 141 142 143 144 145 146
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
	if (host->bus_on)
		return;
	host->bus_on = true;
	pm_runtime_get_noresume(host->mmc->parent);
}

static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
	if (!host->bus_on)
		return;
	host->bus_on = false;
	pm_runtime_put_noidle(host->mmc->parent);
}

163
void sdhci_reset(struct sdhci_host *host, u8 mask)
164
{
165
	unsigned long timeout;
166

167
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
168

169
	if (mask & SDHCI_RESET_ALL) {
170
		host->clock = 0;
171 172 173 174
		/* Reset-all turns off SD Bus Power */
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
	}
175

176 177 178 179
	/* Wait max 100 ms */
	timeout = 100;

	/* hw clears the bit when it's done */
180
	while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
181
		if (timeout == 0) {
182
			pr_err("%s: Reset 0x%x never completed.\n",
183 184 185 186 187 188
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
		timeout--;
		mdelay(1);
189
	}
190 191 192 193 194 195
}
EXPORT_SYMBOL_GPL(sdhci_reset);

static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
{
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
196
		if (!sdhci_do_get_cd(host))
197 198
			return;
	}
199

200
	host->ops->reset(host, mask);
201

202 203 204 205 206 207 208 209
	if (mask & SDHCI_RESET_ALL) {
		if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
			if (host->ops->enable_dma)
				host->ops->enable_dma(host);
		}

		/* Resetting the controller clears many */
		host->preset_enabled = false;
210
	}
211 212
}

213 214 215
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);

static void sdhci_init(struct sdhci_host *host, int soft)
216
{
217
	if (soft)
218
		sdhci_do_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
219
	else
220
		sdhci_do_reset(host, SDHCI_RESET_ALL);
221

222 223 224 225 226 227 228 229
	host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
		    SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
		    SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
		    SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
		    SDHCI_INT_RESPONSE;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
230 231 232 233 234 235

	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
		sdhci_set_ios(host->mmc, &host->mmc->ios);
	}
236
}
237

238 239
static void sdhci_reinit(struct sdhci_host *host)
{
240
	sdhci_init(host, 0);
241
	sdhci_enable_card_detection(host);
242 243
}

244
static void __sdhci_led_activate(struct sdhci_host *host)
245 246 247
{
	u8 ctrl;

248
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
249
	ctrl |= SDHCI_CTRL_LED;
250
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
251 252
}

253
static void __sdhci_led_deactivate(struct sdhci_host *host)
254 255 256
{
	u8 ctrl;

257
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
258
	ctrl &= ~SDHCI_CTRL_LED;
259
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
260 261
}

262 263 264
#if defined(CONFIG_LEDS_CLASS) || (defined(CONFIG_LEDS_CLASS_MODULE) && \
				   defined(CONFIG_MMC_SDHCI_MODULE))

265
static void sdhci_led_control(struct led_classdev *led,
266
			      enum led_brightness brightness)
267 268 269 270 271 272
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

273 274 275
	if (host->runtime_suspended)
		goto out;

276
	if (brightness == LED_OFF)
277
		__sdhci_led_deactivate(host);
278
	else
279
		__sdhci_led_activate(host);
280
out:
281 282
	spin_unlock_irqrestore(&host->lock, flags);
}
283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332

static int sdhci_led_register(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;

	snprintf(host->led_name, sizeof(host->led_name),
		 "%s::", mmc_hostname(mmc));

	host->led.name = host->led_name;
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

	return led_classdev_register(mmc_dev(mmc), &host->led);
}

static void sdhci_led_unregister(struct sdhci_host *host)
{
	led_classdev_unregister(&host->led);
}

static inline void sdhci_led_activate(struct sdhci_host *host)
{
}

static inline void sdhci_led_deactivate(struct sdhci_host *host)
{
}

#else

static inline int sdhci_led_register(struct sdhci_host *host)
{
	return 0;
}

static inline void sdhci_led_unregister(struct sdhci_host *host)
{
}

static inline void sdhci_led_activate(struct sdhci_host *host)
{
	__sdhci_led_activate(host);
}

static inline void sdhci_led_deactivate(struct sdhci_host *host)
{
	__sdhci_led_deactivate(host);
}

333 334
#endif

335 336 337 338 339 340
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
341
static void sdhci_read_block_pio(struct sdhci_host *host)
342
{
343 344
	unsigned long flags;
	size_t blksize, len, chunk;
345
	u32 uninitialized_var(scratch);
346
	u8 *buf;
347

P
Pierre Ossman 已提交
348
	DBG("PIO reading\n");
349

P
Pierre Ossman 已提交
350
	blksize = host->data->blksz;
351
	chunk = 0;
352

353
	local_irq_save(flags);
354

P
Pierre Ossman 已提交
355
	while (blksize) {
F
Fabio Estevam 已提交
356
		BUG_ON(!sg_miter_next(&host->sg_miter));
357

358
		len = min(host->sg_miter.length, blksize);
359

360 361
		blksize -= len;
		host->sg_miter.consumed = len;
362

363
		buf = host->sg_miter.addr;
364

365 366
		while (len) {
			if (chunk == 0) {
367
				scratch = sdhci_readl(host, SDHCI_BUFFER);
368
				chunk = 4;
P
Pierre Ossman 已提交
369
			}
370 371 372 373 374 375 376

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
377
		}
P
Pierre Ossman 已提交
378
	}
379 380 381 382

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
383
}
384

P
Pierre Ossman 已提交
385 386
static void sdhci_write_block_pio(struct sdhci_host *host)
{
387 388 389 390
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
391

P
Pierre Ossman 已提交
392 393 394
	DBG("PIO writing\n");

	blksize = host->data->blksz;
395 396
	chunk = 0;
	scratch = 0;
397

398
	local_irq_save(flags);
399

P
Pierre Ossman 已提交
400
	while (blksize) {
F
Fabio Estevam 已提交
401
		BUG_ON(!sg_miter_next(&host->sg_miter));
P
Pierre Ossman 已提交
402

403 404 405 406 407 408
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
409

410 411 412 413 414 415 416 417
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
418
				sdhci_writel(host, scratch, SDHCI_BUFFER);
419 420
				chunk = 0;
				scratch = 0;
421 422 423
			}
		}
	}
424 425 426 427

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
428 429 430 431 432 433 434 435
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

	BUG_ON(!host->data);

436
	if (host->blocks == 0)
P
Pierre Ossman 已提交
437 438 439 440 441 442 443
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

444 445 446 447 448 449 450 451 452
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

453
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
454 455 456
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

P
Pierre Ossman 已提交
457 458 459 460
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
461

462 463
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
464 465
			break;
	}
466

P
Pierre Ossman 已提交
467
	DBG("PIO transfer complete.\n");
468 469
}

470
static int sdhci_pre_dma_transfer(struct sdhci_host *host,
471
				  struct mmc_data *data, int cookie)
472 473 474
{
	int sg_count;

475 476 477 478 479
	/*
	 * If the data buffers are already mapped, return the previous
	 * dma_map_sg() result.
	 */
	if (data->host_cookie == COOKIE_PRE_MAPPED)
480 481 482 483 484 485 486 487 488 489
		return data->sg_count;

	sg_count = dma_map_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
				data->flags & MMC_DATA_WRITE ?
				DMA_TO_DEVICE : DMA_FROM_DEVICE);

	if (sg_count == 0)
		return -ENOSPC;

	data->sg_count = sg_count;
490
	data->host_cookie = cookie;
491 492 493 494

	return sg_count;
}

495 496 497
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
498
	return kmap_atomic(sg_page(sg)) + sg->offset;
499 500 501 502
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
503
	kunmap_atomic(buffer);
504 505 506
	local_irq_restore(*flags);
}

507 508
static void sdhci_adma_write_desc(struct sdhci_host *host, void *desc,
				  dma_addr_t addr, int len, unsigned cmd)
B
Ben Dooks 已提交
509
{
510
	struct sdhci_adma2_64_desc *dma_desc = desc;
B
Ben Dooks 已提交
511

512
	/* 32-bit and 64-bit descriptors have these members in same position */
513 514
	dma_desc->cmd = cpu_to_le16(cmd);
	dma_desc->len = cpu_to_le16(len);
515 516 517 518
	dma_desc->addr_lo = cpu_to_le32((u32)addr);

	if (host->flags & SDHCI_USE_64_BIT_DMA)
		dma_desc->addr_hi = cpu_to_le32((u64)addr >> 32);
B
Ben Dooks 已提交
519 520
}

521 522
static void sdhci_adma_mark_end(void *desc)
{
523
	struct sdhci_adma2_64_desc *dma_desc = desc;
524

525
	/* 32-bit and 64-bit descriptors have 'cmd' in same position */
526
	dma_desc->cmd |= cpu_to_le16(ADMA2_END);
527 528
}

529 530
static void sdhci_adma_table_pre(struct sdhci_host *host,
	struct mmc_data *data, int sg_count)
531 532 533
{
	struct scatterlist *sg;
	unsigned long flags;
534 535 536 537
	dma_addr_t addr, align_addr;
	void *desc, *align;
	char *buffer;
	int len, offset, i;
538 539 540 541 542 543

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

544
	host->sg_count = sg_count;
545

546
	desc = host->adma_table;
547 548 549 550 551 552 553 554 555
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
556 557 558
		 * The SDHCI specification states that ADMA addresses must
		 * be 32-bit aligned. If they aren't, then we use a bounce
		 * buffer for the (up to three) bytes that screw up the
559 560
		 * alignment.
		 */
561 562
		offset = (SDHCI_ADMA2_ALIGN - (addr & SDHCI_ADMA2_MASK)) &
			 SDHCI_ADMA2_MASK;
563 564 565 566 567 568 569
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

B
Ben Dooks 已提交
570
			/* tran, valid */
571
			sdhci_adma_write_desc(host, desc, align_addr, offset,
A
Adrian Hunter 已提交
572
					      ADMA2_TRAN_VALID);
573 574 575

			BUG_ON(offset > 65536);

576 577
			align += SDHCI_ADMA2_ALIGN;
			align_addr += SDHCI_ADMA2_ALIGN;
578

579
			desc += host->desc_sz;
580 581 582 583 584 585 586

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

587 588 589 590 591 592
		if (len) {
			/* tran, valid */
			sdhci_adma_write_desc(host, desc, addr, len,
					      ADMA2_TRAN_VALID);
			desc += host->desc_sz;
		}
593 594 595 596 597

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
598
		WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
599 600
	}

601
	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
602
		/* Mark the last descriptor as the terminating descriptor */
603
		if (desc != host->adma_table) {
604
			desc -= host->desc_sz;
605
			sdhci_adma_mark_end(desc);
606 607
		}
	} else {
608
		/* Add a terminating entry - nop, end, valid */
609
		sdhci_adma_write_desc(host, desc, 0, 0, ADMA2_NOP_END_VALID);
610
	}
611 612 613 614 615 616 617
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	struct scatterlist *sg;
	int i, size;
618
	void *align;
619 620 621
	char *buffer;
	unsigned long flags;

622 623
	if (data->flags & MMC_DATA_READ) {
		bool has_unaligned = false;
624

625 626 627 628 629 630
		/* Do a quick scan of the SG list for any unaligned mappings */
		for_each_sg(data->sg, sg, host->sg_count, i)
			if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
				has_unaligned = true;
				break;
			}
631

632 633
		if (has_unaligned) {
			dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
634
					    data->sg_len, DMA_FROM_DEVICE);
635

636
			align = host->align_buffer;
637

638 639 640 641 642 643 644 645
			for_each_sg(data->sg, sg, host->sg_count, i) {
				if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
					size = SDHCI_ADMA2_ALIGN -
					       (sg_dma_address(sg) & SDHCI_ADMA2_MASK);

					buffer = sdhci_kmap_atomic(sg, &flags);
					memcpy(buffer, align, size);
					sdhci_kunmap_atomic(buffer, &flags);
646

647 648
					align += SDHCI_ADMA2_ALIGN;
				}
649 650 651 652 653
			}
		}
	}
}

654
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
655
{
656
	u8 count;
657
	struct mmc_data *data = cmd->data;
658
	unsigned target_timeout, current_timeout;
659

660 661 662 663 664 665
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
666
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
667
		return 0xE;
668

669
	/* Unspecified timeout, assume max */
670
	if (!data && !cmd->busy_timeout)
671
		return 0xE;
672

673 674
	/* timeout in us */
	if (!data)
675
		target_timeout = cmd->busy_timeout * 1000;
676
	else {
677
		target_timeout = DIV_ROUND_UP(data->timeout_ns, 1000);
678 679 680 681 682 683 684 685 686 687 688 689 690
		if (host->clock && data->timeout_clks) {
			unsigned long long val;

			/*
			 * data->timeout_clks is in units of clock cycles.
			 * host->clock is in Hz.  target_timeout is in us.
			 * Hence, us = 1000000 * cycles / Hz.  Round up.
			 */
			val = 1000000 * data->timeout_clks;
			if (do_div(val, host->clock))
				target_timeout++;
			target_timeout += val;
		}
691
	}
692

693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
713 714
		DBG("%s: Too large timeout 0x%x requested for CMD%d!\n",
		    mmc_hostname(host->mmc), count, cmd->opcode);
715 716 717
		count = 0xE;
	}

718 719 720
	return count;
}

721 722 723 724 725 726
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
727
		host->ier = (host->ier & ~pio_irqs) | dma_irqs;
728
	else
729 730 731 732
		host->ier = (host->ier & ~dma_irqs) | pio_irqs;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
733 734
}

735
static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
736 737
{
	u8 count;
738 739 740 741 742 743 744 745 746 747 748

	if (host->ops->set_timeout) {
		host->ops->set_timeout(host, cmd);
	} else {
		count = sdhci_calc_timeout(host, cmd);
		sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
	}
}

static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
{
749
	u8 ctrl;
750
	struct mmc_data *data = cmd->data;
751 752 753

	WARN_ON(host->data);

754 755
	if (data || (cmd->flags & MMC_RSP_BUSY))
		sdhci_set_timeout(host, cmd);
756 757

	if (!data)
758 759 760 761 762 763 764 765 766
		return;

	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;
767
	host->data->bytes_xfered = 0;
768

769
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
770
		struct scatterlist *sg;
771
		unsigned int length_mask, offset_mask;
772
		int i;
773

774 775 776 777 778 779 780 781 782
		host->flags |= SDHCI_REQ_USE_DMA;

		/*
		 * FIXME: This doesn't account for merging when mapping the
		 * scatterlist.
		 *
		 * The assumption here being that alignment and lengths are
		 * the same after DMA mapping to device address space.
		 */
783
		length_mask = 0;
784
		offset_mask = 0;
785
		if (host->flags & SDHCI_USE_ADMA) {
786
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE) {
787
				length_mask = 3;
788 789 790 791 792 793 794
				/*
				 * As we use up to 3 byte chunks to work
				 * around alignment problems, we need to
				 * check the offset as well.
				 */
				offset_mask = 3;
			}
795 796
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
797
				length_mask = 3;
798 799
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				offset_mask = 3;
800 801
		}

802
		if (unlikely(length_mask | offset_mask)) {
803
			for_each_sg(data->sg, sg, data->sg_len, i) {
804
				if (sg->length & length_mask) {
805
					DBG("Reverting to PIO because of transfer size (%d)\n",
806
					    sg->length);
807 808 809
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
810
				if (sg->offset & offset_mask) {
811
					DBG("Reverting to PIO because of bad alignment\n");
812 813 814 815 816 817 818
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

819
	if (host->flags & SDHCI_REQ_USE_DMA) {
820
		int sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836

		if (sg_cnt <= 0) {
			/*
			 * This only happens when someone fed
			 * us an invalid request.
			 */
			WARN_ON(1);
			host->flags &= ~SDHCI_REQ_USE_DMA;
		} else if (host->flags & SDHCI_USE_ADMA) {
			sdhci_adma_table_pre(host, data, sg_cnt);

			sdhci_writel(host, host->adma_addr, SDHCI_ADMA_ADDRESS);
			if (host->flags & SDHCI_USE_64_BIT_DMA)
				sdhci_writel(host,
					     (u64)host->adma_addr >> 32,
					     SDHCI_ADMA_ADDRESS_HI);
837
		} else {
838 839 840
			WARN_ON(sg_cnt != 1);
			sdhci_writel(host, sg_dma_address(data->sg),
				SDHCI_DMA_ADDRESS);
841 842 843
		}
	}

844 845 846 847 848 849
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
850
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
851 852
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
853 854 855 856 857 858
			(host->flags & SDHCI_USE_ADMA)) {
			if (host->flags & SDHCI_USE_64_BIT_DMA)
				ctrl |= SDHCI_CTRL_ADMA64;
			else
				ctrl |= SDHCI_CTRL_ADMA32;
		} else {
859
			ctrl |= SDHCI_CTRL_SDMA;
860
		}
861
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
862 863
	}

864
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
865 866 867 868 869 870 871 872
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
873
		host->blocks = data->blocks;
874
	}
875

876 877
	sdhci_set_transfer_irqs(host);

878 879 880
	/* Set the DMA boundary value and block size */
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
		data->blksz), SDHCI_BLOCK_SIZE);
881
	sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
882 883 884
}

static void sdhci_set_transfer_mode(struct sdhci_host *host,
885
	struct mmc_command *cmd)
886
{
887
	u16 mode = 0;
888
	struct mmc_data *data = cmd->data;
889

890
	if (data == NULL) {
891 892 893 894
		if (host->quirks2 &
			SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
			sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
		} else {
895
		/* clear Auto CMD settings for no data CMDs */
896 897
			mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
			sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
898
				SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
899
		}
900
		return;
901
	}
902

903 904
	WARN_ON(!host->data);

905 906 907
	if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
		mode = SDHCI_TRNS_BLK_CNT_EN;

908
	if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
909
		mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI;
910 911 912 913
		/*
		 * If we are sending CMD23, CMD12 never gets sent
		 * on successful completion (so no Auto-CMD12).
		 */
914 915
		if (!host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) &&
		    (cmd->opcode != SD_IO_RW_EXTENDED))
916
			mode |= SDHCI_TRNS_AUTO_CMD12;
917 918 919 920
		else if (host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
			mode |= SDHCI_TRNS_AUTO_CMD23;
			sdhci_writel(host, host->mrq->sbc->arg, SDHCI_ARGUMENT2);
		}
921
	}
922

923 924
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
925
	if (host->flags & SDHCI_REQ_USE_DMA)
926 927
		mode |= SDHCI_TRNS_DMA;

928
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
929 930 931 932 933 934 935 936 937 938 939
}

static void sdhci_finish_data(struct sdhci_host *host)
{
	struct mmc_data *data;

	BUG_ON(!host->data);

	data = host->data;
	host->data = NULL;

940 941 942
	if ((host->flags & (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA)) ==
	    (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA))
		sdhci_adma_table_post(host, data);
943 944

	/*
945 946 947 948 949
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
950
	 */
951 952
	if (data->error)
		data->bytes_xfered = 0;
953
	else
954
		data->bytes_xfered = data->blksz * data->blocks;
955

956 957 958 959 960 961 962 963 964
	/*
	 * Need to send CMD12 if -
	 * a) open-ended multiblock transfer (no CMD23)
	 * b) error in multiblock transfer
	 */
	if (data->stop &&
	    (data->error ||
	     !host->mrq->sbc)) {

965 966 967 968
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
P
Pierre Ossman 已提交
969
		if (data->error) {
970 971
			sdhci_do_reset(host, SDHCI_RESET_CMD);
			sdhci_do_reset(host, SDHCI_RESET_DATA);
972 973 974 975 976 977 978
		}

		sdhci_send_command(host, data->stop);
	} else
		tasklet_schedule(&host->finish_tasklet);
}

979
void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
980 981
{
	int flags;
982
	u32 mask;
983
	unsigned long timeout;
984 985 986

	WARN_ON(host->cmd);

987 988 989
	/* Initially, a command has no error */
	cmd->error = 0;

990
	/* Wait max 10 ms */
991
	timeout = 10;
992 993 994 995 996 997 998 999 1000 1001

	mask = SDHCI_CMD_INHIBIT;
	if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
	if (host->mrq->data && (cmd == host->mrq->data->stop))
		mask &= ~SDHCI_DATA_INHIBIT;

1002
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
1003
		if (timeout == 0) {
1004 1005
			pr_err("%s: Controller never released inhibit bit(s).\n",
			       mmc_hostname(host->mmc));
1006
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
1007
			cmd->error = -EIO;
1008 1009 1010
			tasklet_schedule(&host->finish_tasklet);
			return;
		}
1011 1012 1013
		timeout--;
		mdelay(1);
	}
1014

1015
	timeout = jiffies;
1016 1017
	if (!cmd->data && cmd->busy_timeout > 9000)
		timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
1018 1019 1020
	else
		timeout += 10 * HZ;
	mod_timer(&host->timer, timeout);
1021 1022

	host->cmd = cmd;
1023
	host->busy_handle = 0;
1024

1025
	sdhci_prepare_data(host, cmd);
1026

1027
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
1028

1029
	sdhci_set_transfer_mode(host, cmd);
1030

1031
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
1032
		pr_err("%s: Unsupported response type!\n",
1033
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
1034
		cmd->error = -EINVAL;
1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051
		tasklet_schedule(&host->finish_tasklet);
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
1052 1053

	/* CMD19 is special in that the Data Present Select should be set */
1054 1055
	if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
	    cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
1056 1057
		flags |= SDHCI_CMD_DATA;

1058
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1059
}
1060
EXPORT_SYMBOL_GPL(sdhci_send_command);
1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071

static void sdhci_finish_command(struct sdhci_host *host)
{
	int i;

	BUG_ON(host->cmd == NULL);

	if (host->cmd->flags & MMC_RSP_PRESENT) {
		if (host->cmd->flags & MMC_RSP_136) {
			/* CRC is stripped so we need to do some shifting. */
			for (i = 0;i < 4;i++) {
1072
				host->cmd->resp[i] = sdhci_readl(host,
1073 1074 1075
					SDHCI_RESPONSE + (3-i)*4) << 8;
				if (i != 3)
					host->cmd->resp[i] |=
1076
						sdhci_readb(host,
1077 1078 1079
						SDHCI_RESPONSE + (3-i)*4-1);
			}
		} else {
1080
			host->cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1081 1082 1083
		}
	}

1084 1085 1086 1087 1088
	/* Finished CMD23, now send actual command. */
	if (host->cmd == host->mrq->sbc) {
		host->cmd = NULL;
		sdhci_send_command(host, host->mrq->cmd);
	} else {
1089

1090 1091 1092
		/* Processed actual command. */
		if (host->data && host->data_early)
			sdhci_finish_data(host);
1093

1094 1095 1096 1097 1098
		if (!host->cmd->data)
			tasklet_schedule(&host->finish_tasklet);

		host->cmd = NULL;
	}
1099 1100
}

1101 1102
static u16 sdhci_get_preset_value(struct sdhci_host *host)
{
1103
	u16 preset = 0;
1104

1105 1106
	switch (host->timing) {
	case MMC_TIMING_UHS_SDR12:
1107 1108
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
1109
	case MMC_TIMING_UHS_SDR25:
1110 1111
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
		break;
1112
	case MMC_TIMING_UHS_SDR50:
1113 1114
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
		break;
1115 1116
	case MMC_TIMING_UHS_SDR104:
	case MMC_TIMING_MMC_HS200:
1117 1118
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
		break;
1119
	case MMC_TIMING_UHS_DDR50:
1120
	case MMC_TIMING_MMC_DDR52:
1121 1122
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
		break;
1123 1124 1125
	case MMC_TIMING_MMC_HS400:
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
		break;
1126 1127 1128 1129 1130 1131 1132 1133 1134
	default:
		pr_warn("%s: Invalid UHS-I mode selected\n",
			mmc_hostname(host->mmc));
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
	}
	return preset;
}

1135 1136
u16 sdhci_calc_clk(struct sdhci_host *host, unsigned int clock,
		   unsigned int *actual_clock)
1137
{
1138
	int div = 0; /* Initialized for compiler warning */
1139
	int real_div = div, clk_mul = 1;
1140
	u16 clk = 0;
1141
	bool switch_base_clk = false;
1142

1143
	if (host->version >= SDHCI_SPEC_300) {
1144
		if (host->preset_enabled) {
1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161
			u16 pre_val;

			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			pre_val = sdhci_get_preset_value(host);
			div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
				>> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
			if (host->clk_mul &&
				(pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div + 1;
				clk_mul = host->clk_mul;
			} else {
				real_div = max_t(int, 1, div << 1);
			}
			goto clock_set;
		}

1162 1163 1164 1165 1166
		/*
		 * Check if the Host Controller supports Programmable Clock
		 * Mode.
		 */
		if (host->clk_mul) {
1167 1168 1169 1170 1171
			for (div = 1; div <= 1024; div++) {
				if ((host->max_clk * host->clk_mul / div)
					<= clock)
					break;
			}
1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190
			if ((host->max_clk * host->clk_mul / div) <= clock) {
				/*
				 * Set Programmable Clock Mode in the Clock
				 * Control register.
				 */
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div;
				clk_mul = host->clk_mul;
				div--;
			} else {
				/*
				 * Divisor can be too small to reach clock
				 * speed requirement. Then use the base clock.
				 */
				switch_base_clk = true;
			}
		}

		if (!host->clk_mul || switch_base_clk) {
1191 1192 1193 1194 1195 1196 1197 1198 1199
			/* Version 3.00 divisors must be a multiple of 2. */
			if (host->max_clk <= clock)
				div = 1;
			else {
				for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
				     div += 2) {
					if ((host->max_clk / div) <= clock)
						break;
				}
1200
			}
1201
			real_div = div;
1202
			div >>= 1;
1203 1204 1205
			if ((host->quirks2 & SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN)
				&& !div && host->max_clk <= 25000000)
				div = 1;
1206 1207 1208
		}
	} else {
		/* Version 2.00 divisors must be a power of 2. */
1209
		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1210 1211 1212
			if ((host->max_clk / div) <= clock)
				break;
		}
1213
		real_div = div;
1214
		div >>= 1;
1215 1216
	}

1217
clock_set:
1218
	if (real_div)
1219
		*actual_clock = (host->max_clk * clk_mul) / real_div;
1220
	clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1221 1222
	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
		<< SDHCI_DIVIDER_HI_SHIFT;
1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241

	return clk;
}
EXPORT_SYMBOL_GPL(sdhci_calc_clk);

void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
{
	u16 clk;
	unsigned long timeout;

	host->mmc->actual_clock = 0;

	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);

	if (clock == 0)
		return;

	clk = sdhci_calc_clk(host, clock, &host->mmc->actual_clock);

1242
	clk |= SDHCI_CLOCK_INT_EN;
1243
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1244

1245 1246
	/* Wait max 20 ms */
	timeout = 20;
1247
	while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
1248 1249
		& SDHCI_CLOCK_INT_STABLE)) {
		if (timeout == 0) {
1250 1251
			pr_err("%s: Internal clock never stabilised.\n",
			       mmc_hostname(host->mmc));
1252 1253 1254
			sdhci_dumpregs(host);
			return;
		}
1255 1256 1257
		timeout--;
		mdelay(1);
	}
1258 1259

	clk |= SDHCI_CLOCK_CARD_EN;
1260
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1261
}
1262
EXPORT_SYMBOL_GPL(sdhci_set_clock);
1263

1264 1265
static void sdhci_set_power_reg(struct sdhci_host *host, unsigned char mode,
				unsigned short vdd)
1266
{
1267
	struct mmc_host *mmc = host->mmc;
1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281

	spin_unlock_irq(&host->lock);
	mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
	spin_lock_irq(&host->lock);

	if (mode != MMC_POWER_OFF)
		sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
	else
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
}

void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
		     unsigned short vdd)
{
1282
	u8 pwr = 0;
1283

1284 1285
	if (mode != MMC_POWER_OFF) {
		switch (1 << vdd) {
1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297
		case MMC_VDD_165_195:
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
1298 1299 1300
			WARN(1, "%s: Invalid vdd %#x\n",
			     mmc_hostname(host->mmc), vdd);
			break;
1301 1302 1303 1304
		}
	}

	if (host->pwr == pwr)
1305
		return;
1306

1307 1308 1309
	host->pwr = pwr;

	if (pwr == 0) {
1310
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1311 1312
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
1313 1314 1315 1316 1317 1318 1319
	} else {
		/*
		 * Spec says that we should clear the power reg before setting
		 * a new value. Some controllers don't seem to like this though.
		 */
		if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
			sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1320

1321 1322 1323 1324 1325 1326 1327
		/*
		 * At least the Marvell CaFe chip gets confused if we set the
		 * voltage and set turn on power at the same time, so set the
		 * voltage first.
		 */
		if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
			sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1328

1329
		pwr |= SDHCI_POWER_ON;
1330

1331
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1332

1333 1334
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_on(host);
1335

1336 1337 1338 1339 1340 1341 1342
		/*
		 * Some controllers need an extra 10ms delay of 10ms before
		 * they can apply clock after applying power
		 */
		if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
			mdelay(10);
	}
1343 1344
}
EXPORT_SYMBOL_GPL(sdhci_set_power);
1345

1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356
static void __sdhci_set_power(struct sdhci_host *host, unsigned char mode,
			      unsigned short vdd)
{
	struct mmc_host *mmc = host->mmc;

	if (host->ops->set_power)
		host->ops->set_power(host, mode, vdd);
	else if (!IS_ERR(mmc->supply.vmmc))
		sdhci_set_power_reg(host, mode, vdd);
	else
		sdhci_set_power(host, mode, vdd);
1357 1358
}

1359 1360 1361 1362 1363 1364 1365 1366 1367
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sdhci_host *host;
1368
	int present;
1369 1370 1371 1372
	unsigned long flags;

	host = mmc_priv(mmc);

1373
	/* Firstly check card presence */
1374
	present = mmc->ops->get_cd(mmc);
1375

1376 1377 1378 1379
	spin_lock_irqsave(&host->lock, flags);

	WARN_ON(host->mrq != NULL);

1380
	sdhci_led_activate(host);
1381 1382 1383 1384 1385 1386

	/*
	 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
	 * requests if Auto-CMD12 is enabled.
	 */
	if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
1387 1388 1389 1390 1391
		if (mrq->stop) {
			mrq->data->stop = NULL;
			mrq->stop = NULL;
		}
	}
1392 1393 1394

	host->mrq = mrq;

1395
	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
P
Pierre Ossman 已提交
1396
		host->mrq->cmd->error = -ENOMEDIUM;
1397
		tasklet_schedule(&host->finish_tasklet);
1398
	} else {
1399
		if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
1400 1401 1402
			sdhci_send_command(host, mrq->sbc);
		else
			sdhci_send_command(host, mrq->cmd);
1403
	}
1404

1405
	mmiowb();
1406 1407 1408
	spin_unlock_irqrestore(&host->lock, flags);
}

1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429
void sdhci_set_bus_width(struct sdhci_host *host, int width)
{
	u8 ctrl;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	if (width == MMC_BUS_WIDTH_8) {
		ctrl &= ~SDHCI_CTRL_4BITBUS;
		if (host->version >= SDHCI_SPEC_300)
			ctrl |= SDHCI_CTRL_8BITBUS;
	} else {
		if (host->version >= SDHCI_SPEC_300)
			ctrl &= ~SDHCI_CTRL_8BITBUS;
		if (width == MMC_BUS_WIDTH_4)
			ctrl |= SDHCI_CTRL_4BITBUS;
		else
			ctrl &= ~SDHCI_CTRL_4BITBUS;
	}
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_set_bus_width);

1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448
void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
{
	u16 ctrl_2;

	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	/* Select Bus Speed Mode for host */
	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
	if ((timing == MMC_TIMING_MMC_HS200) ||
	    (timing == MMC_TIMING_UHS_SDR104))
		ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
	else if (timing == MMC_TIMING_UHS_SDR12)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
	else if (timing == MMC_TIMING_UHS_SDR25)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
	else if (timing == MMC_TIMING_UHS_SDR50)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
	else if ((timing == MMC_TIMING_UHS_DDR50) ||
		 (timing == MMC_TIMING_MMC_DDR52))
		ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
1449 1450
	else if (timing == MMC_TIMING_MMC_HS400)
		ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
1451 1452 1453 1454
	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
}
EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);

1455
static void sdhci_do_set_ios(struct sdhci_host *host, struct mmc_ios *ios)
1456 1457 1458
{
	unsigned long flags;
	u8 ctrl;
1459
	struct mmc_host *mmc = host->mmc;
1460 1461 1462

	spin_lock_irqsave(&host->lock, flags);

A
Adrian Hunter 已提交
1463 1464
	if (host->flags & SDHCI_DEVICE_DEAD) {
		spin_unlock_irqrestore(&host->lock, flags);
1465 1466
		if (!IS_ERR(mmc->supply.vmmc) &&
		    ios->power_mode == MMC_POWER_OFF)
1467
			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
A
Adrian Hunter 已提交
1468 1469
		return;
	}
P
Pierre Ossman 已提交
1470

1471 1472 1473 1474 1475
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1476
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1477
		sdhci_reinit(host);
1478 1479
	}

1480
	if (host->version >= SDHCI_SPEC_300 &&
1481 1482
		(ios->power_mode == MMC_POWER_UP) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
1483 1484
		sdhci_enable_preset_value(host, false);

1485
	if (!ios->clock || ios->clock != host->clock) {
1486
		host->ops->set_clock(host, ios->clock);
1487
		host->clock = ios->clock;
1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499

		if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
		    host->clock) {
			host->timeout_clk = host->mmc->actual_clock ?
						host->mmc->actual_clock / 1000 :
						host->clock / 1000;
			host->mmc->max_busy_timeout =
				host->ops->get_max_timeout_count ?
				host->ops->get_max_timeout_count(host) :
				1 << 27;
			host->mmc->max_busy_timeout /= host->timeout_clk;
		}
1500
	}
1501

1502
	__sdhci_set_power(host, ios->power_mode, ios->vdd);
1503

1504 1505 1506
	if (host->ops->platform_send_init_74_clocks)
		host->ops->platform_send_init_74_clocks(host, ios->power_mode);

1507
	host->ops->set_bus_width(host, ios->bus_width);
1508

1509
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1510

1511 1512 1513
	if ((ios->timing == MMC_TIMING_SD_HS ||
	     ios->timing == MMC_TIMING_MMC_HS)
	    && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
1514 1515 1516 1517
		ctrl |= SDHCI_CTRL_HISPD;
	else
		ctrl &= ~SDHCI_CTRL_HISPD;

1518
	if (host->version >= SDHCI_SPEC_300) {
1519 1520 1521
		u16 clk, ctrl_2;

		/* In case of UHS-I modes, set High Speed Enable */
1522 1523
		if ((ios->timing == MMC_TIMING_MMC_HS400) ||
		    (ios->timing == MMC_TIMING_MMC_HS200) ||
1524
		    (ios->timing == MMC_TIMING_MMC_DDR52) ||
1525
		    (ios->timing == MMC_TIMING_UHS_SDR50) ||
1526 1527
		    (ios->timing == MMC_TIMING_UHS_SDR104) ||
		    (ios->timing == MMC_TIMING_UHS_DDR50) ||
1528
		    (ios->timing == MMC_TIMING_UHS_SDR25))
1529
			ctrl |= SDHCI_CTRL_HISPD;
1530

1531
		if (!host->preset_enabled) {
1532
			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1533 1534 1535 1536
			/*
			 * We only need to set Driver Strength if the
			 * preset value enable is not set.
			 */
1537
			ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1538 1539 1540
			ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
			if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
1541 1542
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_B)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
1543 1544
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
1545 1546 1547
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_D)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_D;
			else {
1548 1549
				pr_warn("%s: invalid driver type, default to driver type B\n",
					mmc_hostname(mmc));
1550 1551
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
			}
1552 1553

			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569
		} else {
			/*
			 * According to SDHC Spec v3.00, if the Preset Value
			 * Enable in the Host Control 2 register is set, we
			 * need to reset SD Clock Enable before changing High
			 * Speed Enable to avoid generating clock gliches.
			 */

			/* Reset SD Clock Enable */
			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			clk &= ~SDHCI_CLOCK_CARD_EN;
			sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

			/* Re-enable SD Clock */
1570
			host->ops->set_clock(host, host->clock);
1571
		}
1572 1573 1574 1575 1576 1577

		/* Reset SD Clock Enable */
		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		clk &= ~SDHCI_CLOCK_CARD_EN;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

1578
		host->ops->set_uhs_signaling(host, ios->timing);
1579
		host->timing = ios->timing;
1580

1581 1582 1583 1584 1585
		if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
				((ios->timing == MMC_TIMING_UHS_SDR12) ||
				 (ios->timing == MMC_TIMING_UHS_SDR25) ||
				 (ios->timing == MMC_TIMING_UHS_SDR50) ||
				 (ios->timing == MMC_TIMING_UHS_SDR104) ||
1586 1587
				 (ios->timing == MMC_TIMING_UHS_DDR50) ||
				 (ios->timing == MMC_TIMING_MMC_DDR52))) {
1588 1589 1590 1591 1592 1593 1594 1595
			u16 preset;

			sdhci_enable_preset_value(host, true);
			preset = sdhci_get_preset_value(host);
			ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
				>> SDHCI_PRESET_DRV_SHIFT;
		}

1596
		/* Re-enable SD Clock */
1597
		host->ops->set_clock(host, host->clock);
1598 1599
	} else
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1600

1601 1602 1603 1604 1605
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1606
	if (host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1607
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
1608

1609
	mmiowb();
1610 1611 1612
	spin_unlock_irqrestore(&host->lock, flags);
}

1613 1614 1615 1616 1617 1618 1619
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);

	sdhci_do_set_ios(host, ios);
}

1620 1621 1622 1623 1624 1625 1626
static int sdhci_do_get_cd(struct sdhci_host *host)
{
	int gpio_cd = mmc_gpio_get_cd(host->mmc);

	if (host->flags & SDHCI_DEVICE_DEAD)
		return 0;

1627 1628
	/* If nonremovable, assume that the card is always present. */
	if (host->mmc->caps & MMC_CAP_NONREMOVABLE)
1629 1630
		return 1;

1631 1632 1633 1634
	/*
	 * Try slot gpio detect, if defined it take precedence
	 * over build in controller functionality
	 */
1635 1636 1637
	if (!IS_ERR_VALUE(gpio_cd))
		return !!gpio_cd;

1638 1639 1640 1641
	/* If polling, assume that the card is always present. */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		return 1;

1642 1643 1644 1645 1646 1647 1648 1649
	/* Host native card detect */
	return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
}

static int sdhci_get_cd(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);

1650
	return sdhci_do_get_cd(host);
1651 1652
}

1653
static int sdhci_check_ro(struct sdhci_host *host)
1654 1655
{
	unsigned long flags;
1656
	int is_readonly;
1657 1658 1659

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1660
	if (host->flags & SDHCI_DEVICE_DEAD)
1661 1662 1663
		is_readonly = 0;
	else if (host->ops->get_ro)
		is_readonly = host->ops->get_ro(host);
P
Pierre Ossman 已提交
1664
	else
1665 1666
		is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
				& SDHCI_WRITE_PROTECT);
1667 1668 1669

	spin_unlock_irqrestore(&host->lock, flags);

1670 1671 1672
	/* This quirk needs to be replaced by a callback-function later */
	return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
		!is_readonly : is_readonly;
1673 1674
}

1675 1676
#define SAMPLE_COUNT	5

1677
static int sdhci_do_get_ro(struct sdhci_host *host)
1678 1679 1680 1681
{
	int i, ro_count;

	if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
1682
		return sdhci_check_ro(host);
1683 1684 1685

	ro_count = 0;
	for (i = 0; i < SAMPLE_COUNT; i++) {
1686
		if (sdhci_check_ro(host)) {
1687 1688 1689 1690 1691 1692 1693 1694
			if (++ro_count > SAMPLE_COUNT / 2)
				return 1;
		}
		msleep(30);
	}
	return 0;
}

1695 1696 1697 1698 1699 1700 1701 1702
static void sdhci_hw_reset(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (host->ops && host->ops->hw_reset)
		host->ops->hw_reset(host);
}

1703
static int sdhci_get_ro(struct mmc_host *mmc)
P
Pierre Ossman 已提交
1704
{
1705
	struct sdhci_host *host = mmc_priv(mmc);
P
Pierre Ossman 已提交
1706

1707
	return sdhci_do_get_ro(host);
1708
}
P
Pierre Ossman 已提交
1709

1710 1711
static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
{
1712
	if (!(host->flags & SDHCI_DEVICE_DEAD)) {
1713
		if (enable)
1714
			host->ier |= SDHCI_INT_CARD_INT;
1715
		else
1716 1717 1718 1719
			host->ier &= ~SDHCI_INT_CARD_INT;

		sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
		sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
1720 1721
		mmiowb();
	}
1722 1723 1724 1725 1726 1727
}

static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
P
Pierre Ossman 已提交
1728

1729
	spin_lock_irqsave(&host->lock, flags);
1730 1731 1732 1733 1734
	if (enable)
		host->flags |= SDHCI_SDIO_IRQ_ENABLED;
	else
		host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;

1735
	sdhci_enable_sdio_irq_nolock(host, enable);
P
Pierre Ossman 已提交
1736 1737 1738
	spin_unlock_irqrestore(&host->lock, flags);
}

1739
static int sdhci_do_start_signal_voltage_switch(struct sdhci_host *host,
1740
						struct mmc_ios *ios)
1741
{
1742
	struct mmc_host *mmc = host->mmc;
1743
	u16 ctrl;
1744
	int ret;
1745

1746 1747 1748 1749 1750 1751
	/*
	 * Signal Voltage Switching is only applicable for Host Controllers
	 * v3.00 and above.
	 */
	if (host->version < SDHCI_SPEC_300)
		return 0;
1752

1753 1754
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

1755
	switch (ios->signal_voltage) {
1756 1757 1758 1759
	case MMC_SIGNAL_VOLTAGE_330:
		/* Set 1.8V Signal Enable in the Host Control2 register to 0 */
		ctrl &= ~SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1760

1761 1762 1763
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc, 2700000,
						    3600000);
1764
			if (ret) {
J
Joe Perches 已提交
1765 1766
				pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
					mmc_hostname(mmc));
1767 1768 1769 1770 1771
				return -EIO;
			}
		}
		/* Wait for 5ms */
		usleep_range(5000, 5500);
1772

1773 1774 1775 1776
		/* 3.3V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_VDD_180))
			return 0;
1777

J
Joe Perches 已提交
1778 1779
		pr_warn("%s: 3.3V regulator output did not became stable\n",
			mmc_hostname(mmc));
1780 1781 1782

		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_180:
1783 1784
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc,
1785 1786
					1700000, 1950000);
			if (ret) {
J
Joe Perches 已提交
1787 1788
				pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
					mmc_hostname(mmc));
1789 1790 1791
				return -EIO;
			}
		}
1792 1793 1794 1795 1796

		/*
		 * Enable 1.8V Signal Enable in the Host Control2
		 * register
		 */
1797 1798
		ctrl |= SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1799

1800 1801 1802 1803
		/* Some controller need to do more when switching */
		if (host->ops->voltage_switch)
			host->ops->voltage_switch(host);

1804 1805 1806 1807
		/* 1.8V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (ctrl & SDHCI_CTRL_VDD_180)
			return 0;
1808

J
Joe Perches 已提交
1809 1810
		pr_warn("%s: 1.8V regulator output did not became stable\n",
			mmc_hostname(mmc));
1811

1812 1813
		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_120:
1814 1815 1816
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc, 1100000,
						    1300000);
1817
			if (ret) {
J
Joe Perches 已提交
1818 1819
				pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
					mmc_hostname(mmc));
1820
				return -EIO;
1821 1822
			}
		}
1823
		return 0;
1824
	default:
1825 1826
		/* No signal voltage switch required */
		return 0;
1827
	}
1828 1829
}

1830
static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
1831
	struct mmc_ios *ios)
1832 1833 1834 1835 1836
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (host->version < SDHCI_SPEC_300)
		return 0;
1837 1838

	return sdhci_do_start_signal_voltage_switch(host, ios);
1839 1840
}

1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851
static int sdhci_card_busy(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	u32 present_state;

	/* Check whether DAT[3:0] is 0000 */
	present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);

	return !(present_state & SDHCI_DATA_LVL_MASK);
}

1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863
static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);
	host->flags |= SDHCI_HS400_TUNING;
	spin_unlock_irqrestore(&host->lock, flags);

	return 0;
}

1864
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
1865
{
1866
	struct sdhci_host *host = mmc_priv(mmc);
1867 1868 1869
	u16 ctrl;
	int tuning_loop_counter = MAX_TUNING_LOOP;
	int err = 0;
1870
	unsigned long flags;
1871
	unsigned int tuning_count = 0;
1872
	bool hs400_tuning;
1873

1874
	spin_lock_irqsave(&host->lock, flags);
1875

1876 1877 1878
	hs400_tuning = host->flags & SDHCI_HS400_TUNING;
	host->flags &= ~SDHCI_HS400_TUNING;

1879 1880 1881
	if (host->tuning_mode == SDHCI_TUNING_MODE_1)
		tuning_count = host->tuning_count;

1882
	/*
W
Weijun Yang 已提交
1883 1884 1885
	 * The Host Controller needs tuning in case of SDR104 and DDR50
	 * mode, and for SDR50 mode when Use Tuning for SDR50 is set in
	 * the Capabilities register.
1886 1887
	 * If the Host Controller supports the HS200 mode then the
	 * tuning function has to be executed.
1888
	 */
1889
	switch (host->timing) {
1890
	/* HS400 tuning is done in HS200 mode */
1891
	case MMC_TIMING_MMC_HS400:
1892 1893 1894
		err = -EINVAL;
		goto out_unlock;

1895
	case MMC_TIMING_MMC_HS200:
1896 1897 1898 1899 1900 1901 1902 1903
		/*
		 * Periodic re-tuning for HS400 is not expected to be needed, so
		 * disable it here.
		 */
		if (hs400_tuning)
			tuning_count = 0;
		break;

1904
	case MMC_TIMING_UHS_SDR104:
W
Weijun Yang 已提交
1905
	case MMC_TIMING_UHS_DDR50:
1906 1907 1908 1909 1910 1911 1912 1913 1914
		break;

	case MMC_TIMING_UHS_SDR50:
		if (host->flags & SDHCI_SDR50_NEEDS_TUNING ||
		    host->flags & SDHCI_SDR104_NEEDS_TUNING)
			break;
		/* FALLTHROUGH */

	default:
1915
		goto out_unlock;
1916 1917
	}

1918
	if (host->ops->platform_execute_tuning) {
1919
		spin_unlock_irqrestore(&host->lock, flags);
1920 1921 1922 1923
		err = host->ops->platform_execute_tuning(host, opcode);
		return err;
	}

1924 1925
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl |= SDHCI_CTRL_EXEC_TUNING;
1926 1927
	if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
		ctrl |= SDHCI_CTRL_TUNED_CLK;
1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

	/*
	 * As per the Host Controller spec v3.00, tuning command
	 * generates Buffer Read Ready interrupt, so enable that.
	 *
	 * Note: The spec clearly says that when tuning sequence
	 * is being performed, the controller does not generate
	 * interrupts other than Buffer Read Ready interrupt. But
	 * to make sure we don't hit a controller bug, we _only_
	 * enable Buffer Read Ready interrupt here.
	 */
1940 1941
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
1942 1943 1944 1945 1946 1947 1948

	/*
	 * Issue CMD19 repeatedly till Execute Tuning is set to 0 or the number
	 * of loops reaches 40 times or a timeout of 150ms occurs.
	 */
	do {
		struct mmc_command cmd = {0};
1949
		struct mmc_request mrq = {NULL};
1950

1951
		cmd.opcode = opcode;
1952 1953 1954 1955 1956 1957
		cmd.arg = 0;
		cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
		cmd.retries = 0;
		cmd.data = NULL;
		cmd.error = 0;

1958 1959 1960
		if (tuning_loop_counter-- == 0)
			break;

1961 1962 1963 1964 1965 1966 1967 1968
		mrq.cmd = &cmd;
		host->mrq = &mrq;

		/*
		 * In response to CMD19, the card sends 64 bytes of tuning
		 * block to the Host Controller. So we set the block size
		 * to 64 here.
		 */
1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979
		if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200) {
			if (mmc->ios.bus_width == MMC_BUS_WIDTH_8)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128),
					     SDHCI_BLOCK_SIZE);
			else if (mmc->ios.bus_width == MMC_BUS_WIDTH_4)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
					     SDHCI_BLOCK_SIZE);
		} else {
			sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
				     SDHCI_BLOCK_SIZE);
		}
1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993

		/*
		 * The tuning block is sent by the card to the host controller.
		 * So we set the TRNS_READ bit in the Transfer Mode register.
		 * This also takes care of setting DMA Enable and Multi Block
		 * Select in the same register to 0.
		 */
		sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);

		sdhci_send_command(host, &cmd);

		host->cmd = NULL;
		host->mrq = NULL;

1994
		spin_unlock_irqrestore(&host->lock, flags);
1995 1996 1997 1998
		/* Wait for Buffer Read Ready interrupt */
		wait_event_interruptible_timeout(host->buf_ready_int,
					(host->tuning_done == 1),
					msecs_to_jiffies(50));
1999
		spin_lock_irqsave(&host->lock, flags);
2000 2001

		if (!host->tuning_done) {
2002
			pr_info(DRIVER_NAME ": Timeout waiting for Buffer Read Ready interrupt during tuning procedure, falling back to fixed sampling clock\n");
2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014
			ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
			ctrl &= ~SDHCI_CTRL_TUNED_CLK;
			ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
			sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

			err = -EIO;
			goto out;
		}

		host->tuning_done = 0;

		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2015 2016 2017 2018

		/* eMMC spec does not require a delay between tuning cycles */
		if (opcode == MMC_SEND_TUNING_BLOCK)
			mdelay(1);
2019 2020 2021 2022 2023 2024
	} while (ctrl & SDHCI_CTRL_EXEC_TUNING);

	/*
	 * The Host Driver has exhausted the maximum number of loops allowed,
	 * so use fixed sampling frequency.
	 */
2025
	if (tuning_loop_counter < 0) {
2026 2027
		ctrl &= ~SDHCI_CTRL_TUNED_CLK;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2028 2029
	}
	if (!(ctrl & SDHCI_CTRL_TUNED_CLK)) {
2030
		pr_info(DRIVER_NAME ": Tuning procedure failed, falling back to fixed sampling clock\n");
2031
		err = -EIO;
2032 2033 2034
	}

out:
2035
	if (tuning_count) {
2036 2037 2038 2039 2040 2041 2042 2043
		/*
		 * In case tuning fails, host controllers which support
		 * re-tuning can try tuning again at a later time, when the
		 * re-tuning timer expires.  So for these controllers, we
		 * return 0. Since there might be other controllers who do not
		 * have this capability, we return error for them.
		 */
		err = 0;
2044 2045
	}

2046
	host->mmc->retune_period = err ? 0 : tuning_count;
2047

2048 2049
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2050
out_unlock:
2051
	spin_unlock_irqrestore(&host->lock, flags);
2052 2053 2054
	return err;
}

2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066
static int sdhci_select_drive_strength(struct mmc_card *card,
				       unsigned int max_dtr, int host_drv,
				       int card_drv, int *drv_type)
{
	struct sdhci_host *host = mmc_priv(card->host);

	if (!host->ops->select_drive_strength)
		return 0;

	return host->ops->select_drive_strength(host, card, max_dtr, host_drv,
						card_drv, drv_type);
}
2067 2068

static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2069 2070 2071 2072 2073 2074 2075 2076 2077
{
	/* Host Controller v3.00 defines preset value registers */
	if (host->version < SDHCI_SPEC_300)
		return;

	/*
	 * We only enable or disable Preset Value if they are not already
	 * enabled or disabled respectively. Otherwise, we bail out.
	 */
2078 2079 2080 2081 2082 2083 2084 2085
	if (host->preset_enabled != enable) {
		u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

		if (enable)
			ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
		else
			ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

2086
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2087 2088 2089 2090 2091 2092 2093

		if (enable)
			host->flags |= SDHCI_PV_ENABLED;
		else
			host->flags &= ~SDHCI_PV_ENABLED;

		host->preset_enabled = enable;
2094
	}
2095 2096
}

2097 2098 2099 2100 2101 2102
static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
				int err)
{
	struct sdhci_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

2103
	if (data->host_cookie != COOKIE_UNMAPPED)
2104 2105 2106 2107 2108
		dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
			     data->flags & MMC_DATA_WRITE ?
			       DMA_TO_DEVICE : DMA_FROM_DEVICE);

	data->host_cookie = COOKIE_UNMAPPED;
2109 2110 2111 2112 2113 2114 2115
}

static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
			       bool is_first_req)
{
	struct sdhci_host *host = mmc_priv(mmc);

2116
	mrq->data->host_cookie = COOKIE_UNMAPPED;
2117 2118

	if (host->flags & SDHCI_REQ_USE_DMA)
2119
		sdhci_pre_dma_transfer(host, mrq->data, COOKIE_PRE_MAPPED);
2120 2121
}

2122
static void sdhci_card_event(struct mmc_host *mmc)
2123
{
2124
	struct sdhci_host *host = mmc_priv(mmc);
2125
	unsigned long flags;
2126
	int present;
2127

2128 2129 2130 2131
	/* First check if client has provided their own card event */
	if (host->ops->card_event)
		host->ops->card_event(host);

2132 2133
	present = sdhci_do_get_cd(host);

2134 2135
	spin_lock_irqsave(&host->lock, flags);

2136
	/* Check host->mrq first in case we are runtime suspended */
2137
	if (host->mrq && !present) {
2138
		pr_err("%s: Card removed during transfer!\n",
2139
			mmc_hostname(host->mmc));
2140
		pr_err("%s: Resetting controller.\n",
2141
			mmc_hostname(host->mmc));
2142

2143 2144
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2145

2146 2147
		host->mrq->cmd->error = -ENOMEDIUM;
		tasklet_schedule(&host->finish_tasklet);
2148 2149 2150
	}

	spin_unlock_irqrestore(&host->lock, flags);
2151 2152 2153 2154
}

static const struct mmc_host_ops sdhci_ops = {
	.request	= sdhci_request,
2155 2156
	.post_req	= sdhci_post_req,
	.pre_req	= sdhci_pre_req,
2157
	.set_ios	= sdhci_set_ios,
2158
	.get_cd		= sdhci_get_cd,
2159 2160 2161 2162
	.get_ro		= sdhci_get_ro,
	.hw_reset	= sdhci_hw_reset,
	.enable_sdio_irq = sdhci_enable_sdio_irq,
	.start_signal_voltage_switch	= sdhci_start_signal_voltage_switch,
2163
	.prepare_hs400_tuning		= sdhci_prepare_hs400_tuning,
2164
	.execute_tuning			= sdhci_execute_tuning,
2165
	.select_drive_strength		= sdhci_select_drive_strength,
2166
	.card_event			= sdhci_card_event,
2167
	.card_busy	= sdhci_card_busy,
2168 2169 2170 2171 2172 2173 2174 2175
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

2176 2177 2178 2179 2180 2181 2182 2183
static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;
	struct mmc_request *mrq;

	host = (struct sdhci_host*)param;

2184 2185
	spin_lock_irqsave(&host->lock, flags);

2186 2187 2188 2189
        /*
         * If this tasklet gets rescheduled while running, it will
         * be run again afterwards but without any active request.
         */
2190 2191
	if (!host->mrq) {
		spin_unlock_irqrestore(&host->lock, flags);
2192
		return;
2193
	}
2194 2195 2196 2197 2198

	del_timer(&host->timer);

	mrq = host->mrq;

2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214
	/*
	 * Always unmap the data buffers if they were mapped by
	 * sdhci_prepare_data() whenever we finish with a request.
	 * This avoids leaking DMA mappings on error.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		struct mmc_data *data = mrq->data;

		if (data && data->host_cookie == COOKIE_MAPPED) {
			dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
				     (data->flags & MMC_DATA_READ) ?
				     DMA_FROM_DEVICE : DMA_TO_DEVICE);
			data->host_cookie = COOKIE_UNMAPPED;
		}
	}

2215 2216 2217 2218
	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
P
Pierre Ossman 已提交
2219
	if (!(host->flags & SDHCI_DEVICE_DEAD) &&
2220
	    ((mrq->cmd && mrq->cmd->error) ||
2221 2222 2223 2224
	     (mrq->sbc && mrq->sbc->error) ||
	     (mrq->data && ((mrq->data->error && !mrq->data->stop) ||
			    (mrq->data->stop && mrq->data->stop->error))) ||
	     (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
2225 2226

		/* Some controllers need this kick or reset won't work here */
2227
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
2228
			/* This is to force an update */
2229
			host->ops->set_clock(host, host->clock);
2230 2231 2232

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
2233 2234
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2235 2236 2237 2238 2239 2240
	}

	host->mrq = NULL;
	host->cmd = NULL;
	host->data = NULL;

2241
	sdhci_led_deactivate(host);
2242

2243
	mmiowb();
2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
}

static void sdhci_timeout_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)data;

	spin_lock_irqsave(&host->lock, flags);

	if (host->mrq) {
2259 2260
		pr_err("%s: Timeout waiting for hardware interrupt.\n",
		       mmc_hostname(host->mmc));
2261 2262 2263
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
2264
			host->data->error = -ETIMEDOUT;
2265 2266 2267
			sdhci_finish_data(host);
		} else {
			if (host->cmd)
P
Pierre Ossman 已提交
2268
				host->cmd->error = -ETIMEDOUT;
2269
			else
P
Pierre Ossman 已提交
2270
				host->mrq->cmd->error = -ETIMEDOUT;
2271 2272 2273 2274 2275

			tasklet_schedule(&host->finish_tasklet);
		}
	}

2276
	mmiowb();
2277 2278 2279 2280 2281 2282 2283 2284 2285
	spin_unlock_irqrestore(&host->lock, flags);
}

/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

2286
static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask, u32 *mask)
2287 2288 2289 2290
{
	BUG_ON(intmask == 0);

	if (!host->cmd) {
2291 2292
		pr_err("%s: Got command interrupt 0x%08x even though no command operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2293 2294 2295 2296
		sdhci_dumpregs(host);
		return;
	}

2297 2298 2299 2300 2301 2302
	if (intmask & (SDHCI_INT_TIMEOUT | SDHCI_INT_CRC |
		       SDHCI_INT_END_BIT | SDHCI_INT_INDEX)) {
		if (intmask & SDHCI_INT_TIMEOUT)
			host->cmd->error = -ETIMEDOUT;
		else
			host->cmd->error = -EILSEQ;
2303

2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320
		/*
		 * If this command initiates a data phase and a response
		 * CRC error is signalled, the card can start transferring
		 * data - the card may have received the command without
		 * error.  We must not terminate the mmc_request early.
		 *
		 * If the card did not receive the command or returned an
		 * error which prevented it sending data, the data phase
		 * will time out.
		 */
		if (host->cmd->data &&
		    (intmask & (SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)) ==
		     SDHCI_INT_CRC) {
			host->cmd = NULL;
			return;
		}

2321
		tasklet_schedule(&host->finish_tasklet);
2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337
		return;
	}

	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * Unfortunately this is overloaded on the "data complete"
	 * interrupt, so we need to take some care when handling
	 * it.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
	if (host->cmd->flags & MMC_RSP_BUSY) {
		if (host->cmd->data)
2338
			DBG("Cannot wait for busy signal when also doing a data transfer");
2339 2340 2341 2342
		else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ)
				&& !host->busy_handle) {
			/* Mark that command complete before busy is ended */
			host->busy_handle = 1;
2343
			return;
2344
		}
2345 2346 2347

		/* The controller does not support the end-of-busy IRQ,
		 * fall through and take the SDHCI_INT_RESPONSE */
2348 2349 2350
	} else if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
		   host->cmd->opcode == MMC_STOP_TRANSMISSION && !host->data) {
		*mask &= ~SDHCI_INT_DATA_END;
2351 2352 2353
	}

	if (intmask & SDHCI_INT_RESPONSE)
2354
		sdhci_finish_command(host);
2355 2356
}

2357
#ifdef CONFIG_MMC_DEBUG
2358
static void sdhci_adma_show_error(struct sdhci_host *host)
2359 2360
{
	const char *name = mmc_hostname(host->mmc);
2361
	void *desc = host->adma_table;
2362 2363 2364 2365

	sdhci_dumpregs(host);

	while (true) {
2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378
		struct sdhci_adma2_64_desc *dma_desc = desc;

		if (host->flags & SDHCI_USE_64_BIT_DMA)
			DBG("%s: %p: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    name, desc, le32_to_cpu(dma_desc->addr_hi),
			    le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
		else
			DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    name, desc, le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
2379

2380
		desc += host->desc_sz;
2381

2382
		if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
2383 2384 2385 2386
			break;
	}
}
#else
2387
static void sdhci_adma_show_error(struct sdhci_host *host) { }
2388 2389
#endif

2390 2391
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
2392
	u32 command;
2393 2394
	BUG_ON(intmask == 0);

2395 2396
	/* CMD19 generates _only_ Buffer Read Ready interrupt */
	if (intmask & SDHCI_INT_DATA_AVAIL) {
2397 2398 2399
		command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
		if (command == MMC_SEND_TUNING_BLOCK ||
		    command == MMC_SEND_TUNING_BLOCK_HS200) {
2400 2401 2402 2403 2404 2405
			host->tuning_done = 1;
			wake_up(&host->buf_ready_int);
			return;
		}
	}

2406 2407
	if (!host->data) {
		/*
2408 2409 2410
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
2411
		 */
2412
		if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
2413 2414 2415 2416 2417
			if (intmask & SDHCI_INT_DATA_TIMEOUT) {
				host->cmd->error = -ETIMEDOUT;
				tasklet_schedule(&host->finish_tasklet);
				return;
			}
2418
			if (intmask & SDHCI_INT_DATA_END) {
2419 2420 2421 2422 2423 2424 2425 2426 2427
				/*
				 * Some cards handle busy-end interrupt
				 * before the command completed, so make
				 * sure we do things in the proper order.
				 */
				if (host->busy_handle)
					sdhci_finish_command(host);
				else
					host->busy_handle = 1;
2428 2429 2430
				return;
			}
		}
2431

2432 2433
		pr_err("%s: Got data interrupt 0x%08x even though no data operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2434 2435 2436 2437 2438 2439
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
2440
		host->data->error = -ETIMEDOUT;
2441 2442 2443 2444 2445
	else if (intmask & SDHCI_INT_DATA_END_BIT)
		host->data->error = -EILSEQ;
	else if ((intmask & SDHCI_INT_DATA_CRC) &&
		SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
			!= MMC_BUS_TEST_R)
P
Pierre Ossman 已提交
2446
		host->data->error = -EILSEQ;
2447
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
2448
		pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
2449
		sdhci_adma_show_error(host);
2450
		host->data->error = -EIO;
2451 2452
		if (host->ops->adma_workaround)
			host->ops->adma_workaround(host, intmask);
2453
	}
2454

P
Pierre Ossman 已提交
2455
	if (host->data->error)
2456 2457
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
2458
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
2459 2460
			sdhci_transfer_pio(host);

2461 2462 2463 2464
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
2465 2466 2467 2468
		 *
		 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
		 * should return a valid address to continue from, but as
		 * some controllers are faulty, don't trust them.
2469
		 */
2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486
		if (intmask & SDHCI_INT_DMA_END) {
			u32 dmastart, dmanow;
			dmastart = sg_dma_address(host->data->sg);
			dmanow = dmastart + host->data->bytes_xfered;
			/*
			 * Force update to the next DMA block boundary.
			 */
			dmanow = (dmanow &
				~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
				SDHCI_DEFAULT_BOUNDARY_SIZE;
			host->data->bytes_xfered = dmanow - dmastart;
			DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
				" next 0x%08x\n",
				mmc_hostname(host->mmc), dmastart,
				host->data->bytes_xfered, dmanow);
			sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
		}
2487

2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499
		if (intmask & SDHCI_INT_DATA_END) {
			if (host->cmd) {
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
2500 2501 2502
	}
}

2503
static irqreturn_t sdhci_irq(int irq, void *dev_id)
2504
{
2505
	irqreturn_t result = IRQ_NONE;
2506
	struct sdhci_host *host = dev_id;
2507
	u32 intmask, mask, unexpected = 0;
2508
	int max_loops = 16;
2509 2510 2511

	spin_lock(&host->lock);

2512
	if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
2513
		spin_unlock(&host->lock);
2514
		return IRQ_NONE;
2515 2516
	}

2517
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
2518
	if (!intmask || intmask == 0xffffffff) {
2519 2520 2521 2522
		result = IRQ_NONE;
		goto out;
	}

2523 2524 2525 2526 2527
	do {
		/* Clear selected interrupts. */
		mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
				  SDHCI_INT_BUS_POWER);
		sdhci_writel(host, mask, SDHCI_INT_STATUS);
2528

2529 2530
		DBG("*** %s got interrupt: 0x%08x\n",
			mmc_hostname(host->mmc), intmask);
2531

2532 2533 2534
		if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
			u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
2535

2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546
			/*
			 * There is a observation on i.mx esdhc.  INSERT
			 * bit will be immediately set again when it gets
			 * cleared, if a card is inserted.  We have to mask
			 * the irq to prevent interrupt storm which will
			 * freeze the system.  And the REMOVE gets the
			 * same situation.
			 *
			 * More testing are needed here to ensure it works
			 * for other platforms though.
			 */
2547 2548 2549 2550 2551 2552
			host->ier &= ~(SDHCI_INT_CARD_INSERT |
				       SDHCI_INT_CARD_REMOVE);
			host->ier |= present ? SDHCI_INT_CARD_REMOVE :
					       SDHCI_INT_CARD_INSERT;
			sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
			sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2553 2554 2555

			sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
				     SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
2556 2557 2558 2559

			host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
						       SDHCI_INT_CARD_REMOVE);
			result = IRQ_WAKE_THREAD;
2560
		}
2561

2562
		if (intmask & SDHCI_INT_CMD_MASK)
2563 2564
			sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK,
				      &intmask);
2565

2566 2567
		if (intmask & SDHCI_INT_DATA_MASK)
			sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2568

2569 2570 2571
		if (intmask & SDHCI_INT_BUS_POWER)
			pr_err("%s: Card is consuming too much power!\n",
				mmc_hostname(host->mmc));
2572

2573 2574 2575 2576 2577
		if (intmask & SDHCI_INT_CARD_INT) {
			sdhci_enable_sdio_irq_nolock(host, false);
			host->thread_isr |= SDHCI_INT_CARD_INT;
			result = IRQ_WAKE_THREAD;
		}
P
Pierre Ossman 已提交
2578

2579 2580 2581 2582
		intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
			     SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
			     SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
			     SDHCI_INT_CARD_INT);
P
Pierre Ossman 已提交
2583

2584 2585 2586 2587
		if (intmask) {
			unexpected |= intmask;
			sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		}
2588

2589 2590
		if (result == IRQ_NONE)
			result = IRQ_HANDLED;
2591

2592 2593
		intmask = sdhci_readl(host, SDHCI_INT_STATUS);
	} while (intmask && --max_loops);
2594 2595 2596
out:
	spin_unlock(&host->lock);

2597 2598 2599 2600 2601
	if (unexpected) {
		pr_err("%s: Unexpected interrupt 0x%08x.\n",
			   mmc_hostname(host->mmc), unexpected);
		sdhci_dumpregs(host);
	}
P
Pierre Ossman 已提交
2602

2603 2604 2605
	return result;
}

2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616
static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
{
	struct sdhci_host *host = dev_id;
	unsigned long flags;
	u32 isr;

	spin_lock_irqsave(&host->lock, flags);
	isr = host->thread_isr;
	host->thread_isr = 0;
	spin_unlock_irqrestore(&host->lock, flags);

2617 2618 2619 2620 2621
	if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
		sdhci_card_event(host->mmc);
		mmc_detect_change(host->mmc, msecs_to_jiffies(200));
	}

2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633
	if (isr & SDHCI_INT_CARD_INT) {
		sdio_run_irqs(host->mmc);

		spin_lock_irqsave(&host->lock, flags);
		if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
			sdhci_enable_sdio_irq_nolock(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}

	return isr ? IRQ_HANDLED : IRQ_NONE;
}

2634 2635 2636 2637 2638 2639 2640
/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM
K
Kevin Liu 已提交
2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655
void sdhci_enable_irq_wakeups(struct sdhci_host *host)
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val |= mask ;
	/* Avoid fake wake up */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);

2656
static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
K
Kevin Liu 已提交
2657 2658 2659 2660 2661 2662 2663 2664 2665
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
2666

2667
int sdhci_suspend_host(struct sdhci_host *host)
2668
{
2669 2670
	sdhci_disable_card_detection(host);

2671 2672
	mmc_retune_timer_stop(host->mmc);
	mmc_retune_needed(host->mmc);
2673

K
Kevin Liu 已提交
2674
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
2675 2676 2677
		host->ier = 0;
		sdhci_writel(host, 0, SDHCI_INT_ENABLE);
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
K
Kevin Liu 已提交
2678 2679 2680 2681 2682
		free_irq(host->irq, host);
	} else {
		sdhci_enable_irq_wakeups(host);
		enable_irq_wake(host->irq);
	}
2683
	return 0;
2684 2685
}

2686
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
2687

2688 2689
int sdhci_resume_host(struct sdhci_host *host)
{
2690
	int ret = 0;
2691

2692
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2693 2694 2695
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
2696

2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707
	if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
	    (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
		/* Card keeps power but host controller does not */
		sdhci_init(host, 0);
		host->pwr = 0;
		host->clock = 0;
		sdhci_do_set_ios(host, &host->mmc->ios);
	} else {
		sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
		mmiowb();
	}
2708

2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
		ret = request_threaded_irq(host->irq, sdhci_irq,
					   sdhci_thread_irq, IRQF_SHARED,
					   mmc_hostname(host->mmc), host);
		if (ret)
			return ret;
	} else {
		sdhci_disable_irq_wakeups(host);
		disable_irq_wake(host->irq);
	}

2720 2721
	sdhci_enable_card_detection(host);

2722
	return ret;
2723 2724
}

2725
EXPORT_SYMBOL_GPL(sdhci_resume_host);
2726 2727 2728 2729 2730

int sdhci_runtime_suspend_host(struct sdhci_host *host)
{
	unsigned long flags;

2731 2732
	mmc_retune_timer_stop(host->mmc);
	mmc_retune_needed(host->mmc);
2733 2734

	spin_lock_irqsave(&host->lock, flags);
2735 2736 2737
	host->ier &= SDHCI_INT_CARD_INT;
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2738 2739
	spin_unlock_irqrestore(&host->lock, flags);

2740
	synchronize_hardirq(host->irq);
2741 2742 2743 2744 2745

	spin_lock_irqsave(&host->lock, flags);
	host->runtime_suspended = true;
	spin_unlock_irqrestore(&host->lock, flags);

2746
	return 0;
2747 2748 2749 2750 2751 2752
}
EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);

int sdhci_runtime_resume_host(struct sdhci_host *host)
{
	unsigned long flags;
2753
	int host_flags = host->flags;
2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764

	if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}

	sdhci_init(host, 0);

	/* Force clock and power re-program */
	host->pwr = 0;
	host->clock = 0;
2765
	sdhci_do_start_signal_voltage_switch(host, &host->mmc->ios);
2766 2767
	sdhci_do_set_ios(host, &host->mmc->ios);

2768 2769 2770 2771 2772 2773
	if ((host_flags & SDHCI_PV_ENABLED) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
		spin_lock_irqsave(&host->lock, flags);
		sdhci_enable_preset_value(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}
2774 2775 2776 2777 2778 2779

	spin_lock_irqsave(&host->lock, flags);

	host->runtime_suspended = false;

	/* Enable SDIO IRQ */
2780
	if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
2781 2782 2783 2784 2785 2786 2787
		sdhci_enable_sdio_irq_nolock(host, true);

	/* Enable Card Detection */
	sdhci_enable_card_detection(host);

	spin_unlock_irqrestore(&host->lock, flags);

2788
	return 0;
2789 2790 2791
}
EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);

2792
#endif /* CONFIG_PM */
2793

2794 2795
/*****************************************************************************\
 *                                                                           *
2796
 * Device allocation/registration                                            *
2797 2798 2799
 *                                                                           *
\*****************************************************************************/

2800 2801
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
2802 2803 2804 2805
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

2806
	WARN_ON(dev == NULL);
2807

2808
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
2809
	if (!mmc)
2810
		return ERR_PTR(-ENOMEM);
2811 2812 2813

	host = mmc_priv(mmc);
	host->mmc = mmc;
2814 2815
	host->mmc_host_ops = sdhci_ops;
	mmc->ops = &host->mmc_host_ops;
2816

2817 2818
	return host;
}
2819

2820
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
2821

2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851
static int sdhci_set_dma_mask(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;
	struct device *dev = mmc_dev(mmc);
	int ret = -EINVAL;

	if (host->quirks2 & SDHCI_QUIRK2_BROKEN_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_64_BIT_DMA;

	/* Try 64-bit mask if hardware is capable  of it */
	if (host->flags & SDHCI_USE_64_BIT_DMA) {
		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64));
		if (ret) {
			pr_warn("%s: Failed to set 64-bit DMA mask.\n",
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_64_BIT_DMA;
		}
	}

	/* 32-bit mask as default & fallback */
	if (ret) {
		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
		if (ret)
			pr_warn("%s: Failed to set 32-bit DMA mask.\n",
				mmc_hostname(mmc));
	}

	return ret;
}

2852 2853 2854
int sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc;
2855
	u32 caps[2] = {0, 0};
2856 2857
	u32 max_current_caps;
	unsigned int ocr_avail;
2858
	unsigned int override_timeout_clk;
2859
	u32 max_clk;
2860
	int ret;
2861

2862 2863 2864
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
2865

2866
	mmc = host->mmc;
2867

2868 2869
	if (debug_quirks)
		host->quirks = debug_quirks;
2870 2871
	if (debug_quirks2)
		host->quirks2 = debug_quirks2;
2872

2873 2874
	override_timeout_clk = host->timeout_clk;

2875
	sdhci_do_reset(host, SDHCI_RESET_ALL);
2876

2877
	host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
2878 2879
	host->version = (host->version & SDHCI_SPEC_VER_MASK)
				>> SDHCI_SPEC_VER_SHIFT;
2880
	if (host->version > SDHCI_SPEC_300) {
2881 2882
		pr_err("%s: Unknown controller version (%d). You may experience problems.\n",
		       mmc_hostname(mmc), host->version);
2883 2884
	}

2885
	caps[0] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ? host->caps :
2886
		sdhci_readl(host, SDHCI_CAPABILITIES);
2887

2888 2889 2890 2891
	if (host->version >= SDHCI_SPEC_300)
		caps[1] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ?
			host->caps1 :
			sdhci_readl(host, SDHCI_CAPABILITIES_1);
2892

2893
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
2894
		host->flags |= SDHCI_USE_SDMA;
2895
	else if (!(caps[0] & SDHCI_CAN_DO_SDMA))
2896
		DBG("Controller doesn't have SDMA capability\n");
2897
	else
2898
		host->flags |= SDHCI_USE_SDMA;
2899

2900
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
2901
		(host->flags & SDHCI_USE_SDMA)) {
R
Rolf Eike Beer 已提交
2902
		DBG("Disabling DMA as it is marked broken\n");
2903
		host->flags &= ~SDHCI_USE_SDMA;
2904 2905
	}

2906 2907
	if ((host->version >= SDHCI_SPEC_200) &&
		(caps[0] & SDHCI_CAN_DO_ADMA2))
2908
		host->flags |= SDHCI_USE_ADMA;
2909 2910 2911 2912 2913 2914 2915

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

2916 2917 2918 2919 2920 2921 2922
	/*
	 * It is assumed that a 64-bit capable device has set a 64-bit DMA mask
	 * and *must* do 64-bit DMA.  A driver has the opportunity to change
	 * that during the first call to ->enable_dma().  Similarly
	 * SDHCI_QUIRK2_BROKEN_64_BIT_DMA must be left to the drivers to
	 * implement.
	 */
2923
	if (caps[0] & SDHCI_CAN_64BIT)
2924 2925
		host->flags |= SDHCI_USE_64_BIT_DMA;

2926
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937
		ret = sdhci_set_dma_mask(host);

		if (!ret && host->ops->enable_dma)
			ret = host->ops->enable_dma(host);

		if (ret) {
			pr_warn("%s: No suitable DMA available - falling back to PIO\n",
				mmc_hostname(mmc));
			host->flags &= ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);

			ret = 0;
2938 2939 2940
		}
	}

2941 2942 2943 2944
	/* SDMA does not support 64-bit DMA */
	if (host->flags & SDHCI_USE_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_SDMA;

2945
	if (host->flags & SDHCI_USE_ADMA) {
2946 2947 2948
		dma_addr_t dma;
		void *buf;

2949
		/*
2950 2951 2952 2953
		 * The DMA descriptor table size is calculated as the maximum
		 * number of segments times 2, to allow for an alignment
		 * descriptor for each segment, plus 1 for a nop end descriptor,
		 * all multipled by the descriptor size.
2954
		 */
2955 2956 2957 2958 2959 2960 2961 2962 2963
		if (host->flags & SDHCI_USE_64_BIT_DMA) {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_64_DESC_SZ;
			host->desc_sz = SDHCI_ADMA2_64_DESC_SZ;
		} else {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_32_DESC_SZ;
			host->desc_sz = SDHCI_ADMA2_32_DESC_SZ;
		}
2964

2965
		host->align_buffer_sz = SDHCI_MAX_SEGS * SDHCI_ADMA2_ALIGN;
2966 2967 2968
		buf = dma_alloc_coherent(mmc_dev(mmc), host->align_buffer_sz +
					 host->adma_table_sz, &dma, GFP_KERNEL);
		if (!buf) {
J
Joe Perches 已提交
2969
			pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
2970 2971
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
2972 2973
		} else if ((dma + host->align_buffer_sz) &
			   (SDHCI_ADMA2_DESC_ALIGN - 1)) {
J
Joe Perches 已提交
2974 2975
			pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
				mmc_hostname(mmc));
2976
			host->flags &= ~SDHCI_USE_ADMA;
2977 2978 2979 2980 2981
			dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
					  host->adma_table_sz, buf, dma);
		} else {
			host->align_buffer = buf;
			host->align_addr = dma;
2982

2983 2984 2985
			host->adma_table = buf + host->align_buffer_sz;
			host->adma_addr = dma + host->align_buffer_sz;
		}
2986 2987
	}

2988 2989 2990 2991 2992
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
2993
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
2994
		host->dma_mask = DMA_BIT_MASK(64);
2995
		mmc_dev(mmc)->dma_mask = &host->dma_mask;
2996
	}
2997

2998
	if (host->version >= SDHCI_SPEC_300)
2999
		host->max_clk = (caps[0] & SDHCI_CLOCK_V3_BASE_MASK)
3000 3001
			>> SDHCI_CLOCK_BASE_SHIFT;
	else
3002
		host->max_clk = (caps[0] & SDHCI_CLOCK_BASE_MASK)
3003 3004
			>> SDHCI_CLOCK_BASE_SHIFT;

3005
	host->max_clk *= 1000000;
3006 3007
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
3008
		if (!host->ops->get_max_clock) {
3009 3010
			pr_err("%s: Hardware doesn't specify base clock frequency.\n",
			       mmc_hostname(mmc));
3011 3012
			ret = -ENODEV;
			goto undma;
3013 3014
		}
		host->max_clk = host->ops->get_max_clock(host);
3015
	}
3016

3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032
	/*
	 * In case of Host Controller v3.00, find out whether clock
	 * multiplier is supported.
	 */
	host->clk_mul = (caps[1] & SDHCI_CLOCK_MUL_MASK) >>
			SDHCI_CLOCK_MUL_SHIFT;

	/*
	 * In case the value in Clock Multiplier is 0, then programmable
	 * clock mode is not supported, otherwise the actual clock
	 * multiplier is one more than the value of Clock Multiplier
	 * in the Capabilities Register.
	 */
	if (host->clk_mul)
		host->clk_mul += 1;

3033 3034 3035
	/*
	 * Set host parameters.
	 */
3036 3037
	max_clk = host->max_clk;

3038
	if (host->ops->get_min_clock)
3039
		mmc->f_min = host->ops->get_min_clock(host);
3040 3041 3042
	else if (host->version >= SDHCI_SPEC_300) {
		if (host->clk_mul) {
			mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
3043
			max_clk = host->max_clk * host->clk_mul;
3044 3045 3046
		} else
			mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
	} else
3047
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
3048

3049
	if (!mmc->f_max || mmc->f_max > max_clk)
3050 3051
		mmc->f_max = max_clk;

3052 3053 3054 3055 3056 3057 3058 3059 3060 3061
	if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
		host->timeout_clk = (caps[0] & SDHCI_TIMEOUT_CLK_MASK) >>
					SDHCI_TIMEOUT_CLK_SHIFT;
		if (host->timeout_clk == 0) {
			if (host->ops->get_timeout_clock) {
				host->timeout_clk =
					host->ops->get_timeout_clock(host);
			} else {
				pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
					mmc_hostname(mmc));
3062 3063
				ret = -ENODEV;
				goto undma;
3064
			}
3065 3066
		}

3067 3068
		if (caps[0] & SDHCI_TIMEOUT_CLK_UNIT)
			host->timeout_clk *= 1000;
3069

3070 3071 3072
		if (override_timeout_clk)
			host->timeout_clk = override_timeout_clk;

3073
		mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
3074
			host->ops->get_max_timeout_count(host) : 1 << 27;
3075 3076
		mmc->max_busy_timeout /= host->timeout_clk;
	}
3077

3078
	mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
3079
	mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
3080 3081 3082

	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
		host->flags |= SDHCI_AUTO_CMD12;
3083

3084
	/* Auto-CMD23 stuff only works in ADMA or PIO. */
A
Andrei Warkentin 已提交
3085
	if ((host->version >= SDHCI_SPEC_300) &&
3086
	    ((host->flags & SDHCI_USE_ADMA) ||
3087 3088
	     !(host->flags & SDHCI_USE_SDMA)) &&
	     !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
3089 3090 3091 3092 3093 3094
		host->flags |= SDHCI_AUTO_CMD23;
		DBG("%s: Auto-CMD23 available\n", mmc_hostname(mmc));
	} else {
		DBG("%s: Auto-CMD23 unavailable\n", mmc_hostname(mmc));
	}

3095 3096 3097 3098 3099 3100 3101
	/*
	 * A controller may support 8-bit width, but the board itself
	 * might not have the pins brought out.  Boards that support
	 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
	 * their platform code before calling sdhci_add_host(), and we
	 * won't assume 8-bit width for hosts without that CAP.
	 */
3102
	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
3103
		mmc->caps |= MMC_CAP_4_BIT_DATA;
3104

3105 3106 3107
	if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
		mmc->caps &= ~MMC_CAP_CMD23;

3108
	if (caps[0] & SDHCI_CAN_DO_HISPD)
3109
		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
3110

3111
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
3112 3113
	    !(mmc->caps & MMC_CAP_NONREMOVABLE) &&
	    IS_ERR_VALUE(mmc_gpio_get_cd(host->mmc)))
3114 3115
		mmc->caps |= MMC_CAP_NEEDS_POLL;

3116
	/* If there are external regulators, get them */
3117 3118 3119
	ret = mmc_regulator_get_supply(mmc);
	if (ret == -EPROBE_DEFER)
		goto undma;
3120

3121
	/* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
3122 3123 3124 3125
	if (!IS_ERR(mmc->supply.vqmmc)) {
		ret = regulator_enable(mmc->supply.vqmmc);
		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
						    1950000))
3126 3127 3128
			caps[1] &= ~(SDHCI_SUPPORT_SDR104 |
					SDHCI_SUPPORT_SDR50 |
					SDHCI_SUPPORT_DDR50);
3129 3130 3131
		if (ret) {
			pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
				mmc_hostname(mmc), ret);
3132
			mmc->supply.vqmmc = ERR_PTR(-EINVAL);
3133
		}
3134
	}
3135

3136 3137 3138 3139
	if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V)
		caps[1] &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
		       SDHCI_SUPPORT_DDR50);

3140 3141 3142
	/* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
	if (caps[1] & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
		       SDHCI_SUPPORT_DDR50))
3143 3144 3145
		mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;

	/* SDR104 supports also implies SDR50 support */
3146
	if (caps[1] & SDHCI_SUPPORT_SDR104) {
3147
		mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
3148 3149 3150
		/* SD3.0: SDR104 is supported so (for eMMC) the caps2
		 * field can be promoted to support HS200.
		 */
3151
		if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
3152
			mmc->caps2 |= MMC_CAP2_HS200;
3153
	} else if (caps[1] & SDHCI_SUPPORT_SDR50)
3154 3155
		mmc->caps |= MMC_CAP_UHS_SDR50;

3156 3157 3158 3159
	if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
	    (caps[1] & SDHCI_SUPPORT_HS400))
		mmc->caps2 |= MMC_CAP2_HS400;

3160 3161 3162 3163 3164 3165
	if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
	    (IS_ERR(mmc->supply.vqmmc) ||
	     !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
					     1300000)))
		mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;

3166 3167
	if ((caps[1] & SDHCI_SUPPORT_DDR50) &&
		!(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
3168 3169
		mmc->caps |= MMC_CAP_UHS_DDR50;

3170
	/* Does the host need tuning for SDR50? */
3171 3172 3173
	if (caps[1] & SDHCI_USE_SDR50_TUNING)
		host->flags |= SDHCI_SDR50_NEEDS_TUNING;

3174
	/* Does the host need tuning for SDR104 / HS200? */
3175
	if (mmc->caps2 & MMC_CAP2_HS200)
3176
		host->flags |= SDHCI_SDR104_NEEDS_TUNING;
3177

3178 3179 3180 3181 3182 3183 3184 3185
	/* Driver Type(s) (A, C, D) supported by the host */
	if (caps[1] & SDHCI_DRIVER_TYPE_A)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
	if (caps[1] & SDHCI_DRIVER_TYPE_C)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
	if (caps[1] & SDHCI_DRIVER_TYPE_D)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_D;

3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200
	/* Initial value for re-tuning timer count */
	host->tuning_count = (caps[1] & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
			      SDHCI_RETUNING_TIMER_COUNT_SHIFT;

	/*
	 * In case Re-tuning Timer is not disabled, the actual value of
	 * re-tuning timer will be 2 ^ (n - 1).
	 */
	if (host->tuning_count)
		host->tuning_count = 1 << (host->tuning_count - 1);

	/* Re-tuning mode supported by the Host Controller */
	host->tuning_mode = (caps[1] & SDHCI_RETUNING_MODE_MASK) >>
			     SDHCI_RETUNING_MODE_SHIFT;

3201
	ocr_avail = 0;
3202

3203 3204 3205 3206 3207 3208 3209 3210
	/*
	 * According to SD Host Controller spec v3.00, if the Host System
	 * can afford more than 150mA, Host Driver should set XPC to 1. Also
	 * the value is meaningful only if Voltage Support in the Capabilities
	 * register is set. The actual current value is 4 times the register
	 * value.
	 */
	max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
3211
	if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
3212
		int curr = regulator_get_current_limit(mmc->supply.vmmc);
3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225
		if (curr > 0) {

			/* convert to SDHCI_MAX_CURRENT format */
			curr = curr/1000;  /* convert to mA */
			curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;

			curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
			max_current_caps =
				(curr << SDHCI_MAX_CURRENT_330_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_300_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_180_SHIFT);
		}
	}
3226 3227

	if (caps[0] & SDHCI_CAN_VDD_330) {
3228
		ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
3229

A
Aaron Lu 已提交
3230
		mmc->max_current_330 = ((max_current_caps &
3231 3232 3233 3234 3235
				   SDHCI_MAX_CURRENT_330_MASK) >>
				   SDHCI_MAX_CURRENT_330_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
	if (caps[0] & SDHCI_CAN_VDD_300) {
3236
		ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
3237

A
Aaron Lu 已提交
3238
		mmc->max_current_300 = ((max_current_caps &
3239 3240 3241 3242 3243
				   SDHCI_MAX_CURRENT_300_MASK) >>
				   SDHCI_MAX_CURRENT_300_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
	if (caps[0] & SDHCI_CAN_VDD_180) {
3244 3245
		ocr_avail |= MMC_VDD_165_195;

A
Aaron Lu 已提交
3246
		mmc->max_current_180 = ((max_current_caps &
3247 3248 3249 3250 3251
				   SDHCI_MAX_CURRENT_180_MASK) >>
				   SDHCI_MAX_CURRENT_180_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}

3252 3253 3254 3255 3256
	/* If OCR set by host, use it instead. */
	if (host->ocr_mask)
		ocr_avail = host->ocr_mask;

	/* If OCR set by external regulators, give it highest prio. */
3257
	if (mmc->ocr_avail)
3258
		ocr_avail = mmc->ocr_avail;
3259

3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271
	mmc->ocr_avail = ocr_avail;
	mmc->ocr_avail_sdio = ocr_avail;
	if (host->ocr_avail_sdio)
		mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
	mmc->ocr_avail_sd = ocr_avail;
	if (host->ocr_avail_sd)
		mmc->ocr_avail_sd &= host->ocr_avail_sd;
	else /* normal SD controllers don't support 1.8V */
		mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
	mmc->ocr_avail_mmc = ocr_avail;
	if (host->ocr_avail_mmc)
		mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
3272 3273

	if (mmc->ocr_avail == 0) {
3274 3275
		pr_err("%s: Hardware doesn't report any support voltages.\n",
		       mmc_hostname(mmc));
3276 3277
		ret = -ENODEV;
		goto unreg;
3278 3279
	}

3280 3281 3282
	spin_lock_init(&host->lock);

	/*
3283 3284
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
3285
	 */
3286
	if (host->flags & SDHCI_USE_ADMA)
3287
		mmc->max_segs = SDHCI_MAX_SEGS;
3288
	else if (host->flags & SDHCI_USE_SDMA)
3289
		mmc->max_segs = 1;
3290
	else /* PIO */
3291
		mmc->max_segs = SDHCI_MAX_SEGS;
3292 3293

	/*
3294 3295 3296
	 * Maximum number of sectors in one transfer. Limited by SDMA boundary
	 * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
	 * is less anyway.
3297
	 */
3298
	mmc->max_req_size = 524288;
3299 3300 3301

	/*
	 * Maximum segment size. Could be one segment with the maximum number
3302 3303
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
3304
	 */
3305 3306 3307 3308 3309 3310
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
			mmc->max_seg_size = 65535;
		else
			mmc->max_seg_size = 65536;
	} else {
3311
		mmc->max_seg_size = mmc->max_req_size;
3312
	}
3313

3314 3315 3316 3317
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
3318 3319 3320
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
3321
		mmc->max_blk_size = (caps[0] & SDHCI_MAX_BLOCK_MASK) >>
3322 3323
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
J
Joe Perches 已提交
3324 3325
			pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
				mmc_hostname(mmc));
3326 3327 3328 3329 3330
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
3331

3332 3333 3334
	/*
	 * Maximum block count.
	 */
3335
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
3336

3337 3338 3339 3340 3341 3342
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

3343
	setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
3344

3345
	init_waitqueue_head(&host->buf_ready_int);
3346

3347 3348
	sdhci_init(host, 0);

3349 3350
	ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
				   IRQF_SHARED,	mmc_hostname(mmc), host);
3351 3352 3353
	if (ret) {
		pr_err("%s: Failed to request IRQ %d: %d\n",
		       mmc_hostname(mmc), host->irq, ret);
3354
		goto untasklet;
3355
	}
3356 3357 3358 3359 3360

#ifdef CONFIG_MMC_DEBUG
	sdhci_dumpregs(host);
#endif

3361
	ret = sdhci_led_register(host);
3362 3363 3364
	if (ret) {
		pr_err("%s: Failed to register LED device: %d\n",
		       mmc_hostname(mmc), ret);
3365
		goto unirq;
3366
	}
3367

3368 3369
	mmiowb();

3370 3371 3372
	ret = mmc_add_host(mmc);
	if (ret)
		goto unled;
3373

3374
	pr_info("%s: SDHCI controller on %s [%s] using %s\n",
3375
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
3376 3377
		(host->flags & SDHCI_USE_ADMA) ?
		(host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
3378
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
3379

3380 3381
	sdhci_enable_card_detection(host);

3382 3383
	return 0;

3384
unled:
3385
	sdhci_led_unregister(host);
3386
unirq:
3387
	sdhci_do_reset(host, SDHCI_RESET_ALL);
3388 3389
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3390
	free_irq(host->irq, host);
3391
untasklet:
3392
	tasklet_kill(&host->finish_tasklet);
3393 3394 3395 3396 3397 3398 3399 3400 3401 3402
unreg:
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
undma:
	if (host->align_buffer)
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
	host->adma_table = NULL;
	host->align_buffer = NULL;
3403 3404 3405 3406

	return ret;
}

3407
EXPORT_SYMBOL_GPL(sdhci_add_host);
3408

P
Pierre Ossman 已提交
3409
void sdhci_remove_host(struct sdhci_host *host, int dead)
3410
{
3411
	struct mmc_host *mmc = host->mmc;
P
Pierre Ossman 已提交
3412 3413 3414 3415 3416 3417 3418 3419
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

		if (host->mrq) {
3420
			pr_err("%s: Controller removed during "
3421
				" transfer!\n", mmc_hostname(mmc));
P
Pierre Ossman 已提交
3422 3423 3424 3425 3426 3427 3428 3429

			host->mrq->cmd->error = -ENOMEDIUM;
			tasklet_schedule(&host->finish_tasklet);
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

3430 3431
	sdhci_disable_card_detection(host);

3432
	mmc_remove_host(mmc);
3433

3434
	sdhci_led_unregister(host);
3435

P
Pierre Ossman 已提交
3436
	if (!dead)
3437
		sdhci_do_reset(host, SDHCI_RESET_ALL);
3438

3439 3440
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3441 3442 3443 3444 3445
	free_irq(host->irq, host);

	del_timer_sync(&host->timer);

	tasklet_kill(&host->finish_tasklet);
3446

3447 3448
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
3449

3450
	if (host->align_buffer)
3451 3452 3453
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
3454

3455
	host->adma_table = NULL;
3456
	host->align_buffer = NULL;
3457 3458
}

3459
EXPORT_SYMBOL_GPL(sdhci_remove_host);
3460

3461
void sdhci_free_host(struct sdhci_host *host)
3462
{
3463
	mmc_free_host(host->mmc);
3464 3465
}

3466
EXPORT_SYMBOL_GPL(sdhci_free_host);
3467 3468 3469 3470 3471 3472 3473 3474 3475

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
3476
	pr_info(DRIVER_NAME
3477
		": Secure Digital Host Controller Interface driver\n");
3478
	pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
3479

3480
	return 0;
3481 3482 3483 3484 3485 3486 3487 3488 3489
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

3490
module_param(debug_quirks, uint, 0444);
3491
module_param(debug_quirks2, uint, 0444);
3492

3493
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
3494
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
3495
MODULE_LICENSE("GPL");
3496

3497
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
3498
MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");