sdhci.c 101.2 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16
 */

#include <linux/delay.h>
A
Adrian Hunter 已提交
17
#include <linux/ktime.h>
18
#include <linux/highmem.h>
19
#include <linux/io.h>
20
#include <linux/module.h>
21
#include <linux/dma-mapping.h>
22
#include <linux/slab.h>
23
#include <linux/scatterlist.h>
24
#include <linux/swiotlb.h>
M
Marek Szyprowski 已提交
25
#include <linux/regulator/consumer.h>
26
#include <linux/pm_runtime.h>
27
#include <linux/of.h>
28

29 30
#include <linux/leds.h>

31
#include <linux/mmc/mmc.h>
32
#include <linux/mmc/host.h>
33
#include <linux/mmc/card.h>
34
#include <linux/mmc/sdio.h>
35
#include <linux/mmc/slot-gpio.h>
36 37 38 39 40 41

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
42
	pr_debug("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)
43

44 45 46
#define SDHCI_DUMP(f, x...) \
	pr_err("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)

47 48
#define MAX_TUNING_LOOP 40

49
static unsigned int debug_quirks = 0;
50
static unsigned int debug_quirks2;
51

52 53
static void sdhci_finish_data(struct sdhci_host *);

54
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
55

56
void sdhci_dumpregs(struct sdhci_host *host)
57
{
58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93
	SDHCI_DUMP("============ SDHCI REGISTER DUMP ===========\n");

	SDHCI_DUMP("Sys addr:  0x%08x | Version:  0x%08x\n",
		   sdhci_readl(host, SDHCI_DMA_ADDRESS),
		   sdhci_readw(host, SDHCI_HOST_VERSION));
	SDHCI_DUMP("Blk size:  0x%08x | Blk cnt:  0x%08x\n",
		   sdhci_readw(host, SDHCI_BLOCK_SIZE),
		   sdhci_readw(host, SDHCI_BLOCK_COUNT));
	SDHCI_DUMP("Argument:  0x%08x | Trn mode: 0x%08x\n",
		   sdhci_readl(host, SDHCI_ARGUMENT),
		   sdhci_readw(host, SDHCI_TRANSFER_MODE));
	SDHCI_DUMP("Present:   0x%08x | Host ctl: 0x%08x\n",
		   sdhci_readl(host, SDHCI_PRESENT_STATE),
		   sdhci_readb(host, SDHCI_HOST_CONTROL));
	SDHCI_DUMP("Power:     0x%08x | Blk gap:  0x%08x\n",
		   sdhci_readb(host, SDHCI_POWER_CONTROL),
		   sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
	SDHCI_DUMP("Wake-up:   0x%08x | Clock:    0x%08x\n",
		   sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
		   sdhci_readw(host, SDHCI_CLOCK_CONTROL));
	SDHCI_DUMP("Timeout:   0x%08x | Int stat: 0x%08x\n",
		   sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
		   sdhci_readl(host, SDHCI_INT_STATUS));
	SDHCI_DUMP("Int enab:  0x%08x | Sig enab: 0x%08x\n",
		   sdhci_readl(host, SDHCI_INT_ENABLE),
		   sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
	SDHCI_DUMP("AC12 err:  0x%08x | Slot int: 0x%08x\n",
		   sdhci_readw(host, SDHCI_ACMD12_ERR),
		   sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
	SDHCI_DUMP("Caps:      0x%08x | Caps_1:   0x%08x\n",
		   sdhci_readl(host, SDHCI_CAPABILITIES),
		   sdhci_readl(host, SDHCI_CAPABILITIES_1));
	SDHCI_DUMP("Cmd:       0x%08x | Max curr: 0x%08x\n",
		   sdhci_readw(host, SDHCI_COMMAND),
		   sdhci_readl(host, SDHCI_MAX_CURRENT));
	SDHCI_DUMP("Resp[0]:   0x%08x | Resp[1]:  0x%08x\n",
94 95
		   sdhci_readl(host, SDHCI_RESPONSE),
		   sdhci_readl(host, SDHCI_RESPONSE + 4));
96
	SDHCI_DUMP("Resp[2]:   0x%08x | Resp[3]:  0x%08x\n",
97 98
		   sdhci_readl(host, SDHCI_RESPONSE + 8),
		   sdhci_readl(host, SDHCI_RESPONSE + 12));
99 100
	SDHCI_DUMP("Host ctl2: 0x%08x\n",
		   sdhci_readw(host, SDHCI_HOST_CONTROL2));
101

102
	if (host->flags & SDHCI_USE_ADMA) {
103 104 105 106 107 108 109 110 111 112
		if (host->flags & SDHCI_USE_64_BIT_DMA) {
			SDHCI_DUMP("ADMA Err:  0x%08x | ADMA Ptr: 0x%08x%08x\n",
				   sdhci_readl(host, SDHCI_ADMA_ERROR),
				   sdhci_readl(host, SDHCI_ADMA_ADDRESS_HI),
				   sdhci_readl(host, SDHCI_ADMA_ADDRESS));
		} else {
			SDHCI_DUMP("ADMA Err:  0x%08x | ADMA Ptr: 0x%08x\n",
				   sdhci_readl(host, SDHCI_ADMA_ERROR),
				   sdhci_readl(host, SDHCI_ADMA_ADDRESS));
		}
113
	}
114

115
	SDHCI_DUMP("============================================\n");
116
}
117
EXPORT_SYMBOL_GPL(sdhci_dumpregs);
118 119 120 121 122 123 124

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

125 126 127 128 129
static inline bool sdhci_data_line_cmd(struct mmc_command *cmd)
{
	return cmd->data || cmd->flags & MMC_RSP_BUSY;
}

130 131
static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
132
	u32 present;
133

134
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
135
	    !mmc_card_is_removable(host->mmc))
136 137
		return;

138 139 140
	if (enable) {
		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
141

142 143 144 145 146
		host->ier |= present ? SDHCI_INT_CARD_REMOVE :
				       SDHCI_INT_CARD_INSERT;
	} else {
		host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
	}
147 148 149

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
150 151 152 153 154 155 156 157 158 159 160 161
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
	if (host->bus_on)
		return;
	host->bus_on = true;
	pm_runtime_get_noresume(host->mmc->parent);
}

static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
	if (!host->bus_on)
		return;
	host->bus_on = false;
	pm_runtime_put_noidle(host->mmc->parent);
}

178
void sdhci_reset(struct sdhci_host *host, u8 mask)
179
{
A
Adrian Hunter 已提交
180
	ktime_t timeout;
181

182
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
183

184
	if (mask & SDHCI_RESET_ALL) {
185
		host->clock = 0;
186 187 188 189
		/* Reset-all turns off SD Bus Power */
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
	}
190

191
	/* Wait max 100 ms */
A
Adrian Hunter 已提交
192
	timeout = ktime_add_ms(ktime_get(), 100);
193 194

	/* hw clears the bit when it's done */
195
	while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
A
Adrian Hunter 已提交
196
		if (ktime_after(ktime_get(), timeout)) {
197
			pr_err("%s: Reset 0x%x never completed.\n",
198 199 200 201
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
A
Adrian Hunter 已提交
202
		udelay(10);
203
	}
204 205 206 207 208 209
}
EXPORT_SYMBOL_GPL(sdhci_reset);

static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
{
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
210 211 212
		struct mmc_host *mmc = host->mmc;

		if (!mmc->ops->get_cd(mmc))
213 214
			return;
	}
215

216
	host->ops->reset(host, mask);
217

218 219 220 221 222 223 224 225
	if (mask & SDHCI_RESET_ALL) {
		if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
			if (host->ops->enable_dma)
				host->ops->enable_dma(host);
		}

		/* Resetting the controller clears many */
		host->preset_enabled = false;
226
	}
227 228
}

229
static void sdhci_set_default_irqs(struct sdhci_host *host)
230
{
231 232 233 234 235 236
	host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
		    SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
		    SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
		    SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
		    SDHCI_INT_RESPONSE;

237 238 239 240
	if (host->tuning_mode == SDHCI_TUNING_MODE_2 ||
	    host->tuning_mode == SDHCI_TUNING_MODE_3)
		host->ier |= SDHCI_INT_RETUNE;

241 242
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
243 244 245 246 247 248 249 250 251 252 253 254
}

static void sdhci_init(struct sdhci_host *host, int soft)
{
	struct mmc_host *mmc = host->mmc;

	if (soft)
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
	else
		sdhci_do_reset(host, SDHCI_RESET_ALL);

	sdhci_set_default_irqs(host);
255

A
Adrian Hunter 已提交
256 257
	host->cqe_on = false;

258 259 260
	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
261
		mmc->ops->set_ios(mmc, &mmc->ios);
262
	}
263
}
264

265 266
static void sdhci_reinit(struct sdhci_host *host)
{
267
	sdhci_init(host, 0);
268
	sdhci_enable_card_detection(host);
269 270
}

271
static void __sdhci_led_activate(struct sdhci_host *host)
272 273 274
{
	u8 ctrl;

275
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
276
	ctrl |= SDHCI_CTRL_LED;
277
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
278 279
}

280
static void __sdhci_led_deactivate(struct sdhci_host *host)
281 282 283
{
	u8 ctrl;

284
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
285
	ctrl &= ~SDHCI_CTRL_LED;
286
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
287 288
}

289
#if IS_REACHABLE(CONFIG_LEDS_CLASS)
290
static void sdhci_led_control(struct led_classdev *led,
291
			      enum led_brightness brightness)
292 293 294 295 296 297
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

298 299 300
	if (host->runtime_suspended)
		goto out;

301
	if (brightness == LED_OFF)
302
		__sdhci_led_deactivate(host);
303
	else
304
		__sdhci_led_activate(host);
305
out:
306 307
	spin_unlock_irqrestore(&host->lock, flags);
}
308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357

static int sdhci_led_register(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;

	snprintf(host->led_name, sizeof(host->led_name),
		 "%s::", mmc_hostname(mmc));

	host->led.name = host->led_name;
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

	return led_classdev_register(mmc_dev(mmc), &host->led);
}

static void sdhci_led_unregister(struct sdhci_host *host)
{
	led_classdev_unregister(&host->led);
}

static inline void sdhci_led_activate(struct sdhci_host *host)
{
}

static inline void sdhci_led_deactivate(struct sdhci_host *host)
{
}

#else

static inline int sdhci_led_register(struct sdhci_host *host)
{
	return 0;
}

static inline void sdhci_led_unregister(struct sdhci_host *host)
{
}

static inline void sdhci_led_activate(struct sdhci_host *host)
{
	__sdhci_led_activate(host);
}

static inline void sdhci_led_deactivate(struct sdhci_host *host)
{
	__sdhci_led_deactivate(host);
}

358 359
#endif

360 361 362 363 364 365
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
366
static void sdhci_read_block_pio(struct sdhci_host *host)
367
{
368 369
	unsigned long flags;
	size_t blksize, len, chunk;
370
	u32 uninitialized_var(scratch);
371
	u8 *buf;
372

P
Pierre Ossman 已提交
373
	DBG("PIO reading\n");
374

P
Pierre Ossman 已提交
375
	blksize = host->data->blksz;
376
	chunk = 0;
377

378
	local_irq_save(flags);
379

P
Pierre Ossman 已提交
380
	while (blksize) {
F
Fabio Estevam 已提交
381
		BUG_ON(!sg_miter_next(&host->sg_miter));
382

383
		len = min(host->sg_miter.length, blksize);
384

385 386
		blksize -= len;
		host->sg_miter.consumed = len;
387

388
		buf = host->sg_miter.addr;
389

390 391
		while (len) {
			if (chunk == 0) {
392
				scratch = sdhci_readl(host, SDHCI_BUFFER);
393
				chunk = 4;
P
Pierre Ossman 已提交
394
			}
395 396 397 398 399 400 401

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
402
		}
P
Pierre Ossman 已提交
403
	}
404 405 406 407

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
408
}
409

P
Pierre Ossman 已提交
410 411
static void sdhci_write_block_pio(struct sdhci_host *host)
{
412 413 414 415
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
416

P
Pierre Ossman 已提交
417 418 419
	DBG("PIO writing\n");

	blksize = host->data->blksz;
420 421
	chunk = 0;
	scratch = 0;
422

423
	local_irq_save(flags);
424

P
Pierre Ossman 已提交
425
	while (blksize) {
F
Fabio Estevam 已提交
426
		BUG_ON(!sg_miter_next(&host->sg_miter));
P
Pierre Ossman 已提交
427

428 429 430 431 432 433
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
434

435 436 437 438 439 440 441 442
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
443
				sdhci_writel(host, scratch, SDHCI_BUFFER);
444 445
				chunk = 0;
				scratch = 0;
446 447 448
			}
		}
	}
449 450 451 452

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
453 454 455 456 457 458
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

459
	if (host->blocks == 0)
P
Pierre Ossman 已提交
460 461 462 463 464 465 466
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

467 468 469 470 471 472 473 474 475
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

476
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
477 478 479
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

P
Pierre Ossman 已提交
480 481 482 483
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
484

485 486
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
487 488
			break;
	}
489

P
Pierre Ossman 已提交
490
	DBG("PIO transfer complete.\n");
491 492
}

493
static int sdhci_pre_dma_transfer(struct sdhci_host *host,
494
				  struct mmc_data *data, int cookie)
495 496 497
{
	int sg_count;

498 499 500 501 502
	/*
	 * If the data buffers are already mapped, return the previous
	 * dma_map_sg() result.
	 */
	if (data->host_cookie == COOKIE_PRE_MAPPED)
503 504 505
		return data->sg_count;

	sg_count = dma_map_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
506
			      mmc_get_dma_dir(data));
507 508 509 510 511

	if (sg_count == 0)
		return -ENOSPC;

	data->sg_count = sg_count;
512
	data->host_cookie = cookie;
513 514 515 516

	return sg_count;
}

517 518 519
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
520
	return kmap_atomic(sg_page(sg)) + sg->offset;
521 522 523 524
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
525
	kunmap_atomic(buffer);
526 527 528
	local_irq_restore(*flags);
}

529 530
static void sdhci_adma_write_desc(struct sdhci_host *host, void *desc,
				  dma_addr_t addr, int len, unsigned cmd)
B
Ben Dooks 已提交
531
{
532
	struct sdhci_adma2_64_desc *dma_desc = desc;
B
Ben Dooks 已提交
533

534
	/* 32-bit and 64-bit descriptors have these members in same position */
535 536
	dma_desc->cmd = cpu_to_le16(cmd);
	dma_desc->len = cpu_to_le16(len);
537 538 539 540
	dma_desc->addr_lo = cpu_to_le32((u32)addr);

	if (host->flags & SDHCI_USE_64_BIT_DMA)
		dma_desc->addr_hi = cpu_to_le32((u64)addr >> 32);
B
Ben Dooks 已提交
541 542
}

543 544
static void sdhci_adma_mark_end(void *desc)
{
545
	struct sdhci_adma2_64_desc *dma_desc = desc;
546

547
	/* 32-bit and 64-bit descriptors have 'cmd' in same position */
548
	dma_desc->cmd |= cpu_to_le16(ADMA2_END);
549 550
}

551 552
static void sdhci_adma_table_pre(struct sdhci_host *host,
	struct mmc_data *data, int sg_count)
553 554 555
{
	struct scatterlist *sg;
	unsigned long flags;
556 557 558 559
	dma_addr_t addr, align_addr;
	void *desc, *align;
	char *buffer;
	int len, offset, i;
560 561 562 563 564 565

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

566
	host->sg_count = sg_count;
567

568
	desc = host->adma_table;
569 570 571 572 573 574 575 576 577
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
578 579 580
		 * The SDHCI specification states that ADMA addresses must
		 * be 32-bit aligned. If they aren't, then we use a bounce
		 * buffer for the (up to three) bytes that screw up the
581 582
		 * alignment.
		 */
583 584
		offset = (SDHCI_ADMA2_ALIGN - (addr & SDHCI_ADMA2_MASK)) &
			 SDHCI_ADMA2_MASK;
585 586 587 588 589 590 591
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

B
Ben Dooks 已提交
592
			/* tran, valid */
593
			sdhci_adma_write_desc(host, desc, align_addr, offset,
A
Adrian Hunter 已提交
594
					      ADMA2_TRAN_VALID);
595 596 597

			BUG_ON(offset > 65536);

598 599
			align += SDHCI_ADMA2_ALIGN;
			align_addr += SDHCI_ADMA2_ALIGN;
600

601
			desc += host->desc_sz;
602 603 604 605 606 607 608

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

609 610 611 612 613 614
		if (len) {
			/* tran, valid */
			sdhci_adma_write_desc(host, desc, addr, len,
					      ADMA2_TRAN_VALID);
			desc += host->desc_sz;
		}
615 616 617 618 619

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
620
		WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
621 622
	}

623
	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
624
		/* Mark the last descriptor as the terminating descriptor */
625
		if (desc != host->adma_table) {
626
			desc -= host->desc_sz;
627
			sdhci_adma_mark_end(desc);
628 629
		}
	} else {
630
		/* Add a terminating entry - nop, end, valid */
631
		sdhci_adma_write_desc(host, desc, 0, 0, ADMA2_NOP_END_VALID);
632
	}
633 634 635 636 637 638 639
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	struct scatterlist *sg;
	int i, size;
640
	void *align;
641 642 643
	char *buffer;
	unsigned long flags;

644 645
	if (data->flags & MMC_DATA_READ) {
		bool has_unaligned = false;
646

647 648 649 650 651 652
		/* Do a quick scan of the SG list for any unaligned mappings */
		for_each_sg(data->sg, sg, host->sg_count, i)
			if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
				has_unaligned = true;
				break;
			}
653

654 655
		if (has_unaligned) {
			dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
656
					    data->sg_len, DMA_FROM_DEVICE);
657

658
			align = host->align_buffer;
659

660 661 662 663 664 665 666 667
			for_each_sg(data->sg, sg, host->sg_count, i) {
				if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
					size = SDHCI_ADMA2_ALIGN -
					       (sg_dma_address(sg) & SDHCI_ADMA2_MASK);

					buffer = sdhci_kmap_atomic(sg, &flags);
					memcpy(buffer, align, size);
					sdhci_kunmap_atomic(buffer, &flags);
668

669 670
					align += SDHCI_ADMA2_ALIGN;
				}
671 672 673 674 675
			}
		}
	}
}

676
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
677
{
678
	u8 count;
679
	struct mmc_data *data = cmd->data;
680
	unsigned target_timeout, current_timeout;
681

682 683 684 685 686 687
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
688
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
689
		return 0xE;
690

691
	/* Unspecified timeout, assume max */
692
	if (!data && !cmd->busy_timeout)
693
		return 0xE;
694

695 696
	/* timeout in us */
	if (!data)
697
		target_timeout = cmd->busy_timeout * 1000;
698
	else {
699
		target_timeout = DIV_ROUND_UP(data->timeout_ns, 1000);
700 701 702 703 704 705 706 707
		if (host->clock && data->timeout_clks) {
			unsigned long long val;

			/*
			 * data->timeout_clks is in units of clock cycles.
			 * host->clock is in Hz.  target_timeout is in us.
			 * Hence, us = 1000000 * cycles / Hz.  Round up.
			 */
708
			val = 1000000ULL * data->timeout_clks;
709 710 711 712
			if (do_div(val, host->clock))
				target_timeout++;
			target_timeout += val;
		}
713
	}
714

715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
735 736
		DBG("Too large timeout 0x%x requested for CMD%d!\n",
		    count, cmd->opcode);
737 738 739
		count = 0xE;
	}

740 741 742
	return count;
}

743 744 745 746 747 748
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
749
		host->ier = (host->ier & ~pio_irqs) | dma_irqs;
750
	else
751 752 753 754
		host->ier = (host->ier & ~dma_irqs) | pio_irqs;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
755 756
}

757
static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
758 759
{
	u8 count;
760 761 762 763 764 765 766 767 768 769 770

	if (host->ops->set_timeout) {
		host->ops->set_timeout(host, cmd);
	} else {
		count = sdhci_calc_timeout(host, cmd);
		sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
	}
}

static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
{
771
	u8 ctrl;
772
	struct mmc_data *data = cmd->data;
773

774
	if (sdhci_data_line_cmd(cmd))
775
		sdhci_set_timeout(host, cmd);
776 777

	if (!data)
778 779
		return;

780 781
	WARN_ON(host->data);

782 783 784 785 786 787 788
	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;
789
	host->data->bytes_xfered = 0;
790

791
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
792
		struct scatterlist *sg;
793
		unsigned int length_mask, offset_mask;
794
		int i;
795

796 797 798 799 800 801 802 803 804
		host->flags |= SDHCI_REQ_USE_DMA;

		/*
		 * FIXME: This doesn't account for merging when mapping the
		 * scatterlist.
		 *
		 * The assumption here being that alignment and lengths are
		 * the same after DMA mapping to device address space.
		 */
805
		length_mask = 0;
806
		offset_mask = 0;
807
		if (host->flags & SDHCI_USE_ADMA) {
808
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE) {
809
				length_mask = 3;
810 811 812 813 814 815 816
				/*
				 * As we use up to 3 byte chunks to work
				 * around alignment problems, we need to
				 * check the offset as well.
				 */
				offset_mask = 3;
			}
817 818
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
819
				length_mask = 3;
820 821
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				offset_mask = 3;
822 823
		}

824
		if (unlikely(length_mask | offset_mask)) {
825
			for_each_sg(data->sg, sg, data->sg_len, i) {
826
				if (sg->length & length_mask) {
827
					DBG("Reverting to PIO because of transfer size (%d)\n",
828
					    sg->length);
829 830 831
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
832
				if (sg->offset & offset_mask) {
833
					DBG("Reverting to PIO because of bad alignment\n");
834 835 836 837 838 839 840
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

841
	if (host->flags & SDHCI_REQ_USE_DMA) {
842
		int sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858

		if (sg_cnt <= 0) {
			/*
			 * This only happens when someone fed
			 * us an invalid request.
			 */
			WARN_ON(1);
			host->flags &= ~SDHCI_REQ_USE_DMA;
		} else if (host->flags & SDHCI_USE_ADMA) {
			sdhci_adma_table_pre(host, data, sg_cnt);

			sdhci_writel(host, host->adma_addr, SDHCI_ADMA_ADDRESS);
			if (host->flags & SDHCI_USE_64_BIT_DMA)
				sdhci_writel(host,
					     (u64)host->adma_addr >> 32,
					     SDHCI_ADMA_ADDRESS_HI);
859
		} else {
860 861 862
			WARN_ON(sg_cnt != 1);
			sdhci_writel(host, sg_dma_address(data->sg),
				SDHCI_DMA_ADDRESS);
863 864 865
		}
	}

866 867 868 869 870 871
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
872
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
873 874
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
875 876 877 878 879 880
			(host->flags & SDHCI_USE_ADMA)) {
			if (host->flags & SDHCI_USE_64_BIT_DMA)
				ctrl |= SDHCI_CTRL_ADMA64;
			else
				ctrl |= SDHCI_CTRL_ADMA32;
		} else {
881
			ctrl |= SDHCI_CTRL_SDMA;
882
		}
883
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
884 885
	}

886
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
887 888 889 890 891 892 893 894
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
895
		host->blocks = data->blocks;
896
	}
897

898 899
	sdhci_set_transfer_irqs(host);

900
	/* Set the DMA boundary value and block size */
901 902
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(host->sdma_boundary, data->blksz),
		     SDHCI_BLOCK_SIZE);
903
	sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
904 905
}

906 907 908
static inline bool sdhci_auto_cmd12(struct sdhci_host *host,
				    struct mmc_request *mrq)
{
909 910
	return !mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) &&
	       !mrq->cap_cmd_during_tfr;
911 912
}

913
static void sdhci_set_transfer_mode(struct sdhci_host *host,
914
	struct mmc_command *cmd)
915
{
916
	u16 mode = 0;
917
	struct mmc_data *data = cmd->data;
918

919
	if (data == NULL) {
920 921 922 923
		if (host->quirks2 &
			SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
			sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
		} else {
924
		/* clear Auto CMD settings for no data CMDs */
925 926
			mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
			sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
927
				SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
928
		}
929
		return;
930
	}
931

932 933
	WARN_ON(!host->data);

934 935 936
	if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
		mode = SDHCI_TRNS_BLK_CNT_EN;

937
	if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
938
		mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI;
939 940 941 942
		/*
		 * If we are sending CMD23, CMD12 never gets sent
		 * on successful completion (so no Auto-CMD12).
		 */
943
		if (sdhci_auto_cmd12(host, cmd->mrq) &&
944
		    (cmd->opcode != SD_IO_RW_EXTENDED))
945
			mode |= SDHCI_TRNS_AUTO_CMD12;
946
		else if (cmd->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
947
			mode |= SDHCI_TRNS_AUTO_CMD23;
948
			sdhci_writel(host, cmd->mrq->sbc->arg, SDHCI_ARGUMENT2);
949
		}
950
	}
951

952 953
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
954
	if (host->flags & SDHCI_REQ_USE_DMA)
955 956
		mode |= SDHCI_TRNS_DMA;

957
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
958 959
}

960 961 962 963 964 965 966 967 968 969
static bool sdhci_needs_reset(struct sdhci_host *host, struct mmc_request *mrq)
{
	return (!(host->flags & SDHCI_DEVICE_DEAD) &&
		((mrq->cmd && mrq->cmd->error) ||
		 (mrq->sbc && mrq->sbc->error) ||
		 (mrq->data && ((mrq->data->error && !mrq->data->stop) ||
				(mrq->data->stop && mrq->data->stop->error))) ||
		 (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST)));
}

970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992
static void __sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
{
	int i;

	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		if (host->mrqs_done[i] == mrq) {
			WARN_ON(1);
			return;
		}
	}

	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		if (!host->mrqs_done[i]) {
			host->mrqs_done[i] = mrq;
			break;
		}
	}

	WARN_ON(i >= SDHCI_MAX_MRQS);

	tasklet_schedule(&host->finish_tasklet);
}

993 994
static void sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
{
995 996 997 998 999 1000 1001 1002 1003
	if (host->cmd && host->cmd->mrq == mrq)
		host->cmd = NULL;

	if (host->data_cmd && host->data_cmd->mrq == mrq)
		host->data_cmd = NULL;

	if (host->data && host->data->mrq == mrq)
		host->data = NULL;

1004 1005 1006
	if (sdhci_needs_reset(host, mrq))
		host->pending_reset = true;

1007
	__sdhci_finish_mrq(host, mrq);
1008 1009
}

1010 1011
static void sdhci_finish_data(struct sdhci_host *host)
{
1012 1013
	struct mmc_command *data_cmd = host->data_cmd;
	struct mmc_data *data = host->data;
1014 1015

	host->data = NULL;
1016
	host->data_cmd = NULL;
1017

1018 1019 1020
	if ((host->flags & (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA)) ==
	    (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA))
		sdhci_adma_table_post(host, data);
1021 1022

	/*
1023 1024 1025 1026 1027
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
1028
	 */
1029 1030
	if (data->error)
		data->bytes_xfered = 0;
1031
	else
1032
		data->bytes_xfered = data->blksz * data->blocks;
1033

1034 1035 1036 1037 1038 1039 1040
	/*
	 * Need to send CMD12 if -
	 * a) open-ended multiblock transfer (no CMD23)
	 * b) error in multiblock transfer
	 */
	if (data->stop &&
	    (data->error ||
1041
	     !data->mrq->sbc)) {
1042

1043 1044 1045 1046
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
P
Pierre Ossman 已提交
1047
		if (data->error) {
1048 1049
			if (!host->cmd || host->cmd == data_cmd)
				sdhci_do_reset(host, SDHCI_RESET_CMD);
1050
			sdhci_do_reset(host, SDHCI_RESET_DATA);
1051 1052
		}

1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064
		/*
		 * 'cap_cmd_during_tfr' request must not use the command line
		 * after mmc_command_done() has been called. It is upper layer's
		 * responsibility to send the stop command if required.
		 */
		if (data->mrq->cap_cmd_during_tfr) {
			sdhci_finish_mrq(host, data->mrq);
		} else {
			/* Avoid triggering warning in sdhci_send_command() */
			host->cmd = NULL;
			sdhci_send_command(host, data->stop);
		}
1065 1066 1067
	} else {
		sdhci_finish_mrq(host, data->mrq);
	}
1068 1069
}

1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086
static void sdhci_mod_timer(struct sdhci_host *host, struct mmc_request *mrq,
			    unsigned long timeout)
{
	if (sdhci_data_line_cmd(mrq->cmd))
		mod_timer(&host->data_timer, timeout);
	else
		mod_timer(&host->timer, timeout);
}

static void sdhci_del_timer(struct sdhci_host *host, struct mmc_request *mrq)
{
	if (sdhci_data_line_cmd(mrq->cmd))
		del_timer(&host->data_timer);
	else
		del_timer(&host->timer);
}

1087
void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
1088 1089
{
	int flags;
1090
	u32 mask;
1091
	unsigned long timeout;
1092 1093 1094

	WARN_ON(host->cmd);

1095 1096 1097
	/* Initially, a command has no error */
	cmd->error = 0;

1098 1099 1100 1101
	if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
	    cmd->opcode == MMC_STOP_TRANSMISSION)
		cmd->flags |= MMC_RSP_BUSY;

1102
	/* Wait max 10 ms */
1103
	timeout = 10;
1104 1105

	mask = SDHCI_CMD_INHIBIT;
1106
	if (sdhci_data_line_cmd(cmd))
1107 1108 1109 1110
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
1111
	if (cmd->mrq->data && (cmd == cmd->mrq->data->stop))
1112 1113
		mask &= ~SDHCI_DATA_INHIBIT;

1114
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
1115
		if (timeout == 0) {
1116 1117
			pr_err("%s: Controller never released inhibit bit(s).\n",
			       mmc_hostname(host->mmc));
1118
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
1119
			cmd->error = -EIO;
1120
			sdhci_finish_mrq(host, cmd->mrq);
1121 1122
			return;
		}
1123 1124 1125
		timeout--;
		mdelay(1);
	}
1126

1127
	timeout = jiffies;
1128 1129
	if (!cmd->data && cmd->busy_timeout > 9000)
		timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
1130 1131
	else
		timeout += 10 * HZ;
1132
	sdhci_mod_timer(host, cmd->mrq, timeout);
1133 1134

	host->cmd = cmd;
1135
	if (sdhci_data_line_cmd(cmd)) {
1136 1137 1138
		WARN_ON(host->data_cmd);
		host->data_cmd = cmd;
	}
1139

1140
	sdhci_prepare_data(host, cmd);
1141

1142
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
1143

1144
	sdhci_set_transfer_mode(host, cmd);
1145

1146
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
1147
		pr_err("%s: Unsupported response type!\n",
1148
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
1149
		cmd->error = -EINVAL;
1150
		sdhci_finish_mrq(host, cmd->mrq);
1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
1167 1168

	/* CMD19 is special in that the Data Present Select should be set */
1169 1170
	if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
	    cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
1171 1172
		flags |= SDHCI_CMD_DATA;

1173
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1174
}
1175
EXPORT_SYMBOL_GPL(sdhci_send_command);
1176

1177 1178 1179 1180 1181 1182 1183 1184 1185
static void sdhci_read_rsp_136(struct sdhci_host *host, struct mmc_command *cmd)
{
	int i, reg;

	for (i = 0; i < 4; i++) {
		reg = SDHCI_RESPONSE + (3 - i) * 4;
		cmd->resp[i] = sdhci_readl(host, reg);
	}

1186 1187 1188
	if (host->quirks2 & SDHCI_QUIRK2_RSP_136_HAS_CRC)
		return;

1189 1190 1191 1192 1193 1194 1195 1196
	/* CRC is stripped so we need to do some shifting */
	for (i = 0; i < 4; i++) {
		cmd->resp[i] <<= 8;
		if (i != 3)
			cmd->resp[i] |= cmd->resp[i + 1] >> 24;
	}
}

1197 1198
static void sdhci_finish_command(struct sdhci_host *host)
{
1199
	struct mmc_command *cmd = host->cmd;
1200

1201 1202 1203 1204
	host->cmd = NULL;

	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136) {
1205
			sdhci_read_rsp_136(host, cmd);
1206
		} else {
1207
			cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1208 1209 1210
		}
	}

1211 1212 1213
	if (cmd->mrq->cap_cmd_during_tfr && cmd == cmd->mrq->cmd)
		mmc_command_done(host->mmc, cmd->mrq);

1214 1215 1216 1217 1218 1219 1220 1221 1222 1223
	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * The busy signal uses DAT0 so this is similar to waiting
	 * for data to complete.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
1224 1225
	if (cmd->flags & MMC_RSP_BUSY) {
		if (cmd->data) {
1226 1227
			DBG("Cannot wait for busy signal when also doing a data transfer");
		} else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
1228 1229
			   cmd == host->data_cmd) {
			/* Command complete before busy is ended */
1230 1231 1232 1233
			return;
		}
	}

1234
	/* Finished CMD23, now send actual command. */
1235 1236
	if (cmd == cmd->mrq->sbc) {
		sdhci_send_command(host, cmd->mrq->cmd);
1237
	} else {
1238

1239 1240 1241
		/* Processed actual command. */
		if (host->data && host->data_early)
			sdhci_finish_data(host);
1242

1243
		if (!cmd->data)
1244
			sdhci_finish_mrq(host, cmd->mrq);
1245
	}
1246 1247
}

1248 1249
static u16 sdhci_get_preset_value(struct sdhci_host *host)
{
1250
	u16 preset = 0;
1251

1252 1253
	switch (host->timing) {
	case MMC_TIMING_UHS_SDR12:
1254 1255
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
1256
	case MMC_TIMING_UHS_SDR25:
1257 1258
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
		break;
1259
	case MMC_TIMING_UHS_SDR50:
1260 1261
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
		break;
1262 1263
	case MMC_TIMING_UHS_SDR104:
	case MMC_TIMING_MMC_HS200:
1264 1265
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
		break;
1266
	case MMC_TIMING_UHS_DDR50:
1267
	case MMC_TIMING_MMC_DDR52:
1268 1269
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
		break;
1270 1271 1272
	case MMC_TIMING_MMC_HS400:
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
		break;
1273 1274 1275 1276 1277 1278 1279 1280 1281
	default:
		pr_warn("%s: Invalid UHS-I mode selected\n",
			mmc_hostname(host->mmc));
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
	}
	return preset;
}

1282 1283
u16 sdhci_calc_clk(struct sdhci_host *host, unsigned int clock,
		   unsigned int *actual_clock)
1284
{
1285
	int div = 0; /* Initialized for compiler warning */
1286
	int real_div = div, clk_mul = 1;
1287
	u16 clk = 0;
1288
	bool switch_base_clk = false;
1289

1290
	if (host->version >= SDHCI_SPEC_300) {
1291
		if (host->preset_enabled) {
1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308
			u16 pre_val;

			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			pre_val = sdhci_get_preset_value(host);
			div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
				>> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
			if (host->clk_mul &&
				(pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div + 1;
				clk_mul = host->clk_mul;
			} else {
				real_div = max_t(int, 1, div << 1);
			}
			goto clock_set;
		}

1309 1310 1311 1312 1313
		/*
		 * Check if the Host Controller supports Programmable Clock
		 * Mode.
		 */
		if (host->clk_mul) {
1314 1315 1316 1317 1318
			for (div = 1; div <= 1024; div++) {
				if ((host->max_clk * host->clk_mul / div)
					<= clock)
					break;
			}
1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337
			if ((host->max_clk * host->clk_mul / div) <= clock) {
				/*
				 * Set Programmable Clock Mode in the Clock
				 * Control register.
				 */
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div;
				clk_mul = host->clk_mul;
				div--;
			} else {
				/*
				 * Divisor can be too small to reach clock
				 * speed requirement. Then use the base clock.
				 */
				switch_base_clk = true;
			}
		}

		if (!host->clk_mul || switch_base_clk) {
1338 1339 1340 1341 1342 1343 1344 1345 1346
			/* Version 3.00 divisors must be a multiple of 2. */
			if (host->max_clk <= clock)
				div = 1;
			else {
				for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
				     div += 2) {
					if ((host->max_clk / div) <= clock)
						break;
				}
1347
			}
1348
			real_div = div;
1349
			div >>= 1;
1350 1351 1352
			if ((host->quirks2 & SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN)
				&& !div && host->max_clk <= 25000000)
				div = 1;
1353 1354 1355
		}
	} else {
		/* Version 2.00 divisors must be a power of 2. */
1356
		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1357 1358 1359
			if ((host->max_clk / div) <= clock)
				break;
		}
1360
		real_div = div;
1361
		div >>= 1;
1362 1363
	}

1364
clock_set:
1365
	if (real_div)
1366
		*actual_clock = (host->max_clk * clk_mul) / real_div;
1367
	clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1368 1369
	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
		<< SDHCI_DIVIDER_HI_SHIFT;
1370 1371 1372 1373 1374

	return clk;
}
EXPORT_SYMBOL_GPL(sdhci_calc_clk);

1375
void sdhci_enable_clk(struct sdhci_host *host, u16 clk)
1376
{
A
Adrian Hunter 已提交
1377
	ktime_t timeout;
1378

1379
	clk |= SDHCI_CLOCK_INT_EN;
1380
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1381

1382
	/* Wait max 20 ms */
A
Adrian Hunter 已提交
1383
	timeout = ktime_add_ms(ktime_get(), 20);
1384
	while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
1385
		& SDHCI_CLOCK_INT_STABLE)) {
A
Adrian Hunter 已提交
1386
		if (ktime_after(ktime_get(), timeout)) {
1387 1388
			pr_err("%s: Internal clock never stabilised.\n",
			       mmc_hostname(host->mmc));
1389 1390 1391
			sdhci_dumpregs(host);
			return;
		}
A
Adrian Hunter 已提交
1392
		udelay(10);
1393
	}
1394 1395

	clk |= SDHCI_CLOCK_CARD_EN;
1396
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1397
}
1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413
EXPORT_SYMBOL_GPL(sdhci_enable_clk);

void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
{
	u16 clk;

	host->mmc->actual_clock = 0;

	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);

	if (clock == 0)
		return;

	clk = sdhci_calc_clk(host, clock, &host->mmc->actual_clock);
	sdhci_enable_clk(host, clk);
}
1414
EXPORT_SYMBOL_GPL(sdhci_set_clock);
1415

1416 1417
static void sdhci_set_power_reg(struct sdhci_host *host, unsigned char mode,
				unsigned short vdd)
1418
{
1419
	struct mmc_host *mmc = host->mmc;
1420 1421 1422 1423 1424 1425 1426 1427 1428

	mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);

	if (mode != MMC_POWER_OFF)
		sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
	else
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
}

1429 1430
void sdhci_set_power_noreg(struct sdhci_host *host, unsigned char mode,
			   unsigned short vdd)
1431
{
1432
	u8 pwr = 0;
1433

1434 1435
	if (mode != MMC_POWER_OFF) {
		switch (1 << vdd) {
1436
		case MMC_VDD_165_195:
1437 1438 1439 1440 1441 1442 1443
		/*
		 * Without a regulator, SDHCI does not support 2.0v
		 * so we only get here if the driver deliberately
		 * added the 2.0v range to ocr_avail. Map it to 1.8v
		 * for the purpose of turning on the power.
		 */
		case MMC_VDD_20_21:
1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
1455 1456 1457
			WARN(1, "%s: Invalid vdd %#x\n",
			     mmc_hostname(host->mmc), vdd);
			break;
1458 1459 1460 1461
		}
	}

	if (host->pwr == pwr)
1462
		return;
1463

1464 1465 1466
	host->pwr = pwr;

	if (pwr == 0) {
1467
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1468 1469
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
1470 1471 1472 1473 1474 1475 1476
	} else {
		/*
		 * Spec says that we should clear the power reg before setting
		 * a new value. Some controllers don't seem to like this though.
		 */
		if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
			sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1477

1478 1479 1480 1481 1482 1483 1484
		/*
		 * At least the Marvell CaFe chip gets confused if we set the
		 * voltage and set turn on power at the same time, so set the
		 * voltage first.
		 */
		if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
			sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1485

1486
		pwr |= SDHCI_POWER_ON;
1487

1488
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1489

1490 1491
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_on(host);
1492

1493 1494 1495 1496 1497 1498 1499
		/*
		 * Some controllers need an extra 10ms delay of 10ms before
		 * they can apply clock after applying power
		 */
		if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
			mdelay(10);
	}
1500
}
1501
EXPORT_SYMBOL_GPL(sdhci_set_power_noreg);
1502

1503 1504
void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
		     unsigned short vdd)
1505
{
1506 1507
	if (IS_ERR(host->mmc->supply.vmmc))
		sdhci_set_power_noreg(host, mode, vdd);
1508
	else
1509
		sdhci_set_power_reg(host, mode, vdd);
1510
}
1511
EXPORT_SYMBOL_GPL(sdhci_set_power);
1512

1513 1514 1515 1516 1517 1518 1519 1520 1521
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sdhci_host *host;
1522
	int present;
1523 1524 1525 1526
	unsigned long flags;

	host = mmc_priv(mmc);

1527
	/* Firstly check card presence */
1528
	present = mmc->ops->get_cd(mmc);
1529

1530 1531
	spin_lock_irqsave(&host->lock, flags);

1532
	sdhci_led_activate(host);
1533 1534 1535 1536 1537

	/*
	 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
	 * requests if Auto-CMD12 is enabled.
	 */
1538
	if (sdhci_auto_cmd12(host, mrq)) {
1539 1540 1541 1542 1543
		if (mrq->stop) {
			mrq->data->stop = NULL;
			mrq->stop = NULL;
		}
	}
1544

1545
	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
1546
		mrq->cmd->error = -ENOMEDIUM;
1547
		sdhci_finish_mrq(host, mrq);
1548
	} else {
1549
		if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
1550 1551 1552
			sdhci_send_command(host, mrq->sbc);
		else
			sdhci_send_command(host, mrq->cmd);
1553
	}
1554

1555
	mmiowb();
1556 1557 1558
	spin_unlock_irqrestore(&host->lock, flags);
}

1559 1560 1561 1562 1563 1564 1565
void sdhci_set_bus_width(struct sdhci_host *host, int width)
{
	u8 ctrl;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	if (width == MMC_BUS_WIDTH_8) {
		ctrl &= ~SDHCI_CTRL_4BITBUS;
1566
		ctrl |= SDHCI_CTRL_8BITBUS;
1567
	} else {
1568
		if (host->mmc->caps & MMC_CAP_8_BIT_DATA)
1569 1570 1571 1572 1573 1574 1575 1576 1577 1578
			ctrl &= ~SDHCI_CTRL_8BITBUS;
		if (width == MMC_BUS_WIDTH_4)
			ctrl |= SDHCI_CTRL_4BITBUS;
		else
			ctrl &= ~SDHCI_CTRL_4BITBUS;
	}
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_set_bus_width);

1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597
void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
{
	u16 ctrl_2;

	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	/* Select Bus Speed Mode for host */
	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
	if ((timing == MMC_TIMING_MMC_HS200) ||
	    (timing == MMC_TIMING_UHS_SDR104))
		ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
	else if (timing == MMC_TIMING_UHS_SDR12)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
	else if (timing == MMC_TIMING_UHS_SDR25)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
	else if (timing == MMC_TIMING_UHS_SDR50)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
	else if ((timing == MMC_TIMING_UHS_DDR50) ||
		 (timing == MMC_TIMING_MMC_DDR52))
		ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
1598 1599
	else if (timing == MMC_TIMING_MMC_HS400)
		ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
1600 1601 1602 1603
	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
}
EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);

1604
void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1605
{
1606
	struct sdhci_host *host = mmc_priv(mmc);
1607 1608
	u8 ctrl;

1609 1610 1611
	if (ios->power_mode == MMC_POWER_UNDEFINED)
		return;

A
Adrian Hunter 已提交
1612
	if (host->flags & SDHCI_DEVICE_DEAD) {
1613 1614
		if (!IS_ERR(mmc->supply.vmmc) &&
		    ios->power_mode == MMC_POWER_OFF)
1615
			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
A
Adrian Hunter 已提交
1616 1617
		return;
	}
P
Pierre Ossman 已提交
1618

1619 1620 1621 1622 1623
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1624
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1625
		sdhci_reinit(host);
1626 1627
	}

1628
	if (host->version >= SDHCI_SPEC_300 &&
1629 1630
		(ios->power_mode == MMC_POWER_UP) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
1631 1632
		sdhci_enable_preset_value(host, false);

1633
	if (!ios->clock || ios->clock != host->clock) {
1634
		host->ops->set_clock(host, ios->clock);
1635
		host->clock = ios->clock;
1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647

		if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
		    host->clock) {
			host->timeout_clk = host->mmc->actual_clock ?
						host->mmc->actual_clock / 1000 :
						host->clock / 1000;
			host->mmc->max_busy_timeout =
				host->ops->get_max_timeout_count ?
				host->ops->get_max_timeout_count(host) :
				1 << 27;
			host->mmc->max_busy_timeout /= host->timeout_clk;
		}
1648
	}
1649

1650 1651 1652 1653
	if (host->ops->set_power)
		host->ops->set_power(host, ios->power_mode, ios->vdd);
	else
		sdhci_set_power(host, ios->power_mode, ios->vdd);
1654

1655 1656 1657
	if (host->ops->platform_send_init_74_clocks)
		host->ops->platform_send_init_74_clocks(host, ios->power_mode);

1658
	host->ops->set_bus_width(host, ios->bus_width);
1659

1660
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1661

1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675
	if (!(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT)) {
		if (ios->timing == MMC_TIMING_SD_HS ||
		     ios->timing == MMC_TIMING_MMC_HS ||
		     ios->timing == MMC_TIMING_MMC_HS400 ||
		     ios->timing == MMC_TIMING_MMC_HS200 ||
		     ios->timing == MMC_TIMING_MMC_DDR52 ||
		     ios->timing == MMC_TIMING_UHS_SDR50 ||
		     ios->timing == MMC_TIMING_UHS_SDR104 ||
		     ios->timing == MMC_TIMING_UHS_DDR50 ||
		     ios->timing == MMC_TIMING_UHS_SDR25)
			ctrl |= SDHCI_CTRL_HISPD;
		else
			ctrl &= ~SDHCI_CTRL_HISPD;
	}
1676

1677
	if (host->version >= SDHCI_SPEC_300) {
1678 1679
		u16 clk, ctrl_2;

1680
		if (!host->preset_enabled) {
1681
			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1682 1683 1684 1685
			/*
			 * We only need to set Driver Strength if the
			 * preset value enable is not set.
			 */
1686
			ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1687 1688 1689
			ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
			if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
1690 1691
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_B)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
1692 1693
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
1694 1695 1696
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_D)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_D;
			else {
1697 1698
				pr_warn("%s: invalid driver type, default to driver type B\n",
					mmc_hostname(mmc));
1699 1700
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
			}
1701 1702

			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718
		} else {
			/*
			 * According to SDHC Spec v3.00, if the Preset Value
			 * Enable in the Host Control 2 register is set, we
			 * need to reset SD Clock Enable before changing High
			 * Speed Enable to avoid generating clock gliches.
			 */

			/* Reset SD Clock Enable */
			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			clk &= ~SDHCI_CLOCK_CARD_EN;
			sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

			/* Re-enable SD Clock */
1719
			host->ops->set_clock(host, host->clock);
1720
		}
1721 1722 1723 1724 1725 1726

		/* Reset SD Clock Enable */
		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		clk &= ~SDHCI_CLOCK_CARD_EN;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

1727
		host->ops->set_uhs_signaling(host, ios->timing);
1728
		host->timing = ios->timing;
1729

1730 1731 1732 1733 1734
		if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
				((ios->timing == MMC_TIMING_UHS_SDR12) ||
				 (ios->timing == MMC_TIMING_UHS_SDR25) ||
				 (ios->timing == MMC_TIMING_UHS_SDR50) ||
				 (ios->timing == MMC_TIMING_UHS_SDR104) ||
1735 1736
				 (ios->timing == MMC_TIMING_UHS_DDR50) ||
				 (ios->timing == MMC_TIMING_MMC_DDR52))) {
1737 1738 1739 1740 1741 1742 1743 1744
			u16 preset;

			sdhci_enable_preset_value(host, true);
			preset = sdhci_get_preset_value(host);
			ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
				>> SDHCI_PRESET_DRV_SHIFT;
		}

1745
		/* Re-enable SD Clock */
1746
		host->ops->set_clock(host, host->clock);
1747 1748
	} else
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1749

1750 1751 1752 1753 1754
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1755
	if (host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1756
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
1757

1758
	mmiowb();
1759
}
1760
EXPORT_SYMBOL_GPL(sdhci_set_ios);
1761

1762
static int sdhci_get_cd(struct mmc_host *mmc)
1763 1764
{
	struct sdhci_host *host = mmc_priv(mmc);
1765
	int gpio_cd = mmc_gpio_get_cd(mmc);
1766 1767 1768 1769

	if (host->flags & SDHCI_DEVICE_DEAD)
		return 0;

1770
	/* If nonremovable, assume that the card is always present. */
1771
	if (!mmc_card_is_removable(host->mmc))
1772 1773
		return 1;

1774 1775 1776 1777
	/*
	 * Try slot gpio detect, if defined it take precedence
	 * over build in controller functionality
	 */
1778
	if (gpio_cd >= 0)
1779 1780
		return !!gpio_cd;

1781 1782 1783 1784
	/* If polling, assume that the card is always present. */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		return 1;

1785 1786 1787 1788
	/* Host native card detect */
	return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
}

1789
static int sdhci_check_ro(struct sdhci_host *host)
1790 1791
{
	unsigned long flags;
1792
	int is_readonly;
1793 1794 1795

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1796
	if (host->flags & SDHCI_DEVICE_DEAD)
1797 1798 1799
		is_readonly = 0;
	else if (host->ops->get_ro)
		is_readonly = host->ops->get_ro(host);
P
Pierre Ossman 已提交
1800
	else
1801 1802
		is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
				& SDHCI_WRITE_PROTECT);
1803 1804 1805

	spin_unlock_irqrestore(&host->lock, flags);

1806 1807 1808
	/* This quirk needs to be replaced by a callback-function later */
	return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
		!is_readonly : is_readonly;
1809 1810
}

1811 1812
#define SAMPLE_COUNT	5

1813
static int sdhci_get_ro(struct mmc_host *mmc)
1814
{
1815
	struct sdhci_host *host = mmc_priv(mmc);
1816 1817 1818
	int i, ro_count;

	if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
1819
		return sdhci_check_ro(host);
1820 1821 1822

	ro_count = 0;
	for (i = 0; i < SAMPLE_COUNT; i++) {
1823
		if (sdhci_check_ro(host)) {
1824 1825 1826 1827 1828 1829 1830 1831
			if (++ro_count > SAMPLE_COUNT / 2)
				return 1;
		}
		msleep(30);
	}
	return 0;
}

1832 1833 1834 1835 1836 1837 1838 1839
static void sdhci_hw_reset(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (host->ops && host->ops->hw_reset)
		host->ops->hw_reset(host);
}

1840 1841
static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
{
1842
	if (!(host->flags & SDHCI_DEVICE_DEAD)) {
1843
		if (enable)
1844
			host->ier |= SDHCI_INT_CARD_INT;
1845
		else
1846 1847 1848 1849
			host->ier &= ~SDHCI_INT_CARD_INT;

		sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
		sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
1850 1851
		mmiowb();
	}
1852 1853
}

1854
void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
1855 1856 1857
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
P
Pierre Ossman 已提交
1858

1859 1860 1861
	if (enable)
		pm_runtime_get_noresume(host->mmc->parent);

1862
	spin_lock_irqsave(&host->lock, flags);
1863 1864 1865 1866 1867
	if (enable)
		host->flags |= SDHCI_SDIO_IRQ_ENABLED;
	else
		host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;

1868
	sdhci_enable_sdio_irq_nolock(host, enable);
P
Pierre Ossman 已提交
1869
	spin_unlock_irqrestore(&host->lock, flags);
1870 1871 1872

	if (!enable)
		pm_runtime_put_noidle(host->mmc->parent);
P
Pierre Ossman 已提交
1873
}
1874
EXPORT_SYMBOL_GPL(sdhci_enable_sdio_irq);
P
Pierre Ossman 已提交
1875

1876 1877
int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
				      struct mmc_ios *ios)
1878
{
1879
	struct sdhci_host *host = mmc_priv(mmc);
1880
	u16 ctrl;
1881
	int ret;
1882

1883 1884 1885 1886 1887 1888
	/*
	 * Signal Voltage Switching is only applicable for Host Controllers
	 * v3.00 and above.
	 */
	if (host->version < SDHCI_SPEC_300)
		return 0;
1889

1890 1891
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

1892
	switch (ios->signal_voltage) {
1893
	case MMC_SIGNAL_VOLTAGE_330:
1894 1895
		if (!(host->flags & SDHCI_SIGNALING_330))
			return -EINVAL;
1896 1897 1898
		/* Set 1.8V Signal Enable in the Host Control2 register to 0 */
		ctrl &= ~SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1899

1900
		if (!IS_ERR(mmc->supply.vqmmc)) {
1901
			ret = mmc_regulator_set_vqmmc(mmc, ios);
1902
			if (ret) {
J
Joe Perches 已提交
1903 1904
				pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
					mmc_hostname(mmc));
1905 1906 1907 1908 1909
				return -EIO;
			}
		}
		/* Wait for 5ms */
		usleep_range(5000, 5500);
1910

1911 1912 1913 1914
		/* 3.3V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_VDD_180))
			return 0;
1915

J
Joe Perches 已提交
1916 1917
		pr_warn("%s: 3.3V regulator output did not became stable\n",
			mmc_hostname(mmc));
1918 1919 1920

		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_180:
1921 1922
		if (!(host->flags & SDHCI_SIGNALING_180))
			return -EINVAL;
1923
		if (!IS_ERR(mmc->supply.vqmmc)) {
1924
			ret = mmc_regulator_set_vqmmc(mmc, ios);
1925
			if (ret) {
J
Joe Perches 已提交
1926 1927
				pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
					mmc_hostname(mmc));
1928 1929 1930
				return -EIO;
			}
		}
1931 1932 1933 1934 1935

		/*
		 * Enable 1.8V Signal Enable in the Host Control2
		 * register
		 */
1936 1937
		ctrl |= SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1938

1939 1940 1941 1942
		/* Some controller need to do more when switching */
		if (host->ops->voltage_switch)
			host->ops->voltage_switch(host);

1943 1944 1945 1946
		/* 1.8V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (ctrl & SDHCI_CTRL_VDD_180)
			return 0;
1947

J
Joe Perches 已提交
1948 1949
		pr_warn("%s: 1.8V regulator output did not became stable\n",
			mmc_hostname(mmc));
1950

1951 1952
		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_120:
1953 1954
		if (!(host->flags & SDHCI_SIGNALING_120))
			return -EINVAL;
1955
		if (!IS_ERR(mmc->supply.vqmmc)) {
1956
			ret = mmc_regulator_set_vqmmc(mmc, ios);
1957
			if (ret) {
J
Joe Perches 已提交
1958 1959
				pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
					mmc_hostname(mmc));
1960
				return -EIO;
1961 1962
			}
		}
1963
		return 0;
1964
	default:
1965 1966
		/* No signal voltage switch required */
		return 0;
1967
	}
1968
}
1969
EXPORT_SYMBOL_GPL(sdhci_start_signal_voltage_switch);
1970

1971 1972 1973 1974 1975
static int sdhci_card_busy(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	u32 present_state;

1976
	/* Check whether DAT[0] is 0 */
1977 1978
	present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);

1979
	return !(present_state & SDHCI_DATA_0_LVL_MASK);
1980 1981
}

1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993
static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);
	host->flags |= SDHCI_HS400_TUNING;
	spin_unlock_irqrestore(&host->lock, flags);

	return 0;
}

1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033
static void sdhci_start_tuning(struct sdhci_host *host)
{
	u16 ctrl;

	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl |= SDHCI_CTRL_EXEC_TUNING;
	if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
		ctrl |= SDHCI_CTRL_TUNED_CLK;
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

	/*
	 * As per the Host Controller spec v3.00, tuning command
	 * generates Buffer Read Ready interrupt, so enable that.
	 *
	 * Note: The spec clearly says that when tuning sequence
	 * is being performed, the controller does not generate
	 * interrupts other than Buffer Read Ready interrupt. But
	 * to make sure we don't hit a controller bug, we _only_
	 * enable Buffer Read Ready interrupt here.
	 */
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
}

static void sdhci_end_tuning(struct sdhci_host *host)
{
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
}

static void sdhci_reset_tuning(struct sdhci_host *host)
{
	u16 ctrl;

	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl &= ~SDHCI_CTRL_TUNED_CLK;
	ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
}

2034
static void sdhci_abort_tuning(struct sdhci_host *host, u32 opcode)
2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052
{
	sdhci_reset_tuning(host);

	sdhci_do_reset(host, SDHCI_RESET_CMD);
	sdhci_do_reset(host, SDHCI_RESET_DATA);

	sdhci_end_tuning(host);

	mmc_abort_tuning(host->mmc, opcode);
}

/*
 * We use sdhci_send_tuning() because mmc_send_tuning() is not a good fit. SDHCI
 * tuning command does not have a data payload (or rather the hardware does it
 * automatically) so mmc_send_tuning() will return -EIO. Also the tuning command
 * interrupt setup is different to other commands and there is no timeout
 * interrupt so special handling is needed.
 */
2053
static void sdhci_send_tuning(struct sdhci_host *host, u32 opcode)
2054 2055
{
	struct mmc_host *mmc = host->mmc;
2056 2057
	struct mmc_command cmd = {};
	struct mmc_request mrq = {};
2058
	unsigned long flags;
2059
	u32 b = host->sdma_boundary;
2060 2061

	spin_lock_irqsave(&host->lock, flags);
2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072

	cmd.opcode = opcode;
	cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
	cmd.mrq = &mrq;

	mrq.cmd = &cmd;
	/*
	 * In response to CMD19, the card sends 64 bytes of tuning
	 * block to the Host Controller. So we set the block size
	 * to 64 here.
	 */
2073 2074
	if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200 &&
	    mmc->ios.bus_width == MMC_BUS_WIDTH_8)
2075
		sdhci_writew(host, SDHCI_MAKE_BLKSZ(b, 128), SDHCI_BLOCK_SIZE);
2076
	else
2077
		sdhci_writew(host, SDHCI_MAKE_BLKSZ(b, 64), SDHCI_BLOCK_SIZE);
2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094

	/*
	 * The tuning block is sent by the card to the host controller.
	 * So we set the TRNS_READ bit in the Transfer Mode register.
	 * This also takes care of setting DMA Enable and Multi Block
	 * Select in the same register to 0.
	 */
	sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);

	sdhci_send_command(host, &cmd);

	host->cmd = NULL;

	sdhci_del_timer(host, &mrq);

	host->tuning_done = 0;

2095
	mmiowb();
2096 2097 2098 2099 2100 2101 2102 2103
	spin_unlock_irqrestore(&host->lock, flags);

	/* Wait for Buffer Read Ready interrupt */
	wait_event_timeout(host->buf_ready_int, (host->tuning_done == 1),
			   msecs_to_jiffies(50));

}

2104
static void __sdhci_execute_tuning(struct sdhci_host *host, u32 opcode)
A
Adrian Hunter 已提交
2105 2106 2107 2108 2109 2110 2111 2112 2113 2114
{
	int i;

	/*
	 * Issue opcode repeatedly till Execute Tuning is set to 0 or the number
	 * of loops reaches 40 times.
	 */
	for (i = 0; i < MAX_TUNING_LOOP; i++) {
		u16 ctrl;

2115
		sdhci_send_tuning(host, opcode);
A
Adrian Hunter 已提交
2116 2117 2118 2119

		if (!host->tuning_done) {
			pr_info("%s: Tuning timeout, falling back to fixed sampling clock\n",
				mmc_hostname(host->mmc));
2120
			sdhci_abort_tuning(host, opcode);
A
Adrian Hunter 已提交
2121 2122 2123 2124 2125 2126 2127 2128 2129 2130
			return;
		}

		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_EXEC_TUNING)) {
			if (ctrl & SDHCI_CTRL_TUNED_CLK)
				return; /* Success! */
			break;
		}

2131 2132 2133
		/* Spec does not require a delay between tuning cycles */
		if (host->tuning_delay > 0)
			mdelay(host->tuning_delay);
A
Adrian Hunter 已提交
2134 2135 2136 2137 2138 2139 2140
	}

	pr_info("%s: Tuning failed, falling back to fixed sampling clock\n",
		mmc_hostname(host->mmc));
	sdhci_reset_tuning(host);
}

2141
int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
2142
{
2143
	struct sdhci_host *host = mmc_priv(mmc);
2144
	int err = 0;
2145
	unsigned int tuning_count = 0;
2146
	bool hs400_tuning;
2147

2148 2149
	hs400_tuning = host->flags & SDHCI_HS400_TUNING;

2150 2151 2152
	if (host->tuning_mode == SDHCI_TUNING_MODE_1)
		tuning_count = host->tuning_count;

2153
	/*
W
Weijun Yang 已提交
2154 2155 2156
	 * The Host Controller needs tuning in case of SDR104 and DDR50
	 * mode, and for SDR50 mode when Use Tuning for SDR50 is set in
	 * the Capabilities register.
2157 2158
	 * If the Host Controller supports the HS200 mode then the
	 * tuning function has to be executed.
2159
	 */
2160
	switch (host->timing) {
2161
	/* HS400 tuning is done in HS200 mode */
2162
	case MMC_TIMING_MMC_HS400:
2163
		err = -EINVAL;
2164
		goto out;
2165

2166
	case MMC_TIMING_MMC_HS200:
2167 2168 2169 2170 2171 2172 2173 2174
		/*
		 * Periodic re-tuning for HS400 is not expected to be needed, so
		 * disable it here.
		 */
		if (hs400_tuning)
			tuning_count = 0;
		break;

2175
	case MMC_TIMING_UHS_SDR104:
W
Weijun Yang 已提交
2176
	case MMC_TIMING_UHS_DDR50:
2177 2178 2179
		break;

	case MMC_TIMING_UHS_SDR50:
2180
		if (host->flags & SDHCI_SDR50_NEEDS_TUNING)
2181 2182 2183 2184
			break;
		/* FALLTHROUGH */

	default:
2185
		goto out;
2186 2187
	}

2188
	if (host->ops->platform_execute_tuning) {
2189
		err = host->ops->platform_execute_tuning(host, opcode);
2190
		goto out;
2191 2192
	}

A
Adrian Hunter 已提交
2193
	host->mmc->retune_period = tuning_count;
2194

2195 2196 2197
	if (host->tuning_delay < 0)
		host->tuning_delay = opcode == MMC_SEND_TUNING_BLOCK;

A
Adrian Hunter 已提交
2198
	sdhci_start_tuning(host);
2199

2200
	__sdhci_execute_tuning(host, opcode);
2201

2202
	sdhci_end_tuning(host);
2203
out:
2204
	host->flags &= ~SDHCI_HS400_TUNING;
A
Adrian Hunter 已提交
2205

2206 2207
	return err;
}
2208
EXPORT_SYMBOL_GPL(sdhci_execute_tuning);
2209

2210
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2211 2212 2213 2214 2215 2216 2217 2218 2219
{
	/* Host Controller v3.00 defines preset value registers */
	if (host->version < SDHCI_SPEC_300)
		return;

	/*
	 * We only enable or disable Preset Value if they are not already
	 * enabled or disabled respectively. Otherwise, we bail out.
	 */
2220 2221 2222 2223 2224 2225 2226 2227
	if (host->preset_enabled != enable) {
		u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

		if (enable)
			ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
		else
			ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

2228
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2229 2230 2231 2232 2233 2234 2235

		if (enable)
			host->flags |= SDHCI_PV_ENABLED;
		else
			host->flags &= ~SDHCI_PV_ENABLED;

		host->preset_enabled = enable;
2236
	}
2237 2238
}

2239 2240 2241 2242 2243 2244
static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
				int err)
{
	struct sdhci_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

2245
	if (data->host_cookie != COOKIE_UNMAPPED)
2246
		dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
2247
			     mmc_get_dma_dir(data));
2248 2249

	data->host_cookie = COOKIE_UNMAPPED;
2250 2251
}

2252
static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq)
2253 2254 2255
{
	struct sdhci_host *host = mmc_priv(mmc);

2256
	mrq->data->host_cookie = COOKIE_UNMAPPED;
2257 2258

	if (host->flags & SDHCI_REQ_USE_DMA)
2259
		sdhci_pre_dma_transfer(host, mrq->data, COOKIE_PRE_MAPPED);
2260 2261
}

2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279
static inline bool sdhci_has_requests(struct sdhci_host *host)
{
	return host->cmd || host->data_cmd;
}

static void sdhci_error_out_mrqs(struct sdhci_host *host, int err)
{
	if (host->data_cmd) {
		host->data_cmd->error = err;
		sdhci_finish_mrq(host, host->data_cmd->mrq);
	}

	if (host->cmd) {
		host->cmd->error = err;
		sdhci_finish_mrq(host, host->cmd->mrq);
	}
}

2280
static void sdhci_card_event(struct mmc_host *mmc)
2281
{
2282
	struct sdhci_host *host = mmc_priv(mmc);
2283
	unsigned long flags;
2284
	int present;
2285

2286 2287 2288 2289
	/* First check if client has provided their own card event */
	if (host->ops->card_event)
		host->ops->card_event(host);

2290
	present = mmc->ops->get_cd(mmc);
2291

2292 2293
	spin_lock_irqsave(&host->lock, flags);

2294 2295
	/* Check sdhci_has_requests() first in case we are runtime suspended */
	if (sdhci_has_requests(host) && !present) {
2296
		pr_err("%s: Card removed during transfer!\n",
2297
			mmc_hostname(host->mmc));
2298
		pr_err("%s: Resetting controller.\n",
2299
			mmc_hostname(host->mmc));
2300

2301 2302
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2303

2304
		sdhci_error_out_mrqs(host, -ENOMEDIUM);
2305 2306 2307
	}

	spin_unlock_irqrestore(&host->lock, flags);
2308 2309 2310 2311
}

static const struct mmc_host_ops sdhci_ops = {
	.request	= sdhci_request,
2312 2313
	.post_req	= sdhci_post_req,
	.pre_req	= sdhci_pre_req,
2314
	.set_ios	= sdhci_set_ios,
2315
	.get_cd		= sdhci_get_cd,
2316 2317 2318 2319
	.get_ro		= sdhci_get_ro,
	.hw_reset	= sdhci_hw_reset,
	.enable_sdio_irq = sdhci_enable_sdio_irq,
	.start_signal_voltage_switch	= sdhci_start_signal_voltage_switch,
2320
	.prepare_hs400_tuning		= sdhci_prepare_hs400_tuning,
2321 2322
	.execute_tuning			= sdhci_execute_tuning,
	.card_event			= sdhci_card_event,
2323
	.card_busy	= sdhci_card_busy,
2324 2325 2326 2327 2328 2329 2330 2331
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

2332
static bool sdhci_request_done(struct sdhci_host *host)
2333 2334 2335
{
	unsigned long flags;
	struct mmc_request *mrq;
2336
	int i;
2337

2338 2339
	spin_lock_irqsave(&host->lock, flags);

2340 2341
	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		mrq = host->mrqs_done[i];
2342
		if (mrq)
2343
			break;
2344
	}
2345

2346 2347 2348 2349
	if (!mrq) {
		spin_unlock_irqrestore(&host->lock, flags);
		return true;
	}
2350

2351 2352
	sdhci_del_timer(host, mrq);

2353 2354 2355 2356 2357 2358 2359 2360 2361 2362
	/*
	 * Always unmap the data buffers if they were mapped by
	 * sdhci_prepare_data() whenever we finish with a request.
	 * This avoids leaking DMA mappings on error.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		struct mmc_data *data = mrq->data;

		if (data && data->host_cookie == COOKIE_MAPPED) {
			dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
2363
				     mmc_get_dma_dir(data));
2364 2365 2366 2367
			data->host_cookie = COOKIE_UNMAPPED;
		}
	}

2368 2369 2370 2371
	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
2372
	if (sdhci_needs_reset(host, mrq)) {
2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383
		/*
		 * Do not finish until command and data lines are available for
		 * reset. Note there can only be one other mrq, so it cannot
		 * also be in mrqs_done, otherwise host->cmd and host->data_cmd
		 * would both be null.
		 */
		if (host->cmd || host->data_cmd) {
			spin_unlock_irqrestore(&host->lock, flags);
			return true;
		}

2384
		/* Some controllers need this kick or reset won't work here */
2385
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
2386
			/* This is to force an update */
2387
			host->ops->set_clock(host, host->clock);
2388 2389 2390

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
2391 2392
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2393 2394

		host->pending_reset = false;
2395 2396
	}

2397 2398
	if (!sdhci_has_requests(host))
		sdhci_led_deactivate(host);
2399

2400 2401
	host->mrqs_done[i] = NULL;

2402
	mmiowb();
2403 2404 2405
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
2406 2407 2408 2409 2410 2411 2412 2413 2414 2415

	return false;
}

static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host = (struct sdhci_host *)param;

	while (!sdhci_request_done(host))
		;
2416 2417
}

2418
static void sdhci_timeout_timer(struct timer_list *t)
2419 2420 2421 2422
{
	struct sdhci_host *host;
	unsigned long flags;

2423
	host = from_timer(host, t, timer);
2424 2425 2426

	spin_lock_irqsave(&host->lock, flags);

2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439
	if (host->cmd && !sdhci_data_line_cmd(host->cmd)) {
		pr_err("%s: Timeout waiting for hardware cmd interrupt.\n",
		       mmc_hostname(host->mmc));
		sdhci_dumpregs(host);

		host->cmd->error = -ETIMEDOUT;
		sdhci_finish_mrq(host, host->cmd->mrq);
	}

	mmiowb();
	spin_unlock_irqrestore(&host->lock, flags);
}

2440
static void sdhci_timeout_data_timer(struct timer_list *t)
2441 2442 2443 2444
{
	struct sdhci_host *host;
	unsigned long flags;

2445
	host = from_timer(host, t, data_timer);
2446 2447 2448 2449 2450

	spin_lock_irqsave(&host->lock, flags);

	if (host->data || host->data_cmd ||
	    (host->cmd && sdhci_data_line_cmd(host->cmd))) {
2451 2452
		pr_err("%s: Timeout waiting for hardware interrupt.\n",
		       mmc_hostname(host->mmc));
2453 2454 2455
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
2456
			host->data->error = -ETIMEDOUT;
2457
			sdhci_finish_data(host);
2458 2459 2460
		} else if (host->data_cmd) {
			host->data_cmd->error = -ETIMEDOUT;
			sdhci_finish_mrq(host, host->data_cmd->mrq);
2461
		} else {
2462 2463
			host->cmd->error = -ETIMEDOUT;
			sdhci_finish_mrq(host, host->cmd->mrq);
2464 2465 2466
		}
	}

2467
	mmiowb();
2468 2469 2470 2471 2472 2473 2474 2475 2476
	spin_unlock_irqrestore(&host->lock, flags);
}

/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

2477
static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
2478 2479
{
	if (!host->cmd) {
2480 2481 2482 2483 2484 2485 2486
		/*
		 * SDHCI recovers from errors by resetting the cmd and data
		 * circuits.  Until that is done, there very well might be more
		 * interrupts, so ignore them in that case.
		 */
		if (host->pending_reset)
			return;
2487 2488
		pr_err("%s: Got command interrupt 0x%08x even though no command operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2489 2490 2491 2492
		sdhci_dumpregs(host);
		return;
	}

2493 2494 2495 2496 2497 2498
	if (intmask & (SDHCI_INT_TIMEOUT | SDHCI_INT_CRC |
		       SDHCI_INT_END_BIT | SDHCI_INT_INDEX)) {
		if (intmask & SDHCI_INT_TIMEOUT)
			host->cmd->error = -ETIMEDOUT;
		else
			host->cmd->error = -EILSEQ;
2499

2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516
		/*
		 * If this command initiates a data phase and a response
		 * CRC error is signalled, the card can start transferring
		 * data - the card may have received the command without
		 * error.  We must not terminate the mmc_request early.
		 *
		 * If the card did not receive the command or returned an
		 * error which prevented it sending data, the data phase
		 * will time out.
		 */
		if (host->cmd->data &&
		    (intmask & (SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)) ==
		     SDHCI_INT_CRC) {
			host->cmd = NULL;
			return;
		}

2517
		sdhci_finish_mrq(host, host->cmd->mrq);
2518 2519 2520 2521
		return;
	}

	if (intmask & SDHCI_INT_RESPONSE)
2522
		sdhci_finish_command(host);
2523 2524
}

2525
static void sdhci_adma_show_error(struct sdhci_host *host)
2526
{
2527
	void *desc = host->adma_table;
2528 2529 2530 2531

	sdhci_dumpregs(host);

	while (true) {
2532 2533 2534
		struct sdhci_adma2_64_desc *dma_desc = desc;

		if (host->flags & SDHCI_USE_64_BIT_DMA)
2535 2536
			DBG("%p: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    desc, le32_to_cpu(dma_desc->addr_hi),
2537 2538 2539 2540
			    le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
		else
2541 2542
			DBG("%p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    desc, le32_to_cpu(dma_desc->addr_lo),
2543 2544
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
2545

2546
		desc += host->desc_sz;
2547

2548
		if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
2549 2550 2551 2552
			break;
	}
}

2553 2554
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
2555
	u32 command;
2556

2557 2558
	/* CMD19 generates _only_ Buffer Read Ready interrupt */
	if (intmask & SDHCI_INT_DATA_AVAIL) {
2559 2560 2561
		command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
		if (command == MMC_SEND_TUNING_BLOCK ||
		    command == MMC_SEND_TUNING_BLOCK_HS200) {
2562 2563 2564 2565 2566 2567
			host->tuning_done = 1;
			wake_up(&host->buf_ready_int);
			return;
		}
	}

2568
	if (!host->data) {
2569 2570
		struct mmc_command *data_cmd = host->data_cmd;

2571
		/*
2572 2573 2574
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
2575
		 */
2576
		if (data_cmd && (data_cmd->flags & MMC_RSP_BUSY)) {
2577
			if (intmask & SDHCI_INT_DATA_TIMEOUT) {
2578
				host->data_cmd = NULL;
2579
				data_cmd->error = -ETIMEDOUT;
2580
				sdhci_finish_mrq(host, data_cmd->mrq);
2581 2582
				return;
			}
2583
			if (intmask & SDHCI_INT_DATA_END) {
2584
				host->data_cmd = NULL;
2585 2586 2587 2588 2589
				/*
				 * Some cards handle busy-end interrupt
				 * before the command completed, so make
				 * sure we do things in the proper order.
				 */
2590 2591 2592
				if (host->cmd == data_cmd)
					return;

2593
				sdhci_finish_mrq(host, data_cmd->mrq);
2594 2595 2596
				return;
			}
		}
2597

2598 2599 2600 2601 2602 2603 2604 2605
		/*
		 * SDHCI recovers from errors by resetting the cmd and data
		 * circuits. Until that is done, there very well might be more
		 * interrupts, so ignore them in that case.
		 */
		if (host->pending_reset)
			return;

2606 2607
		pr_err("%s: Got data interrupt 0x%08x even though no data operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2608 2609 2610 2611 2612 2613
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
2614
		host->data->error = -ETIMEDOUT;
2615 2616 2617 2618 2619
	else if (intmask & SDHCI_INT_DATA_END_BIT)
		host->data->error = -EILSEQ;
	else if ((intmask & SDHCI_INT_DATA_CRC) &&
		SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
			!= MMC_BUS_TEST_R)
P
Pierre Ossman 已提交
2620
		host->data->error = -EILSEQ;
2621
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
2622
		pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
2623
		sdhci_adma_show_error(host);
2624
		host->data->error = -EIO;
2625 2626
		if (host->ops->adma_workaround)
			host->ops->adma_workaround(host, intmask);
2627
	}
2628

P
Pierre Ossman 已提交
2629
	if (host->data->error)
2630 2631
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
2632
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
2633 2634
			sdhci_transfer_pio(host);

2635 2636 2637 2638
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
2639 2640 2641 2642
		 *
		 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
		 * should return a valid address to continue from, but as
		 * some controllers are faulty, don't trust them.
2643
		 */
2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654
		if (intmask & SDHCI_INT_DMA_END) {
			u32 dmastart, dmanow;
			dmastart = sg_dma_address(host->data->sg);
			dmanow = dmastart + host->data->bytes_xfered;
			/*
			 * Force update to the next DMA block boundary.
			 */
			dmanow = (dmanow &
				~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
				SDHCI_DEFAULT_BOUNDARY_SIZE;
			host->data->bytes_xfered = dmanow - dmastart;
2655 2656
			DBG("DMA base 0x%08x, transferred 0x%06x bytes, next 0x%08x\n",
			    dmastart, host->data->bytes_xfered, dmanow);
2657 2658
			sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
		}
2659

2660
		if (intmask & SDHCI_INT_DATA_END) {
2661
			if (host->cmd == host->data_cmd) {
2662 2663 2664 2665 2666 2667 2668 2669 2670 2671
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
2672 2673 2674
	}
}

2675
static irqreturn_t sdhci_irq(int irq, void *dev_id)
2676
{
2677
	irqreturn_t result = IRQ_NONE;
2678
	struct sdhci_host *host = dev_id;
2679
	u32 intmask, mask, unexpected = 0;
2680
	int max_loops = 16;
2681 2682 2683

	spin_lock(&host->lock);

2684
	if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
2685
		spin_unlock(&host->lock);
2686
		return IRQ_NONE;
2687 2688
	}

2689
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
2690
	if (!intmask || intmask == 0xffffffff) {
2691 2692 2693 2694
		result = IRQ_NONE;
		goto out;
	}

2695
	do {
A
Adrian Hunter 已提交
2696 2697 2698 2699 2700 2701 2702 2703
		DBG("IRQ status 0x%08x\n", intmask);

		if (host->ops->irq) {
			intmask = host->ops->irq(host, intmask);
			if (!intmask)
				goto cont;
		}

2704 2705 2706 2707
		/* Clear selected interrupts. */
		mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
				  SDHCI_INT_BUS_POWER);
		sdhci_writel(host, mask, SDHCI_INT_STATUS);
2708

2709 2710 2711
		if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
			u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
2712

2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723
			/*
			 * There is a observation on i.mx esdhc.  INSERT
			 * bit will be immediately set again when it gets
			 * cleared, if a card is inserted.  We have to mask
			 * the irq to prevent interrupt storm which will
			 * freeze the system.  And the REMOVE gets the
			 * same situation.
			 *
			 * More testing are needed here to ensure it works
			 * for other platforms though.
			 */
2724 2725 2726 2727 2728 2729
			host->ier &= ~(SDHCI_INT_CARD_INSERT |
				       SDHCI_INT_CARD_REMOVE);
			host->ier |= present ? SDHCI_INT_CARD_REMOVE :
					       SDHCI_INT_CARD_INSERT;
			sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
			sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2730 2731 2732

			sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
				     SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
2733 2734 2735 2736

			host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
						       SDHCI_INT_CARD_REMOVE);
			result = IRQ_WAKE_THREAD;
2737
		}
2738

2739
		if (intmask & SDHCI_INT_CMD_MASK)
2740
			sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
2741

2742 2743
		if (intmask & SDHCI_INT_DATA_MASK)
			sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2744

2745 2746 2747
		if (intmask & SDHCI_INT_BUS_POWER)
			pr_err("%s: Card is consuming too much power!\n",
				mmc_hostname(host->mmc));
2748

2749 2750 2751
		if (intmask & SDHCI_INT_RETUNE)
			mmc_retune_needed(host->mmc);

2752 2753
		if ((intmask & SDHCI_INT_CARD_INT) &&
		    (host->ier & SDHCI_INT_CARD_INT)) {
2754 2755 2756 2757
			sdhci_enable_sdio_irq_nolock(host, false);
			host->thread_isr |= SDHCI_INT_CARD_INT;
			result = IRQ_WAKE_THREAD;
		}
P
Pierre Ossman 已提交
2758

2759 2760 2761
		intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
			     SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
			     SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
2762
			     SDHCI_INT_RETUNE | SDHCI_INT_CARD_INT);
P
Pierre Ossman 已提交
2763

2764 2765 2766 2767
		if (intmask) {
			unexpected |= intmask;
			sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		}
A
Adrian Hunter 已提交
2768
cont:
2769 2770
		if (result == IRQ_NONE)
			result = IRQ_HANDLED;
2771

2772 2773
		intmask = sdhci_readl(host, SDHCI_INT_STATUS);
	} while (intmask && --max_loops);
2774 2775 2776
out:
	spin_unlock(&host->lock);

2777 2778 2779 2780 2781
	if (unexpected) {
		pr_err("%s: Unexpected interrupt 0x%08x.\n",
			   mmc_hostname(host->mmc), unexpected);
		sdhci_dumpregs(host);
	}
P
Pierre Ossman 已提交
2782

2783 2784 2785
	return result;
}

2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796
static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
{
	struct sdhci_host *host = dev_id;
	unsigned long flags;
	u32 isr;

	spin_lock_irqsave(&host->lock, flags);
	isr = host->thread_isr;
	host->thread_isr = 0;
	spin_unlock_irqrestore(&host->lock, flags);

2797
	if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
2798 2799 2800 2801
		struct mmc_host *mmc = host->mmc;

		mmc->ops->card_event(mmc);
		mmc_detect_change(mmc, msecs_to_jiffies(200));
2802 2803
	}

2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815
	if (isr & SDHCI_INT_CARD_INT) {
		sdio_run_irqs(host->mmc);

		spin_lock_irqsave(&host->lock, flags);
		if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
			sdhci_enable_sdio_irq_nolock(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}

	return isr ? IRQ_HANDLED : IRQ_NONE;
}

2816 2817 2818 2819 2820 2821 2822
/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM
2823 2824 2825 2826 2827 2828 2829 2830
/*
 * To enable wakeup events, the corresponding events have to be enabled in
 * the Interrupt Status Enable register too. See 'Table 1-6: Wakeup Signal
 * Table' in the SD Host Controller Standard Specification.
 * It is useless to restore SDHCI_INT_ENABLE state in
 * sdhci_disable_irq_wakeups() since it will be set by
 * sdhci_enable_card_detection() or sdhci_init().
 */
2831
static void sdhci_enable_irq_wakeups(struct sdhci_host *host)
K
Kevin Liu 已提交
2832 2833 2834 2835
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;
2836 2837
	u32 irq_val = SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
		      SDHCI_INT_CARD_INT;
K
Kevin Liu 已提交
2838 2839 2840 2841

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val |= mask ;
	/* Avoid fake wake up */
2842
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) {
K
Kevin Liu 已提交
2843
		val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
2844 2845
		irq_val &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
	}
K
Kevin Liu 已提交
2846
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
2847
	sdhci_writel(host, irq_val, SDHCI_INT_ENABLE);
K
Kevin Liu 已提交
2848 2849
}

2850
static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
K
Kevin Liu 已提交
2851 2852 2853 2854 2855 2856 2857 2858 2859
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
2860

2861
int sdhci_suspend_host(struct sdhci_host *host)
2862
{
2863 2864
	sdhci_disable_card_detection(host);

2865
	mmc_retune_timer_stop(host->mmc);
2866

K
Kevin Liu 已提交
2867
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
2868 2869 2870
		host->ier = 0;
		sdhci_writel(host, 0, SDHCI_INT_ENABLE);
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
K
Kevin Liu 已提交
2871 2872 2873 2874 2875
		free_irq(host->irq, host);
	} else {
		sdhci_enable_irq_wakeups(host);
		enable_irq_wake(host->irq);
	}
2876
	return 0;
2877 2878
}

2879
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
2880

2881 2882
int sdhci_resume_host(struct sdhci_host *host)
{
2883
	struct mmc_host *mmc = host->mmc;
2884
	int ret = 0;
2885

2886
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2887 2888 2889
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
2890

2891 2892 2893 2894 2895 2896
	if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
	    (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
		/* Card keeps power but host controller does not */
		sdhci_init(host, 0);
		host->pwr = 0;
		host->clock = 0;
2897
		mmc->ops->set_ios(mmc, &mmc->ios);
2898 2899 2900 2901
	} else {
		sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
		mmiowb();
	}
2902

2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
		ret = request_threaded_irq(host->irq, sdhci_irq,
					   sdhci_thread_irq, IRQF_SHARED,
					   mmc_hostname(host->mmc), host);
		if (ret)
			return ret;
	} else {
		sdhci_disable_irq_wakeups(host);
		disable_irq_wake(host->irq);
	}

2914 2915
	sdhci_enable_card_detection(host);

2916
	return ret;
2917 2918
}

2919
EXPORT_SYMBOL_GPL(sdhci_resume_host);
2920 2921 2922 2923 2924

int sdhci_runtime_suspend_host(struct sdhci_host *host)
{
	unsigned long flags;

2925
	mmc_retune_timer_stop(host->mmc);
2926 2927

	spin_lock_irqsave(&host->lock, flags);
2928 2929 2930
	host->ier &= SDHCI_INT_CARD_INT;
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2931 2932
	spin_unlock_irqrestore(&host->lock, flags);

2933
	synchronize_hardirq(host->irq);
2934 2935 2936 2937 2938

	spin_lock_irqsave(&host->lock, flags);
	host->runtime_suspended = true;
	spin_unlock_irqrestore(&host->lock, flags);

2939
	return 0;
2940 2941 2942 2943 2944
}
EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);

int sdhci_runtime_resume_host(struct sdhci_host *host)
{
2945
	struct mmc_host *mmc = host->mmc;
2946
	unsigned long flags;
2947
	int host_flags = host->flags;
2948 2949 2950 2951 2952 2953 2954 2955

	if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}

	sdhci_init(host, 0);

2956 2957
	if (mmc->ios.power_mode != MMC_POWER_UNDEFINED &&
	    mmc->ios.power_mode != MMC_POWER_OFF) {
2958 2959 2960 2961 2962
		/* Force clock and power re-program */
		host->pwr = 0;
		host->clock = 0;
		mmc->ops->start_signal_voltage_switch(mmc, &mmc->ios);
		mmc->ops->set_ios(mmc, &mmc->ios);
2963

2964 2965 2966 2967 2968 2969
		if ((host_flags & SDHCI_PV_ENABLED) &&
		    !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
			spin_lock_irqsave(&host->lock, flags);
			sdhci_enable_preset_value(host, true);
			spin_unlock_irqrestore(&host->lock, flags);
		}
2970

2971 2972 2973 2974
		if ((mmc->caps2 & MMC_CAP2_HS400_ES) &&
		    mmc->ops->hs400_enhanced_strobe)
			mmc->ops->hs400_enhanced_strobe(mmc, &mmc->ios);
	}
2975

2976 2977 2978 2979 2980
	spin_lock_irqsave(&host->lock, flags);

	host->runtime_suspended = false;

	/* Enable SDIO IRQ */
2981
	if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
2982 2983 2984 2985 2986 2987 2988
		sdhci_enable_sdio_irq_nolock(host, true);

	/* Enable Card Detection */
	sdhci_enable_card_detection(host);

	spin_unlock_irqrestore(&host->lock, flags);

2989
	return 0;
2990 2991 2992
}
EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);

2993
#endif /* CONFIG_PM */
2994

A
Adrian Hunter 已提交
2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016
/*****************************************************************************\
 *                                                                           *
 * Command Queue Engine (CQE) helpers                                        *
 *                                                                           *
\*****************************************************************************/

void sdhci_cqe_enable(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
	u8 ctrl;

	spin_lock_irqsave(&host->lock, flags);

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	ctrl &= ~SDHCI_CTRL_DMA_MASK;
	if (host->flags & SDHCI_USE_64_BIT_DMA)
		ctrl |= SDHCI_CTRL_ADMA64;
	else
		ctrl |= SDHCI_CTRL_ADMA32;
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

3017
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(host->sdma_boundary, 512),
A
Adrian Hunter 已提交
3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107
		     SDHCI_BLOCK_SIZE);

	/* Set maximum timeout */
	sdhci_writeb(host, 0xE, SDHCI_TIMEOUT_CONTROL);

	host->ier = host->cqe_ier;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);

	host->cqe_on = true;

	pr_debug("%s: sdhci: CQE on, IRQ mask %#x, IRQ status %#x\n",
		 mmc_hostname(mmc), host->ier,
		 sdhci_readl(host, SDHCI_INT_STATUS));

	mmiowb();
	spin_unlock_irqrestore(&host->lock, flags);
}
EXPORT_SYMBOL_GPL(sdhci_cqe_enable);

void sdhci_cqe_disable(struct mmc_host *mmc, bool recovery)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

	sdhci_set_default_irqs(host);

	host->cqe_on = false;

	if (recovery) {
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
	}

	pr_debug("%s: sdhci: CQE off, IRQ mask %#x, IRQ status %#x\n",
		 mmc_hostname(mmc), host->ier,
		 sdhci_readl(host, SDHCI_INT_STATUS));

	mmiowb();
	spin_unlock_irqrestore(&host->lock, flags);
}
EXPORT_SYMBOL_GPL(sdhci_cqe_disable);

bool sdhci_cqe_irq(struct sdhci_host *host, u32 intmask, int *cmd_error,
		   int *data_error)
{
	u32 mask;

	if (!host->cqe_on)
		return false;

	if (intmask & (SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC))
		*cmd_error = -EILSEQ;
	else if (intmask & SDHCI_INT_TIMEOUT)
		*cmd_error = -ETIMEDOUT;
	else
		*cmd_error = 0;

	if (intmask & (SDHCI_INT_DATA_END_BIT | SDHCI_INT_DATA_CRC))
		*data_error = -EILSEQ;
	else if (intmask & SDHCI_INT_DATA_TIMEOUT)
		*data_error = -ETIMEDOUT;
	else if (intmask & SDHCI_INT_ADMA_ERROR)
		*data_error = -EIO;
	else
		*data_error = 0;

	/* Clear selected interrupts. */
	mask = intmask & host->cqe_ier;
	sdhci_writel(host, mask, SDHCI_INT_STATUS);

	if (intmask & SDHCI_INT_BUS_POWER)
		pr_err("%s: Card is consuming too much power!\n",
		       mmc_hostname(host->mmc));

	intmask &= ~(host->cqe_ier | SDHCI_INT_ERROR);
	if (intmask) {
		sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		pr_err("%s: CQE: Unexpected interrupt 0x%08x.\n",
		       mmc_hostname(host->mmc), intmask);
		sdhci_dumpregs(host);
	}

	return true;
}
EXPORT_SYMBOL_GPL(sdhci_cqe_irq);

3108 3109
/*****************************************************************************\
 *                                                                           *
3110
 * Device allocation/registration                                            *
3111 3112 3113
 *                                                                           *
\*****************************************************************************/

3114 3115
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
3116 3117 3118 3119
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

3120
	WARN_ON(dev == NULL);
3121

3122
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
3123
	if (!mmc)
3124
		return ERR_PTR(-ENOMEM);
3125 3126 3127

	host = mmc_priv(mmc);
	host->mmc = mmc;
3128 3129
	host->mmc_host_ops = sdhci_ops;
	mmc->ops = &host->mmc_host_ops;
3130

3131 3132
	host->flags = SDHCI_SIGNALING_330;

A
Adrian Hunter 已提交
3133 3134 3135
	host->cqe_ier     = SDHCI_CQE_INT_MASK;
	host->cqe_err_ier = SDHCI_CQE_INT_ERR_MASK;

3136 3137
	host->tuning_delay = -1;

3138 3139
	host->sdma_boundary = SDHCI_DEFAULT_BOUNDARY_ARG;

3140 3141
	return host;
}
3142

3143
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
3144

3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174
static int sdhci_set_dma_mask(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;
	struct device *dev = mmc_dev(mmc);
	int ret = -EINVAL;

	if (host->quirks2 & SDHCI_QUIRK2_BROKEN_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_64_BIT_DMA;

	/* Try 64-bit mask if hardware is capable  of it */
	if (host->flags & SDHCI_USE_64_BIT_DMA) {
		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64));
		if (ret) {
			pr_warn("%s: Failed to set 64-bit DMA mask.\n",
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_64_BIT_DMA;
		}
	}

	/* 32-bit mask as default & fallback */
	if (ret) {
		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
		if (ret)
			pr_warn("%s: Failed to set 32-bit DMA mask.\n",
				mmc_hostname(mmc));
	}

	return ret;
}

3175 3176 3177
void __sdhci_read_caps(struct sdhci_host *host, u16 *ver, u32 *caps, u32 *caps1)
{
	u16 v;
3178 3179
	u64 dt_caps_mask = 0;
	u64 dt_caps = 0;
3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193

	if (host->read_caps)
		return;

	host->read_caps = true;

	if (debug_quirks)
		host->quirks = debug_quirks;

	if (debug_quirks2)
		host->quirks2 = debug_quirks2;

	sdhci_do_reset(host, SDHCI_RESET_ALL);

3194 3195 3196 3197 3198
	of_property_read_u64(mmc_dev(host->mmc)->of_node,
			     "sdhci-caps-mask", &dt_caps_mask);
	of_property_read_u64(mmc_dev(host->mmc)->of_node,
			     "sdhci-caps", &dt_caps);

3199 3200 3201 3202 3203 3204
	v = ver ? *ver : sdhci_readw(host, SDHCI_HOST_VERSION);
	host->version = (v & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;

	if (host->quirks & SDHCI_QUIRK_MISSING_CAPS)
		return;

3205 3206 3207 3208 3209 3210 3211
	if (caps) {
		host->caps = *caps;
	} else {
		host->caps = sdhci_readl(host, SDHCI_CAPABILITIES);
		host->caps &= ~lower_32_bits(dt_caps_mask);
		host->caps |= lower_32_bits(dt_caps);
	}
3212 3213 3214 3215

	if (host->version < SDHCI_SPEC_300)
		return;

3216 3217 3218 3219 3220 3221 3222
	if (caps1) {
		host->caps1 = *caps1;
	} else {
		host->caps1 = sdhci_readl(host, SDHCI_CAPABILITIES_1);
		host->caps1 &= ~upper_32_bits(dt_caps_mask);
		host->caps1 |= upper_32_bits(dt_caps);
	}
3223 3224 3225
}
EXPORT_SYMBOL_GPL(__sdhci_read_caps);

3226
int sdhci_setup_host(struct sdhci_host *host)
3227 3228
{
	struct mmc_host *mmc;
3229 3230
	u32 max_current_caps;
	unsigned int ocr_avail;
3231
	unsigned int override_timeout_clk;
3232
	u32 max_clk;
3233
	int ret;
3234

3235 3236 3237
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
3238

3239
	mmc = host->mmc;
3240

3241 3242 3243 3244 3245 3246 3247
	/*
	 * If there are external regulators, get them. Note this must be done
	 * early before resetting the host and reading the capabilities so that
	 * the host can take the appropriate action if regulators are not
	 * available.
	 */
	ret = mmc_regulator_get_supply(mmc);
3248
	if (ret)
3249 3250
		return ret;

3251 3252 3253 3254 3255 3256 3257
	DBG("Version:   0x%08x | Present:  0x%08x\n",
	    sdhci_readw(host, SDHCI_HOST_VERSION),
	    sdhci_readl(host, SDHCI_PRESENT_STATE));
	DBG("Caps:      0x%08x | Caps_1:   0x%08x\n",
	    sdhci_readl(host, SDHCI_CAPABILITIES),
	    sdhci_readl(host, SDHCI_CAPABILITIES_1));

3258
	sdhci_read_caps(host);
3259

3260 3261
	override_timeout_clk = host->timeout_clk;

3262
	if (host->version > SDHCI_SPEC_300) {
3263 3264
		pr_err("%s: Unknown controller version (%d). You may experience problems.\n",
		       mmc_hostname(mmc), host->version);
3265 3266
	}

3267
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
3268
		host->flags |= SDHCI_USE_SDMA;
3269
	else if (!(host->caps & SDHCI_CAN_DO_SDMA))
3270
		DBG("Controller doesn't have SDMA capability\n");
3271
	else
3272
		host->flags |= SDHCI_USE_SDMA;
3273

3274
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
3275
		(host->flags & SDHCI_USE_SDMA)) {
R
Rolf Eike Beer 已提交
3276
		DBG("Disabling DMA as it is marked broken\n");
3277
		host->flags &= ~SDHCI_USE_SDMA;
3278 3279
	}

3280
	if ((host->version >= SDHCI_SPEC_200) &&
3281
		(host->caps & SDHCI_CAN_DO_ADMA2))
3282
		host->flags |= SDHCI_USE_ADMA;
3283 3284 3285 3286 3287 3288 3289

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

3290 3291 3292 3293 3294 3295 3296
	/*
	 * It is assumed that a 64-bit capable device has set a 64-bit DMA mask
	 * and *must* do 64-bit DMA.  A driver has the opportunity to change
	 * that during the first call to ->enable_dma().  Similarly
	 * SDHCI_QUIRK2_BROKEN_64_BIT_DMA must be left to the drivers to
	 * implement.
	 */
3297
	if (host->caps & SDHCI_CAN_64BIT)
3298 3299
		host->flags |= SDHCI_USE_64_BIT_DMA;

3300
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311
		ret = sdhci_set_dma_mask(host);

		if (!ret && host->ops->enable_dma)
			ret = host->ops->enable_dma(host);

		if (ret) {
			pr_warn("%s: No suitable DMA available - falling back to PIO\n",
				mmc_hostname(mmc));
			host->flags &= ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);

			ret = 0;
3312 3313 3314
		}
	}

3315 3316 3317 3318
	/* SDMA does not support 64-bit DMA */
	if (host->flags & SDHCI_USE_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_SDMA;

3319
	if (host->flags & SDHCI_USE_ADMA) {
3320 3321 3322
		dma_addr_t dma;
		void *buf;

3323
		/*
3324 3325 3326 3327
		 * The DMA descriptor table size is calculated as the maximum
		 * number of segments times 2, to allow for an alignment
		 * descriptor for each segment, plus 1 for a nop end descriptor,
		 * all multipled by the descriptor size.
3328
		 */
3329 3330 3331 3332 3333 3334 3335 3336 3337
		if (host->flags & SDHCI_USE_64_BIT_DMA) {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_64_DESC_SZ;
			host->desc_sz = SDHCI_ADMA2_64_DESC_SZ;
		} else {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_32_DESC_SZ;
			host->desc_sz = SDHCI_ADMA2_32_DESC_SZ;
		}
3338

3339
		host->align_buffer_sz = SDHCI_MAX_SEGS * SDHCI_ADMA2_ALIGN;
3340 3341 3342
		buf = dma_alloc_coherent(mmc_dev(mmc), host->align_buffer_sz +
					 host->adma_table_sz, &dma, GFP_KERNEL);
		if (!buf) {
J
Joe Perches 已提交
3343
			pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
3344 3345
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
3346 3347
		} else if ((dma + host->align_buffer_sz) &
			   (SDHCI_ADMA2_DESC_ALIGN - 1)) {
J
Joe Perches 已提交
3348 3349
			pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
				mmc_hostname(mmc));
3350
			host->flags &= ~SDHCI_USE_ADMA;
3351 3352 3353 3354 3355
			dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
					  host->adma_table_sz, buf, dma);
		} else {
			host->align_buffer = buf;
			host->align_addr = dma;
3356

3357 3358 3359
			host->adma_table = buf + host->align_buffer_sz;
			host->adma_addr = dma + host->align_buffer_sz;
		}
3360 3361
	}

3362 3363 3364 3365 3366
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
3367
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
3368
		host->dma_mask = DMA_BIT_MASK(64);
3369
		mmc_dev(mmc)->dma_mask = &host->dma_mask;
3370
	}
3371

3372
	if (host->version >= SDHCI_SPEC_300)
3373
		host->max_clk = (host->caps & SDHCI_CLOCK_V3_BASE_MASK)
3374 3375
			>> SDHCI_CLOCK_BASE_SHIFT;
	else
3376
		host->max_clk = (host->caps & SDHCI_CLOCK_BASE_MASK)
3377 3378
			>> SDHCI_CLOCK_BASE_SHIFT;

3379
	host->max_clk *= 1000000;
3380 3381
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
3382
		if (!host->ops->get_max_clock) {
3383 3384
			pr_err("%s: Hardware doesn't specify base clock frequency.\n",
			       mmc_hostname(mmc));
3385 3386
			ret = -ENODEV;
			goto undma;
3387 3388
		}
		host->max_clk = host->ops->get_max_clock(host);
3389
	}
3390

3391 3392 3393 3394
	/*
	 * In case of Host Controller v3.00, find out whether clock
	 * multiplier is supported.
	 */
3395
	host->clk_mul = (host->caps1 & SDHCI_CLOCK_MUL_MASK) >>
3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406
			SDHCI_CLOCK_MUL_SHIFT;

	/*
	 * In case the value in Clock Multiplier is 0, then programmable
	 * clock mode is not supported, otherwise the actual clock
	 * multiplier is one more than the value of Clock Multiplier
	 * in the Capabilities Register.
	 */
	if (host->clk_mul)
		host->clk_mul += 1;

3407 3408 3409
	/*
	 * Set host parameters.
	 */
3410 3411
	max_clk = host->max_clk;

3412
	if (host->ops->get_min_clock)
3413
		mmc->f_min = host->ops->get_min_clock(host);
3414 3415 3416
	else if (host->version >= SDHCI_SPEC_300) {
		if (host->clk_mul) {
			mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
3417
			max_clk = host->max_clk * host->clk_mul;
3418 3419 3420
		} else
			mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
	} else
3421
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
3422

3423
	if (!mmc->f_max || mmc->f_max > max_clk)
3424 3425
		mmc->f_max = max_clk;

3426
	if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
3427
		host->timeout_clk = (host->caps & SDHCI_TIMEOUT_CLK_MASK) >>
3428
					SDHCI_TIMEOUT_CLK_SHIFT;
3429 3430 3431 3432

		if (host->caps & SDHCI_TIMEOUT_CLK_UNIT)
			host->timeout_clk *= 1000;

3433
		if (host->timeout_clk == 0) {
3434
			if (!host->ops->get_timeout_clock) {
3435 3436
				pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
					mmc_hostname(mmc));
3437 3438
				ret = -ENODEV;
				goto undma;
3439
			}
3440

3441 3442 3443 3444
			host->timeout_clk =
				DIV_ROUND_UP(host->ops->get_timeout_clock(host),
					     1000);
		}
3445

3446 3447 3448
		if (override_timeout_clk)
			host->timeout_clk = override_timeout_clk;

3449
		mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
3450
			host->ops->get_max_timeout_count(host) : 1 << 27;
3451 3452
		mmc->max_busy_timeout /= host->timeout_clk;
	}
3453

3454
	mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
3455
	mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
3456 3457 3458

	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
		host->flags |= SDHCI_AUTO_CMD12;
3459

3460
	/* Auto-CMD23 stuff only works in ADMA or PIO. */
A
Andrei Warkentin 已提交
3461
	if ((host->version >= SDHCI_SPEC_300) &&
3462
	    ((host->flags & SDHCI_USE_ADMA) ||
3463 3464
	     !(host->flags & SDHCI_USE_SDMA)) &&
	     !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
3465
		host->flags |= SDHCI_AUTO_CMD23;
3466
		DBG("Auto-CMD23 available\n");
3467
	} else {
3468
		DBG("Auto-CMD23 unavailable\n");
3469 3470
	}

3471 3472 3473 3474 3475 3476 3477
	/*
	 * A controller may support 8-bit width, but the board itself
	 * might not have the pins brought out.  Boards that support
	 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
	 * their platform code before calling sdhci_add_host(), and we
	 * won't assume 8-bit width for hosts without that CAP.
	 */
3478
	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
3479
		mmc->caps |= MMC_CAP_4_BIT_DATA;
3480

3481 3482 3483
	if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
		mmc->caps &= ~MMC_CAP_CMD23;

3484
	if (host->caps & SDHCI_CAN_DO_HISPD)
3485
		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
3486

3487
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
3488
	    mmc_card_is_removable(mmc) &&
3489
	    mmc_gpio_get_cd(host->mmc) < 0)
3490 3491
		mmc->caps |= MMC_CAP_NEEDS_POLL;

3492
	/* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
3493 3494 3495 3496
	if (!IS_ERR(mmc->supply.vqmmc)) {
		ret = regulator_enable(mmc->supply.vqmmc);
		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
						    1950000))
3497 3498 3499
			host->caps1 &= ~(SDHCI_SUPPORT_SDR104 |
					 SDHCI_SUPPORT_SDR50 |
					 SDHCI_SUPPORT_DDR50);
3500 3501 3502
		if (ret) {
			pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
				mmc_hostname(mmc), ret);
3503
			mmc->supply.vqmmc = ERR_PTR(-EINVAL);
3504
		}
3505
	}
3506

3507 3508 3509 3510
	if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V) {
		host->caps1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
				 SDHCI_SUPPORT_DDR50);
	}
3511

3512
	/* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
3513 3514
	if (host->caps1 & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
			   SDHCI_SUPPORT_DDR50))
3515 3516 3517
		mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;

	/* SDR104 supports also implies SDR50 support */
3518
	if (host->caps1 & SDHCI_SUPPORT_SDR104) {
3519
		mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
3520 3521 3522
		/* SD3.0: SDR104 is supported so (for eMMC) the caps2
		 * field can be promoted to support HS200.
		 */
3523
		if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
3524
			mmc->caps2 |= MMC_CAP2_HS200;
3525
	} else if (host->caps1 & SDHCI_SUPPORT_SDR50) {
3526
		mmc->caps |= MMC_CAP_UHS_SDR50;
3527
	}
3528

3529
	if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
3530
	    (host->caps1 & SDHCI_SUPPORT_HS400))
3531 3532
		mmc->caps2 |= MMC_CAP2_HS400;

3533 3534 3535 3536 3537 3538
	if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
	    (IS_ERR(mmc->supply.vqmmc) ||
	     !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
					     1300000)))
		mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;

3539 3540
	if ((host->caps1 & SDHCI_SUPPORT_DDR50) &&
	    !(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
3541 3542
		mmc->caps |= MMC_CAP_UHS_DDR50;

3543
	/* Does the host need tuning for SDR50? */
3544
	if (host->caps1 & SDHCI_USE_SDR50_TUNING)
3545 3546
		host->flags |= SDHCI_SDR50_NEEDS_TUNING;

3547
	/* Driver Type(s) (A, C, D) supported by the host */
3548
	if (host->caps1 & SDHCI_DRIVER_TYPE_A)
3549
		mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
3550
	if (host->caps1 & SDHCI_DRIVER_TYPE_C)
3551
		mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
3552
	if (host->caps1 & SDHCI_DRIVER_TYPE_D)
3553 3554
		mmc->caps |= MMC_CAP_DRIVER_TYPE_D;

3555
	/* Initial value for re-tuning timer count */
3556 3557
	host->tuning_count = (host->caps1 & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
			     SDHCI_RETUNING_TIMER_COUNT_SHIFT;
3558 3559 3560 3561 3562 3563 3564 3565 3566

	/*
	 * In case Re-tuning Timer is not disabled, the actual value of
	 * re-tuning timer will be 2 ^ (n - 1).
	 */
	if (host->tuning_count)
		host->tuning_count = 1 << (host->tuning_count - 1);

	/* Re-tuning mode supported by the Host Controller */
3567
	host->tuning_mode = (host->caps1 & SDHCI_RETUNING_MODE_MASK) >>
3568 3569
			     SDHCI_RETUNING_MODE_SHIFT;

3570
	ocr_avail = 0;
3571

3572 3573 3574 3575 3576 3577 3578 3579
	/*
	 * According to SD Host Controller spec v3.00, if the Host System
	 * can afford more than 150mA, Host Driver should set XPC to 1. Also
	 * the value is meaningful only if Voltage Support in the Capabilities
	 * register is set. The actual current value is 4 times the register
	 * value.
	 */
	max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
3580
	if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
3581
		int curr = regulator_get_current_limit(mmc->supply.vmmc);
3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594
		if (curr > 0) {

			/* convert to SDHCI_MAX_CURRENT format */
			curr = curr/1000;  /* convert to mA */
			curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;

			curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
			max_current_caps =
				(curr << SDHCI_MAX_CURRENT_330_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_300_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_180_SHIFT);
		}
	}
3595

3596
	if (host->caps & SDHCI_CAN_VDD_330) {
3597
		ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
3598

A
Aaron Lu 已提交
3599
		mmc->max_current_330 = ((max_current_caps &
3600 3601 3602 3603
				   SDHCI_MAX_CURRENT_330_MASK) >>
				   SDHCI_MAX_CURRENT_330_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
3604
	if (host->caps & SDHCI_CAN_VDD_300) {
3605
		ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
3606

A
Aaron Lu 已提交
3607
		mmc->max_current_300 = ((max_current_caps &
3608 3609 3610 3611
				   SDHCI_MAX_CURRENT_300_MASK) >>
				   SDHCI_MAX_CURRENT_300_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
3612
	if (host->caps & SDHCI_CAN_VDD_180) {
3613 3614
		ocr_avail |= MMC_VDD_165_195;

A
Aaron Lu 已提交
3615
		mmc->max_current_180 = ((max_current_caps &
3616 3617 3618 3619 3620
				   SDHCI_MAX_CURRENT_180_MASK) >>
				   SDHCI_MAX_CURRENT_180_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}

3621 3622 3623 3624 3625
	/* If OCR set by host, use it instead. */
	if (host->ocr_mask)
		ocr_avail = host->ocr_mask;

	/* If OCR set by external regulators, give it highest prio. */
3626
	if (mmc->ocr_avail)
3627
		ocr_avail = mmc->ocr_avail;
3628

3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640
	mmc->ocr_avail = ocr_avail;
	mmc->ocr_avail_sdio = ocr_avail;
	if (host->ocr_avail_sdio)
		mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
	mmc->ocr_avail_sd = ocr_avail;
	if (host->ocr_avail_sd)
		mmc->ocr_avail_sd &= host->ocr_avail_sd;
	else /* normal SD controllers don't support 1.8V */
		mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
	mmc->ocr_avail_mmc = ocr_avail;
	if (host->ocr_avail_mmc)
		mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
3641 3642

	if (mmc->ocr_avail == 0) {
3643 3644
		pr_err("%s: Hardware doesn't report any support voltages.\n",
		       mmc_hostname(mmc));
3645 3646
		ret = -ENODEV;
		goto unreg;
3647 3648
	}

3649 3650 3651 3652 3653 3654 3655 3656 3657
	if ((mmc->caps & (MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25 |
			  MMC_CAP_UHS_SDR50 | MMC_CAP_UHS_SDR104 |
			  MMC_CAP_UHS_DDR50 | MMC_CAP_1_8V_DDR)) ||
	    (mmc->caps2 & (MMC_CAP2_HS200_1_8V_SDR | MMC_CAP2_HS400_1_8V)))
		host->flags |= SDHCI_SIGNALING_180;

	if (mmc->caps2 & MMC_CAP2_HSX00_1_2V)
		host->flags |= SDHCI_SIGNALING_120;

3658 3659
	spin_lock_init(&host->lock);

3660 3661 3662 3663 3664 3665 3666
	/*
	 * Maximum number of sectors in one transfer. Limited by SDMA boundary
	 * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
	 * is less anyway.
	 */
	mmc->max_req_size = 524288;

3667
	/*
3668 3669
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
3670
	 */
3671
	if (host->flags & SDHCI_USE_ADMA) {
3672
		mmc->max_segs = SDHCI_MAX_SEGS;
3673
	} else if (host->flags & SDHCI_USE_SDMA) {
3674
		mmc->max_segs = 1;
3675 3676 3677 3678 3679 3680 3681
		if (swiotlb_max_segment()) {
			unsigned int max_req_size = (1 << IO_TLB_SHIFT) *
						IO_TLB_SEGSIZE;
			mmc->max_req_size = min(mmc->max_req_size,
						max_req_size);
		}
	} else { /* PIO */
3682
		mmc->max_segs = SDHCI_MAX_SEGS;
3683
	}
3684 3685 3686

	/*
	 * Maximum segment size. Could be one segment with the maximum number
3687 3688
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
3689
	 */
3690 3691 3692 3693 3694 3695
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
			mmc->max_seg_size = 65535;
		else
			mmc->max_seg_size = 65536;
	} else {
3696
		mmc->max_seg_size = mmc->max_req_size;
3697
	}
3698

3699 3700 3701 3702
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
3703 3704 3705
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
3706
		mmc->max_blk_size = (host->caps & SDHCI_MAX_BLOCK_MASK) >>
3707 3708
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
J
Joe Perches 已提交
3709 3710
			pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
				mmc_hostname(mmc));
3711 3712 3713 3714 3715
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
3716

3717 3718 3719
	/*
	 * Maximum block count.
	 */
3720
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
3721

3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738
	return 0;

unreg:
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
undma:
	if (host->align_buffer)
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
	host->adma_table = NULL;
	host->align_buffer = NULL;

	return ret;
}
EXPORT_SYMBOL_GPL(sdhci_setup_host);

3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754
void sdhci_cleanup_host(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;

	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);

	if (host->align_buffer)
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
	host->adma_table = NULL;
	host->align_buffer = NULL;
}
EXPORT_SYMBOL_GPL(sdhci_cleanup_host);

3755 3756 3757 3758 3759
int __sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;
	int ret;

3760 3761 3762 3763 3764 3765
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

3766 3767
	timer_setup(&host->timer, sdhci_timeout_timer, 0);
	timer_setup(&host->data_timer, sdhci_timeout_data_timer, 0);
3768

3769
	init_waitqueue_head(&host->buf_ready_int);
3770

3771 3772
	sdhci_init(host, 0);

3773 3774
	ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
				   IRQF_SHARED,	mmc_hostname(mmc), host);
3775 3776 3777
	if (ret) {
		pr_err("%s: Failed to request IRQ %d: %d\n",
		       mmc_hostname(mmc), host->irq, ret);
3778
		goto untasklet;
3779
	}
3780

3781
	ret = sdhci_led_register(host);
3782 3783 3784
	if (ret) {
		pr_err("%s: Failed to register LED device: %d\n",
		       mmc_hostname(mmc), ret);
3785
		goto unirq;
3786
	}
3787

3788 3789
	mmiowb();

3790 3791 3792
	ret = mmc_add_host(mmc);
	if (ret)
		goto unled;
3793

3794
	pr_info("%s: SDHCI controller on %s [%s] using %s\n",
3795
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
3796 3797
		(host->flags & SDHCI_USE_ADMA) ?
		(host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
3798
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
3799

3800 3801
	sdhci_enable_card_detection(host);

3802 3803
	return 0;

3804
unled:
3805
	sdhci_led_unregister(host);
3806
unirq:
3807
	sdhci_do_reset(host, SDHCI_RESET_ALL);
3808 3809
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3810
	free_irq(host->irq, host);
3811
untasklet:
3812
	tasklet_kill(&host->finish_tasklet);
3813

3814 3815
	return ret;
}
3816 3817 3818 3819 3820 3821 3822 3823 3824
EXPORT_SYMBOL_GPL(__sdhci_add_host);

int sdhci_add_host(struct sdhci_host *host)
{
	int ret;

	ret = sdhci_setup_host(host);
	if (ret)
		return ret;
3825

3826 3827 3828 3829 3830 3831 3832 3833 3834 3835
	ret = __sdhci_add_host(host);
	if (ret)
		goto cleanup;

	return 0;

cleanup:
	sdhci_cleanup_host(host);

	return ret;
3836
}
3837
EXPORT_SYMBOL_GPL(sdhci_add_host);
3838

P
Pierre Ossman 已提交
3839
void sdhci_remove_host(struct sdhci_host *host, int dead)
3840
{
3841
	struct mmc_host *mmc = host->mmc;
P
Pierre Ossman 已提交
3842 3843 3844 3845 3846 3847 3848
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

3849
		if (sdhci_has_requests(host)) {
3850
			pr_err("%s: Controller removed during "
3851
				" transfer!\n", mmc_hostname(mmc));
3852
			sdhci_error_out_mrqs(host, -ENOMEDIUM);
P
Pierre Ossman 已提交
3853 3854 3855 3856 3857
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

3858 3859
	sdhci_disable_card_detection(host);

3860
	mmc_remove_host(mmc);
3861

3862
	sdhci_led_unregister(host);
3863

P
Pierre Ossman 已提交
3864
	if (!dead)
3865
		sdhci_do_reset(host, SDHCI_RESET_ALL);
3866

3867 3868
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3869 3870 3871
	free_irq(host->irq, host);

	del_timer_sync(&host->timer);
3872
	del_timer_sync(&host->data_timer);
3873 3874

	tasklet_kill(&host->finish_tasklet);
3875

3876 3877
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
3878

3879
	if (host->align_buffer)
3880 3881 3882
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
3883

3884
	host->adma_table = NULL;
3885
	host->align_buffer = NULL;
3886 3887
}

3888
EXPORT_SYMBOL_GPL(sdhci_remove_host);
3889

3890
void sdhci_free_host(struct sdhci_host *host)
3891
{
3892
	mmc_free_host(host->mmc);
3893 3894
}

3895
EXPORT_SYMBOL_GPL(sdhci_free_host);
3896 3897 3898 3899 3900 3901 3902 3903 3904

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
3905
	pr_info(DRIVER_NAME
3906
		": Secure Digital Host Controller Interface driver\n");
3907
	pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
3908

3909
	return 0;
3910 3911 3912 3913 3914 3915 3916 3917 3918
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

3919
module_param(debug_quirks, uint, 0444);
3920
module_param(debug_quirks2, uint, 0444);
3921

3922
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
3923
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
3924
MODULE_LICENSE("GPL");
3925

3926
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
3927
MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");