sdhci.c 90.3 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16 17
 */

#include <linux/delay.h>
#include <linux/highmem.h>
18
#include <linux/io.h>
19
#include <linux/module.h>
20
#include <linux/dma-mapping.h>
21
#include <linux/slab.h>
22
#include <linux/scatterlist.h>
M
Marek Szyprowski 已提交
23
#include <linux/regulator/consumer.h>
24
#include <linux/pm_runtime.h>
25

26 27
#include <linux/leds.h>

28
#include <linux/mmc/mmc.h>
29
#include <linux/mmc/host.h>
30
#include <linux/mmc/card.h>
31
#include <linux/mmc/sdio.h>
32
#include <linux/mmc/slot-gpio.h>
33 34 35 36 37 38

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
39
	pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
40

41 42 43 44 45
#if defined(CONFIG_LEDS_CLASS) || (defined(CONFIG_LEDS_CLASS_MODULE) && \
	defined(CONFIG_MMC_SDHCI_MODULE))
#define SDHCI_USE_LEDS_CLASS
#endif

46 47
#define MAX_TUNING_LOOP 40

48
static unsigned int debug_quirks = 0;
49
static unsigned int debug_quirks2;
50

51 52 53
static void sdhci_finish_data(struct sdhci_host *);

static void sdhci_finish_command(struct sdhci_host *);
54
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode);
55
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
56
static int sdhci_do_get_cd(struct sdhci_host *host);
57 58 59

static void sdhci_dumpregs(struct sdhci_host *host)
{
60
	pr_debug(DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
61
		mmc_hostname(host->mmc));
62

63
	pr_debug(DRIVER_NAME ": Sys addr: 0x%08x | Version:  0x%08x\n",
64 65
		sdhci_readl(host, SDHCI_DMA_ADDRESS),
		sdhci_readw(host, SDHCI_HOST_VERSION));
66
	pr_debug(DRIVER_NAME ": Blk size: 0x%08x | Blk cnt:  0x%08x\n",
67 68
		sdhci_readw(host, SDHCI_BLOCK_SIZE),
		sdhci_readw(host, SDHCI_BLOCK_COUNT));
69
	pr_debug(DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
70 71
		sdhci_readl(host, SDHCI_ARGUMENT),
		sdhci_readw(host, SDHCI_TRANSFER_MODE));
72
	pr_debug(DRIVER_NAME ": Present:  0x%08x | Host ctl: 0x%08x\n",
73 74
		sdhci_readl(host, SDHCI_PRESENT_STATE),
		sdhci_readb(host, SDHCI_HOST_CONTROL));
75
	pr_debug(DRIVER_NAME ": Power:    0x%08x | Blk gap:  0x%08x\n",
76 77
		sdhci_readb(host, SDHCI_POWER_CONTROL),
		sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
78
	pr_debug(DRIVER_NAME ": Wake-up:  0x%08x | Clock:    0x%08x\n",
79 80
		sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
		sdhci_readw(host, SDHCI_CLOCK_CONTROL));
81
	pr_debug(DRIVER_NAME ": Timeout:  0x%08x | Int stat: 0x%08x\n",
82 83
		sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
		sdhci_readl(host, SDHCI_INT_STATUS));
84
	pr_debug(DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
85 86
		sdhci_readl(host, SDHCI_INT_ENABLE),
		sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
87
	pr_debug(DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
88 89
		sdhci_readw(host, SDHCI_ACMD12_ERR),
		sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
90
	pr_debug(DRIVER_NAME ": Caps:     0x%08x | Caps_1:   0x%08x\n",
91
		sdhci_readl(host, SDHCI_CAPABILITIES),
92
		sdhci_readl(host, SDHCI_CAPABILITIES_1));
93
	pr_debug(DRIVER_NAME ": Cmd:      0x%08x | Max curr: 0x%08x\n",
94
		sdhci_readw(host, SDHCI_COMMAND),
95
		sdhci_readl(host, SDHCI_MAX_CURRENT));
96
	pr_debug(DRIVER_NAME ": Host ctl2: 0x%08x\n",
97
		sdhci_readw(host, SDHCI_HOST_CONTROL2));
98

99 100 101 102 103 104 105 106 107 108 109
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->flags & SDHCI_USE_64_BIT_DMA)
			pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x%08x\n",
				 readl(host->ioaddr + SDHCI_ADMA_ERROR),
				 readl(host->ioaddr + SDHCI_ADMA_ADDRESS_HI),
				 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
		else
			pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
				 readl(host->ioaddr + SDHCI_ADMA_ERROR),
				 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
	}
110

111
	pr_debug(DRIVER_NAME ": ===========================================\n");
112 113 114 115 116 117 118 119
}

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

120 121
static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
122
	u32 present;
123

124
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
125
	    (host->mmc->caps & MMC_CAP_NONREMOVABLE))
126 127
		return;

128 129 130
	if (enable) {
		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
131

132 133 134 135 136
		host->ier |= present ? SDHCI_INT_CARD_REMOVE :
				       SDHCI_INT_CARD_INSERT;
	} else {
		host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
	}
137 138 139

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
140 141 142 143 144 145 146 147 148 149 150 151
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
	if (host->bus_on)
		return;
	host->bus_on = true;
	pm_runtime_get_noresume(host->mmc->parent);
}

static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
	if (!host->bus_on)
		return;
	host->bus_on = false;
	pm_runtime_put_noidle(host->mmc->parent);
}

168
void sdhci_reset(struct sdhci_host *host, u8 mask)
169
{
170
	unsigned long timeout;
171

172
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
173

174
	if (mask & SDHCI_RESET_ALL) {
175
		host->clock = 0;
176 177 178 179
		/* Reset-all turns off SD Bus Power */
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
	}
180

181 182 183 184
	/* Wait max 100 ms */
	timeout = 100;

	/* hw clears the bit when it's done */
185
	while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
186
		if (timeout == 0) {
187
			pr_err("%s: Reset 0x%x never completed.\n",
188 189 190 191 192 193
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
		timeout--;
		mdelay(1);
194
	}
195 196 197 198 199 200
}
EXPORT_SYMBOL_GPL(sdhci_reset);

static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
{
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
201
		if (!sdhci_do_get_cd(host))
202 203
			return;
	}
204

205
	host->ops->reset(host, mask);
206

207 208 209 210 211 212 213 214
	if (mask & SDHCI_RESET_ALL) {
		if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
			if (host->ops->enable_dma)
				host->ops->enable_dma(host);
		}

		/* Resetting the controller clears many */
		host->preset_enabled = false;
215
	}
216 217
}

218 219 220
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);

static void sdhci_init(struct sdhci_host *host, int soft)
221
{
222
	if (soft)
223
		sdhci_do_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
224
	else
225
		sdhci_do_reset(host, SDHCI_RESET_ALL);
226

227 228 229 230 231 232 233 234
	host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
		    SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
		    SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
		    SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
		    SDHCI_INT_RESPONSE;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
235 236 237 238 239 240

	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
		sdhci_set_ios(host->mmc, &host->mmc->ios);
	}
241
}
242

243 244
static void sdhci_reinit(struct sdhci_host *host)
{
245
	sdhci_init(host, 0);
246
	sdhci_enable_card_detection(host);
247 248 249 250 251 252
}

static void sdhci_activate_led(struct sdhci_host *host)
{
	u8 ctrl;

253
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
254
	ctrl |= SDHCI_CTRL_LED;
255
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
256 257 258 259 260 261
}

static void sdhci_deactivate_led(struct sdhci_host *host)
{
	u8 ctrl;

262
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
263
	ctrl &= ~SDHCI_CTRL_LED;
264
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
265 266
}

267
#ifdef SDHCI_USE_LEDS_CLASS
268 269 270 271 272 273 274 275
static void sdhci_led_control(struct led_classdev *led,
	enum led_brightness brightness)
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

276 277 278
	if (host->runtime_suspended)
		goto out;

279 280 281 282
	if (brightness == LED_OFF)
		sdhci_deactivate_led(host);
	else
		sdhci_activate_led(host);
283
out:
284 285 286 287
	spin_unlock_irqrestore(&host->lock, flags);
}
#endif

288 289 290 291 292 293
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
294
static void sdhci_read_block_pio(struct sdhci_host *host)
295
{
296 297
	unsigned long flags;
	size_t blksize, len, chunk;
298
	u32 uninitialized_var(scratch);
299
	u8 *buf;
300

P
Pierre Ossman 已提交
301
	DBG("PIO reading\n");
302

P
Pierre Ossman 已提交
303
	blksize = host->data->blksz;
304
	chunk = 0;
305

306
	local_irq_save(flags);
307

P
Pierre Ossman 已提交
308
	while (blksize) {
F
Fabio Estevam 已提交
309
		BUG_ON(!sg_miter_next(&host->sg_miter));
310

311
		len = min(host->sg_miter.length, blksize);
312

313 314
		blksize -= len;
		host->sg_miter.consumed = len;
315

316
		buf = host->sg_miter.addr;
317

318 319
		while (len) {
			if (chunk == 0) {
320
				scratch = sdhci_readl(host, SDHCI_BUFFER);
321
				chunk = 4;
P
Pierre Ossman 已提交
322
			}
323 324 325 326 327 328 329

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
330
		}
P
Pierre Ossman 已提交
331
	}
332 333 334 335

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
336
}
337

P
Pierre Ossman 已提交
338 339
static void sdhci_write_block_pio(struct sdhci_host *host)
{
340 341 342 343
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
344

P
Pierre Ossman 已提交
345 346 347
	DBG("PIO writing\n");

	blksize = host->data->blksz;
348 349
	chunk = 0;
	scratch = 0;
350

351
	local_irq_save(flags);
352

P
Pierre Ossman 已提交
353
	while (blksize) {
F
Fabio Estevam 已提交
354
		BUG_ON(!sg_miter_next(&host->sg_miter));
P
Pierre Ossman 已提交
355

356 357 358 359 360 361
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
362

363 364 365 366 367 368 369 370
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
371
				sdhci_writel(host, scratch, SDHCI_BUFFER);
372 373
				chunk = 0;
				scratch = 0;
374 375 376
			}
		}
	}
377 378 379 380

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
381 382 383 384 385 386 387 388
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

	BUG_ON(!host->data);

389
	if (host->blocks == 0)
P
Pierre Ossman 已提交
390 391 392 393 394 395 396
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

397 398 399 400 401 402 403 404 405
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

406
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
407 408 409
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

P
Pierre Ossman 已提交
410 411 412 413
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
414

415 416
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
417 418
			break;
	}
419

P
Pierre Ossman 已提交
420
	DBG("PIO transfer complete.\n");
421 422
}

423
static int sdhci_pre_dma_transfer(struct sdhci_host *host,
424
				  struct mmc_data *data, int cookie)
425 426 427
{
	int sg_count;

428 429 430 431 432
	/*
	 * If the data buffers are already mapped, return the previous
	 * dma_map_sg() result.
	 */
	if (data->host_cookie == COOKIE_PRE_MAPPED)
433 434 435 436 437 438 439 440 441 442
		return data->sg_count;

	sg_count = dma_map_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
				data->flags & MMC_DATA_WRITE ?
				DMA_TO_DEVICE : DMA_FROM_DEVICE);

	if (sg_count == 0)
		return -ENOSPC;

	data->sg_count = sg_count;
443
	data->host_cookie = cookie;
444 445 446 447

	return sg_count;
}

448 449 450
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
451
	return kmap_atomic(sg_page(sg)) + sg->offset;
452 453 454 455
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
456
	kunmap_atomic(buffer);
457 458 459
	local_irq_restore(*flags);
}

460 461
static void sdhci_adma_write_desc(struct sdhci_host *host, void *desc,
				  dma_addr_t addr, int len, unsigned cmd)
B
Ben Dooks 已提交
462
{
463
	struct sdhci_adma2_64_desc *dma_desc = desc;
B
Ben Dooks 已提交
464

465
	/* 32-bit and 64-bit descriptors have these members in same position */
466 467
	dma_desc->cmd = cpu_to_le16(cmd);
	dma_desc->len = cpu_to_le16(len);
468 469 470 471
	dma_desc->addr_lo = cpu_to_le32((u32)addr);

	if (host->flags & SDHCI_USE_64_BIT_DMA)
		dma_desc->addr_hi = cpu_to_le32((u64)addr >> 32);
B
Ben Dooks 已提交
472 473
}

474 475
static void sdhci_adma_mark_end(void *desc)
{
476
	struct sdhci_adma2_64_desc *dma_desc = desc;
477

478
	/* 32-bit and 64-bit descriptors have 'cmd' in same position */
479
	dma_desc->cmd |= cpu_to_le16(ADMA2_END);
480 481
}

482 483
static void sdhci_adma_table_pre(struct sdhci_host *host,
	struct mmc_data *data, int sg_count)
484 485 486
{
	struct scatterlist *sg;
	unsigned long flags;
487 488 489 490
	dma_addr_t addr, align_addr;
	void *desc, *align;
	char *buffer;
	int len, offset, i;
491 492 493 494 495 496

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

497
	host->sg_count = sg_count;
498

499
	desc = host->adma_table;
500 501 502 503 504 505 506 507 508
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
509 510 511
		 * The SDHCI specification states that ADMA addresses must
		 * be 32-bit aligned. If they aren't, then we use a bounce
		 * buffer for the (up to three) bytes that screw up the
512 513
		 * alignment.
		 */
514 515
		offset = (SDHCI_ADMA2_ALIGN - (addr & SDHCI_ADMA2_MASK)) &
			 SDHCI_ADMA2_MASK;
516 517 518 519 520 521 522
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

B
Ben Dooks 已提交
523
			/* tran, valid */
524
			sdhci_adma_write_desc(host, desc, align_addr, offset,
A
Adrian Hunter 已提交
525
					      ADMA2_TRAN_VALID);
526 527 528

			BUG_ON(offset > 65536);

529 530
			align += SDHCI_ADMA2_ALIGN;
			align_addr += SDHCI_ADMA2_ALIGN;
531

532
			desc += host->desc_sz;
533 534 535 536 537 538 539

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

540 541 542 543 544 545
		if (len) {
			/* tran, valid */
			sdhci_adma_write_desc(host, desc, addr, len,
					      ADMA2_TRAN_VALID);
			desc += host->desc_sz;
		}
546 547 548 549 550

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
551
		WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
552 553
	}

554
	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
555
		/* Mark the last descriptor as the terminating descriptor */
556
		if (desc != host->adma_table) {
557
			desc -= host->desc_sz;
558
			sdhci_adma_mark_end(desc);
559 560
		}
	} else {
561
		/* Add a terminating entry - nop, end, valid */
562
		sdhci_adma_write_desc(host, desc, 0, 0, ADMA2_NOP_END_VALID);
563
	}
564 565 566 567 568 569 570
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	struct scatterlist *sg;
	int i, size;
571
	void *align;
572 573 574
	char *buffer;
	unsigned long flags;

575 576
	if (data->flags & MMC_DATA_READ) {
		bool has_unaligned = false;
577

578 579 580 581 582 583
		/* Do a quick scan of the SG list for any unaligned mappings */
		for_each_sg(data->sg, sg, host->sg_count, i)
			if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
				has_unaligned = true;
				break;
			}
584

585 586
		if (has_unaligned) {
			dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
587
					    data->sg_len, DMA_FROM_DEVICE);
588

589
			align = host->align_buffer;
590

591 592 593 594 595 596 597 598
			for_each_sg(data->sg, sg, host->sg_count, i) {
				if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
					size = SDHCI_ADMA2_ALIGN -
					       (sg_dma_address(sg) & SDHCI_ADMA2_MASK);

					buffer = sdhci_kmap_atomic(sg, &flags);
					memcpy(buffer, align, size);
					sdhci_kunmap_atomic(buffer, &flags);
599

600 601
					align += SDHCI_ADMA2_ALIGN;
				}
602 603 604 605 606
			}
		}
	}
}

607
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
608
{
609
	u8 count;
610
	struct mmc_data *data = cmd->data;
611
	unsigned target_timeout, current_timeout;
612

613 614 615 616 617 618
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
619
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
620
		return 0xE;
621

622
	/* Unspecified timeout, assume max */
623
	if (!data && !cmd->busy_timeout)
624
		return 0xE;
625

626 627
	/* timeout in us */
	if (!data)
628
		target_timeout = cmd->busy_timeout * 1000;
629
	else {
630
		target_timeout = DIV_ROUND_UP(data->timeout_ns, 1000);
631 632 633 634 635 636 637 638 639 640 641 642 643
		if (host->clock && data->timeout_clks) {
			unsigned long long val;

			/*
			 * data->timeout_clks is in units of clock cycles.
			 * host->clock is in Hz.  target_timeout is in us.
			 * Hence, us = 1000000 * cycles / Hz.  Round up.
			 */
			val = 1000000 * data->timeout_clks;
			if (do_div(val, host->clock))
				target_timeout++;
			target_timeout += val;
		}
644
	}
645

646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
666 667
		DBG("%s: Too large timeout 0x%x requested for CMD%d!\n",
		    mmc_hostname(host->mmc), count, cmd->opcode);
668 669 670
		count = 0xE;
	}

671 672 673
	return count;
}

674 675 676 677 678 679
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
680
		host->ier = (host->ier & ~pio_irqs) | dma_irqs;
681
	else
682 683 684 685
		host->ier = (host->ier & ~dma_irqs) | pio_irqs;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
686 687
}

688
static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
689 690
{
	u8 count;
691 692 693 694 695 696 697 698 699 700 701

	if (host->ops->set_timeout) {
		host->ops->set_timeout(host, cmd);
	} else {
		count = sdhci_calc_timeout(host, cmd);
		sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
	}
}

static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
{
702
	u8 ctrl;
703
	struct mmc_data *data = cmd->data;
704 705 706

	WARN_ON(host->data);

707 708
	if (data || (cmd->flags & MMC_RSP_BUSY))
		sdhci_set_timeout(host, cmd);
709 710

	if (!data)
711 712 713 714 715 716 717 718 719
		return;

	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;
720
	host->data->bytes_xfered = 0;
721

722
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
723
		struct scatterlist *sg;
724
		unsigned int length_mask, offset_mask;
725
		int i;
726

727 728 729 730 731 732 733 734 735
		host->flags |= SDHCI_REQ_USE_DMA;

		/*
		 * FIXME: This doesn't account for merging when mapping the
		 * scatterlist.
		 *
		 * The assumption here being that alignment and lengths are
		 * the same after DMA mapping to device address space.
		 */
736
		length_mask = 0;
737
		offset_mask = 0;
738
		if (host->flags & SDHCI_USE_ADMA) {
739
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE) {
740
				length_mask = 3;
741 742 743 744 745 746 747
				/*
				 * As we use up to 3 byte chunks to work
				 * around alignment problems, we need to
				 * check the offset as well.
				 */
				offset_mask = 3;
			}
748 749
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
750
				length_mask = 3;
751 752
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				offset_mask = 3;
753 754
		}

755
		if (unlikely(length_mask | offset_mask)) {
756
			for_each_sg(data->sg, sg, data->sg_len, i) {
757
				if (sg->length & length_mask) {
758
					DBG("Reverting to PIO because of transfer size (%d)\n",
759
					    sg->length);
760 761 762
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
763
				if (sg->offset & offset_mask) {
764
					DBG("Reverting to PIO because of bad alignment\n");
765 766 767 768 769 770 771
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

772
	if (host->flags & SDHCI_REQ_USE_DMA) {
773
		int sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789

		if (sg_cnt <= 0) {
			/*
			 * This only happens when someone fed
			 * us an invalid request.
			 */
			WARN_ON(1);
			host->flags &= ~SDHCI_REQ_USE_DMA;
		} else if (host->flags & SDHCI_USE_ADMA) {
			sdhci_adma_table_pre(host, data, sg_cnt);

			sdhci_writel(host, host->adma_addr, SDHCI_ADMA_ADDRESS);
			if (host->flags & SDHCI_USE_64_BIT_DMA)
				sdhci_writel(host,
					     (u64)host->adma_addr >> 32,
					     SDHCI_ADMA_ADDRESS_HI);
790
		} else {
791 792 793
			WARN_ON(sg_cnt != 1);
			sdhci_writel(host, sg_dma_address(data->sg),
				SDHCI_DMA_ADDRESS);
794 795 796
		}
	}

797 798 799 800 801 802
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
803
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
804 805
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
806 807 808 809 810 811
			(host->flags & SDHCI_USE_ADMA)) {
			if (host->flags & SDHCI_USE_64_BIT_DMA)
				ctrl |= SDHCI_CTRL_ADMA64;
			else
				ctrl |= SDHCI_CTRL_ADMA32;
		} else {
812
			ctrl |= SDHCI_CTRL_SDMA;
813
		}
814
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
815 816
	}

817
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
818 819 820 821 822 823 824 825
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
826
		host->blocks = data->blocks;
827
	}
828

829 830
	sdhci_set_transfer_irqs(host);

831 832 833
	/* Set the DMA boundary value and block size */
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
		data->blksz), SDHCI_BLOCK_SIZE);
834
	sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
835 836 837
}

static void sdhci_set_transfer_mode(struct sdhci_host *host,
838
	struct mmc_command *cmd)
839
{
840
	u16 mode = 0;
841
	struct mmc_data *data = cmd->data;
842

843
	if (data == NULL) {
844 845 846 847
		if (host->quirks2 &
			SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
			sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
		} else {
848
		/* clear Auto CMD settings for no data CMDs */
849 850
			mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
			sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
851
				SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
852
		}
853
		return;
854
	}
855

856 857
	WARN_ON(!host->data);

858 859 860
	if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
		mode = SDHCI_TRNS_BLK_CNT_EN;

861
	if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
862
		mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI;
863 864 865 866
		/*
		 * If we are sending CMD23, CMD12 never gets sent
		 * on successful completion (so no Auto-CMD12).
		 */
867 868
		if (!host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) &&
		    (cmd->opcode != SD_IO_RW_EXTENDED))
869
			mode |= SDHCI_TRNS_AUTO_CMD12;
870 871 872 873
		else if (host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
			mode |= SDHCI_TRNS_AUTO_CMD23;
			sdhci_writel(host, host->mrq->sbc->arg, SDHCI_ARGUMENT2);
		}
874
	}
875

876 877
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
878
	if (host->flags & SDHCI_REQ_USE_DMA)
879 880
		mode |= SDHCI_TRNS_DMA;

881
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
882 883 884 885 886 887 888 889 890 891 892
}

static void sdhci_finish_data(struct sdhci_host *host)
{
	struct mmc_data *data;

	BUG_ON(!host->data);

	data = host->data;
	host->data = NULL;

893 894 895
	if ((host->flags & (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA)) ==
	    (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA))
		sdhci_adma_table_post(host, data);
896 897

	/*
898 899 900 901 902
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
903
	 */
904 905
	if (data->error)
		data->bytes_xfered = 0;
906
	else
907
		data->bytes_xfered = data->blksz * data->blocks;
908

909 910 911 912 913 914 915 916 917
	/*
	 * Need to send CMD12 if -
	 * a) open-ended multiblock transfer (no CMD23)
	 * b) error in multiblock transfer
	 */
	if (data->stop &&
	    (data->error ||
	     !host->mrq->sbc)) {

918 919 920 921
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
P
Pierre Ossman 已提交
922
		if (data->error) {
923 924
			sdhci_do_reset(host, SDHCI_RESET_CMD);
			sdhci_do_reset(host, SDHCI_RESET_DATA);
925 926 927 928 929 930 931
		}

		sdhci_send_command(host, data->stop);
	} else
		tasklet_schedule(&host->finish_tasklet);
}

932
void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
933 934
{
	int flags;
935
	u32 mask;
936
	unsigned long timeout;
937 938 939

	WARN_ON(host->cmd);

940 941 942
	/* Initially, a command has no error */
	cmd->error = 0;

943
	/* Wait max 10 ms */
944
	timeout = 10;
945 946 947 948 949 950 951 952 953 954

	mask = SDHCI_CMD_INHIBIT;
	if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
	if (host->mrq->data && (cmd == host->mrq->data->stop))
		mask &= ~SDHCI_DATA_INHIBIT;

955
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
956
		if (timeout == 0) {
957 958
			pr_err("%s: Controller never released inhibit bit(s).\n",
			       mmc_hostname(host->mmc));
959
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
960
			cmd->error = -EIO;
961 962 963
			tasklet_schedule(&host->finish_tasklet);
			return;
		}
964 965 966
		timeout--;
		mdelay(1);
	}
967

968
	timeout = jiffies;
969 970
	if (!cmd->data && cmd->busy_timeout > 9000)
		timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
971 972 973
	else
		timeout += 10 * HZ;
	mod_timer(&host->timer, timeout);
974 975

	host->cmd = cmd;
976
	host->busy_handle = 0;
977

978
	sdhci_prepare_data(host, cmd);
979

980
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
981

982
	sdhci_set_transfer_mode(host, cmd);
983

984
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
985
		pr_err("%s: Unsupported response type!\n",
986
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
987
		cmd->error = -EINVAL;
988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004
		tasklet_schedule(&host->finish_tasklet);
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
1005 1006

	/* CMD19 is special in that the Data Present Select should be set */
1007 1008
	if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
	    cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
1009 1010
		flags |= SDHCI_CMD_DATA;

1011
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1012
}
1013
EXPORT_SYMBOL_GPL(sdhci_send_command);
1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024

static void sdhci_finish_command(struct sdhci_host *host)
{
	int i;

	BUG_ON(host->cmd == NULL);

	if (host->cmd->flags & MMC_RSP_PRESENT) {
		if (host->cmd->flags & MMC_RSP_136) {
			/* CRC is stripped so we need to do some shifting. */
			for (i = 0;i < 4;i++) {
1025
				host->cmd->resp[i] = sdhci_readl(host,
1026 1027 1028
					SDHCI_RESPONSE + (3-i)*4) << 8;
				if (i != 3)
					host->cmd->resp[i] |=
1029
						sdhci_readb(host,
1030 1031 1032
						SDHCI_RESPONSE + (3-i)*4-1);
			}
		} else {
1033
			host->cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1034 1035 1036
		}
	}

1037 1038 1039 1040 1041
	/* Finished CMD23, now send actual command. */
	if (host->cmd == host->mrq->sbc) {
		host->cmd = NULL;
		sdhci_send_command(host, host->mrq->cmd);
	} else {
1042

1043 1044 1045
		/* Processed actual command. */
		if (host->data && host->data_early)
			sdhci_finish_data(host);
1046

1047 1048 1049 1050 1051
		if (!host->cmd->data)
			tasklet_schedule(&host->finish_tasklet);

		host->cmd = NULL;
	}
1052 1053
}

1054 1055
static u16 sdhci_get_preset_value(struct sdhci_host *host)
{
1056
	u16 preset = 0;
1057

1058 1059
	switch (host->timing) {
	case MMC_TIMING_UHS_SDR12:
1060 1061
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
1062
	case MMC_TIMING_UHS_SDR25:
1063 1064
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
		break;
1065
	case MMC_TIMING_UHS_SDR50:
1066 1067
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
		break;
1068 1069
	case MMC_TIMING_UHS_SDR104:
	case MMC_TIMING_MMC_HS200:
1070 1071
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
		break;
1072
	case MMC_TIMING_UHS_DDR50:
1073
	case MMC_TIMING_MMC_DDR52:
1074 1075
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
		break;
1076 1077 1078
	case MMC_TIMING_MMC_HS400:
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
		break;
1079 1080 1081 1082 1083 1084 1085 1086 1087
	default:
		pr_warn("%s: Invalid UHS-I mode selected\n",
			mmc_hostname(host->mmc));
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
	}
	return preset;
}

1088
void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
1089
{
1090
	int div = 0; /* Initialized for compiler warning */
1091
	int real_div = div, clk_mul = 1;
1092
	u16 clk = 0;
1093
	unsigned long timeout;
1094
	bool switch_base_clk = false;
1095

1096 1097
	host->mmc->actual_clock = 0;

1098
	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
1099 1100
	if (host->quirks2 & SDHCI_QUIRK2_NEED_DELAY_AFTER_INT_CLK_RST)
		mdelay(1);
1101 1102

	if (clock == 0)
1103
		return;
1104

1105
	if (host->version >= SDHCI_SPEC_300) {
1106
		if (host->preset_enabled) {
1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123
			u16 pre_val;

			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			pre_val = sdhci_get_preset_value(host);
			div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
				>> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
			if (host->clk_mul &&
				(pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div + 1;
				clk_mul = host->clk_mul;
			} else {
				real_div = max_t(int, 1, div << 1);
			}
			goto clock_set;
		}

1124 1125 1126 1127 1128
		/*
		 * Check if the Host Controller supports Programmable Clock
		 * Mode.
		 */
		if (host->clk_mul) {
1129 1130 1131 1132 1133
			for (div = 1; div <= 1024; div++) {
				if ((host->max_clk * host->clk_mul / div)
					<= clock)
					break;
			}
1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152
			if ((host->max_clk * host->clk_mul / div) <= clock) {
				/*
				 * Set Programmable Clock Mode in the Clock
				 * Control register.
				 */
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div;
				clk_mul = host->clk_mul;
				div--;
			} else {
				/*
				 * Divisor can be too small to reach clock
				 * speed requirement. Then use the base clock.
				 */
				switch_base_clk = true;
			}
		}

		if (!host->clk_mul || switch_base_clk) {
1153 1154 1155 1156 1157 1158 1159 1160 1161
			/* Version 3.00 divisors must be a multiple of 2. */
			if (host->max_clk <= clock)
				div = 1;
			else {
				for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
				     div += 2) {
					if ((host->max_clk / div) <= clock)
						break;
				}
1162
			}
1163
			real_div = div;
1164
			div >>= 1;
1165 1166 1167
			if ((host->quirks2 & SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN)
				&& !div && host->max_clk <= 25000000)
				div = 1;
1168 1169 1170
		}
	} else {
		/* Version 2.00 divisors must be a power of 2. */
1171
		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1172 1173 1174
			if ((host->max_clk / div) <= clock)
				break;
		}
1175
		real_div = div;
1176
		div >>= 1;
1177 1178
	}

1179
clock_set:
1180
	if (real_div)
1181
		host->mmc->actual_clock = (host->max_clk * clk_mul) / real_div;
1182
	clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1183 1184
	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
		<< SDHCI_DIVIDER_HI_SHIFT;
1185
	clk |= SDHCI_CLOCK_INT_EN;
1186
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1187

1188 1189
	/* Wait max 20 ms */
	timeout = 20;
1190
	while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
1191 1192
		& SDHCI_CLOCK_INT_STABLE)) {
		if (timeout == 0) {
1193 1194
			pr_err("%s: Internal clock never stabilised.\n",
			       mmc_hostname(host->mmc));
1195 1196 1197
			sdhci_dumpregs(host);
			return;
		}
1198 1199 1200
		timeout--;
		mdelay(1);
	}
1201 1202

	clk |= SDHCI_CLOCK_CARD_EN;
1203
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1204
}
1205
EXPORT_SYMBOL_GPL(sdhci_set_clock);
1206

1207 1208
static void sdhci_set_power_reg(struct sdhci_host *host, unsigned char mode,
				unsigned short vdd)
1209
{
1210
	struct mmc_host *mmc = host->mmc;
1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224

	spin_unlock_irq(&host->lock);
	mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
	spin_lock_irq(&host->lock);

	if (mode != MMC_POWER_OFF)
		sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
	else
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
}

void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
		     unsigned short vdd)
{
1225
	u8 pwr = 0;
1226

1227 1228
	if (mode != MMC_POWER_OFF) {
		switch (1 << vdd) {
1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240
		case MMC_VDD_165_195:
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
1241 1242 1243
			WARN(1, "%s: Invalid vdd %#x\n",
			     mmc_hostname(host->mmc), vdd);
			break;
1244 1245 1246 1247
		}
	}

	if (host->pwr == pwr)
1248
		return;
1249

1250 1251 1252
	host->pwr = pwr;

	if (pwr == 0) {
1253
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1254 1255
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
1256 1257 1258 1259 1260 1261 1262
	} else {
		/*
		 * Spec says that we should clear the power reg before setting
		 * a new value. Some controllers don't seem to like this though.
		 */
		if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
			sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1263

1264 1265 1266 1267 1268 1269 1270
		/*
		 * At least the Marvell CaFe chip gets confused if we set the
		 * voltage and set turn on power at the same time, so set the
		 * voltage first.
		 */
		if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
			sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1271

1272
		pwr |= SDHCI_POWER_ON;
1273

1274
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1275

1276 1277
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_on(host);
1278

1279 1280 1281 1282 1283 1284 1285
		/*
		 * Some controllers need an extra 10ms delay of 10ms before
		 * they can apply clock after applying power
		 */
		if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
			mdelay(10);
	}
1286 1287
}
EXPORT_SYMBOL_GPL(sdhci_set_power);
1288

1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299
static void __sdhci_set_power(struct sdhci_host *host, unsigned char mode,
			      unsigned short vdd)
{
	struct mmc_host *mmc = host->mmc;

	if (host->ops->set_power)
		host->ops->set_power(host, mode, vdd);
	else if (!IS_ERR(mmc->supply.vmmc))
		sdhci_set_power_reg(host, mode, vdd);
	else
		sdhci_set_power(host, mode, vdd);
1300 1301
}

1302 1303 1304 1305 1306 1307 1308 1309 1310
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sdhci_host *host;
1311
	int present;
1312 1313 1314 1315
	unsigned long flags;

	host = mmc_priv(mmc);

1316
	/* Firstly check card presence */
1317
	present = mmc->ops->get_cd(mmc);
1318

1319 1320 1321 1322
	spin_lock_irqsave(&host->lock, flags);

	WARN_ON(host->mrq != NULL);

1323
#ifndef SDHCI_USE_LEDS_CLASS
1324
	sdhci_activate_led(host);
1325
#endif
1326 1327 1328 1329 1330 1331

	/*
	 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
	 * requests if Auto-CMD12 is enabled.
	 */
	if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
1332 1333 1334 1335 1336
		if (mrq->stop) {
			mrq->data->stop = NULL;
			mrq->stop = NULL;
		}
	}
1337 1338 1339

	host->mrq = mrq;

1340
	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
P
Pierre Ossman 已提交
1341
		host->mrq->cmd->error = -ENOMEDIUM;
1342
		tasklet_schedule(&host->finish_tasklet);
1343
	} else {
1344
		if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
1345 1346 1347
			sdhci_send_command(host, mrq->sbc);
		else
			sdhci_send_command(host, mrq->cmd);
1348
	}
1349

1350
	mmiowb();
1351 1352 1353
	spin_unlock_irqrestore(&host->lock, flags);
}

1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374
void sdhci_set_bus_width(struct sdhci_host *host, int width)
{
	u8 ctrl;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	if (width == MMC_BUS_WIDTH_8) {
		ctrl &= ~SDHCI_CTRL_4BITBUS;
		if (host->version >= SDHCI_SPEC_300)
			ctrl |= SDHCI_CTRL_8BITBUS;
	} else {
		if (host->version >= SDHCI_SPEC_300)
			ctrl &= ~SDHCI_CTRL_8BITBUS;
		if (width == MMC_BUS_WIDTH_4)
			ctrl |= SDHCI_CTRL_4BITBUS;
		else
			ctrl &= ~SDHCI_CTRL_4BITBUS;
	}
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_set_bus_width);

1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393
void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
{
	u16 ctrl_2;

	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	/* Select Bus Speed Mode for host */
	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
	if ((timing == MMC_TIMING_MMC_HS200) ||
	    (timing == MMC_TIMING_UHS_SDR104))
		ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
	else if (timing == MMC_TIMING_UHS_SDR12)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
	else if (timing == MMC_TIMING_UHS_SDR25)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
	else if (timing == MMC_TIMING_UHS_SDR50)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
	else if ((timing == MMC_TIMING_UHS_DDR50) ||
		 (timing == MMC_TIMING_MMC_DDR52))
		ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
1394 1395
	else if (timing == MMC_TIMING_MMC_HS400)
		ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
1396 1397 1398 1399
	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
}
EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);

1400
static void sdhci_do_set_ios(struct sdhci_host *host, struct mmc_ios *ios)
1401 1402 1403
{
	unsigned long flags;
	u8 ctrl;
1404
	struct mmc_host *mmc = host->mmc;
1405 1406 1407

	spin_lock_irqsave(&host->lock, flags);

A
Adrian Hunter 已提交
1408 1409
	if (host->flags & SDHCI_DEVICE_DEAD) {
		spin_unlock_irqrestore(&host->lock, flags);
1410 1411
		if (!IS_ERR(mmc->supply.vmmc) &&
		    ios->power_mode == MMC_POWER_OFF)
1412
			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
A
Adrian Hunter 已提交
1413 1414
		return;
	}
P
Pierre Ossman 已提交
1415

1416 1417 1418 1419 1420
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1421
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1422
		sdhci_reinit(host);
1423 1424
	}

1425
	if (host->version >= SDHCI_SPEC_300 &&
1426 1427
		(ios->power_mode == MMC_POWER_UP) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
1428 1429
		sdhci_enable_preset_value(host, false);

1430
	if (!ios->clock || ios->clock != host->clock) {
1431
		host->ops->set_clock(host, ios->clock);
1432
		host->clock = ios->clock;
1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444

		if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
		    host->clock) {
			host->timeout_clk = host->mmc->actual_clock ?
						host->mmc->actual_clock / 1000 :
						host->clock / 1000;
			host->mmc->max_busy_timeout =
				host->ops->get_max_timeout_count ?
				host->ops->get_max_timeout_count(host) :
				1 << 27;
			host->mmc->max_busy_timeout /= host->timeout_clk;
		}
1445
	}
1446

1447
	__sdhci_set_power(host, ios->power_mode, ios->vdd);
1448

1449 1450 1451
	if (host->ops->platform_send_init_74_clocks)
		host->ops->platform_send_init_74_clocks(host, ios->power_mode);

1452
	host->ops->set_bus_width(host, ios->bus_width);
1453

1454
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1455

1456 1457 1458
	if ((ios->timing == MMC_TIMING_SD_HS ||
	     ios->timing == MMC_TIMING_MMC_HS)
	    && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
1459 1460 1461 1462
		ctrl |= SDHCI_CTRL_HISPD;
	else
		ctrl &= ~SDHCI_CTRL_HISPD;

1463
	if (host->version >= SDHCI_SPEC_300) {
1464 1465 1466
		u16 clk, ctrl_2;

		/* In case of UHS-I modes, set High Speed Enable */
1467 1468
		if ((ios->timing == MMC_TIMING_MMC_HS400) ||
		    (ios->timing == MMC_TIMING_MMC_HS200) ||
1469
		    (ios->timing == MMC_TIMING_MMC_DDR52) ||
1470
		    (ios->timing == MMC_TIMING_UHS_SDR50) ||
1471 1472
		    (ios->timing == MMC_TIMING_UHS_SDR104) ||
		    (ios->timing == MMC_TIMING_UHS_DDR50) ||
1473
		    (ios->timing == MMC_TIMING_UHS_SDR25))
1474
			ctrl |= SDHCI_CTRL_HISPD;
1475

1476
		if (!host->preset_enabled) {
1477
			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1478 1479 1480 1481
			/*
			 * We only need to set Driver Strength if the
			 * preset value enable is not set.
			 */
1482
			ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1483 1484 1485
			ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
			if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
1486 1487
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_B)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
1488 1489
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
1490 1491 1492
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_D)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_D;
			else {
1493 1494
				pr_warn("%s: invalid driver type, default to driver type B\n",
					mmc_hostname(mmc));
1495 1496
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
			}
1497 1498

			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514
		} else {
			/*
			 * According to SDHC Spec v3.00, if the Preset Value
			 * Enable in the Host Control 2 register is set, we
			 * need to reset SD Clock Enable before changing High
			 * Speed Enable to avoid generating clock gliches.
			 */

			/* Reset SD Clock Enable */
			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			clk &= ~SDHCI_CLOCK_CARD_EN;
			sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

			/* Re-enable SD Clock */
1515
			host->ops->set_clock(host, host->clock);
1516
		}
1517 1518 1519 1520 1521 1522

		/* Reset SD Clock Enable */
		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		clk &= ~SDHCI_CLOCK_CARD_EN;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

1523
		host->ops->set_uhs_signaling(host, ios->timing);
1524
		host->timing = ios->timing;
1525

1526 1527 1528 1529 1530
		if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
				((ios->timing == MMC_TIMING_UHS_SDR12) ||
				 (ios->timing == MMC_TIMING_UHS_SDR25) ||
				 (ios->timing == MMC_TIMING_UHS_SDR50) ||
				 (ios->timing == MMC_TIMING_UHS_SDR104) ||
1531 1532
				 (ios->timing == MMC_TIMING_UHS_DDR50) ||
				 (ios->timing == MMC_TIMING_MMC_DDR52))) {
1533 1534 1535 1536 1537 1538 1539 1540
			u16 preset;

			sdhci_enable_preset_value(host, true);
			preset = sdhci_get_preset_value(host);
			ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
				>> SDHCI_PRESET_DRV_SHIFT;
		}

1541
		/* Re-enable SD Clock */
1542
		host->ops->set_clock(host, host->clock);
1543 1544
	} else
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1545

1546 1547 1548 1549 1550
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1551
	if (host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1552
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
1553

1554
	mmiowb();
1555 1556 1557
	spin_unlock_irqrestore(&host->lock, flags);
}

1558 1559 1560 1561 1562 1563 1564
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);

	sdhci_do_set_ios(host, ios);
}

1565 1566 1567 1568 1569 1570 1571
static int sdhci_do_get_cd(struct sdhci_host *host)
{
	int gpio_cd = mmc_gpio_get_cd(host->mmc);

	if (host->flags & SDHCI_DEVICE_DEAD)
		return 0;

1572 1573
	/* If nonremovable, assume that the card is always present. */
	if (host->mmc->caps & MMC_CAP_NONREMOVABLE)
1574 1575
		return 1;

1576 1577 1578 1579
	/*
	 * Try slot gpio detect, if defined it take precedence
	 * over build in controller functionality
	 */
1580 1581 1582
	if (!IS_ERR_VALUE(gpio_cd))
		return !!gpio_cd;

1583 1584 1585 1586
	/* If polling, assume that the card is always present. */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		return 1;

1587 1588 1589 1590 1591 1592 1593 1594
	/* Host native card detect */
	return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
}

static int sdhci_get_cd(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);

1595
	return sdhci_do_get_cd(host);
1596 1597
}

1598
static int sdhci_check_ro(struct sdhci_host *host)
1599 1600
{
	unsigned long flags;
1601
	int is_readonly;
1602 1603 1604

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1605
	if (host->flags & SDHCI_DEVICE_DEAD)
1606 1607 1608
		is_readonly = 0;
	else if (host->ops->get_ro)
		is_readonly = host->ops->get_ro(host);
P
Pierre Ossman 已提交
1609
	else
1610 1611
		is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
				& SDHCI_WRITE_PROTECT);
1612 1613 1614

	spin_unlock_irqrestore(&host->lock, flags);

1615 1616 1617
	/* This quirk needs to be replaced by a callback-function later */
	return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
		!is_readonly : is_readonly;
1618 1619
}

1620 1621
#define SAMPLE_COUNT	5

1622
static int sdhci_do_get_ro(struct sdhci_host *host)
1623 1624 1625 1626
{
	int i, ro_count;

	if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
1627
		return sdhci_check_ro(host);
1628 1629 1630

	ro_count = 0;
	for (i = 0; i < SAMPLE_COUNT; i++) {
1631
		if (sdhci_check_ro(host)) {
1632 1633 1634 1635 1636 1637 1638 1639
			if (++ro_count > SAMPLE_COUNT / 2)
				return 1;
		}
		msleep(30);
	}
	return 0;
}

1640 1641 1642 1643 1644 1645 1646 1647
static void sdhci_hw_reset(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (host->ops && host->ops->hw_reset)
		host->ops->hw_reset(host);
}

1648
static int sdhci_get_ro(struct mmc_host *mmc)
P
Pierre Ossman 已提交
1649
{
1650
	struct sdhci_host *host = mmc_priv(mmc);
P
Pierre Ossman 已提交
1651

1652
	return sdhci_do_get_ro(host);
1653
}
P
Pierre Ossman 已提交
1654

1655 1656
static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
{
1657
	if (!(host->flags & SDHCI_DEVICE_DEAD)) {
1658
		if (enable)
1659
			host->ier |= SDHCI_INT_CARD_INT;
1660
		else
1661 1662 1663 1664
			host->ier &= ~SDHCI_INT_CARD_INT;

		sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
		sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
1665 1666
		mmiowb();
	}
1667 1668 1669 1670 1671 1672
}

static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
P
Pierre Ossman 已提交
1673

1674
	spin_lock_irqsave(&host->lock, flags);
1675 1676 1677 1678 1679
	if (enable)
		host->flags |= SDHCI_SDIO_IRQ_ENABLED;
	else
		host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;

1680
	sdhci_enable_sdio_irq_nolock(host, enable);
P
Pierre Ossman 已提交
1681 1682 1683
	spin_unlock_irqrestore(&host->lock, flags);
}

1684
static int sdhci_do_start_signal_voltage_switch(struct sdhci_host *host,
1685
						struct mmc_ios *ios)
1686
{
1687
	struct mmc_host *mmc = host->mmc;
1688
	u16 ctrl;
1689
	int ret;
1690

1691 1692 1693 1694 1695 1696
	/*
	 * Signal Voltage Switching is only applicable for Host Controllers
	 * v3.00 and above.
	 */
	if (host->version < SDHCI_SPEC_300)
		return 0;
1697

1698 1699
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

1700
	switch (ios->signal_voltage) {
1701 1702 1703 1704
	case MMC_SIGNAL_VOLTAGE_330:
		/* Set 1.8V Signal Enable in the Host Control2 register to 0 */
		ctrl &= ~SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1705

1706 1707 1708
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc, 2700000,
						    3600000);
1709
			if (ret) {
J
Joe Perches 已提交
1710 1711
				pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
					mmc_hostname(mmc));
1712 1713 1714 1715 1716
				return -EIO;
			}
		}
		/* Wait for 5ms */
		usleep_range(5000, 5500);
1717

1718 1719 1720 1721
		/* 3.3V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_VDD_180))
			return 0;
1722

J
Joe Perches 已提交
1723 1724
		pr_warn("%s: 3.3V regulator output did not became stable\n",
			mmc_hostname(mmc));
1725 1726 1727

		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_180:
1728 1729
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc,
1730 1731
					1700000, 1950000);
			if (ret) {
J
Joe Perches 已提交
1732 1733
				pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
					mmc_hostname(mmc));
1734 1735 1736
				return -EIO;
			}
		}
1737 1738 1739 1740 1741

		/*
		 * Enable 1.8V Signal Enable in the Host Control2
		 * register
		 */
1742 1743
		ctrl |= SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1744

1745 1746 1747 1748
		/* Some controller need to do more when switching */
		if (host->ops->voltage_switch)
			host->ops->voltage_switch(host);

1749 1750 1751 1752
		/* 1.8V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (ctrl & SDHCI_CTRL_VDD_180)
			return 0;
1753

J
Joe Perches 已提交
1754 1755
		pr_warn("%s: 1.8V regulator output did not became stable\n",
			mmc_hostname(mmc));
1756

1757 1758
		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_120:
1759 1760 1761
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc, 1100000,
						    1300000);
1762
			if (ret) {
J
Joe Perches 已提交
1763 1764
				pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
					mmc_hostname(mmc));
1765
				return -EIO;
1766 1767
			}
		}
1768
		return 0;
1769
	default:
1770 1771
		/* No signal voltage switch required */
		return 0;
1772
	}
1773 1774
}

1775
static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
1776
	struct mmc_ios *ios)
1777 1778 1779 1780 1781
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (host->version < SDHCI_SPEC_300)
		return 0;
1782 1783

	return sdhci_do_start_signal_voltage_switch(host, ios);
1784 1785
}

1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796
static int sdhci_card_busy(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	u32 present_state;

	/* Check whether DAT[3:0] is 0000 */
	present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);

	return !(present_state & SDHCI_DATA_LVL_MASK);
}

1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808
static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);
	host->flags |= SDHCI_HS400_TUNING;
	spin_unlock_irqrestore(&host->lock, flags);

	return 0;
}

1809
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
1810
{
1811
	struct sdhci_host *host = mmc_priv(mmc);
1812 1813 1814
	u16 ctrl;
	int tuning_loop_counter = MAX_TUNING_LOOP;
	int err = 0;
1815
	unsigned long flags;
1816
	unsigned int tuning_count = 0;
1817
	bool hs400_tuning;
1818

1819
	spin_lock_irqsave(&host->lock, flags);
1820

1821 1822 1823
	hs400_tuning = host->flags & SDHCI_HS400_TUNING;
	host->flags &= ~SDHCI_HS400_TUNING;

1824 1825 1826
	if (host->tuning_mode == SDHCI_TUNING_MODE_1)
		tuning_count = host->tuning_count;

1827
	/*
W
Weijun Yang 已提交
1828 1829 1830
	 * The Host Controller needs tuning in case of SDR104 and DDR50
	 * mode, and for SDR50 mode when Use Tuning for SDR50 is set in
	 * the Capabilities register.
1831 1832
	 * If the Host Controller supports the HS200 mode then the
	 * tuning function has to be executed.
1833
	 */
1834
	switch (host->timing) {
1835
	/* HS400 tuning is done in HS200 mode */
1836
	case MMC_TIMING_MMC_HS400:
1837 1838 1839
		err = -EINVAL;
		goto out_unlock;

1840
	case MMC_TIMING_MMC_HS200:
1841 1842 1843 1844 1845 1846 1847 1848
		/*
		 * Periodic re-tuning for HS400 is not expected to be needed, so
		 * disable it here.
		 */
		if (hs400_tuning)
			tuning_count = 0;
		break;

1849
	case MMC_TIMING_UHS_SDR104:
W
Weijun Yang 已提交
1850
	case MMC_TIMING_UHS_DDR50:
1851 1852 1853 1854 1855 1856 1857 1858 1859
		break;

	case MMC_TIMING_UHS_SDR50:
		if (host->flags & SDHCI_SDR50_NEEDS_TUNING ||
		    host->flags & SDHCI_SDR104_NEEDS_TUNING)
			break;
		/* FALLTHROUGH */

	default:
1860
		goto out_unlock;
1861 1862
	}

1863
	if (host->ops->platform_execute_tuning) {
1864
		spin_unlock_irqrestore(&host->lock, flags);
1865 1866 1867 1868
		err = host->ops->platform_execute_tuning(host, opcode);
		return err;
	}

1869 1870
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl |= SDHCI_CTRL_EXEC_TUNING;
1871 1872
	if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
		ctrl |= SDHCI_CTRL_TUNED_CLK;
1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

	/*
	 * As per the Host Controller spec v3.00, tuning command
	 * generates Buffer Read Ready interrupt, so enable that.
	 *
	 * Note: The spec clearly says that when tuning sequence
	 * is being performed, the controller does not generate
	 * interrupts other than Buffer Read Ready interrupt. But
	 * to make sure we don't hit a controller bug, we _only_
	 * enable Buffer Read Ready interrupt here.
	 */
1885 1886
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
1887 1888 1889 1890 1891 1892 1893

	/*
	 * Issue CMD19 repeatedly till Execute Tuning is set to 0 or the number
	 * of loops reaches 40 times or a timeout of 150ms occurs.
	 */
	do {
		struct mmc_command cmd = {0};
1894
		struct mmc_request mrq = {NULL};
1895

1896
		cmd.opcode = opcode;
1897 1898 1899 1900 1901 1902
		cmd.arg = 0;
		cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
		cmd.retries = 0;
		cmd.data = NULL;
		cmd.error = 0;

1903 1904 1905
		if (tuning_loop_counter-- == 0)
			break;

1906 1907 1908 1909 1910 1911 1912 1913
		mrq.cmd = &cmd;
		host->mrq = &mrq;

		/*
		 * In response to CMD19, the card sends 64 bytes of tuning
		 * block to the Host Controller. So we set the block size
		 * to 64 here.
		 */
1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924
		if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200) {
			if (mmc->ios.bus_width == MMC_BUS_WIDTH_8)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128),
					     SDHCI_BLOCK_SIZE);
			else if (mmc->ios.bus_width == MMC_BUS_WIDTH_4)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
					     SDHCI_BLOCK_SIZE);
		} else {
			sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
				     SDHCI_BLOCK_SIZE);
		}
1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938

		/*
		 * The tuning block is sent by the card to the host controller.
		 * So we set the TRNS_READ bit in the Transfer Mode register.
		 * This also takes care of setting DMA Enable and Multi Block
		 * Select in the same register to 0.
		 */
		sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);

		sdhci_send_command(host, &cmd);

		host->cmd = NULL;
		host->mrq = NULL;

1939
		spin_unlock_irqrestore(&host->lock, flags);
1940 1941 1942 1943
		/* Wait for Buffer Read Ready interrupt */
		wait_event_interruptible_timeout(host->buf_ready_int,
					(host->tuning_done == 1),
					msecs_to_jiffies(50));
1944
		spin_lock_irqsave(&host->lock, flags);
1945 1946

		if (!host->tuning_done) {
1947
			pr_info(DRIVER_NAME ": Timeout waiting for Buffer Read Ready interrupt during tuning procedure, falling back to fixed sampling clock\n");
1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959
			ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
			ctrl &= ~SDHCI_CTRL_TUNED_CLK;
			ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
			sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

			err = -EIO;
			goto out;
		}

		host->tuning_done = 0;

		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1960 1961 1962 1963

		/* eMMC spec does not require a delay between tuning cycles */
		if (opcode == MMC_SEND_TUNING_BLOCK)
			mdelay(1);
1964 1965 1966 1967 1968 1969
	} while (ctrl & SDHCI_CTRL_EXEC_TUNING);

	/*
	 * The Host Driver has exhausted the maximum number of loops allowed,
	 * so use fixed sampling frequency.
	 */
1970
	if (tuning_loop_counter < 0) {
1971 1972
		ctrl &= ~SDHCI_CTRL_TUNED_CLK;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1973 1974
	}
	if (!(ctrl & SDHCI_CTRL_TUNED_CLK)) {
1975
		pr_info(DRIVER_NAME ": Tuning procedure failed, falling back to fixed sampling clock\n");
1976
		err = -EIO;
1977 1978 1979
	}

out:
1980
	if (tuning_count) {
1981 1982 1983 1984 1985 1986 1987 1988
		/*
		 * In case tuning fails, host controllers which support
		 * re-tuning can try tuning again at a later time, when the
		 * re-tuning timer expires.  So for these controllers, we
		 * return 0. Since there might be other controllers who do not
		 * have this capability, we return error for them.
		 */
		err = 0;
1989 1990
	}

1991
	host->mmc->retune_period = err ? 0 : tuning_count;
1992

1993 1994
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
1995
out_unlock:
1996
	spin_unlock_irqrestore(&host->lock, flags);
1997 1998 1999
	return err;
}

2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011
static int sdhci_select_drive_strength(struct mmc_card *card,
				       unsigned int max_dtr, int host_drv,
				       int card_drv, int *drv_type)
{
	struct sdhci_host *host = mmc_priv(card->host);

	if (!host->ops->select_drive_strength)
		return 0;

	return host->ops->select_drive_strength(host, card, max_dtr, host_drv,
						card_drv, drv_type);
}
2012 2013

static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2014 2015 2016 2017 2018 2019 2020 2021 2022
{
	/* Host Controller v3.00 defines preset value registers */
	if (host->version < SDHCI_SPEC_300)
		return;

	/*
	 * We only enable or disable Preset Value if they are not already
	 * enabled or disabled respectively. Otherwise, we bail out.
	 */
2023 2024 2025 2026 2027 2028 2029 2030
	if (host->preset_enabled != enable) {
		u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

		if (enable)
			ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
		else
			ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

2031
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2032 2033 2034 2035 2036 2037 2038

		if (enable)
			host->flags |= SDHCI_PV_ENABLED;
		else
			host->flags &= ~SDHCI_PV_ENABLED;

		host->preset_enabled = enable;
2039
	}
2040 2041
}

2042 2043 2044 2045 2046 2047
static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
				int err)
{
	struct sdhci_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

2048
	if (data->host_cookie != COOKIE_UNMAPPED)
2049 2050 2051 2052 2053
		dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
			     data->flags & MMC_DATA_WRITE ?
			       DMA_TO_DEVICE : DMA_FROM_DEVICE);

	data->host_cookie = COOKIE_UNMAPPED;
2054 2055 2056 2057 2058 2059 2060
}

static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
			       bool is_first_req)
{
	struct sdhci_host *host = mmc_priv(mmc);

2061
	mrq->data->host_cookie = COOKIE_UNMAPPED;
2062 2063

	if (host->flags & SDHCI_REQ_USE_DMA)
2064
		sdhci_pre_dma_transfer(host, mrq->data, COOKIE_PRE_MAPPED);
2065 2066
}

2067
static void sdhci_card_event(struct mmc_host *mmc)
2068
{
2069
	struct sdhci_host *host = mmc_priv(mmc);
2070
	unsigned long flags;
2071
	int present;
2072

2073 2074 2075 2076
	/* First check if client has provided their own card event */
	if (host->ops->card_event)
		host->ops->card_event(host);

2077 2078
	present = sdhci_do_get_cd(host);

2079 2080
	spin_lock_irqsave(&host->lock, flags);

2081
	/* Check host->mrq first in case we are runtime suspended */
2082
	if (host->mrq && !present) {
2083
		pr_err("%s: Card removed during transfer!\n",
2084
			mmc_hostname(host->mmc));
2085
		pr_err("%s: Resetting controller.\n",
2086
			mmc_hostname(host->mmc));
2087

2088 2089
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2090

2091 2092
		host->mrq->cmd->error = -ENOMEDIUM;
		tasklet_schedule(&host->finish_tasklet);
2093 2094 2095
	}

	spin_unlock_irqrestore(&host->lock, flags);
2096 2097 2098 2099
}

static const struct mmc_host_ops sdhci_ops = {
	.request	= sdhci_request,
2100 2101
	.post_req	= sdhci_post_req,
	.pre_req	= sdhci_pre_req,
2102
	.set_ios	= sdhci_set_ios,
2103
	.get_cd		= sdhci_get_cd,
2104 2105 2106 2107
	.get_ro		= sdhci_get_ro,
	.hw_reset	= sdhci_hw_reset,
	.enable_sdio_irq = sdhci_enable_sdio_irq,
	.start_signal_voltage_switch	= sdhci_start_signal_voltage_switch,
2108
	.prepare_hs400_tuning		= sdhci_prepare_hs400_tuning,
2109
	.execute_tuning			= sdhci_execute_tuning,
2110
	.select_drive_strength		= sdhci_select_drive_strength,
2111
	.card_event			= sdhci_card_event,
2112
	.card_busy	= sdhci_card_busy,
2113 2114 2115 2116 2117 2118 2119 2120
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

2121 2122 2123 2124 2125 2126 2127 2128
static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;
	struct mmc_request *mrq;

	host = (struct sdhci_host*)param;

2129 2130
	spin_lock_irqsave(&host->lock, flags);

2131 2132 2133 2134
        /*
         * If this tasklet gets rescheduled while running, it will
         * be run again afterwards but without any active request.
         */
2135 2136
	if (!host->mrq) {
		spin_unlock_irqrestore(&host->lock, flags);
2137
		return;
2138
	}
2139 2140 2141 2142 2143

	del_timer(&host->timer);

	mrq = host->mrq;

2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159
	/*
	 * Always unmap the data buffers if they were mapped by
	 * sdhci_prepare_data() whenever we finish with a request.
	 * This avoids leaking DMA mappings on error.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		struct mmc_data *data = mrq->data;

		if (data && data->host_cookie == COOKIE_MAPPED) {
			dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
				     (data->flags & MMC_DATA_READ) ?
				     DMA_FROM_DEVICE : DMA_TO_DEVICE);
			data->host_cookie = COOKIE_UNMAPPED;
		}
	}

2160 2161 2162 2163
	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
P
Pierre Ossman 已提交
2164
	if (!(host->flags & SDHCI_DEVICE_DEAD) &&
2165
	    ((mrq->cmd && mrq->cmd->error) ||
2166 2167 2168 2169
	     (mrq->sbc && mrq->sbc->error) ||
	     (mrq->data && ((mrq->data->error && !mrq->data->stop) ||
			    (mrq->data->stop && mrq->data->stop->error))) ||
	     (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
2170 2171

		/* Some controllers need this kick or reset won't work here */
2172
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
2173
			/* This is to force an update */
2174
			host->ops->set_clock(host, host->clock);
2175 2176 2177

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
2178 2179
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2180 2181 2182 2183 2184 2185
	}

	host->mrq = NULL;
	host->cmd = NULL;
	host->data = NULL;

2186
#ifndef SDHCI_USE_LEDS_CLASS
2187
	sdhci_deactivate_led(host);
2188
#endif
2189

2190
	mmiowb();
2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
}

static void sdhci_timeout_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)data;

	spin_lock_irqsave(&host->lock, flags);

	if (host->mrq) {
2206 2207
		pr_err("%s: Timeout waiting for hardware interrupt.\n",
		       mmc_hostname(host->mmc));
2208 2209 2210
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
2211
			host->data->error = -ETIMEDOUT;
2212 2213 2214
			sdhci_finish_data(host);
		} else {
			if (host->cmd)
P
Pierre Ossman 已提交
2215
				host->cmd->error = -ETIMEDOUT;
2216
			else
P
Pierre Ossman 已提交
2217
				host->mrq->cmd->error = -ETIMEDOUT;
2218 2219 2220 2221 2222

			tasklet_schedule(&host->finish_tasklet);
		}
	}

2223
	mmiowb();
2224 2225 2226 2227 2228 2229 2230 2231 2232
	spin_unlock_irqrestore(&host->lock, flags);
}

/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

2233
static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask, u32 *mask)
2234 2235 2236 2237
{
	BUG_ON(intmask == 0);

	if (!host->cmd) {
2238 2239
		pr_err("%s: Got command interrupt 0x%08x even though no command operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2240 2241 2242 2243
		sdhci_dumpregs(host);
		return;
	}

2244 2245 2246 2247 2248 2249
	if (intmask & (SDHCI_INT_TIMEOUT | SDHCI_INT_CRC |
		       SDHCI_INT_END_BIT | SDHCI_INT_INDEX)) {
		if (intmask & SDHCI_INT_TIMEOUT)
			host->cmd->error = -ETIMEDOUT;
		else
			host->cmd->error = -EILSEQ;
2250

2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267
		/*
		 * If this command initiates a data phase and a response
		 * CRC error is signalled, the card can start transferring
		 * data - the card may have received the command without
		 * error.  We must not terminate the mmc_request early.
		 *
		 * If the card did not receive the command or returned an
		 * error which prevented it sending data, the data phase
		 * will time out.
		 */
		if (host->cmd->data &&
		    (intmask & (SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)) ==
		     SDHCI_INT_CRC) {
			host->cmd = NULL;
			return;
		}

2268
		tasklet_schedule(&host->finish_tasklet);
2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284
		return;
	}

	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * Unfortunately this is overloaded on the "data complete"
	 * interrupt, so we need to take some care when handling
	 * it.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
	if (host->cmd->flags & MMC_RSP_BUSY) {
		if (host->cmd->data)
2285
			DBG("Cannot wait for busy signal when also doing a data transfer");
2286 2287 2288 2289
		else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ)
				&& !host->busy_handle) {
			/* Mark that command complete before busy is ended */
			host->busy_handle = 1;
2290
			return;
2291
		}
2292 2293 2294

		/* The controller does not support the end-of-busy IRQ,
		 * fall through and take the SDHCI_INT_RESPONSE */
2295 2296 2297
	} else if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
		   host->cmd->opcode == MMC_STOP_TRANSMISSION && !host->data) {
		*mask &= ~SDHCI_INT_DATA_END;
2298 2299 2300
	}

	if (intmask & SDHCI_INT_RESPONSE)
2301
		sdhci_finish_command(host);
2302 2303
}

2304
#ifdef CONFIG_MMC_DEBUG
2305
static void sdhci_adma_show_error(struct sdhci_host *host)
2306 2307
{
	const char *name = mmc_hostname(host->mmc);
2308
	void *desc = host->adma_table;
2309 2310 2311 2312

	sdhci_dumpregs(host);

	while (true) {
2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325
		struct sdhci_adma2_64_desc *dma_desc = desc;

		if (host->flags & SDHCI_USE_64_BIT_DMA)
			DBG("%s: %p: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    name, desc, le32_to_cpu(dma_desc->addr_hi),
			    le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
		else
			DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    name, desc, le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
2326

2327
		desc += host->desc_sz;
2328

2329
		if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
2330 2331 2332 2333
			break;
	}
}
#else
2334
static void sdhci_adma_show_error(struct sdhci_host *host) { }
2335 2336
#endif

2337 2338
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
2339
	u32 command;
2340 2341
	BUG_ON(intmask == 0);

2342 2343
	/* CMD19 generates _only_ Buffer Read Ready interrupt */
	if (intmask & SDHCI_INT_DATA_AVAIL) {
2344 2345 2346
		command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
		if (command == MMC_SEND_TUNING_BLOCK ||
		    command == MMC_SEND_TUNING_BLOCK_HS200) {
2347 2348 2349 2350 2351 2352
			host->tuning_done = 1;
			wake_up(&host->buf_ready_int);
			return;
		}
	}

2353 2354
	if (!host->data) {
		/*
2355 2356 2357
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
2358
		 */
2359
		if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
2360 2361 2362 2363 2364
			if (intmask & SDHCI_INT_DATA_TIMEOUT) {
				host->cmd->error = -ETIMEDOUT;
				tasklet_schedule(&host->finish_tasklet);
				return;
			}
2365
			if (intmask & SDHCI_INT_DATA_END) {
2366 2367 2368 2369 2370 2371 2372 2373 2374
				/*
				 * Some cards handle busy-end interrupt
				 * before the command completed, so make
				 * sure we do things in the proper order.
				 */
				if (host->busy_handle)
					sdhci_finish_command(host);
				else
					host->busy_handle = 1;
2375 2376 2377
				return;
			}
		}
2378

2379 2380
		pr_err("%s: Got data interrupt 0x%08x even though no data operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2381 2382 2383 2384 2385 2386
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
2387
		host->data->error = -ETIMEDOUT;
2388 2389 2390 2391 2392
	else if (intmask & SDHCI_INT_DATA_END_BIT)
		host->data->error = -EILSEQ;
	else if ((intmask & SDHCI_INT_DATA_CRC) &&
		SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
			!= MMC_BUS_TEST_R)
P
Pierre Ossman 已提交
2393
		host->data->error = -EILSEQ;
2394
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
2395
		pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
2396
		sdhci_adma_show_error(host);
2397
		host->data->error = -EIO;
2398 2399
		if (host->ops->adma_workaround)
			host->ops->adma_workaround(host, intmask);
2400
	}
2401

P
Pierre Ossman 已提交
2402
	if (host->data->error)
2403 2404
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
2405
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
2406 2407
			sdhci_transfer_pio(host);

2408 2409 2410 2411
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
2412 2413 2414 2415
		 *
		 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
		 * should return a valid address to continue from, but as
		 * some controllers are faulty, don't trust them.
2416
		 */
2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433
		if (intmask & SDHCI_INT_DMA_END) {
			u32 dmastart, dmanow;
			dmastart = sg_dma_address(host->data->sg);
			dmanow = dmastart + host->data->bytes_xfered;
			/*
			 * Force update to the next DMA block boundary.
			 */
			dmanow = (dmanow &
				~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
				SDHCI_DEFAULT_BOUNDARY_SIZE;
			host->data->bytes_xfered = dmanow - dmastart;
			DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
				" next 0x%08x\n",
				mmc_hostname(host->mmc), dmastart,
				host->data->bytes_xfered, dmanow);
			sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
		}
2434

2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446
		if (intmask & SDHCI_INT_DATA_END) {
			if (host->cmd) {
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
2447 2448 2449
	}
}

2450
static irqreturn_t sdhci_irq(int irq, void *dev_id)
2451
{
2452
	irqreturn_t result = IRQ_NONE;
2453
	struct sdhci_host *host = dev_id;
2454
	u32 intmask, mask, unexpected = 0;
2455
	int max_loops = 16;
2456 2457 2458

	spin_lock(&host->lock);

2459
	if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
2460
		spin_unlock(&host->lock);
2461
		return IRQ_NONE;
2462 2463
	}

2464
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
2465
	if (!intmask || intmask == 0xffffffff) {
2466 2467 2468 2469
		result = IRQ_NONE;
		goto out;
	}

2470 2471 2472 2473 2474
	do {
		/* Clear selected interrupts. */
		mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
				  SDHCI_INT_BUS_POWER);
		sdhci_writel(host, mask, SDHCI_INT_STATUS);
2475

2476 2477
		DBG("*** %s got interrupt: 0x%08x\n",
			mmc_hostname(host->mmc), intmask);
2478

2479 2480 2481
		if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
			u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
2482

2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493
			/*
			 * There is a observation on i.mx esdhc.  INSERT
			 * bit will be immediately set again when it gets
			 * cleared, if a card is inserted.  We have to mask
			 * the irq to prevent interrupt storm which will
			 * freeze the system.  And the REMOVE gets the
			 * same situation.
			 *
			 * More testing are needed here to ensure it works
			 * for other platforms though.
			 */
2494 2495 2496 2497 2498 2499
			host->ier &= ~(SDHCI_INT_CARD_INSERT |
				       SDHCI_INT_CARD_REMOVE);
			host->ier |= present ? SDHCI_INT_CARD_REMOVE :
					       SDHCI_INT_CARD_INSERT;
			sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
			sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2500 2501 2502

			sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
				     SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
2503 2504 2505 2506

			host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
						       SDHCI_INT_CARD_REMOVE);
			result = IRQ_WAKE_THREAD;
2507
		}
2508

2509
		if (intmask & SDHCI_INT_CMD_MASK)
2510 2511
			sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK,
				      &intmask);
2512

2513 2514
		if (intmask & SDHCI_INT_DATA_MASK)
			sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2515

2516 2517 2518
		if (intmask & SDHCI_INT_BUS_POWER)
			pr_err("%s: Card is consuming too much power!\n",
				mmc_hostname(host->mmc));
2519

2520 2521 2522 2523 2524
		if (intmask & SDHCI_INT_CARD_INT) {
			sdhci_enable_sdio_irq_nolock(host, false);
			host->thread_isr |= SDHCI_INT_CARD_INT;
			result = IRQ_WAKE_THREAD;
		}
P
Pierre Ossman 已提交
2525

2526 2527 2528 2529
		intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
			     SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
			     SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
			     SDHCI_INT_CARD_INT);
P
Pierre Ossman 已提交
2530

2531 2532 2533 2534
		if (intmask) {
			unexpected |= intmask;
			sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		}
2535

2536 2537
		if (result == IRQ_NONE)
			result = IRQ_HANDLED;
2538

2539 2540
		intmask = sdhci_readl(host, SDHCI_INT_STATUS);
	} while (intmask && --max_loops);
2541 2542 2543
out:
	spin_unlock(&host->lock);

2544 2545 2546 2547 2548
	if (unexpected) {
		pr_err("%s: Unexpected interrupt 0x%08x.\n",
			   mmc_hostname(host->mmc), unexpected);
		sdhci_dumpregs(host);
	}
P
Pierre Ossman 已提交
2549

2550 2551 2552
	return result;
}

2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563
static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
{
	struct sdhci_host *host = dev_id;
	unsigned long flags;
	u32 isr;

	spin_lock_irqsave(&host->lock, flags);
	isr = host->thread_isr;
	host->thread_isr = 0;
	spin_unlock_irqrestore(&host->lock, flags);

2564 2565 2566 2567 2568
	if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
		sdhci_card_event(host->mmc);
		mmc_detect_change(host->mmc, msecs_to_jiffies(200));
	}

2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580
	if (isr & SDHCI_INT_CARD_INT) {
		sdio_run_irqs(host->mmc);

		spin_lock_irqsave(&host->lock, flags);
		if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
			sdhci_enable_sdio_irq_nolock(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}

	return isr ? IRQ_HANDLED : IRQ_NONE;
}

2581 2582 2583 2584 2585 2586 2587
/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM
K
Kevin Liu 已提交
2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602
void sdhci_enable_irq_wakeups(struct sdhci_host *host)
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val |= mask ;
	/* Avoid fake wake up */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);

2603
static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
K
Kevin Liu 已提交
2604 2605 2606 2607 2608 2609 2610 2611 2612
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
2613

2614
int sdhci_suspend_host(struct sdhci_host *host)
2615
{
2616 2617
	sdhci_disable_card_detection(host);

2618 2619
	mmc_retune_timer_stop(host->mmc);
	mmc_retune_needed(host->mmc);
2620

K
Kevin Liu 已提交
2621
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
2622 2623 2624
		host->ier = 0;
		sdhci_writel(host, 0, SDHCI_INT_ENABLE);
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
K
Kevin Liu 已提交
2625 2626 2627 2628 2629
		free_irq(host->irq, host);
	} else {
		sdhci_enable_irq_wakeups(host);
		enable_irq_wake(host->irq);
	}
2630
	return 0;
2631 2632
}

2633
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
2634

2635 2636
int sdhci_resume_host(struct sdhci_host *host)
{
2637
	int ret = 0;
2638

2639
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2640 2641 2642
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
2643

2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654
	if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
	    (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
		/* Card keeps power but host controller does not */
		sdhci_init(host, 0);
		host->pwr = 0;
		host->clock = 0;
		sdhci_do_set_ios(host, &host->mmc->ios);
	} else {
		sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
		mmiowb();
	}
2655

2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
		ret = request_threaded_irq(host->irq, sdhci_irq,
					   sdhci_thread_irq, IRQF_SHARED,
					   mmc_hostname(host->mmc), host);
		if (ret)
			return ret;
	} else {
		sdhci_disable_irq_wakeups(host);
		disable_irq_wake(host->irq);
	}

2667 2668
	sdhci_enable_card_detection(host);

2669
	return ret;
2670 2671
}

2672
EXPORT_SYMBOL_GPL(sdhci_resume_host);
2673 2674 2675 2676 2677

int sdhci_runtime_suspend_host(struct sdhci_host *host)
{
	unsigned long flags;

2678 2679
	mmc_retune_timer_stop(host->mmc);
	mmc_retune_needed(host->mmc);
2680 2681

	spin_lock_irqsave(&host->lock, flags);
2682 2683 2684
	host->ier &= SDHCI_INT_CARD_INT;
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2685 2686
	spin_unlock_irqrestore(&host->lock, flags);

2687
	synchronize_hardirq(host->irq);
2688 2689 2690 2691 2692

	spin_lock_irqsave(&host->lock, flags);
	host->runtime_suspended = true;
	spin_unlock_irqrestore(&host->lock, flags);

2693
	return 0;
2694 2695 2696 2697 2698 2699
}
EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);

int sdhci_runtime_resume_host(struct sdhci_host *host)
{
	unsigned long flags;
2700
	int host_flags = host->flags;
2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711

	if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}

	sdhci_init(host, 0);

	/* Force clock and power re-program */
	host->pwr = 0;
	host->clock = 0;
2712
	sdhci_do_start_signal_voltage_switch(host, &host->mmc->ios);
2713 2714
	sdhci_do_set_ios(host, &host->mmc->ios);

2715 2716 2717 2718 2719 2720
	if ((host_flags & SDHCI_PV_ENABLED) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
		spin_lock_irqsave(&host->lock, flags);
		sdhci_enable_preset_value(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}
2721 2722 2723 2724 2725 2726

	spin_lock_irqsave(&host->lock, flags);

	host->runtime_suspended = false;

	/* Enable SDIO IRQ */
2727
	if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
2728 2729 2730 2731 2732 2733 2734
		sdhci_enable_sdio_irq_nolock(host, true);

	/* Enable Card Detection */
	sdhci_enable_card_detection(host);

	spin_unlock_irqrestore(&host->lock, flags);

2735
	return 0;
2736 2737 2738
}
EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);

2739
#endif /* CONFIG_PM */
2740

2741 2742
/*****************************************************************************\
 *                                                                           *
2743
 * Device allocation/registration                                            *
2744 2745 2746
 *                                                                           *
\*****************************************************************************/

2747 2748
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
2749 2750 2751 2752
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

2753
	WARN_ON(dev == NULL);
2754

2755
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
2756
	if (!mmc)
2757
		return ERR_PTR(-ENOMEM);
2758 2759 2760

	host = mmc_priv(mmc);
	host->mmc = mmc;
2761 2762
	host->mmc_host_ops = sdhci_ops;
	mmc->ops = &host->mmc_host_ops;
2763

2764 2765
	return host;
}
2766

2767
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
2768

2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798
static int sdhci_set_dma_mask(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;
	struct device *dev = mmc_dev(mmc);
	int ret = -EINVAL;

	if (host->quirks2 & SDHCI_QUIRK2_BROKEN_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_64_BIT_DMA;

	/* Try 64-bit mask if hardware is capable  of it */
	if (host->flags & SDHCI_USE_64_BIT_DMA) {
		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64));
		if (ret) {
			pr_warn("%s: Failed to set 64-bit DMA mask.\n",
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_64_BIT_DMA;
		}
	}

	/* 32-bit mask as default & fallback */
	if (ret) {
		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
		if (ret)
			pr_warn("%s: Failed to set 32-bit DMA mask.\n",
				mmc_hostname(mmc));
	}

	return ret;
}

2799 2800 2801
int sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc;
2802
	u32 caps[2] = {0, 0};
2803 2804
	u32 max_current_caps;
	unsigned int ocr_avail;
2805
	unsigned int override_timeout_clk;
2806
	u32 max_clk;
2807
	int ret;
2808

2809 2810 2811
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
2812

2813
	mmc = host->mmc;
2814

2815 2816
	if (debug_quirks)
		host->quirks = debug_quirks;
2817 2818
	if (debug_quirks2)
		host->quirks2 = debug_quirks2;
2819

2820 2821
	override_timeout_clk = host->timeout_clk;

2822
	sdhci_do_reset(host, SDHCI_RESET_ALL);
2823

2824
	host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
2825 2826
	host->version = (host->version & SDHCI_SPEC_VER_MASK)
				>> SDHCI_SPEC_VER_SHIFT;
2827
	if (host->version > SDHCI_SPEC_300) {
2828 2829
		pr_err("%s: Unknown controller version (%d). You may experience problems.\n",
		       mmc_hostname(mmc), host->version);
2830 2831
	}

2832
	caps[0] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ? host->caps :
2833
		sdhci_readl(host, SDHCI_CAPABILITIES);
2834

2835 2836 2837 2838
	if (host->version >= SDHCI_SPEC_300)
		caps[1] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ?
			host->caps1 :
			sdhci_readl(host, SDHCI_CAPABILITIES_1);
2839

2840
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
2841
		host->flags |= SDHCI_USE_SDMA;
2842
	else if (!(caps[0] & SDHCI_CAN_DO_SDMA))
2843
		DBG("Controller doesn't have SDMA capability\n");
2844
	else
2845
		host->flags |= SDHCI_USE_SDMA;
2846

2847
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
2848
		(host->flags & SDHCI_USE_SDMA)) {
R
Rolf Eike Beer 已提交
2849
		DBG("Disabling DMA as it is marked broken\n");
2850
		host->flags &= ~SDHCI_USE_SDMA;
2851 2852
	}

2853 2854
	if ((host->version >= SDHCI_SPEC_200) &&
		(caps[0] & SDHCI_CAN_DO_ADMA2))
2855
		host->flags |= SDHCI_USE_ADMA;
2856 2857 2858 2859 2860 2861 2862

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

2863 2864 2865 2866 2867 2868 2869
	/*
	 * It is assumed that a 64-bit capable device has set a 64-bit DMA mask
	 * and *must* do 64-bit DMA.  A driver has the opportunity to change
	 * that during the first call to ->enable_dma().  Similarly
	 * SDHCI_QUIRK2_BROKEN_64_BIT_DMA must be left to the drivers to
	 * implement.
	 */
2870
	if (caps[0] & SDHCI_CAN_64BIT)
2871 2872
		host->flags |= SDHCI_USE_64_BIT_DMA;

2873
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884
		ret = sdhci_set_dma_mask(host);

		if (!ret && host->ops->enable_dma)
			ret = host->ops->enable_dma(host);

		if (ret) {
			pr_warn("%s: No suitable DMA available - falling back to PIO\n",
				mmc_hostname(mmc));
			host->flags &= ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);

			ret = 0;
2885 2886 2887
		}
	}

2888 2889 2890 2891
	/* SDMA does not support 64-bit DMA */
	if (host->flags & SDHCI_USE_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_SDMA;

2892
	if (host->flags & SDHCI_USE_ADMA) {
2893 2894 2895
		dma_addr_t dma;
		void *buf;

2896
		/*
2897 2898 2899 2900
		 * The DMA descriptor table size is calculated as the maximum
		 * number of segments times 2, to allow for an alignment
		 * descriptor for each segment, plus 1 for a nop end descriptor,
		 * all multipled by the descriptor size.
2901
		 */
2902 2903 2904 2905 2906 2907 2908 2909 2910
		if (host->flags & SDHCI_USE_64_BIT_DMA) {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_64_DESC_SZ;
			host->desc_sz = SDHCI_ADMA2_64_DESC_SZ;
		} else {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_32_DESC_SZ;
			host->desc_sz = SDHCI_ADMA2_32_DESC_SZ;
		}
2911

2912
		host->align_buffer_sz = SDHCI_MAX_SEGS * SDHCI_ADMA2_ALIGN;
2913 2914 2915
		buf = dma_alloc_coherent(mmc_dev(mmc), host->align_buffer_sz +
					 host->adma_table_sz, &dma, GFP_KERNEL);
		if (!buf) {
J
Joe Perches 已提交
2916
			pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
2917 2918
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
2919 2920
		} else if ((dma + host->align_buffer_sz) &
			   (SDHCI_ADMA2_DESC_ALIGN - 1)) {
J
Joe Perches 已提交
2921 2922
			pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
				mmc_hostname(mmc));
2923
			host->flags &= ~SDHCI_USE_ADMA;
2924 2925 2926 2927 2928
			dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
					  host->adma_table_sz, buf, dma);
		} else {
			host->align_buffer = buf;
			host->align_addr = dma;
2929

2930 2931 2932
			host->adma_table = buf + host->align_buffer_sz;
			host->adma_addr = dma + host->align_buffer_sz;
		}
2933 2934
	}

2935 2936 2937 2938 2939
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
2940
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
2941
		host->dma_mask = DMA_BIT_MASK(64);
2942
		mmc_dev(mmc)->dma_mask = &host->dma_mask;
2943
	}
2944

2945
	if (host->version >= SDHCI_SPEC_300)
2946
		host->max_clk = (caps[0] & SDHCI_CLOCK_V3_BASE_MASK)
2947 2948
			>> SDHCI_CLOCK_BASE_SHIFT;
	else
2949
		host->max_clk = (caps[0] & SDHCI_CLOCK_BASE_MASK)
2950 2951
			>> SDHCI_CLOCK_BASE_SHIFT;

2952
	host->max_clk *= 1000000;
2953 2954
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
2955
		if (!host->ops->get_max_clock) {
2956 2957
			pr_err("%s: Hardware doesn't specify base clock frequency.\n",
			       mmc_hostname(mmc));
2958 2959 2960
			return -ENODEV;
		}
		host->max_clk = host->ops->get_max_clock(host);
2961
	}
2962

2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978
	/*
	 * In case of Host Controller v3.00, find out whether clock
	 * multiplier is supported.
	 */
	host->clk_mul = (caps[1] & SDHCI_CLOCK_MUL_MASK) >>
			SDHCI_CLOCK_MUL_SHIFT;

	/*
	 * In case the value in Clock Multiplier is 0, then programmable
	 * clock mode is not supported, otherwise the actual clock
	 * multiplier is one more than the value of Clock Multiplier
	 * in the Capabilities Register.
	 */
	if (host->clk_mul)
		host->clk_mul += 1;

2979 2980 2981
	/*
	 * Set host parameters.
	 */
2982 2983
	max_clk = host->max_clk;

2984
	if (host->ops->get_min_clock)
2985
		mmc->f_min = host->ops->get_min_clock(host);
2986 2987 2988
	else if (host->version >= SDHCI_SPEC_300) {
		if (host->clk_mul) {
			mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
2989
			max_clk = host->max_clk * host->clk_mul;
2990 2991 2992
		} else
			mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
	} else
2993
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
2994

2995 2996 2997
	if (!mmc->f_max || (mmc->f_max && (mmc->f_max > max_clk)))
		mmc->f_max = max_clk;

2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009
	if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
		host->timeout_clk = (caps[0] & SDHCI_TIMEOUT_CLK_MASK) >>
					SDHCI_TIMEOUT_CLK_SHIFT;
		if (host->timeout_clk == 0) {
			if (host->ops->get_timeout_clock) {
				host->timeout_clk =
					host->ops->get_timeout_clock(host);
			} else {
				pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
					mmc_hostname(mmc));
				return -ENODEV;
			}
3010 3011
		}

3012 3013
		if (caps[0] & SDHCI_TIMEOUT_CLK_UNIT)
			host->timeout_clk *= 1000;
3014

3015 3016 3017
		if (override_timeout_clk)
			host->timeout_clk = override_timeout_clk;

3018
		mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
3019
			host->ops->get_max_timeout_count(host) : 1 << 27;
3020 3021
		mmc->max_busy_timeout /= host->timeout_clk;
	}
3022

3023
	mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
3024
	mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
3025 3026 3027

	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
		host->flags |= SDHCI_AUTO_CMD12;
3028

3029
	/* Auto-CMD23 stuff only works in ADMA or PIO. */
A
Andrei Warkentin 已提交
3030
	if ((host->version >= SDHCI_SPEC_300) &&
3031
	    ((host->flags & SDHCI_USE_ADMA) ||
3032 3033
	     !(host->flags & SDHCI_USE_SDMA)) &&
	     !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
3034 3035 3036 3037 3038 3039
		host->flags |= SDHCI_AUTO_CMD23;
		DBG("%s: Auto-CMD23 available\n", mmc_hostname(mmc));
	} else {
		DBG("%s: Auto-CMD23 unavailable\n", mmc_hostname(mmc));
	}

3040 3041 3042 3043 3044 3045 3046
	/*
	 * A controller may support 8-bit width, but the board itself
	 * might not have the pins brought out.  Boards that support
	 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
	 * their platform code before calling sdhci_add_host(), and we
	 * won't assume 8-bit width for hosts without that CAP.
	 */
3047
	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
3048
		mmc->caps |= MMC_CAP_4_BIT_DATA;
3049

3050 3051 3052
	if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
		mmc->caps &= ~MMC_CAP_CMD23;

3053
	if (caps[0] & SDHCI_CAN_DO_HISPD)
3054
		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
3055

3056
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
3057 3058
	    !(mmc->caps & MMC_CAP_NONREMOVABLE) &&
	    IS_ERR_VALUE(mmc_gpio_get_cd(host->mmc)))
3059 3060
		mmc->caps |= MMC_CAP_NEEDS_POLL;

3061 3062 3063 3064
	/* If there are external regulators, get them */
	if (mmc_regulator_get_supply(mmc) == -EPROBE_DEFER)
		return -EPROBE_DEFER;

3065
	/* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
3066 3067 3068 3069
	if (!IS_ERR(mmc->supply.vqmmc)) {
		ret = regulator_enable(mmc->supply.vqmmc);
		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
						    1950000))
3070 3071 3072
			caps[1] &= ~(SDHCI_SUPPORT_SDR104 |
					SDHCI_SUPPORT_SDR50 |
					SDHCI_SUPPORT_DDR50);
3073 3074 3075
		if (ret) {
			pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
				mmc_hostname(mmc), ret);
3076
			mmc->supply.vqmmc = ERR_PTR(-EINVAL);
3077
		}
3078
	}
3079

3080 3081 3082 3083
	if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V)
		caps[1] &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
		       SDHCI_SUPPORT_DDR50);

3084 3085 3086
	/* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
	if (caps[1] & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
		       SDHCI_SUPPORT_DDR50))
3087 3088 3089
		mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;

	/* SDR104 supports also implies SDR50 support */
3090
	if (caps[1] & SDHCI_SUPPORT_SDR104) {
3091
		mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
3092 3093 3094
		/* SD3.0: SDR104 is supported so (for eMMC) the caps2
		 * field can be promoted to support HS200.
		 */
3095
		if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
3096
			mmc->caps2 |= MMC_CAP2_HS200;
3097
	} else if (caps[1] & SDHCI_SUPPORT_SDR50)
3098 3099
		mmc->caps |= MMC_CAP_UHS_SDR50;

3100 3101 3102 3103
	if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
	    (caps[1] & SDHCI_SUPPORT_HS400))
		mmc->caps2 |= MMC_CAP2_HS400;

3104 3105 3106 3107 3108 3109
	if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
	    (IS_ERR(mmc->supply.vqmmc) ||
	     !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
					     1300000)))
		mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;

3110 3111
	if ((caps[1] & SDHCI_SUPPORT_DDR50) &&
		!(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
3112 3113
		mmc->caps |= MMC_CAP_UHS_DDR50;

3114
	/* Does the host need tuning for SDR50? */
3115 3116 3117
	if (caps[1] & SDHCI_USE_SDR50_TUNING)
		host->flags |= SDHCI_SDR50_NEEDS_TUNING;

3118
	/* Does the host need tuning for SDR104 / HS200? */
3119
	if (mmc->caps2 & MMC_CAP2_HS200)
3120
		host->flags |= SDHCI_SDR104_NEEDS_TUNING;
3121

3122 3123 3124 3125 3126 3127 3128 3129
	/* Driver Type(s) (A, C, D) supported by the host */
	if (caps[1] & SDHCI_DRIVER_TYPE_A)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
	if (caps[1] & SDHCI_DRIVER_TYPE_C)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
	if (caps[1] & SDHCI_DRIVER_TYPE_D)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_D;

3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144
	/* Initial value for re-tuning timer count */
	host->tuning_count = (caps[1] & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
			      SDHCI_RETUNING_TIMER_COUNT_SHIFT;

	/*
	 * In case Re-tuning Timer is not disabled, the actual value of
	 * re-tuning timer will be 2 ^ (n - 1).
	 */
	if (host->tuning_count)
		host->tuning_count = 1 << (host->tuning_count - 1);

	/* Re-tuning mode supported by the Host Controller */
	host->tuning_mode = (caps[1] & SDHCI_RETUNING_MODE_MASK) >>
			     SDHCI_RETUNING_MODE_SHIFT;

3145
	ocr_avail = 0;
3146

3147 3148 3149 3150 3151 3152 3153 3154
	/*
	 * According to SD Host Controller spec v3.00, if the Host System
	 * can afford more than 150mA, Host Driver should set XPC to 1. Also
	 * the value is meaningful only if Voltage Support in the Capabilities
	 * register is set. The actual current value is 4 times the register
	 * value.
	 */
	max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
3155
	if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
3156
		int curr = regulator_get_current_limit(mmc->supply.vmmc);
3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169
		if (curr > 0) {

			/* convert to SDHCI_MAX_CURRENT format */
			curr = curr/1000;  /* convert to mA */
			curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;

			curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
			max_current_caps =
				(curr << SDHCI_MAX_CURRENT_330_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_300_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_180_SHIFT);
		}
	}
3170 3171

	if (caps[0] & SDHCI_CAN_VDD_330) {
3172
		ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
3173

A
Aaron Lu 已提交
3174
		mmc->max_current_330 = ((max_current_caps &
3175 3176 3177 3178 3179
				   SDHCI_MAX_CURRENT_330_MASK) >>
				   SDHCI_MAX_CURRENT_330_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
	if (caps[0] & SDHCI_CAN_VDD_300) {
3180
		ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
3181

A
Aaron Lu 已提交
3182
		mmc->max_current_300 = ((max_current_caps &
3183 3184 3185 3186 3187
				   SDHCI_MAX_CURRENT_300_MASK) >>
				   SDHCI_MAX_CURRENT_300_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
	if (caps[0] & SDHCI_CAN_VDD_180) {
3188 3189
		ocr_avail |= MMC_VDD_165_195;

A
Aaron Lu 已提交
3190
		mmc->max_current_180 = ((max_current_caps &
3191 3192 3193 3194 3195
				   SDHCI_MAX_CURRENT_180_MASK) >>
				   SDHCI_MAX_CURRENT_180_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}

3196 3197 3198 3199 3200
	/* If OCR set by host, use it instead. */
	if (host->ocr_mask)
		ocr_avail = host->ocr_mask;

	/* If OCR set by external regulators, give it highest prio. */
3201
	if (mmc->ocr_avail)
3202
		ocr_avail = mmc->ocr_avail;
3203

3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215
	mmc->ocr_avail = ocr_avail;
	mmc->ocr_avail_sdio = ocr_avail;
	if (host->ocr_avail_sdio)
		mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
	mmc->ocr_avail_sd = ocr_avail;
	if (host->ocr_avail_sd)
		mmc->ocr_avail_sd &= host->ocr_avail_sd;
	else /* normal SD controllers don't support 1.8V */
		mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
	mmc->ocr_avail_mmc = ocr_avail;
	if (host->ocr_avail_mmc)
		mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
3216 3217

	if (mmc->ocr_avail == 0) {
3218 3219
		pr_err("%s: Hardware doesn't report any support voltages.\n",
		       mmc_hostname(mmc));
3220
		return -ENODEV;
3221 3222
	}

3223 3224 3225
	spin_lock_init(&host->lock);

	/*
3226 3227
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
3228
	 */
3229
	if (host->flags & SDHCI_USE_ADMA)
3230
		mmc->max_segs = SDHCI_MAX_SEGS;
3231
	else if (host->flags & SDHCI_USE_SDMA)
3232
		mmc->max_segs = 1;
3233
	else /* PIO */
3234
		mmc->max_segs = SDHCI_MAX_SEGS;
3235 3236

	/*
3237 3238 3239
	 * Maximum number of sectors in one transfer. Limited by SDMA boundary
	 * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
	 * is less anyway.
3240
	 */
3241
	mmc->max_req_size = 524288;
3242 3243 3244

	/*
	 * Maximum segment size. Could be one segment with the maximum number
3245 3246
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
3247
	 */
3248 3249 3250 3251 3252 3253
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
			mmc->max_seg_size = 65535;
		else
			mmc->max_seg_size = 65536;
	} else {
3254
		mmc->max_seg_size = mmc->max_req_size;
3255
	}
3256

3257 3258 3259 3260
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
3261 3262 3263
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
3264
		mmc->max_blk_size = (caps[0] & SDHCI_MAX_BLOCK_MASK) >>
3265 3266
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
J
Joe Perches 已提交
3267 3268
			pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
				mmc_hostname(mmc));
3269 3270 3271 3272 3273
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
3274

3275 3276 3277
	/*
	 * Maximum block count.
	 */
3278
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
3279

3280 3281 3282 3283 3284 3285
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

3286
	setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
3287

3288
	init_waitqueue_head(&host->buf_ready_int);
3289

3290 3291
	sdhci_init(host, 0);

3292 3293
	ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
				   IRQF_SHARED,	mmc_hostname(mmc), host);
3294 3295 3296
	if (ret) {
		pr_err("%s: Failed to request IRQ %d: %d\n",
		       mmc_hostname(mmc), host->irq, ret);
3297
		goto untasklet;
3298
	}
3299 3300 3301 3302 3303

#ifdef CONFIG_MMC_DEBUG
	sdhci_dumpregs(host);
#endif

3304
#ifdef SDHCI_USE_LEDS_CLASS
H
Helmut Schaa 已提交
3305 3306 3307
	snprintf(host->led_name, sizeof(host->led_name),
		"%s::", mmc_hostname(mmc));
	host->led.name = host->led_name;
3308 3309 3310 3311
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

3312
	ret = led_classdev_register(mmc_dev(mmc), &host->led);
3313 3314 3315
	if (ret) {
		pr_err("%s: Failed to register LED device: %d\n",
		       mmc_hostname(mmc), ret);
3316
		goto reset;
3317
	}
3318 3319
#endif

3320 3321
	mmiowb();

3322 3323
	mmc_add_host(mmc);

3324
	pr_info("%s: SDHCI controller on %s [%s] using %s\n",
3325
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
3326 3327
		(host->flags & SDHCI_USE_ADMA) ?
		(host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
3328
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
3329

3330 3331
	sdhci_enable_card_detection(host);

3332 3333
	return 0;

3334
#ifdef SDHCI_USE_LEDS_CLASS
3335
reset:
3336
	sdhci_do_reset(host, SDHCI_RESET_ALL);
3337 3338
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3339 3340
	free_irq(host->irq, host);
#endif
3341
untasklet:
3342 3343 3344 3345 3346
	tasklet_kill(&host->finish_tasklet);

	return ret;
}

3347
EXPORT_SYMBOL_GPL(sdhci_add_host);
3348

P
Pierre Ossman 已提交
3349
void sdhci_remove_host(struct sdhci_host *host, int dead)
3350
{
3351
	struct mmc_host *mmc = host->mmc;
P
Pierre Ossman 已提交
3352 3353 3354 3355 3356 3357 3358 3359
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

		if (host->mrq) {
3360
			pr_err("%s: Controller removed during "
3361
				" transfer!\n", mmc_hostname(mmc));
P
Pierre Ossman 已提交
3362 3363 3364 3365 3366 3367 3368 3369

			host->mrq->cmd->error = -ENOMEDIUM;
			tasklet_schedule(&host->finish_tasklet);
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

3370 3371
	sdhci_disable_card_detection(host);

3372
	mmc_remove_host(mmc);
3373

3374
#ifdef SDHCI_USE_LEDS_CLASS
3375 3376 3377
	led_classdev_unregister(&host->led);
#endif

P
Pierre Ossman 已提交
3378
	if (!dead)
3379
		sdhci_do_reset(host, SDHCI_RESET_ALL);
3380

3381 3382
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3383 3384 3385 3386 3387
	free_irq(host->irq, host);

	del_timer_sync(&host->timer);

	tasklet_kill(&host->finish_tasklet);
3388

3389 3390
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
3391

3392
	if (host->align_buffer)
3393 3394 3395
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
3396

3397
	host->adma_table = NULL;
3398
	host->align_buffer = NULL;
3399 3400
}

3401
EXPORT_SYMBOL_GPL(sdhci_remove_host);
3402

3403
void sdhci_free_host(struct sdhci_host *host)
3404
{
3405
	mmc_free_host(host->mmc);
3406 3407
}

3408
EXPORT_SYMBOL_GPL(sdhci_free_host);
3409 3410 3411 3412 3413 3414 3415 3416 3417

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
3418
	pr_info(DRIVER_NAME
3419
		": Secure Digital Host Controller Interface driver\n");
3420
	pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
3421

3422
	return 0;
3423 3424 3425 3426 3427 3428 3429 3430 3431
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

3432
module_param(debug_quirks, uint, 0444);
3433
module_param(debug_quirks2, uint, 0444);
3434

3435
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
3436
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
3437
MODULE_LICENSE("GPL");
3438

3439
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
3440
MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");