sdhci.c 95.9 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16 17
 */

#include <linux/delay.h>
#include <linux/highmem.h>
18
#include <linux/io.h>
19
#include <linux/module.h>
20
#include <linux/dma-mapping.h>
21
#include <linux/slab.h>
22
#include <linux/scatterlist.h>
M
Marek Szyprowski 已提交
23
#include <linux/regulator/consumer.h>
24
#include <linux/pm_runtime.h>
25

26 27
#include <linux/leds.h>

28
#include <linux/mmc/mmc.h>
29
#include <linux/mmc/host.h>
30
#include <linux/mmc/card.h>
31
#include <linux/mmc/sdio.h>
32
#include <linux/mmc/slot-gpio.h>
33 34 35 36 37 38

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
39
	pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
40

41 42
#define MAX_TUNING_LOOP 40

43
static unsigned int debug_quirks = 0;
44
static unsigned int debug_quirks2;
45

46 47
static void sdhci_finish_data(struct sdhci_host *);

48
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
49 50 51

static void sdhci_dumpregs(struct sdhci_host *host)
{
52 53
	pr_err(DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
	       mmc_hostname(host->mmc));
54

55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89
	pr_err(DRIVER_NAME ": Sys addr: 0x%08x | Version:  0x%08x\n",
	       sdhci_readl(host, SDHCI_DMA_ADDRESS),
	       sdhci_readw(host, SDHCI_HOST_VERSION));
	pr_err(DRIVER_NAME ": Blk size: 0x%08x | Blk cnt:  0x%08x\n",
	       sdhci_readw(host, SDHCI_BLOCK_SIZE),
	       sdhci_readw(host, SDHCI_BLOCK_COUNT));
	pr_err(DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
	       sdhci_readl(host, SDHCI_ARGUMENT),
	       sdhci_readw(host, SDHCI_TRANSFER_MODE));
	pr_err(DRIVER_NAME ": Present:  0x%08x | Host ctl: 0x%08x\n",
	       sdhci_readl(host, SDHCI_PRESENT_STATE),
	       sdhci_readb(host, SDHCI_HOST_CONTROL));
	pr_err(DRIVER_NAME ": Power:    0x%08x | Blk gap:  0x%08x\n",
	       sdhci_readb(host, SDHCI_POWER_CONTROL),
	       sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
	pr_err(DRIVER_NAME ": Wake-up:  0x%08x | Clock:    0x%08x\n",
	       sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
	       sdhci_readw(host, SDHCI_CLOCK_CONTROL));
	pr_err(DRIVER_NAME ": Timeout:  0x%08x | Int stat: 0x%08x\n",
	       sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
	       sdhci_readl(host, SDHCI_INT_STATUS));
	pr_err(DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
	       sdhci_readl(host, SDHCI_INT_ENABLE),
	       sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
	pr_err(DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
	       sdhci_readw(host, SDHCI_ACMD12_ERR),
	       sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
	pr_err(DRIVER_NAME ": Caps:     0x%08x | Caps_1:   0x%08x\n",
	       sdhci_readl(host, SDHCI_CAPABILITIES),
	       sdhci_readl(host, SDHCI_CAPABILITIES_1));
	pr_err(DRIVER_NAME ": Cmd:      0x%08x | Max curr: 0x%08x\n",
	       sdhci_readw(host, SDHCI_COMMAND),
	       sdhci_readl(host, SDHCI_MAX_CURRENT));
	pr_err(DRIVER_NAME ": Host ctl2: 0x%08x\n",
	       sdhci_readw(host, SDHCI_HOST_CONTROL2));
90

91 92
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->flags & SDHCI_USE_64_BIT_DMA)
93 94 95 96
			pr_err(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x%08x\n",
			       readl(host->ioaddr + SDHCI_ADMA_ERROR),
			       readl(host->ioaddr + SDHCI_ADMA_ADDRESS_HI),
			       readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
97
		else
98 99 100
			pr_err(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
			       readl(host->ioaddr + SDHCI_ADMA_ERROR),
			       readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
101
	}
102

103
	pr_err(DRIVER_NAME ": ===========================================\n");
104 105 106 107 108 109 110 111
}

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

112 113 114 115 116
static inline bool sdhci_data_line_cmd(struct mmc_command *cmd)
{
	return cmd->data || cmd->flags & MMC_RSP_BUSY;
}

117 118
static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
119
	u32 present;
120

121
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
122
	    !mmc_card_is_removable(host->mmc))
123 124
		return;

125 126 127
	if (enable) {
		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
128

129 130 131 132 133
		host->ier |= present ? SDHCI_INT_CARD_REMOVE :
				       SDHCI_INT_CARD_INSERT;
	} else {
		host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
	}
134 135 136

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
137 138 139 140 141 142 143 144 145 146 147 148
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
	if (host->bus_on)
		return;
	host->bus_on = true;
	pm_runtime_get_noresume(host->mmc->parent);
}

static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
	if (!host->bus_on)
		return;
	host->bus_on = false;
	pm_runtime_put_noidle(host->mmc->parent);
}

165
void sdhci_reset(struct sdhci_host *host, u8 mask)
166
{
167
	unsigned long timeout;
168

169
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
170

171
	if (mask & SDHCI_RESET_ALL) {
172
		host->clock = 0;
173 174 175 176
		/* Reset-all turns off SD Bus Power */
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
	}
177

178 179 180 181
	/* Wait max 100 ms */
	timeout = 100;

	/* hw clears the bit when it's done */
182
	while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
183
		if (timeout == 0) {
184
			pr_err("%s: Reset 0x%x never completed.\n",
185 186 187 188 189 190
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
		timeout--;
		mdelay(1);
191
	}
192 193 194 195 196 197
}
EXPORT_SYMBOL_GPL(sdhci_reset);

static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
{
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
198 199 200
		struct mmc_host *mmc = host->mmc;

		if (!mmc->ops->get_cd(mmc))
201 202
			return;
	}
203

204
	host->ops->reset(host, mask);
205

206 207 208 209 210 211 212 213
	if (mask & SDHCI_RESET_ALL) {
		if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
			if (host->ops->enable_dma)
				host->ops->enable_dma(host);
		}

		/* Resetting the controller clears many */
		host->preset_enabled = false;
214
	}
215 216
}

217
static void sdhci_init(struct sdhci_host *host, int soft)
218
{
219 220
	struct mmc_host *mmc = host->mmc;

221
	if (soft)
222
		sdhci_do_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
223
	else
224
		sdhci_do_reset(host, SDHCI_RESET_ALL);
225

226 227 228 229 230 231
	host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
		    SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
		    SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
		    SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
		    SDHCI_INT_RESPONSE;

232 233 234 235
	if (host->tuning_mode == SDHCI_TUNING_MODE_2 ||
	    host->tuning_mode == SDHCI_TUNING_MODE_3)
		host->ier |= SDHCI_INT_RETUNE;

236 237
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
238 239 240 241

	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
242
		mmc->ops->set_ios(mmc, &mmc->ios);
243
	}
244
}
245

246 247
static void sdhci_reinit(struct sdhci_host *host)
{
248
	sdhci_init(host, 0);
249
	sdhci_enable_card_detection(host);
250 251
}

252
static void __sdhci_led_activate(struct sdhci_host *host)
253 254 255
{
	u8 ctrl;

256
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
257
	ctrl |= SDHCI_CTRL_LED;
258
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
259 260
}

261
static void __sdhci_led_deactivate(struct sdhci_host *host)
262 263 264
{
	u8 ctrl;

265
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
266
	ctrl &= ~SDHCI_CTRL_LED;
267
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
268 269
}

270
#if IS_REACHABLE(CONFIG_LEDS_CLASS)
271
static void sdhci_led_control(struct led_classdev *led,
272
			      enum led_brightness brightness)
273 274 275 276 277 278
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

279 280 281
	if (host->runtime_suspended)
		goto out;

282
	if (brightness == LED_OFF)
283
		__sdhci_led_deactivate(host);
284
	else
285
		__sdhci_led_activate(host);
286
out:
287 288
	spin_unlock_irqrestore(&host->lock, flags);
}
289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338

static int sdhci_led_register(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;

	snprintf(host->led_name, sizeof(host->led_name),
		 "%s::", mmc_hostname(mmc));

	host->led.name = host->led_name;
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

	return led_classdev_register(mmc_dev(mmc), &host->led);
}

static void sdhci_led_unregister(struct sdhci_host *host)
{
	led_classdev_unregister(&host->led);
}

static inline void sdhci_led_activate(struct sdhci_host *host)
{
}

static inline void sdhci_led_deactivate(struct sdhci_host *host)
{
}

#else

static inline int sdhci_led_register(struct sdhci_host *host)
{
	return 0;
}

static inline void sdhci_led_unregister(struct sdhci_host *host)
{
}

static inline void sdhci_led_activate(struct sdhci_host *host)
{
	__sdhci_led_activate(host);
}

static inline void sdhci_led_deactivate(struct sdhci_host *host)
{
	__sdhci_led_deactivate(host);
}

339 340
#endif

341 342 343 344 345 346
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
347
static void sdhci_read_block_pio(struct sdhci_host *host)
348
{
349 350
	unsigned long flags;
	size_t blksize, len, chunk;
351
	u32 uninitialized_var(scratch);
352
	u8 *buf;
353

P
Pierre Ossman 已提交
354
	DBG("PIO reading\n");
355

P
Pierre Ossman 已提交
356
	blksize = host->data->blksz;
357
	chunk = 0;
358

359
	local_irq_save(flags);
360

P
Pierre Ossman 已提交
361
	while (blksize) {
F
Fabio Estevam 已提交
362
		BUG_ON(!sg_miter_next(&host->sg_miter));
363

364
		len = min(host->sg_miter.length, blksize);
365

366 367
		blksize -= len;
		host->sg_miter.consumed = len;
368

369
		buf = host->sg_miter.addr;
370

371 372
		while (len) {
			if (chunk == 0) {
373
				scratch = sdhci_readl(host, SDHCI_BUFFER);
374
				chunk = 4;
P
Pierre Ossman 已提交
375
			}
376 377 378 379 380 381 382

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
383
		}
P
Pierre Ossman 已提交
384
	}
385 386 387 388

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
389
}
390

P
Pierre Ossman 已提交
391 392
static void sdhci_write_block_pio(struct sdhci_host *host)
{
393 394 395 396
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
397

P
Pierre Ossman 已提交
398 399 400
	DBG("PIO writing\n");

	blksize = host->data->blksz;
401 402
	chunk = 0;
	scratch = 0;
403

404
	local_irq_save(flags);
405

P
Pierre Ossman 已提交
406
	while (blksize) {
F
Fabio Estevam 已提交
407
		BUG_ON(!sg_miter_next(&host->sg_miter));
P
Pierre Ossman 已提交
408

409 410 411 412 413 414
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
415

416 417 418 419 420 421 422 423
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
424
				sdhci_writel(host, scratch, SDHCI_BUFFER);
425 426
				chunk = 0;
				scratch = 0;
427 428 429
			}
		}
	}
430 431 432 433

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
434 435 436 437 438 439
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

440
	if (host->blocks == 0)
P
Pierre Ossman 已提交
441 442 443 444 445 446 447
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

448 449 450 451 452 453 454 455 456
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

457
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
458 459 460
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

P
Pierre Ossman 已提交
461 462 463 464
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
465

466 467
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
468 469
			break;
	}
470

P
Pierre Ossman 已提交
471
	DBG("PIO transfer complete.\n");
472 473
}

474
static int sdhci_pre_dma_transfer(struct sdhci_host *host,
475
				  struct mmc_data *data, int cookie)
476 477 478
{
	int sg_count;

479 480 481 482 483
	/*
	 * If the data buffers are already mapped, return the previous
	 * dma_map_sg() result.
	 */
	if (data->host_cookie == COOKIE_PRE_MAPPED)
484 485 486 487 488 489 490 491 492 493
		return data->sg_count;

	sg_count = dma_map_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
				data->flags & MMC_DATA_WRITE ?
				DMA_TO_DEVICE : DMA_FROM_DEVICE);

	if (sg_count == 0)
		return -ENOSPC;

	data->sg_count = sg_count;
494
	data->host_cookie = cookie;
495 496 497 498

	return sg_count;
}

499 500 501
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
502
	return kmap_atomic(sg_page(sg)) + sg->offset;
503 504 505 506
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
507
	kunmap_atomic(buffer);
508 509 510
	local_irq_restore(*flags);
}

511 512
static void sdhci_adma_write_desc(struct sdhci_host *host, void *desc,
				  dma_addr_t addr, int len, unsigned cmd)
B
Ben Dooks 已提交
513
{
514
	struct sdhci_adma2_64_desc *dma_desc = desc;
B
Ben Dooks 已提交
515

516
	/* 32-bit and 64-bit descriptors have these members in same position */
517 518
	dma_desc->cmd = cpu_to_le16(cmd);
	dma_desc->len = cpu_to_le16(len);
519 520 521 522
	dma_desc->addr_lo = cpu_to_le32((u32)addr);

	if (host->flags & SDHCI_USE_64_BIT_DMA)
		dma_desc->addr_hi = cpu_to_le32((u64)addr >> 32);
B
Ben Dooks 已提交
523 524
}

525 526
static void sdhci_adma_mark_end(void *desc)
{
527
	struct sdhci_adma2_64_desc *dma_desc = desc;
528

529
	/* 32-bit and 64-bit descriptors have 'cmd' in same position */
530
	dma_desc->cmd |= cpu_to_le16(ADMA2_END);
531 532
}

533 534
static void sdhci_adma_table_pre(struct sdhci_host *host,
	struct mmc_data *data, int sg_count)
535 536 537
{
	struct scatterlist *sg;
	unsigned long flags;
538 539 540 541
	dma_addr_t addr, align_addr;
	void *desc, *align;
	char *buffer;
	int len, offset, i;
542 543 544 545 546 547

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

548
	host->sg_count = sg_count;
549

550
	desc = host->adma_table;
551 552 553 554 555 556 557 558 559
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
560 561 562
		 * The SDHCI specification states that ADMA addresses must
		 * be 32-bit aligned. If they aren't, then we use a bounce
		 * buffer for the (up to three) bytes that screw up the
563 564
		 * alignment.
		 */
565 566
		offset = (SDHCI_ADMA2_ALIGN - (addr & SDHCI_ADMA2_MASK)) &
			 SDHCI_ADMA2_MASK;
567 568 569 570 571 572 573
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

B
Ben Dooks 已提交
574
			/* tran, valid */
575
			sdhci_adma_write_desc(host, desc, align_addr, offset,
A
Adrian Hunter 已提交
576
					      ADMA2_TRAN_VALID);
577 578 579

			BUG_ON(offset > 65536);

580 581
			align += SDHCI_ADMA2_ALIGN;
			align_addr += SDHCI_ADMA2_ALIGN;
582

583
			desc += host->desc_sz;
584 585 586 587 588 589 590

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

591 592 593 594 595 596
		if (len) {
			/* tran, valid */
			sdhci_adma_write_desc(host, desc, addr, len,
					      ADMA2_TRAN_VALID);
			desc += host->desc_sz;
		}
597 598 599 600 601

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
602
		WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
603 604
	}

605
	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
606
		/* Mark the last descriptor as the terminating descriptor */
607
		if (desc != host->adma_table) {
608
			desc -= host->desc_sz;
609
			sdhci_adma_mark_end(desc);
610 611
		}
	} else {
612
		/* Add a terminating entry - nop, end, valid */
613
		sdhci_adma_write_desc(host, desc, 0, 0, ADMA2_NOP_END_VALID);
614
	}
615 616 617 618 619 620 621
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	struct scatterlist *sg;
	int i, size;
622
	void *align;
623 624 625
	char *buffer;
	unsigned long flags;

626 627
	if (data->flags & MMC_DATA_READ) {
		bool has_unaligned = false;
628

629 630 631 632 633 634
		/* Do a quick scan of the SG list for any unaligned mappings */
		for_each_sg(data->sg, sg, host->sg_count, i)
			if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
				has_unaligned = true;
				break;
			}
635

636 637
		if (has_unaligned) {
			dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
638
					    data->sg_len, DMA_FROM_DEVICE);
639

640
			align = host->align_buffer;
641

642 643 644 645 646 647 648 649
			for_each_sg(data->sg, sg, host->sg_count, i) {
				if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
					size = SDHCI_ADMA2_ALIGN -
					       (sg_dma_address(sg) & SDHCI_ADMA2_MASK);

					buffer = sdhci_kmap_atomic(sg, &flags);
					memcpy(buffer, align, size);
					sdhci_kunmap_atomic(buffer, &flags);
650

651 652
					align += SDHCI_ADMA2_ALIGN;
				}
653 654 655 656 657
			}
		}
	}
}

658
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
659
{
660
	u8 count;
661
	struct mmc_data *data = cmd->data;
662
	unsigned target_timeout, current_timeout;
663

664 665 666 667 668 669
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
670
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
671
		return 0xE;
672

673
	/* Unspecified timeout, assume max */
674
	if (!data && !cmd->busy_timeout)
675
		return 0xE;
676

677 678
	/* timeout in us */
	if (!data)
679
		target_timeout = cmd->busy_timeout * 1000;
680
	else {
681
		target_timeout = DIV_ROUND_UP(data->timeout_ns, 1000);
682 683 684 685 686 687 688 689 690 691 692 693 694
		if (host->clock && data->timeout_clks) {
			unsigned long long val;

			/*
			 * data->timeout_clks is in units of clock cycles.
			 * host->clock is in Hz.  target_timeout is in us.
			 * Hence, us = 1000000 * cycles / Hz.  Round up.
			 */
			val = 1000000 * data->timeout_clks;
			if (do_div(val, host->clock))
				target_timeout++;
			target_timeout += val;
		}
695
	}
696

697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
717 718
		DBG("%s: Too large timeout 0x%x requested for CMD%d!\n",
		    mmc_hostname(host->mmc), count, cmd->opcode);
719 720 721
		count = 0xE;
	}

722 723 724
	return count;
}

725 726 727 728 729 730
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
731
		host->ier = (host->ier & ~pio_irqs) | dma_irqs;
732
	else
733 734 735 736
		host->ier = (host->ier & ~dma_irqs) | pio_irqs;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
737 738
}

739
static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
740 741
{
	u8 count;
742 743 744 745 746 747 748 749 750 751 752

	if (host->ops->set_timeout) {
		host->ops->set_timeout(host, cmd);
	} else {
		count = sdhci_calc_timeout(host, cmd);
		sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
	}
}

static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
{
753
	u8 ctrl;
754
	struct mmc_data *data = cmd->data;
755

756
	if (sdhci_data_line_cmd(cmd))
757
		sdhci_set_timeout(host, cmd);
758 759

	if (!data)
760 761
		return;

762 763
	WARN_ON(host->data);

764 765 766 767 768 769 770
	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;
771
	host->data->bytes_xfered = 0;
772

773
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
774
		struct scatterlist *sg;
775
		unsigned int length_mask, offset_mask;
776
		int i;
777

778 779 780 781 782 783 784 785 786
		host->flags |= SDHCI_REQ_USE_DMA;

		/*
		 * FIXME: This doesn't account for merging when mapping the
		 * scatterlist.
		 *
		 * The assumption here being that alignment and lengths are
		 * the same after DMA mapping to device address space.
		 */
787
		length_mask = 0;
788
		offset_mask = 0;
789
		if (host->flags & SDHCI_USE_ADMA) {
790
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE) {
791
				length_mask = 3;
792 793 794 795 796 797 798
				/*
				 * As we use up to 3 byte chunks to work
				 * around alignment problems, we need to
				 * check the offset as well.
				 */
				offset_mask = 3;
			}
799 800
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
801
				length_mask = 3;
802 803
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				offset_mask = 3;
804 805
		}

806
		if (unlikely(length_mask | offset_mask)) {
807
			for_each_sg(data->sg, sg, data->sg_len, i) {
808
				if (sg->length & length_mask) {
809
					DBG("Reverting to PIO because of transfer size (%d)\n",
810
					    sg->length);
811 812 813
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
814
				if (sg->offset & offset_mask) {
815
					DBG("Reverting to PIO because of bad alignment\n");
816 817 818 819 820 821 822
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

823
	if (host->flags & SDHCI_REQ_USE_DMA) {
824
		int sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840

		if (sg_cnt <= 0) {
			/*
			 * This only happens when someone fed
			 * us an invalid request.
			 */
			WARN_ON(1);
			host->flags &= ~SDHCI_REQ_USE_DMA;
		} else if (host->flags & SDHCI_USE_ADMA) {
			sdhci_adma_table_pre(host, data, sg_cnt);

			sdhci_writel(host, host->adma_addr, SDHCI_ADMA_ADDRESS);
			if (host->flags & SDHCI_USE_64_BIT_DMA)
				sdhci_writel(host,
					     (u64)host->adma_addr >> 32,
					     SDHCI_ADMA_ADDRESS_HI);
841
		} else {
842 843 844
			WARN_ON(sg_cnt != 1);
			sdhci_writel(host, sg_dma_address(data->sg),
				SDHCI_DMA_ADDRESS);
845 846 847
		}
	}

848 849 850 851 852 853
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
854
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
855 856
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
857 858 859 860 861 862
			(host->flags & SDHCI_USE_ADMA)) {
			if (host->flags & SDHCI_USE_64_BIT_DMA)
				ctrl |= SDHCI_CTRL_ADMA64;
			else
				ctrl |= SDHCI_CTRL_ADMA32;
		} else {
863
			ctrl |= SDHCI_CTRL_SDMA;
864
		}
865
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
866 867
	}

868
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
869 870 871 872 873 874 875 876
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
877
		host->blocks = data->blocks;
878
	}
879

880 881
	sdhci_set_transfer_irqs(host);

882 883 884
	/* Set the DMA boundary value and block size */
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
		data->blksz), SDHCI_BLOCK_SIZE);
885
	sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
886 887
}

888 889 890 891 892 893
static inline bool sdhci_auto_cmd12(struct sdhci_host *host,
				    struct mmc_request *mrq)
{
	return !mrq->sbc && (host->flags & SDHCI_AUTO_CMD12);
}

894
static void sdhci_set_transfer_mode(struct sdhci_host *host,
895
	struct mmc_command *cmd)
896
{
897
	u16 mode = 0;
898
	struct mmc_data *data = cmd->data;
899

900
	if (data == NULL) {
901 902 903 904
		if (host->quirks2 &
			SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
			sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
		} else {
905
		/* clear Auto CMD settings for no data CMDs */
906 907
			mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
			sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
908
				SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
909
		}
910
		return;
911
	}
912

913 914
	WARN_ON(!host->data);

915 916 917
	if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
		mode = SDHCI_TRNS_BLK_CNT_EN;

918
	if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
919
		mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI;
920 921 922 923
		/*
		 * If we are sending CMD23, CMD12 never gets sent
		 * on successful completion (so no Auto-CMD12).
		 */
924
		if (sdhci_auto_cmd12(host, cmd->mrq) &&
925
		    (cmd->opcode != SD_IO_RW_EXTENDED))
926
			mode |= SDHCI_TRNS_AUTO_CMD12;
927
		else if (cmd->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
928
			mode |= SDHCI_TRNS_AUTO_CMD23;
929
			sdhci_writel(host, cmd->mrq->sbc->arg, SDHCI_ARGUMENT2);
930
		}
931
	}
932

933 934
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
935
	if (host->flags & SDHCI_REQ_USE_DMA)
936 937
		mode |= SDHCI_TRNS_DMA;

938
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
939 940
}

941 942 943 944 945 946 947 948 949 950
static bool sdhci_needs_reset(struct sdhci_host *host, struct mmc_request *mrq)
{
	return (!(host->flags & SDHCI_DEVICE_DEAD) &&
		((mrq->cmd && mrq->cmd->error) ||
		 (mrq->sbc && mrq->sbc->error) ||
		 (mrq->data && ((mrq->data->error && !mrq->data->stop) ||
				(mrq->data->stop && mrq->data->stop->error))) ||
		 (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST)));
}

951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973
static void __sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
{
	int i;

	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		if (host->mrqs_done[i] == mrq) {
			WARN_ON(1);
			return;
		}
	}

	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		if (!host->mrqs_done[i]) {
			host->mrqs_done[i] = mrq;
			break;
		}
	}

	WARN_ON(i >= SDHCI_MAX_MRQS);

	tasklet_schedule(&host->finish_tasklet);
}

974 975
static void sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
{
976 977 978 979 980 981 982 983 984
	if (host->cmd && host->cmd->mrq == mrq)
		host->cmd = NULL;

	if (host->data_cmd && host->data_cmd->mrq == mrq)
		host->data_cmd = NULL;

	if (host->data && host->data->mrq == mrq)
		host->data = NULL;

985 986 987
	if (sdhci_needs_reset(host, mrq))
		host->pending_reset = true;

988
	__sdhci_finish_mrq(host, mrq);
989 990
}

991 992
static void sdhci_finish_data(struct sdhci_host *host)
{
993 994
	struct mmc_command *data_cmd = host->data_cmd;
	struct mmc_data *data = host->data;
995 996

	host->data = NULL;
997
	host->data_cmd = NULL;
998

999 1000 1001
	if ((host->flags & (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA)) ==
	    (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA))
		sdhci_adma_table_post(host, data);
1002 1003

	/*
1004 1005 1006 1007 1008
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
1009
	 */
1010 1011
	if (data->error)
		data->bytes_xfered = 0;
1012
	else
1013
		data->bytes_xfered = data->blksz * data->blocks;
1014

1015 1016 1017 1018 1019 1020 1021
	/*
	 * Need to send CMD12 if -
	 * a) open-ended multiblock transfer (no CMD23)
	 * b) error in multiblock transfer
	 */
	if (data->stop &&
	    (data->error ||
1022
	     !data->mrq->sbc)) {
1023

1024 1025 1026 1027
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
P
Pierre Ossman 已提交
1028
		if (data->error) {
1029 1030
			if (!host->cmd || host->cmd == data_cmd)
				sdhci_do_reset(host, SDHCI_RESET_CMD);
1031
			sdhci_do_reset(host, SDHCI_RESET_DATA);
1032 1033
		}

1034 1035
		/* Avoid triggering warning in sdhci_send_command() */
		host->cmd = NULL;
1036
		sdhci_send_command(host, data->stop);
1037 1038 1039
	} else {
		sdhci_finish_mrq(host, data->mrq);
	}
1040 1041
}

1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058
static void sdhci_mod_timer(struct sdhci_host *host, struct mmc_request *mrq,
			    unsigned long timeout)
{
	if (sdhci_data_line_cmd(mrq->cmd))
		mod_timer(&host->data_timer, timeout);
	else
		mod_timer(&host->timer, timeout);
}

static void sdhci_del_timer(struct sdhci_host *host, struct mmc_request *mrq)
{
	if (sdhci_data_line_cmd(mrq->cmd))
		del_timer(&host->data_timer);
	else
		del_timer(&host->timer);
}

1059
void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
1060 1061
{
	int flags;
1062
	u32 mask;
1063
	unsigned long timeout;
1064 1065 1066

	WARN_ON(host->cmd);

1067 1068 1069
	/* Initially, a command has no error */
	cmd->error = 0;

1070
	/* Wait max 10 ms */
1071
	timeout = 10;
1072 1073

	mask = SDHCI_CMD_INHIBIT;
1074
	if (sdhci_data_line_cmd(cmd))
1075 1076 1077 1078
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
1079
	if (cmd->mrq->data && (cmd == cmd->mrq->data->stop))
1080 1081
		mask &= ~SDHCI_DATA_INHIBIT;

1082
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
1083
		if (timeout == 0) {
1084 1085
			pr_err("%s: Controller never released inhibit bit(s).\n",
			       mmc_hostname(host->mmc));
1086
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
1087
			cmd->error = -EIO;
1088
			sdhci_finish_mrq(host, cmd->mrq);
1089 1090
			return;
		}
1091 1092 1093
		timeout--;
		mdelay(1);
	}
1094

1095
	timeout = jiffies;
1096 1097
	if (!cmd->data && cmd->busy_timeout > 9000)
		timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
1098 1099
	else
		timeout += 10 * HZ;
1100
	sdhci_mod_timer(host, cmd->mrq, timeout);
1101 1102

	host->cmd = cmd;
1103
	if (sdhci_data_line_cmd(cmd)) {
1104 1105 1106
		WARN_ON(host->data_cmd);
		host->data_cmd = cmd;
	}
1107

1108
	sdhci_prepare_data(host, cmd);
1109

1110
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
1111

1112
	sdhci_set_transfer_mode(host, cmd);
1113

1114
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
1115
		pr_err("%s: Unsupported response type!\n",
1116
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
1117
		cmd->error = -EINVAL;
1118
		sdhci_finish_mrq(host, cmd->mrq);
1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
1135 1136

	/* CMD19 is special in that the Data Present Select should be set */
1137 1138
	if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
	    cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
1139 1140
		flags |= SDHCI_CMD_DATA;

1141
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1142
}
1143
EXPORT_SYMBOL_GPL(sdhci_send_command);
1144 1145 1146

static void sdhci_finish_command(struct sdhci_host *host)
{
1147
	struct mmc_command *cmd = host->cmd;
1148 1149
	int i;

1150 1151 1152 1153
	host->cmd = NULL;

	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136) {
1154 1155
			/* CRC is stripped so we need to do some shifting. */
			for (i = 0;i < 4;i++) {
1156
				cmd->resp[i] = sdhci_readl(host,
1157 1158
					SDHCI_RESPONSE + (3-i)*4) << 8;
				if (i != 3)
1159
					cmd->resp[i] |=
1160
						sdhci_readb(host,
1161 1162 1163
						SDHCI_RESPONSE + (3-i)*4-1);
			}
		} else {
1164
			cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1165 1166 1167
		}
	}

1168 1169 1170 1171 1172 1173 1174 1175 1176 1177
	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * The busy signal uses DAT0 so this is similar to waiting
	 * for data to complete.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
1178 1179
	if (cmd->flags & MMC_RSP_BUSY) {
		if (cmd->data) {
1180 1181
			DBG("Cannot wait for busy signal when also doing a data transfer");
		} else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
1182 1183
			   cmd == host->data_cmd) {
			/* Command complete before busy is ended */
1184 1185 1186 1187
			return;
		}
	}

1188
	/* Finished CMD23, now send actual command. */
1189 1190
	if (cmd == cmd->mrq->sbc) {
		sdhci_send_command(host, cmd->mrq->cmd);
1191
	} else {
1192

1193 1194 1195
		/* Processed actual command. */
		if (host->data && host->data_early)
			sdhci_finish_data(host);
1196

1197
		if (!cmd->data)
1198
			sdhci_finish_mrq(host, cmd->mrq);
1199
	}
1200 1201
}

1202 1203
static u16 sdhci_get_preset_value(struct sdhci_host *host)
{
1204
	u16 preset = 0;
1205

1206 1207
	switch (host->timing) {
	case MMC_TIMING_UHS_SDR12:
1208 1209
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
1210
	case MMC_TIMING_UHS_SDR25:
1211 1212
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
		break;
1213
	case MMC_TIMING_UHS_SDR50:
1214 1215
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
		break;
1216 1217
	case MMC_TIMING_UHS_SDR104:
	case MMC_TIMING_MMC_HS200:
1218 1219
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
		break;
1220
	case MMC_TIMING_UHS_DDR50:
1221
	case MMC_TIMING_MMC_DDR52:
1222 1223
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
		break;
1224 1225 1226
	case MMC_TIMING_MMC_HS400:
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
		break;
1227 1228 1229 1230 1231 1232 1233 1234 1235
	default:
		pr_warn("%s: Invalid UHS-I mode selected\n",
			mmc_hostname(host->mmc));
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
	}
	return preset;
}

1236 1237
u16 sdhci_calc_clk(struct sdhci_host *host, unsigned int clock,
		   unsigned int *actual_clock)
1238
{
1239
	int div = 0; /* Initialized for compiler warning */
1240
	int real_div = div, clk_mul = 1;
1241
	u16 clk = 0;
1242
	bool switch_base_clk = false;
1243

1244
	if (host->version >= SDHCI_SPEC_300) {
1245
		if (host->preset_enabled) {
1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262
			u16 pre_val;

			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			pre_val = sdhci_get_preset_value(host);
			div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
				>> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
			if (host->clk_mul &&
				(pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div + 1;
				clk_mul = host->clk_mul;
			} else {
				real_div = max_t(int, 1, div << 1);
			}
			goto clock_set;
		}

1263 1264 1265 1266 1267
		/*
		 * Check if the Host Controller supports Programmable Clock
		 * Mode.
		 */
		if (host->clk_mul) {
1268 1269 1270 1271 1272
			for (div = 1; div <= 1024; div++) {
				if ((host->max_clk * host->clk_mul / div)
					<= clock)
					break;
			}
1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291
			if ((host->max_clk * host->clk_mul / div) <= clock) {
				/*
				 * Set Programmable Clock Mode in the Clock
				 * Control register.
				 */
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div;
				clk_mul = host->clk_mul;
				div--;
			} else {
				/*
				 * Divisor can be too small to reach clock
				 * speed requirement. Then use the base clock.
				 */
				switch_base_clk = true;
			}
		}

		if (!host->clk_mul || switch_base_clk) {
1292 1293 1294 1295 1296 1297 1298 1299 1300
			/* Version 3.00 divisors must be a multiple of 2. */
			if (host->max_clk <= clock)
				div = 1;
			else {
				for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
				     div += 2) {
					if ((host->max_clk / div) <= clock)
						break;
				}
1301
			}
1302
			real_div = div;
1303
			div >>= 1;
1304 1305 1306
			if ((host->quirks2 & SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN)
				&& !div && host->max_clk <= 25000000)
				div = 1;
1307 1308 1309
		}
	} else {
		/* Version 2.00 divisors must be a power of 2. */
1310
		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1311 1312 1313
			if ((host->max_clk / div) <= clock)
				break;
		}
1314
		real_div = div;
1315
		div >>= 1;
1316 1317
	}

1318
clock_set:
1319
	if (real_div)
1320
		*actual_clock = (host->max_clk * clk_mul) / real_div;
1321
	clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1322 1323
	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
		<< SDHCI_DIVIDER_HI_SHIFT;
1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342

	return clk;
}
EXPORT_SYMBOL_GPL(sdhci_calc_clk);

void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
{
	u16 clk;
	unsigned long timeout;

	host->mmc->actual_clock = 0;

	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);

	if (clock == 0)
		return;

	clk = sdhci_calc_clk(host, clock, &host->mmc->actual_clock);

1343
	clk |= SDHCI_CLOCK_INT_EN;
1344
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1345

1346 1347
	/* Wait max 20 ms */
	timeout = 20;
1348
	while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
1349 1350
		& SDHCI_CLOCK_INT_STABLE)) {
		if (timeout == 0) {
1351 1352
			pr_err("%s: Internal clock never stabilised.\n",
			       mmc_hostname(host->mmc));
1353 1354 1355
			sdhci_dumpregs(host);
			return;
		}
1356 1357 1358
		timeout--;
		mdelay(1);
	}
1359 1360

	clk |= SDHCI_CLOCK_CARD_EN;
1361
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1362
}
1363
EXPORT_SYMBOL_GPL(sdhci_set_clock);
1364

1365 1366
static void sdhci_set_power_reg(struct sdhci_host *host, unsigned char mode,
				unsigned short vdd)
1367
{
1368
	struct mmc_host *mmc = host->mmc;
1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382

	spin_unlock_irq(&host->lock);
	mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
	spin_lock_irq(&host->lock);

	if (mode != MMC_POWER_OFF)
		sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
	else
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
}

void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
		     unsigned short vdd)
{
1383
	u8 pwr = 0;
1384

1385 1386
	if (mode != MMC_POWER_OFF) {
		switch (1 << vdd) {
1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398
		case MMC_VDD_165_195:
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
1399 1400 1401
			WARN(1, "%s: Invalid vdd %#x\n",
			     mmc_hostname(host->mmc), vdd);
			break;
1402 1403 1404 1405
		}
	}

	if (host->pwr == pwr)
1406
		return;
1407

1408 1409 1410
	host->pwr = pwr;

	if (pwr == 0) {
1411
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1412 1413
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
1414 1415 1416 1417 1418 1419 1420
	} else {
		/*
		 * Spec says that we should clear the power reg before setting
		 * a new value. Some controllers don't seem to like this though.
		 */
		if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
			sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1421

1422 1423 1424 1425 1426 1427 1428
		/*
		 * At least the Marvell CaFe chip gets confused if we set the
		 * voltage and set turn on power at the same time, so set the
		 * voltage first.
		 */
		if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
			sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1429

1430
		pwr |= SDHCI_POWER_ON;
1431

1432
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1433

1434 1435
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_on(host);
1436

1437 1438 1439 1440 1441 1442 1443
		/*
		 * Some controllers need an extra 10ms delay of 10ms before
		 * they can apply clock after applying power
		 */
		if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
			mdelay(10);
	}
1444 1445
}
EXPORT_SYMBOL_GPL(sdhci_set_power);
1446

1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457
static void __sdhci_set_power(struct sdhci_host *host, unsigned char mode,
			      unsigned short vdd)
{
	struct mmc_host *mmc = host->mmc;

	if (host->ops->set_power)
		host->ops->set_power(host, mode, vdd);
	else if (!IS_ERR(mmc->supply.vmmc))
		sdhci_set_power_reg(host, mode, vdd);
	else
		sdhci_set_power(host, mode, vdd);
1458 1459
}

1460 1461 1462 1463 1464 1465 1466 1467 1468
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sdhci_host *host;
1469
	int present;
1470 1471 1472 1473
	unsigned long flags;

	host = mmc_priv(mmc);

1474
	/* Firstly check card presence */
1475
	present = mmc->ops->get_cd(mmc);
1476

1477 1478
	spin_lock_irqsave(&host->lock, flags);

1479
	sdhci_led_activate(host);
1480 1481 1482 1483 1484

	/*
	 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
	 * requests if Auto-CMD12 is enabled.
	 */
1485
	if (sdhci_auto_cmd12(host, mrq)) {
1486 1487 1488 1489 1490
		if (mrq->stop) {
			mrq->data->stop = NULL;
			mrq->stop = NULL;
		}
	}
1491

1492
	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
1493
		mrq->cmd->error = -ENOMEDIUM;
1494
		sdhci_finish_mrq(host, mrq);
1495
	} else {
1496
		if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
1497 1498 1499
			sdhci_send_command(host, mrq->sbc);
		else
			sdhci_send_command(host, mrq->cmd);
1500
	}
1501

1502
	mmiowb();
1503 1504 1505
	spin_unlock_irqrestore(&host->lock, flags);
}

1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526
void sdhci_set_bus_width(struct sdhci_host *host, int width)
{
	u8 ctrl;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	if (width == MMC_BUS_WIDTH_8) {
		ctrl &= ~SDHCI_CTRL_4BITBUS;
		if (host->version >= SDHCI_SPEC_300)
			ctrl |= SDHCI_CTRL_8BITBUS;
	} else {
		if (host->version >= SDHCI_SPEC_300)
			ctrl &= ~SDHCI_CTRL_8BITBUS;
		if (width == MMC_BUS_WIDTH_4)
			ctrl |= SDHCI_CTRL_4BITBUS;
		else
			ctrl &= ~SDHCI_CTRL_4BITBUS;
	}
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_set_bus_width);

1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545
void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
{
	u16 ctrl_2;

	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	/* Select Bus Speed Mode for host */
	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
	if ((timing == MMC_TIMING_MMC_HS200) ||
	    (timing == MMC_TIMING_UHS_SDR104))
		ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
	else if (timing == MMC_TIMING_UHS_SDR12)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
	else if (timing == MMC_TIMING_UHS_SDR25)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
	else if (timing == MMC_TIMING_UHS_SDR50)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
	else if ((timing == MMC_TIMING_UHS_DDR50) ||
		 (timing == MMC_TIMING_MMC_DDR52))
		ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
1546 1547
	else if (timing == MMC_TIMING_MMC_HS400)
		ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
1548 1549 1550 1551
	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
}
EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);

1552
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1553
{
1554
	struct sdhci_host *host = mmc_priv(mmc);
1555 1556 1557 1558 1559
	unsigned long flags;
	u8 ctrl;

	spin_lock_irqsave(&host->lock, flags);

A
Adrian Hunter 已提交
1560 1561
	if (host->flags & SDHCI_DEVICE_DEAD) {
		spin_unlock_irqrestore(&host->lock, flags);
1562 1563
		if (!IS_ERR(mmc->supply.vmmc) &&
		    ios->power_mode == MMC_POWER_OFF)
1564
			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
A
Adrian Hunter 已提交
1565 1566
		return;
	}
P
Pierre Ossman 已提交
1567

1568 1569 1570 1571 1572
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1573
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1574
		sdhci_reinit(host);
1575 1576
	}

1577
	if (host->version >= SDHCI_SPEC_300 &&
1578 1579
		(ios->power_mode == MMC_POWER_UP) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
1580 1581
		sdhci_enable_preset_value(host, false);

1582
	if (!ios->clock || ios->clock != host->clock) {
1583
		host->ops->set_clock(host, ios->clock);
1584
		host->clock = ios->clock;
1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596

		if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
		    host->clock) {
			host->timeout_clk = host->mmc->actual_clock ?
						host->mmc->actual_clock / 1000 :
						host->clock / 1000;
			host->mmc->max_busy_timeout =
				host->ops->get_max_timeout_count ?
				host->ops->get_max_timeout_count(host) :
				1 << 27;
			host->mmc->max_busy_timeout /= host->timeout_clk;
		}
1597
	}
1598

1599
	__sdhci_set_power(host, ios->power_mode, ios->vdd);
1600

1601 1602 1603
	if (host->ops->platform_send_init_74_clocks)
		host->ops->platform_send_init_74_clocks(host, ios->power_mode);

1604
	host->ops->set_bus_width(host, ios->bus_width);
1605

1606
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1607

1608 1609 1610
	if ((ios->timing == MMC_TIMING_SD_HS ||
	     ios->timing == MMC_TIMING_MMC_HS)
	    && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
1611 1612 1613 1614
		ctrl |= SDHCI_CTRL_HISPD;
	else
		ctrl &= ~SDHCI_CTRL_HISPD;

1615
	if (host->version >= SDHCI_SPEC_300) {
1616 1617 1618
		u16 clk, ctrl_2;

		/* In case of UHS-I modes, set High Speed Enable */
1619 1620
		if ((ios->timing == MMC_TIMING_MMC_HS400) ||
		    (ios->timing == MMC_TIMING_MMC_HS200) ||
1621
		    (ios->timing == MMC_TIMING_MMC_DDR52) ||
1622
		    (ios->timing == MMC_TIMING_UHS_SDR50) ||
1623 1624
		    (ios->timing == MMC_TIMING_UHS_SDR104) ||
		    (ios->timing == MMC_TIMING_UHS_DDR50) ||
1625
		    (ios->timing == MMC_TIMING_UHS_SDR25))
1626
			ctrl |= SDHCI_CTRL_HISPD;
1627

1628
		if (!host->preset_enabled) {
1629
			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1630 1631 1632 1633
			/*
			 * We only need to set Driver Strength if the
			 * preset value enable is not set.
			 */
1634
			ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1635 1636 1637
			ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
			if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
1638 1639
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_B)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
1640 1641
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
1642 1643 1644
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_D)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_D;
			else {
1645 1646
				pr_warn("%s: invalid driver type, default to driver type B\n",
					mmc_hostname(mmc));
1647 1648
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
			}
1649 1650

			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666
		} else {
			/*
			 * According to SDHC Spec v3.00, if the Preset Value
			 * Enable in the Host Control 2 register is set, we
			 * need to reset SD Clock Enable before changing High
			 * Speed Enable to avoid generating clock gliches.
			 */

			/* Reset SD Clock Enable */
			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			clk &= ~SDHCI_CLOCK_CARD_EN;
			sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

			/* Re-enable SD Clock */
1667
			host->ops->set_clock(host, host->clock);
1668
		}
1669 1670 1671 1672 1673 1674

		/* Reset SD Clock Enable */
		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		clk &= ~SDHCI_CLOCK_CARD_EN;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

1675
		host->ops->set_uhs_signaling(host, ios->timing);
1676
		host->timing = ios->timing;
1677

1678 1679 1680 1681 1682
		if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
				((ios->timing == MMC_TIMING_UHS_SDR12) ||
				 (ios->timing == MMC_TIMING_UHS_SDR25) ||
				 (ios->timing == MMC_TIMING_UHS_SDR50) ||
				 (ios->timing == MMC_TIMING_UHS_SDR104) ||
1683 1684
				 (ios->timing == MMC_TIMING_UHS_DDR50) ||
				 (ios->timing == MMC_TIMING_MMC_DDR52))) {
1685 1686 1687 1688 1689 1690 1691 1692
			u16 preset;

			sdhci_enable_preset_value(host, true);
			preset = sdhci_get_preset_value(host);
			ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
				>> SDHCI_PRESET_DRV_SHIFT;
		}

1693
		/* Re-enable SD Clock */
1694
		host->ops->set_clock(host, host->clock);
1695 1696
	} else
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1697

1698 1699 1700 1701 1702
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1703
	if (host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1704
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
1705

1706
	mmiowb();
1707 1708 1709
	spin_unlock_irqrestore(&host->lock, flags);
}

1710
static int sdhci_get_cd(struct mmc_host *mmc)
1711 1712
{
	struct sdhci_host *host = mmc_priv(mmc);
1713
	int gpio_cd = mmc_gpio_get_cd(mmc);
1714 1715 1716 1717

	if (host->flags & SDHCI_DEVICE_DEAD)
		return 0;

1718
	/* If nonremovable, assume that the card is always present. */
1719
	if (!mmc_card_is_removable(host->mmc))
1720 1721
		return 1;

1722 1723 1724 1725
	/*
	 * Try slot gpio detect, if defined it take precedence
	 * over build in controller functionality
	 */
1726
	if (gpio_cd >= 0)
1727 1728
		return !!gpio_cd;

1729 1730 1731 1732
	/* If polling, assume that the card is always present. */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		return 1;

1733 1734 1735 1736
	/* Host native card detect */
	return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
}

1737
static int sdhci_check_ro(struct sdhci_host *host)
1738 1739
{
	unsigned long flags;
1740
	int is_readonly;
1741 1742 1743

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1744
	if (host->flags & SDHCI_DEVICE_DEAD)
1745 1746 1747
		is_readonly = 0;
	else if (host->ops->get_ro)
		is_readonly = host->ops->get_ro(host);
P
Pierre Ossman 已提交
1748
	else
1749 1750
		is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
				& SDHCI_WRITE_PROTECT);
1751 1752 1753

	spin_unlock_irqrestore(&host->lock, flags);

1754 1755 1756
	/* This quirk needs to be replaced by a callback-function later */
	return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
		!is_readonly : is_readonly;
1757 1758
}

1759 1760
#define SAMPLE_COUNT	5

1761
static int sdhci_get_ro(struct mmc_host *mmc)
1762
{
1763
	struct sdhci_host *host = mmc_priv(mmc);
1764 1765 1766
	int i, ro_count;

	if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
1767
		return sdhci_check_ro(host);
1768 1769 1770

	ro_count = 0;
	for (i = 0; i < SAMPLE_COUNT; i++) {
1771
		if (sdhci_check_ro(host)) {
1772 1773 1774 1775 1776 1777 1778 1779
			if (++ro_count > SAMPLE_COUNT / 2)
				return 1;
		}
		msleep(30);
	}
	return 0;
}

1780 1781 1782 1783 1784 1785 1786 1787
static void sdhci_hw_reset(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (host->ops && host->ops->hw_reset)
		host->ops->hw_reset(host);
}

1788 1789
static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
{
1790
	if (!(host->flags & SDHCI_DEVICE_DEAD)) {
1791
		if (enable)
1792
			host->ier |= SDHCI_INT_CARD_INT;
1793
		else
1794 1795 1796 1797
			host->ier &= ~SDHCI_INT_CARD_INT;

		sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
		sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
1798 1799
		mmiowb();
	}
1800 1801 1802 1803 1804 1805
}

static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
P
Pierre Ossman 已提交
1806

1807
	spin_lock_irqsave(&host->lock, flags);
1808 1809 1810 1811 1812
	if (enable)
		host->flags |= SDHCI_SDIO_IRQ_ENABLED;
	else
		host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;

1813
	sdhci_enable_sdio_irq_nolock(host, enable);
P
Pierre Ossman 已提交
1814 1815 1816
	spin_unlock_irqrestore(&host->lock, flags);
}

1817 1818
static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
					     struct mmc_ios *ios)
1819
{
1820
	struct sdhci_host *host = mmc_priv(mmc);
1821
	u16 ctrl;
1822
	int ret;
1823

1824 1825 1826 1827 1828 1829
	/*
	 * Signal Voltage Switching is only applicable for Host Controllers
	 * v3.00 and above.
	 */
	if (host->version < SDHCI_SPEC_300)
		return 0;
1830

1831 1832
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

1833
	switch (ios->signal_voltage) {
1834
	case MMC_SIGNAL_VOLTAGE_330:
1835 1836
		if (!(host->flags & SDHCI_SIGNALING_330))
			return -EINVAL;
1837 1838 1839
		/* Set 1.8V Signal Enable in the Host Control2 register to 0 */
		ctrl &= ~SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1840

1841
		if (!IS_ERR(mmc->supply.vqmmc)) {
1842
			ret = mmc_regulator_set_vqmmc(mmc, ios);
1843
			if (ret) {
J
Joe Perches 已提交
1844 1845
				pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
					mmc_hostname(mmc));
1846 1847 1848 1849 1850
				return -EIO;
			}
		}
		/* Wait for 5ms */
		usleep_range(5000, 5500);
1851

1852 1853 1854 1855
		/* 3.3V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_VDD_180))
			return 0;
1856

J
Joe Perches 已提交
1857 1858
		pr_warn("%s: 3.3V regulator output did not became stable\n",
			mmc_hostname(mmc));
1859 1860 1861

		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_180:
1862 1863
		if (!(host->flags & SDHCI_SIGNALING_180))
			return -EINVAL;
1864
		if (!IS_ERR(mmc->supply.vqmmc)) {
1865
			ret = mmc_regulator_set_vqmmc(mmc, ios);
1866
			if (ret) {
J
Joe Perches 已提交
1867 1868
				pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
					mmc_hostname(mmc));
1869 1870 1871
				return -EIO;
			}
		}
1872 1873 1874 1875 1876

		/*
		 * Enable 1.8V Signal Enable in the Host Control2
		 * register
		 */
1877 1878
		ctrl |= SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1879

1880 1881 1882 1883
		/* Some controller need to do more when switching */
		if (host->ops->voltage_switch)
			host->ops->voltage_switch(host);

1884 1885 1886 1887
		/* 1.8V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (ctrl & SDHCI_CTRL_VDD_180)
			return 0;
1888

J
Joe Perches 已提交
1889 1890
		pr_warn("%s: 1.8V regulator output did not became stable\n",
			mmc_hostname(mmc));
1891

1892 1893
		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_120:
1894 1895
		if (!(host->flags & SDHCI_SIGNALING_120))
			return -EINVAL;
1896
		if (!IS_ERR(mmc->supply.vqmmc)) {
1897
			ret = mmc_regulator_set_vqmmc(mmc, ios);
1898
			if (ret) {
J
Joe Perches 已提交
1899 1900
				pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
					mmc_hostname(mmc));
1901
				return -EIO;
1902 1903
			}
		}
1904
		return 0;
1905
	default:
1906 1907
		/* No signal voltage switch required */
		return 0;
1908
	}
1909 1910
}

1911 1912 1913 1914 1915
static int sdhci_card_busy(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	u32 present_state;

1916
	/* Check whether DAT[0] is 0 */
1917 1918
	present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);

1919
	return !(present_state & SDHCI_DATA_0_LVL_MASK);
1920 1921
}

1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933
static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);
	host->flags |= SDHCI_HS400_TUNING;
	spin_unlock_irqrestore(&host->lock, flags);

	return 0;
}

1934
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
1935
{
1936
	struct sdhci_host *host = mmc_priv(mmc);
1937 1938 1939
	u16 ctrl;
	int tuning_loop_counter = MAX_TUNING_LOOP;
	int err = 0;
1940
	unsigned long flags;
1941
	unsigned int tuning_count = 0;
1942
	bool hs400_tuning;
1943

1944
	spin_lock_irqsave(&host->lock, flags);
1945

1946 1947 1948
	hs400_tuning = host->flags & SDHCI_HS400_TUNING;
	host->flags &= ~SDHCI_HS400_TUNING;

1949 1950 1951
	if (host->tuning_mode == SDHCI_TUNING_MODE_1)
		tuning_count = host->tuning_count;

1952
	/*
W
Weijun Yang 已提交
1953 1954 1955
	 * The Host Controller needs tuning in case of SDR104 and DDR50
	 * mode, and for SDR50 mode when Use Tuning for SDR50 is set in
	 * the Capabilities register.
1956 1957
	 * If the Host Controller supports the HS200 mode then the
	 * tuning function has to be executed.
1958
	 */
1959
	switch (host->timing) {
1960
	/* HS400 tuning is done in HS200 mode */
1961
	case MMC_TIMING_MMC_HS400:
1962 1963 1964
		err = -EINVAL;
		goto out_unlock;

1965
	case MMC_TIMING_MMC_HS200:
1966 1967 1968 1969 1970 1971 1972 1973
		/*
		 * Periodic re-tuning for HS400 is not expected to be needed, so
		 * disable it here.
		 */
		if (hs400_tuning)
			tuning_count = 0;
		break;

1974
	case MMC_TIMING_UHS_SDR104:
W
Weijun Yang 已提交
1975
	case MMC_TIMING_UHS_DDR50:
1976 1977 1978
		break;

	case MMC_TIMING_UHS_SDR50:
1979
		if (host->flags & SDHCI_SDR50_NEEDS_TUNING)
1980 1981 1982 1983
			break;
		/* FALLTHROUGH */

	default:
1984
		goto out_unlock;
1985 1986
	}

1987
	if (host->ops->platform_execute_tuning) {
1988
		spin_unlock_irqrestore(&host->lock, flags);
1989 1990 1991 1992
		err = host->ops->platform_execute_tuning(host, opcode);
		return err;
	}

1993 1994
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl |= SDHCI_CTRL_EXEC_TUNING;
1995 1996
	if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
		ctrl |= SDHCI_CTRL_TUNED_CLK;
1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

	/*
	 * As per the Host Controller spec v3.00, tuning command
	 * generates Buffer Read Ready interrupt, so enable that.
	 *
	 * Note: The spec clearly says that when tuning sequence
	 * is being performed, the controller does not generate
	 * interrupts other than Buffer Read Ready interrupt. But
	 * to make sure we don't hit a controller bug, we _only_
	 * enable Buffer Read Ready interrupt here.
	 */
2009 2010
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
2011 2012 2013

	/*
	 * Issue CMD19 repeatedly till Execute Tuning is set to 0 or the number
2014
	 * of loops reaches 40 times.
2015 2016 2017
	 */
	do {
		struct mmc_command cmd = {0};
2018
		struct mmc_request mrq = {NULL};
2019

2020
		cmd.opcode = opcode;
2021 2022 2023 2024
		cmd.arg = 0;
		cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
		cmd.retries = 0;
		cmd.data = NULL;
2025
		cmd.mrq = &mrq;
2026 2027
		cmd.error = 0;

2028 2029 2030
		if (tuning_loop_counter-- == 0)
			break;

2031 2032 2033 2034 2035 2036 2037
		mrq.cmd = &cmd;

		/*
		 * In response to CMD19, the card sends 64 bytes of tuning
		 * block to the Host Controller. So we set the block size
		 * to 64 here.
		 */
2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048
		if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200) {
			if (mmc->ios.bus_width == MMC_BUS_WIDTH_8)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128),
					     SDHCI_BLOCK_SIZE);
			else if (mmc->ios.bus_width == MMC_BUS_WIDTH_4)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
					     SDHCI_BLOCK_SIZE);
		} else {
			sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
				     SDHCI_BLOCK_SIZE);
		}
2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060

		/*
		 * The tuning block is sent by the card to the host controller.
		 * So we set the TRNS_READ bit in the Transfer Mode register.
		 * This also takes care of setting DMA Enable and Multi Block
		 * Select in the same register to 0.
		 */
		sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);

		sdhci_send_command(host, &cmd);

		host->cmd = NULL;
2061
		sdhci_del_timer(host, &mrq);
2062

2063
		spin_unlock_irqrestore(&host->lock, flags);
2064
		/* Wait for Buffer Read Ready interrupt */
2065
		wait_event_timeout(host->buf_ready_int,
2066 2067
					(host->tuning_done == 1),
					msecs_to_jiffies(50));
2068
		spin_lock_irqsave(&host->lock, flags);
2069 2070

		if (!host->tuning_done) {
2071
			pr_info(DRIVER_NAME ": Timeout waiting for Buffer Read Ready interrupt during tuning procedure, falling back to fixed sampling clock\n");
2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083
			ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
			ctrl &= ~SDHCI_CTRL_TUNED_CLK;
			ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
			sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

			err = -EIO;
			goto out;
		}

		host->tuning_done = 0;

		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2084 2085 2086 2087

		/* eMMC spec does not require a delay between tuning cycles */
		if (opcode == MMC_SEND_TUNING_BLOCK)
			mdelay(1);
2088 2089 2090 2091 2092 2093
	} while (ctrl & SDHCI_CTRL_EXEC_TUNING);

	/*
	 * The Host Driver has exhausted the maximum number of loops allowed,
	 * so use fixed sampling frequency.
	 */
2094
	if (tuning_loop_counter < 0) {
2095 2096
		ctrl &= ~SDHCI_CTRL_TUNED_CLK;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2097 2098
	}
	if (!(ctrl & SDHCI_CTRL_TUNED_CLK)) {
2099
		pr_info(DRIVER_NAME ": Tuning procedure failed, falling back to fixed sampling clock\n");
2100
		err = -EIO;
2101 2102 2103
	}

out:
2104
	if (tuning_count) {
2105 2106 2107 2108 2109 2110 2111 2112
		/*
		 * In case tuning fails, host controllers which support
		 * re-tuning can try tuning again at a later time, when the
		 * re-tuning timer expires.  So for these controllers, we
		 * return 0. Since there might be other controllers who do not
		 * have this capability, we return error for them.
		 */
		err = 0;
2113 2114
	}

2115
	host->mmc->retune_period = err ? 0 : tuning_count;
2116

2117 2118
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2119
out_unlock:
2120
	spin_unlock_irqrestore(&host->lock, flags);
2121 2122 2123
	return err;
}

2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135
static int sdhci_select_drive_strength(struct mmc_card *card,
				       unsigned int max_dtr, int host_drv,
				       int card_drv, int *drv_type)
{
	struct sdhci_host *host = mmc_priv(card->host);

	if (!host->ops->select_drive_strength)
		return 0;

	return host->ops->select_drive_strength(host, card, max_dtr, host_drv,
						card_drv, drv_type);
}
2136 2137

static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2138 2139 2140 2141 2142 2143 2144 2145 2146
{
	/* Host Controller v3.00 defines preset value registers */
	if (host->version < SDHCI_SPEC_300)
		return;

	/*
	 * We only enable or disable Preset Value if they are not already
	 * enabled or disabled respectively. Otherwise, we bail out.
	 */
2147 2148 2149 2150 2151 2152 2153 2154
	if (host->preset_enabled != enable) {
		u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

		if (enable)
			ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
		else
			ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

2155
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2156 2157 2158 2159 2160 2161 2162

		if (enable)
			host->flags |= SDHCI_PV_ENABLED;
		else
			host->flags &= ~SDHCI_PV_ENABLED;

		host->preset_enabled = enable;
2163
	}
2164 2165
}

2166 2167 2168 2169 2170 2171
static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
				int err)
{
	struct sdhci_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

2172
	if (data->host_cookie != COOKIE_UNMAPPED)
2173 2174 2175 2176 2177
		dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
			     data->flags & MMC_DATA_WRITE ?
			       DMA_TO_DEVICE : DMA_FROM_DEVICE);

	data->host_cookie = COOKIE_UNMAPPED;
2178 2179 2180 2181 2182 2183 2184
}

static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
			       bool is_first_req)
{
	struct sdhci_host *host = mmc_priv(mmc);

2185
	mrq->data->host_cookie = COOKIE_UNMAPPED;
2186 2187

	if (host->flags & SDHCI_REQ_USE_DMA)
2188
		sdhci_pre_dma_transfer(host, mrq->data, COOKIE_PRE_MAPPED);
2189 2190
}

2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208
static inline bool sdhci_has_requests(struct sdhci_host *host)
{
	return host->cmd || host->data_cmd;
}

static void sdhci_error_out_mrqs(struct sdhci_host *host, int err)
{
	if (host->data_cmd) {
		host->data_cmd->error = err;
		sdhci_finish_mrq(host, host->data_cmd->mrq);
	}

	if (host->cmd) {
		host->cmd->error = err;
		sdhci_finish_mrq(host, host->cmd->mrq);
	}
}

2209
static void sdhci_card_event(struct mmc_host *mmc)
2210
{
2211
	struct sdhci_host *host = mmc_priv(mmc);
2212
	unsigned long flags;
2213
	int present;
2214

2215 2216 2217 2218
	/* First check if client has provided their own card event */
	if (host->ops->card_event)
		host->ops->card_event(host);

2219
	present = mmc->ops->get_cd(mmc);
2220

2221 2222
	spin_lock_irqsave(&host->lock, flags);

2223 2224
	/* Check sdhci_has_requests() first in case we are runtime suspended */
	if (sdhci_has_requests(host) && !present) {
2225
		pr_err("%s: Card removed during transfer!\n",
2226
			mmc_hostname(host->mmc));
2227
		pr_err("%s: Resetting controller.\n",
2228
			mmc_hostname(host->mmc));
2229

2230 2231
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2232

2233
		sdhci_error_out_mrqs(host, -ENOMEDIUM);
2234 2235 2236
	}

	spin_unlock_irqrestore(&host->lock, flags);
2237 2238 2239 2240
}

static const struct mmc_host_ops sdhci_ops = {
	.request	= sdhci_request,
2241 2242
	.post_req	= sdhci_post_req,
	.pre_req	= sdhci_pre_req,
2243
	.set_ios	= sdhci_set_ios,
2244
	.get_cd		= sdhci_get_cd,
2245 2246 2247 2248
	.get_ro		= sdhci_get_ro,
	.hw_reset	= sdhci_hw_reset,
	.enable_sdio_irq = sdhci_enable_sdio_irq,
	.start_signal_voltage_switch	= sdhci_start_signal_voltage_switch,
2249
	.prepare_hs400_tuning		= sdhci_prepare_hs400_tuning,
2250
	.execute_tuning			= sdhci_execute_tuning,
2251
	.select_drive_strength		= sdhci_select_drive_strength,
2252
	.card_event			= sdhci_card_event,
2253
	.card_busy	= sdhci_card_busy,
2254 2255 2256 2257 2258 2259 2260 2261
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

2262
static bool sdhci_request_done(struct sdhci_host *host)
2263 2264 2265
{
	unsigned long flags;
	struct mmc_request *mrq;
2266
	int i;
2267

2268 2269
	spin_lock_irqsave(&host->lock, flags);

2270 2271 2272 2273 2274 2275
	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		mrq = host->mrqs_done[i];
		if (mrq) {
			host->mrqs_done[i] = NULL;
			break;
		}
2276
	}
2277

2278 2279 2280 2281
	if (!mrq) {
		spin_unlock_irqrestore(&host->lock, flags);
		return true;
	}
2282

2283 2284
	sdhci_del_timer(host, mrq);

2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300
	/*
	 * Always unmap the data buffers if they were mapped by
	 * sdhci_prepare_data() whenever we finish with a request.
	 * This avoids leaking DMA mappings on error.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		struct mmc_data *data = mrq->data;

		if (data && data->host_cookie == COOKIE_MAPPED) {
			dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
				     (data->flags & MMC_DATA_READ) ?
				     DMA_FROM_DEVICE : DMA_TO_DEVICE);
			data->host_cookie = COOKIE_UNMAPPED;
		}
	}

2301 2302 2303 2304
	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
2305
	if (sdhci_needs_reset(host, mrq)) {
2306
		/* Some controllers need this kick or reset won't work here */
2307
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
2308
			/* This is to force an update */
2309
			host->ops->set_clock(host, host->clock);
2310 2311 2312

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
2313 2314 2315 2316
		if (!host->cmd)
			sdhci_do_reset(host, SDHCI_RESET_CMD);
		if (!host->data_cmd)
			sdhci_do_reset(host, SDHCI_RESET_DATA);
2317 2318

		host->pending_reset = false;
2319 2320
	}

2321 2322
	if (!sdhci_has_requests(host))
		sdhci_led_deactivate(host);
2323

2324
	mmiowb();
2325 2326 2327
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
2328 2329 2330 2331 2332 2333 2334 2335 2336 2337

	return false;
}

static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host = (struct sdhci_host *)param;

	while (!sdhci_request_done(host))
		;
2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348
}

static void sdhci_timeout_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)data;

	spin_lock_irqsave(&host->lock, flags);

2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372
	if (host->cmd && !sdhci_data_line_cmd(host->cmd)) {
		pr_err("%s: Timeout waiting for hardware cmd interrupt.\n",
		       mmc_hostname(host->mmc));
		sdhci_dumpregs(host);

		host->cmd->error = -ETIMEDOUT;
		sdhci_finish_mrq(host, host->cmd->mrq);
	}

	mmiowb();
	spin_unlock_irqrestore(&host->lock, flags);
}

static void sdhci_timeout_data_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host *)data;

	spin_lock_irqsave(&host->lock, flags);

	if (host->data || host->data_cmd ||
	    (host->cmd && sdhci_data_line_cmd(host->cmd))) {
2373 2374
		pr_err("%s: Timeout waiting for hardware interrupt.\n",
		       mmc_hostname(host->mmc));
2375 2376 2377
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
2378
			host->data->error = -ETIMEDOUT;
2379
			sdhci_finish_data(host);
2380 2381 2382
		} else if (host->data_cmd) {
			host->data_cmd->error = -ETIMEDOUT;
			sdhci_finish_mrq(host, host->data_cmd->mrq);
2383
		} else {
2384 2385
			host->cmd->error = -ETIMEDOUT;
			sdhci_finish_mrq(host, host->cmd->mrq);
2386 2387 2388
		}
	}

2389
	mmiowb();
2390 2391 2392 2393 2394 2395 2396 2397 2398
	spin_unlock_irqrestore(&host->lock, flags);
}

/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

2399
static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask, u32 *mask)
2400 2401
{
	if (!host->cmd) {
2402 2403 2404 2405 2406 2407 2408
		/*
		 * SDHCI recovers from errors by resetting the cmd and data
		 * circuits.  Until that is done, there very well might be more
		 * interrupts, so ignore them in that case.
		 */
		if (host->pending_reset)
			return;
2409 2410
		pr_err("%s: Got command interrupt 0x%08x even though no command operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2411 2412 2413 2414
		sdhci_dumpregs(host);
		return;
	}

2415 2416 2417 2418 2419 2420
	if (intmask & (SDHCI_INT_TIMEOUT | SDHCI_INT_CRC |
		       SDHCI_INT_END_BIT | SDHCI_INT_INDEX)) {
		if (intmask & SDHCI_INT_TIMEOUT)
			host->cmd->error = -ETIMEDOUT;
		else
			host->cmd->error = -EILSEQ;
2421

2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438
		/*
		 * If this command initiates a data phase and a response
		 * CRC error is signalled, the card can start transferring
		 * data - the card may have received the command without
		 * error.  We must not terminate the mmc_request early.
		 *
		 * If the card did not receive the command or returned an
		 * error which prevented it sending data, the data phase
		 * will time out.
		 */
		if (host->cmd->data &&
		    (intmask & (SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)) ==
		     SDHCI_INT_CRC) {
			host->cmd = NULL;
			return;
		}

2439
		sdhci_finish_mrq(host, host->cmd->mrq);
2440 2441 2442
		return;
	}

2443 2444 2445
	if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
	    !(host->cmd->flags & MMC_RSP_BUSY) && !host->data &&
	    host->cmd->opcode == MMC_STOP_TRANSMISSION)
2446
		*mask &= ~SDHCI_INT_DATA_END;
2447 2448

	if (intmask & SDHCI_INT_RESPONSE)
2449
		sdhci_finish_command(host);
2450 2451
}

2452
#ifdef CONFIG_MMC_DEBUG
2453
static void sdhci_adma_show_error(struct sdhci_host *host)
2454 2455
{
	const char *name = mmc_hostname(host->mmc);
2456
	void *desc = host->adma_table;
2457 2458 2459 2460

	sdhci_dumpregs(host);

	while (true) {
2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473
		struct sdhci_adma2_64_desc *dma_desc = desc;

		if (host->flags & SDHCI_USE_64_BIT_DMA)
			DBG("%s: %p: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    name, desc, le32_to_cpu(dma_desc->addr_hi),
			    le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
		else
			DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    name, desc, le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
2474

2475
		desc += host->desc_sz;
2476

2477
		if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
2478 2479 2480 2481
			break;
	}
}
#else
2482
static void sdhci_adma_show_error(struct sdhci_host *host) { }
2483 2484
#endif

2485 2486
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
2487
	u32 command;
2488

2489 2490
	/* CMD19 generates _only_ Buffer Read Ready interrupt */
	if (intmask & SDHCI_INT_DATA_AVAIL) {
2491 2492 2493
		command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
		if (command == MMC_SEND_TUNING_BLOCK ||
		    command == MMC_SEND_TUNING_BLOCK_HS200) {
2494 2495 2496 2497 2498 2499
			host->tuning_done = 1;
			wake_up(&host->buf_ready_int);
			return;
		}
	}

2500
	if (!host->data) {
2501 2502 2503 2504 2505
		struct mmc_command *data_cmd = host->data_cmd;

		if (data_cmd)
			host->data_cmd = NULL;

2506
		/*
2507 2508 2509
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
2510
		 */
2511
		if (data_cmd && (data_cmd->flags & MMC_RSP_BUSY)) {
2512
			if (intmask & SDHCI_INT_DATA_TIMEOUT) {
2513
				data_cmd->error = -ETIMEDOUT;
2514
				sdhci_finish_mrq(host, data_cmd->mrq);
2515 2516
				return;
			}
2517
			if (intmask & SDHCI_INT_DATA_END) {
2518 2519 2520 2521 2522
				/*
				 * Some cards handle busy-end interrupt
				 * before the command completed, so make
				 * sure we do things in the proper order.
				 */
2523 2524 2525
				if (host->cmd == data_cmd)
					return;

2526
				sdhci_finish_mrq(host, data_cmd->mrq);
2527 2528 2529
				return;
			}
		}
2530

2531 2532 2533 2534 2535 2536 2537 2538
		/*
		 * SDHCI recovers from errors by resetting the cmd and data
		 * circuits. Until that is done, there very well might be more
		 * interrupts, so ignore them in that case.
		 */
		if (host->pending_reset)
			return;

2539 2540
		pr_err("%s: Got data interrupt 0x%08x even though no data operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2541 2542 2543 2544 2545 2546
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
2547
		host->data->error = -ETIMEDOUT;
2548 2549 2550 2551 2552
	else if (intmask & SDHCI_INT_DATA_END_BIT)
		host->data->error = -EILSEQ;
	else if ((intmask & SDHCI_INT_DATA_CRC) &&
		SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
			!= MMC_BUS_TEST_R)
P
Pierre Ossman 已提交
2553
		host->data->error = -EILSEQ;
2554
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
2555
		pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
2556
		sdhci_adma_show_error(host);
2557
		host->data->error = -EIO;
2558 2559
		if (host->ops->adma_workaround)
			host->ops->adma_workaround(host, intmask);
2560
	}
2561

P
Pierre Ossman 已提交
2562
	if (host->data->error)
2563 2564
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
2565
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
2566 2567
			sdhci_transfer_pio(host);

2568 2569 2570 2571
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
2572 2573 2574 2575
		 *
		 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
		 * should return a valid address to continue from, but as
		 * some controllers are faulty, don't trust them.
2576
		 */
2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593
		if (intmask & SDHCI_INT_DMA_END) {
			u32 dmastart, dmanow;
			dmastart = sg_dma_address(host->data->sg);
			dmanow = dmastart + host->data->bytes_xfered;
			/*
			 * Force update to the next DMA block boundary.
			 */
			dmanow = (dmanow &
				~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
				SDHCI_DEFAULT_BOUNDARY_SIZE;
			host->data->bytes_xfered = dmanow - dmastart;
			DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
				" next 0x%08x\n",
				mmc_hostname(host->mmc), dmastart,
				host->data->bytes_xfered, dmanow);
			sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
		}
2594

2595
		if (intmask & SDHCI_INT_DATA_END) {
2596
			if (host->cmd == host->data_cmd) {
2597 2598 2599 2600 2601 2602 2603 2604 2605 2606
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
2607 2608 2609
	}
}

2610
static irqreturn_t sdhci_irq(int irq, void *dev_id)
2611
{
2612
	irqreturn_t result = IRQ_NONE;
2613
	struct sdhci_host *host = dev_id;
2614
	u32 intmask, mask, unexpected = 0;
2615
	int max_loops = 16;
2616 2617 2618

	spin_lock(&host->lock);

2619
	if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
2620
		spin_unlock(&host->lock);
2621
		return IRQ_NONE;
2622 2623
	}

2624
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
2625
	if (!intmask || intmask == 0xffffffff) {
2626 2627 2628 2629
		result = IRQ_NONE;
		goto out;
	}

2630 2631 2632 2633 2634
	do {
		/* Clear selected interrupts. */
		mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
				  SDHCI_INT_BUS_POWER);
		sdhci_writel(host, mask, SDHCI_INT_STATUS);
2635

2636 2637
		DBG("*** %s got interrupt: 0x%08x\n",
			mmc_hostname(host->mmc), intmask);
2638

2639 2640 2641
		if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
			u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
2642

2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653
			/*
			 * There is a observation on i.mx esdhc.  INSERT
			 * bit will be immediately set again when it gets
			 * cleared, if a card is inserted.  We have to mask
			 * the irq to prevent interrupt storm which will
			 * freeze the system.  And the REMOVE gets the
			 * same situation.
			 *
			 * More testing are needed here to ensure it works
			 * for other platforms though.
			 */
2654 2655 2656 2657 2658 2659
			host->ier &= ~(SDHCI_INT_CARD_INSERT |
				       SDHCI_INT_CARD_REMOVE);
			host->ier |= present ? SDHCI_INT_CARD_REMOVE :
					       SDHCI_INT_CARD_INSERT;
			sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
			sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2660 2661 2662

			sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
				     SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
2663 2664 2665 2666

			host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
						       SDHCI_INT_CARD_REMOVE);
			result = IRQ_WAKE_THREAD;
2667
		}
2668

2669
		if (intmask & SDHCI_INT_CMD_MASK)
2670 2671
			sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK,
				      &intmask);
2672

2673 2674
		if (intmask & SDHCI_INT_DATA_MASK)
			sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2675

2676 2677 2678
		if (intmask & SDHCI_INT_BUS_POWER)
			pr_err("%s: Card is consuming too much power!\n",
				mmc_hostname(host->mmc));
2679

2680 2681 2682
		if (intmask & SDHCI_INT_RETUNE)
			mmc_retune_needed(host->mmc);

2683 2684 2685 2686 2687
		if (intmask & SDHCI_INT_CARD_INT) {
			sdhci_enable_sdio_irq_nolock(host, false);
			host->thread_isr |= SDHCI_INT_CARD_INT;
			result = IRQ_WAKE_THREAD;
		}
P
Pierre Ossman 已提交
2688

2689 2690 2691
		intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
			     SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
			     SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
2692
			     SDHCI_INT_RETUNE | SDHCI_INT_CARD_INT);
P
Pierre Ossman 已提交
2693

2694 2695 2696 2697
		if (intmask) {
			unexpected |= intmask;
			sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		}
2698

2699 2700
		if (result == IRQ_NONE)
			result = IRQ_HANDLED;
2701

2702 2703
		intmask = sdhci_readl(host, SDHCI_INT_STATUS);
	} while (intmask && --max_loops);
2704 2705 2706
out:
	spin_unlock(&host->lock);

2707 2708 2709 2710 2711
	if (unexpected) {
		pr_err("%s: Unexpected interrupt 0x%08x.\n",
			   mmc_hostname(host->mmc), unexpected);
		sdhci_dumpregs(host);
	}
P
Pierre Ossman 已提交
2712

2713 2714 2715
	return result;
}

2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726
static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
{
	struct sdhci_host *host = dev_id;
	unsigned long flags;
	u32 isr;

	spin_lock_irqsave(&host->lock, flags);
	isr = host->thread_isr;
	host->thread_isr = 0;
	spin_unlock_irqrestore(&host->lock, flags);

2727
	if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
2728 2729 2730 2731
		struct mmc_host *mmc = host->mmc;

		mmc->ops->card_event(mmc);
		mmc_detect_change(mmc, msecs_to_jiffies(200));
2732 2733
	}

2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745
	if (isr & SDHCI_INT_CARD_INT) {
		sdio_run_irqs(host->mmc);

		spin_lock_irqsave(&host->lock, flags);
		if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
			sdhci_enable_sdio_irq_nolock(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}

	return isr ? IRQ_HANDLED : IRQ_NONE;
}

2746 2747 2748 2749 2750 2751 2752
/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM
2753 2754 2755 2756 2757 2758 2759 2760
/*
 * To enable wakeup events, the corresponding events have to be enabled in
 * the Interrupt Status Enable register too. See 'Table 1-6: Wakeup Signal
 * Table' in the SD Host Controller Standard Specification.
 * It is useless to restore SDHCI_INT_ENABLE state in
 * sdhci_disable_irq_wakeups() since it will be set by
 * sdhci_enable_card_detection() or sdhci_init().
 */
K
Kevin Liu 已提交
2761 2762 2763 2764 2765
void sdhci_enable_irq_wakeups(struct sdhci_host *host)
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;
2766 2767
	u32 irq_val = SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
		      SDHCI_INT_CARD_INT;
K
Kevin Liu 已提交
2768 2769 2770 2771

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val |= mask ;
	/* Avoid fake wake up */
2772
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) {
K
Kevin Liu 已提交
2773
		val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
2774 2775
		irq_val &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
	}
K
Kevin Liu 已提交
2776
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
2777
	sdhci_writel(host, irq_val, SDHCI_INT_ENABLE);
K
Kevin Liu 已提交
2778 2779 2780
}
EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);

2781
static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
K
Kevin Liu 已提交
2782 2783 2784 2785 2786 2787 2788 2789 2790
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
2791

2792
int sdhci_suspend_host(struct sdhci_host *host)
2793
{
2794 2795
	sdhci_disable_card_detection(host);

2796
	mmc_retune_timer_stop(host->mmc);
2797 2798
	if (host->tuning_mode != SDHCI_TUNING_MODE_3)
		mmc_retune_needed(host->mmc);
2799

K
Kevin Liu 已提交
2800
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
2801 2802 2803
		host->ier = 0;
		sdhci_writel(host, 0, SDHCI_INT_ENABLE);
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
K
Kevin Liu 已提交
2804 2805 2806 2807 2808
		free_irq(host->irq, host);
	} else {
		sdhci_enable_irq_wakeups(host);
		enable_irq_wake(host->irq);
	}
2809
	return 0;
2810 2811
}

2812
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
2813

2814 2815
int sdhci_resume_host(struct sdhci_host *host)
{
2816
	struct mmc_host *mmc = host->mmc;
2817
	int ret = 0;
2818

2819
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2820 2821 2822
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
2823

2824 2825 2826 2827 2828 2829
	if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
	    (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
		/* Card keeps power but host controller does not */
		sdhci_init(host, 0);
		host->pwr = 0;
		host->clock = 0;
2830
		mmc->ops->set_ios(mmc, &mmc->ios);
2831 2832 2833 2834
	} else {
		sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
		mmiowb();
	}
2835

2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
		ret = request_threaded_irq(host->irq, sdhci_irq,
					   sdhci_thread_irq, IRQF_SHARED,
					   mmc_hostname(host->mmc), host);
		if (ret)
			return ret;
	} else {
		sdhci_disable_irq_wakeups(host);
		disable_irq_wake(host->irq);
	}

2847 2848
	sdhci_enable_card_detection(host);

2849
	return ret;
2850 2851
}

2852
EXPORT_SYMBOL_GPL(sdhci_resume_host);
2853 2854 2855 2856 2857

int sdhci_runtime_suspend_host(struct sdhci_host *host)
{
	unsigned long flags;

2858
	mmc_retune_timer_stop(host->mmc);
2859 2860
	if (host->tuning_mode != SDHCI_TUNING_MODE_3)
		mmc_retune_needed(host->mmc);
2861 2862

	spin_lock_irqsave(&host->lock, flags);
2863 2864 2865
	host->ier &= SDHCI_INT_CARD_INT;
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2866 2867
	spin_unlock_irqrestore(&host->lock, flags);

2868
	synchronize_hardirq(host->irq);
2869 2870 2871 2872 2873

	spin_lock_irqsave(&host->lock, flags);
	host->runtime_suspended = true;
	spin_unlock_irqrestore(&host->lock, flags);

2874
	return 0;
2875 2876 2877 2878 2879
}
EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);

int sdhci_runtime_resume_host(struct sdhci_host *host)
{
2880
	struct mmc_host *mmc = host->mmc;
2881
	unsigned long flags;
2882
	int host_flags = host->flags;
2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893

	if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}

	sdhci_init(host, 0);

	/* Force clock and power re-program */
	host->pwr = 0;
	host->clock = 0;
2894 2895
	mmc->ops->start_signal_voltage_switch(mmc, &mmc->ios);
	mmc->ops->set_ios(mmc, &mmc->ios);
2896

2897 2898 2899 2900 2901 2902
	if ((host_flags & SDHCI_PV_ENABLED) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
		spin_lock_irqsave(&host->lock, flags);
		sdhci_enable_preset_value(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}
2903 2904 2905 2906 2907 2908

	spin_lock_irqsave(&host->lock, flags);

	host->runtime_suspended = false;

	/* Enable SDIO IRQ */
2909
	if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
2910 2911 2912 2913 2914 2915 2916
		sdhci_enable_sdio_irq_nolock(host, true);

	/* Enable Card Detection */
	sdhci_enable_card_detection(host);

	spin_unlock_irqrestore(&host->lock, flags);

2917
	return 0;
2918 2919 2920
}
EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);

2921
#endif /* CONFIG_PM */
2922

2923 2924
/*****************************************************************************\
 *                                                                           *
2925
 * Device allocation/registration                                            *
2926 2927 2928
 *                                                                           *
\*****************************************************************************/

2929 2930
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
2931 2932 2933 2934
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

2935
	WARN_ON(dev == NULL);
2936

2937
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
2938
	if (!mmc)
2939
		return ERR_PTR(-ENOMEM);
2940 2941 2942

	host = mmc_priv(mmc);
	host->mmc = mmc;
2943 2944
	host->mmc_host_ops = sdhci_ops;
	mmc->ops = &host->mmc_host_ops;
2945

2946 2947
	host->flags = SDHCI_SIGNALING_330;

2948 2949
	return host;
}
2950

2951
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
2952

2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982
static int sdhci_set_dma_mask(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;
	struct device *dev = mmc_dev(mmc);
	int ret = -EINVAL;

	if (host->quirks2 & SDHCI_QUIRK2_BROKEN_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_64_BIT_DMA;

	/* Try 64-bit mask if hardware is capable  of it */
	if (host->flags & SDHCI_USE_64_BIT_DMA) {
		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64));
		if (ret) {
			pr_warn("%s: Failed to set 64-bit DMA mask.\n",
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_64_BIT_DMA;
		}
	}

	/* 32-bit mask as default & fallback */
	if (ret) {
		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
		if (ret)
			pr_warn("%s: Failed to set 32-bit DMA mask.\n",
				mmc_hostname(mmc));
	}

	return ret;
}

2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014
void __sdhci_read_caps(struct sdhci_host *host, u16 *ver, u32 *caps, u32 *caps1)
{
	u16 v;

	if (host->read_caps)
		return;

	host->read_caps = true;

	if (debug_quirks)
		host->quirks = debug_quirks;

	if (debug_quirks2)
		host->quirks2 = debug_quirks2;

	sdhci_do_reset(host, SDHCI_RESET_ALL);

	v = ver ? *ver : sdhci_readw(host, SDHCI_HOST_VERSION);
	host->version = (v & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;

	if (host->quirks & SDHCI_QUIRK_MISSING_CAPS)
		return;

	host->caps = caps ? *caps : sdhci_readl(host, SDHCI_CAPABILITIES);

	if (host->version < SDHCI_SPEC_300)
		return;

	host->caps1 = caps1 ? *caps1 : sdhci_readl(host, SDHCI_CAPABILITIES_1);
}
EXPORT_SYMBOL_GPL(__sdhci_read_caps);

3015
int sdhci_setup_host(struct sdhci_host *host)
3016 3017
{
	struct mmc_host *mmc;
3018 3019
	u32 max_current_caps;
	unsigned int ocr_avail;
3020
	unsigned int override_timeout_clk;
3021
	u32 max_clk;
3022
	int ret;
3023

3024 3025 3026
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
3027

3028
	mmc = host->mmc;
3029

3030 3031 3032 3033 3034 3035 3036 3037 3038 3039
	/*
	 * If there are external regulators, get them. Note this must be done
	 * early before resetting the host and reading the capabilities so that
	 * the host can take the appropriate action if regulators are not
	 * available.
	 */
	ret = mmc_regulator_get_supply(mmc);
	if (ret == -EPROBE_DEFER)
		return ret;

3040
	sdhci_read_caps(host);
3041

3042 3043
	override_timeout_clk = host->timeout_clk;

3044
	if (host->version > SDHCI_SPEC_300) {
3045 3046
		pr_err("%s: Unknown controller version (%d). You may experience problems.\n",
		       mmc_hostname(mmc), host->version);
3047 3048
	}

3049
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
3050
		host->flags |= SDHCI_USE_SDMA;
3051
	else if (!(host->caps & SDHCI_CAN_DO_SDMA))
3052
		DBG("Controller doesn't have SDMA capability\n");
3053
	else
3054
		host->flags |= SDHCI_USE_SDMA;
3055

3056
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
3057
		(host->flags & SDHCI_USE_SDMA)) {
R
Rolf Eike Beer 已提交
3058
		DBG("Disabling DMA as it is marked broken\n");
3059
		host->flags &= ~SDHCI_USE_SDMA;
3060 3061
	}

3062
	if ((host->version >= SDHCI_SPEC_200) &&
3063
		(host->caps & SDHCI_CAN_DO_ADMA2))
3064
		host->flags |= SDHCI_USE_ADMA;
3065 3066 3067 3068 3069 3070 3071

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

3072 3073 3074 3075 3076 3077 3078
	/*
	 * It is assumed that a 64-bit capable device has set a 64-bit DMA mask
	 * and *must* do 64-bit DMA.  A driver has the opportunity to change
	 * that during the first call to ->enable_dma().  Similarly
	 * SDHCI_QUIRK2_BROKEN_64_BIT_DMA must be left to the drivers to
	 * implement.
	 */
3079
	if (host->caps & SDHCI_CAN_64BIT)
3080 3081
		host->flags |= SDHCI_USE_64_BIT_DMA;

3082
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093
		ret = sdhci_set_dma_mask(host);

		if (!ret && host->ops->enable_dma)
			ret = host->ops->enable_dma(host);

		if (ret) {
			pr_warn("%s: No suitable DMA available - falling back to PIO\n",
				mmc_hostname(mmc));
			host->flags &= ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);

			ret = 0;
3094 3095 3096
		}
	}

3097 3098 3099 3100
	/* SDMA does not support 64-bit DMA */
	if (host->flags & SDHCI_USE_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_SDMA;

3101
	if (host->flags & SDHCI_USE_ADMA) {
3102 3103 3104
		dma_addr_t dma;
		void *buf;

3105
		/*
3106 3107 3108 3109
		 * The DMA descriptor table size is calculated as the maximum
		 * number of segments times 2, to allow for an alignment
		 * descriptor for each segment, plus 1 for a nop end descriptor,
		 * all multipled by the descriptor size.
3110
		 */
3111 3112 3113 3114 3115 3116 3117 3118 3119
		if (host->flags & SDHCI_USE_64_BIT_DMA) {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_64_DESC_SZ;
			host->desc_sz = SDHCI_ADMA2_64_DESC_SZ;
		} else {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_32_DESC_SZ;
			host->desc_sz = SDHCI_ADMA2_32_DESC_SZ;
		}
3120

3121
		host->align_buffer_sz = SDHCI_MAX_SEGS * SDHCI_ADMA2_ALIGN;
3122 3123 3124
		buf = dma_alloc_coherent(mmc_dev(mmc), host->align_buffer_sz +
					 host->adma_table_sz, &dma, GFP_KERNEL);
		if (!buf) {
J
Joe Perches 已提交
3125
			pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
3126 3127
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
3128 3129
		} else if ((dma + host->align_buffer_sz) &
			   (SDHCI_ADMA2_DESC_ALIGN - 1)) {
J
Joe Perches 已提交
3130 3131
			pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
				mmc_hostname(mmc));
3132
			host->flags &= ~SDHCI_USE_ADMA;
3133 3134 3135 3136 3137
			dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
					  host->adma_table_sz, buf, dma);
		} else {
			host->align_buffer = buf;
			host->align_addr = dma;
3138

3139 3140 3141
			host->adma_table = buf + host->align_buffer_sz;
			host->adma_addr = dma + host->align_buffer_sz;
		}
3142 3143
	}

3144 3145 3146 3147 3148
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
3149
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
3150
		host->dma_mask = DMA_BIT_MASK(64);
3151
		mmc_dev(mmc)->dma_mask = &host->dma_mask;
3152
	}
3153

3154
	if (host->version >= SDHCI_SPEC_300)
3155
		host->max_clk = (host->caps & SDHCI_CLOCK_V3_BASE_MASK)
3156 3157
			>> SDHCI_CLOCK_BASE_SHIFT;
	else
3158
		host->max_clk = (host->caps & SDHCI_CLOCK_BASE_MASK)
3159 3160
			>> SDHCI_CLOCK_BASE_SHIFT;

3161
	host->max_clk *= 1000000;
3162 3163
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
3164
		if (!host->ops->get_max_clock) {
3165 3166
			pr_err("%s: Hardware doesn't specify base clock frequency.\n",
			       mmc_hostname(mmc));
3167 3168
			ret = -ENODEV;
			goto undma;
3169 3170
		}
		host->max_clk = host->ops->get_max_clock(host);
3171
	}
3172

3173 3174 3175 3176
	/*
	 * In case of Host Controller v3.00, find out whether clock
	 * multiplier is supported.
	 */
3177
	host->clk_mul = (host->caps1 & SDHCI_CLOCK_MUL_MASK) >>
3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188
			SDHCI_CLOCK_MUL_SHIFT;

	/*
	 * In case the value in Clock Multiplier is 0, then programmable
	 * clock mode is not supported, otherwise the actual clock
	 * multiplier is one more than the value of Clock Multiplier
	 * in the Capabilities Register.
	 */
	if (host->clk_mul)
		host->clk_mul += 1;

3189 3190 3191
	/*
	 * Set host parameters.
	 */
3192 3193
	max_clk = host->max_clk;

3194
	if (host->ops->get_min_clock)
3195
		mmc->f_min = host->ops->get_min_clock(host);
3196 3197 3198
	else if (host->version >= SDHCI_SPEC_300) {
		if (host->clk_mul) {
			mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
3199
			max_clk = host->max_clk * host->clk_mul;
3200 3201 3202
		} else
			mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
	} else
3203
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
3204

3205
	if (!mmc->f_max || mmc->f_max > max_clk)
3206 3207
		mmc->f_max = max_clk;

3208
	if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
3209
		host->timeout_clk = (host->caps & SDHCI_TIMEOUT_CLK_MASK) >>
3210 3211 3212 3213 3214 3215 3216 3217
					SDHCI_TIMEOUT_CLK_SHIFT;
		if (host->timeout_clk == 0) {
			if (host->ops->get_timeout_clock) {
				host->timeout_clk =
					host->ops->get_timeout_clock(host);
			} else {
				pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
					mmc_hostname(mmc));
3218 3219
				ret = -ENODEV;
				goto undma;
3220
			}
3221 3222
		}

3223
		if (host->caps & SDHCI_TIMEOUT_CLK_UNIT)
3224
			host->timeout_clk *= 1000;
3225

3226 3227 3228
		if (override_timeout_clk)
			host->timeout_clk = override_timeout_clk;

3229
		mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
3230
			host->ops->get_max_timeout_count(host) : 1 << 27;
3231 3232
		mmc->max_busy_timeout /= host->timeout_clk;
	}
3233

3234
	mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
3235
	mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
3236 3237 3238

	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
		host->flags |= SDHCI_AUTO_CMD12;
3239

3240
	/* Auto-CMD23 stuff only works in ADMA or PIO. */
A
Andrei Warkentin 已提交
3241
	if ((host->version >= SDHCI_SPEC_300) &&
3242
	    ((host->flags & SDHCI_USE_ADMA) ||
3243 3244
	     !(host->flags & SDHCI_USE_SDMA)) &&
	     !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
3245 3246 3247 3248 3249 3250
		host->flags |= SDHCI_AUTO_CMD23;
		DBG("%s: Auto-CMD23 available\n", mmc_hostname(mmc));
	} else {
		DBG("%s: Auto-CMD23 unavailable\n", mmc_hostname(mmc));
	}

3251 3252 3253 3254 3255 3256 3257
	/*
	 * A controller may support 8-bit width, but the board itself
	 * might not have the pins brought out.  Boards that support
	 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
	 * their platform code before calling sdhci_add_host(), and we
	 * won't assume 8-bit width for hosts without that CAP.
	 */
3258
	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
3259
		mmc->caps |= MMC_CAP_4_BIT_DATA;
3260

3261 3262 3263
	if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
		mmc->caps &= ~MMC_CAP_CMD23;

3264
	if (host->caps & SDHCI_CAN_DO_HISPD)
3265
		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
3266

3267
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
3268
	    mmc_card_is_removable(mmc) &&
3269
	    mmc_gpio_get_cd(host->mmc) < 0)
3270 3271
		mmc->caps |= MMC_CAP_NEEDS_POLL;

3272
	/* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
3273 3274 3275 3276
	if (!IS_ERR(mmc->supply.vqmmc)) {
		ret = regulator_enable(mmc->supply.vqmmc);
		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
						    1950000))
3277 3278 3279
			host->caps1 &= ~(SDHCI_SUPPORT_SDR104 |
					 SDHCI_SUPPORT_SDR50 |
					 SDHCI_SUPPORT_DDR50);
3280 3281 3282
		if (ret) {
			pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
				mmc_hostname(mmc), ret);
3283
			mmc->supply.vqmmc = ERR_PTR(-EINVAL);
3284
		}
3285
	}
3286

3287 3288 3289 3290
	if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V) {
		host->caps1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
				 SDHCI_SUPPORT_DDR50);
	}
3291

3292
	/* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
3293 3294
	if (host->caps1 & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
			   SDHCI_SUPPORT_DDR50))
3295 3296 3297
		mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;

	/* SDR104 supports also implies SDR50 support */
3298
	if (host->caps1 & SDHCI_SUPPORT_SDR104) {
3299
		mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
3300 3301 3302
		/* SD3.0: SDR104 is supported so (for eMMC) the caps2
		 * field can be promoted to support HS200.
		 */
3303
		if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
3304
			mmc->caps2 |= MMC_CAP2_HS200;
3305
	} else if (host->caps1 & SDHCI_SUPPORT_SDR50) {
3306
		mmc->caps |= MMC_CAP_UHS_SDR50;
3307
	}
3308

3309
	if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
3310
	    (host->caps1 & SDHCI_SUPPORT_HS400))
3311 3312
		mmc->caps2 |= MMC_CAP2_HS400;

3313 3314 3315 3316 3317 3318
	if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
	    (IS_ERR(mmc->supply.vqmmc) ||
	     !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
					     1300000)))
		mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;

3319 3320
	if ((host->caps1 & SDHCI_SUPPORT_DDR50) &&
	    !(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
3321 3322
		mmc->caps |= MMC_CAP_UHS_DDR50;

3323
	/* Does the host need tuning for SDR50? */
3324
	if (host->caps1 & SDHCI_USE_SDR50_TUNING)
3325 3326
		host->flags |= SDHCI_SDR50_NEEDS_TUNING;

3327
	/* Driver Type(s) (A, C, D) supported by the host */
3328
	if (host->caps1 & SDHCI_DRIVER_TYPE_A)
3329
		mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
3330
	if (host->caps1 & SDHCI_DRIVER_TYPE_C)
3331
		mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
3332
	if (host->caps1 & SDHCI_DRIVER_TYPE_D)
3333 3334
		mmc->caps |= MMC_CAP_DRIVER_TYPE_D;

3335
	/* Initial value for re-tuning timer count */
3336 3337
	host->tuning_count = (host->caps1 & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
			     SDHCI_RETUNING_TIMER_COUNT_SHIFT;
3338 3339 3340 3341 3342 3343 3344 3345 3346

	/*
	 * In case Re-tuning Timer is not disabled, the actual value of
	 * re-tuning timer will be 2 ^ (n - 1).
	 */
	if (host->tuning_count)
		host->tuning_count = 1 << (host->tuning_count - 1);

	/* Re-tuning mode supported by the Host Controller */
3347
	host->tuning_mode = (host->caps1 & SDHCI_RETUNING_MODE_MASK) >>
3348 3349
			     SDHCI_RETUNING_MODE_SHIFT;

3350
	ocr_avail = 0;
3351

3352 3353 3354 3355 3356 3357 3358 3359
	/*
	 * According to SD Host Controller spec v3.00, if the Host System
	 * can afford more than 150mA, Host Driver should set XPC to 1. Also
	 * the value is meaningful only if Voltage Support in the Capabilities
	 * register is set. The actual current value is 4 times the register
	 * value.
	 */
	max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
3360
	if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
3361
		int curr = regulator_get_current_limit(mmc->supply.vmmc);
3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374
		if (curr > 0) {

			/* convert to SDHCI_MAX_CURRENT format */
			curr = curr/1000;  /* convert to mA */
			curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;

			curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
			max_current_caps =
				(curr << SDHCI_MAX_CURRENT_330_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_300_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_180_SHIFT);
		}
	}
3375

3376
	if (host->caps & SDHCI_CAN_VDD_330) {
3377
		ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
3378

A
Aaron Lu 已提交
3379
		mmc->max_current_330 = ((max_current_caps &
3380 3381 3382 3383
				   SDHCI_MAX_CURRENT_330_MASK) >>
				   SDHCI_MAX_CURRENT_330_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
3384
	if (host->caps & SDHCI_CAN_VDD_300) {
3385
		ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
3386

A
Aaron Lu 已提交
3387
		mmc->max_current_300 = ((max_current_caps &
3388 3389 3390 3391
				   SDHCI_MAX_CURRENT_300_MASK) >>
				   SDHCI_MAX_CURRENT_300_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
3392
	if (host->caps & SDHCI_CAN_VDD_180) {
3393 3394
		ocr_avail |= MMC_VDD_165_195;

A
Aaron Lu 已提交
3395
		mmc->max_current_180 = ((max_current_caps &
3396 3397 3398 3399 3400
				   SDHCI_MAX_CURRENT_180_MASK) >>
				   SDHCI_MAX_CURRENT_180_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}

3401 3402 3403 3404 3405
	/* If OCR set by host, use it instead. */
	if (host->ocr_mask)
		ocr_avail = host->ocr_mask;

	/* If OCR set by external regulators, give it highest prio. */
3406
	if (mmc->ocr_avail)
3407
		ocr_avail = mmc->ocr_avail;
3408

3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420
	mmc->ocr_avail = ocr_avail;
	mmc->ocr_avail_sdio = ocr_avail;
	if (host->ocr_avail_sdio)
		mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
	mmc->ocr_avail_sd = ocr_avail;
	if (host->ocr_avail_sd)
		mmc->ocr_avail_sd &= host->ocr_avail_sd;
	else /* normal SD controllers don't support 1.8V */
		mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
	mmc->ocr_avail_mmc = ocr_avail;
	if (host->ocr_avail_mmc)
		mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
3421 3422

	if (mmc->ocr_avail == 0) {
3423 3424
		pr_err("%s: Hardware doesn't report any support voltages.\n",
		       mmc_hostname(mmc));
3425 3426
		ret = -ENODEV;
		goto unreg;
3427 3428
	}

3429 3430 3431 3432 3433 3434 3435 3436 3437
	if ((mmc->caps & (MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25 |
			  MMC_CAP_UHS_SDR50 | MMC_CAP_UHS_SDR104 |
			  MMC_CAP_UHS_DDR50 | MMC_CAP_1_8V_DDR)) ||
	    (mmc->caps2 & (MMC_CAP2_HS200_1_8V_SDR | MMC_CAP2_HS400_1_8V)))
		host->flags |= SDHCI_SIGNALING_180;

	if (mmc->caps2 & MMC_CAP2_HSX00_1_2V)
		host->flags |= SDHCI_SIGNALING_120;

3438 3439 3440
	spin_lock_init(&host->lock);

	/*
3441 3442
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
3443
	 */
3444
	if (host->flags & SDHCI_USE_ADMA)
3445
		mmc->max_segs = SDHCI_MAX_SEGS;
3446
	else if (host->flags & SDHCI_USE_SDMA)
3447
		mmc->max_segs = 1;
3448
	else /* PIO */
3449
		mmc->max_segs = SDHCI_MAX_SEGS;
3450 3451

	/*
3452 3453 3454
	 * Maximum number of sectors in one transfer. Limited by SDMA boundary
	 * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
	 * is less anyway.
3455
	 */
3456
	mmc->max_req_size = 524288;
3457 3458 3459

	/*
	 * Maximum segment size. Could be one segment with the maximum number
3460 3461
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
3462
	 */
3463 3464 3465 3466 3467 3468
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
			mmc->max_seg_size = 65535;
		else
			mmc->max_seg_size = 65536;
	} else {
3469
		mmc->max_seg_size = mmc->max_req_size;
3470
	}
3471

3472 3473 3474 3475
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
3476 3477 3478
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
3479
		mmc->max_blk_size = (host->caps & SDHCI_MAX_BLOCK_MASK) >>
3480 3481
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
J
Joe Perches 已提交
3482 3483
			pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
				mmc_hostname(mmc));
3484 3485 3486 3487 3488
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
3489

3490 3491 3492
	/*
	 * Maximum block count.
	 */
3493
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
3494

3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516
	return 0;

unreg:
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
undma:
	if (host->align_buffer)
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
	host->adma_table = NULL;
	host->align_buffer = NULL;

	return ret;
}
EXPORT_SYMBOL_GPL(sdhci_setup_host);

int __sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;
	int ret;

3517 3518 3519 3520 3521 3522
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

3523
	setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
3524 3525
	setup_timer(&host->data_timer, sdhci_timeout_data_timer,
		    (unsigned long)host);
3526

3527
	init_waitqueue_head(&host->buf_ready_int);
3528

3529 3530
	sdhci_init(host, 0);

3531 3532
	ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
				   IRQF_SHARED,	mmc_hostname(mmc), host);
3533 3534 3535
	if (ret) {
		pr_err("%s: Failed to request IRQ %d: %d\n",
		       mmc_hostname(mmc), host->irq, ret);
3536
		goto untasklet;
3537
	}
3538 3539 3540 3541 3542

#ifdef CONFIG_MMC_DEBUG
	sdhci_dumpregs(host);
#endif

3543
	ret = sdhci_led_register(host);
3544 3545 3546
	if (ret) {
		pr_err("%s: Failed to register LED device: %d\n",
		       mmc_hostname(mmc), ret);
3547
		goto unirq;
3548
	}
3549

3550 3551
	mmiowb();

3552 3553 3554
	ret = mmc_add_host(mmc);
	if (ret)
		goto unled;
3555

3556
	pr_info("%s: SDHCI controller on %s [%s] using %s\n",
3557
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
3558 3559
		(host->flags & SDHCI_USE_ADMA) ?
		(host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
3560
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
3561

3562 3563
	sdhci_enable_card_detection(host);

3564 3565
	return 0;

3566
unled:
3567
	sdhci_led_unregister(host);
3568
unirq:
3569
	sdhci_do_reset(host, SDHCI_RESET_ALL);
3570 3571
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3572
	free_irq(host->irq, host);
3573
untasklet:
3574
	tasklet_kill(&host->finish_tasklet);
3575

3576 3577
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
3578

3579 3580 3581 3582 3583 3584
	if (host->align_buffer)
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
	host->adma_table = NULL;
	host->align_buffer = NULL;
3585 3586 3587

	return ret;
}
3588 3589 3590 3591 3592 3593 3594 3595 3596
EXPORT_SYMBOL_GPL(__sdhci_add_host);

int sdhci_add_host(struct sdhci_host *host)
{
	int ret;

	ret = sdhci_setup_host(host);
	if (ret)
		return ret;
3597

3598 3599
	return __sdhci_add_host(host);
}
3600
EXPORT_SYMBOL_GPL(sdhci_add_host);
3601

P
Pierre Ossman 已提交
3602
void sdhci_remove_host(struct sdhci_host *host, int dead)
3603
{
3604
	struct mmc_host *mmc = host->mmc;
P
Pierre Ossman 已提交
3605 3606 3607 3608 3609 3610 3611
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

3612
		if (sdhci_has_requests(host)) {
3613
			pr_err("%s: Controller removed during "
3614
				" transfer!\n", mmc_hostname(mmc));
3615
			sdhci_error_out_mrqs(host, -ENOMEDIUM);
P
Pierre Ossman 已提交
3616 3617 3618 3619 3620
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

3621 3622
	sdhci_disable_card_detection(host);

3623
	mmc_remove_host(mmc);
3624

3625
	sdhci_led_unregister(host);
3626

P
Pierre Ossman 已提交
3627
	if (!dead)
3628
		sdhci_do_reset(host, SDHCI_RESET_ALL);
3629

3630 3631
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3632 3633 3634
	free_irq(host->irq, host);

	del_timer_sync(&host->timer);
3635
	del_timer_sync(&host->data_timer);
3636 3637

	tasklet_kill(&host->finish_tasklet);
3638

3639 3640
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
3641

3642
	if (host->align_buffer)
3643 3644 3645
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
3646

3647
	host->adma_table = NULL;
3648
	host->align_buffer = NULL;
3649 3650
}

3651
EXPORT_SYMBOL_GPL(sdhci_remove_host);
3652

3653
void sdhci_free_host(struct sdhci_host *host)
3654
{
3655
	mmc_free_host(host->mmc);
3656 3657
}

3658
EXPORT_SYMBOL_GPL(sdhci_free_host);
3659 3660 3661 3662 3663 3664 3665 3666 3667

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
3668
	pr_info(DRIVER_NAME
3669
		": Secure Digital Host Controller Interface driver\n");
3670
	pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
3671

3672
	return 0;
3673 3674 3675 3676 3677 3678 3679 3680 3681
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

3682
module_param(debug_quirks, uint, 0444);
3683
module_param(debug_quirks2, uint, 0444);
3684

3685
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
3686
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
3687
MODULE_LICENSE("GPL");
3688

3689
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
3690
MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");