sdhci.c 92.8 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16 17
 */

#include <linux/delay.h>
#include <linux/highmem.h>
18
#include <linux/io.h>
19
#include <linux/module.h>
20
#include <linux/dma-mapping.h>
21
#include <linux/slab.h>
22
#include <linux/scatterlist.h>
M
Marek Szyprowski 已提交
23
#include <linux/regulator/consumer.h>
24
#include <linux/pm_runtime.h>
25

26 27
#include <linux/leds.h>

28
#include <linux/mmc/mmc.h>
29
#include <linux/mmc/host.h>
30
#include <linux/mmc/card.h>
31
#include <linux/mmc/sdio.h>
32
#include <linux/mmc/slot-gpio.h>
33 34 35 36 37 38

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
39
	pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
40

41 42 43 44 45
#if defined(CONFIG_LEDS_CLASS) || (defined(CONFIG_LEDS_CLASS_MODULE) && \
	defined(CONFIG_MMC_SDHCI_MODULE))
#define SDHCI_USE_LEDS_CLASS
#endif

46 47
#define MAX_TUNING_LOOP 40

48
static unsigned int debug_quirks = 0;
49
static unsigned int debug_quirks2;
50

51 52 53
static void sdhci_finish_data(struct sdhci_host *);

static void sdhci_finish_command(struct sdhci_host *);
54
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode);
55
static void sdhci_tuning_timer(unsigned long data);
56
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
57 58 59
static int sdhci_pre_dma_transfer(struct sdhci_host *host,
					struct mmc_data *data,
					struct sdhci_host_next *next);
60
static int sdhci_do_get_cd(struct sdhci_host *host);
61

62
#ifdef CONFIG_PM
63 64
static int sdhci_runtime_pm_get(struct sdhci_host *host);
static int sdhci_runtime_pm_put(struct sdhci_host *host);
65 66
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host);
static void sdhci_runtime_pm_bus_off(struct sdhci_host *host);
67 68 69 70 71 72 73 74 75
#else
static inline int sdhci_runtime_pm_get(struct sdhci_host *host)
{
	return 0;
}
static inline int sdhci_runtime_pm_put(struct sdhci_host *host)
{
	return 0;
}
76 77 78 79 80 81
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
}
static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
}
82 83
#endif

84 85
static void sdhci_dumpregs(struct sdhci_host *host)
{
86
	pr_debug(DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
87
		mmc_hostname(host->mmc));
88

89
	pr_debug(DRIVER_NAME ": Sys addr: 0x%08x | Version:  0x%08x\n",
90 91
		sdhci_readl(host, SDHCI_DMA_ADDRESS),
		sdhci_readw(host, SDHCI_HOST_VERSION));
92
	pr_debug(DRIVER_NAME ": Blk size: 0x%08x | Blk cnt:  0x%08x\n",
93 94
		sdhci_readw(host, SDHCI_BLOCK_SIZE),
		sdhci_readw(host, SDHCI_BLOCK_COUNT));
95
	pr_debug(DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
96 97
		sdhci_readl(host, SDHCI_ARGUMENT),
		sdhci_readw(host, SDHCI_TRANSFER_MODE));
98
	pr_debug(DRIVER_NAME ": Present:  0x%08x | Host ctl: 0x%08x\n",
99 100
		sdhci_readl(host, SDHCI_PRESENT_STATE),
		sdhci_readb(host, SDHCI_HOST_CONTROL));
101
	pr_debug(DRIVER_NAME ": Power:    0x%08x | Blk gap:  0x%08x\n",
102 103
		sdhci_readb(host, SDHCI_POWER_CONTROL),
		sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
104
	pr_debug(DRIVER_NAME ": Wake-up:  0x%08x | Clock:    0x%08x\n",
105 106
		sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
		sdhci_readw(host, SDHCI_CLOCK_CONTROL));
107
	pr_debug(DRIVER_NAME ": Timeout:  0x%08x | Int stat: 0x%08x\n",
108 109
		sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
		sdhci_readl(host, SDHCI_INT_STATUS));
110
	pr_debug(DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
111 112
		sdhci_readl(host, SDHCI_INT_ENABLE),
		sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
113
	pr_debug(DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
114 115
		sdhci_readw(host, SDHCI_ACMD12_ERR),
		sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
116
	pr_debug(DRIVER_NAME ": Caps:     0x%08x | Caps_1:   0x%08x\n",
117
		sdhci_readl(host, SDHCI_CAPABILITIES),
118
		sdhci_readl(host, SDHCI_CAPABILITIES_1));
119
	pr_debug(DRIVER_NAME ": Cmd:      0x%08x | Max curr: 0x%08x\n",
120
		sdhci_readw(host, SDHCI_COMMAND),
121
		sdhci_readl(host, SDHCI_MAX_CURRENT));
122
	pr_debug(DRIVER_NAME ": Host ctl2: 0x%08x\n",
123
		sdhci_readw(host, SDHCI_HOST_CONTROL2));
124

125 126 127 128 129 130 131 132 133 134 135
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->flags & SDHCI_USE_64_BIT_DMA)
			pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x%08x\n",
				 readl(host->ioaddr + SDHCI_ADMA_ERROR),
				 readl(host->ioaddr + SDHCI_ADMA_ADDRESS_HI),
				 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
		else
			pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
				 readl(host->ioaddr + SDHCI_ADMA_ERROR),
				 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
	}
136

137
	pr_debug(DRIVER_NAME ": ===========================================\n");
138 139 140 141 142 143 144 145
}

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

146 147
static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
148
	u32 present;
149

150
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
151
	    (host->mmc->caps & MMC_CAP_NONREMOVABLE))
152 153
		return;

154 155 156
	if (enable) {
		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
157

158 159 160 161 162
		host->ier |= present ? SDHCI_INT_CARD_REMOVE :
				       SDHCI_INT_CARD_INSERT;
	} else {
		host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
	}
163 164 165

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
166 167 168 169 170 171 172 173 174 175 176 177
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

178
void sdhci_reset(struct sdhci_host *host, u8 mask)
179
{
180
	unsigned long timeout;
181

182
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
183

184
	if (mask & SDHCI_RESET_ALL) {
185
		host->clock = 0;
186 187 188 189
		/* Reset-all turns off SD Bus Power */
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
	}
190

191 192 193 194
	/* Wait max 100 ms */
	timeout = 100;

	/* hw clears the bit when it's done */
195
	while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
196
		if (timeout == 0) {
197
			pr_err("%s: Reset 0x%x never completed.\n",
198 199 200 201 202 203
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
		timeout--;
		mdelay(1);
204
	}
205 206 207 208 209 210 211 212 213 214
}
EXPORT_SYMBOL_GPL(sdhci_reset);

static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
{
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
		if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) &
			SDHCI_CARD_PRESENT))
			return;
	}
215

216
	host->ops->reset(host, mask);
217

218 219 220 221 222 223 224 225
	if (mask & SDHCI_RESET_ALL) {
		if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
			if (host->ops->enable_dma)
				host->ops->enable_dma(host);
		}

		/* Resetting the controller clears many */
		host->preset_enabled = false;
226
	}
227 228
}

229 230 231
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);

static void sdhci_init(struct sdhci_host *host, int soft)
232
{
233
	if (soft)
234
		sdhci_do_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
235
	else
236
		sdhci_do_reset(host, SDHCI_RESET_ALL);
237

238 239 240 241 242 243 244 245
	host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
		    SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
		    SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
		    SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
		    SDHCI_INT_RESPONSE;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
246 247 248 249 250 251

	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
		sdhci_set_ios(host->mmc, &host->mmc->ios);
	}
252
}
253

254 255
static void sdhci_reinit(struct sdhci_host *host)
{
256
	sdhci_init(host, 0);
257 258 259 260 261
	/*
	 * Retuning stuffs are affected by different cards inserted and only
	 * applicable to UHS-I cards. So reset these fields to their initial
	 * value when card is removed.
	 */
262 263 264
	if (host->flags & SDHCI_USING_RETUNING_TIMER) {
		host->flags &= ~SDHCI_USING_RETUNING_TIMER;

265 266 267
		del_timer_sync(&host->tuning_timer);
		host->flags &= ~SDHCI_NEEDS_RETUNING;
	}
268
	sdhci_enable_card_detection(host);
269 270 271 272 273 274
}

static void sdhci_activate_led(struct sdhci_host *host)
{
	u8 ctrl;

275
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
276
	ctrl |= SDHCI_CTRL_LED;
277
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
278 279 280 281 282 283
}

static void sdhci_deactivate_led(struct sdhci_host *host)
{
	u8 ctrl;

284
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
285
	ctrl &= ~SDHCI_CTRL_LED;
286
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
287 288
}

289
#ifdef SDHCI_USE_LEDS_CLASS
290 291 292 293 294 295 296 297
static void sdhci_led_control(struct led_classdev *led,
	enum led_brightness brightness)
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

298 299 300
	if (host->runtime_suspended)
		goto out;

301 302 303 304
	if (brightness == LED_OFF)
		sdhci_deactivate_led(host);
	else
		sdhci_activate_led(host);
305
out:
306 307 308 309
	spin_unlock_irqrestore(&host->lock, flags);
}
#endif

310 311 312 313 314 315
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
316
static void sdhci_read_block_pio(struct sdhci_host *host)
317
{
318 319
	unsigned long flags;
	size_t blksize, len, chunk;
320
	u32 uninitialized_var(scratch);
321
	u8 *buf;
322

P
Pierre Ossman 已提交
323
	DBG("PIO reading\n");
324

P
Pierre Ossman 已提交
325
	blksize = host->data->blksz;
326
	chunk = 0;
327

328
	local_irq_save(flags);
329

P
Pierre Ossman 已提交
330
	while (blksize) {
331 332
		if (!sg_miter_next(&host->sg_miter))
			BUG();
333

334
		len = min(host->sg_miter.length, blksize);
335

336 337
		blksize -= len;
		host->sg_miter.consumed = len;
338

339
		buf = host->sg_miter.addr;
340

341 342
		while (len) {
			if (chunk == 0) {
343
				scratch = sdhci_readl(host, SDHCI_BUFFER);
344
				chunk = 4;
P
Pierre Ossman 已提交
345
			}
346 347 348 349 350 351 352

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
353
		}
P
Pierre Ossman 已提交
354
	}
355 356 357 358

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
359
}
360

P
Pierre Ossman 已提交
361 362
static void sdhci_write_block_pio(struct sdhci_host *host)
{
363 364 365 366
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
367

P
Pierre Ossman 已提交
368 369 370
	DBG("PIO writing\n");

	blksize = host->data->blksz;
371 372
	chunk = 0;
	scratch = 0;
373

374
	local_irq_save(flags);
375

P
Pierre Ossman 已提交
376
	while (blksize) {
377 378
		if (!sg_miter_next(&host->sg_miter))
			BUG();
P
Pierre Ossman 已提交
379

380 381 382 383 384 385
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
386

387 388 389 390 391 392 393 394
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
395
				sdhci_writel(host, scratch, SDHCI_BUFFER);
396 397
				chunk = 0;
				scratch = 0;
398 399 400
			}
		}
	}
401 402 403 404

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
405 406 407 408 409 410 411 412
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

	BUG_ON(!host->data);

413
	if (host->blocks == 0)
P
Pierre Ossman 已提交
414 415 416 417 418 419 420
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

421 422 423 424 425 426 427 428 429
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

430
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
431 432 433
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

P
Pierre Ossman 已提交
434 435 436 437
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
438

439 440
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
441 442
			break;
	}
443

P
Pierre Ossman 已提交
444
	DBG("PIO transfer complete.\n");
445 446
}

447 448 449
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
450
	return kmap_atomic(sg_page(sg)) + sg->offset;
451 452 453 454
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
455
	kunmap_atomic(buffer);
456 457 458
	local_irq_restore(*flags);
}

459 460
static void sdhci_adma_write_desc(struct sdhci_host *host, void *desc,
				  dma_addr_t addr, int len, unsigned cmd)
B
Ben Dooks 已提交
461
{
462
	struct sdhci_adma2_64_desc *dma_desc = desc;
B
Ben Dooks 已提交
463

464
	/* 32-bit and 64-bit descriptors have these members in same position */
465 466
	dma_desc->cmd = cpu_to_le16(cmd);
	dma_desc->len = cpu_to_le16(len);
467 468 469 470
	dma_desc->addr_lo = cpu_to_le32((u32)addr);

	if (host->flags & SDHCI_USE_64_BIT_DMA)
		dma_desc->addr_hi = cpu_to_le32((u64)addr >> 32);
B
Ben Dooks 已提交
471 472
}

473 474
static void sdhci_adma_mark_end(void *desc)
{
475
	struct sdhci_adma2_64_desc *dma_desc = desc;
476

477
	/* 32-bit and 64-bit descriptors have 'cmd' in same position */
478
	dma_desc->cmd |= cpu_to_le16(ADMA2_END);
479 480
}

481
static int sdhci_adma_table_pre(struct sdhci_host *host,
482 483 484 485
	struct mmc_data *data)
{
	int direction;

486 487
	void *desc;
	void *align;
488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507
	dma_addr_t addr;
	dma_addr_t align_addr;
	int len, offset;

	struct scatterlist *sg;
	int i;
	char *buffer;
	unsigned long flags;

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	host->align_addr = dma_map_single(mmc_dev(host->mmc),
508
		host->align_buffer, host->align_buffer_sz, direction);
509
	if (dma_mapping_error(mmc_dev(host->mmc), host->align_addr))
510
		goto fail;
511
	BUG_ON(host->align_addr & host->align_mask);
512

513 514
	host->sg_count = sdhci_pre_dma_transfer(host, data, NULL);
	if (host->sg_count < 0)
515
		goto unmap_align;
516

517
	desc = host->adma_table;
518 519 520 521 522 523 524 525 526 527 528 529 530 531 532
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
		 * The SDHCI specification states that ADMA
		 * addresses must be 32-bit aligned. If they
		 * aren't, then we use a bounce buffer for
		 * the (up to three) bytes that screw up the
		 * alignment.
		 */
533 534
		offset = (host->align_sz - (addr & host->align_mask)) &
			 host->align_mask;
535 536 537 538 539 540 541
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

B
Ben Dooks 已提交
542
			/* tran, valid */
543
			sdhci_adma_write_desc(host, desc, align_addr, offset,
A
Adrian Hunter 已提交
544
					      ADMA2_TRAN_VALID);
545 546 547

			BUG_ON(offset > 65536);

548 549
			align += host->align_sz;
			align_addr += host->align_sz;
550

551
			desc += host->desc_sz;
552 553 554 555 556 557 558

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

B
Ben Dooks 已提交
559
		/* tran, valid */
560
		sdhci_adma_write_desc(host, desc, addr, len, ADMA2_TRAN_VALID);
561
		desc += host->desc_sz;
562 563 564 565 566

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
567
		WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
568 569
	}

570 571 572 573
	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
		/*
		* Mark the last descriptor as the terminating descriptor
		*/
574
		if (desc != host->adma_table) {
575
			desc -= host->desc_sz;
576
			sdhci_adma_mark_end(desc);
577 578 579 580 581
		}
	} else {
		/*
		* Add a terminating entry.
		*/
582

583
		/* nop, end, valid */
584
		sdhci_adma_write_desc(host, desc, 0, 0, ADMA2_NOP_END_VALID);
585
	}
586 587 588 589 590 591

	/*
	 * Resync align buffer as we might have changed it.
	 */
	if (data->flags & MMC_DATA_WRITE) {
		dma_sync_single_for_device(mmc_dev(host->mmc),
592
			host->align_addr, host->align_buffer_sz, direction);
593 594
	}

595 596 597 598
	return 0;

unmap_align:
	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
599
		host->align_buffer_sz, direction);
600 601
fail:
	return -EINVAL;
602 603 604 605 606 607 608 609 610
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	int direction;

	struct scatterlist *sg;
	int i, size;
611
	void *align;
612 613
	char *buffer;
	unsigned long flags;
614
	bool has_unaligned;
615 616 617 618 619 620 621

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
622
		host->align_buffer_sz, direction);
623

624 625 626
	/* Do a quick scan of the SG list for any unaligned mappings */
	has_unaligned = false;
	for_each_sg(data->sg, sg, host->sg_count, i)
627
		if (sg_dma_address(sg) & host->align_mask) {
628 629 630 631 632
			has_unaligned = true;
			break;
		}

	if (has_unaligned && data->flags & MMC_DATA_READ) {
633 634 635 636 637 638
		dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
			data->sg_len, direction);

		align = host->align_buffer;

		for_each_sg(data->sg, sg, host->sg_count, i) {
639 640 641
			if (sg_dma_address(sg) & host->align_mask) {
				size = host->align_sz -
				       (sg_dma_address(sg) & host->align_mask);
642 643 644 645 646

				buffer = sdhci_kmap_atomic(sg, &flags);
				memcpy(buffer, align, size);
				sdhci_kunmap_atomic(buffer, &flags);

647
				align += host->align_sz;
648 649 650 651
			}
		}
	}

652 653 654
	if (!data->host_cookie)
		dma_unmap_sg(mmc_dev(host->mmc), data->sg,
			data->sg_len, direction);
655 656
}

657
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
658
{
659
	u8 count;
660
	struct mmc_data *data = cmd->data;
661
	unsigned target_timeout, current_timeout;
662

663 664 665 666 667 668
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
669
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
670
		return 0xE;
671

672
	/* Unspecified timeout, assume max */
673
	if (!data && !cmd->busy_timeout)
674
		return 0xE;
675

676 677
	/* timeout in us */
	if (!data)
678
		target_timeout = cmd->busy_timeout * 1000;
679 680 681 682 683
	else {
		target_timeout = data->timeout_ns / 1000;
		if (host->clock)
			target_timeout += data->timeout_clks / host->clock;
	}
684

685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
705 706
		DBG("%s: Too large timeout 0x%x requested for CMD%d!\n",
		    mmc_hostname(host->mmc), count, cmd->opcode);
707 708 709
		count = 0xE;
	}

710 711 712
	return count;
}

713 714 715 716 717 718
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
719
		host->ier = (host->ier & ~pio_irqs) | dma_irqs;
720
	else
721 722 723 724
		host->ier = (host->ier & ~dma_irqs) | pio_irqs;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
725 726
}

727
static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
728 729
{
	u8 count;
730 731 732 733 734 735 736 737 738 739 740

	if (host->ops->set_timeout) {
		host->ops->set_timeout(host, cmd);
	} else {
		count = sdhci_calc_timeout(host, cmd);
		sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
	}
}

static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
{
741
	u8 ctrl;
742
	struct mmc_data *data = cmd->data;
743
	int ret;
744 745 746

	WARN_ON(host->data);

747 748
	if (data || (cmd->flags & MMC_RSP_BUSY))
		sdhci_set_timeout(host, cmd);
749 750

	if (!data)
751 752 753 754 755 756 757 758 759
		return;

	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;
760
	host->data->bytes_xfered = 0;
761

762
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))
763 764
		host->flags |= SDHCI_REQ_USE_DMA;

765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792
	/*
	 * FIXME: This doesn't account for merging when mapping the
	 * scatterlist.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->length & 0x3) {
					DBG("Reverting to PIO because of "
						"transfer size (%d)\n",
						sg->length);
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
793 794 795 796 797 798
	}

	/*
	 * The assumption here being that alignment is the same after
	 * translation to device address space.
	 */
799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			/*
			 * As we use 3 byte chunks to work around
			 * alignment problems, we need to check this
			 * quirk.
			 */
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->offset & 0x3) {
					DBG("Reverting to PIO because of "
						"bad alignment\n");
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

829 830 831 832 833 834 835 836 837
	if (host->flags & SDHCI_REQ_USE_DMA) {
		if (host->flags & SDHCI_USE_ADMA) {
			ret = sdhci_adma_table_pre(host, data);
			if (ret) {
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
838
				host->flags &= ~SDHCI_REQ_USE_DMA;
839
			} else {
840 841
				sdhci_writel(host, host->adma_addr,
					SDHCI_ADMA_ADDRESS);
842 843 844 845
				if (host->flags & SDHCI_USE_64_BIT_DMA)
					sdhci_writel(host,
						     (u64)host->adma_addr >> 32,
						     SDHCI_ADMA_ADDRESS_HI);
846 847
			}
		} else {
848
			int sg_cnt;
849

850
			sg_cnt = sdhci_pre_dma_transfer(host, data, NULL);
851
			if (sg_cnt == 0) {
852 853 854 855 856
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
857
				host->flags &= ~SDHCI_REQ_USE_DMA;
858
			} else {
859
				WARN_ON(sg_cnt != 1);
860 861
				sdhci_writel(host, sg_dma_address(data->sg),
					SDHCI_DMA_ADDRESS);
862 863 864 865
			}
		}
	}

866 867 868 869 870 871
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
872
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
873 874
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
875 876 877 878 879 880
			(host->flags & SDHCI_USE_ADMA)) {
			if (host->flags & SDHCI_USE_64_BIT_DMA)
				ctrl |= SDHCI_CTRL_ADMA64;
			else
				ctrl |= SDHCI_CTRL_ADMA32;
		} else {
881
			ctrl |= SDHCI_CTRL_SDMA;
882
		}
883
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
884 885
	}

886
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
887 888 889 890 891 892 893 894
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
895
		host->blocks = data->blocks;
896
	}
897

898 899
	sdhci_set_transfer_irqs(host);

900 901 902
	/* Set the DMA boundary value and block size */
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
		data->blksz), SDHCI_BLOCK_SIZE);
903
	sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
904 905 906
}

static void sdhci_set_transfer_mode(struct sdhci_host *host,
907
	struct mmc_command *cmd)
908
{
909
	u16 mode = 0;
910
	struct mmc_data *data = cmd->data;
911

912
	if (data == NULL) {
913 914 915 916
		if (host->quirks2 &
			SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
			sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
		} else {
917
		/* clear Auto CMD settings for no data CMDs */
918 919
			mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
			sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
920
				SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
921
		}
922
		return;
923
	}
924

925 926
	WARN_ON(!host->data);

927 928 929
	if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
		mode = SDHCI_TRNS_BLK_CNT_EN;

930
	if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
931
		mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI;
932 933 934 935
		/*
		 * If we are sending CMD23, CMD12 never gets sent
		 * on successful completion (so no Auto-CMD12).
		 */
936 937
		if (!host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) &&
		    (cmd->opcode != SD_IO_RW_EXTENDED))
938
			mode |= SDHCI_TRNS_AUTO_CMD12;
939 940 941 942
		else if (host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
			mode |= SDHCI_TRNS_AUTO_CMD23;
			sdhci_writel(host, host->mrq->sbc->arg, SDHCI_ARGUMENT2);
		}
943
	}
944

945 946
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
947
	if (host->flags & SDHCI_REQ_USE_DMA)
948 949
		mode |= SDHCI_TRNS_DMA;

950
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
951 952 953 954 955 956 957 958 959 960 961
}

static void sdhci_finish_data(struct sdhci_host *host)
{
	struct mmc_data *data;

	BUG_ON(!host->data);

	data = host->data;
	host->data = NULL;

962
	if (host->flags & SDHCI_REQ_USE_DMA) {
963 964 965
		if (host->flags & SDHCI_USE_ADMA)
			sdhci_adma_table_post(host, data);
		else {
966 967 968 969
			if (!data->host_cookie)
				dma_unmap_sg(mmc_dev(host->mmc),
					data->sg, data->sg_len,
					(data->flags & MMC_DATA_READ) ?
970 971
					DMA_FROM_DEVICE : DMA_TO_DEVICE);
		}
972 973 974
	}

	/*
975 976 977 978 979
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
980
	 */
981 982
	if (data->error)
		data->bytes_xfered = 0;
983
	else
984
		data->bytes_xfered = data->blksz * data->blocks;
985

986 987 988 989 990 991 992 993 994
	/*
	 * Need to send CMD12 if -
	 * a) open-ended multiblock transfer (no CMD23)
	 * b) error in multiblock transfer
	 */
	if (data->stop &&
	    (data->error ||
	     !host->mrq->sbc)) {

995 996 997 998
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
P
Pierre Ossman 已提交
999
		if (data->error) {
1000 1001
			sdhci_do_reset(host, SDHCI_RESET_CMD);
			sdhci_do_reset(host, SDHCI_RESET_DATA);
1002 1003 1004 1005 1006 1007 1008
		}

		sdhci_send_command(host, data->stop);
	} else
		tasklet_schedule(&host->finish_tasklet);
}

1009
void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
1010 1011
{
	int flags;
1012
	u32 mask;
1013
	unsigned long timeout;
1014 1015 1016 1017

	WARN_ON(host->cmd);

	/* Wait max 10 ms */
1018
	timeout = 10;
1019 1020 1021 1022 1023 1024 1025 1026 1027 1028

	mask = SDHCI_CMD_INHIBIT;
	if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
	if (host->mrq->data && (cmd == host->mrq->data->stop))
		mask &= ~SDHCI_DATA_INHIBIT;

1029
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
1030
		if (timeout == 0) {
1031
			pr_err("%s: Controller never released "
P
Pierre Ossman 已提交
1032
				"inhibit bit(s).\n", mmc_hostname(host->mmc));
1033
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
1034
			cmd->error = -EIO;
1035 1036 1037
			tasklet_schedule(&host->finish_tasklet);
			return;
		}
1038 1039 1040
		timeout--;
		mdelay(1);
	}
1041

1042
	timeout = jiffies;
1043 1044
	if (!cmd->data && cmd->busy_timeout > 9000)
		timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
1045 1046 1047
	else
		timeout += 10 * HZ;
	mod_timer(&host->timer, timeout);
1048 1049

	host->cmd = cmd;
1050
	host->busy_handle = 0;
1051

1052
	sdhci_prepare_data(host, cmd);
1053

1054
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
1055

1056
	sdhci_set_transfer_mode(host, cmd);
1057

1058
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
1059
		pr_err("%s: Unsupported response type!\n",
1060
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
1061
		cmd->error = -EINVAL;
1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078
		tasklet_schedule(&host->finish_tasklet);
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
1079 1080

	/* CMD19 is special in that the Data Present Select should be set */
1081 1082
	if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
	    cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
1083 1084
		flags |= SDHCI_CMD_DATA;

1085
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1086
}
1087
EXPORT_SYMBOL_GPL(sdhci_send_command);
1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098

static void sdhci_finish_command(struct sdhci_host *host)
{
	int i;

	BUG_ON(host->cmd == NULL);

	if (host->cmd->flags & MMC_RSP_PRESENT) {
		if (host->cmd->flags & MMC_RSP_136) {
			/* CRC is stripped so we need to do some shifting. */
			for (i = 0;i < 4;i++) {
1099
				host->cmd->resp[i] = sdhci_readl(host,
1100 1101 1102
					SDHCI_RESPONSE + (3-i)*4) << 8;
				if (i != 3)
					host->cmd->resp[i] |=
1103
						sdhci_readb(host,
1104 1105 1106
						SDHCI_RESPONSE + (3-i)*4-1);
			}
		} else {
1107
			host->cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1108 1109 1110
		}
	}

P
Pierre Ossman 已提交
1111
	host->cmd->error = 0;
1112

1113 1114 1115 1116 1117
	/* Finished CMD23, now send actual command. */
	if (host->cmd == host->mrq->sbc) {
		host->cmd = NULL;
		sdhci_send_command(host, host->mrq->cmd);
	} else {
1118

1119 1120 1121
		/* Processed actual command. */
		if (host->data && host->data_early)
			sdhci_finish_data(host);
1122

1123 1124 1125 1126 1127
		if (!host->cmd->data)
			tasklet_schedule(&host->finish_tasklet);

		host->cmd = NULL;
	}
1128 1129
}

1130 1131
static u16 sdhci_get_preset_value(struct sdhci_host *host)
{
1132
	u16 preset = 0;
1133

1134 1135
	switch (host->timing) {
	case MMC_TIMING_UHS_SDR12:
1136 1137
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
1138
	case MMC_TIMING_UHS_SDR25:
1139 1140
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
		break;
1141
	case MMC_TIMING_UHS_SDR50:
1142 1143
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
		break;
1144 1145
	case MMC_TIMING_UHS_SDR104:
	case MMC_TIMING_MMC_HS200:
1146 1147
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
		break;
1148
	case MMC_TIMING_UHS_DDR50:
1149 1150
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
		break;
1151 1152 1153
	case MMC_TIMING_MMC_HS400:
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
		break;
1154 1155 1156 1157 1158 1159 1160 1161 1162
	default:
		pr_warn("%s: Invalid UHS-I mode selected\n",
			mmc_hostname(host->mmc));
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
	}
	return preset;
}

1163
void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
1164
{
1165
	int div = 0; /* Initialized for compiler warning */
1166
	int real_div = div, clk_mul = 1;
1167
	u16 clk = 0;
1168
	unsigned long timeout;
1169

1170 1171
	host->mmc->actual_clock = 0;

1172
	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
1173 1174

	if (clock == 0)
1175
		return;
1176

1177
	if (host->version >= SDHCI_SPEC_300) {
1178
		if (host->preset_enabled) {
1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195
			u16 pre_val;

			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			pre_val = sdhci_get_preset_value(host);
			div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
				>> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
			if (host->clk_mul &&
				(pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div + 1;
				clk_mul = host->clk_mul;
			} else {
				real_div = max_t(int, 1, div << 1);
			}
			goto clock_set;
		}

1196 1197 1198 1199 1200
		/*
		 * Check if the Host Controller supports Programmable Clock
		 * Mode.
		 */
		if (host->clk_mul) {
1201 1202 1203 1204 1205
			for (div = 1; div <= 1024; div++) {
				if ((host->max_clk * host->clk_mul / div)
					<= clock)
					break;
			}
1206
			/*
1207 1208
			 * Set Programmable Clock Mode in the Clock
			 * Control register.
1209
			 */
1210 1211 1212 1213
			clk = SDHCI_PROG_CLOCK_MODE;
			real_div = div;
			clk_mul = host->clk_mul;
			div--;
1214 1215 1216 1217 1218 1219 1220 1221 1222 1223
		} else {
			/* Version 3.00 divisors must be a multiple of 2. */
			if (host->max_clk <= clock)
				div = 1;
			else {
				for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
				     div += 2) {
					if ((host->max_clk / div) <= clock)
						break;
				}
1224
			}
1225
			real_div = div;
1226
			div >>= 1;
1227 1228 1229
		}
	} else {
		/* Version 2.00 divisors must be a power of 2. */
1230
		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1231 1232 1233
			if ((host->max_clk / div) <= clock)
				break;
		}
1234
		real_div = div;
1235
		div >>= 1;
1236 1237
	}

1238
clock_set:
1239
	if (real_div)
1240
		host->mmc->actual_clock = (host->max_clk * clk_mul) / real_div;
1241
	clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1242 1243
	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
		<< SDHCI_DIVIDER_HI_SHIFT;
1244
	clk |= SDHCI_CLOCK_INT_EN;
1245
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1246

1247 1248
	/* Wait max 20 ms */
	timeout = 20;
1249
	while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
1250 1251
		& SDHCI_CLOCK_INT_STABLE)) {
		if (timeout == 0) {
1252
			pr_err("%s: Internal clock never "
P
Pierre Ossman 已提交
1253
				"stabilised.\n", mmc_hostname(host->mmc));
1254 1255 1256
			sdhci_dumpregs(host);
			return;
		}
1257 1258 1259
		timeout--;
		mdelay(1);
	}
1260 1261

	clk |= SDHCI_CLOCK_CARD_EN;
1262
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1263
}
1264
EXPORT_SYMBOL_GPL(sdhci_set_clock);
1265

1266 1267
static void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
			    unsigned short vdd)
1268
{
1269
	struct mmc_host *mmc = host->mmc;
1270
	u8 pwr = 0;
1271

1272 1273
	if (!IS_ERR(mmc->supply.vmmc)) {
		spin_unlock_irq(&host->lock);
1274
		mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
1275
		spin_lock_irq(&host->lock);
1276 1277 1278 1279 1280 1281

		if (mode != MMC_POWER_OFF)
			sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
		else
			sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);

1282 1283 1284
		return;
	}

1285 1286
	if (mode != MMC_POWER_OFF) {
		switch (1 << vdd) {
1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303
		case MMC_VDD_165_195:
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
			BUG();
		}
	}

	if (host->pwr == pwr)
1304
		return;
1305

1306 1307 1308
	host->pwr = pwr;

	if (pwr == 0) {
1309
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1310 1311
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
1312
		vdd = 0;
1313 1314 1315 1316 1317 1318 1319
	} else {
		/*
		 * Spec says that we should clear the power reg before setting
		 * a new value. Some controllers don't seem to like this though.
		 */
		if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
			sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1320

1321 1322 1323 1324 1325 1326 1327
		/*
		 * At least the Marvell CaFe chip gets confused if we set the
		 * voltage and set turn on power at the same time, so set the
		 * voltage first.
		 */
		if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
			sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1328

1329
		pwr |= SDHCI_POWER_ON;
1330

1331
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1332

1333 1334
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_on(host);
1335

1336 1337 1338 1339 1340 1341 1342
		/*
		 * Some controllers need an extra 10ms delay of 10ms before
		 * they can apply clock after applying power
		 */
		if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
			mdelay(10);
	}
1343 1344
}

1345 1346 1347 1348 1349 1350 1351 1352 1353
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sdhci_host *host;
1354
	int present;
1355
	unsigned long flags;
1356
	u32 tuning_opcode;
1357 1358 1359

	host = mmc_priv(mmc);

1360 1361
	sdhci_runtime_pm_get(host);

1362 1363
	/* Firstly check card presence */
	present = sdhci_do_get_cd(host);
1364

1365 1366 1367 1368
	spin_lock_irqsave(&host->lock, flags);

	WARN_ON(host->mrq != NULL);

1369
#ifndef SDHCI_USE_LEDS_CLASS
1370
	sdhci_activate_led(host);
1371
#endif
1372 1373 1374 1375 1376 1377

	/*
	 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
	 * requests if Auto-CMD12 is enabled.
	 */
	if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
1378 1379 1380 1381 1382
		if (mrq->stop) {
			mrq->data->stop = NULL;
			mrq->stop = NULL;
		}
	}
1383 1384 1385

	host->mrq = mrq;

1386
	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
P
Pierre Ossman 已提交
1387
		host->mrq->cmd->error = -ENOMEDIUM;
1388
		tasklet_schedule(&host->finish_tasklet);
1389 1390 1391 1392 1393 1394
	} else {
		u32 present_state;

		present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
		/*
		 * Check if the re-tuning timer has already expired and there
1395 1396
		 * is no on-going data transfer and DAT0 is not busy. If so,
		 * we need to execute tuning procedure before sending command.
1397 1398
		 */
		if ((host->flags & SDHCI_NEEDS_RETUNING) &&
1399 1400
		    !(present_state & (SDHCI_DOING_WRITE | SDHCI_DOING_READ)) &&
		    (present_state & SDHCI_DATA_0_LVL_MASK)) {
1401 1402 1403 1404 1405 1406
			if (mmc->card) {
				/* eMMC uses cmd21 but sd and sdio use cmd19 */
				tuning_opcode =
					mmc->card->type == MMC_TYPE_MMC ?
					MMC_SEND_TUNING_BLOCK_HS200 :
					MMC_SEND_TUNING_BLOCK;
1407 1408 1409 1410 1411 1412 1413

				/* Here we need to set the host->mrq to NULL,
				 * in case the pending finish_tasklet
				 * finishes it incorrectly.
				 */
				host->mrq = NULL;

1414 1415 1416 1417 1418 1419 1420
				spin_unlock_irqrestore(&host->lock, flags);
				sdhci_execute_tuning(mmc, tuning_opcode);
				spin_lock_irqsave(&host->lock, flags);

				/* Restore original mmc_request structure */
				host->mrq = mrq;
			}
1421 1422
		}

1423
		if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
1424 1425 1426
			sdhci_send_command(host, mrq->sbc);
		else
			sdhci_send_command(host, mrq->cmd);
1427
	}
1428

1429
	mmiowb();
1430 1431 1432
	spin_unlock_irqrestore(&host->lock, flags);
}

1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453
void sdhci_set_bus_width(struct sdhci_host *host, int width)
{
	u8 ctrl;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	if (width == MMC_BUS_WIDTH_8) {
		ctrl &= ~SDHCI_CTRL_4BITBUS;
		if (host->version >= SDHCI_SPEC_300)
			ctrl |= SDHCI_CTRL_8BITBUS;
	} else {
		if (host->version >= SDHCI_SPEC_300)
			ctrl &= ~SDHCI_CTRL_8BITBUS;
		if (width == MMC_BUS_WIDTH_4)
			ctrl |= SDHCI_CTRL_4BITBUS;
		else
			ctrl &= ~SDHCI_CTRL_4BITBUS;
	}
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_set_bus_width);

1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472
void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
{
	u16 ctrl_2;

	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	/* Select Bus Speed Mode for host */
	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
	if ((timing == MMC_TIMING_MMC_HS200) ||
	    (timing == MMC_TIMING_UHS_SDR104))
		ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
	else if (timing == MMC_TIMING_UHS_SDR12)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
	else if (timing == MMC_TIMING_UHS_SDR25)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
	else if (timing == MMC_TIMING_UHS_SDR50)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
	else if ((timing == MMC_TIMING_UHS_DDR50) ||
		 (timing == MMC_TIMING_MMC_DDR52))
		ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
1473 1474
	else if (timing == MMC_TIMING_MMC_HS400)
		ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
1475 1476 1477 1478
	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
}
EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);

1479
static void sdhci_do_set_ios(struct sdhci_host *host, struct mmc_ios *ios)
1480 1481 1482
{
	unsigned long flags;
	u8 ctrl;
1483
	struct mmc_host *mmc = host->mmc;
1484 1485 1486

	spin_lock_irqsave(&host->lock, flags);

A
Adrian Hunter 已提交
1487 1488
	if (host->flags & SDHCI_DEVICE_DEAD) {
		spin_unlock_irqrestore(&host->lock, flags);
1489 1490
		if (!IS_ERR(mmc->supply.vmmc) &&
		    ios->power_mode == MMC_POWER_OFF)
1491
			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
A
Adrian Hunter 已提交
1492 1493
		return;
	}
P
Pierre Ossman 已提交
1494

1495 1496 1497 1498 1499
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1500
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1501
		sdhci_reinit(host);
1502 1503
	}

1504
	if (host->version >= SDHCI_SPEC_300 &&
1505 1506
		(ios->power_mode == MMC_POWER_UP) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
1507 1508
		sdhci_enable_preset_value(host, false);

1509
	if (!ios->clock || ios->clock != host->clock) {
1510
		host->ops->set_clock(host, ios->clock);
1511
		host->clock = ios->clock;
1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523

		if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
		    host->clock) {
			host->timeout_clk = host->mmc->actual_clock ?
						host->mmc->actual_clock / 1000 :
						host->clock / 1000;
			host->mmc->max_busy_timeout =
				host->ops->get_max_timeout_count ?
				host->ops->get_max_timeout_count(host) :
				1 << 27;
			host->mmc->max_busy_timeout /= host->timeout_clk;
		}
1524
	}
1525

1526
	sdhci_set_power(host, ios->power_mode, ios->vdd);
1527

1528 1529 1530
	if (host->ops->platform_send_init_74_clocks)
		host->ops->platform_send_init_74_clocks(host, ios->power_mode);

1531
	host->ops->set_bus_width(host, ios->bus_width);
1532

1533
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1534

1535 1536 1537
	if ((ios->timing == MMC_TIMING_SD_HS ||
	     ios->timing == MMC_TIMING_MMC_HS)
	    && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
1538 1539 1540 1541
		ctrl |= SDHCI_CTRL_HISPD;
	else
		ctrl &= ~SDHCI_CTRL_HISPD;

1542
	if (host->version >= SDHCI_SPEC_300) {
1543 1544 1545
		u16 clk, ctrl_2;

		/* In case of UHS-I modes, set High Speed Enable */
1546 1547
		if ((ios->timing == MMC_TIMING_MMC_HS400) ||
		    (ios->timing == MMC_TIMING_MMC_HS200) ||
1548
		    (ios->timing == MMC_TIMING_MMC_DDR52) ||
1549
		    (ios->timing == MMC_TIMING_UHS_SDR50) ||
1550 1551
		    (ios->timing == MMC_TIMING_UHS_SDR104) ||
		    (ios->timing == MMC_TIMING_UHS_DDR50) ||
1552
		    (ios->timing == MMC_TIMING_UHS_SDR25))
1553
			ctrl |= SDHCI_CTRL_HISPD;
1554

1555
		if (!host->preset_enabled) {
1556
			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1557 1558 1559 1560
			/*
			 * We only need to set Driver Strength if the
			 * preset value enable is not set.
			 */
1561
			ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1562 1563 1564 1565 1566 1567 1568
			ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
			if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;

			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584
		} else {
			/*
			 * According to SDHC Spec v3.00, if the Preset Value
			 * Enable in the Host Control 2 register is set, we
			 * need to reset SD Clock Enable before changing High
			 * Speed Enable to avoid generating clock gliches.
			 */

			/* Reset SD Clock Enable */
			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			clk &= ~SDHCI_CLOCK_CARD_EN;
			sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

			/* Re-enable SD Clock */
1585
			host->ops->set_clock(host, host->clock);
1586
		}
1587 1588 1589 1590 1591 1592

		/* Reset SD Clock Enable */
		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		clk &= ~SDHCI_CLOCK_CARD_EN;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

1593
		host->ops->set_uhs_signaling(host, ios->timing);
1594
		host->timing = ios->timing;
1595

1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609
		if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
				((ios->timing == MMC_TIMING_UHS_SDR12) ||
				 (ios->timing == MMC_TIMING_UHS_SDR25) ||
				 (ios->timing == MMC_TIMING_UHS_SDR50) ||
				 (ios->timing == MMC_TIMING_UHS_SDR104) ||
				 (ios->timing == MMC_TIMING_UHS_DDR50))) {
			u16 preset;

			sdhci_enable_preset_value(host, true);
			preset = sdhci_get_preset_value(host);
			ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
				>> SDHCI_PRESET_DRV_SHIFT;
		}

1610
		/* Re-enable SD Clock */
1611
		host->ops->set_clock(host, host->clock);
1612 1613
	} else
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1614

1615 1616 1617 1618 1619
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1620
	if (host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1621
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
1622

1623
	mmiowb();
1624 1625 1626
	spin_unlock_irqrestore(&host->lock, flags);
}

1627 1628 1629 1630 1631 1632 1633 1634 1635
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);

	sdhci_runtime_pm_get(host);
	sdhci_do_set_ios(host, ios);
	sdhci_runtime_pm_put(host);
}

1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666
static int sdhci_do_get_cd(struct sdhci_host *host)
{
	int gpio_cd = mmc_gpio_get_cd(host->mmc);

	if (host->flags & SDHCI_DEVICE_DEAD)
		return 0;

	/* If polling/nonremovable, assume that the card is always present. */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
	    (host->mmc->caps & MMC_CAP_NONREMOVABLE))
		return 1;

	/* Try slot gpio detect */
	if (!IS_ERR_VALUE(gpio_cd))
		return !!gpio_cd;

	/* Host native card detect */
	return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
}

static int sdhci_get_cd(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	int ret;

	sdhci_runtime_pm_get(host);
	ret = sdhci_do_get_cd(host);
	sdhci_runtime_pm_put(host);
	return ret;
}

1667
static int sdhci_check_ro(struct sdhci_host *host)
1668 1669
{
	unsigned long flags;
1670
	int is_readonly;
1671 1672 1673

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1674
	if (host->flags & SDHCI_DEVICE_DEAD)
1675 1676 1677
		is_readonly = 0;
	else if (host->ops->get_ro)
		is_readonly = host->ops->get_ro(host);
P
Pierre Ossman 已提交
1678
	else
1679 1680
		is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
				& SDHCI_WRITE_PROTECT);
1681 1682 1683

	spin_unlock_irqrestore(&host->lock, flags);

1684 1685 1686
	/* This quirk needs to be replaced by a callback-function later */
	return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
		!is_readonly : is_readonly;
1687 1688
}

1689 1690
#define SAMPLE_COUNT	5

1691
static int sdhci_do_get_ro(struct sdhci_host *host)
1692 1693 1694 1695
{
	int i, ro_count;

	if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
1696
		return sdhci_check_ro(host);
1697 1698 1699

	ro_count = 0;
	for (i = 0; i < SAMPLE_COUNT; i++) {
1700
		if (sdhci_check_ro(host)) {
1701 1702 1703 1704 1705 1706 1707 1708
			if (++ro_count > SAMPLE_COUNT / 2)
				return 1;
		}
		msleep(30);
	}
	return 0;
}

1709 1710 1711 1712 1713 1714 1715 1716
static void sdhci_hw_reset(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (host->ops && host->ops->hw_reset)
		host->ops->hw_reset(host);
}

1717
static int sdhci_get_ro(struct mmc_host *mmc)
P
Pierre Ossman 已提交
1718
{
1719 1720
	struct sdhci_host *host = mmc_priv(mmc);
	int ret;
P
Pierre Ossman 已提交
1721

1722 1723 1724 1725 1726
	sdhci_runtime_pm_get(host);
	ret = sdhci_do_get_ro(host);
	sdhci_runtime_pm_put(host);
	return ret;
}
P
Pierre Ossman 已提交
1727

1728 1729
static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
{
1730
	if (!(host->flags & SDHCI_DEVICE_DEAD)) {
1731
		if (enable)
1732
			host->ier |= SDHCI_INT_CARD_INT;
1733
		else
1734 1735 1736 1737
			host->ier &= ~SDHCI_INT_CARD_INT;

		sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
		sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
1738 1739
		mmiowb();
	}
1740 1741 1742 1743 1744 1745
}

static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
P
Pierre Ossman 已提交
1746

1747 1748
	sdhci_runtime_pm_get(host);

1749
	spin_lock_irqsave(&host->lock, flags);
1750 1751 1752 1753 1754
	if (enable)
		host->flags |= SDHCI_SDIO_IRQ_ENABLED;
	else
		host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;

1755
	sdhci_enable_sdio_irq_nolock(host, enable);
P
Pierre Ossman 已提交
1756
	spin_unlock_irqrestore(&host->lock, flags);
1757 1758

	sdhci_runtime_pm_put(host);
P
Pierre Ossman 已提交
1759 1760
}

1761
static int sdhci_do_start_signal_voltage_switch(struct sdhci_host *host,
1762
						struct mmc_ios *ios)
1763
{
1764
	struct mmc_host *mmc = host->mmc;
1765
	u16 ctrl;
1766
	int ret;
1767

1768 1769 1770 1771 1772 1773
	/*
	 * Signal Voltage Switching is only applicable for Host Controllers
	 * v3.00 and above.
	 */
	if (host->version < SDHCI_SPEC_300)
		return 0;
1774

1775 1776
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

1777
	switch (ios->signal_voltage) {
1778 1779 1780 1781
	case MMC_SIGNAL_VOLTAGE_330:
		/* Set 1.8V Signal Enable in the Host Control2 register to 0 */
		ctrl &= ~SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1782

1783 1784 1785
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc, 2700000,
						    3600000);
1786
			if (ret) {
J
Joe Perches 已提交
1787 1788
				pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
					mmc_hostname(mmc));
1789 1790 1791 1792 1793
				return -EIO;
			}
		}
		/* Wait for 5ms */
		usleep_range(5000, 5500);
1794

1795 1796 1797 1798
		/* 3.3V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_VDD_180))
			return 0;
1799

J
Joe Perches 已提交
1800 1801
		pr_warn("%s: 3.3V regulator output did not became stable\n",
			mmc_hostname(mmc));
1802 1803 1804

		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_180:
1805 1806
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc,
1807 1808
					1700000, 1950000);
			if (ret) {
J
Joe Perches 已提交
1809 1810
				pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
					mmc_hostname(mmc));
1811 1812 1813
				return -EIO;
			}
		}
1814 1815 1816 1817 1818

		/*
		 * Enable 1.8V Signal Enable in the Host Control2
		 * register
		 */
1819 1820
		ctrl |= SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1821

1822 1823 1824 1825
		/* Some controller need to do more when switching */
		if (host->ops->voltage_switch)
			host->ops->voltage_switch(host);

1826 1827 1828 1829
		/* 1.8V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (ctrl & SDHCI_CTRL_VDD_180)
			return 0;
1830

J
Joe Perches 已提交
1831 1832
		pr_warn("%s: 1.8V regulator output did not became stable\n",
			mmc_hostname(mmc));
1833

1834 1835
		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_120:
1836 1837 1838
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc, 1100000,
						    1300000);
1839
			if (ret) {
J
Joe Perches 已提交
1840 1841
				pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
					mmc_hostname(mmc));
1842
				return -EIO;
1843 1844
			}
		}
1845
		return 0;
1846
	default:
1847 1848
		/* No signal voltage switch required */
		return 0;
1849
	}
1850 1851
}

1852
static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
1853
	struct mmc_ios *ios)
1854 1855 1856 1857 1858 1859 1860
{
	struct sdhci_host *host = mmc_priv(mmc);
	int err;

	if (host->version < SDHCI_SPEC_300)
		return 0;
	sdhci_runtime_pm_get(host);
1861
	err = sdhci_do_start_signal_voltage_switch(host, ios);
1862 1863 1864 1865
	sdhci_runtime_pm_put(host);
	return err;
}

1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878
static int sdhci_card_busy(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	u32 present_state;

	sdhci_runtime_pm_get(host);
	/* Check whether DAT[3:0] is 0000 */
	present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
	sdhci_runtime_pm_put(host);

	return !(present_state & SDHCI_DATA_LVL_MASK);
}

1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890
static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);
	host->flags |= SDHCI_HS400_TUNING;
	spin_unlock_irqrestore(&host->lock, flags);

	return 0;
}

1891
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
1892
{
1893
	struct sdhci_host *host = mmc_priv(mmc);
1894 1895 1896
	u16 ctrl;
	int tuning_loop_counter = MAX_TUNING_LOOP;
	int err = 0;
1897
	unsigned long flags;
1898
	unsigned int tuning_count = 0;
1899
	bool hs400_tuning;
1900

1901
	sdhci_runtime_pm_get(host);
1902
	spin_lock_irqsave(&host->lock, flags);
1903

1904 1905 1906
	hs400_tuning = host->flags & SDHCI_HS400_TUNING;
	host->flags &= ~SDHCI_HS400_TUNING;

1907 1908 1909
	if (host->tuning_mode == SDHCI_TUNING_MODE_1)
		tuning_count = host->tuning_count;

1910
	/*
1911 1912
	 * The Host Controller needs tuning only in case of SDR104 mode
	 * and for SDR50 mode when Use Tuning for SDR50 is set in the
1913
	 * Capabilities register.
1914 1915
	 * If the Host Controller supports the HS200 mode then the
	 * tuning function has to be executed.
1916
	 */
1917
	switch (host->timing) {
1918
	/* HS400 tuning is done in HS200 mode */
1919
	case MMC_TIMING_MMC_HS400:
1920 1921 1922
		err = -EINVAL;
		goto out_unlock;

1923
	case MMC_TIMING_MMC_HS200:
1924 1925 1926 1927 1928 1929 1930 1931
		/*
		 * Periodic re-tuning for HS400 is not expected to be needed, so
		 * disable it here.
		 */
		if (hs400_tuning)
			tuning_count = 0;
		break;

1932 1933 1934 1935 1936 1937 1938 1939 1940 1941
	case MMC_TIMING_UHS_SDR104:
		break;

	case MMC_TIMING_UHS_SDR50:
		if (host->flags & SDHCI_SDR50_NEEDS_TUNING ||
		    host->flags & SDHCI_SDR104_NEEDS_TUNING)
			break;
		/* FALLTHROUGH */

	default:
1942
		goto out_unlock;
1943 1944
	}

1945
	if (host->ops->platform_execute_tuning) {
1946
		spin_unlock_irqrestore(&host->lock, flags);
1947 1948 1949 1950 1951
		err = host->ops->platform_execute_tuning(host, opcode);
		sdhci_runtime_pm_put(host);
		return err;
	}

1952 1953
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl |= SDHCI_CTRL_EXEC_TUNING;
1954 1955
	if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
		ctrl |= SDHCI_CTRL_TUNED_CLK;
1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

	/*
	 * As per the Host Controller spec v3.00, tuning command
	 * generates Buffer Read Ready interrupt, so enable that.
	 *
	 * Note: The spec clearly says that when tuning sequence
	 * is being performed, the controller does not generate
	 * interrupts other than Buffer Read Ready interrupt. But
	 * to make sure we don't hit a controller bug, we _only_
	 * enable Buffer Read Ready interrupt here.
	 */
1968 1969
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
1970 1971 1972 1973 1974 1975 1976

	/*
	 * Issue CMD19 repeatedly till Execute Tuning is set to 0 or the number
	 * of loops reaches 40 times or a timeout of 150ms occurs.
	 */
	do {
		struct mmc_command cmd = {0};
1977
		struct mmc_request mrq = {NULL};
1978

1979
		cmd.opcode = opcode;
1980 1981 1982 1983 1984 1985
		cmd.arg = 0;
		cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
		cmd.retries = 0;
		cmd.data = NULL;
		cmd.error = 0;

1986 1987 1988
		if (tuning_loop_counter-- == 0)
			break;

1989 1990 1991 1992 1993 1994 1995 1996
		mrq.cmd = &cmd;
		host->mrq = &mrq;

		/*
		 * In response to CMD19, the card sends 64 bytes of tuning
		 * block to the Host Controller. So we set the block size
		 * to 64 here.
		 */
1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007
		if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200) {
			if (mmc->ios.bus_width == MMC_BUS_WIDTH_8)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128),
					     SDHCI_BLOCK_SIZE);
			else if (mmc->ios.bus_width == MMC_BUS_WIDTH_4)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
					     SDHCI_BLOCK_SIZE);
		} else {
			sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
				     SDHCI_BLOCK_SIZE);
		}
2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021

		/*
		 * The tuning block is sent by the card to the host controller.
		 * So we set the TRNS_READ bit in the Transfer Mode register.
		 * This also takes care of setting DMA Enable and Multi Block
		 * Select in the same register to 0.
		 */
		sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);

		sdhci_send_command(host, &cmd);

		host->cmd = NULL;
		host->mrq = NULL;

2022
		spin_unlock_irqrestore(&host->lock, flags);
2023 2024 2025 2026
		/* Wait for Buffer Read Ready interrupt */
		wait_event_interruptible_timeout(host->buf_ready_int,
					(host->tuning_done == 1),
					msecs_to_jiffies(50));
2027
		spin_lock_irqsave(&host->lock, flags);
2028 2029

		if (!host->tuning_done) {
2030
			pr_info(DRIVER_NAME ": Timeout waiting for "
2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045
				"Buffer Read Ready interrupt during tuning "
				"procedure, falling back to fixed sampling "
				"clock\n");
			ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
			ctrl &= ~SDHCI_CTRL_TUNED_CLK;
			ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
			sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

			err = -EIO;
			goto out;
		}

		host->tuning_done = 0;

		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2046 2047 2048 2049

		/* eMMC spec does not require a delay between tuning cycles */
		if (opcode == MMC_SEND_TUNING_BLOCK)
			mdelay(1);
2050 2051 2052 2053 2054 2055
	} while (ctrl & SDHCI_CTRL_EXEC_TUNING);

	/*
	 * The Host Driver has exhausted the maximum number of loops allowed,
	 * so use fixed sampling frequency.
	 */
2056
	if (tuning_loop_counter < 0) {
2057 2058
		ctrl &= ~SDHCI_CTRL_TUNED_CLK;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2059 2060 2061 2062 2063
	}
	if (!(ctrl & SDHCI_CTRL_TUNED_CLK)) {
		pr_info(DRIVER_NAME ": Tuning procedure"
			" failed, falling back to fixed sampling"
			" clock\n");
2064
		err = -EIO;
2065 2066 2067
	}

out:
2068 2069 2070
	host->flags &= ~SDHCI_NEEDS_RETUNING;

	if (tuning_count) {
2071
		host->flags |= SDHCI_USING_RETUNING_TIMER;
2072
		mod_timer(&host->tuning_timer, jiffies + tuning_count * HZ);
2073 2074 2075 2076 2077 2078 2079
	}

	/*
	 * In case tuning fails, host controllers which support re-tuning can
	 * try tuning again at a later time, when the re-tuning timer expires.
	 * So for these controllers, we return 0. Since there might be other
	 * controllers who do not have this capability, we return error for
2080 2081
	 * them. SDHCI_USING_RETUNING_TIMER means the host is currently using
	 * a retuning timer to do the retuning for the card.
2082
	 */
2083
	if (err && (host->flags & SDHCI_USING_RETUNING_TIMER))
2084 2085
		err = 0;

2086 2087
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2088
out_unlock:
2089
	spin_unlock_irqrestore(&host->lock, flags);
2090
	sdhci_runtime_pm_put(host);
2091 2092 2093 2094

	return err;
}

2095 2096

static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2097 2098 2099 2100 2101 2102 2103 2104 2105
{
	/* Host Controller v3.00 defines preset value registers */
	if (host->version < SDHCI_SPEC_300)
		return;

	/*
	 * We only enable or disable Preset Value if they are not already
	 * enabled or disabled respectively. Otherwise, we bail out.
	 */
2106 2107 2108 2109 2110 2111 2112 2113
	if (host->preset_enabled != enable) {
		u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

		if (enable)
			ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
		else
			ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

2114
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2115 2116 2117 2118 2119 2120 2121

		if (enable)
			host->flags |= SDHCI_PV_ENABLED;
		else
			host->flags &= ~SDHCI_PV_ENABLED;

		host->preset_enabled = enable;
2122
	}
2123 2124
}

2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195
static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
				int err)
{
	struct sdhci_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

	if (host->flags & SDHCI_REQ_USE_DMA) {
		if (data->host_cookie)
			dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
					 data->flags & MMC_DATA_WRITE ?
					 DMA_TO_DEVICE : DMA_FROM_DEVICE);
		mrq->data->host_cookie = 0;
	}
}

static int sdhci_pre_dma_transfer(struct sdhci_host *host,
				       struct mmc_data *data,
				       struct sdhci_host_next *next)
{
	int sg_count;

	if (!next && data->host_cookie &&
	    data->host_cookie != host->next_data.cookie) {
		pr_debug(DRIVER_NAME "[%s] invalid cookie: %d, next-cookie %d\n",
			__func__, data->host_cookie, host->next_data.cookie);
		data->host_cookie = 0;
	}

	/* Check if next job is already prepared */
	if (next ||
	    (!next && data->host_cookie != host->next_data.cookie)) {
		sg_count = dma_map_sg(mmc_dev(host->mmc), data->sg,
				     data->sg_len,
				     data->flags & MMC_DATA_WRITE ?
				     DMA_TO_DEVICE : DMA_FROM_DEVICE);

	} else {
		sg_count = host->next_data.sg_count;
		host->next_data.sg_count = 0;
	}


	if (sg_count == 0)
		return -EINVAL;

	if (next) {
		next->sg_count = sg_count;
		data->host_cookie = ++next->cookie < 0 ? 1 : next->cookie;
	} else
		host->sg_count = sg_count;

	return sg_count;
}

static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
			       bool is_first_req)
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (mrq->data->host_cookie) {
		mrq->data->host_cookie = 0;
		return;
	}

	if (host->flags & SDHCI_REQ_USE_DMA)
		if (sdhci_pre_dma_transfer(host,
					mrq->data,
					&host->next_data) < 0)
			mrq->data->host_cookie = 0;
}

2196
static void sdhci_card_event(struct mmc_host *mmc)
2197
{
2198
	struct sdhci_host *host = mmc_priv(mmc);
2199
	unsigned long flags;
2200
	int present;
2201

2202 2203 2204 2205
	/* First check if client has provided their own card event */
	if (host->ops->card_event)
		host->ops->card_event(host);

2206 2207
	present = sdhci_do_get_cd(host);

2208 2209
	spin_lock_irqsave(&host->lock, flags);

2210
	/* Check host->mrq first in case we are runtime suspended */
2211
	if (host->mrq && !present) {
2212
		pr_err("%s: Card removed during transfer!\n",
2213
			mmc_hostname(host->mmc));
2214
		pr_err("%s: Resetting controller.\n",
2215
			mmc_hostname(host->mmc));
2216

2217 2218
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2219

2220 2221
		host->mrq->cmd->error = -ENOMEDIUM;
		tasklet_schedule(&host->finish_tasklet);
2222 2223 2224
	}

	spin_unlock_irqrestore(&host->lock, flags);
2225 2226 2227 2228
}

static const struct mmc_host_ops sdhci_ops = {
	.request	= sdhci_request,
2229 2230
	.post_req	= sdhci_post_req,
	.pre_req	= sdhci_pre_req,
2231
	.set_ios	= sdhci_set_ios,
2232
	.get_cd		= sdhci_get_cd,
2233 2234 2235 2236
	.get_ro		= sdhci_get_ro,
	.hw_reset	= sdhci_hw_reset,
	.enable_sdio_irq = sdhci_enable_sdio_irq,
	.start_signal_voltage_switch	= sdhci_start_signal_voltage_switch,
2237
	.prepare_hs400_tuning		= sdhci_prepare_hs400_tuning,
2238 2239
	.execute_tuning			= sdhci_execute_tuning,
	.card_event			= sdhci_card_event,
2240
	.card_busy	= sdhci_card_busy,
2241 2242 2243 2244 2245 2246 2247 2248
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

2249 2250 2251 2252 2253 2254 2255 2256
static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;
	struct mmc_request *mrq;

	host = (struct sdhci_host*)param;

2257 2258
	spin_lock_irqsave(&host->lock, flags);

2259 2260 2261 2262
        /*
         * If this tasklet gets rescheduled while running, it will
         * be run again afterwards but without any active request.
         */
2263 2264
	if (!host->mrq) {
		spin_unlock_irqrestore(&host->lock, flags);
2265
		return;
2266
	}
2267 2268 2269 2270 2271 2272 2273 2274 2275

	del_timer(&host->timer);

	mrq = host->mrq;

	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
P
Pierre Ossman 已提交
2276
	if (!(host->flags & SDHCI_DEVICE_DEAD) &&
2277
	    ((mrq->cmd && mrq->cmd->error) ||
2278 2279 2280 2281
	     (mrq->sbc && mrq->sbc->error) ||
	     (mrq->data && ((mrq->data->error && !mrq->data->stop) ||
			    (mrq->data->stop && mrq->data->stop->error))) ||
	     (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
2282 2283

		/* Some controllers need this kick or reset won't work here */
2284
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
2285
			/* This is to force an update */
2286
			host->ops->set_clock(host, host->clock);
2287 2288 2289

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
2290 2291
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2292 2293 2294 2295 2296 2297
	}

	host->mrq = NULL;
	host->cmd = NULL;
	host->data = NULL;

2298
#ifndef SDHCI_USE_LEDS_CLASS
2299
	sdhci_deactivate_led(host);
2300
#endif
2301

2302
	mmiowb();
2303 2304 2305
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
2306
	sdhci_runtime_pm_put(host);
2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318
}

static void sdhci_timeout_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)data;

	spin_lock_irqsave(&host->lock, flags);

	if (host->mrq) {
2319
		pr_err("%s: Timeout waiting for hardware "
P
Pierre Ossman 已提交
2320
			"interrupt.\n", mmc_hostname(host->mmc));
2321 2322 2323
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
2324
			host->data->error = -ETIMEDOUT;
2325 2326 2327
			sdhci_finish_data(host);
		} else {
			if (host->cmd)
P
Pierre Ossman 已提交
2328
				host->cmd->error = -ETIMEDOUT;
2329
			else
P
Pierre Ossman 已提交
2330
				host->mrq->cmd->error = -ETIMEDOUT;
2331 2332 2333 2334 2335

			tasklet_schedule(&host->finish_tasklet);
		}
	}

2336
	mmiowb();
2337 2338 2339
	spin_unlock_irqrestore(&host->lock, flags);
}

2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353
static void sdhci_tuning_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host *)data;

	spin_lock_irqsave(&host->lock, flags);

	host->flags |= SDHCI_NEEDS_RETUNING;

	spin_unlock_irqrestore(&host->lock, flags);
}

2354 2355 2356 2357 2358 2359
/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

2360
static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask, u32 *mask)
2361 2362 2363 2364
{
	BUG_ON(intmask == 0);

	if (!host->cmd) {
2365
		pr_err("%s: Got command interrupt 0x%08x even "
2366 2367
			"though no command operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
2368 2369 2370 2371
		sdhci_dumpregs(host);
		return;
	}

2372
	if (intmask & SDHCI_INT_TIMEOUT)
P
Pierre Ossman 已提交
2373 2374 2375 2376
		host->cmd->error = -ETIMEDOUT;
	else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
			SDHCI_INT_INDEX))
		host->cmd->error = -EILSEQ;
2377

2378
	if (host->cmd->error) {
2379
		tasklet_schedule(&host->finish_tasklet);
2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397
		return;
	}

	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * Unfortunately this is overloaded on the "data complete"
	 * interrupt, so we need to take some care when handling
	 * it.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
	if (host->cmd->flags & MMC_RSP_BUSY) {
		if (host->cmd->data)
			DBG("Cannot wait for busy signal when also "
				"doing a data transfer");
2398 2399 2400 2401
		else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ)
				&& !host->busy_handle) {
			/* Mark that command complete before busy is ended */
			host->busy_handle = 1;
2402
			return;
2403
		}
2404 2405 2406

		/* The controller does not support the end-of-busy IRQ,
		 * fall through and take the SDHCI_INT_RESPONSE */
2407 2408 2409
	} else if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
		   host->cmd->opcode == MMC_STOP_TRANSMISSION && !host->data) {
		*mask &= ~SDHCI_INT_DATA_END;
2410 2411 2412
	}

	if (intmask & SDHCI_INT_RESPONSE)
2413
		sdhci_finish_command(host);
2414 2415
}

2416
#ifdef CONFIG_MMC_DEBUG
2417
static void sdhci_adma_show_error(struct sdhci_host *host)
2418 2419
{
	const char *name = mmc_hostname(host->mmc);
2420
	void *desc = host->adma_table;
2421 2422 2423 2424

	sdhci_dumpregs(host);

	while (true) {
2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437
		struct sdhci_adma2_64_desc *dma_desc = desc;

		if (host->flags & SDHCI_USE_64_BIT_DMA)
			DBG("%s: %p: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    name, desc, le32_to_cpu(dma_desc->addr_hi),
			    le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
		else
			DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    name, desc, le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
2438

2439
		desc += host->desc_sz;
2440

2441
		if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
2442 2443 2444 2445
			break;
	}
}
#else
2446
static void sdhci_adma_show_error(struct sdhci_host *host) { }
2447 2448
#endif

2449 2450
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
2451
	u32 command;
2452 2453
	BUG_ON(intmask == 0);

2454 2455
	/* CMD19 generates _only_ Buffer Read Ready interrupt */
	if (intmask & SDHCI_INT_DATA_AVAIL) {
2456 2457 2458
		command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
		if (command == MMC_SEND_TUNING_BLOCK ||
		    command == MMC_SEND_TUNING_BLOCK_HS200) {
2459 2460 2461 2462 2463 2464
			host->tuning_done = 1;
			wake_up(&host->buf_ready_int);
			return;
		}
	}

2465 2466
	if (!host->data) {
		/*
2467 2468 2469
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
2470
		 */
2471
		if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
2472 2473 2474 2475 2476
			if (intmask & SDHCI_INT_DATA_TIMEOUT) {
				host->cmd->error = -ETIMEDOUT;
				tasklet_schedule(&host->finish_tasklet);
				return;
			}
2477
			if (intmask & SDHCI_INT_DATA_END) {
2478 2479 2480 2481 2482 2483 2484 2485 2486
				/*
				 * Some cards handle busy-end interrupt
				 * before the command completed, so make
				 * sure we do things in the proper order.
				 */
				if (host->busy_handle)
					sdhci_finish_command(host);
				else
					host->busy_handle = 1;
2487 2488 2489
				return;
			}
		}
2490

2491
		pr_err("%s: Got data interrupt 0x%08x even "
2492 2493
			"though no data operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
2494 2495 2496 2497 2498 2499
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
2500
		host->data->error = -ETIMEDOUT;
2501 2502 2503 2504 2505
	else if (intmask & SDHCI_INT_DATA_END_BIT)
		host->data->error = -EILSEQ;
	else if ((intmask & SDHCI_INT_DATA_CRC) &&
		SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
			!= MMC_BUS_TEST_R)
P
Pierre Ossman 已提交
2506
		host->data->error = -EILSEQ;
2507
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
2508
		pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
2509
		sdhci_adma_show_error(host);
2510
		host->data->error = -EIO;
2511 2512
		if (host->ops->adma_workaround)
			host->ops->adma_workaround(host, intmask);
2513
	}
2514

P
Pierre Ossman 已提交
2515
	if (host->data->error)
2516 2517
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
2518
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
2519 2520
			sdhci_transfer_pio(host);

2521 2522 2523 2524
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
2525 2526 2527 2528
		 *
		 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
		 * should return a valid address to continue from, but as
		 * some controllers are faulty, don't trust them.
2529
		 */
2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546
		if (intmask & SDHCI_INT_DMA_END) {
			u32 dmastart, dmanow;
			dmastart = sg_dma_address(host->data->sg);
			dmanow = dmastart + host->data->bytes_xfered;
			/*
			 * Force update to the next DMA block boundary.
			 */
			dmanow = (dmanow &
				~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
				SDHCI_DEFAULT_BOUNDARY_SIZE;
			host->data->bytes_xfered = dmanow - dmastart;
			DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
				" next 0x%08x\n",
				mmc_hostname(host->mmc), dmastart,
				host->data->bytes_xfered, dmanow);
			sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
		}
2547

2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559
		if (intmask & SDHCI_INT_DATA_END) {
			if (host->cmd) {
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
2560 2561 2562
	}
}

2563
static irqreturn_t sdhci_irq(int irq, void *dev_id)
2564
{
2565
	irqreturn_t result = IRQ_NONE;
2566
	struct sdhci_host *host = dev_id;
2567
	u32 intmask, mask, unexpected = 0;
2568
	int max_loops = 16;
2569 2570 2571

	spin_lock(&host->lock);

2572
	if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
2573
		spin_unlock(&host->lock);
2574
		return IRQ_NONE;
2575 2576
	}

2577
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
2578
	if (!intmask || intmask == 0xffffffff) {
2579 2580 2581 2582
		result = IRQ_NONE;
		goto out;
	}

2583 2584 2585 2586 2587
	do {
		/* Clear selected interrupts. */
		mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
				  SDHCI_INT_BUS_POWER);
		sdhci_writel(host, mask, SDHCI_INT_STATUS);
2588

2589 2590
		DBG("*** %s got interrupt: 0x%08x\n",
			mmc_hostname(host->mmc), intmask);
2591

2592 2593 2594
		if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
			u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
2595

2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606
			/*
			 * There is a observation on i.mx esdhc.  INSERT
			 * bit will be immediately set again when it gets
			 * cleared, if a card is inserted.  We have to mask
			 * the irq to prevent interrupt storm which will
			 * freeze the system.  And the REMOVE gets the
			 * same situation.
			 *
			 * More testing are needed here to ensure it works
			 * for other platforms though.
			 */
2607 2608 2609 2610 2611 2612
			host->ier &= ~(SDHCI_INT_CARD_INSERT |
				       SDHCI_INT_CARD_REMOVE);
			host->ier |= present ? SDHCI_INT_CARD_REMOVE :
					       SDHCI_INT_CARD_INSERT;
			sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
			sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2613 2614 2615

			sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
				     SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
2616 2617 2618 2619

			host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
						       SDHCI_INT_CARD_REMOVE);
			result = IRQ_WAKE_THREAD;
2620
		}
2621

2622
		if (intmask & SDHCI_INT_CMD_MASK)
2623 2624
			sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK,
				      &intmask);
2625

2626 2627
		if (intmask & SDHCI_INT_DATA_MASK)
			sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2628

2629 2630 2631
		if (intmask & SDHCI_INT_BUS_POWER)
			pr_err("%s: Card is consuming too much power!\n",
				mmc_hostname(host->mmc));
2632

2633 2634 2635 2636 2637
		if (intmask & SDHCI_INT_CARD_INT) {
			sdhci_enable_sdio_irq_nolock(host, false);
			host->thread_isr |= SDHCI_INT_CARD_INT;
			result = IRQ_WAKE_THREAD;
		}
P
Pierre Ossman 已提交
2638

2639 2640 2641 2642
		intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
			     SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
			     SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
			     SDHCI_INT_CARD_INT);
P
Pierre Ossman 已提交
2643

2644 2645 2646 2647
		if (intmask) {
			unexpected |= intmask;
			sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		}
2648

2649 2650
		if (result == IRQ_NONE)
			result = IRQ_HANDLED;
2651

2652 2653
		intmask = sdhci_readl(host, SDHCI_INT_STATUS);
	} while (intmask && --max_loops);
2654 2655 2656
out:
	spin_unlock(&host->lock);

2657 2658 2659 2660 2661
	if (unexpected) {
		pr_err("%s: Unexpected interrupt 0x%08x.\n",
			   mmc_hostname(host->mmc), unexpected);
		sdhci_dumpregs(host);
	}
P
Pierre Ossman 已提交
2662

2663 2664 2665
	return result;
}

2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676
static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
{
	struct sdhci_host *host = dev_id;
	unsigned long flags;
	u32 isr;

	spin_lock_irqsave(&host->lock, flags);
	isr = host->thread_isr;
	host->thread_isr = 0;
	spin_unlock_irqrestore(&host->lock, flags);

2677 2678 2679 2680 2681
	if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
		sdhci_card_event(host->mmc);
		mmc_detect_change(host->mmc, msecs_to_jiffies(200));
	}

2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693
	if (isr & SDHCI_INT_CARD_INT) {
		sdio_run_irqs(host->mmc);

		spin_lock_irqsave(&host->lock, flags);
		if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
			sdhci_enable_sdio_irq_nolock(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}

	return isr ? IRQ_HANDLED : IRQ_NONE;
}

2694 2695 2696 2697 2698 2699 2700
/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM
K
Kevin Liu 已提交
2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715
void sdhci_enable_irq_wakeups(struct sdhci_host *host)
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val |= mask ;
	/* Avoid fake wake up */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);

2716
static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
K
Kevin Liu 已提交
2717 2718 2719 2720 2721 2722 2723 2724 2725
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
2726

2727
int sdhci_suspend_host(struct sdhci_host *host)
2728
{
2729 2730
	sdhci_disable_card_detection(host);

2731
	/* Disable tuning since we are suspending */
2732
	if (host->flags & SDHCI_USING_RETUNING_TIMER) {
2733
		del_timer_sync(&host->tuning_timer);
2734 2735 2736
		host->flags &= ~SDHCI_NEEDS_RETUNING;
	}

K
Kevin Liu 已提交
2737
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
2738 2739 2740
		host->ier = 0;
		sdhci_writel(host, 0, SDHCI_INT_ENABLE);
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
K
Kevin Liu 已提交
2741 2742 2743 2744 2745
		free_irq(host->irq, host);
	} else {
		sdhci_enable_irq_wakeups(host);
		enable_irq_wake(host->irq);
	}
2746
	return 0;
2747 2748
}

2749
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
2750

2751 2752
int sdhci_resume_host(struct sdhci_host *host)
{
2753
	int ret = 0;
2754

2755
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2756 2757 2758
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
2759

K
Kevin Liu 已提交
2760
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
2761 2762 2763
		ret = request_threaded_irq(host->irq, sdhci_irq,
					   sdhci_thread_irq, IRQF_SHARED,
					   mmc_hostname(host->mmc), host);
K
Kevin Liu 已提交
2764 2765 2766 2767 2768 2769
		if (ret)
			return ret;
	} else {
		sdhci_disable_irq_wakeups(host);
		disable_irq_wake(host->irq);
	}
2770

2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781
	if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
	    (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
		/* Card keeps power but host controller does not */
		sdhci_init(host, 0);
		host->pwr = 0;
		host->clock = 0;
		sdhci_do_set_ios(host, &host->mmc->ios);
	} else {
		sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
		mmiowb();
	}
2782

2783 2784
	sdhci_enable_card_detection(host);

2785
	/* Set the re-tuning expiration flag */
2786
	if (host->flags & SDHCI_USING_RETUNING_TIMER)
2787 2788
		host->flags |= SDHCI_NEEDS_RETUNING;

2789
	return ret;
2790 2791
}

2792
EXPORT_SYMBOL_GPL(sdhci_resume_host);
2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804

static int sdhci_runtime_pm_get(struct sdhci_host *host)
{
	return pm_runtime_get_sync(host->mmc->parent);
}

static int sdhci_runtime_pm_put(struct sdhci_host *host)
{
	pm_runtime_mark_last_busy(host->mmc->parent);
	return pm_runtime_put_autosuspend(host->mmc->parent);
}

2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
	if (host->runtime_suspended || host->bus_on)
		return;
	host->bus_on = true;
	pm_runtime_get_noresume(host->mmc->parent);
}

static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
	if (host->runtime_suspended || !host->bus_on)
		return;
	host->bus_on = false;
	pm_runtime_put_noidle(host->mmc->parent);
}

2821 2822 2823 2824 2825
int sdhci_runtime_suspend_host(struct sdhci_host *host)
{
	unsigned long flags;

	/* Disable tuning since we are suspending */
2826
	if (host->flags & SDHCI_USING_RETUNING_TIMER) {
2827 2828 2829 2830 2831
		del_timer_sync(&host->tuning_timer);
		host->flags &= ~SDHCI_NEEDS_RETUNING;
	}

	spin_lock_irqsave(&host->lock, flags);
2832 2833 2834
	host->ier &= SDHCI_INT_CARD_INT;
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2835 2836
	spin_unlock_irqrestore(&host->lock, flags);

2837
	synchronize_hardirq(host->irq);
2838 2839 2840 2841 2842

	spin_lock_irqsave(&host->lock, flags);
	host->runtime_suspended = true;
	spin_unlock_irqrestore(&host->lock, flags);

2843
	return 0;
2844 2845 2846 2847 2848 2849
}
EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);

int sdhci_runtime_resume_host(struct sdhci_host *host)
{
	unsigned long flags;
2850
	int host_flags = host->flags;
2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861

	if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}

	sdhci_init(host, 0);

	/* Force clock and power re-program */
	host->pwr = 0;
	host->clock = 0;
2862
	sdhci_do_start_signal_voltage_switch(host, &host->mmc->ios);
2863 2864
	sdhci_do_set_ios(host, &host->mmc->ios);

2865 2866 2867 2868 2869 2870
	if ((host_flags & SDHCI_PV_ENABLED) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
		spin_lock_irqsave(&host->lock, flags);
		sdhci_enable_preset_value(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}
2871 2872

	/* Set the re-tuning expiration flag */
2873
	if (host->flags & SDHCI_USING_RETUNING_TIMER)
2874 2875 2876 2877 2878 2879 2880
		host->flags |= SDHCI_NEEDS_RETUNING;

	spin_lock_irqsave(&host->lock, flags);

	host->runtime_suspended = false;

	/* Enable SDIO IRQ */
2881
	if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
2882 2883 2884 2885 2886 2887 2888
		sdhci_enable_sdio_irq_nolock(host, true);

	/* Enable Card Detection */
	sdhci_enable_card_detection(host);

	spin_unlock_irqrestore(&host->lock, flags);

2889
	return 0;
2890 2891 2892
}
EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);

2893
#endif /* CONFIG_PM */
2894

2895 2896
/*****************************************************************************\
 *                                                                           *
2897
 * Device allocation/registration                                            *
2898 2899 2900
 *                                                                           *
\*****************************************************************************/

2901 2902
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
2903 2904 2905 2906
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

2907
	WARN_ON(dev == NULL);
2908

2909
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
2910
	if (!mmc)
2911
		return ERR_PTR(-ENOMEM);
2912 2913 2914 2915

	host = mmc_priv(mmc);
	host->mmc = mmc;

2916 2917
	return host;
}
2918

2919
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
2920

2921 2922 2923
int sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc;
2924
	u32 caps[2] = {0, 0};
2925 2926
	u32 max_current_caps;
	unsigned int ocr_avail;
2927
	unsigned int override_timeout_clk;
2928
	int ret;
2929

2930 2931 2932
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
2933

2934
	mmc = host->mmc;
2935

2936 2937
	if (debug_quirks)
		host->quirks = debug_quirks;
2938 2939
	if (debug_quirks2)
		host->quirks2 = debug_quirks2;
2940

2941 2942
	override_timeout_clk = host->timeout_clk;

2943
	sdhci_do_reset(host, SDHCI_RESET_ALL);
2944

2945
	host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
2946 2947
	host->version = (host->version & SDHCI_SPEC_VER_MASK)
				>> SDHCI_SPEC_VER_SHIFT;
2948
	if (host->version > SDHCI_SPEC_300) {
2949
		pr_err("%s: Unknown controller version (%d). "
2950
			"You may experience problems.\n", mmc_hostname(mmc),
2951
			host->version);
2952 2953
	}

2954
	caps[0] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ? host->caps :
2955
		sdhci_readl(host, SDHCI_CAPABILITIES);
2956

2957 2958 2959 2960
	if (host->version >= SDHCI_SPEC_300)
		caps[1] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ?
			host->caps1 :
			sdhci_readl(host, SDHCI_CAPABILITIES_1);
2961

2962
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
2963
		host->flags |= SDHCI_USE_SDMA;
2964
	else if (!(caps[0] & SDHCI_CAN_DO_SDMA))
2965
		DBG("Controller doesn't have SDMA capability\n");
2966
	else
2967
		host->flags |= SDHCI_USE_SDMA;
2968

2969
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
2970
		(host->flags & SDHCI_USE_SDMA)) {
R
Rolf Eike Beer 已提交
2971
		DBG("Disabling DMA as it is marked broken\n");
2972
		host->flags &= ~SDHCI_USE_SDMA;
2973 2974
	}

2975 2976
	if ((host->version >= SDHCI_SPEC_200) &&
		(caps[0] & SDHCI_CAN_DO_ADMA2))
2977
		host->flags |= SDHCI_USE_ADMA;
2978 2979 2980 2981 2982 2983 2984

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

2985 2986 2987 2988 2989 2990 2991 2992 2993 2994
	/*
	 * It is assumed that a 64-bit capable device has set a 64-bit DMA mask
	 * and *must* do 64-bit DMA.  A driver has the opportunity to change
	 * that during the first call to ->enable_dma().  Similarly
	 * SDHCI_QUIRK2_BROKEN_64_BIT_DMA must be left to the drivers to
	 * implement.
	 */
	if (sdhci_readl(host, SDHCI_CAPABILITIES) & SDHCI_CAN_64BIT)
		host->flags |= SDHCI_USE_64_BIT_DMA;

2995
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2996 2997
		if (host->ops->enable_dma) {
			if (host->ops->enable_dma(host)) {
J
Joe Perches 已提交
2998
				pr_warn("%s: No suitable DMA available - falling back to PIO\n",
2999
					mmc_hostname(mmc));
3000 3001
				host->flags &=
					~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
3002
			}
3003 3004 3005
		}
	}

3006 3007 3008 3009
	/* SDMA does not support 64-bit DMA */
	if (host->flags & SDHCI_USE_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_SDMA;

3010 3011
	if (host->flags & SDHCI_USE_ADMA) {
		/*
3012 3013 3014 3015
		 * The DMA descriptor table size is calculated as the maximum
		 * number of segments times 2, to allow for an alignment
		 * descriptor for each segment, plus 1 for a nop end descriptor,
		 * all multipled by the descriptor size.
3016
		 */
3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033
		if (host->flags & SDHCI_USE_64_BIT_DMA) {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_64_DESC_SZ;
			host->align_buffer_sz = SDHCI_MAX_SEGS *
						SDHCI_ADMA2_64_ALIGN;
			host->desc_sz = SDHCI_ADMA2_64_DESC_SZ;
			host->align_sz = SDHCI_ADMA2_64_ALIGN;
			host->align_mask = SDHCI_ADMA2_64_ALIGN - 1;
		} else {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_32_DESC_SZ;
			host->align_buffer_sz = SDHCI_MAX_SEGS *
						SDHCI_ADMA2_32_ALIGN;
			host->desc_sz = SDHCI_ADMA2_32_DESC_SZ;
			host->align_sz = SDHCI_ADMA2_32_ALIGN;
			host->align_mask = SDHCI_ADMA2_32_ALIGN - 1;
		}
3034
		host->adma_table = dma_alloc_coherent(mmc_dev(mmc),
3035
						      host->adma_table_sz,
3036 3037
						      &host->adma_addr,
						      GFP_KERNEL);
3038
		host->align_buffer = kmalloc(host->align_buffer_sz, GFP_KERNEL);
3039
		if (!host->adma_table || !host->align_buffer) {
3040
			dma_free_coherent(mmc_dev(mmc), host->adma_table_sz,
3041
					  host->adma_table, host->adma_addr);
3042
			kfree(host->align_buffer);
J
Joe Perches 已提交
3043
			pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
3044 3045
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
3046
			host->adma_table = NULL;
3047
			host->align_buffer = NULL;
3048
		} else if (host->adma_addr & host->align_mask) {
J
Joe Perches 已提交
3049 3050
			pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
				mmc_hostname(mmc));
3051
			host->flags &= ~SDHCI_USE_ADMA;
3052
			dma_free_coherent(mmc_dev(mmc), host->adma_table_sz,
3053
					  host->adma_table, host->adma_addr);
3054
			kfree(host->align_buffer);
3055
			host->adma_table = NULL;
3056
			host->align_buffer = NULL;
3057 3058 3059
		}
	}

3060 3061 3062 3063 3064
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
3065
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
3066
		host->dma_mask = DMA_BIT_MASK(64);
3067
		mmc_dev(mmc)->dma_mask = &host->dma_mask;
3068
	}
3069

3070
	if (host->version >= SDHCI_SPEC_300)
3071
		host->max_clk = (caps[0] & SDHCI_CLOCK_V3_BASE_MASK)
3072 3073
			>> SDHCI_CLOCK_BASE_SHIFT;
	else
3074
		host->max_clk = (caps[0] & SDHCI_CLOCK_BASE_MASK)
3075 3076
			>> SDHCI_CLOCK_BASE_SHIFT;

3077
	host->max_clk *= 1000000;
3078 3079
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
3080
		if (!host->ops->get_max_clock) {
3081
			pr_err("%s: Hardware doesn't specify base clock "
3082 3083 3084 3085
			       "frequency.\n", mmc_hostname(mmc));
			return -ENODEV;
		}
		host->max_clk = host->ops->get_max_clock(host);
3086
	}
3087

3088
	host->next_data.cookie = 1;
3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104
	/*
	 * In case of Host Controller v3.00, find out whether clock
	 * multiplier is supported.
	 */
	host->clk_mul = (caps[1] & SDHCI_CLOCK_MUL_MASK) >>
			SDHCI_CLOCK_MUL_SHIFT;

	/*
	 * In case the value in Clock Multiplier is 0, then programmable
	 * clock mode is not supported, otherwise the actual clock
	 * multiplier is one more than the value of Clock Multiplier
	 * in the Capabilities Register.
	 */
	if (host->clk_mul)
		host->clk_mul += 1;

3105 3106 3107 3108
	/*
	 * Set host parameters.
	 */
	mmc->ops = &sdhci_ops;
3109
	mmc->f_max = host->max_clk;
3110
	if (host->ops->get_min_clock)
3111
		mmc->f_min = host->ops->get_min_clock(host);
3112 3113 3114 3115 3116 3117 3118
	else if (host->version >= SDHCI_SPEC_300) {
		if (host->clk_mul) {
			mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
			mmc->f_max = host->max_clk * host->clk_mul;
		} else
			mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
	} else
3119
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
3120

3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132
	if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
		host->timeout_clk = (caps[0] & SDHCI_TIMEOUT_CLK_MASK) >>
					SDHCI_TIMEOUT_CLK_SHIFT;
		if (host->timeout_clk == 0) {
			if (host->ops->get_timeout_clock) {
				host->timeout_clk =
					host->ops->get_timeout_clock(host);
			} else {
				pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
					mmc_hostname(mmc));
				return -ENODEV;
			}
3133 3134
		}

3135 3136
		if (caps[0] & SDHCI_TIMEOUT_CLK_UNIT)
			host->timeout_clk *= 1000;
3137

3138
		mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
3139
			host->ops->get_max_timeout_count(host) : 1 << 27;
3140 3141
		mmc->max_busy_timeout /= host->timeout_clk;
	}
3142

3143 3144 3145
	if (override_timeout_clk)
		host->timeout_clk = override_timeout_clk;

3146
	mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
3147
	mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
3148 3149 3150

	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
		host->flags |= SDHCI_AUTO_CMD12;
3151

3152
	/* Auto-CMD23 stuff only works in ADMA or PIO. */
A
Andrei Warkentin 已提交
3153
	if ((host->version >= SDHCI_SPEC_300) &&
3154
	    ((host->flags & SDHCI_USE_ADMA) ||
3155 3156
	     !(host->flags & SDHCI_USE_SDMA)) &&
	     !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
3157 3158 3159 3160 3161 3162
		host->flags |= SDHCI_AUTO_CMD23;
		DBG("%s: Auto-CMD23 available\n", mmc_hostname(mmc));
	} else {
		DBG("%s: Auto-CMD23 unavailable\n", mmc_hostname(mmc));
	}

3163 3164 3165 3166 3167 3168 3169
	/*
	 * A controller may support 8-bit width, but the board itself
	 * might not have the pins brought out.  Boards that support
	 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
	 * their platform code before calling sdhci_add_host(), and we
	 * won't assume 8-bit width for hosts without that CAP.
	 */
3170
	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
3171
		mmc->caps |= MMC_CAP_4_BIT_DATA;
3172

3173 3174 3175
	if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
		mmc->caps &= ~MMC_CAP_CMD23;

3176
	if (caps[0] & SDHCI_CAN_DO_HISPD)
3177
		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
3178

3179
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
3180
	    !(mmc->caps & MMC_CAP_NONREMOVABLE))
3181 3182
		mmc->caps |= MMC_CAP_NEEDS_POLL;

3183 3184 3185 3186
	/* If there are external regulators, get them */
	if (mmc_regulator_get_supply(mmc) == -EPROBE_DEFER)
		return -EPROBE_DEFER;

3187
	/* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
3188 3189 3190 3191
	if (!IS_ERR(mmc->supply.vqmmc)) {
		ret = regulator_enable(mmc->supply.vqmmc);
		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
						    1950000))
3192 3193 3194
			caps[1] &= ~(SDHCI_SUPPORT_SDR104 |
					SDHCI_SUPPORT_SDR50 |
					SDHCI_SUPPORT_DDR50);
3195 3196 3197
		if (ret) {
			pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
				mmc_hostname(mmc), ret);
3198
			mmc->supply.vqmmc = ERR_PTR(-EINVAL);
3199
		}
3200
	}
3201

3202 3203 3204 3205
	if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V)
		caps[1] &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
		       SDHCI_SUPPORT_DDR50);

3206 3207 3208
	/* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
	if (caps[1] & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
		       SDHCI_SUPPORT_DDR50))
3209 3210 3211
		mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;

	/* SDR104 supports also implies SDR50 support */
3212
	if (caps[1] & SDHCI_SUPPORT_SDR104) {
3213
		mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
3214 3215 3216
		/* SD3.0: SDR104 is supported so (for eMMC) the caps2
		 * field can be promoted to support HS200.
		 */
3217
		if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
3218
			mmc->caps2 |= MMC_CAP2_HS200;
3219
	} else if (caps[1] & SDHCI_SUPPORT_SDR50)
3220 3221
		mmc->caps |= MMC_CAP_UHS_SDR50;

3222 3223 3224 3225
	if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
	    (caps[1] & SDHCI_SUPPORT_HS400))
		mmc->caps2 |= MMC_CAP2_HS400;

3226 3227 3228 3229 3230 3231
	if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
	    (IS_ERR(mmc->supply.vqmmc) ||
	     !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
					     1300000)))
		mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;

3232 3233
	if ((caps[1] & SDHCI_SUPPORT_DDR50) &&
		!(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
3234 3235
		mmc->caps |= MMC_CAP_UHS_DDR50;

3236
	/* Does the host need tuning for SDR50? */
3237 3238 3239
	if (caps[1] & SDHCI_USE_SDR50_TUNING)
		host->flags |= SDHCI_SDR50_NEEDS_TUNING;

3240
	/* Does the host need tuning for SDR104 / HS200? */
3241
	if (mmc->caps2 & MMC_CAP2_HS200)
3242
		host->flags |= SDHCI_SDR104_NEEDS_TUNING;
3243

3244 3245 3246 3247 3248 3249 3250 3251
	/* Driver Type(s) (A, C, D) supported by the host */
	if (caps[1] & SDHCI_DRIVER_TYPE_A)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
	if (caps[1] & SDHCI_DRIVER_TYPE_C)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
	if (caps[1] & SDHCI_DRIVER_TYPE_D)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_D;

3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266
	/* Initial value for re-tuning timer count */
	host->tuning_count = (caps[1] & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
			      SDHCI_RETUNING_TIMER_COUNT_SHIFT;

	/*
	 * In case Re-tuning Timer is not disabled, the actual value of
	 * re-tuning timer will be 2 ^ (n - 1).
	 */
	if (host->tuning_count)
		host->tuning_count = 1 << (host->tuning_count - 1);

	/* Re-tuning mode supported by the Host Controller */
	host->tuning_mode = (caps[1] & SDHCI_RETUNING_MODE_MASK) >>
			     SDHCI_RETUNING_MODE_SHIFT;

3267
	ocr_avail = 0;
3268

3269 3270 3271 3272 3273 3274 3275 3276
	/*
	 * According to SD Host Controller spec v3.00, if the Host System
	 * can afford more than 150mA, Host Driver should set XPC to 1. Also
	 * the value is meaningful only if Voltage Support in the Capabilities
	 * register is set. The actual current value is 4 times the register
	 * value.
	 */
	max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
3277
	if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
3278
		int curr = regulator_get_current_limit(mmc->supply.vmmc);
3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291
		if (curr > 0) {

			/* convert to SDHCI_MAX_CURRENT format */
			curr = curr/1000;  /* convert to mA */
			curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;

			curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
			max_current_caps =
				(curr << SDHCI_MAX_CURRENT_330_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_300_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_180_SHIFT);
		}
	}
3292 3293

	if (caps[0] & SDHCI_CAN_VDD_330) {
3294
		ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
3295

A
Aaron Lu 已提交
3296
		mmc->max_current_330 = ((max_current_caps &
3297 3298 3299 3300 3301
				   SDHCI_MAX_CURRENT_330_MASK) >>
				   SDHCI_MAX_CURRENT_330_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
	if (caps[0] & SDHCI_CAN_VDD_300) {
3302
		ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
3303

A
Aaron Lu 已提交
3304
		mmc->max_current_300 = ((max_current_caps &
3305 3306 3307 3308 3309
				   SDHCI_MAX_CURRENT_300_MASK) >>
				   SDHCI_MAX_CURRENT_300_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
	if (caps[0] & SDHCI_CAN_VDD_180) {
3310 3311
		ocr_avail |= MMC_VDD_165_195;

A
Aaron Lu 已提交
3312
		mmc->max_current_180 = ((max_current_caps &
3313 3314 3315 3316 3317
				   SDHCI_MAX_CURRENT_180_MASK) >>
				   SDHCI_MAX_CURRENT_180_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}

3318
	/* If OCR set by external regulators, use it instead */
3319
	if (mmc->ocr_avail)
3320
		ocr_avail = mmc->ocr_avail;
3321

3322
	if (host->ocr_mask)
3323
		ocr_avail &= host->ocr_mask;
3324

3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336
	mmc->ocr_avail = ocr_avail;
	mmc->ocr_avail_sdio = ocr_avail;
	if (host->ocr_avail_sdio)
		mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
	mmc->ocr_avail_sd = ocr_avail;
	if (host->ocr_avail_sd)
		mmc->ocr_avail_sd &= host->ocr_avail_sd;
	else /* normal SD controllers don't support 1.8V */
		mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
	mmc->ocr_avail_mmc = ocr_avail;
	if (host->ocr_avail_mmc)
		mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
3337 3338

	if (mmc->ocr_avail == 0) {
3339
		pr_err("%s: Hardware doesn't report any "
3340
			"support voltages.\n", mmc_hostname(mmc));
3341
		return -ENODEV;
3342 3343
	}

3344 3345 3346
	spin_lock_init(&host->lock);

	/*
3347 3348
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
3349
	 */
3350
	if (host->flags & SDHCI_USE_ADMA)
3351
		mmc->max_segs = SDHCI_MAX_SEGS;
3352
	else if (host->flags & SDHCI_USE_SDMA)
3353
		mmc->max_segs = 1;
3354
	else /* PIO */
3355
		mmc->max_segs = SDHCI_MAX_SEGS;
3356 3357

	/*
3358 3359 3360
	 * Maximum number of sectors in one transfer. Limited by SDMA boundary
	 * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
	 * is less anyway.
3361
	 */
3362
	mmc->max_req_size = 524288;
3363 3364 3365

	/*
	 * Maximum segment size. Could be one segment with the maximum number
3366 3367
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
3368
	 */
3369 3370 3371 3372 3373 3374
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
			mmc->max_seg_size = 65535;
		else
			mmc->max_seg_size = 65536;
	} else {
3375
		mmc->max_seg_size = mmc->max_req_size;
3376
	}
3377

3378 3379 3380 3381
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
3382 3383 3384
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
3385
		mmc->max_blk_size = (caps[0] & SDHCI_MAX_BLOCK_MASK) >>
3386 3387
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
J
Joe Perches 已提交
3388 3389
			pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
				mmc_hostname(mmc));
3390 3391 3392 3393 3394
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
3395

3396 3397 3398
	/*
	 * Maximum block count.
	 */
3399
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
3400

3401 3402 3403 3404 3405 3406
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

3407
	setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
3408

3409
	init_waitqueue_head(&host->buf_ready_int);
3410

3411
	if (host->version >= SDHCI_SPEC_300) {
3412 3413 3414 3415 3416 3417
		/* Initialize re-tuning timer */
		init_timer(&host->tuning_timer);
		host->tuning_timer.data = (unsigned long)host;
		host->tuning_timer.function = sdhci_tuning_timer;
	}

3418 3419
	sdhci_init(host, 0);

3420 3421
	ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
				   IRQF_SHARED,	mmc_hostname(mmc), host);
3422 3423 3424
	if (ret) {
		pr_err("%s: Failed to request IRQ %d: %d\n",
		       mmc_hostname(mmc), host->irq, ret);
3425
		goto untasklet;
3426
	}
3427 3428 3429 3430 3431

#ifdef CONFIG_MMC_DEBUG
	sdhci_dumpregs(host);
#endif

3432
#ifdef SDHCI_USE_LEDS_CLASS
H
Helmut Schaa 已提交
3433 3434 3435
	snprintf(host->led_name, sizeof(host->led_name),
		"%s::", mmc_hostname(mmc));
	host->led.name = host->led_name;
3436 3437 3438 3439
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

3440
	ret = led_classdev_register(mmc_dev(mmc), &host->led);
3441 3442 3443
	if (ret) {
		pr_err("%s: Failed to register LED device: %d\n",
		       mmc_hostname(mmc), ret);
3444
		goto reset;
3445
	}
3446 3447
#endif

3448 3449
	mmiowb();

3450 3451
	mmc_add_host(mmc);

3452
	pr_info("%s: SDHCI controller on %s [%s] using %s\n",
3453
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
3454 3455
		(host->flags & SDHCI_USE_ADMA) ?
		(host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
3456
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
3457

3458 3459
	sdhci_enable_card_detection(host);

3460 3461
	return 0;

3462
#ifdef SDHCI_USE_LEDS_CLASS
3463
reset:
3464
	sdhci_do_reset(host, SDHCI_RESET_ALL);
3465 3466
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3467 3468
	free_irq(host->irq, host);
#endif
3469
untasklet:
3470 3471 3472 3473 3474
	tasklet_kill(&host->finish_tasklet);

	return ret;
}

3475
EXPORT_SYMBOL_GPL(sdhci_add_host);
3476

P
Pierre Ossman 已提交
3477
void sdhci_remove_host(struct sdhci_host *host, int dead)
3478
{
3479
	struct mmc_host *mmc = host->mmc;
P
Pierre Ossman 已提交
3480 3481 3482 3483 3484 3485 3486 3487
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

		if (host->mrq) {
3488
			pr_err("%s: Controller removed during "
3489
				" transfer!\n", mmc_hostname(mmc));
P
Pierre Ossman 已提交
3490 3491 3492 3493 3494 3495 3496 3497

			host->mrq->cmd->error = -ENOMEDIUM;
			tasklet_schedule(&host->finish_tasklet);
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

3498 3499
	sdhci_disable_card_detection(host);

3500
	mmc_remove_host(mmc);
3501

3502
#ifdef SDHCI_USE_LEDS_CLASS
3503 3504 3505
	led_classdev_unregister(&host->led);
#endif

P
Pierre Ossman 已提交
3506
	if (!dead)
3507
		sdhci_do_reset(host, SDHCI_RESET_ALL);
3508

3509 3510
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3511 3512 3513 3514 3515
	free_irq(host->irq, host);

	del_timer_sync(&host->timer);

	tasklet_kill(&host->finish_tasklet);
3516

3517 3518
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
3519

3520
	if (host->adma_table)
3521
		dma_free_coherent(mmc_dev(mmc), host->adma_table_sz,
3522
				  host->adma_table, host->adma_addr);
3523 3524
	kfree(host->align_buffer);

3525
	host->adma_table = NULL;
3526
	host->align_buffer = NULL;
3527 3528
}

3529
EXPORT_SYMBOL_GPL(sdhci_remove_host);
3530

3531
void sdhci_free_host(struct sdhci_host *host)
3532
{
3533
	mmc_free_host(host->mmc);
3534 3535
}

3536
EXPORT_SYMBOL_GPL(sdhci_free_host);
3537 3538 3539 3540 3541 3542 3543 3544 3545

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
3546
	pr_info(DRIVER_NAME
3547
		": Secure Digital Host Controller Interface driver\n");
3548
	pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
3549

3550
	return 0;
3551 3552 3553 3554 3555 3556 3557 3558 3559
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

3560
module_param(debug_quirks, uint, 0444);
3561
module_param(debug_quirks2, uint, 0444);
3562

3563
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
3564
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
3565
MODULE_LICENSE("GPL");
3566

3567
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
3568
MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");