sdhci.c 86.6 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16 17
 */

#include <linux/delay.h>
#include <linux/highmem.h>
18
#include <linux/io.h>
19
#include <linux/module.h>
20
#include <linux/dma-mapping.h>
21
#include <linux/slab.h>
22
#include <linux/scatterlist.h>
M
Marek Szyprowski 已提交
23
#include <linux/regulator/consumer.h>
24
#include <linux/pm_runtime.h>
25

26 27
#include <linux/leds.h>

28
#include <linux/mmc/mmc.h>
29
#include <linux/mmc/host.h>
30
#include <linux/mmc/card.h>
31
#include <linux/mmc/slot-gpio.h>
32 33 34 35 36 37

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
38
	pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
39

40 41 42 43 44
#if defined(CONFIG_LEDS_CLASS) || (defined(CONFIG_LEDS_CLASS_MODULE) && \
	defined(CONFIG_MMC_SDHCI_MODULE))
#define SDHCI_USE_LEDS_CLASS
#endif

45 46
#define MAX_TUNING_LOOP 40

47 48
#define ADMA_SIZE	((128 * 2 + 1) * 4)

49
static unsigned int debug_quirks = 0;
50
static unsigned int debug_quirks2;
51

52 53 54
static void sdhci_finish_data(struct sdhci_host *);

static void sdhci_finish_command(struct sdhci_host *);
55
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode);
56
static void sdhci_tuning_timer(unsigned long data);
57
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
58

59 60 61
#ifdef CONFIG_PM_RUNTIME
static int sdhci_runtime_pm_get(struct sdhci_host *host);
static int sdhci_runtime_pm_put(struct sdhci_host *host);
62 63
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host);
static void sdhci_runtime_pm_bus_off(struct sdhci_host *host);
64 65 66 67 68 69 70 71 72
#else
static inline int sdhci_runtime_pm_get(struct sdhci_host *host)
{
	return 0;
}
static inline int sdhci_runtime_pm_put(struct sdhci_host *host)
{
	return 0;
}
73 74 75 76 77 78
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
}
static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
}
79 80
#endif

81 82
static void sdhci_dumpregs(struct sdhci_host *host)
{
83
	pr_debug(DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
84
		mmc_hostname(host->mmc));
85

86
	pr_debug(DRIVER_NAME ": Sys addr: 0x%08x | Version:  0x%08x\n",
87 88
		sdhci_readl(host, SDHCI_DMA_ADDRESS),
		sdhci_readw(host, SDHCI_HOST_VERSION));
89
	pr_debug(DRIVER_NAME ": Blk size: 0x%08x | Blk cnt:  0x%08x\n",
90 91
		sdhci_readw(host, SDHCI_BLOCK_SIZE),
		sdhci_readw(host, SDHCI_BLOCK_COUNT));
92
	pr_debug(DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
93 94
		sdhci_readl(host, SDHCI_ARGUMENT),
		sdhci_readw(host, SDHCI_TRANSFER_MODE));
95
	pr_debug(DRIVER_NAME ": Present:  0x%08x | Host ctl: 0x%08x\n",
96 97
		sdhci_readl(host, SDHCI_PRESENT_STATE),
		sdhci_readb(host, SDHCI_HOST_CONTROL));
98
	pr_debug(DRIVER_NAME ": Power:    0x%08x | Blk gap:  0x%08x\n",
99 100
		sdhci_readb(host, SDHCI_POWER_CONTROL),
		sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
101
	pr_debug(DRIVER_NAME ": Wake-up:  0x%08x | Clock:    0x%08x\n",
102 103
		sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
		sdhci_readw(host, SDHCI_CLOCK_CONTROL));
104
	pr_debug(DRIVER_NAME ": Timeout:  0x%08x | Int stat: 0x%08x\n",
105 106
		sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
		sdhci_readl(host, SDHCI_INT_STATUS));
107
	pr_debug(DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
108 109
		sdhci_readl(host, SDHCI_INT_ENABLE),
		sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
110
	pr_debug(DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
111 112
		sdhci_readw(host, SDHCI_ACMD12_ERR),
		sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
113
	pr_debug(DRIVER_NAME ": Caps:     0x%08x | Caps_1:   0x%08x\n",
114
		sdhci_readl(host, SDHCI_CAPABILITIES),
115
		sdhci_readl(host, SDHCI_CAPABILITIES_1));
116
	pr_debug(DRIVER_NAME ": Cmd:      0x%08x | Max curr: 0x%08x\n",
117
		sdhci_readw(host, SDHCI_COMMAND),
118
		sdhci_readl(host, SDHCI_MAX_CURRENT));
119
	pr_debug(DRIVER_NAME ": Host ctl2: 0x%08x\n",
120
		sdhci_readw(host, SDHCI_HOST_CONTROL2));
121

122
	if (host->flags & SDHCI_USE_ADMA)
123
		pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
124 125 126
		       readl(host->ioaddr + SDHCI_ADMA_ERROR),
		       readl(host->ioaddr + SDHCI_ADMA_ADDRESS));

127
	pr_debug(DRIVER_NAME ": ===========================================\n");
128 129 130 131 132 133 134 135
}

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

136 137
static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
138
	u32 present;
139

140
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
141
	    (host->mmc->caps & MMC_CAP_NONREMOVABLE))
142 143
		return;

144 145 146
	if (enable) {
		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
147

148 149 150 151 152
		host->ier |= present ? SDHCI_INT_CARD_REMOVE :
				       SDHCI_INT_CARD_INSERT;
	} else {
		host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
	}
153 154 155

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
156 157 158 159 160 161 162 163 164 165 166 167
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

168
void sdhci_reset(struct sdhci_host *host, u8 mask)
169
{
170
	unsigned long timeout;
171

172
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
173

174
	if (mask & SDHCI_RESET_ALL) {
175
		host->clock = 0;
176 177 178 179
		/* Reset-all turns off SD Bus Power */
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
	}
180

181 182 183 184
	/* Wait max 100 ms */
	timeout = 100;

	/* hw clears the bit when it's done */
185
	while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
186
		if (timeout == 0) {
187
			pr_err("%s: Reset 0x%x never completed.\n",
188 189 190 191 192 193
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
		timeout--;
		mdelay(1);
194
	}
195 196 197 198 199 200 201 202 203 204
}
EXPORT_SYMBOL_GPL(sdhci_reset);

static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
{
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
		if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) &
			SDHCI_CARD_PRESENT))
			return;
	}
205

206
	host->ops->reset(host, mask);
207

208 209 210 211 212 213 214 215
	if (mask & SDHCI_RESET_ALL) {
		if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
			if (host->ops->enable_dma)
				host->ops->enable_dma(host);
		}

		/* Resetting the controller clears many */
		host->preset_enabled = false;
216
	}
217 218
}

219 220 221
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);

static void sdhci_init(struct sdhci_host *host, int soft)
222
{
223
	if (soft)
224
		sdhci_do_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
225
	else
226
		sdhci_do_reset(host, SDHCI_RESET_ALL);
227

228 229 230 231 232 233 234 235
	host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
		    SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
		    SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
		    SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
		    SDHCI_INT_RESPONSE;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
236 237 238 239 240 241

	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
		sdhci_set_ios(host->mmc, &host->mmc->ios);
	}
242
}
243

244 245
static void sdhci_reinit(struct sdhci_host *host)
{
246
	sdhci_init(host, 0);
247 248 249 250 251
	/*
	 * Retuning stuffs are affected by different cards inserted and only
	 * applicable to UHS-I cards. So reset these fields to their initial
	 * value when card is removed.
	 */
252 253 254
	if (host->flags & SDHCI_USING_RETUNING_TIMER) {
		host->flags &= ~SDHCI_USING_RETUNING_TIMER;

255 256 257 258 259
		del_timer_sync(&host->tuning_timer);
		host->flags &= ~SDHCI_NEEDS_RETUNING;
		host->mmc->max_blk_count =
			(host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
	}
260
	sdhci_enable_card_detection(host);
261 262 263 264 265 266
}

static void sdhci_activate_led(struct sdhci_host *host)
{
	u8 ctrl;

267
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
268
	ctrl |= SDHCI_CTRL_LED;
269
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
270 271 272 273 274 275
}

static void sdhci_deactivate_led(struct sdhci_host *host)
{
	u8 ctrl;

276
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
277
	ctrl &= ~SDHCI_CTRL_LED;
278
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
279 280
}

281
#ifdef SDHCI_USE_LEDS_CLASS
282 283 284 285 286 287 288 289
static void sdhci_led_control(struct led_classdev *led,
	enum led_brightness brightness)
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

290 291 292
	if (host->runtime_suspended)
		goto out;

293 294 295 296
	if (brightness == LED_OFF)
		sdhci_deactivate_led(host);
	else
		sdhci_activate_led(host);
297
out:
298 299 300 301
	spin_unlock_irqrestore(&host->lock, flags);
}
#endif

302 303 304 305 306 307
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
308
static void sdhci_read_block_pio(struct sdhci_host *host)
309
{
310 311
	unsigned long flags;
	size_t blksize, len, chunk;
312
	u32 uninitialized_var(scratch);
313
	u8 *buf;
314

P
Pierre Ossman 已提交
315
	DBG("PIO reading\n");
316

P
Pierre Ossman 已提交
317
	blksize = host->data->blksz;
318
	chunk = 0;
319

320
	local_irq_save(flags);
321

P
Pierre Ossman 已提交
322
	while (blksize) {
323 324
		if (!sg_miter_next(&host->sg_miter))
			BUG();
325

326
		len = min(host->sg_miter.length, blksize);
327

328 329
		blksize -= len;
		host->sg_miter.consumed = len;
330

331
		buf = host->sg_miter.addr;
332

333 334
		while (len) {
			if (chunk == 0) {
335
				scratch = sdhci_readl(host, SDHCI_BUFFER);
336
				chunk = 4;
P
Pierre Ossman 已提交
337
			}
338 339 340 341 342 343 344

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
345
		}
P
Pierre Ossman 已提交
346
	}
347 348 349 350

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
351
}
352

P
Pierre Ossman 已提交
353 354
static void sdhci_write_block_pio(struct sdhci_host *host)
{
355 356 357 358
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
359

P
Pierre Ossman 已提交
360 361 362
	DBG("PIO writing\n");

	blksize = host->data->blksz;
363 364
	chunk = 0;
	scratch = 0;
365

366
	local_irq_save(flags);
367

P
Pierre Ossman 已提交
368
	while (blksize) {
369 370
		if (!sg_miter_next(&host->sg_miter))
			BUG();
P
Pierre Ossman 已提交
371

372 373 374 375 376 377
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
378

379 380 381 382 383 384 385 386
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
387
				sdhci_writel(host, scratch, SDHCI_BUFFER);
388 389
				chunk = 0;
				scratch = 0;
390 391 392
			}
		}
	}
393 394 395 396

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
397 398 399 400 401 402 403 404
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

	BUG_ON(!host->data);

405
	if (host->blocks == 0)
P
Pierre Ossman 已提交
406 407 408 409 410 411 412
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

413 414 415 416 417 418 419 420 421
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

422
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
423 424 425
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

P
Pierre Ossman 已提交
426 427 428 429
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
430

431 432
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
433 434
			break;
	}
435

P
Pierre Ossman 已提交
436
	DBG("PIO transfer complete.\n");
437 438
}

439 440 441
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
442
	return kmap_atomic(sg_page(sg)) + sg->offset;
443 444 445 446
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
447
	kunmap_atomic(buffer);
448 449 450
	local_irq_restore(*flags);
}

B
Ben Dooks 已提交
451 452
static void sdhci_set_adma_desc(u8 *desc, u32 addr, int len, unsigned cmd)
{
453 454
	__le32 *dataddr = (__le32 __force *)(desc + 4);
	__le16 *cmdlen = (__le16 __force *)desc;
B
Ben Dooks 已提交
455

456 457
	/* SDHCI specification says ADMA descriptors should be 4 byte
	 * aligned, so using 16 or 32bit operations should be safe. */
B
Ben Dooks 已提交
458

459 460 461 462
	cmdlen[0] = cpu_to_le16(cmd);
	cmdlen[1] = cpu_to_le16(len);

	dataddr[0] = cpu_to_le32(addr);
B
Ben Dooks 已提交
463 464
}

465
static int sdhci_adma_table_pre(struct sdhci_host *host,
466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492
	struct mmc_data *data)
{
	int direction;

	u8 *desc;
	u8 *align;
	dma_addr_t addr;
	dma_addr_t align_addr;
	int len, offset;

	struct scatterlist *sg;
	int i;
	char *buffer;
	unsigned long flags;

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	host->align_addr = dma_map_single(mmc_dev(host->mmc),
		host->align_buffer, 128 * 4, direction);
493
	if (dma_mapping_error(mmc_dev(host->mmc), host->align_addr))
494
		goto fail;
495 496 497 498
	BUG_ON(host->align_addr & 0x3);

	host->sg_count = dma_map_sg(mmc_dev(host->mmc),
		data->sg, data->sg_len, direction);
499 500
	if (host->sg_count == 0)
		goto unmap_align;
501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521

	desc = host->adma_desc;
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
		 * The SDHCI specification states that ADMA
		 * addresses must be 32-bit aligned. If they
		 * aren't, then we use a bounce buffer for
		 * the (up to three) bytes that screw up the
		 * alignment.
		 */
		offset = (4 - (addr & 0x3)) & 0x3;
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
522
				WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
523 524 525 526
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

B
Ben Dooks 已提交
527 528
			/* tran, valid */
			sdhci_set_adma_desc(desc, align_addr, offset, 0x21);
529 530 531 532 533 534 535 536 537 538 539 540 541 542

			BUG_ON(offset > 65536);

			align += 4;
			align_addr += 4;

			desc += 8;

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

B
Ben Dooks 已提交
543 544
		/* tran, valid */
		sdhci_set_adma_desc(desc, addr, len, 0x21);
545 546 547 548 549 550
		desc += 8;

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
551
		WARN_ON((desc - host->adma_desc) > ADMA_SIZE);
552 553
	}

554 555 556 557 558 559 560 561 562 563 564 565
	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
		/*
		* Mark the last descriptor as the terminating descriptor
		*/
		if (desc != host->adma_desc) {
			desc -= 8;
			desc[0] |= 0x2; /* end */
		}
	} else {
		/*
		* Add a terminating entry.
		*/
566

567 568 569
		/* nop, end, valid */
		sdhci_set_adma_desc(desc, 0, 0, 0x3);
	}
570 571 572 573 574 575 576 577 578

	/*
	 * Resync align buffer as we might have changed it.
	 */
	if (data->flags & MMC_DATA_WRITE) {
		dma_sync_single_for_device(mmc_dev(host->mmc),
			host->align_addr, 128 * 4, direction);
	}

579 580 581 582 583 584 585
	return 0;

unmap_align:
	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
		128 * 4, direction);
fail:
	return -EINVAL;
586 587 588 589 590 591 592 593 594 595 596 597
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	int direction;

	struct scatterlist *sg;
	int i, size;
	u8 *align;
	char *buffer;
	unsigned long flags;
598
	bool has_unaligned;
599 600 601 602 603 604 605 606 607

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
		128 * 4, direction);

608 609 610 611 612 613 614 615 616
	/* Do a quick scan of the SG list for any unaligned mappings */
	has_unaligned = false;
	for_each_sg(data->sg, sg, host->sg_count, i)
		if (sg_dma_address(sg) & 3) {
			has_unaligned = true;
			break;
		}

	if (has_unaligned && data->flags & MMC_DATA_READ) {
617 618 619 620 621 622 623 624 625 626
		dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
			data->sg_len, direction);

		align = host->align_buffer;

		for_each_sg(data->sg, sg, host->sg_count, i) {
			if (sg_dma_address(sg) & 0x3) {
				size = 4 - (sg_dma_address(sg) & 0x3);

				buffer = sdhci_kmap_atomic(sg, &flags);
627
				WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
628 629 630 631 632 633 634 635 636 637 638 639
				memcpy(buffer, align, size);
				sdhci_kunmap_atomic(buffer, &flags);

				align += 4;
			}
		}
	}

	dma_unmap_sg(mmc_dev(host->mmc), data->sg,
		data->sg_len, direction);
}

640
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
641
{
642
	u8 count;
643
	struct mmc_data *data = cmd->data;
644
	unsigned target_timeout, current_timeout;
645

646 647 648 649 650 651
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
652
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
653
		return 0xE;
654

655
	/* Unspecified timeout, assume max */
656
	if (!data && !cmd->busy_timeout)
657
		return 0xE;
658

659 660
	/* timeout in us */
	if (!data)
661
		target_timeout = cmd->busy_timeout * 1000;
662 663 664 665 666
	else {
		target_timeout = data->timeout_ns / 1000;
		if (host->clock)
			target_timeout += data->timeout_clks / host->clock;
	}
667

668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
688 689
		DBG("%s: Too large timeout 0x%x requested for CMD%d!\n",
		    mmc_hostname(host->mmc), count, cmd->opcode);
690 691 692
		count = 0xE;
	}

693 694 695
	return count;
}

696 697 698 699 700 701
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
702
		host->ier = (host->ier & ~pio_irqs) | dma_irqs;
703
	else
704 705 706 707
		host->ier = (host->ier & ~dma_irqs) | pio_irqs;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
708 709
}

710
static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
711 712
{
	u8 count;
713
	u8 ctrl;
714
	struct mmc_data *data = cmd->data;
715
	int ret;
716 717 718

	WARN_ON(host->data);

719 720 721 722 723 724
	if (data || (cmd->flags & MMC_RSP_BUSY)) {
		count = sdhci_calc_timeout(host, cmd);
		sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
	}

	if (!data)
725 726 727 728 729 730 731 732 733
		return;

	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;
734
	host->data->bytes_xfered = 0;
735

736
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))
737 738
		host->flags |= SDHCI_REQ_USE_DMA;

739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766
	/*
	 * FIXME: This doesn't account for merging when mapping the
	 * scatterlist.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->length & 0x3) {
					DBG("Reverting to PIO because of "
						"transfer size (%d)\n",
						sg->length);
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
767 768 769 770 771 772
	}

	/*
	 * The assumption here being that alignment is the same after
	 * translation to device address space.
	 */
773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			/*
			 * As we use 3 byte chunks to work around
			 * alignment problems, we need to check this
			 * quirk.
			 */
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->offset & 0x3) {
					DBG("Reverting to PIO because of "
						"bad alignment\n");
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

803 804 805 806 807 808 809 810 811
	if (host->flags & SDHCI_REQ_USE_DMA) {
		if (host->flags & SDHCI_USE_ADMA) {
			ret = sdhci_adma_table_pre(host, data);
			if (ret) {
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
812
				host->flags &= ~SDHCI_REQ_USE_DMA;
813
			} else {
814 815
				sdhci_writel(host, host->adma_addr,
					SDHCI_ADMA_ADDRESS);
816 817
			}
		} else {
818
			int sg_cnt;
819

820
			sg_cnt = dma_map_sg(mmc_dev(host->mmc),
821 822 823 824
					data->sg, data->sg_len,
					(data->flags & MMC_DATA_READ) ?
						DMA_FROM_DEVICE :
						DMA_TO_DEVICE);
825
			if (sg_cnt == 0) {
826 827 828 829 830
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
831
				host->flags &= ~SDHCI_REQ_USE_DMA;
832
			} else {
833
				WARN_ON(sg_cnt != 1);
834 835
				sdhci_writel(host, sg_dma_address(data->sg),
					SDHCI_DMA_ADDRESS);
836 837 838 839
			}
		}
	}

840 841 842 843 844 845
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
846
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
847 848 849 850 851 852
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
			(host->flags & SDHCI_USE_ADMA))
			ctrl |= SDHCI_CTRL_ADMA32;
		else
			ctrl |= SDHCI_CTRL_SDMA;
853
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
854 855
	}

856
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
857 858 859 860 861 862 863 864
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
865
		host->blocks = data->blocks;
866
	}
867

868 869
	sdhci_set_transfer_irqs(host);

870 871 872
	/* Set the DMA boundary value and block size */
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
		data->blksz), SDHCI_BLOCK_SIZE);
873
	sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
874 875 876
}

static void sdhci_set_transfer_mode(struct sdhci_host *host,
877
	struct mmc_command *cmd)
878 879
{
	u16 mode;
880
	struct mmc_data *data = cmd->data;
881

882 883 884 885 886
	if (data == NULL) {
		/* clear Auto CMD settings for no data CMDs */
		mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
		sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
				SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
887
		return;
888
	}
889

890 891
	WARN_ON(!host->data);

892
	mode = SDHCI_TRNS_BLK_CNT_EN;
893 894 895 896 897 898 899 900
	if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
		mode |= SDHCI_TRNS_MULTI;
		/*
		 * If we are sending CMD23, CMD12 never gets sent
		 * on successful completion (so no Auto-CMD12).
		 */
		if (!host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD12))
			mode |= SDHCI_TRNS_AUTO_CMD12;
901 902 903 904
		else if (host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
			mode |= SDHCI_TRNS_AUTO_CMD23;
			sdhci_writel(host, host->mrq->sbc->arg, SDHCI_ARGUMENT2);
		}
905
	}
906

907 908
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
909
	if (host->flags & SDHCI_REQ_USE_DMA)
910 911
		mode |= SDHCI_TRNS_DMA;

912
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
913 914 915 916 917 918 919 920 921 922 923
}

static void sdhci_finish_data(struct sdhci_host *host)
{
	struct mmc_data *data;

	BUG_ON(!host->data);

	data = host->data;
	host->data = NULL;

924
	if (host->flags & SDHCI_REQ_USE_DMA) {
925 926 927 928 929 930 931
		if (host->flags & SDHCI_USE_ADMA)
			sdhci_adma_table_post(host, data);
		else {
			dma_unmap_sg(mmc_dev(host->mmc), data->sg,
				data->sg_len, (data->flags & MMC_DATA_READ) ?
					DMA_FROM_DEVICE : DMA_TO_DEVICE);
		}
932 933 934
	}

	/*
935 936 937 938 939
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
940
	 */
941 942
	if (data->error)
		data->bytes_xfered = 0;
943
	else
944
		data->bytes_xfered = data->blksz * data->blocks;
945

946 947 948 949 950 951 952 953 954
	/*
	 * Need to send CMD12 if -
	 * a) open-ended multiblock transfer (no CMD23)
	 * b) error in multiblock transfer
	 */
	if (data->stop &&
	    (data->error ||
	     !host->mrq->sbc)) {

955 956 957 958
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
P
Pierre Ossman 已提交
959
		if (data->error) {
960 961
			sdhci_do_reset(host, SDHCI_RESET_CMD);
			sdhci_do_reset(host, SDHCI_RESET_DATA);
962 963 964 965 966 967 968
		}

		sdhci_send_command(host, data->stop);
	} else
		tasklet_schedule(&host->finish_tasklet);
}

969
void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
970 971
{
	int flags;
972
	u32 mask;
973
	unsigned long timeout;
974 975 976 977

	WARN_ON(host->cmd);

	/* Wait max 10 ms */
978
	timeout = 10;
979 980 981 982 983 984 985 986 987 988

	mask = SDHCI_CMD_INHIBIT;
	if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
	if (host->mrq->data && (cmd == host->mrq->data->stop))
		mask &= ~SDHCI_DATA_INHIBIT;

989
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
990
		if (timeout == 0) {
991
			pr_err("%s: Controller never released "
P
Pierre Ossman 已提交
992
				"inhibit bit(s).\n", mmc_hostname(host->mmc));
993
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
994
			cmd->error = -EIO;
995 996 997
			tasklet_schedule(&host->finish_tasklet);
			return;
		}
998 999 1000
		timeout--;
		mdelay(1);
	}
1001

1002
	timeout = jiffies;
1003 1004
	if (!cmd->data && cmd->busy_timeout > 9000)
		timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
1005 1006 1007
	else
		timeout += 10 * HZ;
	mod_timer(&host->timer, timeout);
1008 1009 1010

	host->cmd = cmd;

1011
	sdhci_prepare_data(host, cmd);
1012

1013
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
1014

1015
	sdhci_set_transfer_mode(host, cmd);
1016

1017
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
1018
		pr_err("%s: Unsupported response type!\n",
1019
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
1020
		cmd->error = -EINVAL;
1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037
		tasklet_schedule(&host->finish_tasklet);
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
1038 1039

	/* CMD19 is special in that the Data Present Select should be set */
1040 1041
	if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
	    cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
1042 1043
		flags |= SDHCI_CMD_DATA;

1044
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1045
}
1046
EXPORT_SYMBOL_GPL(sdhci_send_command);
1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057

static void sdhci_finish_command(struct sdhci_host *host)
{
	int i;

	BUG_ON(host->cmd == NULL);

	if (host->cmd->flags & MMC_RSP_PRESENT) {
		if (host->cmd->flags & MMC_RSP_136) {
			/* CRC is stripped so we need to do some shifting. */
			for (i = 0;i < 4;i++) {
1058
				host->cmd->resp[i] = sdhci_readl(host,
1059 1060 1061
					SDHCI_RESPONSE + (3-i)*4) << 8;
				if (i != 3)
					host->cmd->resp[i] |=
1062
						sdhci_readb(host,
1063 1064 1065
						SDHCI_RESPONSE + (3-i)*4-1);
			}
		} else {
1066
			host->cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1067 1068 1069
		}
	}

P
Pierre Ossman 已提交
1070
	host->cmd->error = 0;
1071

1072 1073 1074 1075 1076
	/* Finished CMD23, now send actual command. */
	if (host->cmd == host->mrq->sbc) {
		host->cmd = NULL;
		sdhci_send_command(host, host->mrq->cmd);
	} else {
1077

1078 1079 1080
		/* Processed actual command. */
		if (host->data && host->data_early)
			sdhci_finish_data(host);
1081

1082 1083 1084 1085 1086
		if (!host->cmd->data)
			tasklet_schedule(&host->finish_tasklet);

		host->cmd = NULL;
	}
1087 1088
}

1089 1090
static u16 sdhci_get_preset_value(struct sdhci_host *host)
{
1091
	u16 preset = 0;
1092

1093 1094
	switch (host->timing) {
	case MMC_TIMING_UHS_SDR12:
1095 1096
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
1097
	case MMC_TIMING_UHS_SDR25:
1098 1099
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
		break;
1100
	case MMC_TIMING_UHS_SDR50:
1101 1102
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
		break;
1103 1104
	case MMC_TIMING_UHS_SDR104:
	case MMC_TIMING_MMC_HS200:
1105 1106
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
		break;
1107
	case MMC_TIMING_UHS_DDR50:
1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
		break;
	default:
		pr_warn("%s: Invalid UHS-I mode selected\n",
			mmc_hostname(host->mmc));
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
	}
	return preset;
}

1119
void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
1120
{
1121
	int div = 0; /* Initialized for compiler warning */
1122
	int real_div = div, clk_mul = 1;
1123
	u16 clk = 0;
1124
	unsigned long timeout;
1125

1126 1127
	host->mmc->actual_clock = 0;

1128
	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
1129 1130

	if (clock == 0)
1131
		return;
1132

1133
	if (host->version >= SDHCI_SPEC_300) {
1134
		if (host->preset_enabled) {
1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151
			u16 pre_val;

			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			pre_val = sdhci_get_preset_value(host);
			div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
				>> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
			if (host->clk_mul &&
				(pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div + 1;
				clk_mul = host->clk_mul;
			} else {
				real_div = max_t(int, 1, div << 1);
			}
			goto clock_set;
		}

1152 1153 1154 1155 1156
		/*
		 * Check if the Host Controller supports Programmable Clock
		 * Mode.
		 */
		if (host->clk_mul) {
1157 1158 1159 1160 1161
			for (div = 1; div <= 1024; div++) {
				if ((host->max_clk * host->clk_mul / div)
					<= clock)
					break;
			}
1162
			/*
1163 1164
			 * Set Programmable Clock Mode in the Clock
			 * Control register.
1165
			 */
1166 1167 1168 1169
			clk = SDHCI_PROG_CLOCK_MODE;
			real_div = div;
			clk_mul = host->clk_mul;
			div--;
1170 1171 1172 1173 1174 1175 1176 1177 1178 1179
		} else {
			/* Version 3.00 divisors must be a multiple of 2. */
			if (host->max_clk <= clock)
				div = 1;
			else {
				for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
				     div += 2) {
					if ((host->max_clk / div) <= clock)
						break;
				}
1180
			}
1181
			real_div = div;
1182
			div >>= 1;
1183 1184 1185
		}
	} else {
		/* Version 2.00 divisors must be a power of 2. */
1186
		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1187 1188 1189
			if ((host->max_clk / div) <= clock)
				break;
		}
1190
		real_div = div;
1191
		div >>= 1;
1192 1193
	}

1194
clock_set:
1195
	if (real_div) {
1196
		host->mmc->actual_clock = (host->max_clk * clk_mul) / real_div;
1197 1198 1199
		if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK) {
			host->timeout_clk = host->mmc->actual_clock / 1000;
			host->mmc->max_busy_timeout =
1200 1201 1202 1203
					host->ops->get_max_timeout_count ?
					host->ops->get_max_timeout_count(host) :
					1 << 27;
			host->mmc->max_busy_timeout /= host->timeout_clk;
1204 1205
		}
	}
1206

1207
	clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1208 1209
	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
		<< SDHCI_DIVIDER_HI_SHIFT;
1210
	clk |= SDHCI_CLOCK_INT_EN;
1211
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1212

1213 1214
	/* Wait max 20 ms */
	timeout = 20;
1215
	while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
1216 1217
		& SDHCI_CLOCK_INT_STABLE)) {
		if (timeout == 0) {
1218
			pr_err("%s: Internal clock never "
P
Pierre Ossman 已提交
1219
				"stabilised.\n", mmc_hostname(host->mmc));
1220 1221 1222
			sdhci_dumpregs(host);
			return;
		}
1223 1224 1225
		timeout--;
		mdelay(1);
	}
1226 1227

	clk |= SDHCI_CLOCK_CARD_EN;
1228
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1229
}
1230
EXPORT_SYMBOL_GPL(sdhci_set_clock);
1231

1232 1233
static void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
			    unsigned short vdd)
1234
{
1235
	struct mmc_host *mmc = host->mmc;
1236
	u8 pwr = 0;
1237

1238 1239
	if (!IS_ERR(mmc->supply.vmmc)) {
		spin_unlock_irq(&host->lock);
1240
		mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
1241 1242 1243 1244
		spin_lock_irq(&host->lock);
		return;
	}

1245 1246
	if (mode != MMC_POWER_OFF) {
		switch (1 << vdd) {
1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263
		case MMC_VDD_165_195:
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
			BUG();
		}
	}

	if (host->pwr == pwr)
1264
		return;
1265

1266 1267 1268
	host->pwr = pwr;

	if (pwr == 0) {
1269
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1270 1271
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
1272
		vdd = 0;
1273 1274 1275 1276 1277 1278 1279
	} else {
		/*
		 * Spec says that we should clear the power reg before setting
		 * a new value. Some controllers don't seem to like this though.
		 */
		if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
			sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1280

1281 1282 1283 1284 1285 1286 1287
		/*
		 * At least the Marvell CaFe chip gets confused if we set the
		 * voltage and set turn on power at the same time, so set the
		 * voltage first.
		 */
		if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
			sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1288

1289
		pwr |= SDHCI_POWER_ON;
1290

1291
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1292

1293 1294
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_on(host);
1295

1296 1297 1298 1299 1300 1301 1302
		/*
		 * Some controllers need an extra 10ms delay of 10ms before
		 * they can apply clock after applying power
		 */
		if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
			mdelay(10);
	}
1303 1304
}

1305 1306 1307 1308 1309 1310 1311 1312 1313
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sdhci_host *host;
1314
	int present;
1315
	unsigned long flags;
1316
	u32 tuning_opcode;
1317 1318 1319

	host = mmc_priv(mmc);

1320 1321
	sdhci_runtime_pm_get(host);

1322 1323 1324 1325
	spin_lock_irqsave(&host->lock, flags);

	WARN_ON(host->mrq != NULL);

1326
#ifndef SDHCI_USE_LEDS_CLASS
1327
	sdhci_activate_led(host);
1328
#endif
1329 1330 1331 1332 1333 1334

	/*
	 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
	 * requests if Auto-CMD12 is enabled.
	 */
	if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
1335 1336 1337 1338 1339
		if (mrq->stop) {
			mrq->data->stop = NULL;
			mrq->stop = NULL;
		}
	}
1340 1341 1342

	host->mrq = mrq;

1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357
	/*
	 * Firstly check card presence from cd-gpio.  The return could
	 * be one of the following possibilities:
	 *     negative: cd-gpio is not available
	 *     zero: cd-gpio is used, and card is removed
	 *     one: cd-gpio is used, and card is present
	 */
	present = mmc_gpio_get_cd(host->mmc);
	if (present < 0) {
		/* If polling, assume that the card is always present. */
		if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
			present = 1;
		else
			present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
					SDHCI_CARD_PRESENT;
1358 1359
	}

1360
	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
P
Pierre Ossman 已提交
1361
		host->mrq->cmd->error = -ENOMEDIUM;
1362
		tasklet_schedule(&host->finish_tasklet);
1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373
	} else {
		u32 present_state;

		present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
		/*
		 * Check if the re-tuning timer has already expired and there
		 * is no on-going data transfer. If so, we need to execute
		 * tuning procedure before sending command.
		 */
		if ((host->flags & SDHCI_NEEDS_RETUNING) &&
		    !(present_state & (SDHCI_DOING_WRITE | SDHCI_DOING_READ))) {
1374 1375 1376 1377 1378 1379
			if (mmc->card) {
				/* eMMC uses cmd21 but sd and sdio use cmd19 */
				tuning_opcode =
					mmc->card->type == MMC_TYPE_MMC ?
					MMC_SEND_TUNING_BLOCK_HS200 :
					MMC_SEND_TUNING_BLOCK;
1380 1381 1382 1383 1384 1385 1386

				/* Here we need to set the host->mrq to NULL,
				 * in case the pending finish_tasklet
				 * finishes it incorrectly.
				 */
				host->mrq = NULL;

1387 1388 1389 1390 1391 1392 1393
				spin_unlock_irqrestore(&host->lock, flags);
				sdhci_execute_tuning(mmc, tuning_opcode);
				spin_lock_irqsave(&host->lock, flags);

				/* Restore original mmc_request structure */
				host->mrq = mrq;
			}
1394 1395
		}

1396
		if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
1397 1398 1399
			sdhci_send_command(host, mrq->sbc);
		else
			sdhci_send_command(host, mrq->cmd);
1400
	}
1401

1402
	mmiowb();
1403 1404 1405
	spin_unlock_irqrestore(&host->lock, flags);
}

1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426
void sdhci_set_bus_width(struct sdhci_host *host, int width)
{
	u8 ctrl;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	if (width == MMC_BUS_WIDTH_8) {
		ctrl &= ~SDHCI_CTRL_4BITBUS;
		if (host->version >= SDHCI_SPEC_300)
			ctrl |= SDHCI_CTRL_8BITBUS;
	} else {
		if (host->version >= SDHCI_SPEC_300)
			ctrl &= ~SDHCI_CTRL_8BITBUS;
		if (width == MMC_BUS_WIDTH_4)
			ctrl |= SDHCI_CTRL_4BITBUS;
		else
			ctrl &= ~SDHCI_CTRL_4BITBUS;
	}
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_set_bus_width);

1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449
void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
{
	u16 ctrl_2;

	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	/* Select Bus Speed Mode for host */
	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
	if ((timing == MMC_TIMING_MMC_HS200) ||
	    (timing == MMC_TIMING_UHS_SDR104))
		ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
	else if (timing == MMC_TIMING_UHS_SDR12)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
	else if (timing == MMC_TIMING_UHS_SDR25)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
	else if (timing == MMC_TIMING_UHS_SDR50)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
	else if ((timing == MMC_TIMING_UHS_DDR50) ||
		 (timing == MMC_TIMING_MMC_DDR52))
		ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
}
EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);

1450
static void sdhci_do_set_ios(struct sdhci_host *host, struct mmc_ios *ios)
1451 1452 1453
{
	unsigned long flags;
	u8 ctrl;
1454
	struct mmc_host *mmc = host->mmc;
1455 1456 1457

	spin_lock_irqsave(&host->lock, flags);

A
Adrian Hunter 已提交
1458 1459
	if (host->flags & SDHCI_DEVICE_DEAD) {
		spin_unlock_irqrestore(&host->lock, flags);
1460 1461
		if (!IS_ERR(mmc->supply.vmmc) &&
		    ios->power_mode == MMC_POWER_OFF)
1462
			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
A
Adrian Hunter 已提交
1463 1464
		return;
	}
P
Pierre Ossman 已提交
1465

1466 1467 1468 1469 1470
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1471
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1472
		sdhci_reinit(host);
1473 1474
	}

1475
	if (host->version >= SDHCI_SPEC_300 &&
1476 1477
		(ios->power_mode == MMC_POWER_UP) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
1478 1479
		sdhci_enable_preset_value(host, false);

1480
	if (!ios->clock || ios->clock != host->clock) {
1481
		host->ops->set_clock(host, ios->clock);
1482 1483
		host->clock = ios->clock;
	}
1484

1485
	sdhci_set_power(host, ios->power_mode, ios->vdd);
1486

1487 1488 1489
	if (host->ops->platform_send_init_74_clocks)
		host->ops->platform_send_init_74_clocks(host, ios->power_mode);

1490
	host->ops->set_bus_width(host, ios->bus_width);
1491

1492
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1493

1494 1495 1496
	if ((ios->timing == MMC_TIMING_SD_HS ||
	     ios->timing == MMC_TIMING_MMC_HS)
	    && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
1497 1498 1499 1500
		ctrl |= SDHCI_CTRL_HISPD;
	else
		ctrl &= ~SDHCI_CTRL_HISPD;

1501
	if (host->version >= SDHCI_SPEC_300) {
1502 1503 1504
		u16 clk, ctrl_2;

		/* In case of UHS-I modes, set High Speed Enable */
1505
		if ((ios->timing == MMC_TIMING_MMC_HS200) ||
1506
		    (ios->timing == MMC_TIMING_MMC_DDR52) ||
1507
		    (ios->timing == MMC_TIMING_UHS_SDR50) ||
1508 1509
		    (ios->timing == MMC_TIMING_UHS_SDR104) ||
		    (ios->timing == MMC_TIMING_UHS_DDR50) ||
1510
		    (ios->timing == MMC_TIMING_UHS_SDR25))
1511
			ctrl |= SDHCI_CTRL_HISPD;
1512

1513
		if (!host->preset_enabled) {
1514
			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1515 1516 1517 1518
			/*
			 * We only need to set Driver Strength if the
			 * preset value enable is not set.
			 */
1519
			ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1520 1521 1522 1523 1524 1525 1526
			ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
			if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;

			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542
		} else {
			/*
			 * According to SDHC Spec v3.00, if the Preset Value
			 * Enable in the Host Control 2 register is set, we
			 * need to reset SD Clock Enable before changing High
			 * Speed Enable to avoid generating clock gliches.
			 */

			/* Reset SD Clock Enable */
			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			clk &= ~SDHCI_CLOCK_CARD_EN;
			sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

			/* Re-enable SD Clock */
1543
			host->ops->set_clock(host, host->clock);
1544
		}
1545 1546 1547 1548 1549 1550

		/* Reset SD Clock Enable */
		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		clk &= ~SDHCI_CLOCK_CARD_EN;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

1551
		host->ops->set_uhs_signaling(host, ios->timing);
1552
		host->timing = ios->timing;
1553

1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567
		if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
				((ios->timing == MMC_TIMING_UHS_SDR12) ||
				 (ios->timing == MMC_TIMING_UHS_SDR25) ||
				 (ios->timing == MMC_TIMING_UHS_SDR50) ||
				 (ios->timing == MMC_TIMING_UHS_SDR104) ||
				 (ios->timing == MMC_TIMING_UHS_DDR50))) {
			u16 preset;

			sdhci_enable_preset_value(host, true);
			preset = sdhci_get_preset_value(host);
			ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
				>> SDHCI_PRESET_DRV_SHIFT;
		}

1568
		/* Re-enable SD Clock */
1569
		host->ops->set_clock(host, host->clock);
1570 1571
	} else
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1572

1573 1574 1575 1576 1577
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1578
	if(host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1579
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
1580

1581
	mmiowb();
1582 1583 1584
	spin_unlock_irqrestore(&host->lock, flags);
}

1585 1586 1587 1588 1589 1590 1591 1592 1593
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);

	sdhci_runtime_pm_get(host);
	sdhci_do_set_ios(host, ios);
	sdhci_runtime_pm_put(host);
}

1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624
static int sdhci_do_get_cd(struct sdhci_host *host)
{
	int gpio_cd = mmc_gpio_get_cd(host->mmc);

	if (host->flags & SDHCI_DEVICE_DEAD)
		return 0;

	/* If polling/nonremovable, assume that the card is always present. */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
	    (host->mmc->caps & MMC_CAP_NONREMOVABLE))
		return 1;

	/* Try slot gpio detect */
	if (!IS_ERR_VALUE(gpio_cd))
		return !!gpio_cd;

	/* Host native card detect */
	return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
}

static int sdhci_get_cd(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	int ret;

	sdhci_runtime_pm_get(host);
	ret = sdhci_do_get_cd(host);
	sdhci_runtime_pm_put(host);
	return ret;
}

1625
static int sdhci_check_ro(struct sdhci_host *host)
1626 1627
{
	unsigned long flags;
1628
	int is_readonly;
1629 1630 1631

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1632
	if (host->flags & SDHCI_DEVICE_DEAD)
1633 1634 1635
		is_readonly = 0;
	else if (host->ops->get_ro)
		is_readonly = host->ops->get_ro(host);
P
Pierre Ossman 已提交
1636
	else
1637 1638
		is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
				& SDHCI_WRITE_PROTECT);
1639 1640 1641

	spin_unlock_irqrestore(&host->lock, flags);

1642 1643 1644
	/* This quirk needs to be replaced by a callback-function later */
	return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
		!is_readonly : is_readonly;
1645 1646
}

1647 1648
#define SAMPLE_COUNT	5

1649
static int sdhci_do_get_ro(struct sdhci_host *host)
1650 1651 1652 1653
{
	int i, ro_count;

	if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
1654
		return sdhci_check_ro(host);
1655 1656 1657

	ro_count = 0;
	for (i = 0; i < SAMPLE_COUNT; i++) {
1658
		if (sdhci_check_ro(host)) {
1659 1660 1661 1662 1663 1664 1665 1666
			if (++ro_count > SAMPLE_COUNT / 2)
				return 1;
		}
		msleep(30);
	}
	return 0;
}

1667 1668 1669 1670 1671 1672 1673 1674
static void sdhci_hw_reset(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (host->ops && host->ops->hw_reset)
		host->ops->hw_reset(host);
}

1675
static int sdhci_get_ro(struct mmc_host *mmc)
P
Pierre Ossman 已提交
1676
{
1677 1678
	struct sdhci_host *host = mmc_priv(mmc);
	int ret;
P
Pierre Ossman 已提交
1679

1680 1681 1682 1683 1684
	sdhci_runtime_pm_get(host);
	ret = sdhci_do_get_ro(host);
	sdhci_runtime_pm_put(host);
	return ret;
}
P
Pierre Ossman 已提交
1685

1686 1687
static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
{
1688
	if (!(host->flags & SDHCI_DEVICE_DEAD)) {
1689
		if (enable)
1690
			host->ier |= SDHCI_INT_CARD_INT;
1691
		else
1692 1693 1694 1695
			host->ier &= ~SDHCI_INT_CARD_INT;

		sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
		sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
1696 1697
		mmiowb();
	}
1698 1699 1700 1701 1702 1703
}

static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
P
Pierre Ossman 已提交
1704

1705 1706
	sdhci_runtime_pm_get(host);

1707
	spin_lock_irqsave(&host->lock, flags);
1708 1709 1710 1711 1712
	if (enable)
		host->flags |= SDHCI_SDIO_IRQ_ENABLED;
	else
		host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;

1713
	sdhci_enable_sdio_irq_nolock(host, enable);
P
Pierre Ossman 已提交
1714
	spin_unlock_irqrestore(&host->lock, flags);
1715 1716

	sdhci_runtime_pm_put(host);
P
Pierre Ossman 已提交
1717 1718
}

1719
static int sdhci_do_start_signal_voltage_switch(struct sdhci_host *host,
1720
						struct mmc_ios *ios)
1721
{
1722
	struct mmc_host *mmc = host->mmc;
1723
	u16 ctrl;
1724
	int ret;
1725

1726 1727 1728 1729 1730 1731
	/*
	 * Signal Voltage Switching is only applicable for Host Controllers
	 * v3.00 and above.
	 */
	if (host->version < SDHCI_SPEC_300)
		return 0;
1732

1733 1734
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

1735
	switch (ios->signal_voltage) {
1736 1737 1738 1739
	case MMC_SIGNAL_VOLTAGE_330:
		/* Set 1.8V Signal Enable in the Host Control2 register to 0 */
		ctrl &= ~SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1740

1741 1742 1743
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc, 2700000,
						    3600000);
1744 1745
			if (ret) {
				pr_warning("%s: Switching to 3.3V signalling voltage "
1746
						" failed\n", mmc_hostname(mmc));
1747 1748 1749 1750 1751
				return -EIO;
			}
		}
		/* Wait for 5ms */
		usleep_range(5000, 5500);
1752

1753 1754 1755 1756
		/* 3.3V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_VDD_180))
			return 0;
1757

1758
		pr_warning("%s: 3.3V regulator output did not became stable\n",
1759
				mmc_hostname(mmc));
1760 1761 1762

		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_180:
1763 1764
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc,
1765 1766 1767
					1700000, 1950000);
			if (ret) {
				pr_warning("%s: Switching to 1.8V signalling voltage "
1768
						" failed\n", mmc_hostname(mmc));
1769 1770 1771
				return -EIO;
			}
		}
1772 1773 1774 1775 1776

		/*
		 * Enable 1.8V Signal Enable in the Host Control2
		 * register
		 */
1777 1778
		ctrl |= SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1779

1780 1781 1782 1783
		/* 1.8V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (ctrl & SDHCI_CTRL_VDD_180)
			return 0;
1784

1785
		pr_warning("%s: 1.8V regulator output did not became stable\n",
1786
				mmc_hostname(mmc));
1787

1788 1789
		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_120:
1790 1791 1792
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc, 1100000,
						    1300000);
1793 1794
			if (ret) {
				pr_warning("%s: Switching to 1.2V signalling voltage "
1795
						" failed\n", mmc_hostname(mmc));
1796
				return -EIO;
1797 1798
			}
		}
1799
		return 0;
1800
	default:
1801 1802
		/* No signal voltage switch required */
		return 0;
1803
	}
1804 1805
}

1806
static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
1807
	struct mmc_ios *ios)
1808 1809 1810 1811 1812 1813 1814
{
	struct sdhci_host *host = mmc_priv(mmc);
	int err;

	if (host->version < SDHCI_SPEC_300)
		return 0;
	sdhci_runtime_pm_get(host);
1815
	err = sdhci_do_start_signal_voltage_switch(host, ios);
1816 1817 1818 1819
	sdhci_runtime_pm_put(host);
	return err;
}

1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832
static int sdhci_card_busy(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	u32 present_state;

	sdhci_runtime_pm_get(host);
	/* Check whether DAT[3:0] is 0000 */
	present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
	sdhci_runtime_pm_put(host);

	return !(present_state & SDHCI_DATA_LVL_MASK);
}

1833
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
1834
{
1835
	struct sdhci_host *host = mmc_priv(mmc);
1836 1837 1838
	u16 ctrl;
	int tuning_loop_counter = MAX_TUNING_LOOP;
	int err = 0;
1839
	unsigned long flags;
1840

1841
	sdhci_runtime_pm_get(host);
1842
	spin_lock_irqsave(&host->lock, flags);
1843 1844

	/*
1845 1846
	 * The Host Controller needs tuning only in case of SDR104 mode
	 * and for SDR50 mode when Use Tuning for SDR50 is set in the
1847
	 * Capabilities register.
1848 1849
	 * If the Host Controller supports the HS200 mode then the
	 * tuning function has to be executed.
1850
	 */
1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862
	switch (host->timing) {
	case MMC_TIMING_MMC_HS200:
	case MMC_TIMING_UHS_SDR104:
		break;

	case MMC_TIMING_UHS_SDR50:
		if (host->flags & SDHCI_SDR50_NEEDS_TUNING ||
		    host->flags & SDHCI_SDR104_NEEDS_TUNING)
			break;
		/* FALLTHROUGH */

	default:
1863
		spin_unlock_irqrestore(&host->lock, flags);
1864
		sdhci_runtime_pm_put(host);
1865 1866 1867
		return 0;
	}

1868
	if (host->ops->platform_execute_tuning) {
1869
		spin_unlock_irqrestore(&host->lock, flags);
1870 1871 1872 1873 1874
		err = host->ops->platform_execute_tuning(host, opcode);
		sdhci_runtime_pm_put(host);
		return err;
	}

1875 1876
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl |= SDHCI_CTRL_EXEC_TUNING;
1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

	/*
	 * As per the Host Controller spec v3.00, tuning command
	 * generates Buffer Read Ready interrupt, so enable that.
	 *
	 * Note: The spec clearly says that when tuning sequence
	 * is being performed, the controller does not generate
	 * interrupts other than Buffer Read Ready interrupt. But
	 * to make sure we don't hit a controller bug, we _only_
	 * enable Buffer Read Ready interrupt here.
	 */
1889 1890
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
1891 1892 1893 1894 1895 1896 1897

	/*
	 * Issue CMD19 repeatedly till Execute Tuning is set to 0 or the number
	 * of loops reaches 40 times or a timeout of 150ms occurs.
	 */
	do {
		struct mmc_command cmd = {0};
1898
		struct mmc_request mrq = {NULL};
1899

1900
		cmd.opcode = opcode;
1901 1902 1903 1904 1905 1906
		cmd.arg = 0;
		cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
		cmd.retries = 0;
		cmd.data = NULL;
		cmd.error = 0;

1907 1908 1909
		if (tuning_loop_counter-- == 0)
			break;

1910 1911 1912 1913 1914 1915 1916 1917
		mrq.cmd = &cmd;
		host->mrq = &mrq;

		/*
		 * In response to CMD19, the card sends 64 bytes of tuning
		 * block to the Host Controller. So we set the block size
		 * to 64 here.
		 */
1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928
		if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200) {
			if (mmc->ios.bus_width == MMC_BUS_WIDTH_8)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128),
					     SDHCI_BLOCK_SIZE);
			else if (mmc->ios.bus_width == MMC_BUS_WIDTH_4)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
					     SDHCI_BLOCK_SIZE);
		} else {
			sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
				     SDHCI_BLOCK_SIZE);
		}
1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942

		/*
		 * The tuning block is sent by the card to the host controller.
		 * So we set the TRNS_READ bit in the Transfer Mode register.
		 * This also takes care of setting DMA Enable and Multi Block
		 * Select in the same register to 0.
		 */
		sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);

		sdhci_send_command(host, &cmd);

		host->cmd = NULL;
		host->mrq = NULL;

1943
		spin_unlock_irqrestore(&host->lock, flags);
1944 1945 1946 1947
		/* Wait for Buffer Read Ready interrupt */
		wait_event_interruptible_timeout(host->buf_ready_int,
					(host->tuning_done == 1),
					msecs_to_jiffies(50));
1948
		spin_lock_irqsave(&host->lock, flags);
1949 1950

		if (!host->tuning_done) {
1951
			pr_info(DRIVER_NAME ": Timeout waiting for "
1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966
				"Buffer Read Ready interrupt during tuning "
				"procedure, falling back to fixed sampling "
				"clock\n");
			ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
			ctrl &= ~SDHCI_CTRL_TUNED_CLK;
			ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
			sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

			err = -EIO;
			goto out;
		}

		host->tuning_done = 0;

		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1967 1968 1969 1970

		/* eMMC spec does not require a delay between tuning cycles */
		if (opcode == MMC_SEND_TUNING_BLOCK)
			mdelay(1);
1971 1972 1973 1974 1975 1976
	} while (ctrl & SDHCI_CTRL_EXEC_TUNING);

	/*
	 * The Host Driver has exhausted the maximum number of loops allowed,
	 * so use fixed sampling frequency.
	 */
1977
	if (tuning_loop_counter < 0) {
1978 1979
		ctrl &= ~SDHCI_CTRL_TUNED_CLK;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1980 1981 1982 1983 1984
	}
	if (!(ctrl & SDHCI_CTRL_TUNED_CLK)) {
		pr_info(DRIVER_NAME ": Tuning procedure"
			" failed, falling back to fixed sampling"
			" clock\n");
1985
		err = -EIO;
1986 1987 1988
	}

out:
1989 1990 1991 1992 1993 1994 1995 1996
	/*
	 * If this is the very first time we are here, we start the retuning
	 * timer. Since only during the first time, SDHCI_NEEDS_RETUNING
	 * flag won't be set, we check this condition before actually starting
	 * the timer.
	 */
	if (!(host->flags & SDHCI_NEEDS_RETUNING) && host->tuning_count &&
	    (host->tuning_mode == SDHCI_TUNING_MODE_1)) {
1997
		host->flags |= SDHCI_USING_RETUNING_TIMER;
1998 1999 2000 2001
		mod_timer(&host->tuning_timer, jiffies +
			host->tuning_count * HZ);
		/* Tuning mode 1 limits the maximum data length to 4MB */
		mmc->max_blk_count = (4 * 1024 * 1024) / mmc->max_blk_size;
2002
	} else if (host->flags & SDHCI_USING_RETUNING_TIMER) {
2003 2004
		host->flags &= ~SDHCI_NEEDS_RETUNING;
		/* Reload the new initial value for timer */
2005 2006
		mod_timer(&host->tuning_timer, jiffies +
			  host->tuning_count * HZ);
2007 2008 2009 2010 2011 2012 2013
	}

	/*
	 * In case tuning fails, host controllers which support re-tuning can
	 * try tuning again at a later time, when the re-tuning timer expires.
	 * So for these controllers, we return 0. Since there might be other
	 * controllers who do not have this capability, we return error for
2014 2015
	 * them. SDHCI_USING_RETUNING_TIMER means the host is currently using
	 * a retuning timer to do the retuning for the card.
2016
	 */
2017
	if (err && (host->flags & SDHCI_USING_RETUNING_TIMER))
2018 2019
		err = 0;

2020 2021
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2022
	spin_unlock_irqrestore(&host->lock, flags);
2023
	sdhci_runtime_pm_put(host);
2024 2025 2026 2027

	return err;
}

2028 2029

static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2030 2031 2032 2033 2034 2035 2036 2037 2038
{
	/* Host Controller v3.00 defines preset value registers */
	if (host->version < SDHCI_SPEC_300)
		return;

	/*
	 * We only enable or disable Preset Value if they are not already
	 * enabled or disabled respectively. Otherwise, we bail out.
	 */
2039 2040 2041 2042 2043 2044 2045 2046
	if (host->preset_enabled != enable) {
		u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

		if (enable)
			ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
		else
			ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

2047
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2048 2049 2050 2051 2052 2053 2054

		if (enable)
			host->flags |= SDHCI_PV_ENABLED;
		else
			host->flags &= ~SDHCI_PV_ENABLED;

		host->preset_enabled = enable;
2055
	}
2056 2057
}

2058
static void sdhci_card_event(struct mmc_host *mmc)
2059
{
2060
	struct sdhci_host *host = mmc_priv(mmc);
2061 2062
	unsigned long flags;

2063 2064 2065 2066
	/* First check if client has provided their own card event */
	if (host->ops->card_event)
		host->ops->card_event(host);

2067 2068
	spin_lock_irqsave(&host->lock, flags);

2069
	/* Check host->mrq first in case we are runtime suspended */
2070
	if (host->mrq && !sdhci_do_get_cd(host)) {
2071
		pr_err("%s: Card removed during transfer!\n",
2072
			mmc_hostname(host->mmc));
2073
		pr_err("%s: Resetting controller.\n",
2074
			mmc_hostname(host->mmc));
2075

2076 2077
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2078

2079 2080
		host->mrq->cmd->error = -ENOMEDIUM;
		tasklet_schedule(&host->finish_tasklet);
2081 2082 2083
	}

	spin_unlock_irqrestore(&host->lock, flags);
2084 2085 2086 2087 2088
}

static const struct mmc_host_ops sdhci_ops = {
	.request	= sdhci_request,
	.set_ios	= sdhci_set_ios,
2089
	.get_cd		= sdhci_get_cd,
2090 2091 2092 2093 2094 2095
	.get_ro		= sdhci_get_ro,
	.hw_reset	= sdhci_hw_reset,
	.enable_sdio_irq = sdhci_enable_sdio_irq,
	.start_signal_voltage_switch	= sdhci_start_signal_voltage_switch,
	.execute_tuning			= sdhci_execute_tuning,
	.card_event			= sdhci_card_event,
2096
	.card_busy	= sdhci_card_busy,
2097 2098 2099 2100 2101 2102 2103 2104
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

2105 2106 2107 2108 2109 2110 2111 2112
static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;
	struct mmc_request *mrq;

	host = (struct sdhci_host*)param;

2113 2114
	spin_lock_irqsave(&host->lock, flags);

2115 2116 2117 2118
        /*
         * If this tasklet gets rescheduled while running, it will
         * be run again afterwards but without any active request.
         */
2119 2120
	if (!host->mrq) {
		spin_unlock_irqrestore(&host->lock, flags);
2121
		return;
2122
	}
2123 2124 2125 2126 2127 2128 2129 2130 2131

	del_timer(&host->timer);

	mrq = host->mrq;

	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
P
Pierre Ossman 已提交
2132
	if (!(host->flags & SDHCI_DEVICE_DEAD) &&
2133
	    ((mrq->cmd && mrq->cmd->error) ||
P
Pierre Ossman 已提交
2134 2135 2136
		 (mrq->data && (mrq->data->error ||
		  (mrq->data->stop && mrq->data->stop->error))) ||
		   (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
2137 2138

		/* Some controllers need this kick or reset won't work here */
2139
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
2140
			/* This is to force an update */
2141
			host->ops->set_clock(host, host->clock);
2142 2143 2144

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
2145 2146
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2147 2148 2149 2150 2151 2152
	}

	host->mrq = NULL;
	host->cmd = NULL;
	host->data = NULL;

2153
#ifndef SDHCI_USE_LEDS_CLASS
2154
	sdhci_deactivate_led(host);
2155
#endif
2156

2157
	mmiowb();
2158 2159 2160
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
2161
	sdhci_runtime_pm_put(host);
2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173
}

static void sdhci_timeout_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)data;

	spin_lock_irqsave(&host->lock, flags);

	if (host->mrq) {
2174
		pr_err("%s: Timeout waiting for hardware "
P
Pierre Ossman 已提交
2175
			"interrupt.\n", mmc_hostname(host->mmc));
2176 2177 2178
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
2179
			host->data->error = -ETIMEDOUT;
2180 2181 2182
			sdhci_finish_data(host);
		} else {
			if (host->cmd)
P
Pierre Ossman 已提交
2183
				host->cmd->error = -ETIMEDOUT;
2184
			else
P
Pierre Ossman 已提交
2185
				host->mrq->cmd->error = -ETIMEDOUT;
2186 2187 2188 2189 2190

			tasklet_schedule(&host->finish_tasklet);
		}
	}

2191
	mmiowb();
2192 2193 2194
	spin_unlock_irqrestore(&host->lock, flags);
}

2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208
static void sdhci_tuning_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host *)data;

	spin_lock_irqsave(&host->lock, flags);

	host->flags |= SDHCI_NEEDS_RETUNING;

	spin_unlock_irqrestore(&host->lock, flags);
}

2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219
/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
{
	BUG_ON(intmask == 0);

	if (!host->cmd) {
2220
		pr_err("%s: Got command interrupt 0x%08x even "
2221 2222
			"though no command operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
2223 2224 2225 2226
		sdhci_dumpregs(host);
		return;
	}

2227
	if (intmask & SDHCI_INT_TIMEOUT)
P
Pierre Ossman 已提交
2228 2229 2230 2231
		host->cmd->error = -ETIMEDOUT;
	else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
			SDHCI_INT_INDEX))
		host->cmd->error = -EILSEQ;
2232

2233
	if (host->cmd->error) {
2234
		tasklet_schedule(&host->finish_tasklet);
2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252
		return;
	}

	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * Unfortunately this is overloaded on the "data complete"
	 * interrupt, so we need to take some care when handling
	 * it.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
	if (host->cmd->flags & MMC_RSP_BUSY) {
		if (host->cmd->data)
			DBG("Cannot wait for busy signal when also "
				"doing a data transfer");
2253
		else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ))
2254
			return;
2255 2256 2257

		/* The controller does not support the end-of-busy IRQ,
		 * fall through and take the SDHCI_INT_RESPONSE */
2258 2259 2260
	}

	if (intmask & SDHCI_INT_RESPONSE)
2261
		sdhci_finish_command(host);
2262 2263
}

2264
#ifdef CONFIG_MMC_DEBUG
2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292
static void sdhci_show_adma_error(struct sdhci_host *host)
{
	const char *name = mmc_hostname(host->mmc);
	u8 *desc = host->adma_desc;
	__le32 *dma;
	__le16 *len;
	u8 attr;

	sdhci_dumpregs(host);

	while (true) {
		dma = (__le32 *)(desc + 4);
		len = (__le16 *)(desc + 2);
		attr = *desc;

		DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
		    name, desc, le32_to_cpu(*dma), le16_to_cpu(*len), attr);

		desc += 8;

		if (attr & 2)
			break;
	}
}
#else
static void sdhci_show_adma_error(struct sdhci_host *host) { }
#endif

2293 2294
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
2295
	u32 command;
2296 2297
	BUG_ON(intmask == 0);

2298 2299
	/* CMD19 generates _only_ Buffer Read Ready interrupt */
	if (intmask & SDHCI_INT_DATA_AVAIL) {
2300 2301 2302
		command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
		if (command == MMC_SEND_TUNING_BLOCK ||
		    command == MMC_SEND_TUNING_BLOCK_HS200) {
2303 2304 2305 2306 2307 2308
			host->tuning_done = 1;
			wake_up(&host->buf_ready_int);
			return;
		}
	}

2309 2310
	if (!host->data) {
		/*
2311 2312 2313
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
2314
		 */
2315
		if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
2316 2317 2318 2319 2320
			if (intmask & SDHCI_INT_DATA_TIMEOUT) {
				host->cmd->error = -ETIMEDOUT;
				tasklet_schedule(&host->finish_tasklet);
				return;
			}
2321 2322 2323 2324 2325
			if (intmask & SDHCI_INT_DATA_END) {
				sdhci_finish_command(host);
				return;
			}
		}
2326

2327
		pr_err("%s: Got data interrupt 0x%08x even "
2328 2329
			"though no data operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
2330 2331 2332 2333 2334 2335
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
2336
		host->data->error = -ETIMEDOUT;
2337 2338 2339 2340 2341
	else if (intmask & SDHCI_INT_DATA_END_BIT)
		host->data->error = -EILSEQ;
	else if ((intmask & SDHCI_INT_DATA_CRC) &&
		SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
			!= MMC_BUS_TEST_R)
P
Pierre Ossman 已提交
2342
		host->data->error = -EILSEQ;
2343
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
2344
		pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
2345
		sdhci_show_adma_error(host);
2346
		host->data->error = -EIO;
2347 2348
		if (host->ops->adma_workaround)
			host->ops->adma_workaround(host, intmask);
2349
	}
2350

P
Pierre Ossman 已提交
2351
	if (host->data->error)
2352 2353
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
2354
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
2355 2356
			sdhci_transfer_pio(host);

2357 2358 2359 2360
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
2361 2362 2363 2364
		 *
		 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
		 * should return a valid address to continue from, but as
		 * some controllers are faulty, don't trust them.
2365
		 */
2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382
		if (intmask & SDHCI_INT_DMA_END) {
			u32 dmastart, dmanow;
			dmastart = sg_dma_address(host->data->sg);
			dmanow = dmastart + host->data->bytes_xfered;
			/*
			 * Force update to the next DMA block boundary.
			 */
			dmanow = (dmanow &
				~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
				SDHCI_DEFAULT_BOUNDARY_SIZE;
			host->data->bytes_xfered = dmanow - dmastart;
			DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
				" next 0x%08x\n",
				mmc_hostname(host->mmc), dmastart,
				host->data->bytes_xfered, dmanow);
			sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
		}
2383

2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395
		if (intmask & SDHCI_INT_DATA_END) {
			if (host->cmd) {
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
2396 2397 2398
	}
}

2399
static irqreturn_t sdhci_irq(int irq, void *dev_id)
2400
{
2401
	irqreturn_t result = IRQ_NONE;
2402
	struct sdhci_host *host = dev_id;
2403
	u32 intmask, mask, unexpected = 0;
2404
	int max_loops = 16;
2405 2406 2407

	spin_lock(&host->lock);

2408
	if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
2409
		spin_unlock(&host->lock);
2410
		return IRQ_NONE;
2411 2412
	}

2413
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
2414
	if (!intmask || intmask == 0xffffffff) {
2415 2416 2417 2418
		result = IRQ_NONE;
		goto out;
	}

2419 2420 2421 2422 2423
	do {
		/* Clear selected interrupts. */
		mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
				  SDHCI_INT_BUS_POWER);
		sdhci_writel(host, mask, SDHCI_INT_STATUS);
2424

2425 2426
		DBG("*** %s got interrupt: 0x%08x\n",
			mmc_hostname(host->mmc), intmask);
2427

2428 2429 2430
		if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
			u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
2431

2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442
			/*
			 * There is a observation on i.mx esdhc.  INSERT
			 * bit will be immediately set again when it gets
			 * cleared, if a card is inserted.  We have to mask
			 * the irq to prevent interrupt storm which will
			 * freeze the system.  And the REMOVE gets the
			 * same situation.
			 *
			 * More testing are needed here to ensure it works
			 * for other platforms though.
			 */
2443 2444 2445 2446 2447 2448
			host->ier &= ~(SDHCI_INT_CARD_INSERT |
				       SDHCI_INT_CARD_REMOVE);
			host->ier |= present ? SDHCI_INT_CARD_REMOVE :
					       SDHCI_INT_CARD_INSERT;
			sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
			sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2449 2450 2451

			sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
				     SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
2452 2453 2454 2455

			host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
						       SDHCI_INT_CARD_REMOVE);
			result = IRQ_WAKE_THREAD;
2456
		}
2457

2458 2459
		if (intmask & SDHCI_INT_CMD_MASK)
			sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
2460

2461 2462
		if (intmask & SDHCI_INT_DATA_MASK)
			sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2463

2464 2465 2466
		if (intmask & SDHCI_INT_BUS_POWER)
			pr_err("%s: Card is consuming too much power!\n",
				mmc_hostname(host->mmc));
2467

2468 2469 2470 2471 2472
		if (intmask & SDHCI_INT_CARD_INT) {
			sdhci_enable_sdio_irq_nolock(host, false);
			host->thread_isr |= SDHCI_INT_CARD_INT;
			result = IRQ_WAKE_THREAD;
		}
P
Pierre Ossman 已提交
2473

2474 2475 2476 2477
		intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
			     SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
			     SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
			     SDHCI_INT_CARD_INT);
P
Pierre Ossman 已提交
2478

2479 2480 2481 2482
		if (intmask) {
			unexpected |= intmask;
			sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		}
2483

2484 2485
		if (result == IRQ_NONE)
			result = IRQ_HANDLED;
2486

2487 2488
		intmask = sdhci_readl(host, SDHCI_INT_STATUS);
	} while (intmask && --max_loops);
2489 2490 2491
out:
	spin_unlock(&host->lock);

2492 2493 2494 2495 2496
	if (unexpected) {
		pr_err("%s: Unexpected interrupt 0x%08x.\n",
			   mmc_hostname(host->mmc), unexpected);
		sdhci_dumpregs(host);
	}
P
Pierre Ossman 已提交
2497

2498 2499 2500
	return result;
}

2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511
static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
{
	struct sdhci_host *host = dev_id;
	unsigned long flags;
	u32 isr;

	spin_lock_irqsave(&host->lock, flags);
	isr = host->thread_isr;
	host->thread_isr = 0;
	spin_unlock_irqrestore(&host->lock, flags);

2512 2513 2514 2515 2516
	if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
		sdhci_card_event(host->mmc);
		mmc_detect_change(host->mmc, msecs_to_jiffies(200));
	}

2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528
	if (isr & SDHCI_INT_CARD_INT) {
		sdio_run_irqs(host->mmc);

		spin_lock_irqsave(&host->lock, flags);
		if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
			sdhci_enable_sdio_irq_nolock(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}

	return isr ? IRQ_HANDLED : IRQ_NONE;
}

2529 2530 2531 2532 2533 2534 2535
/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM
K
Kevin Liu 已提交
2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561
void sdhci_enable_irq_wakeups(struct sdhci_host *host)
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val |= mask ;
	/* Avoid fake wake up */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);

void sdhci_disable_irq_wakeups(struct sdhci_host *host)
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_disable_irq_wakeups);
2562

2563
int sdhci_suspend_host(struct sdhci_host *host)
2564
{
2565 2566
	sdhci_disable_card_detection(host);

2567
	/* Disable tuning since we are suspending */
2568
	if (host->flags & SDHCI_USING_RETUNING_TIMER) {
2569
		del_timer_sync(&host->tuning_timer);
2570 2571 2572
		host->flags &= ~SDHCI_NEEDS_RETUNING;
	}

K
Kevin Liu 已提交
2573
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
2574 2575 2576
		host->ier = 0;
		sdhci_writel(host, 0, SDHCI_INT_ENABLE);
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
K
Kevin Liu 已提交
2577 2578 2579 2580 2581
		free_irq(host->irq, host);
	} else {
		sdhci_enable_irq_wakeups(host);
		enable_irq_wake(host->irq);
	}
2582
	return 0;
2583 2584
}

2585
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
2586

2587 2588
int sdhci_resume_host(struct sdhci_host *host)
{
2589
	int ret = 0;
2590

2591
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2592 2593 2594
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
2595

K
Kevin Liu 已提交
2596
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
2597 2598 2599
		ret = request_threaded_irq(host->irq, sdhci_irq,
					   sdhci_thread_irq, IRQF_SHARED,
					   mmc_hostname(host->mmc), host);
K
Kevin Liu 已提交
2600 2601 2602 2603 2604 2605
		if (ret)
			return ret;
	} else {
		sdhci_disable_irq_wakeups(host);
		disable_irq_wake(host->irq);
	}
2606

2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617
	if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
	    (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
		/* Card keeps power but host controller does not */
		sdhci_init(host, 0);
		host->pwr = 0;
		host->clock = 0;
		sdhci_do_set_ios(host, &host->mmc->ios);
	} else {
		sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
		mmiowb();
	}
2618

2619 2620
	sdhci_enable_card_detection(host);

2621
	/* Set the re-tuning expiration flag */
2622
	if (host->flags & SDHCI_USING_RETUNING_TIMER)
2623 2624
		host->flags |= SDHCI_NEEDS_RETUNING;

2625
	return ret;
2626 2627
}

2628
EXPORT_SYMBOL_GPL(sdhci_resume_host);
2629 2630
#endif /* CONFIG_PM */

2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643
#ifdef CONFIG_PM_RUNTIME

static int sdhci_runtime_pm_get(struct sdhci_host *host)
{
	return pm_runtime_get_sync(host->mmc->parent);
}

static int sdhci_runtime_pm_put(struct sdhci_host *host)
{
	pm_runtime_mark_last_busy(host->mmc->parent);
	return pm_runtime_put_autosuspend(host->mmc->parent);
}

2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
	if (host->runtime_suspended || host->bus_on)
		return;
	host->bus_on = true;
	pm_runtime_get_noresume(host->mmc->parent);
}

static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
	if (host->runtime_suspended || !host->bus_on)
		return;
	host->bus_on = false;
	pm_runtime_put_noidle(host->mmc->parent);
}

2660 2661 2662 2663 2664
int sdhci_runtime_suspend_host(struct sdhci_host *host)
{
	unsigned long flags;

	/* Disable tuning since we are suspending */
2665
	if (host->flags & SDHCI_USING_RETUNING_TIMER) {
2666 2667 2668 2669 2670
		del_timer_sync(&host->tuning_timer);
		host->flags &= ~SDHCI_NEEDS_RETUNING;
	}

	spin_lock_irqsave(&host->lock, flags);
2671 2672 2673
	host->ier &= SDHCI_INT_CARD_INT;
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2674 2675
	spin_unlock_irqrestore(&host->lock, flags);

2676
	synchronize_hardirq(host->irq);
2677 2678 2679 2680 2681

	spin_lock_irqsave(&host->lock, flags);
	host->runtime_suspended = true;
	spin_unlock_irqrestore(&host->lock, flags);

2682
	return 0;
2683 2684 2685 2686 2687 2688
}
EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);

int sdhci_runtime_resume_host(struct sdhci_host *host)
{
	unsigned long flags;
2689
	int host_flags = host->flags;
2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703

	if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}

	sdhci_init(host, 0);

	/* Force clock and power re-program */
	host->pwr = 0;
	host->clock = 0;
	sdhci_do_set_ios(host, &host->mmc->ios);

	sdhci_do_start_signal_voltage_switch(host, &host->mmc->ios);
2704 2705 2706 2707 2708 2709
	if ((host_flags & SDHCI_PV_ENABLED) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
		spin_lock_irqsave(&host->lock, flags);
		sdhci_enable_preset_value(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}
2710 2711

	/* Set the re-tuning expiration flag */
2712
	if (host->flags & SDHCI_USING_RETUNING_TIMER)
2713 2714 2715 2716 2717 2718 2719
		host->flags |= SDHCI_NEEDS_RETUNING;

	spin_lock_irqsave(&host->lock, flags);

	host->runtime_suspended = false;

	/* Enable SDIO IRQ */
2720
	if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
2721 2722 2723 2724 2725 2726 2727
		sdhci_enable_sdio_irq_nolock(host, true);

	/* Enable Card Detection */
	sdhci_enable_card_detection(host);

	spin_unlock_irqrestore(&host->lock, flags);

2728
	return 0;
2729 2730 2731 2732 2733
}
EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);

#endif

2734 2735
/*****************************************************************************\
 *                                                                           *
2736
 * Device allocation/registration                                            *
2737 2738 2739
 *                                                                           *
\*****************************************************************************/

2740 2741
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
2742 2743 2744 2745
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

2746
	WARN_ON(dev == NULL);
2747

2748
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
2749
	if (!mmc)
2750
		return ERR_PTR(-ENOMEM);
2751 2752 2753 2754

	host = mmc_priv(mmc);
	host->mmc = mmc;

2755 2756
	return host;
}
2757

2758
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
2759

2760 2761 2762
int sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc;
2763
	u32 caps[2] = {0, 0};
2764 2765
	u32 max_current_caps;
	unsigned int ocr_avail;
2766
	int ret;
2767

2768 2769 2770
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
2771

2772
	mmc = host->mmc;
2773

2774 2775
	if (debug_quirks)
		host->quirks = debug_quirks;
2776 2777
	if (debug_quirks2)
		host->quirks2 = debug_quirks2;
2778

2779
	sdhci_do_reset(host, SDHCI_RESET_ALL);
2780

2781
	host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
2782 2783
	host->version = (host->version & SDHCI_SPEC_VER_MASK)
				>> SDHCI_SPEC_VER_SHIFT;
2784
	if (host->version > SDHCI_SPEC_300) {
2785
		pr_err("%s: Unknown controller version (%d). "
2786
			"You may experience problems.\n", mmc_hostname(mmc),
2787
			host->version);
2788 2789
	}

2790
	caps[0] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ? host->caps :
2791
		sdhci_readl(host, SDHCI_CAPABILITIES);
2792

2793 2794 2795 2796
	if (host->version >= SDHCI_SPEC_300)
		caps[1] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ?
			host->caps1 :
			sdhci_readl(host, SDHCI_CAPABILITIES_1);
2797

2798
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
2799
		host->flags |= SDHCI_USE_SDMA;
2800
	else if (!(caps[0] & SDHCI_CAN_DO_SDMA))
2801
		DBG("Controller doesn't have SDMA capability\n");
2802
	else
2803
		host->flags |= SDHCI_USE_SDMA;
2804

2805
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
2806
		(host->flags & SDHCI_USE_SDMA)) {
R
Rolf Eike Beer 已提交
2807
		DBG("Disabling DMA as it is marked broken\n");
2808
		host->flags &= ~SDHCI_USE_SDMA;
2809 2810
	}

2811 2812
	if ((host->version >= SDHCI_SPEC_200) &&
		(caps[0] & SDHCI_CAN_DO_ADMA2))
2813
		host->flags |= SDHCI_USE_ADMA;
2814 2815 2816 2817 2818 2819 2820

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

2821
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2822 2823
		if (host->ops->enable_dma) {
			if (host->ops->enable_dma(host)) {
2824
				pr_warning("%s: No suitable DMA "
2825 2826
					"available. Falling back to PIO.\n",
					mmc_hostname(mmc));
2827 2828
				host->flags &=
					~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
2829
			}
2830 2831 2832
		}
	}

2833 2834 2835 2836 2837 2838
	if (host->flags & SDHCI_USE_ADMA) {
		/*
		 * We need to allocate descriptors for all sg entries
		 * (128) and potentially one alignment transfer for
		 * each of those entries.
		 */
2839
		host->adma_desc = dma_alloc_coherent(mmc_dev(mmc),
2840 2841
						     ADMA_SIZE, &host->adma_addr,
						     GFP_KERNEL);
2842 2843
		host->align_buffer = kmalloc(128 * 4, GFP_KERNEL);
		if (!host->adma_desc || !host->align_buffer) {
2844
			dma_free_coherent(mmc_dev(mmc), ADMA_SIZE,
2845
					  host->adma_desc, host->adma_addr);
2846
			kfree(host->align_buffer);
2847
			pr_warning("%s: Unable to allocate ADMA "
2848 2849 2850
				"buffers. Falling back to standard DMA.\n",
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
2851 2852 2853 2854 2855 2856
			host->adma_desc = NULL;
			host->align_buffer = NULL;
		} else if (host->adma_addr & 3) {
			pr_warning("%s: unable to allocate aligned ADMA descriptor\n",
				   mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
2857
			dma_free_coherent(mmc_dev(mmc), ADMA_SIZE,
2858 2859 2860 2861
					  host->adma_desc, host->adma_addr);
			kfree(host->align_buffer);
			host->adma_desc = NULL;
			host->align_buffer = NULL;
2862 2863 2864
		}
	}

2865 2866 2867 2868 2869
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
2870
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
2871
		host->dma_mask = DMA_BIT_MASK(64);
2872
		mmc_dev(mmc)->dma_mask = &host->dma_mask;
2873
	}
2874

2875
	if (host->version >= SDHCI_SPEC_300)
2876
		host->max_clk = (caps[0] & SDHCI_CLOCK_V3_BASE_MASK)
2877 2878
			>> SDHCI_CLOCK_BASE_SHIFT;
	else
2879
		host->max_clk = (caps[0] & SDHCI_CLOCK_BASE_MASK)
2880 2881
			>> SDHCI_CLOCK_BASE_SHIFT;

2882
	host->max_clk *= 1000000;
2883 2884
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
2885
		if (!host->ops->get_max_clock) {
2886
			pr_err("%s: Hardware doesn't specify base clock "
2887 2888 2889 2890
			       "frequency.\n", mmc_hostname(mmc));
			return -ENODEV;
		}
		host->max_clk = host->ops->get_max_clock(host);
2891
	}
2892

2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908
	/*
	 * In case of Host Controller v3.00, find out whether clock
	 * multiplier is supported.
	 */
	host->clk_mul = (caps[1] & SDHCI_CLOCK_MUL_MASK) >>
			SDHCI_CLOCK_MUL_SHIFT;

	/*
	 * In case the value in Clock Multiplier is 0, then programmable
	 * clock mode is not supported, otherwise the actual clock
	 * multiplier is one more than the value of Clock Multiplier
	 * in the Capabilities Register.
	 */
	if (host->clk_mul)
		host->clk_mul += 1;

2909 2910 2911 2912
	/*
	 * Set host parameters.
	 */
	mmc->ops = &sdhci_ops;
2913
	mmc->f_max = host->max_clk;
2914
	if (host->ops->get_min_clock)
2915
		mmc->f_min = host->ops->get_min_clock(host);
2916 2917 2918 2919 2920 2921 2922
	else if (host->version >= SDHCI_SPEC_300) {
		if (host->clk_mul) {
			mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
			mmc->f_max = host->max_clk * host->clk_mul;
		} else
			mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
	} else
2923
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
2924

2925 2926 2927 2928 2929 2930 2931
	host->timeout_clk =
		(caps[0] & SDHCI_TIMEOUT_CLK_MASK) >> SDHCI_TIMEOUT_CLK_SHIFT;
	if (host->timeout_clk == 0) {
		if (host->ops->get_timeout_clock) {
			host->timeout_clk = host->ops->get_timeout_clock(host);
		} else if (!(host->quirks &
				SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
2932
			pr_err("%s: Hardware doesn't specify timeout clock "
2933 2934 2935 2936 2937 2938 2939 2940
			       "frequency.\n", mmc_hostname(mmc));
			return -ENODEV;
		}
	}
	if (caps[0] & SDHCI_TIMEOUT_CLK_UNIT)
		host->timeout_clk *= 1000;

	if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)
2941
		host->timeout_clk = mmc->f_max / 1000;
2942

2943 2944 2945
	mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
			host->ops->get_max_timeout_count(host) : 1 << 27;
	mmc->max_busy_timeout /= host->timeout_clk;
2946

2947
	mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
2948
	mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
2949 2950 2951

	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
		host->flags |= SDHCI_AUTO_CMD12;
2952

2953
	/* Auto-CMD23 stuff only works in ADMA or PIO. */
A
Andrei Warkentin 已提交
2954
	if ((host->version >= SDHCI_SPEC_300) &&
2955
	    ((host->flags & SDHCI_USE_ADMA) ||
A
Andrei Warkentin 已提交
2956
	     !(host->flags & SDHCI_USE_SDMA))) {
2957 2958 2959 2960 2961 2962
		host->flags |= SDHCI_AUTO_CMD23;
		DBG("%s: Auto-CMD23 available\n", mmc_hostname(mmc));
	} else {
		DBG("%s: Auto-CMD23 unavailable\n", mmc_hostname(mmc));
	}

2963 2964 2965 2966 2967 2968 2969
	/*
	 * A controller may support 8-bit width, but the board itself
	 * might not have the pins brought out.  Boards that support
	 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
	 * their platform code before calling sdhci_add_host(), and we
	 * won't assume 8-bit width for hosts without that CAP.
	 */
2970
	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
2971
		mmc->caps |= MMC_CAP_4_BIT_DATA;
2972

2973 2974 2975
	if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
		mmc->caps &= ~MMC_CAP_CMD23;

2976
	if (caps[0] & SDHCI_CAN_DO_HISPD)
2977
		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
2978

2979
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
2980
	    !(mmc->caps & MMC_CAP_NONREMOVABLE))
2981 2982
		mmc->caps |= MMC_CAP_NEEDS_POLL;

2983 2984 2985 2986
	/* If there are external regulators, get them */
	if (mmc_regulator_get_supply(mmc) == -EPROBE_DEFER)
		return -EPROBE_DEFER;

2987
	/* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
2988 2989 2990 2991
	if (!IS_ERR(mmc->supply.vqmmc)) {
		ret = regulator_enable(mmc->supply.vqmmc);
		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
						    1950000))
2992 2993 2994
			caps[1] &= ~(SDHCI_SUPPORT_SDR104 |
					SDHCI_SUPPORT_SDR50 |
					SDHCI_SUPPORT_DDR50);
2995 2996 2997
		if (ret) {
			pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
				mmc_hostname(mmc), ret);
2998
			mmc->supply.vqmmc = NULL;
2999
		}
3000
	}
3001

3002 3003 3004 3005
	if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V)
		caps[1] &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
		       SDHCI_SUPPORT_DDR50);

3006 3007 3008
	/* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
	if (caps[1] & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
		       SDHCI_SUPPORT_DDR50))
3009 3010 3011
		mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;

	/* SDR104 supports also implies SDR50 support */
3012
	if (caps[1] & SDHCI_SUPPORT_SDR104) {
3013
		mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
3014 3015 3016
		/* SD3.0: SDR104 is supported so (for eMMC) the caps2
		 * field can be promoted to support HS200.
		 */
3017 3018
		if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
			mmc->caps2 |= MMC_CAP2_HS200;
3019
	} else if (caps[1] & SDHCI_SUPPORT_SDR50)
3020 3021
		mmc->caps |= MMC_CAP_UHS_SDR50;

3022 3023
	if ((caps[1] & SDHCI_SUPPORT_DDR50) &&
		!(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
3024 3025
		mmc->caps |= MMC_CAP_UHS_DDR50;

3026
	/* Does the host need tuning for SDR50? */
3027 3028 3029
	if (caps[1] & SDHCI_USE_SDR50_TUNING)
		host->flags |= SDHCI_SDR50_NEEDS_TUNING;

3030
	/* Does the host need tuning for SDR104 / HS200? */
3031
	if (mmc->caps2 & MMC_CAP2_HS200)
3032
		host->flags |= SDHCI_SDR104_NEEDS_TUNING;
3033

3034 3035 3036 3037 3038 3039 3040 3041
	/* Driver Type(s) (A, C, D) supported by the host */
	if (caps[1] & SDHCI_DRIVER_TYPE_A)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
	if (caps[1] & SDHCI_DRIVER_TYPE_C)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
	if (caps[1] & SDHCI_DRIVER_TYPE_D)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_D;

3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056
	/* Initial value for re-tuning timer count */
	host->tuning_count = (caps[1] & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
			      SDHCI_RETUNING_TIMER_COUNT_SHIFT;

	/*
	 * In case Re-tuning Timer is not disabled, the actual value of
	 * re-tuning timer will be 2 ^ (n - 1).
	 */
	if (host->tuning_count)
		host->tuning_count = 1 << (host->tuning_count - 1);

	/* Re-tuning mode supported by the Host Controller */
	host->tuning_mode = (caps[1] & SDHCI_RETUNING_MODE_MASK) >>
			     SDHCI_RETUNING_MODE_SHIFT;

3057
	ocr_avail = 0;
3058

3059 3060 3061 3062 3063 3064 3065 3066
	/*
	 * According to SD Host Controller spec v3.00, if the Host System
	 * can afford more than 150mA, Host Driver should set XPC to 1. Also
	 * the value is meaningful only if Voltage Support in the Capabilities
	 * register is set. The actual current value is 4 times the register
	 * value.
	 */
	max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
3067
	if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
3068
		int curr = regulator_get_current_limit(mmc->supply.vmmc);
3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081
		if (curr > 0) {

			/* convert to SDHCI_MAX_CURRENT format */
			curr = curr/1000;  /* convert to mA */
			curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;

			curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
			max_current_caps =
				(curr << SDHCI_MAX_CURRENT_330_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_300_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_180_SHIFT);
		}
	}
3082 3083

	if (caps[0] & SDHCI_CAN_VDD_330) {
3084
		ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
3085

A
Aaron Lu 已提交
3086
		mmc->max_current_330 = ((max_current_caps &
3087 3088 3089 3090 3091
				   SDHCI_MAX_CURRENT_330_MASK) >>
				   SDHCI_MAX_CURRENT_330_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
	if (caps[0] & SDHCI_CAN_VDD_300) {
3092
		ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
3093

A
Aaron Lu 已提交
3094
		mmc->max_current_300 = ((max_current_caps &
3095 3096 3097 3098 3099
				   SDHCI_MAX_CURRENT_300_MASK) >>
				   SDHCI_MAX_CURRENT_300_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
	if (caps[0] & SDHCI_CAN_VDD_180) {
3100 3101
		ocr_avail |= MMC_VDD_165_195;

A
Aaron Lu 已提交
3102
		mmc->max_current_180 = ((max_current_caps &
3103 3104 3105 3106 3107
				   SDHCI_MAX_CURRENT_180_MASK) >>
				   SDHCI_MAX_CURRENT_180_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}

3108
	/* If OCR set by external regulators, use it instead */
3109
	if (mmc->ocr_avail)
3110
		ocr_avail = mmc->ocr_avail;
3111

3112
	if (host->ocr_mask)
3113
		ocr_avail &= host->ocr_mask;
3114

3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126
	mmc->ocr_avail = ocr_avail;
	mmc->ocr_avail_sdio = ocr_avail;
	if (host->ocr_avail_sdio)
		mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
	mmc->ocr_avail_sd = ocr_avail;
	if (host->ocr_avail_sd)
		mmc->ocr_avail_sd &= host->ocr_avail_sd;
	else /* normal SD controllers don't support 1.8V */
		mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
	mmc->ocr_avail_mmc = ocr_avail;
	if (host->ocr_avail_mmc)
		mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
3127 3128

	if (mmc->ocr_avail == 0) {
3129
		pr_err("%s: Hardware doesn't report any "
3130
			"support voltages.\n", mmc_hostname(mmc));
3131
		return -ENODEV;
3132 3133
	}

3134 3135 3136
	spin_lock_init(&host->lock);

	/*
3137 3138
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
3139
	 */
3140
	if (host->flags & SDHCI_USE_ADMA)
3141
		mmc->max_segs = 128;
3142
	else if (host->flags & SDHCI_USE_SDMA)
3143
		mmc->max_segs = 1;
3144
	else /* PIO */
3145
		mmc->max_segs = 128;
3146 3147

	/*
3148
	 * Maximum number of sectors in one transfer. Limited by DMA boundary
3149
	 * size (512KiB).
3150
	 */
3151
	mmc->max_req_size = 524288;
3152 3153 3154

	/*
	 * Maximum segment size. Could be one segment with the maximum number
3155 3156
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
3157
	 */
3158 3159 3160 3161 3162 3163
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
			mmc->max_seg_size = 65535;
		else
			mmc->max_seg_size = 65536;
	} else {
3164
		mmc->max_seg_size = mmc->max_req_size;
3165
	}
3166

3167 3168 3169 3170
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
3171 3172 3173
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
3174
		mmc->max_blk_size = (caps[0] & SDHCI_MAX_BLOCK_MASK) >>
3175 3176
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
3177
			pr_warning("%s: Invalid maximum block size, "
3178 3179 3180 3181 3182 3183
				"assuming 512 bytes\n", mmc_hostname(mmc));
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
3184

3185 3186 3187
	/*
	 * Maximum block count.
	 */
3188
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
3189

3190 3191 3192 3193 3194 3195
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

3196
	setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
3197

3198
	if (host->version >= SDHCI_SPEC_300) {
3199 3200
		init_waitqueue_head(&host->buf_ready_int);

3201 3202 3203 3204 3205 3206
		/* Initialize re-tuning timer */
		init_timer(&host->tuning_timer);
		host->tuning_timer.data = (unsigned long)host;
		host->tuning_timer.function = sdhci_tuning_timer;
	}

3207 3208
	sdhci_init(host, 0);

3209 3210
	ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
				   IRQF_SHARED,	mmc_hostname(mmc), host);
3211 3212 3213
	if (ret) {
		pr_err("%s: Failed to request IRQ %d: %d\n",
		       mmc_hostname(mmc), host->irq, ret);
3214
		goto untasklet;
3215
	}
3216 3217 3218 3219 3220

#ifdef CONFIG_MMC_DEBUG
	sdhci_dumpregs(host);
#endif

3221
#ifdef SDHCI_USE_LEDS_CLASS
H
Helmut Schaa 已提交
3222 3223 3224
	snprintf(host->led_name, sizeof(host->led_name),
		"%s::", mmc_hostname(mmc));
	host->led.name = host->led_name;
3225 3226 3227 3228
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

3229
	ret = led_classdev_register(mmc_dev(mmc), &host->led);
3230 3231 3232
	if (ret) {
		pr_err("%s: Failed to register LED device: %d\n",
		       mmc_hostname(mmc), ret);
3233
		goto reset;
3234
	}
3235 3236
#endif

3237 3238
	mmiowb();

3239 3240
	mmc_add_host(mmc);

3241
	pr_info("%s: SDHCI controller on %s [%s] using %s\n",
3242
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
3243 3244
		(host->flags & SDHCI_USE_ADMA) ? "ADMA" :
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
3245

3246 3247
	sdhci_enable_card_detection(host);

3248 3249
	return 0;

3250
#ifdef SDHCI_USE_LEDS_CLASS
3251
reset:
3252
	sdhci_do_reset(host, SDHCI_RESET_ALL);
3253 3254
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3255 3256
	free_irq(host->irq, host);
#endif
3257
untasklet:
3258 3259 3260 3261 3262
	tasklet_kill(&host->finish_tasklet);

	return ret;
}

3263
EXPORT_SYMBOL_GPL(sdhci_add_host);
3264

P
Pierre Ossman 已提交
3265
void sdhci_remove_host(struct sdhci_host *host, int dead)
3266
{
3267
	struct mmc_host *mmc = host->mmc;
P
Pierre Ossman 已提交
3268 3269 3270 3271 3272 3273 3274 3275
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

		if (host->mrq) {
3276
			pr_err("%s: Controller removed during "
3277
				" transfer!\n", mmc_hostname(mmc));
P
Pierre Ossman 已提交
3278 3279 3280 3281 3282 3283 3284 3285

			host->mrq->cmd->error = -ENOMEDIUM;
			tasklet_schedule(&host->finish_tasklet);
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

3286 3287
	sdhci_disable_card_detection(host);

3288
	mmc_remove_host(mmc);
3289

3290
#ifdef SDHCI_USE_LEDS_CLASS
3291 3292 3293
	led_classdev_unregister(&host->led);
#endif

P
Pierre Ossman 已提交
3294
	if (!dead)
3295
		sdhci_do_reset(host, SDHCI_RESET_ALL);
3296

3297 3298
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3299 3300 3301 3302 3303
	free_irq(host->irq, host);

	del_timer_sync(&host->timer);

	tasklet_kill(&host->finish_tasklet);
3304

3305 3306
	if (!IS_ERR(mmc->supply.vmmc))
		regulator_disable(mmc->supply.vmmc);
M
Marek Szyprowski 已提交
3307

3308 3309
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
3310

3311
	if (host->adma_desc)
3312
		dma_free_coherent(mmc_dev(mmc), ADMA_SIZE,
3313
				  host->adma_desc, host->adma_addr);
3314 3315 3316 3317
	kfree(host->align_buffer);

	host->adma_desc = NULL;
	host->align_buffer = NULL;
3318 3319
}

3320
EXPORT_SYMBOL_GPL(sdhci_remove_host);
3321

3322
void sdhci_free_host(struct sdhci_host *host)
3323
{
3324
	mmc_free_host(host->mmc);
3325 3326
}

3327
EXPORT_SYMBOL_GPL(sdhci_free_host);
3328 3329 3330 3331 3332 3333 3334 3335 3336

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
3337
	pr_info(DRIVER_NAME
3338
		": Secure Digital Host Controller Interface driver\n");
3339
	pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
3340

3341
	return 0;
3342 3343 3344 3345 3346 3347 3348 3349 3350
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

3351
module_param(debug_quirks, uint, 0444);
3352
module_param(debug_quirks2, uint, 0444);
3353

3354
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
3355
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
3356
MODULE_LICENSE("GPL");
3357

3358
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
3359
MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");