sdhci.c 91.1 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16 17
 */

#include <linux/delay.h>
#include <linux/highmem.h>
18
#include <linux/io.h>
19
#include <linux/module.h>
20
#include <linux/dma-mapping.h>
21
#include <linux/slab.h>
22
#include <linux/scatterlist.h>
M
Marek Szyprowski 已提交
23
#include <linux/regulator/consumer.h>
24
#include <linux/pm_runtime.h>
25

26 27
#include <linux/leds.h>

28
#include <linux/mmc/mmc.h>
29
#include <linux/mmc/host.h>
30
#include <linux/mmc/card.h>
31
#include <linux/mmc/sdio.h>
32
#include <linux/mmc/slot-gpio.h>
33 34 35 36 37 38

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
39
	pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
40

41 42
#define MAX_TUNING_LOOP 40

43
static unsigned int debug_quirks = 0;
44
static unsigned int debug_quirks2;
45

46 47 48
static void sdhci_finish_data(struct sdhci_host *);

static void sdhci_finish_command(struct sdhci_host *);
49
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode);
50
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
51
static int sdhci_do_get_cd(struct sdhci_host *host);
52 53 54

static void sdhci_dumpregs(struct sdhci_host *host)
{
55
	pr_debug(DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
56
		mmc_hostname(host->mmc));
57

58
	pr_debug(DRIVER_NAME ": Sys addr: 0x%08x | Version:  0x%08x\n",
59 60
		sdhci_readl(host, SDHCI_DMA_ADDRESS),
		sdhci_readw(host, SDHCI_HOST_VERSION));
61
	pr_debug(DRIVER_NAME ": Blk size: 0x%08x | Blk cnt:  0x%08x\n",
62 63
		sdhci_readw(host, SDHCI_BLOCK_SIZE),
		sdhci_readw(host, SDHCI_BLOCK_COUNT));
64
	pr_debug(DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
65 66
		sdhci_readl(host, SDHCI_ARGUMENT),
		sdhci_readw(host, SDHCI_TRANSFER_MODE));
67
	pr_debug(DRIVER_NAME ": Present:  0x%08x | Host ctl: 0x%08x\n",
68 69
		sdhci_readl(host, SDHCI_PRESENT_STATE),
		sdhci_readb(host, SDHCI_HOST_CONTROL));
70
	pr_debug(DRIVER_NAME ": Power:    0x%08x | Blk gap:  0x%08x\n",
71 72
		sdhci_readb(host, SDHCI_POWER_CONTROL),
		sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
73
	pr_debug(DRIVER_NAME ": Wake-up:  0x%08x | Clock:    0x%08x\n",
74 75
		sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
		sdhci_readw(host, SDHCI_CLOCK_CONTROL));
76
	pr_debug(DRIVER_NAME ": Timeout:  0x%08x | Int stat: 0x%08x\n",
77 78
		sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
		sdhci_readl(host, SDHCI_INT_STATUS));
79
	pr_debug(DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
80 81
		sdhci_readl(host, SDHCI_INT_ENABLE),
		sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
82
	pr_debug(DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
83 84
		sdhci_readw(host, SDHCI_ACMD12_ERR),
		sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
85
	pr_debug(DRIVER_NAME ": Caps:     0x%08x | Caps_1:   0x%08x\n",
86
		sdhci_readl(host, SDHCI_CAPABILITIES),
87
		sdhci_readl(host, SDHCI_CAPABILITIES_1));
88
	pr_debug(DRIVER_NAME ": Cmd:      0x%08x | Max curr: 0x%08x\n",
89
		sdhci_readw(host, SDHCI_COMMAND),
90
		sdhci_readl(host, SDHCI_MAX_CURRENT));
91
	pr_debug(DRIVER_NAME ": Host ctl2: 0x%08x\n",
92
		sdhci_readw(host, SDHCI_HOST_CONTROL2));
93

94 95 96 97 98 99 100 101 102 103 104
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->flags & SDHCI_USE_64_BIT_DMA)
			pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x%08x\n",
				 readl(host->ioaddr + SDHCI_ADMA_ERROR),
				 readl(host->ioaddr + SDHCI_ADMA_ADDRESS_HI),
				 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
		else
			pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
				 readl(host->ioaddr + SDHCI_ADMA_ERROR),
				 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
	}
105

106
	pr_debug(DRIVER_NAME ": ===========================================\n");
107 108 109 110 111 112 113 114
}

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

115 116
static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
117
	u32 present;
118

119
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
120
	    (host->mmc->caps & MMC_CAP_NONREMOVABLE))
121 122
		return;

123 124 125
	if (enable) {
		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
126

127 128 129 130 131
		host->ier |= present ? SDHCI_INT_CARD_REMOVE :
				       SDHCI_INT_CARD_INSERT;
	} else {
		host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
	}
132 133 134

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
135 136 137 138 139 140 141 142 143 144 145 146
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
	if (host->bus_on)
		return;
	host->bus_on = true;
	pm_runtime_get_noresume(host->mmc->parent);
}

static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
	if (!host->bus_on)
		return;
	host->bus_on = false;
	pm_runtime_put_noidle(host->mmc->parent);
}

163
void sdhci_reset(struct sdhci_host *host, u8 mask)
164
{
165
	unsigned long timeout;
166

167
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
168

169
	if (mask & SDHCI_RESET_ALL) {
170
		host->clock = 0;
171 172 173 174
		/* Reset-all turns off SD Bus Power */
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
	}
175

176 177 178 179
	/* Wait max 100 ms */
	timeout = 100;

	/* hw clears the bit when it's done */
180
	while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
181
		if (timeout == 0) {
182
			pr_err("%s: Reset 0x%x never completed.\n",
183 184 185 186 187 188
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
		timeout--;
		mdelay(1);
189
	}
190 191 192 193 194 195
}
EXPORT_SYMBOL_GPL(sdhci_reset);

static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
{
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
196
		if (!sdhci_do_get_cd(host))
197 198
			return;
	}
199

200
	host->ops->reset(host, mask);
201

202 203 204 205 206 207 208 209
	if (mask & SDHCI_RESET_ALL) {
		if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
			if (host->ops->enable_dma)
				host->ops->enable_dma(host);
		}

		/* Resetting the controller clears many */
		host->preset_enabled = false;
210
	}
211 212
}

213 214 215
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);

static void sdhci_init(struct sdhci_host *host, int soft)
216
{
217
	if (soft)
218
		sdhci_do_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
219
	else
220
		sdhci_do_reset(host, SDHCI_RESET_ALL);
221

222 223 224 225 226 227 228 229
	host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
		    SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
		    SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
		    SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
		    SDHCI_INT_RESPONSE;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
230 231 232 233 234 235

	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
		sdhci_set_ios(host->mmc, &host->mmc->ios);
	}
236
}
237

238 239
static void sdhci_reinit(struct sdhci_host *host)
{
240
	sdhci_init(host, 0);
241
	sdhci_enable_card_detection(host);
242 243
}

244
static void __sdhci_led_activate(struct sdhci_host *host)
245 246 247
{
	u8 ctrl;

248
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
249
	ctrl |= SDHCI_CTRL_LED;
250
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
251 252
}

253
static void __sdhci_led_deactivate(struct sdhci_host *host)
254 255 256
{
	u8 ctrl;

257
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
258
	ctrl &= ~SDHCI_CTRL_LED;
259
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
260 261
}

262
#if IS_REACHABLE(CONFIG_LEDS_CLASS)
263
static void sdhci_led_control(struct led_classdev *led,
264
			      enum led_brightness brightness)
265 266 267 268 269 270
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

271 272 273
	if (host->runtime_suspended)
		goto out;

274
	if (brightness == LED_OFF)
275
		__sdhci_led_deactivate(host);
276
	else
277
		__sdhci_led_activate(host);
278
out:
279 280
	spin_unlock_irqrestore(&host->lock, flags);
}
281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330

static int sdhci_led_register(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;

	snprintf(host->led_name, sizeof(host->led_name),
		 "%s::", mmc_hostname(mmc));

	host->led.name = host->led_name;
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

	return led_classdev_register(mmc_dev(mmc), &host->led);
}

static void sdhci_led_unregister(struct sdhci_host *host)
{
	led_classdev_unregister(&host->led);
}

static inline void sdhci_led_activate(struct sdhci_host *host)
{
}

static inline void sdhci_led_deactivate(struct sdhci_host *host)
{
}

#else

static inline int sdhci_led_register(struct sdhci_host *host)
{
	return 0;
}

static inline void sdhci_led_unregister(struct sdhci_host *host)
{
}

static inline void sdhci_led_activate(struct sdhci_host *host)
{
	__sdhci_led_activate(host);
}

static inline void sdhci_led_deactivate(struct sdhci_host *host)
{
	__sdhci_led_deactivate(host);
}

331 332
#endif

333 334 335 336 337 338
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
339
static void sdhci_read_block_pio(struct sdhci_host *host)
340
{
341 342
	unsigned long flags;
	size_t blksize, len, chunk;
343
	u32 uninitialized_var(scratch);
344
	u8 *buf;
345

P
Pierre Ossman 已提交
346
	DBG("PIO reading\n");
347

P
Pierre Ossman 已提交
348
	blksize = host->data->blksz;
349
	chunk = 0;
350

351
	local_irq_save(flags);
352

P
Pierre Ossman 已提交
353
	while (blksize) {
F
Fabio Estevam 已提交
354
		BUG_ON(!sg_miter_next(&host->sg_miter));
355

356
		len = min(host->sg_miter.length, blksize);
357

358 359
		blksize -= len;
		host->sg_miter.consumed = len;
360

361
		buf = host->sg_miter.addr;
362

363 364
		while (len) {
			if (chunk == 0) {
365
				scratch = sdhci_readl(host, SDHCI_BUFFER);
366
				chunk = 4;
P
Pierre Ossman 已提交
367
			}
368 369 370 371 372 373 374

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
375
		}
P
Pierre Ossman 已提交
376
	}
377 378 379 380

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
381
}
382

P
Pierre Ossman 已提交
383 384
static void sdhci_write_block_pio(struct sdhci_host *host)
{
385 386 387 388
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
389

P
Pierre Ossman 已提交
390 391 392
	DBG("PIO writing\n");

	blksize = host->data->blksz;
393 394
	chunk = 0;
	scratch = 0;
395

396
	local_irq_save(flags);
397

P
Pierre Ossman 已提交
398
	while (blksize) {
F
Fabio Estevam 已提交
399
		BUG_ON(!sg_miter_next(&host->sg_miter));
P
Pierre Ossman 已提交
400

401 402 403 404 405 406
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
407

408 409 410 411 412 413 414 415
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
416
				sdhci_writel(host, scratch, SDHCI_BUFFER);
417 418
				chunk = 0;
				scratch = 0;
419 420 421
			}
		}
	}
422 423 424 425

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
426 427 428 429 430 431 432 433
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

	BUG_ON(!host->data);

434
	if (host->blocks == 0)
P
Pierre Ossman 已提交
435 436 437 438 439 440 441
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

442 443 444 445 446 447 448 449 450
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

451
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
452 453 454
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

P
Pierre Ossman 已提交
455 456 457 458
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
459

460 461
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
462 463
			break;
	}
464

P
Pierre Ossman 已提交
465
	DBG("PIO transfer complete.\n");
466 467
}

468
static int sdhci_pre_dma_transfer(struct sdhci_host *host,
469
				  struct mmc_data *data, int cookie)
470 471 472
{
	int sg_count;

473 474 475 476 477
	/*
	 * If the data buffers are already mapped, return the previous
	 * dma_map_sg() result.
	 */
	if (data->host_cookie == COOKIE_PRE_MAPPED)
478 479 480 481 482 483 484 485 486 487
		return data->sg_count;

	sg_count = dma_map_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
				data->flags & MMC_DATA_WRITE ?
				DMA_TO_DEVICE : DMA_FROM_DEVICE);

	if (sg_count == 0)
		return -ENOSPC;

	data->sg_count = sg_count;
488
	data->host_cookie = cookie;
489 490 491 492

	return sg_count;
}

493 494 495
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
496
	return kmap_atomic(sg_page(sg)) + sg->offset;
497 498 499 500
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
501
	kunmap_atomic(buffer);
502 503 504
	local_irq_restore(*flags);
}

505 506
static void sdhci_adma_write_desc(struct sdhci_host *host, void *desc,
				  dma_addr_t addr, int len, unsigned cmd)
B
Ben Dooks 已提交
507
{
508
	struct sdhci_adma2_64_desc *dma_desc = desc;
B
Ben Dooks 已提交
509

510
	/* 32-bit and 64-bit descriptors have these members in same position */
511 512
	dma_desc->cmd = cpu_to_le16(cmd);
	dma_desc->len = cpu_to_le16(len);
513 514 515 516
	dma_desc->addr_lo = cpu_to_le32((u32)addr);

	if (host->flags & SDHCI_USE_64_BIT_DMA)
		dma_desc->addr_hi = cpu_to_le32((u64)addr >> 32);
B
Ben Dooks 已提交
517 518
}

519 520
static void sdhci_adma_mark_end(void *desc)
{
521
	struct sdhci_adma2_64_desc *dma_desc = desc;
522

523
	/* 32-bit and 64-bit descriptors have 'cmd' in same position */
524
	dma_desc->cmd |= cpu_to_le16(ADMA2_END);
525 526
}

527 528
static void sdhci_adma_table_pre(struct sdhci_host *host,
	struct mmc_data *data, int sg_count)
529 530 531
{
	struct scatterlist *sg;
	unsigned long flags;
532 533 534 535
	dma_addr_t addr, align_addr;
	void *desc, *align;
	char *buffer;
	int len, offset, i;
536 537 538 539 540 541

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

542
	host->sg_count = sg_count;
543

544
	desc = host->adma_table;
545 546 547 548 549 550 551 552 553
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
554 555 556
		 * The SDHCI specification states that ADMA addresses must
		 * be 32-bit aligned. If they aren't, then we use a bounce
		 * buffer for the (up to three) bytes that screw up the
557 558
		 * alignment.
		 */
559 560
		offset = (SDHCI_ADMA2_ALIGN - (addr & SDHCI_ADMA2_MASK)) &
			 SDHCI_ADMA2_MASK;
561 562 563 564 565 566 567
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

B
Ben Dooks 已提交
568
			/* tran, valid */
569
			sdhci_adma_write_desc(host, desc, align_addr, offset,
A
Adrian Hunter 已提交
570
					      ADMA2_TRAN_VALID);
571 572 573

			BUG_ON(offset > 65536);

574 575
			align += SDHCI_ADMA2_ALIGN;
			align_addr += SDHCI_ADMA2_ALIGN;
576

577
			desc += host->desc_sz;
578 579 580 581 582 583 584

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

585 586 587 588 589 590
		if (len) {
			/* tran, valid */
			sdhci_adma_write_desc(host, desc, addr, len,
					      ADMA2_TRAN_VALID);
			desc += host->desc_sz;
		}
591 592 593 594 595

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
596
		WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
597 598
	}

599
	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
600
		/* Mark the last descriptor as the terminating descriptor */
601
		if (desc != host->adma_table) {
602
			desc -= host->desc_sz;
603
			sdhci_adma_mark_end(desc);
604 605
		}
	} else {
606
		/* Add a terminating entry - nop, end, valid */
607
		sdhci_adma_write_desc(host, desc, 0, 0, ADMA2_NOP_END_VALID);
608
	}
609 610 611 612 613 614 615
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	struct scatterlist *sg;
	int i, size;
616
	void *align;
617 618 619
	char *buffer;
	unsigned long flags;

620 621
	if (data->flags & MMC_DATA_READ) {
		bool has_unaligned = false;
622

623 624 625 626 627 628
		/* Do a quick scan of the SG list for any unaligned mappings */
		for_each_sg(data->sg, sg, host->sg_count, i)
			if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
				has_unaligned = true;
				break;
			}
629

630 631
		if (has_unaligned) {
			dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
632
					    data->sg_len, DMA_FROM_DEVICE);
633

634
			align = host->align_buffer;
635

636 637 638 639 640 641 642 643
			for_each_sg(data->sg, sg, host->sg_count, i) {
				if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
					size = SDHCI_ADMA2_ALIGN -
					       (sg_dma_address(sg) & SDHCI_ADMA2_MASK);

					buffer = sdhci_kmap_atomic(sg, &flags);
					memcpy(buffer, align, size);
					sdhci_kunmap_atomic(buffer, &flags);
644

645 646
					align += SDHCI_ADMA2_ALIGN;
				}
647 648 649 650 651
			}
		}
	}
}

652
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
653
{
654
	u8 count;
655
	struct mmc_data *data = cmd->data;
656
	unsigned target_timeout, current_timeout;
657

658 659 660 661 662 663
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
664
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
665
		return 0xE;
666

667
	/* Unspecified timeout, assume max */
668
	if (!data && !cmd->busy_timeout)
669
		return 0xE;
670

671 672
	/* timeout in us */
	if (!data)
673
		target_timeout = cmd->busy_timeout * 1000;
674
	else {
675
		target_timeout = DIV_ROUND_UP(data->timeout_ns, 1000);
676 677 678 679 680 681 682 683 684 685 686 687 688
		if (host->clock && data->timeout_clks) {
			unsigned long long val;

			/*
			 * data->timeout_clks is in units of clock cycles.
			 * host->clock is in Hz.  target_timeout is in us.
			 * Hence, us = 1000000 * cycles / Hz.  Round up.
			 */
			val = 1000000 * data->timeout_clks;
			if (do_div(val, host->clock))
				target_timeout++;
			target_timeout += val;
		}
689
	}
690

691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
711 712
		DBG("%s: Too large timeout 0x%x requested for CMD%d!\n",
		    mmc_hostname(host->mmc), count, cmd->opcode);
713 714 715
		count = 0xE;
	}

716 717 718
	return count;
}

719 720 721 722 723 724
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
725
		host->ier = (host->ier & ~pio_irqs) | dma_irqs;
726
	else
727 728 729 730
		host->ier = (host->ier & ~dma_irqs) | pio_irqs;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
731 732
}

733
static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
734 735
{
	u8 count;
736 737 738 739 740 741 742 743 744 745 746

	if (host->ops->set_timeout) {
		host->ops->set_timeout(host, cmd);
	} else {
		count = sdhci_calc_timeout(host, cmd);
		sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
	}
}

static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
{
747
	u8 ctrl;
748
	struct mmc_data *data = cmd->data;
749 750 751

	WARN_ON(host->data);

752 753
	if (data || (cmd->flags & MMC_RSP_BUSY))
		sdhci_set_timeout(host, cmd);
754 755

	if (!data)
756 757 758 759 760 761 762 763 764
		return;

	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;
765
	host->data->bytes_xfered = 0;
766

767
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
768
		struct scatterlist *sg;
769
		unsigned int length_mask, offset_mask;
770
		int i;
771

772 773 774 775 776 777 778 779 780
		host->flags |= SDHCI_REQ_USE_DMA;

		/*
		 * FIXME: This doesn't account for merging when mapping the
		 * scatterlist.
		 *
		 * The assumption here being that alignment and lengths are
		 * the same after DMA mapping to device address space.
		 */
781
		length_mask = 0;
782
		offset_mask = 0;
783
		if (host->flags & SDHCI_USE_ADMA) {
784
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE) {
785
				length_mask = 3;
786 787 788 789 790 791 792
				/*
				 * As we use up to 3 byte chunks to work
				 * around alignment problems, we need to
				 * check the offset as well.
				 */
				offset_mask = 3;
			}
793 794
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
795
				length_mask = 3;
796 797
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				offset_mask = 3;
798 799
		}

800
		if (unlikely(length_mask | offset_mask)) {
801
			for_each_sg(data->sg, sg, data->sg_len, i) {
802
				if (sg->length & length_mask) {
803
					DBG("Reverting to PIO because of transfer size (%d)\n",
804
					    sg->length);
805 806 807
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
808
				if (sg->offset & offset_mask) {
809
					DBG("Reverting to PIO because of bad alignment\n");
810 811 812 813 814 815 816
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

817
	if (host->flags & SDHCI_REQ_USE_DMA) {
818
		int sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834

		if (sg_cnt <= 0) {
			/*
			 * This only happens when someone fed
			 * us an invalid request.
			 */
			WARN_ON(1);
			host->flags &= ~SDHCI_REQ_USE_DMA;
		} else if (host->flags & SDHCI_USE_ADMA) {
			sdhci_adma_table_pre(host, data, sg_cnt);

			sdhci_writel(host, host->adma_addr, SDHCI_ADMA_ADDRESS);
			if (host->flags & SDHCI_USE_64_BIT_DMA)
				sdhci_writel(host,
					     (u64)host->adma_addr >> 32,
					     SDHCI_ADMA_ADDRESS_HI);
835
		} else {
836 837 838
			WARN_ON(sg_cnt != 1);
			sdhci_writel(host, sg_dma_address(data->sg),
				SDHCI_DMA_ADDRESS);
839 840 841
		}
	}

842 843 844 845 846 847
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
848
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
849 850
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
851 852 853 854 855 856
			(host->flags & SDHCI_USE_ADMA)) {
			if (host->flags & SDHCI_USE_64_BIT_DMA)
				ctrl |= SDHCI_CTRL_ADMA64;
			else
				ctrl |= SDHCI_CTRL_ADMA32;
		} else {
857
			ctrl |= SDHCI_CTRL_SDMA;
858
		}
859
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
860 861
	}

862
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
863 864 865 866 867 868 869 870
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
871
		host->blocks = data->blocks;
872
	}
873

874 875
	sdhci_set_transfer_irqs(host);

876 877 878
	/* Set the DMA boundary value and block size */
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
		data->blksz), SDHCI_BLOCK_SIZE);
879
	sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
880 881 882
}

static void sdhci_set_transfer_mode(struct sdhci_host *host,
883
	struct mmc_command *cmd)
884
{
885
	u16 mode = 0;
886
	struct mmc_data *data = cmd->data;
887

888
	if (data == NULL) {
889 890 891 892
		if (host->quirks2 &
			SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
			sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
		} else {
893
		/* clear Auto CMD settings for no data CMDs */
894 895
			mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
			sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
896
				SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
897
		}
898
		return;
899
	}
900

901 902
	WARN_ON(!host->data);

903 904 905
	if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
		mode = SDHCI_TRNS_BLK_CNT_EN;

906
	if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
907
		mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI;
908 909 910 911
		/*
		 * If we are sending CMD23, CMD12 never gets sent
		 * on successful completion (so no Auto-CMD12).
		 */
912 913
		if (!host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) &&
		    (cmd->opcode != SD_IO_RW_EXTENDED))
914
			mode |= SDHCI_TRNS_AUTO_CMD12;
915 916 917 918
		else if (host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
			mode |= SDHCI_TRNS_AUTO_CMD23;
			sdhci_writel(host, host->mrq->sbc->arg, SDHCI_ARGUMENT2);
		}
919
	}
920

921 922
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
923
	if (host->flags & SDHCI_REQ_USE_DMA)
924 925
		mode |= SDHCI_TRNS_DMA;

926
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
927 928 929 930 931 932 933 934 935 936 937
}

static void sdhci_finish_data(struct sdhci_host *host)
{
	struct mmc_data *data;

	BUG_ON(!host->data);

	data = host->data;
	host->data = NULL;

938 939 940
	if ((host->flags & (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA)) ==
	    (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA))
		sdhci_adma_table_post(host, data);
941 942

	/*
943 944 945 946 947
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
948
	 */
949 950
	if (data->error)
		data->bytes_xfered = 0;
951
	else
952
		data->bytes_xfered = data->blksz * data->blocks;
953

954 955 956 957 958 959 960 961 962
	/*
	 * Need to send CMD12 if -
	 * a) open-ended multiblock transfer (no CMD23)
	 * b) error in multiblock transfer
	 */
	if (data->stop &&
	    (data->error ||
	     !host->mrq->sbc)) {

963 964 965 966
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
P
Pierre Ossman 已提交
967
		if (data->error) {
968 969
			sdhci_do_reset(host, SDHCI_RESET_CMD);
			sdhci_do_reset(host, SDHCI_RESET_DATA);
970 971 972 973 974 975 976
		}

		sdhci_send_command(host, data->stop);
	} else
		tasklet_schedule(&host->finish_tasklet);
}

977
void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
978 979
{
	int flags;
980
	u32 mask;
981
	unsigned long timeout;
982 983 984

	WARN_ON(host->cmd);

985 986 987
	/* Initially, a command has no error */
	cmd->error = 0;

988
	/* Wait max 10 ms */
989
	timeout = 10;
990 991 992 993 994 995 996 997 998 999

	mask = SDHCI_CMD_INHIBIT;
	if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
	if (host->mrq->data && (cmd == host->mrq->data->stop))
		mask &= ~SDHCI_DATA_INHIBIT;

1000
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
1001
		if (timeout == 0) {
1002 1003
			pr_err("%s: Controller never released inhibit bit(s).\n",
			       mmc_hostname(host->mmc));
1004
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
1005
			cmd->error = -EIO;
1006 1007 1008
			tasklet_schedule(&host->finish_tasklet);
			return;
		}
1009 1010 1011
		timeout--;
		mdelay(1);
	}
1012

1013
	timeout = jiffies;
1014 1015
	if (!cmd->data && cmd->busy_timeout > 9000)
		timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
1016 1017 1018
	else
		timeout += 10 * HZ;
	mod_timer(&host->timer, timeout);
1019 1020

	host->cmd = cmd;
1021
	host->busy_handle = 0;
1022

1023
	sdhci_prepare_data(host, cmd);
1024

1025
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
1026

1027
	sdhci_set_transfer_mode(host, cmd);
1028

1029
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
1030
		pr_err("%s: Unsupported response type!\n",
1031
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
1032
		cmd->error = -EINVAL;
1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049
		tasklet_schedule(&host->finish_tasklet);
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
1050 1051

	/* CMD19 is special in that the Data Present Select should be set */
1052 1053
	if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
	    cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
1054 1055
		flags |= SDHCI_CMD_DATA;

1056
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1057
}
1058
EXPORT_SYMBOL_GPL(sdhci_send_command);
1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069

static void sdhci_finish_command(struct sdhci_host *host)
{
	int i;

	BUG_ON(host->cmd == NULL);

	if (host->cmd->flags & MMC_RSP_PRESENT) {
		if (host->cmd->flags & MMC_RSP_136) {
			/* CRC is stripped so we need to do some shifting. */
			for (i = 0;i < 4;i++) {
1070
				host->cmd->resp[i] = sdhci_readl(host,
1071 1072 1073
					SDHCI_RESPONSE + (3-i)*4) << 8;
				if (i != 3)
					host->cmd->resp[i] |=
1074
						sdhci_readb(host,
1075 1076 1077
						SDHCI_RESPONSE + (3-i)*4-1);
			}
		} else {
1078
			host->cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1079 1080 1081
		}
	}

1082 1083 1084 1085 1086
	/* Finished CMD23, now send actual command. */
	if (host->cmd == host->mrq->sbc) {
		host->cmd = NULL;
		sdhci_send_command(host, host->mrq->cmd);
	} else {
1087

1088 1089 1090
		/* Processed actual command. */
		if (host->data && host->data_early)
			sdhci_finish_data(host);
1091

1092 1093 1094 1095 1096
		if (!host->cmd->data)
			tasklet_schedule(&host->finish_tasklet);

		host->cmd = NULL;
	}
1097 1098
}

1099 1100
static u16 sdhci_get_preset_value(struct sdhci_host *host)
{
1101
	u16 preset = 0;
1102

1103 1104
	switch (host->timing) {
	case MMC_TIMING_UHS_SDR12:
1105 1106
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
1107
	case MMC_TIMING_UHS_SDR25:
1108 1109
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
		break;
1110
	case MMC_TIMING_UHS_SDR50:
1111 1112
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
		break;
1113 1114
	case MMC_TIMING_UHS_SDR104:
	case MMC_TIMING_MMC_HS200:
1115 1116
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
		break;
1117
	case MMC_TIMING_UHS_DDR50:
1118
	case MMC_TIMING_MMC_DDR52:
1119 1120
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
		break;
1121 1122 1123
	case MMC_TIMING_MMC_HS400:
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
		break;
1124 1125 1126 1127 1128 1129 1130 1131 1132
	default:
		pr_warn("%s: Invalid UHS-I mode selected\n",
			mmc_hostname(host->mmc));
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
	}
	return preset;
}

1133 1134
u16 sdhci_calc_clk(struct sdhci_host *host, unsigned int clock,
		   unsigned int *actual_clock)
1135
{
1136
	int div = 0; /* Initialized for compiler warning */
1137
	int real_div = div, clk_mul = 1;
1138
	u16 clk = 0;
1139
	bool switch_base_clk = false;
1140

1141
	if (host->version >= SDHCI_SPEC_300) {
1142
		if (host->preset_enabled) {
1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159
			u16 pre_val;

			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			pre_val = sdhci_get_preset_value(host);
			div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
				>> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
			if (host->clk_mul &&
				(pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div + 1;
				clk_mul = host->clk_mul;
			} else {
				real_div = max_t(int, 1, div << 1);
			}
			goto clock_set;
		}

1160 1161 1162 1163 1164
		/*
		 * Check if the Host Controller supports Programmable Clock
		 * Mode.
		 */
		if (host->clk_mul) {
1165 1166 1167 1168 1169
			for (div = 1; div <= 1024; div++) {
				if ((host->max_clk * host->clk_mul / div)
					<= clock)
					break;
			}
1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188
			if ((host->max_clk * host->clk_mul / div) <= clock) {
				/*
				 * Set Programmable Clock Mode in the Clock
				 * Control register.
				 */
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div;
				clk_mul = host->clk_mul;
				div--;
			} else {
				/*
				 * Divisor can be too small to reach clock
				 * speed requirement. Then use the base clock.
				 */
				switch_base_clk = true;
			}
		}

		if (!host->clk_mul || switch_base_clk) {
1189 1190 1191 1192 1193 1194 1195 1196 1197
			/* Version 3.00 divisors must be a multiple of 2. */
			if (host->max_clk <= clock)
				div = 1;
			else {
				for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
				     div += 2) {
					if ((host->max_clk / div) <= clock)
						break;
				}
1198
			}
1199
			real_div = div;
1200
			div >>= 1;
1201 1202 1203
			if ((host->quirks2 & SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN)
				&& !div && host->max_clk <= 25000000)
				div = 1;
1204 1205 1206
		}
	} else {
		/* Version 2.00 divisors must be a power of 2. */
1207
		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1208 1209 1210
			if ((host->max_clk / div) <= clock)
				break;
		}
1211
		real_div = div;
1212
		div >>= 1;
1213 1214
	}

1215
clock_set:
1216
	if (real_div)
1217
		*actual_clock = (host->max_clk * clk_mul) / real_div;
1218
	clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1219 1220
	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
		<< SDHCI_DIVIDER_HI_SHIFT;
1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239

	return clk;
}
EXPORT_SYMBOL_GPL(sdhci_calc_clk);

void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
{
	u16 clk;
	unsigned long timeout;

	host->mmc->actual_clock = 0;

	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);

	if (clock == 0)
		return;

	clk = sdhci_calc_clk(host, clock, &host->mmc->actual_clock);

1240
	clk |= SDHCI_CLOCK_INT_EN;
1241
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1242

1243 1244
	/* Wait max 20 ms */
	timeout = 20;
1245
	while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
1246 1247
		& SDHCI_CLOCK_INT_STABLE)) {
		if (timeout == 0) {
1248 1249
			pr_err("%s: Internal clock never stabilised.\n",
			       mmc_hostname(host->mmc));
1250 1251 1252
			sdhci_dumpregs(host);
			return;
		}
1253 1254 1255
		timeout--;
		mdelay(1);
	}
1256 1257

	clk |= SDHCI_CLOCK_CARD_EN;
1258
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1259
}
1260
EXPORT_SYMBOL_GPL(sdhci_set_clock);
1261

1262 1263
static void sdhci_set_power_reg(struct sdhci_host *host, unsigned char mode,
				unsigned short vdd)
1264
{
1265
	struct mmc_host *mmc = host->mmc;
1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279

	spin_unlock_irq(&host->lock);
	mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
	spin_lock_irq(&host->lock);

	if (mode != MMC_POWER_OFF)
		sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
	else
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
}

void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
		     unsigned short vdd)
{
1280
	u8 pwr = 0;
1281

1282 1283
	if (mode != MMC_POWER_OFF) {
		switch (1 << vdd) {
1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295
		case MMC_VDD_165_195:
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
1296 1297 1298
			WARN(1, "%s: Invalid vdd %#x\n",
			     mmc_hostname(host->mmc), vdd);
			break;
1299 1300 1301 1302
		}
	}

	if (host->pwr == pwr)
1303
		return;
1304

1305 1306 1307
	host->pwr = pwr;

	if (pwr == 0) {
1308
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1309 1310
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
1311 1312 1313 1314 1315 1316 1317
	} else {
		/*
		 * Spec says that we should clear the power reg before setting
		 * a new value. Some controllers don't seem to like this though.
		 */
		if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
			sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1318

1319 1320 1321 1322 1323 1324 1325
		/*
		 * At least the Marvell CaFe chip gets confused if we set the
		 * voltage and set turn on power at the same time, so set the
		 * voltage first.
		 */
		if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
			sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1326

1327
		pwr |= SDHCI_POWER_ON;
1328

1329
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1330

1331 1332
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_on(host);
1333

1334 1335 1336 1337 1338 1339 1340
		/*
		 * Some controllers need an extra 10ms delay of 10ms before
		 * they can apply clock after applying power
		 */
		if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
			mdelay(10);
	}
1341 1342
}
EXPORT_SYMBOL_GPL(sdhci_set_power);
1343

1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354
static void __sdhci_set_power(struct sdhci_host *host, unsigned char mode,
			      unsigned short vdd)
{
	struct mmc_host *mmc = host->mmc;

	if (host->ops->set_power)
		host->ops->set_power(host, mode, vdd);
	else if (!IS_ERR(mmc->supply.vmmc))
		sdhci_set_power_reg(host, mode, vdd);
	else
		sdhci_set_power(host, mode, vdd);
1355 1356
}

1357 1358 1359 1360 1361 1362 1363 1364 1365
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sdhci_host *host;
1366
	int present;
1367 1368 1369 1370
	unsigned long flags;

	host = mmc_priv(mmc);

1371
	/* Firstly check card presence */
1372
	present = mmc->ops->get_cd(mmc);
1373

1374 1375 1376 1377
	spin_lock_irqsave(&host->lock, flags);

	WARN_ON(host->mrq != NULL);

1378
	sdhci_led_activate(host);
1379 1380 1381 1382 1383 1384

	/*
	 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
	 * requests if Auto-CMD12 is enabled.
	 */
	if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
1385 1386 1387 1388 1389
		if (mrq->stop) {
			mrq->data->stop = NULL;
			mrq->stop = NULL;
		}
	}
1390 1391 1392

	host->mrq = mrq;

1393
	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
P
Pierre Ossman 已提交
1394
		host->mrq->cmd->error = -ENOMEDIUM;
1395
		tasklet_schedule(&host->finish_tasklet);
1396
	} else {
1397
		if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
1398 1399 1400
			sdhci_send_command(host, mrq->sbc);
		else
			sdhci_send_command(host, mrq->cmd);
1401
	}
1402

1403
	mmiowb();
1404 1405 1406
	spin_unlock_irqrestore(&host->lock, flags);
}

1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427
void sdhci_set_bus_width(struct sdhci_host *host, int width)
{
	u8 ctrl;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	if (width == MMC_BUS_WIDTH_8) {
		ctrl &= ~SDHCI_CTRL_4BITBUS;
		if (host->version >= SDHCI_SPEC_300)
			ctrl |= SDHCI_CTRL_8BITBUS;
	} else {
		if (host->version >= SDHCI_SPEC_300)
			ctrl &= ~SDHCI_CTRL_8BITBUS;
		if (width == MMC_BUS_WIDTH_4)
			ctrl |= SDHCI_CTRL_4BITBUS;
		else
			ctrl &= ~SDHCI_CTRL_4BITBUS;
	}
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_set_bus_width);

1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446
void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
{
	u16 ctrl_2;

	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	/* Select Bus Speed Mode for host */
	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
	if ((timing == MMC_TIMING_MMC_HS200) ||
	    (timing == MMC_TIMING_UHS_SDR104))
		ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
	else if (timing == MMC_TIMING_UHS_SDR12)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
	else if (timing == MMC_TIMING_UHS_SDR25)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
	else if (timing == MMC_TIMING_UHS_SDR50)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
	else if ((timing == MMC_TIMING_UHS_DDR50) ||
		 (timing == MMC_TIMING_MMC_DDR52))
		ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
1447 1448
	else if (timing == MMC_TIMING_MMC_HS400)
		ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
1449 1450 1451 1452
	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
}
EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);

1453
static void sdhci_do_set_ios(struct sdhci_host *host, struct mmc_ios *ios)
1454 1455 1456
{
	unsigned long flags;
	u8 ctrl;
1457
	struct mmc_host *mmc = host->mmc;
1458 1459 1460

	spin_lock_irqsave(&host->lock, flags);

A
Adrian Hunter 已提交
1461 1462
	if (host->flags & SDHCI_DEVICE_DEAD) {
		spin_unlock_irqrestore(&host->lock, flags);
1463 1464
		if (!IS_ERR(mmc->supply.vmmc) &&
		    ios->power_mode == MMC_POWER_OFF)
1465
			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
A
Adrian Hunter 已提交
1466 1467
		return;
	}
P
Pierre Ossman 已提交
1468

1469 1470 1471 1472 1473
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1474
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1475
		sdhci_reinit(host);
1476 1477
	}

1478
	if (host->version >= SDHCI_SPEC_300 &&
1479 1480
		(ios->power_mode == MMC_POWER_UP) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
1481 1482
		sdhci_enable_preset_value(host, false);

1483
	if (!ios->clock || ios->clock != host->clock) {
1484
		host->ops->set_clock(host, ios->clock);
1485
		host->clock = ios->clock;
1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497

		if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
		    host->clock) {
			host->timeout_clk = host->mmc->actual_clock ?
						host->mmc->actual_clock / 1000 :
						host->clock / 1000;
			host->mmc->max_busy_timeout =
				host->ops->get_max_timeout_count ?
				host->ops->get_max_timeout_count(host) :
				1 << 27;
			host->mmc->max_busy_timeout /= host->timeout_clk;
		}
1498
	}
1499

1500
	__sdhci_set_power(host, ios->power_mode, ios->vdd);
1501

1502 1503 1504
	if (host->ops->platform_send_init_74_clocks)
		host->ops->platform_send_init_74_clocks(host, ios->power_mode);

1505
	host->ops->set_bus_width(host, ios->bus_width);
1506

1507
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1508

1509 1510 1511
	if ((ios->timing == MMC_TIMING_SD_HS ||
	     ios->timing == MMC_TIMING_MMC_HS)
	    && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
1512 1513 1514 1515
		ctrl |= SDHCI_CTRL_HISPD;
	else
		ctrl &= ~SDHCI_CTRL_HISPD;

1516
	if (host->version >= SDHCI_SPEC_300) {
1517 1518 1519
		u16 clk, ctrl_2;

		/* In case of UHS-I modes, set High Speed Enable */
1520 1521
		if ((ios->timing == MMC_TIMING_MMC_HS400) ||
		    (ios->timing == MMC_TIMING_MMC_HS200) ||
1522
		    (ios->timing == MMC_TIMING_MMC_DDR52) ||
1523
		    (ios->timing == MMC_TIMING_UHS_SDR50) ||
1524 1525
		    (ios->timing == MMC_TIMING_UHS_SDR104) ||
		    (ios->timing == MMC_TIMING_UHS_DDR50) ||
1526
		    (ios->timing == MMC_TIMING_UHS_SDR25))
1527
			ctrl |= SDHCI_CTRL_HISPD;
1528

1529
		if (!host->preset_enabled) {
1530
			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1531 1532 1533 1534
			/*
			 * We only need to set Driver Strength if the
			 * preset value enable is not set.
			 */
1535
			ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1536 1537 1538
			ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
			if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
1539 1540
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_B)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
1541 1542
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
1543 1544 1545
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_D)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_D;
			else {
1546 1547
				pr_warn("%s: invalid driver type, default to driver type B\n",
					mmc_hostname(mmc));
1548 1549
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
			}
1550 1551

			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567
		} else {
			/*
			 * According to SDHC Spec v3.00, if the Preset Value
			 * Enable in the Host Control 2 register is set, we
			 * need to reset SD Clock Enable before changing High
			 * Speed Enable to avoid generating clock gliches.
			 */

			/* Reset SD Clock Enable */
			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			clk &= ~SDHCI_CLOCK_CARD_EN;
			sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

			/* Re-enable SD Clock */
1568
			host->ops->set_clock(host, host->clock);
1569
		}
1570 1571 1572 1573 1574 1575

		/* Reset SD Clock Enable */
		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		clk &= ~SDHCI_CLOCK_CARD_EN;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

1576
		host->ops->set_uhs_signaling(host, ios->timing);
1577
		host->timing = ios->timing;
1578

1579 1580 1581 1582 1583
		if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
				((ios->timing == MMC_TIMING_UHS_SDR12) ||
				 (ios->timing == MMC_TIMING_UHS_SDR25) ||
				 (ios->timing == MMC_TIMING_UHS_SDR50) ||
				 (ios->timing == MMC_TIMING_UHS_SDR104) ||
1584 1585
				 (ios->timing == MMC_TIMING_UHS_DDR50) ||
				 (ios->timing == MMC_TIMING_MMC_DDR52))) {
1586 1587 1588 1589 1590 1591 1592 1593
			u16 preset;

			sdhci_enable_preset_value(host, true);
			preset = sdhci_get_preset_value(host);
			ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
				>> SDHCI_PRESET_DRV_SHIFT;
		}

1594
		/* Re-enable SD Clock */
1595
		host->ops->set_clock(host, host->clock);
1596 1597
	} else
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1598

1599 1600 1601 1602 1603
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1604
	if (host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1605
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
1606

1607
	mmiowb();
1608 1609 1610
	spin_unlock_irqrestore(&host->lock, flags);
}

1611 1612 1613 1614 1615 1616 1617
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);

	sdhci_do_set_ios(host, ios);
}

1618 1619 1620 1621 1622 1623 1624
static int sdhci_do_get_cd(struct sdhci_host *host)
{
	int gpio_cd = mmc_gpio_get_cd(host->mmc);

	if (host->flags & SDHCI_DEVICE_DEAD)
		return 0;

1625 1626
	/* If nonremovable, assume that the card is always present. */
	if (host->mmc->caps & MMC_CAP_NONREMOVABLE)
1627 1628
		return 1;

1629 1630 1631 1632
	/*
	 * Try slot gpio detect, if defined it take precedence
	 * over build in controller functionality
	 */
1633 1634 1635
	if (!IS_ERR_VALUE(gpio_cd))
		return !!gpio_cd;

1636 1637 1638 1639
	/* If polling, assume that the card is always present. */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		return 1;

1640 1641 1642 1643 1644 1645 1646 1647
	/* Host native card detect */
	return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
}

static int sdhci_get_cd(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);

1648
	return sdhci_do_get_cd(host);
1649 1650
}

1651
static int sdhci_check_ro(struct sdhci_host *host)
1652 1653
{
	unsigned long flags;
1654
	int is_readonly;
1655 1656 1657

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1658
	if (host->flags & SDHCI_DEVICE_DEAD)
1659 1660 1661
		is_readonly = 0;
	else if (host->ops->get_ro)
		is_readonly = host->ops->get_ro(host);
P
Pierre Ossman 已提交
1662
	else
1663 1664
		is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
				& SDHCI_WRITE_PROTECT);
1665 1666 1667

	spin_unlock_irqrestore(&host->lock, flags);

1668 1669 1670
	/* This quirk needs to be replaced by a callback-function later */
	return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
		!is_readonly : is_readonly;
1671 1672
}

1673 1674
#define SAMPLE_COUNT	5

1675
static int sdhci_do_get_ro(struct sdhci_host *host)
1676 1677 1678 1679
{
	int i, ro_count;

	if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
1680
		return sdhci_check_ro(host);
1681 1682 1683

	ro_count = 0;
	for (i = 0; i < SAMPLE_COUNT; i++) {
1684
		if (sdhci_check_ro(host)) {
1685 1686 1687 1688 1689 1690 1691 1692
			if (++ro_count > SAMPLE_COUNT / 2)
				return 1;
		}
		msleep(30);
	}
	return 0;
}

1693 1694 1695 1696 1697 1698 1699 1700
static void sdhci_hw_reset(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (host->ops && host->ops->hw_reset)
		host->ops->hw_reset(host);
}

1701
static int sdhci_get_ro(struct mmc_host *mmc)
P
Pierre Ossman 已提交
1702
{
1703
	struct sdhci_host *host = mmc_priv(mmc);
P
Pierre Ossman 已提交
1704

1705
	return sdhci_do_get_ro(host);
1706
}
P
Pierre Ossman 已提交
1707

1708 1709
static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
{
1710
	if (!(host->flags & SDHCI_DEVICE_DEAD)) {
1711
		if (enable)
1712
			host->ier |= SDHCI_INT_CARD_INT;
1713
		else
1714 1715 1716 1717
			host->ier &= ~SDHCI_INT_CARD_INT;

		sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
		sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
1718 1719
		mmiowb();
	}
1720 1721 1722 1723 1724 1725
}

static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
P
Pierre Ossman 已提交
1726

1727
	spin_lock_irqsave(&host->lock, flags);
1728 1729 1730 1731 1732
	if (enable)
		host->flags |= SDHCI_SDIO_IRQ_ENABLED;
	else
		host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;

1733
	sdhci_enable_sdio_irq_nolock(host, enable);
P
Pierre Ossman 已提交
1734 1735 1736
	spin_unlock_irqrestore(&host->lock, flags);
}

1737
static int sdhci_do_start_signal_voltage_switch(struct sdhci_host *host,
1738
						struct mmc_ios *ios)
1739
{
1740
	struct mmc_host *mmc = host->mmc;
1741
	u16 ctrl;
1742
	int ret;
1743

1744 1745 1746 1747 1748 1749
	/*
	 * Signal Voltage Switching is only applicable for Host Controllers
	 * v3.00 and above.
	 */
	if (host->version < SDHCI_SPEC_300)
		return 0;
1750

1751 1752
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

1753
	switch (ios->signal_voltage) {
1754 1755 1756 1757
	case MMC_SIGNAL_VOLTAGE_330:
		/* Set 1.8V Signal Enable in the Host Control2 register to 0 */
		ctrl &= ~SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1758

1759 1760 1761
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc, 2700000,
						    3600000);
1762
			if (ret) {
J
Joe Perches 已提交
1763 1764
				pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
					mmc_hostname(mmc));
1765 1766 1767 1768 1769
				return -EIO;
			}
		}
		/* Wait for 5ms */
		usleep_range(5000, 5500);
1770

1771 1772 1773 1774
		/* 3.3V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_VDD_180))
			return 0;
1775

J
Joe Perches 已提交
1776 1777
		pr_warn("%s: 3.3V regulator output did not became stable\n",
			mmc_hostname(mmc));
1778 1779 1780

		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_180:
1781 1782
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc,
1783 1784
					1700000, 1950000);
			if (ret) {
J
Joe Perches 已提交
1785 1786
				pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
					mmc_hostname(mmc));
1787 1788 1789
				return -EIO;
			}
		}
1790 1791 1792 1793 1794

		/*
		 * Enable 1.8V Signal Enable in the Host Control2
		 * register
		 */
1795 1796
		ctrl |= SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1797

1798 1799 1800 1801
		/* Some controller need to do more when switching */
		if (host->ops->voltage_switch)
			host->ops->voltage_switch(host);

1802 1803 1804 1805
		/* 1.8V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (ctrl & SDHCI_CTRL_VDD_180)
			return 0;
1806

J
Joe Perches 已提交
1807 1808
		pr_warn("%s: 1.8V regulator output did not became stable\n",
			mmc_hostname(mmc));
1809

1810 1811
		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_120:
1812 1813 1814
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc, 1100000,
						    1300000);
1815
			if (ret) {
J
Joe Perches 已提交
1816 1817
				pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
					mmc_hostname(mmc));
1818
				return -EIO;
1819 1820
			}
		}
1821
		return 0;
1822
	default:
1823 1824
		/* No signal voltage switch required */
		return 0;
1825
	}
1826 1827
}

1828
static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
1829
	struct mmc_ios *ios)
1830 1831 1832 1833 1834
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (host->version < SDHCI_SPEC_300)
		return 0;
1835 1836

	return sdhci_do_start_signal_voltage_switch(host, ios);
1837 1838
}

1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849
static int sdhci_card_busy(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	u32 present_state;

	/* Check whether DAT[3:0] is 0000 */
	present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);

	return !(present_state & SDHCI_DATA_LVL_MASK);
}

1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861
static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);
	host->flags |= SDHCI_HS400_TUNING;
	spin_unlock_irqrestore(&host->lock, flags);

	return 0;
}

1862
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
1863
{
1864
	struct sdhci_host *host = mmc_priv(mmc);
1865 1866 1867
	u16 ctrl;
	int tuning_loop_counter = MAX_TUNING_LOOP;
	int err = 0;
1868
	unsigned long flags;
1869
	unsigned int tuning_count = 0;
1870
	bool hs400_tuning;
1871

1872
	spin_lock_irqsave(&host->lock, flags);
1873

1874 1875 1876
	hs400_tuning = host->flags & SDHCI_HS400_TUNING;
	host->flags &= ~SDHCI_HS400_TUNING;

1877 1878 1879
	if (host->tuning_mode == SDHCI_TUNING_MODE_1)
		tuning_count = host->tuning_count;

1880
	/*
W
Weijun Yang 已提交
1881 1882 1883
	 * The Host Controller needs tuning in case of SDR104 and DDR50
	 * mode, and for SDR50 mode when Use Tuning for SDR50 is set in
	 * the Capabilities register.
1884 1885
	 * If the Host Controller supports the HS200 mode then the
	 * tuning function has to be executed.
1886
	 */
1887
	switch (host->timing) {
1888
	/* HS400 tuning is done in HS200 mode */
1889
	case MMC_TIMING_MMC_HS400:
1890 1891 1892
		err = -EINVAL;
		goto out_unlock;

1893
	case MMC_TIMING_MMC_HS200:
1894 1895 1896 1897 1898 1899 1900 1901
		/*
		 * Periodic re-tuning for HS400 is not expected to be needed, so
		 * disable it here.
		 */
		if (hs400_tuning)
			tuning_count = 0;
		break;

1902
	case MMC_TIMING_UHS_SDR104:
W
Weijun Yang 已提交
1903
	case MMC_TIMING_UHS_DDR50:
1904 1905 1906
		break;

	case MMC_TIMING_UHS_SDR50:
1907
		if (host->flags & SDHCI_SDR50_NEEDS_TUNING)
1908 1909 1910 1911
			break;
		/* FALLTHROUGH */

	default:
1912
		goto out_unlock;
1913 1914
	}

1915
	if (host->ops->platform_execute_tuning) {
1916
		spin_unlock_irqrestore(&host->lock, flags);
1917 1918 1919 1920
		err = host->ops->platform_execute_tuning(host, opcode);
		return err;
	}

1921 1922
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl |= SDHCI_CTRL_EXEC_TUNING;
1923 1924
	if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
		ctrl |= SDHCI_CTRL_TUNED_CLK;
1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

	/*
	 * As per the Host Controller spec v3.00, tuning command
	 * generates Buffer Read Ready interrupt, so enable that.
	 *
	 * Note: The spec clearly says that when tuning sequence
	 * is being performed, the controller does not generate
	 * interrupts other than Buffer Read Ready interrupt. But
	 * to make sure we don't hit a controller bug, we _only_
	 * enable Buffer Read Ready interrupt here.
	 */
1937 1938
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
1939 1940 1941 1942 1943 1944 1945

	/*
	 * Issue CMD19 repeatedly till Execute Tuning is set to 0 or the number
	 * of loops reaches 40 times or a timeout of 150ms occurs.
	 */
	do {
		struct mmc_command cmd = {0};
1946
		struct mmc_request mrq = {NULL};
1947

1948
		cmd.opcode = opcode;
1949 1950 1951 1952 1953 1954
		cmd.arg = 0;
		cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
		cmd.retries = 0;
		cmd.data = NULL;
		cmd.error = 0;

1955 1956 1957
		if (tuning_loop_counter-- == 0)
			break;

1958 1959 1960 1961 1962 1963 1964 1965
		mrq.cmd = &cmd;
		host->mrq = &mrq;

		/*
		 * In response to CMD19, the card sends 64 bytes of tuning
		 * block to the Host Controller. So we set the block size
		 * to 64 here.
		 */
1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976
		if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200) {
			if (mmc->ios.bus_width == MMC_BUS_WIDTH_8)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128),
					     SDHCI_BLOCK_SIZE);
			else if (mmc->ios.bus_width == MMC_BUS_WIDTH_4)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
					     SDHCI_BLOCK_SIZE);
		} else {
			sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
				     SDHCI_BLOCK_SIZE);
		}
1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990

		/*
		 * The tuning block is sent by the card to the host controller.
		 * So we set the TRNS_READ bit in the Transfer Mode register.
		 * This also takes care of setting DMA Enable and Multi Block
		 * Select in the same register to 0.
		 */
		sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);

		sdhci_send_command(host, &cmd);

		host->cmd = NULL;
		host->mrq = NULL;

1991
		spin_unlock_irqrestore(&host->lock, flags);
1992 1993 1994 1995
		/* Wait for Buffer Read Ready interrupt */
		wait_event_interruptible_timeout(host->buf_ready_int,
					(host->tuning_done == 1),
					msecs_to_jiffies(50));
1996
		spin_lock_irqsave(&host->lock, flags);
1997 1998

		if (!host->tuning_done) {
1999
			pr_info(DRIVER_NAME ": Timeout waiting for Buffer Read Ready interrupt during tuning procedure, falling back to fixed sampling clock\n");
2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011
			ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
			ctrl &= ~SDHCI_CTRL_TUNED_CLK;
			ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
			sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

			err = -EIO;
			goto out;
		}

		host->tuning_done = 0;

		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2012 2013 2014 2015

		/* eMMC spec does not require a delay between tuning cycles */
		if (opcode == MMC_SEND_TUNING_BLOCK)
			mdelay(1);
2016 2017 2018 2019 2020 2021
	} while (ctrl & SDHCI_CTRL_EXEC_TUNING);

	/*
	 * The Host Driver has exhausted the maximum number of loops allowed,
	 * so use fixed sampling frequency.
	 */
2022
	if (tuning_loop_counter < 0) {
2023 2024
		ctrl &= ~SDHCI_CTRL_TUNED_CLK;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2025 2026
	}
	if (!(ctrl & SDHCI_CTRL_TUNED_CLK)) {
2027
		pr_info(DRIVER_NAME ": Tuning procedure failed, falling back to fixed sampling clock\n");
2028
		err = -EIO;
2029 2030 2031
	}

out:
2032
	if (tuning_count) {
2033 2034 2035 2036 2037 2038 2039 2040
		/*
		 * In case tuning fails, host controllers which support
		 * re-tuning can try tuning again at a later time, when the
		 * re-tuning timer expires.  So for these controllers, we
		 * return 0. Since there might be other controllers who do not
		 * have this capability, we return error for them.
		 */
		err = 0;
2041 2042
	}

2043
	host->mmc->retune_period = err ? 0 : tuning_count;
2044

2045 2046
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2047
out_unlock:
2048
	spin_unlock_irqrestore(&host->lock, flags);
2049 2050 2051
	return err;
}

2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063
static int sdhci_select_drive_strength(struct mmc_card *card,
				       unsigned int max_dtr, int host_drv,
				       int card_drv, int *drv_type)
{
	struct sdhci_host *host = mmc_priv(card->host);

	if (!host->ops->select_drive_strength)
		return 0;

	return host->ops->select_drive_strength(host, card, max_dtr, host_drv,
						card_drv, drv_type);
}
2064 2065

static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2066 2067 2068 2069 2070 2071 2072 2073 2074
{
	/* Host Controller v3.00 defines preset value registers */
	if (host->version < SDHCI_SPEC_300)
		return;

	/*
	 * We only enable or disable Preset Value if they are not already
	 * enabled or disabled respectively. Otherwise, we bail out.
	 */
2075 2076 2077 2078 2079 2080 2081 2082
	if (host->preset_enabled != enable) {
		u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

		if (enable)
			ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
		else
			ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

2083
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2084 2085 2086 2087 2088 2089 2090

		if (enable)
			host->flags |= SDHCI_PV_ENABLED;
		else
			host->flags &= ~SDHCI_PV_ENABLED;

		host->preset_enabled = enable;
2091
	}
2092 2093
}

2094 2095 2096 2097 2098 2099
static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
				int err)
{
	struct sdhci_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

2100
	if (data->host_cookie != COOKIE_UNMAPPED)
2101 2102 2103 2104 2105
		dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
			     data->flags & MMC_DATA_WRITE ?
			       DMA_TO_DEVICE : DMA_FROM_DEVICE);

	data->host_cookie = COOKIE_UNMAPPED;
2106 2107 2108 2109 2110 2111 2112
}

static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
			       bool is_first_req)
{
	struct sdhci_host *host = mmc_priv(mmc);

2113
	mrq->data->host_cookie = COOKIE_UNMAPPED;
2114 2115

	if (host->flags & SDHCI_REQ_USE_DMA)
2116
		sdhci_pre_dma_transfer(host, mrq->data, COOKIE_PRE_MAPPED);
2117 2118
}

2119
static void sdhci_card_event(struct mmc_host *mmc)
2120
{
2121
	struct sdhci_host *host = mmc_priv(mmc);
2122
	unsigned long flags;
2123
	int present;
2124

2125 2126 2127 2128
	/* First check if client has provided their own card event */
	if (host->ops->card_event)
		host->ops->card_event(host);

2129 2130
	present = sdhci_do_get_cd(host);

2131 2132
	spin_lock_irqsave(&host->lock, flags);

2133
	/* Check host->mrq first in case we are runtime suspended */
2134
	if (host->mrq && !present) {
2135
		pr_err("%s: Card removed during transfer!\n",
2136
			mmc_hostname(host->mmc));
2137
		pr_err("%s: Resetting controller.\n",
2138
			mmc_hostname(host->mmc));
2139

2140 2141
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2142

2143 2144
		host->mrq->cmd->error = -ENOMEDIUM;
		tasklet_schedule(&host->finish_tasklet);
2145 2146 2147
	}

	spin_unlock_irqrestore(&host->lock, flags);
2148 2149 2150 2151
}

static const struct mmc_host_ops sdhci_ops = {
	.request	= sdhci_request,
2152 2153
	.post_req	= sdhci_post_req,
	.pre_req	= sdhci_pre_req,
2154
	.set_ios	= sdhci_set_ios,
2155
	.get_cd		= sdhci_get_cd,
2156 2157 2158 2159
	.get_ro		= sdhci_get_ro,
	.hw_reset	= sdhci_hw_reset,
	.enable_sdio_irq = sdhci_enable_sdio_irq,
	.start_signal_voltage_switch	= sdhci_start_signal_voltage_switch,
2160
	.prepare_hs400_tuning		= sdhci_prepare_hs400_tuning,
2161
	.execute_tuning			= sdhci_execute_tuning,
2162
	.select_drive_strength		= sdhci_select_drive_strength,
2163
	.card_event			= sdhci_card_event,
2164
	.card_busy	= sdhci_card_busy,
2165 2166 2167 2168 2169 2170 2171 2172
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

2173 2174 2175 2176 2177 2178 2179 2180
static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;
	struct mmc_request *mrq;

	host = (struct sdhci_host*)param;

2181 2182
	spin_lock_irqsave(&host->lock, flags);

2183 2184 2185 2186
        /*
         * If this tasklet gets rescheduled while running, it will
         * be run again afterwards but without any active request.
         */
2187 2188
	if (!host->mrq) {
		spin_unlock_irqrestore(&host->lock, flags);
2189
		return;
2190
	}
2191 2192 2193 2194 2195

	del_timer(&host->timer);

	mrq = host->mrq;

2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211
	/*
	 * Always unmap the data buffers if they were mapped by
	 * sdhci_prepare_data() whenever we finish with a request.
	 * This avoids leaking DMA mappings on error.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		struct mmc_data *data = mrq->data;

		if (data && data->host_cookie == COOKIE_MAPPED) {
			dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
				     (data->flags & MMC_DATA_READ) ?
				     DMA_FROM_DEVICE : DMA_TO_DEVICE);
			data->host_cookie = COOKIE_UNMAPPED;
		}
	}

2212 2213 2214 2215
	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
P
Pierre Ossman 已提交
2216
	if (!(host->flags & SDHCI_DEVICE_DEAD) &&
2217
	    ((mrq->cmd && mrq->cmd->error) ||
2218 2219 2220 2221
	     (mrq->sbc && mrq->sbc->error) ||
	     (mrq->data && ((mrq->data->error && !mrq->data->stop) ||
			    (mrq->data->stop && mrq->data->stop->error))) ||
	     (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
2222 2223

		/* Some controllers need this kick or reset won't work here */
2224
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
2225
			/* This is to force an update */
2226
			host->ops->set_clock(host, host->clock);
2227 2228 2229

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
2230 2231
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2232 2233 2234 2235 2236 2237
	}

	host->mrq = NULL;
	host->cmd = NULL;
	host->data = NULL;

2238
	sdhci_led_deactivate(host);
2239

2240
	mmiowb();
2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
}

static void sdhci_timeout_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)data;

	spin_lock_irqsave(&host->lock, flags);

	if (host->mrq) {
2256 2257
		pr_err("%s: Timeout waiting for hardware interrupt.\n",
		       mmc_hostname(host->mmc));
2258 2259 2260
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
2261
			host->data->error = -ETIMEDOUT;
2262 2263 2264
			sdhci_finish_data(host);
		} else {
			if (host->cmd)
P
Pierre Ossman 已提交
2265
				host->cmd->error = -ETIMEDOUT;
2266
			else
P
Pierre Ossman 已提交
2267
				host->mrq->cmd->error = -ETIMEDOUT;
2268 2269 2270 2271 2272

			tasklet_schedule(&host->finish_tasklet);
		}
	}

2273
	mmiowb();
2274 2275 2276 2277 2278 2279 2280 2281 2282
	spin_unlock_irqrestore(&host->lock, flags);
}

/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

2283
static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask, u32 *mask)
2284 2285 2286 2287
{
	BUG_ON(intmask == 0);

	if (!host->cmd) {
2288 2289
		pr_err("%s: Got command interrupt 0x%08x even though no command operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2290 2291 2292 2293
		sdhci_dumpregs(host);
		return;
	}

2294 2295 2296 2297 2298 2299
	if (intmask & (SDHCI_INT_TIMEOUT | SDHCI_INT_CRC |
		       SDHCI_INT_END_BIT | SDHCI_INT_INDEX)) {
		if (intmask & SDHCI_INT_TIMEOUT)
			host->cmd->error = -ETIMEDOUT;
		else
			host->cmd->error = -EILSEQ;
2300

2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317
		/*
		 * If this command initiates a data phase and a response
		 * CRC error is signalled, the card can start transferring
		 * data - the card may have received the command without
		 * error.  We must not terminate the mmc_request early.
		 *
		 * If the card did not receive the command or returned an
		 * error which prevented it sending data, the data phase
		 * will time out.
		 */
		if (host->cmd->data &&
		    (intmask & (SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)) ==
		     SDHCI_INT_CRC) {
			host->cmd = NULL;
			return;
		}

2318
		tasklet_schedule(&host->finish_tasklet);
2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334
		return;
	}

	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * Unfortunately this is overloaded on the "data complete"
	 * interrupt, so we need to take some care when handling
	 * it.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
	if (host->cmd->flags & MMC_RSP_BUSY) {
		if (host->cmd->data)
2335
			DBG("Cannot wait for busy signal when also doing a data transfer");
2336 2337 2338 2339
		else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ)
				&& !host->busy_handle) {
			/* Mark that command complete before busy is ended */
			host->busy_handle = 1;
2340
			return;
2341
		}
2342 2343 2344

		/* The controller does not support the end-of-busy IRQ,
		 * fall through and take the SDHCI_INT_RESPONSE */
2345 2346 2347
	} else if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
		   host->cmd->opcode == MMC_STOP_TRANSMISSION && !host->data) {
		*mask &= ~SDHCI_INT_DATA_END;
2348 2349 2350
	}

	if (intmask & SDHCI_INT_RESPONSE)
2351
		sdhci_finish_command(host);
2352 2353
}

2354
#ifdef CONFIG_MMC_DEBUG
2355
static void sdhci_adma_show_error(struct sdhci_host *host)
2356 2357
{
	const char *name = mmc_hostname(host->mmc);
2358
	void *desc = host->adma_table;
2359 2360 2361 2362

	sdhci_dumpregs(host);

	while (true) {
2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375
		struct sdhci_adma2_64_desc *dma_desc = desc;

		if (host->flags & SDHCI_USE_64_BIT_DMA)
			DBG("%s: %p: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    name, desc, le32_to_cpu(dma_desc->addr_hi),
			    le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
		else
			DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    name, desc, le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
2376

2377
		desc += host->desc_sz;
2378

2379
		if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
2380 2381 2382 2383
			break;
	}
}
#else
2384
static void sdhci_adma_show_error(struct sdhci_host *host) { }
2385 2386
#endif

2387 2388
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
2389
	u32 command;
2390 2391
	BUG_ON(intmask == 0);

2392 2393
	/* CMD19 generates _only_ Buffer Read Ready interrupt */
	if (intmask & SDHCI_INT_DATA_AVAIL) {
2394 2395 2396
		command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
		if (command == MMC_SEND_TUNING_BLOCK ||
		    command == MMC_SEND_TUNING_BLOCK_HS200) {
2397 2398 2399 2400 2401 2402
			host->tuning_done = 1;
			wake_up(&host->buf_ready_int);
			return;
		}
	}

2403 2404
	if (!host->data) {
		/*
2405 2406 2407
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
2408
		 */
2409
		if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
2410 2411 2412 2413 2414
			if (intmask & SDHCI_INT_DATA_TIMEOUT) {
				host->cmd->error = -ETIMEDOUT;
				tasklet_schedule(&host->finish_tasklet);
				return;
			}
2415
			if (intmask & SDHCI_INT_DATA_END) {
2416 2417 2418 2419 2420 2421 2422 2423 2424
				/*
				 * Some cards handle busy-end interrupt
				 * before the command completed, so make
				 * sure we do things in the proper order.
				 */
				if (host->busy_handle)
					sdhci_finish_command(host);
				else
					host->busy_handle = 1;
2425 2426 2427
				return;
			}
		}
2428

2429 2430
		pr_err("%s: Got data interrupt 0x%08x even though no data operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2431 2432 2433 2434 2435 2436
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
2437
		host->data->error = -ETIMEDOUT;
2438 2439 2440 2441 2442
	else if (intmask & SDHCI_INT_DATA_END_BIT)
		host->data->error = -EILSEQ;
	else if ((intmask & SDHCI_INT_DATA_CRC) &&
		SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
			!= MMC_BUS_TEST_R)
P
Pierre Ossman 已提交
2443
		host->data->error = -EILSEQ;
2444
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
2445
		pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
2446
		sdhci_adma_show_error(host);
2447
		host->data->error = -EIO;
2448 2449
		if (host->ops->adma_workaround)
			host->ops->adma_workaround(host, intmask);
2450
	}
2451

P
Pierre Ossman 已提交
2452
	if (host->data->error)
2453 2454
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
2455
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
2456 2457
			sdhci_transfer_pio(host);

2458 2459 2460 2461
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
2462 2463 2464 2465
		 *
		 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
		 * should return a valid address to continue from, but as
		 * some controllers are faulty, don't trust them.
2466
		 */
2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483
		if (intmask & SDHCI_INT_DMA_END) {
			u32 dmastart, dmanow;
			dmastart = sg_dma_address(host->data->sg);
			dmanow = dmastart + host->data->bytes_xfered;
			/*
			 * Force update to the next DMA block boundary.
			 */
			dmanow = (dmanow &
				~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
				SDHCI_DEFAULT_BOUNDARY_SIZE;
			host->data->bytes_xfered = dmanow - dmastart;
			DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
				" next 0x%08x\n",
				mmc_hostname(host->mmc), dmastart,
				host->data->bytes_xfered, dmanow);
			sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
		}
2484

2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496
		if (intmask & SDHCI_INT_DATA_END) {
			if (host->cmd) {
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
2497 2498 2499
	}
}

2500
static irqreturn_t sdhci_irq(int irq, void *dev_id)
2501
{
2502
	irqreturn_t result = IRQ_NONE;
2503
	struct sdhci_host *host = dev_id;
2504
	u32 intmask, mask, unexpected = 0;
2505
	int max_loops = 16;
2506 2507 2508

	spin_lock(&host->lock);

2509
	if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
2510
		spin_unlock(&host->lock);
2511
		return IRQ_NONE;
2512 2513
	}

2514
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
2515
	if (!intmask || intmask == 0xffffffff) {
2516 2517 2518 2519
		result = IRQ_NONE;
		goto out;
	}

2520 2521 2522 2523 2524
	do {
		/* Clear selected interrupts. */
		mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
				  SDHCI_INT_BUS_POWER);
		sdhci_writel(host, mask, SDHCI_INT_STATUS);
2525

2526 2527
		DBG("*** %s got interrupt: 0x%08x\n",
			mmc_hostname(host->mmc), intmask);
2528

2529 2530 2531
		if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
			u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
2532

2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543
			/*
			 * There is a observation on i.mx esdhc.  INSERT
			 * bit will be immediately set again when it gets
			 * cleared, if a card is inserted.  We have to mask
			 * the irq to prevent interrupt storm which will
			 * freeze the system.  And the REMOVE gets the
			 * same situation.
			 *
			 * More testing are needed here to ensure it works
			 * for other platforms though.
			 */
2544 2545 2546 2547 2548 2549
			host->ier &= ~(SDHCI_INT_CARD_INSERT |
				       SDHCI_INT_CARD_REMOVE);
			host->ier |= present ? SDHCI_INT_CARD_REMOVE :
					       SDHCI_INT_CARD_INSERT;
			sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
			sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2550 2551 2552

			sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
				     SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
2553 2554 2555 2556

			host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
						       SDHCI_INT_CARD_REMOVE);
			result = IRQ_WAKE_THREAD;
2557
		}
2558

2559
		if (intmask & SDHCI_INT_CMD_MASK)
2560 2561
			sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK,
				      &intmask);
2562

2563 2564
		if (intmask & SDHCI_INT_DATA_MASK)
			sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2565

2566 2567 2568
		if (intmask & SDHCI_INT_BUS_POWER)
			pr_err("%s: Card is consuming too much power!\n",
				mmc_hostname(host->mmc));
2569

2570 2571 2572 2573 2574
		if (intmask & SDHCI_INT_CARD_INT) {
			sdhci_enable_sdio_irq_nolock(host, false);
			host->thread_isr |= SDHCI_INT_CARD_INT;
			result = IRQ_WAKE_THREAD;
		}
P
Pierre Ossman 已提交
2575

2576 2577 2578 2579
		intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
			     SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
			     SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
			     SDHCI_INT_CARD_INT);
P
Pierre Ossman 已提交
2580

2581 2582 2583 2584
		if (intmask) {
			unexpected |= intmask;
			sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		}
2585

2586 2587
		if (result == IRQ_NONE)
			result = IRQ_HANDLED;
2588

2589 2590
		intmask = sdhci_readl(host, SDHCI_INT_STATUS);
	} while (intmask && --max_loops);
2591 2592 2593
out:
	spin_unlock(&host->lock);

2594 2595 2596 2597 2598
	if (unexpected) {
		pr_err("%s: Unexpected interrupt 0x%08x.\n",
			   mmc_hostname(host->mmc), unexpected);
		sdhci_dumpregs(host);
	}
P
Pierre Ossman 已提交
2599

2600 2601 2602
	return result;
}

2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613
static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
{
	struct sdhci_host *host = dev_id;
	unsigned long flags;
	u32 isr;

	spin_lock_irqsave(&host->lock, flags);
	isr = host->thread_isr;
	host->thread_isr = 0;
	spin_unlock_irqrestore(&host->lock, flags);

2614 2615 2616 2617 2618
	if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
		sdhci_card_event(host->mmc);
		mmc_detect_change(host->mmc, msecs_to_jiffies(200));
	}

2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630
	if (isr & SDHCI_INT_CARD_INT) {
		sdio_run_irqs(host->mmc);

		spin_lock_irqsave(&host->lock, flags);
		if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
			sdhci_enable_sdio_irq_nolock(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}

	return isr ? IRQ_HANDLED : IRQ_NONE;
}

2631 2632 2633 2634 2635 2636 2637
/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM
K
Kevin Liu 已提交
2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652
void sdhci_enable_irq_wakeups(struct sdhci_host *host)
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val |= mask ;
	/* Avoid fake wake up */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);

2653
static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
K
Kevin Liu 已提交
2654 2655 2656 2657 2658 2659 2660 2661 2662
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
2663

2664
int sdhci_suspend_host(struct sdhci_host *host)
2665
{
2666 2667
	sdhci_disable_card_detection(host);

2668 2669
	mmc_retune_timer_stop(host->mmc);
	mmc_retune_needed(host->mmc);
2670

K
Kevin Liu 已提交
2671
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
2672 2673 2674
		host->ier = 0;
		sdhci_writel(host, 0, SDHCI_INT_ENABLE);
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
K
Kevin Liu 已提交
2675 2676 2677 2678 2679
		free_irq(host->irq, host);
	} else {
		sdhci_enable_irq_wakeups(host);
		enable_irq_wake(host->irq);
	}
2680
	return 0;
2681 2682
}

2683
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
2684

2685 2686
int sdhci_resume_host(struct sdhci_host *host)
{
2687
	int ret = 0;
2688

2689
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2690 2691 2692
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
2693

2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704
	if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
	    (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
		/* Card keeps power but host controller does not */
		sdhci_init(host, 0);
		host->pwr = 0;
		host->clock = 0;
		sdhci_do_set_ios(host, &host->mmc->ios);
	} else {
		sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
		mmiowb();
	}
2705

2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
		ret = request_threaded_irq(host->irq, sdhci_irq,
					   sdhci_thread_irq, IRQF_SHARED,
					   mmc_hostname(host->mmc), host);
		if (ret)
			return ret;
	} else {
		sdhci_disable_irq_wakeups(host);
		disable_irq_wake(host->irq);
	}

2717 2718
	sdhci_enable_card_detection(host);

2719
	return ret;
2720 2721
}

2722
EXPORT_SYMBOL_GPL(sdhci_resume_host);
2723 2724 2725 2726 2727

int sdhci_runtime_suspend_host(struct sdhci_host *host)
{
	unsigned long flags;

2728 2729
	mmc_retune_timer_stop(host->mmc);
	mmc_retune_needed(host->mmc);
2730 2731

	spin_lock_irqsave(&host->lock, flags);
2732 2733 2734
	host->ier &= SDHCI_INT_CARD_INT;
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2735 2736
	spin_unlock_irqrestore(&host->lock, flags);

2737
	synchronize_hardirq(host->irq);
2738 2739 2740 2741 2742

	spin_lock_irqsave(&host->lock, flags);
	host->runtime_suspended = true;
	spin_unlock_irqrestore(&host->lock, flags);

2743
	return 0;
2744 2745 2746 2747 2748 2749
}
EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);

int sdhci_runtime_resume_host(struct sdhci_host *host)
{
	unsigned long flags;
2750
	int host_flags = host->flags;
2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761

	if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}

	sdhci_init(host, 0);

	/* Force clock and power re-program */
	host->pwr = 0;
	host->clock = 0;
2762
	sdhci_do_start_signal_voltage_switch(host, &host->mmc->ios);
2763 2764
	sdhci_do_set_ios(host, &host->mmc->ios);

2765 2766 2767 2768 2769 2770
	if ((host_flags & SDHCI_PV_ENABLED) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
		spin_lock_irqsave(&host->lock, flags);
		sdhci_enable_preset_value(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}
2771 2772 2773 2774 2775 2776

	spin_lock_irqsave(&host->lock, flags);

	host->runtime_suspended = false;

	/* Enable SDIO IRQ */
2777
	if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
2778 2779 2780 2781 2782 2783 2784
		sdhci_enable_sdio_irq_nolock(host, true);

	/* Enable Card Detection */
	sdhci_enable_card_detection(host);

	spin_unlock_irqrestore(&host->lock, flags);

2785
	return 0;
2786 2787 2788
}
EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);

2789
#endif /* CONFIG_PM */
2790

2791 2792
/*****************************************************************************\
 *                                                                           *
2793
 * Device allocation/registration                                            *
2794 2795 2796
 *                                                                           *
\*****************************************************************************/

2797 2798
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
2799 2800 2801 2802
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

2803
	WARN_ON(dev == NULL);
2804

2805
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
2806
	if (!mmc)
2807
		return ERR_PTR(-ENOMEM);
2808 2809 2810

	host = mmc_priv(mmc);
	host->mmc = mmc;
2811 2812
	host->mmc_host_ops = sdhci_ops;
	mmc->ops = &host->mmc_host_ops;
2813

2814 2815
	return host;
}
2816

2817
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
2818

2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848
static int sdhci_set_dma_mask(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;
	struct device *dev = mmc_dev(mmc);
	int ret = -EINVAL;

	if (host->quirks2 & SDHCI_QUIRK2_BROKEN_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_64_BIT_DMA;

	/* Try 64-bit mask if hardware is capable  of it */
	if (host->flags & SDHCI_USE_64_BIT_DMA) {
		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64));
		if (ret) {
			pr_warn("%s: Failed to set 64-bit DMA mask.\n",
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_64_BIT_DMA;
		}
	}

	/* 32-bit mask as default & fallback */
	if (ret) {
		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
		if (ret)
			pr_warn("%s: Failed to set 32-bit DMA mask.\n",
				mmc_hostname(mmc));
	}

	return ret;
}

2849 2850 2851
int sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc;
2852
	u32 caps[2] = {0, 0};
2853 2854
	u32 max_current_caps;
	unsigned int ocr_avail;
2855
	unsigned int override_timeout_clk;
2856
	u32 max_clk;
2857
	int ret;
2858

2859 2860 2861
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
2862

2863
	mmc = host->mmc;
2864

2865 2866
	if (debug_quirks)
		host->quirks = debug_quirks;
2867 2868
	if (debug_quirks2)
		host->quirks2 = debug_quirks2;
2869

2870 2871
	override_timeout_clk = host->timeout_clk;

2872
	sdhci_do_reset(host, SDHCI_RESET_ALL);
2873

2874
	host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
2875 2876
	host->version = (host->version & SDHCI_SPEC_VER_MASK)
				>> SDHCI_SPEC_VER_SHIFT;
2877
	if (host->version > SDHCI_SPEC_300) {
2878 2879
		pr_err("%s: Unknown controller version (%d). You may experience problems.\n",
		       mmc_hostname(mmc), host->version);
2880 2881
	}

2882
	caps[0] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ? host->caps :
2883
		sdhci_readl(host, SDHCI_CAPABILITIES);
2884

2885 2886 2887 2888
	if (host->version >= SDHCI_SPEC_300)
		caps[1] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ?
			host->caps1 :
			sdhci_readl(host, SDHCI_CAPABILITIES_1);
2889

2890
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
2891
		host->flags |= SDHCI_USE_SDMA;
2892
	else if (!(caps[0] & SDHCI_CAN_DO_SDMA))
2893
		DBG("Controller doesn't have SDMA capability\n");
2894
	else
2895
		host->flags |= SDHCI_USE_SDMA;
2896

2897
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
2898
		(host->flags & SDHCI_USE_SDMA)) {
R
Rolf Eike Beer 已提交
2899
		DBG("Disabling DMA as it is marked broken\n");
2900
		host->flags &= ~SDHCI_USE_SDMA;
2901 2902
	}

2903 2904
	if ((host->version >= SDHCI_SPEC_200) &&
		(caps[0] & SDHCI_CAN_DO_ADMA2))
2905
		host->flags |= SDHCI_USE_ADMA;
2906 2907 2908 2909 2910 2911 2912

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

2913 2914 2915 2916 2917 2918 2919
	/*
	 * It is assumed that a 64-bit capable device has set a 64-bit DMA mask
	 * and *must* do 64-bit DMA.  A driver has the opportunity to change
	 * that during the first call to ->enable_dma().  Similarly
	 * SDHCI_QUIRK2_BROKEN_64_BIT_DMA must be left to the drivers to
	 * implement.
	 */
2920
	if (caps[0] & SDHCI_CAN_64BIT)
2921 2922
		host->flags |= SDHCI_USE_64_BIT_DMA;

2923
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934
		ret = sdhci_set_dma_mask(host);

		if (!ret && host->ops->enable_dma)
			ret = host->ops->enable_dma(host);

		if (ret) {
			pr_warn("%s: No suitable DMA available - falling back to PIO\n",
				mmc_hostname(mmc));
			host->flags &= ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);

			ret = 0;
2935 2936 2937
		}
	}

2938 2939 2940 2941
	/* SDMA does not support 64-bit DMA */
	if (host->flags & SDHCI_USE_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_SDMA;

2942
	if (host->flags & SDHCI_USE_ADMA) {
2943 2944 2945
		dma_addr_t dma;
		void *buf;

2946
		/*
2947 2948 2949 2950
		 * The DMA descriptor table size is calculated as the maximum
		 * number of segments times 2, to allow for an alignment
		 * descriptor for each segment, plus 1 for a nop end descriptor,
		 * all multipled by the descriptor size.
2951
		 */
2952 2953 2954 2955 2956 2957 2958 2959 2960
		if (host->flags & SDHCI_USE_64_BIT_DMA) {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_64_DESC_SZ;
			host->desc_sz = SDHCI_ADMA2_64_DESC_SZ;
		} else {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_32_DESC_SZ;
			host->desc_sz = SDHCI_ADMA2_32_DESC_SZ;
		}
2961

2962
		host->align_buffer_sz = SDHCI_MAX_SEGS * SDHCI_ADMA2_ALIGN;
2963 2964 2965
		buf = dma_alloc_coherent(mmc_dev(mmc), host->align_buffer_sz +
					 host->adma_table_sz, &dma, GFP_KERNEL);
		if (!buf) {
J
Joe Perches 已提交
2966
			pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
2967 2968
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
2969 2970
		} else if ((dma + host->align_buffer_sz) &
			   (SDHCI_ADMA2_DESC_ALIGN - 1)) {
J
Joe Perches 已提交
2971 2972
			pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
				mmc_hostname(mmc));
2973
			host->flags &= ~SDHCI_USE_ADMA;
2974 2975 2976 2977 2978
			dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
					  host->adma_table_sz, buf, dma);
		} else {
			host->align_buffer = buf;
			host->align_addr = dma;
2979

2980 2981 2982
			host->adma_table = buf + host->align_buffer_sz;
			host->adma_addr = dma + host->align_buffer_sz;
		}
2983 2984
	}

2985 2986 2987 2988 2989
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
2990
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
2991
		host->dma_mask = DMA_BIT_MASK(64);
2992
		mmc_dev(mmc)->dma_mask = &host->dma_mask;
2993
	}
2994

2995
	if (host->version >= SDHCI_SPEC_300)
2996
		host->max_clk = (caps[0] & SDHCI_CLOCK_V3_BASE_MASK)
2997 2998
			>> SDHCI_CLOCK_BASE_SHIFT;
	else
2999
		host->max_clk = (caps[0] & SDHCI_CLOCK_BASE_MASK)
3000 3001
			>> SDHCI_CLOCK_BASE_SHIFT;

3002
	host->max_clk *= 1000000;
3003 3004
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
3005
		if (!host->ops->get_max_clock) {
3006 3007
			pr_err("%s: Hardware doesn't specify base clock frequency.\n",
			       mmc_hostname(mmc));
3008 3009
			ret = -ENODEV;
			goto undma;
3010 3011
		}
		host->max_clk = host->ops->get_max_clock(host);
3012
	}
3013

3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029
	/*
	 * In case of Host Controller v3.00, find out whether clock
	 * multiplier is supported.
	 */
	host->clk_mul = (caps[1] & SDHCI_CLOCK_MUL_MASK) >>
			SDHCI_CLOCK_MUL_SHIFT;

	/*
	 * In case the value in Clock Multiplier is 0, then programmable
	 * clock mode is not supported, otherwise the actual clock
	 * multiplier is one more than the value of Clock Multiplier
	 * in the Capabilities Register.
	 */
	if (host->clk_mul)
		host->clk_mul += 1;

3030 3031 3032
	/*
	 * Set host parameters.
	 */
3033 3034
	max_clk = host->max_clk;

3035
	if (host->ops->get_min_clock)
3036
		mmc->f_min = host->ops->get_min_clock(host);
3037 3038 3039
	else if (host->version >= SDHCI_SPEC_300) {
		if (host->clk_mul) {
			mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
3040
			max_clk = host->max_clk * host->clk_mul;
3041 3042 3043
		} else
			mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
	} else
3044
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
3045

3046
	if (!mmc->f_max || mmc->f_max > max_clk)
3047 3048
		mmc->f_max = max_clk;

3049 3050 3051 3052 3053 3054 3055 3056 3057 3058
	if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
		host->timeout_clk = (caps[0] & SDHCI_TIMEOUT_CLK_MASK) >>
					SDHCI_TIMEOUT_CLK_SHIFT;
		if (host->timeout_clk == 0) {
			if (host->ops->get_timeout_clock) {
				host->timeout_clk =
					host->ops->get_timeout_clock(host);
			} else {
				pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
					mmc_hostname(mmc));
3059 3060
				ret = -ENODEV;
				goto undma;
3061
			}
3062 3063
		}

3064 3065
		if (caps[0] & SDHCI_TIMEOUT_CLK_UNIT)
			host->timeout_clk *= 1000;
3066

3067 3068 3069
		if (override_timeout_clk)
			host->timeout_clk = override_timeout_clk;

3070
		mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
3071
			host->ops->get_max_timeout_count(host) : 1 << 27;
3072 3073
		mmc->max_busy_timeout /= host->timeout_clk;
	}
3074

3075
	mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
3076
	mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
3077 3078 3079

	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
		host->flags |= SDHCI_AUTO_CMD12;
3080

3081
	/* Auto-CMD23 stuff only works in ADMA or PIO. */
A
Andrei Warkentin 已提交
3082
	if ((host->version >= SDHCI_SPEC_300) &&
3083
	    ((host->flags & SDHCI_USE_ADMA) ||
3084 3085
	     !(host->flags & SDHCI_USE_SDMA)) &&
	     !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
3086 3087 3088 3089 3090 3091
		host->flags |= SDHCI_AUTO_CMD23;
		DBG("%s: Auto-CMD23 available\n", mmc_hostname(mmc));
	} else {
		DBG("%s: Auto-CMD23 unavailable\n", mmc_hostname(mmc));
	}

3092 3093 3094 3095 3096 3097 3098
	/*
	 * A controller may support 8-bit width, but the board itself
	 * might not have the pins brought out.  Boards that support
	 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
	 * their platform code before calling sdhci_add_host(), and we
	 * won't assume 8-bit width for hosts without that CAP.
	 */
3099
	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
3100
		mmc->caps |= MMC_CAP_4_BIT_DATA;
3101

3102 3103 3104
	if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
		mmc->caps &= ~MMC_CAP_CMD23;

3105
	if (caps[0] & SDHCI_CAN_DO_HISPD)
3106
		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
3107

3108
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
3109 3110
	    !(mmc->caps & MMC_CAP_NONREMOVABLE) &&
	    IS_ERR_VALUE(mmc_gpio_get_cd(host->mmc)))
3111 3112
		mmc->caps |= MMC_CAP_NEEDS_POLL;

3113
	/* If there are external regulators, get them */
3114 3115 3116
	ret = mmc_regulator_get_supply(mmc);
	if (ret == -EPROBE_DEFER)
		goto undma;
3117

3118
	/* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
3119 3120 3121 3122
	if (!IS_ERR(mmc->supply.vqmmc)) {
		ret = regulator_enable(mmc->supply.vqmmc);
		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
						    1950000))
3123 3124 3125
			caps[1] &= ~(SDHCI_SUPPORT_SDR104 |
					SDHCI_SUPPORT_SDR50 |
					SDHCI_SUPPORT_DDR50);
3126 3127 3128
		if (ret) {
			pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
				mmc_hostname(mmc), ret);
3129
			mmc->supply.vqmmc = ERR_PTR(-EINVAL);
3130
		}
3131
	}
3132

3133 3134 3135 3136
	if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V)
		caps[1] &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
		       SDHCI_SUPPORT_DDR50);

3137 3138 3139
	/* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
	if (caps[1] & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
		       SDHCI_SUPPORT_DDR50))
3140 3141 3142
		mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;

	/* SDR104 supports also implies SDR50 support */
3143
	if (caps[1] & SDHCI_SUPPORT_SDR104) {
3144
		mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
3145 3146 3147
		/* SD3.0: SDR104 is supported so (for eMMC) the caps2
		 * field can be promoted to support HS200.
		 */
3148
		if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
3149
			mmc->caps2 |= MMC_CAP2_HS200;
3150
	} else if (caps[1] & SDHCI_SUPPORT_SDR50)
3151 3152
		mmc->caps |= MMC_CAP_UHS_SDR50;

3153 3154 3155 3156
	if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
	    (caps[1] & SDHCI_SUPPORT_HS400))
		mmc->caps2 |= MMC_CAP2_HS400;

3157 3158 3159 3160 3161 3162
	if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
	    (IS_ERR(mmc->supply.vqmmc) ||
	     !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
					     1300000)))
		mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;

3163 3164
	if ((caps[1] & SDHCI_SUPPORT_DDR50) &&
		!(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
3165 3166
		mmc->caps |= MMC_CAP_UHS_DDR50;

3167
	/* Does the host need tuning for SDR50? */
3168 3169 3170
	if (caps[1] & SDHCI_USE_SDR50_TUNING)
		host->flags |= SDHCI_SDR50_NEEDS_TUNING;

3171 3172 3173 3174 3175 3176 3177 3178
	/* Driver Type(s) (A, C, D) supported by the host */
	if (caps[1] & SDHCI_DRIVER_TYPE_A)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
	if (caps[1] & SDHCI_DRIVER_TYPE_C)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
	if (caps[1] & SDHCI_DRIVER_TYPE_D)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_D;

3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193
	/* Initial value for re-tuning timer count */
	host->tuning_count = (caps[1] & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
			      SDHCI_RETUNING_TIMER_COUNT_SHIFT;

	/*
	 * In case Re-tuning Timer is not disabled, the actual value of
	 * re-tuning timer will be 2 ^ (n - 1).
	 */
	if (host->tuning_count)
		host->tuning_count = 1 << (host->tuning_count - 1);

	/* Re-tuning mode supported by the Host Controller */
	host->tuning_mode = (caps[1] & SDHCI_RETUNING_MODE_MASK) >>
			     SDHCI_RETUNING_MODE_SHIFT;

3194
	ocr_avail = 0;
3195

3196 3197 3198 3199 3200 3201 3202 3203
	/*
	 * According to SD Host Controller spec v3.00, if the Host System
	 * can afford more than 150mA, Host Driver should set XPC to 1. Also
	 * the value is meaningful only if Voltage Support in the Capabilities
	 * register is set. The actual current value is 4 times the register
	 * value.
	 */
	max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
3204
	if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
3205
		int curr = regulator_get_current_limit(mmc->supply.vmmc);
3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218
		if (curr > 0) {

			/* convert to SDHCI_MAX_CURRENT format */
			curr = curr/1000;  /* convert to mA */
			curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;

			curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
			max_current_caps =
				(curr << SDHCI_MAX_CURRENT_330_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_300_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_180_SHIFT);
		}
	}
3219 3220

	if (caps[0] & SDHCI_CAN_VDD_330) {
3221
		ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
3222

A
Aaron Lu 已提交
3223
		mmc->max_current_330 = ((max_current_caps &
3224 3225 3226 3227 3228
				   SDHCI_MAX_CURRENT_330_MASK) >>
				   SDHCI_MAX_CURRENT_330_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
	if (caps[0] & SDHCI_CAN_VDD_300) {
3229
		ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
3230

A
Aaron Lu 已提交
3231
		mmc->max_current_300 = ((max_current_caps &
3232 3233 3234 3235 3236
				   SDHCI_MAX_CURRENT_300_MASK) >>
				   SDHCI_MAX_CURRENT_300_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
	if (caps[0] & SDHCI_CAN_VDD_180) {
3237 3238
		ocr_avail |= MMC_VDD_165_195;

A
Aaron Lu 已提交
3239
		mmc->max_current_180 = ((max_current_caps &
3240 3241 3242 3243 3244
				   SDHCI_MAX_CURRENT_180_MASK) >>
				   SDHCI_MAX_CURRENT_180_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}

3245 3246 3247 3248 3249
	/* If OCR set by host, use it instead. */
	if (host->ocr_mask)
		ocr_avail = host->ocr_mask;

	/* If OCR set by external regulators, give it highest prio. */
3250
	if (mmc->ocr_avail)
3251
		ocr_avail = mmc->ocr_avail;
3252

3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264
	mmc->ocr_avail = ocr_avail;
	mmc->ocr_avail_sdio = ocr_avail;
	if (host->ocr_avail_sdio)
		mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
	mmc->ocr_avail_sd = ocr_avail;
	if (host->ocr_avail_sd)
		mmc->ocr_avail_sd &= host->ocr_avail_sd;
	else /* normal SD controllers don't support 1.8V */
		mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
	mmc->ocr_avail_mmc = ocr_avail;
	if (host->ocr_avail_mmc)
		mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
3265 3266

	if (mmc->ocr_avail == 0) {
3267 3268
		pr_err("%s: Hardware doesn't report any support voltages.\n",
		       mmc_hostname(mmc));
3269 3270
		ret = -ENODEV;
		goto unreg;
3271 3272
	}

3273 3274 3275
	spin_lock_init(&host->lock);

	/*
3276 3277
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
3278
	 */
3279
	if (host->flags & SDHCI_USE_ADMA)
3280
		mmc->max_segs = SDHCI_MAX_SEGS;
3281
	else if (host->flags & SDHCI_USE_SDMA)
3282
		mmc->max_segs = 1;
3283
	else /* PIO */
3284
		mmc->max_segs = SDHCI_MAX_SEGS;
3285 3286

	/*
3287 3288 3289
	 * Maximum number of sectors in one transfer. Limited by SDMA boundary
	 * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
	 * is less anyway.
3290
	 */
3291
	mmc->max_req_size = 524288;
3292 3293 3294

	/*
	 * Maximum segment size. Could be one segment with the maximum number
3295 3296
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
3297
	 */
3298 3299 3300 3301 3302 3303
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
			mmc->max_seg_size = 65535;
		else
			mmc->max_seg_size = 65536;
	} else {
3304
		mmc->max_seg_size = mmc->max_req_size;
3305
	}
3306

3307 3308 3309 3310
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
3311 3312 3313
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
3314
		mmc->max_blk_size = (caps[0] & SDHCI_MAX_BLOCK_MASK) >>
3315 3316
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
J
Joe Perches 已提交
3317 3318
			pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
				mmc_hostname(mmc));
3319 3320 3321 3322 3323
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
3324

3325 3326 3327
	/*
	 * Maximum block count.
	 */
3328
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
3329

3330 3331 3332 3333 3334 3335
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

3336
	setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
3337

3338
	init_waitqueue_head(&host->buf_ready_int);
3339

3340 3341
	sdhci_init(host, 0);

3342 3343
	ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
				   IRQF_SHARED,	mmc_hostname(mmc), host);
3344 3345 3346
	if (ret) {
		pr_err("%s: Failed to request IRQ %d: %d\n",
		       mmc_hostname(mmc), host->irq, ret);
3347
		goto untasklet;
3348
	}
3349 3350 3351 3352 3353

#ifdef CONFIG_MMC_DEBUG
	sdhci_dumpregs(host);
#endif

3354
	ret = sdhci_led_register(host);
3355 3356 3357
	if (ret) {
		pr_err("%s: Failed to register LED device: %d\n",
		       mmc_hostname(mmc), ret);
3358
		goto unirq;
3359
	}
3360

3361 3362
	mmiowb();

3363 3364 3365
	ret = mmc_add_host(mmc);
	if (ret)
		goto unled;
3366

3367
	pr_info("%s: SDHCI controller on %s [%s] using %s\n",
3368
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
3369 3370
		(host->flags & SDHCI_USE_ADMA) ?
		(host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
3371
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
3372

3373 3374
	sdhci_enable_card_detection(host);

3375 3376
	return 0;

3377
unled:
3378
	sdhci_led_unregister(host);
3379
unirq:
3380
	sdhci_do_reset(host, SDHCI_RESET_ALL);
3381 3382
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3383
	free_irq(host->irq, host);
3384
untasklet:
3385
	tasklet_kill(&host->finish_tasklet);
3386 3387 3388 3389 3390 3391 3392 3393 3394 3395
unreg:
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
undma:
	if (host->align_buffer)
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
	host->adma_table = NULL;
	host->align_buffer = NULL;
3396 3397 3398 3399

	return ret;
}

3400
EXPORT_SYMBOL_GPL(sdhci_add_host);
3401

P
Pierre Ossman 已提交
3402
void sdhci_remove_host(struct sdhci_host *host, int dead)
3403
{
3404
	struct mmc_host *mmc = host->mmc;
P
Pierre Ossman 已提交
3405 3406 3407 3408 3409 3410 3411 3412
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

		if (host->mrq) {
3413
			pr_err("%s: Controller removed during "
3414
				" transfer!\n", mmc_hostname(mmc));
P
Pierre Ossman 已提交
3415 3416 3417 3418 3419 3420 3421 3422

			host->mrq->cmd->error = -ENOMEDIUM;
			tasklet_schedule(&host->finish_tasklet);
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

3423 3424
	sdhci_disable_card_detection(host);

3425
	mmc_remove_host(mmc);
3426

3427
	sdhci_led_unregister(host);
3428

P
Pierre Ossman 已提交
3429
	if (!dead)
3430
		sdhci_do_reset(host, SDHCI_RESET_ALL);
3431

3432 3433
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3434 3435 3436 3437 3438
	free_irq(host->irq, host);

	del_timer_sync(&host->timer);

	tasklet_kill(&host->finish_tasklet);
3439

3440 3441
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
3442

3443
	if (host->align_buffer)
3444 3445 3446
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
3447

3448
	host->adma_table = NULL;
3449
	host->align_buffer = NULL;
3450 3451
}

3452
EXPORT_SYMBOL_GPL(sdhci_remove_host);
3453

3454
void sdhci_free_host(struct sdhci_host *host)
3455
{
3456
	mmc_free_host(host->mmc);
3457 3458
}

3459
EXPORT_SYMBOL_GPL(sdhci_free_host);
3460 3461 3462 3463 3464 3465 3466 3467 3468

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
3469
	pr_info(DRIVER_NAME
3470
		": Secure Digital Host Controller Interface driver\n");
3471
	pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
3472

3473
	return 0;
3474 3475 3476 3477 3478 3479 3480 3481 3482
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

3483
module_param(debug_quirks, uint, 0444);
3484
module_param(debug_quirks2, uint, 0444);
3485

3486
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
3487
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
3488
MODULE_LICENSE("GPL");
3489

3490
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
3491
MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");