intel_ringbuffer.c 86.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <linux/log2.h>
31
#include <drm/drmP.h>
32
#include "i915_drv.h"
33
#include <drm/i915_drm.h>
34
#include "i915_trace.h"
35
#include "intel_drv.h"
36

37
int __intel_ring_space(int head, int tail, int size)
38
{
39 40
	int space = head - tail;
	if (space <= 0)
41
		space += size;
42
	return space - I915_RING_FREE_SPACE;
43 44
}

45 46 47 48 49 50 51 52 53 54 55
void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
{
	if (ringbuf->last_retired_head != -1) {
		ringbuf->head = ringbuf->last_retired_head;
		ringbuf->last_retired_head = -1;
	}

	ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
					    ringbuf->tail, ringbuf->size);
}

56
int intel_ring_space(struct intel_ringbuffer *ringbuf)
57
{
58 59
	intel_ring_update_space(ringbuf);
	return ringbuf->space;
60 61
}

62
bool intel_ring_stopped(struct intel_engine_cs *ring)
63 64
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
65 66
	return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
}
67

68
static void __intel_ring_advance(struct intel_engine_cs *ring)
69
{
70 71
	struct intel_ringbuffer *ringbuf = ring->buffer;
	ringbuf->tail &= ringbuf->size - 1;
72
	if (intel_ring_stopped(ring))
73
		return;
74
	ring->write_tail(ring, ringbuf->tail);
75 76
}

77
static int
78
gen2_render_ring_flush(struct drm_i915_gem_request *req,
79 80 81
		       u32	invalidate_domains,
		       u32	flush_domains)
{
82
	struct intel_engine_cs *ring = req->ring;
83 84 85 86
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
87
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
88 89 90 91 92
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

93
	ret = intel_ring_begin(req, 2);
94 95 96 97 98 99 100 101 102 103 104
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
105
gen4_render_ring_flush(struct drm_i915_gem_request *req,
106 107
		       u32	invalidate_domains,
		       u32	flush_domains)
108
{
109
	struct intel_engine_cs *ring = req->ring;
110
	struct drm_device *dev = ring->dev;
111
	u32 cmd;
112
	int ret;
113

114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
143
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
144 145 146
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
147

148 149 150
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
151

152
	ret = intel_ring_begin(req, 2);
153 154
	if (ret)
		return ret;
155

156 157 158
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
159 160

	return 0;
161 162
}

163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
201
intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
202
{
203
	struct intel_engine_cs *ring = req->ring;
204
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
205 206
	int ret;

207
	ret = intel_ring_begin(req, 6);
208 209 210 211 212 213 214 215 216 217 218 219
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

220
	ret = intel_ring_begin(req, 6);
221 222 223 224 225 226 227 228 229 230 231 232 233 234 235
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
236 237
gen6_render_ring_flush(struct drm_i915_gem_request *req,
		       u32 invalidate_domains, u32 flush_domains)
238
{
239
	struct intel_engine_cs *ring = req->ring;
240
	u32 flags = 0;
241
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
242 243
	int ret;

244
	/* Force SNB workarounds for PIPE_CONTROL flushes */
245
	ret = intel_emit_post_sync_nonzero_flush(req);
246 247 248
	if (ret)
		return ret;

249 250 251 252
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
253 254 255 256 257 258 259
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
260
		flags |= PIPE_CONTROL_CS_STALL;
261 262 263 264 265 266 267 268 269 270 271
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
272
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
273
	}
274

275
	ret = intel_ring_begin(req, 4);
276 277 278
	if (ret)
		return ret;

279
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
280 281
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
282
	intel_ring_emit(ring, 0);
283 284 285 286 287
	intel_ring_advance(ring);

	return 0;
}

288
static int
289
gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
290
{
291
	struct intel_engine_cs *ring = req->ring;
292 293
	int ret;

294
	ret = intel_ring_begin(req, 4);
295 296 297 298 299 300 301 302 303 304 305 306 307
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

308
static int
309
gen7_render_ring_flush(struct drm_i915_gem_request *req,
310 311
		       u32 invalidate_domains, u32 flush_domains)
{
312
	struct intel_engine_cs *ring = req->ring;
313
	u32 flags = 0;
314
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
315 316
	int ret;

317 318 319 320 321 322 323 324 325 326
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

327 328 329 330 331 332 333
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
334
		flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
335
		flags |= PIPE_CONTROL_FLUSH_ENABLE;
336 337 338 339 340 341 342 343
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
344
		flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
345 346 347 348
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
349
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
350

351 352
		flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;

353 354 355
		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
356
		gen7_render_ring_cs_stall_wa(req);
357 358
	}

359
	ret = intel_ring_begin(req, 4);
360 361 362 363 364
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
365
	intel_ring_emit(ring, scratch_addr);
366 367 368 369 370 371
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

372
static int
373
gen8_emit_pipe_control(struct drm_i915_gem_request *req,
374 375
		       u32 flags, u32 scratch_addr)
{
376
	struct intel_engine_cs *ring = req->ring;
377 378
	int ret;

379
	ret = intel_ring_begin(req, 6);
380 381 382 383 384 385 386 387 388 389 390 391 392 393
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

B
Ben Widawsky 已提交
394
static int
395
gen8_render_ring_flush(struct drm_i915_gem_request *req,
B
Ben Widawsky 已提交
396 397 398
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
399
	u32 scratch_addr = req->ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
400
	int ret;
B
Ben Widawsky 已提交
401 402 403 404 405 406

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
407
		flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
408
		flags |= PIPE_CONTROL_FLUSH_ENABLE;
B
Ben Widawsky 已提交
409 410 411 412 413 414 415 416 417 418
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
419 420

		/* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
421
		ret = gen8_emit_pipe_control(req,
422 423 424 425 426
					     PIPE_CONTROL_CS_STALL |
					     PIPE_CONTROL_STALL_AT_SCOREBOARD,
					     0);
		if (ret)
			return ret;
B
Ben Widawsky 已提交
427 428
	}

429
	return gen8_emit_pipe_control(req, flags, scratch_addr);
B
Ben Widawsky 已提交
430 431
}

432
static void ring_write_tail(struct intel_engine_cs *ring,
433
			    u32 value)
434
{
435
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
436
	I915_WRITE_TAIL(ring, value);
437 438
}

439
u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
440
{
441
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
442
	u64 acthd;
443

444 445 446 447 448 449 450 451 452
	if (INTEL_INFO(ring->dev)->gen >= 8)
		acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
					 RING_ACTHD_UDW(ring->mmio_base));
	else if (INTEL_INFO(ring->dev)->gen >= 4)
		acthd = I915_READ(RING_ACTHD(ring->mmio_base));
	else
		acthd = I915_READ(ACTHD);

	return acthd;
453 454
}

455
static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
456 457 458 459 460 461 462 463 464 465
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

466 467 468 469
static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
470
	i915_reg_t mmio;
471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
		case RCS:
			mmio = RENDER_HWS_PGA_GEN7;
			break;
		case BCS:
			mmio = BLT_HWS_PGA_GEN7;
			break;
		/*
		 * VCS2 actually doesn't exist on Gen7. Only shut up
		 * gcc switch check warning
		 */
		case VCS2:
		case VCS:
			mmio = BSD_HWS_PGA_GEN7;
			break;
		case VECS:
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
		/* XXX: gen8 returns to sanity */
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);

	/*
	 * Flush the TLB for this page
	 *
	 * FIXME: These two bits have disappeared on gen8, so a question
	 * arises: do we still need this and if so how should we go about
	 * invalidating the TLB?
	 */
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
513
		i915_reg_t reg = RING_INSTPM(ring->mmio_base);
514 515 516 517 518 519 520 521 522 523 524 525 526 527

		/* ring should be idle before issuing a sync flush*/
		WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);

		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
				  ring->name);
	}
}

528
static bool stop_ring(struct intel_engine_cs *ring)
529
{
530
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
531

532 533
	if (!IS_GEN2(ring->dev)) {
		I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
534 535
		if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
			DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
536 537 538 539 540 541
			/* Sometimes we observe that the idle flag is not
			 * set even though the ring is empty. So double
			 * check before giving up.
			 */
			if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
				return false;
542 543
		}
	}
544

545
	I915_WRITE_CTL(ring, 0);
546
	I915_WRITE_HEAD(ring, 0);
547
	ring->write_tail(ring, 0);
548

549 550 551 552
	if (!IS_GEN2(ring->dev)) {
		(void)I915_READ_CTL(ring);
		I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
	}
553

554 555
	return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
}
556

557
static int init_ring_common(struct intel_engine_cs *ring)
558 559 560
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
561 562
	struct intel_ringbuffer *ringbuf = ring->buffer;
	struct drm_i915_gem_object *obj = ringbuf->obj;
563 564
	int ret = 0;

565
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
566 567 568

	if (!stop_ring(ring)) {
		/* G45 ring initialization often fails to reset head to zero */
569 570 571 572 573 574 575
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
576

577
		if (!stop_ring(ring)) {
578 579 580 581 582 583 584
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
585 586
			ret = -EIO;
			goto out;
587
		}
588 589
	}

590 591 592 593 594
	if (I915_NEED_GFX_HWS(dev))
		intel_ring_setup_status_page(ring);
	else
		ring_setup_phys_status_page(ring);

595 596 597
	/* Enforce ordering by reading HEAD register back */
	I915_READ_HEAD(ring);

598 599 600 601
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
602
	I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
603 604 605 606 607 608 609 610

	/* WaClearRingBufHeadRegAtInit:ctg,elk */
	if (I915_READ_HEAD(ring))
		DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
			  ring->name, I915_READ_HEAD(ring));
	I915_WRITE_HEAD(ring, 0);
	(void)I915_READ_HEAD(ring);

611
	I915_WRITE_CTL(ring,
612
			((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
613
			| RING_VALID);
614 615

	/* If the head is still not zero, the ring is dead */
616
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
617
		     I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
618
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
619
		DRM_ERROR("%s initialization failed "
620 621 622 623 624
			  "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
			  ring->name,
			  I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
			  I915_READ_HEAD(ring), I915_READ_TAIL(ring),
			  I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
625 626
		ret = -EIO;
		goto out;
627 628
	}

629
	ringbuf->last_retired_head = -1;
630 631
	ringbuf->head = I915_READ_HEAD(ring);
	ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
632
	intel_ring_update_space(ringbuf);
633

634 635
	memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));

636
out:
637
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
638 639

	return ret;
640 641
}

642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660
void
intel_fini_pipe_control(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;

	if (ring->scratch.obj == NULL)
		return;

	if (INTEL_INFO(dev)->gen >= 5) {
		kunmap(sg_page(ring->scratch.obj->pages->sgl));
		i915_gem_object_ggtt_unpin(ring->scratch.obj);
	}

	drm_gem_object_unreference(&ring->scratch.obj->base);
	ring->scratch.obj = NULL;
}

int
intel_init_pipe_control(struct intel_engine_cs *ring)
661 662 663
{
	int ret;

664
	WARN_ON(ring->scratch.obj);
665

666 667
	ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
	if (ring->scratch.obj == NULL) {
668 669 670 671
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
672

673 674 675
	ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
676

677
	ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
678 679 680
	if (ret)
		goto err_unref;

681 682 683
	ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
	ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
	if (ring->scratch.cpu_page == NULL) {
684
		ret = -ENOMEM;
685
		goto err_unpin;
686
	}
687

688
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
689
			 ring->name, ring->scratch.gtt_offset);
690 691 692
	return 0;

err_unpin:
B
Ben Widawsky 已提交
693
	i915_gem_object_ggtt_unpin(ring->scratch.obj);
694
err_unref:
695
	drm_gem_object_unreference(&ring->scratch.obj->base);
696 697 698 699
err:
	return ret;
}

700
static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
701
{
702
	int ret, i;
703
	struct intel_engine_cs *ring = req->ring;
704 705
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
706
	struct i915_workarounds *w = &dev_priv->workarounds;
707

708
	if (w->count == 0)
709
		return 0;
710

711
	ring->gpu_caches_dirty = true;
712
	ret = intel_ring_flush_all_caches(req);
713 714
	if (ret)
		return ret;
715

716
	ret = intel_ring_begin(req, (w->count * 2 + 2));
717 718 719
	if (ret)
		return ret;

720
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
721
	for (i = 0; i < w->count; i++) {
722
		intel_ring_emit_reg(ring, w->reg[i].addr);
723 724
		intel_ring_emit(ring, w->reg[i].value);
	}
725
	intel_ring_emit(ring, MI_NOOP);
726 727 728 729

	intel_ring_advance(ring);

	ring->gpu_caches_dirty = true;
730
	ret = intel_ring_flush_all_caches(req);
731 732
	if (ret)
		return ret;
733

734
	DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
735

736
	return 0;
737 738
}

739
static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
740 741 742
{
	int ret;

743
	ret = intel_ring_workarounds_emit(req);
744 745 746
	if (ret != 0)
		return ret;

747
	ret = i915_gem_render_state_init(req);
748 749 750 751 752 753
	if (ret)
		DRM_ERROR("init render state: %d\n", ret);

	return ret;
}

754
static int wa_add(struct drm_i915_private *dev_priv,
755 756
		  i915_reg_t addr,
		  const u32 mask, const u32 val)
757 758 759 760 761 762 763 764 765 766 767 768 769
{
	const u32 idx = dev_priv->workarounds.count;

	if (WARN_ON(idx >= I915_MAX_WA_REGS))
		return -ENOSPC;

	dev_priv->workarounds.reg[idx].addr = addr;
	dev_priv->workarounds.reg[idx].value = val;
	dev_priv->workarounds.reg[idx].mask = mask;

	dev_priv->workarounds.count++;

	return 0;
770 771
}

772
#define WA_REG(addr, mask, val) do { \
773
		const int r = wa_add(dev_priv, (addr), (mask), (val)); \
774 775
		if (r) \
			return r; \
776
	} while (0)
777 778

#define WA_SET_BIT_MASKED(addr, mask) \
779
	WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
780 781

#define WA_CLR_BIT_MASKED(addr, mask) \
782
	WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
783

784
#define WA_SET_FIELD_MASKED(addr, mask, value) \
785
	WA_REG(addr, mask, _MASKED_FIELD(mask, value))
786

787 788
#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
789

790
#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
791

792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807
static int wa_ring_whitelist_reg(struct intel_engine_cs *ring, i915_reg_t reg)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	struct i915_workarounds *wa = &dev_priv->workarounds;
	const uint32_t index = wa->hw_whitelist_count[ring->id];

	if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
		return -EINVAL;

	WA_WRITE(RING_FORCE_TO_NONPRIV(ring->mmio_base, index),
		 i915_mmio_reg_offset(reg));
	wa->hw_whitelist_count[ring->id]++;

	return 0;
}

808 809
static int gen8_init_workarounds(struct intel_engine_cs *ring)
{
810 811 812 813
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
814

815 816 817
	/* WaDisableAsyncFlipPerfMode:bdw,chv */
	WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);

818 819 820 821
	/* WaDisablePartialInstShootdown:bdw,chv */
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);

822 823 824 825 826
	/* Use Force Non-Coherent whenever executing a 3D context. This is a
	 * workaround for for a possible hang in the unlikely event a TLB
	 * invalidation occurs during a PSD flush.
	 */
	/* WaForceEnableNonCoherent:bdw,chv */
827
	/* WaHdcDisableFetchWhenMasked:bdw,chv */
828
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
829
			  HDC_DONOT_FETCH_MEM_WHEN_MASKED |
830 831
			  HDC_FORCE_NON_COHERENT);

832 833 834 835 836 837 838 839 840 841
	/* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
	 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
	 *  polygons in the same 8x4 pixel/sample area to be processed without
	 *  stalling waiting for the earlier ones to write to Hierarchical Z
	 *  buffer."
	 *
	 * This optimization is off by default for BDW and CHV; turn it on.
	 */
	WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);

842 843 844
	/* Wa4x4STCOptimizationDisable:bdw,chv */
	WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);

845 846 847 848 849 850 851 852 853 854 855 856
	/*
	 * BSpec recommends 8x4 when MSAA is used,
	 * however in practice 16x4 seems fastest.
	 *
	 * Note that PS/WM thread counts depend on the WIZ hashing
	 * disable bit, which we don't touch here, but it's good
	 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
	 */
	WA_SET_FIELD_MASKED(GEN7_GT_MODE,
			    GEN6_WIZ_HASHING_MASK,
			    GEN6_WIZ_HASHING_16x4);

857 858 859
	return 0;
}

860
static int bdw_init_workarounds(struct intel_engine_cs *ring)
861
{
862
	int ret;
863 864
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
865

866 867 868 869
	ret = gen8_init_workarounds(ring);
	if (ret)
		return ret;

870
	/* WaDisableThreadStallDopClockGating:bdw (pre-production) */
871
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
872

873
	/* WaDisableDopClockGating:bdw */
874 875
	WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
			  DOP_CLOCK_GATING_DISABLE);
876

877 878
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
			  GEN8_SAMPLER_POWER_BYPASS_DIS);
879

880
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
881 882 883
			  /* WaForceContextSaveRestoreNonCoherent:bdw */
			  HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
			  /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
884
			  (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
885 886 887 888

	return 0;
}

889 890
static int chv_init_workarounds(struct intel_engine_cs *ring)
{
891
	int ret;
892 893 894
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

895 896 897 898
	ret = gen8_init_workarounds(ring);
	if (ret)
		return ret;

899
	/* WaDisableThreadStallDopClockGating:chv */
900
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
901

902 903 904
	/* Improve HiZ throughput on CHV. */
	WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);

905 906 907
	return 0;
}

908 909
static int gen9_init_workarounds(struct intel_engine_cs *ring)
{
910 911
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
912
	uint32_t tmp;
913
	int ret;
914

915 916 917 918 919 920 921 922
	/* WaEnableLbsSlaRetryTimerDecrement:skl */
	I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
		   GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);

	/* WaDisableKillLogic:bxt,skl */
	I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
		   ECOCHK_DIS_TLB);

923
	/* WaDisablePartialInstShootdown:skl,bxt */
924 925 926
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);

927
	/* Syncing dependencies between camera and graphics:skl,bxt */
928 929 930
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
			  GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);

931 932 933
	/* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
	if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
	    IS_BXT_REVID(dev, 0, BXT_REVID_A1))
934 935
		WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
				  GEN9_DG_MIRROR_FIX_ENABLE);
936

937 938 939
	/* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
	if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
	    IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
940 941
		WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
				  GEN9_RHWO_OPTIMIZATION_DISABLE);
942 943 944 945 946
		/*
		 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
		 * but we do that in per ctx batchbuffer as there is an issue
		 * with this register not getting restored on ctx restore
		 */
947 948
	}

949 950
	/* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
	if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER) || IS_BROXTON(dev))
951 952 953
		WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
				  GEN9_ENABLE_YV12_BUGFIX);

954
	/* Wa4x4STCOptimizationDisable:skl,bxt */
955
	/* WaDisablePartialResolveInVc:skl,bxt */
956 957
	WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
					 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
958

959
	/* WaCcsTlbPrefetchDisable:skl,bxt */
960 961 962
	WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
			  GEN9_CCS_TLB_PREFETCH_ENABLE);

963
	/* WaDisableMaskBasedCammingInRCC:skl,bxt */
964 965
	if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_C0) ||
	    IS_BXT_REVID(dev, 0, BXT_REVID_A1))
966 967 968
		WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
				  PIXEL_MASK_CAMMING_DISABLE);

969 970
	/* WaForceContextSaveRestoreNonCoherent:skl,bxt */
	tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
971 972
	if (IS_SKL_REVID(dev, SKL_REVID_F0, SKL_REVID_F0) ||
	    IS_BXT_REVID(dev, BXT_REVID_B0, REVID_FOREVER))
973 974 975
		tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
	WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);

976
	/* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt */
977
	if (IS_SKYLAKE(dev) || IS_BXT_REVID(dev, 0, BXT_REVID_B0))
978 979 980
		WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
				  GEN8_SAMPLER_POWER_BYPASS_DIS);

981 982 983
	/* WaDisableSTUnitPowerOptimization:skl,bxt */
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);

984 985 986 987 988
	/* WaEnablePreemptionGranularityControlByUMD:skl,bxt */
	ret= wa_ring_whitelist_reg(ring, GEN8_CS_CHICKEN1);
	if (ret)
		return ret;

989 990 991 992 993
	/* WaAllowUMDToModifyHDCChicken1:skl,bxt */
	ret = wa_ring_whitelist_reg(ring, GEN8_HDC_CHICKEN1);
	if (ret)
		return ret;

994 995 996
	return 0;
}

997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010
static int skl_tune_iz_hashing(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u8 vals[3] = { 0, 0, 0 };
	unsigned int i;

	for (i = 0; i < 3; i++) {
		u8 ss;

		/*
		 * Only consider slices where one, and only one, subslice has 7
		 * EUs
		 */
1011
		if (!is_power_of_2(dev_priv->info.subslice_7eu[i]))
1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038
			continue;

		/*
		 * subslice_7eu[i] != 0 (because of the check above) and
		 * ss_max == 4 (maximum number of subslices possible per slice)
		 *
		 * ->    0 <= ss <= 3;
		 */
		ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
		vals[i] = 3 - ss;
	}

	if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
		return 0;

	/* Tune IZ hashing. See intel_device_info_runtime_init() */
	WA_SET_FIELD_MASKED(GEN7_GT_MODE,
			    GEN9_IZ_HASHING_MASK(2) |
			    GEN9_IZ_HASHING_MASK(1) |
			    GEN9_IZ_HASHING_MASK(0),
			    GEN9_IZ_HASHING(2, vals[2]) |
			    GEN9_IZ_HASHING(1, vals[1]) |
			    GEN9_IZ_HASHING(0, vals[0]));

	return 0;
}

1039 1040
static int skl_init_workarounds(struct intel_engine_cs *ring)
{
1041
	int ret;
1042 1043 1044
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1045 1046 1047
	ret = gen9_init_workarounds(ring);
	if (ret)
		return ret;
1048

1049 1050 1051 1052 1053 1054 1055 1056 1057 1058
	/*
	 * Actual WA is to disable percontext preemption granularity control
	 * until D0 which is the default case so this is equivalent to
	 * !WaDisablePerCtxtPreemptionGranularityControl:skl
	 */
	if (IS_SKL_REVID(dev, SKL_REVID_E0, REVID_FOREVER)) {
		I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
			   _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
	}

1059
	if (IS_SKL_REVID(dev, 0, SKL_REVID_D0)) {
1060 1061 1062 1063 1064 1065 1066 1067
		/* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
		I915_WRITE(FF_SLICE_CS_CHICKEN2,
			   _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
	}

	/* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
	 * involving this register should also be added to WA batch as required.
	 */
1068
	if (IS_SKL_REVID(dev, 0, SKL_REVID_E0))
1069 1070 1071 1072 1073
		/* WaDisableLSQCROPERFforOCL:skl */
		I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
			   GEN8_LQSC_RO_PERF_DIS);

	/* WaEnableGapsTsvCreditFix:skl */
1074
	if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER)) {
1075 1076 1077 1078
		I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
					   GEN9_GAPS_TSV_CREDIT_DISABLE));
	}

1079
	/* WaDisablePowerCompilerClockGating:skl */
1080
	if (IS_SKL_REVID(dev, SKL_REVID_B0, SKL_REVID_B0))
1081 1082 1083
		WA_SET_BIT_MASKED(HIZ_CHICKEN,
				  BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);

1084
	if (IS_SKL_REVID(dev, 0, SKL_REVID_F0)) {
1085 1086 1087 1088 1089 1090 1091 1092
		/*
		 *Use Force Non-Coherent whenever executing a 3D context. This
		 * is a workaround for a possible hang in the unlikely event
		 * a TLB invalidation occurs during a PSD flush.
		 */
		/* WaForceEnableNonCoherent:skl */
		WA_SET_BIT_MASKED(HDC_CHICKEN0,
				  HDC_FORCE_NON_COHERENT);
1093 1094 1095 1096

		/* WaDisableHDCInvalidation:skl */
		I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
			   BDW_DISABLE_HDC_INVALIDATION);
1097 1098
	}

1099 1100
	/* WaBarrierPerformanceFixDisable:skl */
	if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_D0))
1101 1102 1103 1104
		WA_SET_BIT_MASKED(HDC_CHICKEN0,
				  HDC_FENCE_DEST_SLM_DISABLE |
				  HDC_BARRIER_PERFORMANCE_DISABLE);

1105
	/* WaDisableSbeCacheDispatchPortSharing:skl */
1106
	if (IS_SKL_REVID(dev, 0, SKL_REVID_F0))
1107 1108 1109 1110
		WA_SET_BIT_MASKED(
			GEN7_HALF_SLICE_CHICKEN1,
			GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);

1111 1112 1113 1114 1115
	/* WaDisableLSQCROPERFforOCL:skl */
	ret = wa_ring_whitelist_reg(ring, GEN8_L3SQCREG4);
	if (ret)
		return ret;

1116
	return skl_tune_iz_hashing(ring);
1117 1118
}

1119 1120
static int bxt_init_workarounds(struct intel_engine_cs *ring)
{
1121
	int ret;
1122 1123 1124
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1125 1126 1127
	ret = gen9_init_workarounds(ring);
	if (ret)
		return ret;
1128

1129 1130
	/* WaStoreMultiplePTEenable:bxt */
	/* This is a requirement according to Hardware specification */
T
Tim Gore 已提交
1131
	if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
1132 1133 1134
		I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);

	/* WaSetClckGatingDisableMedia:bxt */
T
Tim Gore 已提交
1135
	if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
1136 1137 1138 1139
		I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
					    ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
	}

1140 1141 1142 1143
	/* WaDisableThreadStallDopClockGating:bxt */
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
			  STALL_DOP_GATING_DISABLE);

1144
	/* WaDisableSbeCacheDispatchPortSharing:bxt */
1145
	if (IS_BXT_REVID(dev, 0, BXT_REVID_B0)) {
1146 1147 1148 1149 1150
		WA_SET_BIT_MASKED(
			GEN7_HALF_SLICE_CHICKEN1,
			GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
	}

1151 1152 1153
	/* WaDisableObjectLevelPreemptionForTrifanOrPolygon:bxt */
	/* WaDisableObjectLevelPreemptionForInstancedDraw:bxt */
	/* WaDisableObjectLevelPreemtionForInstanceId:bxt */
1154
	/* WaDisableLSQCROPERFforOCL:bxt */
1155 1156 1157 1158
	if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
		ret = wa_ring_whitelist_reg(ring, GEN9_CS_DEBUG_MODE1);
		if (ret)
			return ret;
1159 1160 1161 1162

		ret = wa_ring_whitelist_reg(ring, GEN8_L3SQCREG4);
		if (ret)
			return ret;
1163 1164
	}

1165 1166 1167
	return 0;
}

1168
int init_workarounds_ring(struct intel_engine_cs *ring)
1169 1170 1171 1172 1173 1174 1175
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	WARN_ON(ring->id != RCS);

	dev_priv->workarounds.count = 0;
1176
	dev_priv->workarounds.hw_whitelist_count[RCS] = 0;
1177 1178 1179 1180 1181 1182

	if (IS_BROADWELL(dev))
		return bdw_init_workarounds(ring);

	if (IS_CHERRYVIEW(dev))
		return chv_init_workarounds(ring);
1183

1184 1185
	if (IS_SKYLAKE(dev))
		return skl_init_workarounds(ring);
1186 1187 1188

	if (IS_BROXTON(dev))
		return bxt_init_workarounds(ring);
1189

1190 1191 1192
	return 0;
}

1193
static int init_render_ring(struct intel_engine_cs *ring)
1194
{
1195
	struct drm_device *dev = ring->dev;
1196
	struct drm_i915_private *dev_priv = dev->dev_private;
1197
	int ret = init_ring_common(ring);
1198 1199
	if (ret)
		return ret;
1200

1201 1202
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
	if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
1203
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
1204 1205 1206 1207

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
1208
	 *
1209
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
1210
	 */
1211
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
1212 1213
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

1214
	/* Required for the hardware to program scanline values for waiting */
1215
	/* WaEnableFlushTlbInvalidationMode:snb */
1216 1217
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
1218
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
1219

1220
	/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
1221 1222
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
1223
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
1224
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
1225

1226
	if (IS_GEN6(dev)) {
1227 1228 1229 1230 1231 1232
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
1233
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
1234 1235
	}

1236
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
1237
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1238

1239
	if (HAS_L3_DPF(dev))
1240
		I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1241

1242
	return init_workarounds_ring(ring);
1243 1244
}

1245
static void render_ring_cleanup(struct intel_engine_cs *ring)
1246
{
1247
	struct drm_device *dev = ring->dev;
1248 1249 1250 1251 1252 1253 1254
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (dev_priv->semaphore_obj) {
		i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
		drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
		dev_priv->semaphore_obj = NULL;
	}
1255

1256
	intel_fini_pipe_control(ring);
1257 1258
}

1259
static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
1260 1261 1262
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 8
1263
	struct intel_engine_cs *signaller = signaller_req->ring;
1264 1265 1266 1267 1268 1269 1270 1271 1272
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

1273
	ret = intel_ring_begin(signaller_req, num_dwords);
1274 1275 1276 1277
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
1278
		u32 seqno;
1279 1280 1281 1282
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

1283
		seqno = i915_gem_request_get_seqno(signaller_req);
1284 1285 1286 1287 1288 1289
		intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
		intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
					   PIPE_CONTROL_QW_WRITE |
					   PIPE_CONTROL_FLUSH_ENABLE);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset));
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
1290
		intel_ring_emit(signaller, seqno);
1291 1292 1293 1294 1295 1296 1297 1298 1299
		intel_ring_emit(signaller, 0);
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

1300
static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
1301 1302 1303
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 6
1304
	struct intel_engine_cs *signaller = signaller_req->ring;
1305 1306 1307 1308 1309 1310 1311 1312 1313
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

1314
	ret = intel_ring_begin(signaller_req, num_dwords);
1315 1316 1317 1318
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
1319
		u32 seqno;
1320 1321 1322 1323
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

1324
		seqno = i915_gem_request_get_seqno(signaller_req);
1325 1326 1327 1328 1329
		intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
					   MI_FLUSH_DW_OP_STOREDW);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
					   MI_FLUSH_DW_USE_GTT);
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
1330
		intel_ring_emit(signaller, seqno);
1331 1332 1333 1334 1335 1336 1337 1338
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

1339
static int gen6_signal(struct drm_i915_gem_request *signaller_req,
1340
		       unsigned int num_dwords)
1341
{
1342
	struct intel_engine_cs *signaller = signaller_req->ring;
1343 1344
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1345
	struct intel_engine_cs *useless;
1346
	int i, ret, num_rings;
1347

1348 1349 1350 1351
#define MBOX_UPDATE_DWORDS 3
	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
#undef MBOX_UPDATE_DWORDS
1352

1353
	ret = intel_ring_begin(signaller_req, num_dwords);
1354 1355 1356
	if (ret)
		return ret;

1357
	for_each_ring(useless, dev_priv, i) {
1358 1359 1360
		i915_reg_t mbox_reg = signaller->semaphore.mbox.signal[i];

		if (i915_mmio_reg_valid(mbox_reg)) {
1361
			u32 seqno = i915_gem_request_get_seqno(signaller_req);
1362

1363
			intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1364
			intel_ring_emit_reg(signaller, mbox_reg);
1365
			intel_ring_emit(signaller, seqno);
1366 1367
		}
	}
1368

1369 1370 1371 1372
	/* If num_dwords was rounded, make sure the tail pointer is correct */
	if (num_rings % 2 == 0)
		intel_ring_emit(signaller, MI_NOOP);

1373
	return 0;
1374 1375
}

1376 1377
/**
 * gen6_add_request - Update the semaphore mailbox registers
1378 1379
 *
 * @request - request to write to the ring
1380 1381 1382 1383
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
1384
static int
1385
gen6_add_request(struct drm_i915_gem_request *req)
1386
{
1387
	struct intel_engine_cs *ring = req->ring;
1388
	int ret;
1389

B
Ben Widawsky 已提交
1390
	if (ring->semaphore.signal)
1391
		ret = ring->semaphore.signal(req, 4);
B
Ben Widawsky 已提交
1392
	else
1393
		ret = intel_ring_begin(req, 4);
B
Ben Widawsky 已提交
1394

1395 1396 1397 1398 1399
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1400
	intel_ring_emit(ring, i915_gem_request_get_seqno(req));
1401
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1402
	__intel_ring_advance(ring);
1403 1404 1405 1406

	return 0;
}

1407 1408 1409 1410 1411 1412 1413
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

1414 1415 1416 1417 1418 1419 1420
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
1421 1422

static int
1423
gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
1424 1425 1426
	       struct intel_engine_cs *signaller,
	       u32 seqno)
{
1427
	struct intel_engine_cs *waiter = waiter_req->ring;
1428 1429 1430
	struct drm_i915_private *dev_priv = waiter->dev->dev_private;
	int ret;

1431
	ret = intel_ring_begin(waiter_req, 4);
1432 1433 1434 1435 1436
	if (ret)
		return ret;

	intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
				MI_SEMAPHORE_GLOBAL_GTT |
B
Ben Widawsky 已提交
1437
				MI_SEMAPHORE_POLL |
1438 1439 1440 1441 1442 1443 1444 1445 1446 1447
				MI_SEMAPHORE_SAD_GTE_SDD);
	intel_ring_emit(waiter, seqno);
	intel_ring_emit(waiter,
			lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_emit(waiter,
			upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_advance(waiter);
	return 0;
}

1448
static int
1449
gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
1450
	       struct intel_engine_cs *signaller,
1451
	       u32 seqno)
1452
{
1453
	struct intel_engine_cs *waiter = waiter_req->ring;
1454 1455 1456
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
1457 1458
	u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
	int ret;
1459

1460 1461 1462 1463 1464 1465
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

1466
	WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
1467

1468
	ret = intel_ring_begin(waiter_req, 4);
1469 1470 1471
	if (ret)
		return ret;

1472 1473
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
1474
		intel_ring_emit(waiter, dw1 | wait_mbox);
1475 1476 1477 1478 1479 1480 1481 1482 1483
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
1484
	intel_ring_advance(waiter);
1485 1486 1487 1488

	return 0;
}

1489 1490
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
1491 1492
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
1493 1494 1495 1496 1497 1498
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
1499
pc_render_add_request(struct drm_i915_gem_request *req)
1500
{
1501
	struct intel_engine_cs *ring = req->ring;
1502
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
1503 1504 1505 1506 1507 1508 1509 1510 1511 1512
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
1513
	ret = intel_ring_begin(req, 32);
1514 1515 1516
	if (ret)
		return ret;

1517
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1518 1519
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
1520
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1521
	intel_ring_emit(ring, i915_gem_request_get_seqno(req));
1522 1523
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1524
	scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
1525
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1526
	scratch_addr += 2 * CACHELINE_BYTES;
1527
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1528
	scratch_addr += 2 * CACHELINE_BYTES;
1529
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1530
	scratch_addr += 2 * CACHELINE_BYTES;
1531
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1532
	scratch_addr += 2 * CACHELINE_BYTES;
1533
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1534

1535
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1536 1537
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
1538
			PIPE_CONTROL_NOTIFY);
1539
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1540
	intel_ring_emit(ring, i915_gem_request_get_seqno(req));
1541
	intel_ring_emit(ring, 0);
1542
	__intel_ring_advance(ring);
1543 1544 1545 1546

	return 0;
}

1547
static u32
1548
gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1549 1550 1551 1552
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
1553 1554 1555 1556 1557
	if (!lazy_coherency) {
		struct drm_i915_private *dev_priv = ring->dev->dev_private;
		POSTING_READ(RING_ACTHD(ring->mmio_base));
	}

1558 1559 1560
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

1561
static u32
1562
ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1563
{
1564 1565 1566
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
1567
static void
1568
ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1569 1570 1571 1572
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

1573
static u32
1574
pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1575
{
1576
	return ring->scratch.cpu_page[0];
1577 1578
}

M
Mika Kuoppala 已提交
1579
static void
1580
pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1581
{
1582
	ring->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
1583 1584
}

1585
static bool
1586
gen5_ring_get_irq(struct intel_engine_cs *ring)
1587 1588
{
	struct drm_device *dev = ring->dev;
1589
	struct drm_i915_private *dev_priv = dev->dev_private;
1590
	unsigned long flags;
1591

1592
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1593 1594
		return false;

1595
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1596
	if (ring->irq_refcount++ == 0)
1597
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1598
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1599 1600 1601 1602 1603

	return true;
}

static void
1604
gen5_ring_put_irq(struct intel_engine_cs *ring)
1605 1606
{
	struct drm_device *dev = ring->dev;
1607
	struct drm_i915_private *dev_priv = dev->dev_private;
1608
	unsigned long flags;
1609

1610
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1611
	if (--ring->irq_refcount == 0)
1612
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1613
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1614 1615
}

1616
static bool
1617
i9xx_ring_get_irq(struct intel_engine_cs *ring)
1618
{
1619
	struct drm_device *dev = ring->dev;
1620
	struct drm_i915_private *dev_priv = dev->dev_private;
1621
	unsigned long flags;
1622

1623
	if (!intel_irqs_enabled(dev_priv))
1624 1625
		return false;

1626
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1627
	if (ring->irq_refcount++ == 0) {
1628 1629 1630 1631
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1632
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1633 1634

	return true;
1635 1636
}

1637
static void
1638
i9xx_ring_put_irq(struct intel_engine_cs *ring)
1639
{
1640
	struct drm_device *dev = ring->dev;
1641
	struct drm_i915_private *dev_priv = dev->dev_private;
1642
	unsigned long flags;
1643

1644
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1645
	if (--ring->irq_refcount == 0) {
1646 1647 1648 1649
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1650
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1651 1652
}

C
Chris Wilson 已提交
1653
static bool
1654
i8xx_ring_get_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1655 1656
{
	struct drm_device *dev = ring->dev;
1657
	struct drm_i915_private *dev_priv = dev->dev_private;
1658
	unsigned long flags;
C
Chris Wilson 已提交
1659

1660
	if (!intel_irqs_enabled(dev_priv))
C
Chris Wilson 已提交
1661 1662
		return false;

1663
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1664
	if (ring->irq_refcount++ == 0) {
C
Chris Wilson 已提交
1665 1666 1667 1668
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1669
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1670 1671 1672 1673 1674

	return true;
}

static void
1675
i8xx_ring_put_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1676 1677
{
	struct drm_device *dev = ring->dev;
1678
	struct drm_i915_private *dev_priv = dev->dev_private;
1679
	unsigned long flags;
C
Chris Wilson 已提交
1680

1681
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1682
	if (--ring->irq_refcount == 0) {
C
Chris Wilson 已提交
1683 1684 1685 1686
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1687
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1688 1689
}

1690
static int
1691
bsd_ring_flush(struct drm_i915_gem_request *req,
1692 1693
	       u32     invalidate_domains,
	       u32     flush_domains)
1694
{
1695
	struct intel_engine_cs *ring = req->ring;
1696 1697
	int ret;

1698
	ret = intel_ring_begin(req, 2);
1699 1700 1701 1702 1703 1704 1705
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
1706 1707
}

1708
static int
1709
i9xx_add_request(struct drm_i915_gem_request *req)
1710
{
1711
	struct intel_engine_cs *ring = req->ring;
1712 1713
	int ret;

1714
	ret = intel_ring_begin(req, 4);
1715 1716
	if (ret)
		return ret;
1717

1718 1719
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1720
	intel_ring_emit(ring, i915_gem_request_get_seqno(req));
1721
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1722
	__intel_ring_advance(ring);
1723

1724
	return 0;
1725 1726
}

1727
static bool
1728
gen6_ring_get_irq(struct intel_engine_cs *ring)
1729 1730
{
	struct drm_device *dev = ring->dev;
1731
	struct drm_i915_private *dev_priv = dev->dev_private;
1732
	unsigned long flags;
1733

1734 1735
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return false;
1736

1737
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1738
	if (ring->irq_refcount++ == 0) {
1739
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1740 1741
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
1742
					 GT_PARITY_ERROR(dev)));
1743 1744
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1745
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1746
	}
1747
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1748 1749 1750 1751 1752

	return true;
}

static void
1753
gen6_ring_put_irq(struct intel_engine_cs *ring)
1754 1755
{
	struct drm_device *dev = ring->dev;
1756
	struct drm_i915_private *dev_priv = dev->dev_private;
1757
	unsigned long flags;
1758

1759
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1760
	if (--ring->irq_refcount == 0) {
1761
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1762
			I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1763 1764
		else
			I915_WRITE_IMR(ring, ~0);
1765
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1766
	}
1767
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1768 1769
}

B
Ben Widawsky 已提交
1770
static bool
1771
hsw_vebox_get_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1772 1773 1774 1775 1776
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1777
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
B
Ben Widawsky 已提交
1778 1779
		return false;

1780
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1781
	if (ring->irq_refcount++ == 0) {
B
Ben Widawsky 已提交
1782
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1783
		gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1784
	}
1785
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1786 1787 1788 1789 1790

	return true;
}

static void
1791
hsw_vebox_put_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1792 1793 1794 1795 1796
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1797
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1798
	if (--ring->irq_refcount == 0) {
B
Ben Widawsky 已提交
1799
		I915_WRITE_IMR(ring, ~0);
1800
		gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1801
	}
1802
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1803 1804
}

1805
static bool
1806
gen8_ring_get_irq(struct intel_engine_cs *ring)
1807 1808 1809 1810 1811
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1812
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (ring->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
1832
gen8_ring_put_irq(struct intel_engine_cs *ring)
1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (--ring->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
			I915_WRITE_IMR(ring, ~0);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1851
static int
1852
i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
B
Ben Widawsky 已提交
1853
			 u64 offset, u32 length,
1854
			 unsigned dispatch_flags)
1855
{
1856
	struct intel_engine_cs *ring = req->ring;
1857
	int ret;
1858

1859
	ret = intel_ring_begin(req, 2);
1860 1861 1862
	if (ret)
		return ret;

1863
	intel_ring_emit(ring,
1864 1865
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1866 1867
			(dispatch_flags & I915_DISPATCH_SECURE ?
			 0 : MI_BATCH_NON_SECURE_I965));
1868
	intel_ring_emit(ring, offset);
1869 1870
	intel_ring_advance(ring);

1871 1872 1873
	return 0;
}

1874 1875
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1876 1877
#define I830_TLB_ENTRIES (2)
#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
1878
static int
1879
i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
1880 1881
			 u64 offset, u32 len,
			 unsigned dispatch_flags)
1882
{
1883
	struct intel_engine_cs *ring = req->ring;
1884
	u32 cs_offset = ring->scratch.gtt_offset;
1885
	int ret;
1886

1887
	ret = intel_ring_begin(req, 6);
1888 1889
	if (ret)
		return ret;
1890

1891 1892 1893 1894 1895 1896 1897 1898
	/* Evict the invalid PTE TLBs */
	intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
	intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
	intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
	intel_ring_emit(ring, cs_offset);
	intel_ring_emit(ring, 0xdeadbeef);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1899

1900
	if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
1901 1902 1903
		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

1904
		ret = intel_ring_begin(req, 6 + 2);
1905 1906
		if (ret)
			return ret;
1907 1908 1909 1910 1911 1912 1913

		/* Blit the batch (which has now all relocs applied) to the
		 * stable batch scratch bo area (so that the CS never
		 * stumbles over its tlb invalidation bug) ...
		 */
		intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
1914
		intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
1915 1916 1917
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
1918

1919
		intel_ring_emit(ring, MI_FLUSH);
1920 1921
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
1922 1923

		/* ... and execute it. */
1924
		offset = cs_offset;
1925
	}
1926

1927
	ret = intel_ring_begin(req, 2);
1928 1929 1930
	if (ret)
		return ret;

1931
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1932 1933
	intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
					0 : MI_BATCH_NON_SECURE));
1934 1935
	intel_ring_advance(ring);

1936 1937 1938 1939
	return 0;
}

static int
1940
i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
B
Ben Widawsky 已提交
1941
			 u64 offset, u32 len,
1942
			 unsigned dispatch_flags)
1943
{
1944
	struct intel_engine_cs *ring = req->ring;
1945 1946
	int ret;

1947
	ret = intel_ring_begin(req, 2);
1948 1949 1950
	if (ret)
		return ret;

1951
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1952 1953
	intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
					0 : MI_BATCH_NON_SECURE));
1954
	intel_ring_advance(ring);
1955 1956 1957 1958

	return 0;
}

1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969
static void cleanup_phys_status_page(struct intel_engine_cs *ring)
{
	struct drm_i915_private *dev_priv = to_i915(ring->dev);

	if (!dev_priv->status_page_dmah)
		return;

	drm_pci_free(ring->dev, dev_priv->status_page_dmah);
	ring->status_page.page_addr = NULL;
}

1970
static void cleanup_status_page(struct intel_engine_cs *ring)
1971
{
1972
	struct drm_i915_gem_object *obj;
1973

1974 1975
	obj = ring->status_page.obj;
	if (obj == NULL)
1976 1977
		return;

1978
	kunmap(sg_page(obj->pages->sgl));
B
Ben Widawsky 已提交
1979
	i915_gem_object_ggtt_unpin(obj);
1980
	drm_gem_object_unreference(&obj->base);
1981
	ring->status_page.obj = NULL;
1982 1983
}

1984
static int init_status_page(struct intel_engine_cs *ring)
1985
{
1986
	struct drm_i915_gem_object *obj = ring->status_page.obj;
1987

1988
	if (obj == NULL) {
1989
		unsigned flags;
1990
		int ret;
1991

1992 1993 1994 1995 1996
		obj = i915_gem_alloc_object(ring->dev, 4096);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate status page\n");
			return -ENOMEM;
		}
1997

1998 1999 2000 2001
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
		if (ret)
			goto err_unref;

2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015
		flags = 0;
		if (!HAS_LLC(ring->dev))
			/* On g33, we cannot place HWS above 256MiB, so
			 * restrict its pinning to the low mappable arena.
			 * Though this restriction is not documented for
			 * gen4, gen5, or byt, they also behave similarly
			 * and hang if the HWS is placed at the top of the
			 * GTT. To generalise, it appears that all !llc
			 * platforms have issues with us placing the HWS
			 * above the mappable region (even though we never
			 * actualy map it).
			 */
			flags |= PIN_MAPPABLE;
		ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
2016 2017 2018 2019 2020 2021 2022 2023
		if (ret) {
err_unref:
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

		ring->status_page.obj = obj;
	}
2024

2025
	ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
2026
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
2027
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
2028

2029 2030
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
2031 2032 2033 2034

	return 0;
}

2035
static int init_phys_status_page(struct intel_engine_cs *ring)
2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

2052
void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
2053
{
2054 2055 2056 2057
	if (HAS_LLC(ringbuf->obj->base.dev) && !ringbuf->obj->stolen)
		vunmap(ringbuf->virtual_start);
	else
		iounmap(ringbuf->virtual_start);
2058
	ringbuf->virtual_start = NULL;
2059
	ringbuf->vma = NULL;
2060
	i915_gem_object_ggtt_unpin(ringbuf->obj);
2061 2062
}

2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083
static u32 *vmap_obj(struct drm_i915_gem_object *obj)
{
	struct sg_page_iter sg_iter;
	struct page **pages;
	void *addr;
	int i;

	pages = drm_malloc_ab(obj->base.size >> PAGE_SHIFT, sizeof(*pages));
	if (pages == NULL)
		return NULL;

	i = 0;
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0)
		pages[i++] = sg_page_iter_page(&sg_iter);

	addr = vmap(pages, i, 0, PAGE_KERNEL);
	drm_free_large(pages);

	return addr;
}

2084 2085 2086 2087 2088 2089 2090
int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
				     struct intel_ringbuffer *ringbuf)
{
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct drm_i915_gem_object *obj = ringbuf->obj;
	int ret;

2091 2092 2093 2094
	if (HAS_LLC(dev_priv) && !obj->stolen) {
		ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, 0);
		if (ret)
			return ret;
2095

2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110
		ret = i915_gem_object_set_to_cpu_domain(obj, true);
		if (ret) {
			i915_gem_object_ggtt_unpin(obj);
			return ret;
		}

		ringbuf->virtual_start = vmap_obj(obj);
		if (ringbuf->virtual_start == NULL) {
			i915_gem_object_ggtt_unpin(obj);
			return -ENOMEM;
		}
	} else {
		ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
		if (ret)
			return ret;
2111

2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123
		ret = i915_gem_object_set_to_gtt_domain(obj, true);
		if (ret) {
			i915_gem_object_ggtt_unpin(obj);
			return ret;
		}

		ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
						    i915_gem_obj_ggtt_offset(obj), ringbuf->size);
		if (ringbuf->virtual_start == NULL) {
			i915_gem_object_ggtt_unpin(obj);
			return -EINVAL;
		}
2124 2125
	}

2126 2127
	ringbuf->vma = i915_gem_obj_to_ggtt(obj);

2128 2129 2130
	return 0;
}

2131
static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
2132
{
2133 2134 2135 2136
	drm_gem_object_unreference(&ringbuf->obj->base);
	ringbuf->obj = NULL;
}

2137 2138
static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
				      struct intel_ringbuffer *ringbuf)
2139
{
2140
	struct drm_i915_gem_object *obj;
2141

2142 2143
	obj = NULL;
	if (!HAS_LLC(dev))
2144
		obj = i915_gem_object_create_stolen(dev, ringbuf->size);
2145
	if (obj == NULL)
2146
		obj = i915_gem_alloc_object(dev, ringbuf->size);
2147 2148
	if (obj == NULL)
		return -ENOMEM;
2149

2150 2151 2152
	/* mark ring buffers as read-only from GPU side by default */
	obj->gt_ro = 1;

2153
	ringbuf->obj = obj;
2154

2155
	return 0;
2156 2157
}

2158 2159 2160 2161 2162 2163 2164
struct intel_ringbuffer *
intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
{
	struct intel_ringbuffer *ring;
	int ret;

	ring = kzalloc(sizeof(*ring), GFP_KERNEL);
2165 2166 2167
	if (ring == NULL) {
		DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s\n",
				 engine->name);
2168
		return ERR_PTR(-ENOMEM);
2169
	}
2170 2171

	ring->ring = engine;
2172
	list_add(&ring->link, &engine->buffers);
2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187

	ring->size = size;
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = size;
	if (IS_I830(engine->dev) || IS_845G(engine->dev))
		ring->effective_size -= 2 * CACHELINE_BYTES;

	ring->last_retired_head = -1;
	intel_ring_update_space(ring);

	ret = intel_alloc_ringbuffer_obj(engine->dev, ring);
	if (ret) {
2188 2189 2190
		DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s: %d\n",
				 engine->name, ret);
		list_del(&ring->link);
2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201
		kfree(ring);
		return ERR_PTR(ret);
	}

	return ring;
}

void
intel_ringbuffer_free(struct intel_ringbuffer *ring)
{
	intel_destroy_ringbuffer_obj(ring);
2202
	list_del(&ring->link);
2203 2204 2205
	kfree(ring);
}

2206
static int intel_init_ring_buffer(struct drm_device *dev,
2207
				  struct intel_engine_cs *ring)
2208
{
2209
	struct intel_ringbuffer *ringbuf;
2210 2211
	int ret;

2212 2213
	WARN_ON(ring->buffer);

2214 2215 2216
	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
2217
	INIT_LIST_HEAD(&ring->execlist_queue);
2218
	INIT_LIST_HEAD(&ring->buffers);
2219
	i915_gem_batch_pool_init(dev, &ring->batch_pool);
2220
	memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
2221 2222 2223

	init_waitqueue_head(&ring->irq_queue);

2224
	ringbuf = intel_engine_create_ringbuffer(ring, 32 * PAGE_SIZE);
2225 2226 2227 2228
	if (IS_ERR(ringbuf)) {
		ret = PTR_ERR(ringbuf);
		goto error;
	}
2229 2230
	ring->buffer = ringbuf;

2231 2232 2233
	if (I915_NEED_GFX_HWS(dev)) {
		ret = init_status_page(ring);
		if (ret)
2234
			goto error;
2235
	} else {
2236
		WARN_ON(ring->id != RCS);
2237 2238
		ret = init_phys_status_page(ring);
		if (ret)
2239
			goto error;
2240 2241
	}

2242 2243 2244 2245 2246 2247
	ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
	if (ret) {
		DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
				ring->name, ret);
		intel_destroy_ringbuffer_obj(ringbuf);
		goto error;
2248
	}
2249

2250 2251
	ret = i915_cmd_parser_init_ring(ring);
	if (ret)
2252 2253 2254
		goto error;

	return 0;
2255

2256
error:
2257
	intel_cleanup_ring_buffer(ring);
2258
	return ret;
2259 2260
}

2261
void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
2262
{
2263
	struct drm_i915_private *dev_priv;
2264

2265
	if (!intel_ring_initialized(ring))
2266 2267
		return;

2268 2269
	dev_priv = to_i915(ring->dev);

2270 2271 2272
	if (ring->buffer) {
		intel_stop_ring_buffer(ring);
		WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
2273

2274 2275 2276 2277
		intel_unpin_ringbuffer_obj(ring->buffer);
		intel_ringbuffer_free(ring->buffer);
		ring->buffer = NULL;
	}
2278

Z
Zou Nan hai 已提交
2279 2280 2281
	if (ring->cleanup)
		ring->cleanup(ring);

2282 2283 2284 2285 2286 2287
	if (I915_NEED_GFX_HWS(ring->dev)) {
		cleanup_status_page(ring);
	} else {
		WARN_ON(ring->id != RCS);
		cleanup_phys_status_page(ring);
	}
2288 2289

	i915_cmd_parser_fini_ring(ring);
2290
	i915_gem_batch_pool_fini(&ring->batch_pool);
2291
	ring->dev = NULL;
2292 2293
}

2294
static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
2295
{
2296
	struct intel_ringbuffer *ringbuf = ring->buffer;
2297
	struct drm_i915_gem_request *request;
2298 2299
	unsigned space;
	int ret;
2300

2301 2302
	if (intel_ring_space(ringbuf) >= n)
		return 0;
2303

2304 2305 2306
	/* The whole point of reserving space is to not wait! */
	WARN_ON(ringbuf->reserved_in_use);

2307
	list_for_each_entry(request, &ring->request_list, list) {
2308 2309 2310
		space = __intel_ring_space(request->postfix, ringbuf->tail,
					   ringbuf->size);
		if (space >= n)
2311 2312 2313
			break;
	}

2314
	if (WARN_ON(&request->list == &ring->request_list))
2315 2316
		return -ENOSPC;

2317
	ret = i915_wait_request(request);
2318 2319 2320
	if (ret)
		return ret;

2321
	ringbuf->space = space;
2322 2323 2324
	return 0;
}

2325
static void __wrap_ring_buffer(struct intel_ringbuffer *ringbuf)
2326 2327
{
	uint32_t __iomem *virt;
2328
	int rem = ringbuf->size - ringbuf->tail;
2329

2330
	virt = ringbuf->virtual_start + ringbuf->tail;
2331 2332 2333 2334
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

2335
	ringbuf->tail = 0;
2336
	intel_ring_update_space(ringbuf);
2337 2338
}

2339
int intel_ring_idle(struct intel_engine_cs *ring)
2340
{
2341
	struct drm_i915_gem_request *req;
2342 2343 2344 2345 2346

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

2347
	req = list_entry(ring->request_list.prev,
2348 2349 2350 2351 2352 2353 2354 2355
			struct drm_i915_gem_request,
			list);

	/* Make sure we do not trigger any retires */
	return __i915_wait_request(req,
				   atomic_read(&to_i915(ring->dev)->gpu_error.reset_counter),
				   to_i915(ring->dev)->mm.interruptible,
				   NULL, NULL);
2356 2357
}

2358
int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
2359
{
2360
	request->ringbuf = request->ring->buffer;
2361
	return 0;
2362 2363
}

2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378
int intel_ring_reserve_space(struct drm_i915_gem_request *request)
{
	/*
	 * The first call merely notes the reserve request and is common for
	 * all back ends. The subsequent localised _begin() call actually
	 * ensures that the reservation is available. Without the begin, if
	 * the request creator immediately submitted the request without
	 * adding any commands to it then there might not actually be
	 * sufficient room for the submission commands.
	 */
	intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);

	return intel_ring_begin(request, 0);
}

2379 2380
void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
{
2381
	WARN_ON(ringbuf->reserved_size);
2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405
	WARN_ON(ringbuf->reserved_in_use);

	ringbuf->reserved_size = size;
}

void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
{
	WARN_ON(ringbuf->reserved_in_use);

	ringbuf->reserved_size   = 0;
	ringbuf->reserved_in_use = false;
}

void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
{
	WARN_ON(ringbuf->reserved_in_use);

	ringbuf->reserved_in_use = true;
	ringbuf->reserved_tail   = ringbuf->tail;
}

void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
{
	WARN_ON(!ringbuf->reserved_in_use);
2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420
	if (ringbuf->tail > ringbuf->reserved_tail) {
		WARN(ringbuf->tail > ringbuf->reserved_tail + ringbuf->reserved_size,
		     "request reserved size too small: %d vs %d!\n",
		     ringbuf->tail - ringbuf->reserved_tail, ringbuf->reserved_size);
	} else {
		/*
		 * The ring was wrapped while the reserved space was in use.
		 * That means that some unknown amount of the ring tail was
		 * no-op filled and skipped. Thus simply adding the ring size
		 * to the tail and doing the above space check will not work.
		 * Rather than attempt to track how much tail was skipped,
		 * it is much simpler to say that also skipping the sanity
		 * check every once in a while is not a big issue.
		 */
	}
2421 2422 2423 2424 2425 2426

	ringbuf->reserved_size   = 0;
	ringbuf->reserved_in_use = false;
}

static int __intel_ring_prepare(struct intel_engine_cs *ring, int bytes)
M
Mika Kuoppala 已提交
2427
{
2428
	struct intel_ringbuffer *ringbuf = ring->buffer;
2429 2430 2431 2432
	int remain_usable = ringbuf->effective_size - ringbuf->tail;
	int remain_actual = ringbuf->size - ringbuf->tail;
	int ret, total_bytes, wait_bytes = 0;
	bool need_wrap = false;
2433

2434 2435 2436 2437
	if (ringbuf->reserved_in_use)
		total_bytes = bytes;
	else
		total_bytes = bytes + ringbuf->reserved_size;
2438

2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457
	if (unlikely(bytes > remain_usable)) {
		/*
		 * Not enough space for the basic request. So need to flush
		 * out the remainder and then wait for base + reserved.
		 */
		wait_bytes = remain_actual + total_bytes;
		need_wrap = true;
	} else {
		if (unlikely(total_bytes > remain_usable)) {
			/*
			 * The base request will fit but the reserved space
			 * falls off the end. So only need to to wait for the
			 * reserved size after flushing out the remainder.
			 */
			wait_bytes = remain_actual + ringbuf->reserved_size;
			need_wrap = true;
		} else if (total_bytes > ringbuf->space) {
			/* No wrapping required, just waiting. */
			wait_bytes = total_bytes;
2458
		}
M
Mika Kuoppala 已提交
2459 2460
	}

2461 2462
	if (wait_bytes) {
		ret = ring_wait_for_space(ring, wait_bytes);
M
Mika Kuoppala 已提交
2463 2464
		if (unlikely(ret))
			return ret;
2465 2466 2467

		if (need_wrap)
			__wrap_ring_buffer(ringbuf);
M
Mika Kuoppala 已提交
2468 2469 2470 2471 2472
	}

	return 0;
}

2473
int intel_ring_begin(struct drm_i915_gem_request *req,
2474
		     int num_dwords)
2475
{
2476 2477
	struct intel_engine_cs *ring;
	struct drm_i915_private *dev_priv;
2478
	int ret;
2479

2480 2481 2482 2483
	WARN_ON(req == NULL);
	ring = req->ring;
	dev_priv = ring->dev->dev_private;

2484 2485
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
2486 2487
	if (ret)
		return ret;
2488

2489 2490 2491 2492
	ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
	if (ret)
		return ret;

2493
	ring->buffer->space -= num_dwords * sizeof(uint32_t);
2494
	return 0;
2495
}
2496

2497
/* Align the ring tail to a cacheline boundary */
2498
int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
2499
{
2500
	struct intel_engine_cs *ring = req->ring;
2501
	int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
2502 2503 2504 2505 2506
	int ret;

	if (num_dwords == 0)
		return 0;

2507
	num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
2508
	ret = intel_ring_begin(req, num_dwords);
2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519
	if (ret)
		return ret;

	while (num_dwords--)
		intel_ring_emit(ring, MI_NOOP);

	intel_ring_advance(ring);

	return 0;
}

2520
void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
2521
{
2522 2523
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2524

2525
	if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
2526 2527
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
2528
		if (HAS_VEBOX(dev))
2529
			I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
2530
	}
2531

2532
	ring->set_seqno(ring, seqno);
2533
	ring->hangcheck.seqno = seqno;
2534
}
2535

2536
static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
2537
				     u32 value)
2538
{
2539
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2540 2541

       /* Every tail move must follow the sequence below */
2542 2543 2544 2545

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
2546
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2547 2548 2549 2550
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2551

2552
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
2553
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
2554 2555 2556
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
2557

2558
	/* Now that the ring is fully powered up, update the tail */
2559
	I915_WRITE_TAIL(ring, value);
2560 2561 2562 2563 2564
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
2565
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2566
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2567 2568
}

2569
static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
2570
			       u32 invalidate, u32 flush)
2571
{
2572
	struct intel_engine_cs *ring = req->ring;
2573
	uint32_t cmd;
2574 2575
	int ret;

2576
	ret = intel_ring_begin(req, 4);
2577 2578 2579
	if (ret)
		return ret;

2580
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
2581 2582
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
2583 2584 2585 2586 2587 2588 2589 2590

	/* We always require a command barrier so that subsequent
	 * commands, such as breadcrumb interrupts, are strictly ordered
	 * wrt the contents of the write cache being flushed to memory
	 * (and thus being coherent from the CPU).
	 */
	cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;

2591 2592 2593 2594 2595 2596
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2597
	if (invalidate & I915_GEM_GPU_DOMAINS)
2598 2599
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;

2600
	intel_ring_emit(ring, cmd);
2601
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
2602 2603 2604 2605 2606 2607 2608
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2609 2610
	intel_ring_advance(ring);
	return 0;
2611 2612
}

2613
static int
2614
gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
B
Ben Widawsky 已提交
2615
			      u64 offset, u32 len,
2616
			      unsigned dispatch_flags)
2617
{
2618
	struct intel_engine_cs *ring = req->ring;
2619 2620
	bool ppgtt = USES_PPGTT(ring->dev) &&
			!(dispatch_flags & I915_DISPATCH_SECURE);
2621 2622
	int ret;

2623
	ret = intel_ring_begin(req, 4);
2624 2625 2626 2627
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
2628 2629 2630
	intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
			(dispatch_flags & I915_DISPATCH_RS ?
			 MI_BATCH_RESOURCE_STREAMER : 0));
B
Ben Widawsky 已提交
2631 2632
	intel_ring_emit(ring, lower_32_bits(offset));
	intel_ring_emit(ring, upper_32_bits(offset));
2633 2634 2635 2636 2637 2638
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

2639
static int
2640
hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
2641 2642
			     u64 offset, u32 len,
			     unsigned dispatch_flags)
2643
{
2644
	struct intel_engine_cs *ring = req->ring;
2645 2646
	int ret;

2647
	ret = intel_ring_begin(req, 2);
2648 2649 2650 2651
	if (ret)
		return ret;

	intel_ring_emit(ring,
2652
			MI_BATCH_BUFFER_START |
2653
			(dispatch_flags & I915_DISPATCH_SECURE ?
2654 2655 2656
			 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
			(dispatch_flags & I915_DISPATCH_RS ?
			 MI_BATCH_RESOURCE_STREAMER : 0));
2657 2658 2659 2660 2661 2662 2663
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

2664
static int
2665
gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
B
Ben Widawsky 已提交
2666
			      u64 offset, u32 len,
2667
			      unsigned dispatch_flags)
2668
{
2669
	struct intel_engine_cs *ring = req->ring;
2670
	int ret;
2671

2672
	ret = intel_ring_begin(req, 2);
2673 2674
	if (ret)
		return ret;
2675

2676 2677
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
2678 2679
			(dispatch_flags & I915_DISPATCH_SECURE ?
			 0 : MI_BATCH_NON_SECURE_I965));
2680 2681 2682
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
2683

2684
	return 0;
2685 2686
}

2687 2688
/* Blitter support (SandyBridge+) */

2689
static int gen6_ring_flush(struct drm_i915_gem_request *req,
2690
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
2691
{
2692
	struct intel_engine_cs *ring = req->ring;
R
Rodrigo Vivi 已提交
2693
	struct drm_device *dev = ring->dev;
2694
	uint32_t cmd;
2695 2696
	int ret;

2697
	ret = intel_ring_begin(req, 4);
2698 2699 2700
	if (ret)
		return ret;

2701
	cmd = MI_FLUSH_DW;
2702
	if (INTEL_INFO(dev)->gen >= 8)
B
Ben Widawsky 已提交
2703
		cmd += 1;
2704 2705 2706 2707 2708 2709 2710 2711

	/* We always require a command barrier so that subsequent
	 * commands, such as breadcrumb interrupts, are strictly ordered
	 * wrt the contents of the write cache being flushed to memory
	 * (and thus being coherent from the CPU).
	 */
	cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;

2712 2713 2714 2715 2716 2717
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2718
	if (invalidate & I915_GEM_DOMAIN_RENDER)
2719
		cmd |= MI_INVALIDATE_TLB;
2720
	intel_ring_emit(ring, cmd);
2721
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
2722
	if (INTEL_INFO(dev)->gen >= 8) {
B
Ben Widawsky 已提交
2723 2724 2725 2726 2727 2728
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2729
	intel_ring_advance(ring);
R
Rodrigo Vivi 已提交
2730

2731
	return 0;
Z
Zou Nan hai 已提交
2732 2733
}

2734 2735
int intel_init_render_ring_buffer(struct drm_device *dev)
{
2736
	struct drm_i915_private *dev_priv = dev->dev_private;
2737
	struct intel_engine_cs *ring = &dev_priv->ring[RCS];
2738 2739
	struct drm_i915_gem_object *obj;
	int ret;
2740

2741 2742
	ring->name = "render ring";
	ring->id = RCS;
2743
	ring->exec_id = I915_EXEC_RENDER;
2744 2745
	ring->mmio_base = RENDER_RING_BASE;

B
Ben Widawsky 已提交
2746
	if (INTEL_INFO(dev)->gen >= 8) {
2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762
		if (i915_semaphore_is_enabled(dev)) {
			obj = i915_gem_alloc_object(dev, 4096);
			if (obj == NULL) {
				DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
				i915.semaphores = 0;
			} else {
				i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
				ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
				if (ret != 0) {
					drm_gem_object_unreference(&obj->base);
					DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
					i915.semaphores = 0;
				} else
					dev_priv->semaphore_obj = obj;
			}
		}
2763

2764
		ring->init_context = intel_rcs_ctx_init;
B
Ben Widawsky 已提交
2765 2766 2767 2768 2769 2770 2771 2772
		ring->add_request = gen6_add_request;
		ring->flush = gen8_render_ring_flush;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
		ring->get_seqno = gen6_ring_get_seqno;
		ring->set_seqno = ring_set_seqno;
		if (i915_semaphore_is_enabled(dev)) {
2773
			WARN_ON(!dev_priv->semaphore_obj);
2774
			ring->semaphore.sync_to = gen8_ring_sync;
2775 2776
			ring->semaphore.signal = gen8_rcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2777 2778
		}
	} else if (INTEL_INFO(dev)->gen >= 6) {
2779
		ring->init_context = intel_rcs_ctx_init;
2780
		ring->add_request = gen6_add_request;
2781
		ring->flush = gen7_render_ring_flush;
2782
		if (INTEL_INFO(dev)->gen == 6)
2783
			ring->flush = gen6_render_ring_flush;
B
Ben Widawsky 已提交
2784 2785
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2786
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2787
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2788
		ring->set_seqno = ring_set_seqno;
B
Ben Widawsky 已提交
2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between RCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between VCS2 and RCS later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2810 2811
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
2812
		ring->flush = gen4_render_ring_flush;
2813
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
2814
		ring->set_seqno = pc_render_set_seqno;
2815 2816
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
2817 2818
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
2819
	} else {
2820
		ring->add_request = i9xx_add_request;
2821 2822 2823 2824
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
2825
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2826
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2827 2828 2829 2830 2831 2832 2833
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2834
		ring->irq_enable_mask = I915_USER_INTERRUPT;
2835
	}
2836
	ring->write_tail = ring_write_tail;
B
Ben Widawsky 已提交
2837

2838 2839
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
2840 2841
	else if (IS_GEN8(dev))
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2842
	else if (INTEL_INFO(dev)->gen >= 6)
2843 2844 2845 2846 2847 2848 2849
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2850
	ring->init_hw = init_render_ring;
2851 2852
	ring->cleanup = render_ring_cleanup;

2853 2854
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
2855
		obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
2856 2857 2858 2859 2860
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

2861
		ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
2862 2863 2864 2865 2866 2867
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

2868 2869
		ring->scratch.obj = obj;
		ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
2870 2871
	}

2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882
	ret = intel_init_ring_buffer(dev, ring);
	if (ret)
		return ret;

	if (INTEL_INFO(dev)->gen >= 5) {
		ret = intel_init_pipe_control(ring);
		if (ret)
			return ret;
	}

	return 0;
2883 2884 2885 2886
}

int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
2887
	struct drm_i915_private *dev_priv = dev->dev_private;
2888
	struct intel_engine_cs *ring = &dev_priv->ring[VCS];
2889

2890 2891
	ring->name = "bsd ring";
	ring->id = VCS;
2892
	ring->exec_id = I915_EXEC_BSD;
2893

2894
	ring->write_tail = ring_write_tail;
2895
	if (INTEL_INFO(dev)->gen >= 6) {
2896
		ring->mmio_base = GEN6_BSD_RING_BASE;
2897 2898 2899
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
2900
		ring->flush = gen6_bsd_ring_flush;
2901 2902
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2903
		ring->set_seqno = ring_set_seqno;
2904 2905 2906 2907 2908
		if (INTEL_INFO(dev)->gen >= 8) {
			ring->irq_enable_mask =
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
2909 2910
			ring->dispatch_execbuffer =
				gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2911
			if (i915_semaphore_is_enabled(dev)) {
2912
				ring->semaphore.sync_to = gen8_ring_sync;
2913 2914
				ring->semaphore.signal = gen8_xcs_signal;
				GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2915
			}
2916 2917 2918 2919
		} else {
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
2920 2921
			ring->dispatch_execbuffer =
				gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935
			if (i915_semaphore_is_enabled(dev)) {
				ring->semaphore.sync_to = gen6_ring_sync;
				ring->semaphore.signal = gen6_signal;
				ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
				ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
				ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
				ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
				ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
				ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
				ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
				ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
			}
2936
		}
2937 2938 2939
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
2940
		ring->add_request = i9xx_add_request;
2941
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2942
		ring->set_seqno = ring_set_seqno;
2943
		if (IS_GEN5(dev)) {
2944
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2945 2946 2947
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
2948
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2949 2950 2951
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2952
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2953
	}
2954
	ring->init_hw = init_ring_common;
2955

2956
	return intel_init_ring_buffer(dev, ring);
2957
}
2958

2959
/**
2960
 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
2961 2962 2963 2964
 */
int intel_init_bsd2_ring_buffer(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2965
	struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
2966

R
Rodrigo Vivi 已提交
2967
	ring->name = "bsd2 ring";
2968
	ring->id = VCS2;
2969
	ring->exec_id = I915_EXEC_BSD;
2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982

	ring->write_tail = ring_write_tail;
	ring->mmio_base = GEN8_BSD2_RING_BASE;
	ring->flush = gen6_bsd_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
	ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
	ring->irq_get = gen8_ring_get_irq;
	ring->irq_put = gen8_ring_put_irq;
	ring->dispatch_execbuffer =
			gen8_ring_dispatch_execbuffer;
2983
	if (i915_semaphore_is_enabled(dev)) {
2984
		ring->semaphore.sync_to = gen8_ring_sync;
2985 2986 2987
		ring->semaphore.signal = gen8_xcs_signal;
		GEN8_RING_SEMAPHORE_INIT;
	}
2988
	ring->init_hw = init_ring_common;
2989 2990 2991 2992

	return intel_init_ring_buffer(dev, ring);
}

2993 2994
int intel_init_blt_ring_buffer(struct drm_device *dev)
{
2995
	struct drm_i915_private *dev_priv = dev->dev_private;
2996
	struct intel_engine_cs *ring = &dev_priv->ring[BCS];
2997

2998 2999
	ring->name = "blitter ring";
	ring->id = BCS;
3000
	ring->exec_id = I915_EXEC_BLT;
3001 3002 3003

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
3004
	ring->flush = gen6_ring_flush;
3005 3006
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
3007
	ring->set_seqno = ring_set_seqno;
3008 3009 3010 3011 3012
	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
3013
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
3014
		if (i915_semaphore_is_enabled(dev)) {
3015
			ring->semaphore.sync_to = gen8_ring_sync;
3016 3017
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
3018
		}
3019 3020 3021 3022
	} else {
		ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
3023
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.sync_to = gen6_ring_sync;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between BCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between BCS and VCS2 later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
3045
	}
3046
	ring->init_hw = init_ring_common;
3047

3048
	return intel_init_ring_buffer(dev, ring);
3049
}
3050

B
Ben Widawsky 已提交
3051 3052
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
3053
	struct drm_i915_private *dev_priv = dev->dev_private;
3054
	struct intel_engine_cs *ring = &dev_priv->ring[VECS];
B
Ben Widawsky 已提交
3055 3056 3057

	ring->name = "video enhancement ring";
	ring->id = VECS;
3058
	ring->exec_id = I915_EXEC_VEBOX;
B
Ben Widawsky 已提交
3059 3060 3061 3062 3063 3064 3065

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
3066 3067 3068

	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
3069
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
3070 3071
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
3072
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
3073
		if (i915_semaphore_is_enabled(dev)) {
3074
			ring->semaphore.sync_to = gen8_ring_sync;
3075 3076
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
3077
		}
3078 3079 3080 3081
	} else {
		ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		ring->irq_get = hsw_vebox_get_irq;
		ring->irq_put = hsw_vebox_put_irq;
3082
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
3097
	}
3098
	ring->init_hw = init_ring_common;
B
Ben Widawsky 已提交
3099 3100 3101 3102

	return intel_init_ring_buffer(dev, ring);
}

3103
int
3104
intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
3105
{
3106
	struct intel_engine_cs *ring = req->ring;
3107 3108 3109 3110 3111
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

3112
	ret = ring->flush(req, 0, I915_GEM_GPU_DOMAINS);
3113 3114 3115
	if (ret)
		return ret;

3116
	trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
3117 3118 3119 3120 3121 3122

	ring->gpu_caches_dirty = false;
	return 0;
}

int
3123
intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
3124
{
3125
	struct intel_engine_cs *ring = req->ring;
3126 3127 3128 3129 3130 3131 3132
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

3133
	ret = ring->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
3134 3135 3136
	if (ret)
		return ret;

3137
	trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
3138 3139 3140 3141

	ring->gpu_caches_dirty = false;
	return 0;
}
3142 3143

void
3144
intel_stop_ring_buffer(struct intel_engine_cs *ring)
3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157
{
	int ret;

	if (!intel_ring_initialized(ring))
		return;

	ret = intel_ring_idle(ring);
	if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

	stop_ring(ring);
}