intel_ringbuffer.c 82.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51
bool
intel_ring_initialized(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;

	if (!dev)
		return false;

	if (i915.enable_execlists) {
		struct intel_context *dctx = ring->default_context;
		struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;

		return ringbuf->obj;
	} else
		return ring->buffer && ring->buffer->obj;
}
52

53
int __intel_ring_space(int head, int tail, int size)
54
{
55 56
	int space = head - tail;
	if (space <= 0)
57
		space += size;
58
	return space - I915_RING_FREE_SPACE;
59 60
}

61 62 63 64 65 66 67 68 69 70 71
void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
{
	if (ringbuf->last_retired_head != -1) {
		ringbuf->head = ringbuf->last_retired_head;
		ringbuf->last_retired_head = -1;
	}

	ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
					    ringbuf->tail, ringbuf->size);
}

72
int intel_ring_space(struct intel_ringbuffer *ringbuf)
73
{
74 75
	intel_ring_update_space(ringbuf);
	return ringbuf->space;
76 77
}

78
bool intel_ring_stopped(struct intel_engine_cs *ring)
79 80
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
81 82
	return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
}
83

84
static void __intel_ring_advance(struct intel_engine_cs *ring)
85
{
86 87
	struct intel_ringbuffer *ringbuf = ring->buffer;
	ringbuf->tail &= ringbuf->size - 1;
88
	if (intel_ring_stopped(ring))
89
		return;
90
	ring->write_tail(ring, ringbuf->tail);
91 92
}

93
static int
94
gen2_render_ring_flush(struct drm_i915_gem_request *req,
95 96 97
		       u32	invalidate_domains,
		       u32	flush_domains)
{
98
	struct intel_engine_cs *ring = req->ring;
99 100 101 102
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
103
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
104 105 106 107 108
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

109
	ret = intel_ring_begin(req, 2);
110 111 112 113 114 115 116 117 118 119 120
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
121
gen4_render_ring_flush(struct drm_i915_gem_request *req,
122 123
		       u32	invalidate_domains,
		       u32	flush_domains)
124
{
125
	struct intel_engine_cs *ring = req->ring;
126
	struct drm_device *dev = ring->dev;
127
	u32 cmd;
128
	int ret;
129

130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
159
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
160 161 162
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
163

164 165 166
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
167

168
	ret = intel_ring_begin(req, 2);
169 170
	if (ret)
		return ret;
171

172 173 174
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
175 176

	return 0;
177 178
}

179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
217
intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
218
{
219
	struct intel_engine_cs *ring = req->ring;
220
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
221 222
	int ret;

223
	ret = intel_ring_begin(req, 6);
224 225 226 227 228 229 230 231 232 233 234 235
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

236
	ret = intel_ring_begin(req, 6);
237 238 239 240 241 242 243 244 245 246 247 248 249 250 251
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
252 253
gen6_render_ring_flush(struct drm_i915_gem_request *req,
		       u32 invalidate_domains, u32 flush_domains)
254
{
255
	struct intel_engine_cs *ring = req->ring;
256
	u32 flags = 0;
257
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
258 259
	int ret;

260
	/* Force SNB workarounds for PIPE_CONTROL flushes */
261
	ret = intel_emit_post_sync_nonzero_flush(req);
262 263 264
	if (ret)
		return ret;

265 266 267 268
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
269 270 271 272 273 274 275
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
276
		flags |= PIPE_CONTROL_CS_STALL;
277 278 279 280 281 282 283 284 285 286 287
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
288
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
289
	}
290

291
	ret = intel_ring_begin(req, 4);
292 293 294
	if (ret)
		return ret;

295
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
296 297
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
298
	intel_ring_emit(ring, 0);
299 300 301 302 303
	intel_ring_advance(ring);

	return 0;
}

304
static int
305
gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
306
{
307
	struct intel_engine_cs *ring = req->ring;
308 309
	int ret;

310
	ret = intel_ring_begin(req, 4);
311 312 313 314 315 316 317 318 319 320 321 322 323
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

324
static int
325
gen7_render_ring_flush(struct drm_i915_gem_request *req,
326 327
		       u32 invalidate_domains, u32 flush_domains)
{
328
	struct intel_engine_cs *ring = req->ring;
329
	u32 flags = 0;
330
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
331 332
	int ret;

333 334 335 336 337 338 339 340 341 342
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

343 344 345 346 347 348 349 350 351 352 353 354 355 356 357
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
358
		flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
359 360 361 362
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
363
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
364

365 366
		flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;

367 368 369
		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
370
		gen7_render_ring_cs_stall_wa(req);
371 372
	}

373
	ret = intel_ring_begin(req, 4);
374 375 376 377 378
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
379
	intel_ring_emit(ring, scratch_addr);
380 381 382 383 384 385
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

386
static int
387
gen8_emit_pipe_control(struct drm_i915_gem_request *req,
388 389
		       u32 flags, u32 scratch_addr)
{
390
	struct intel_engine_cs *ring = req->ring;
391 392
	int ret;

393
	ret = intel_ring_begin(req, 6);
394 395 396 397 398 399 400 401 402 403 404 405 406 407
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

B
Ben Widawsky 已提交
408
static int
409
gen8_render_ring_flush(struct drm_i915_gem_request *req,
B
Ben Widawsky 已提交
410 411 412
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
413
	u32 scratch_addr = req->ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
414
	int ret;
B
Ben Widawsky 已提交
415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
431 432

		/* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
433
		ret = gen8_emit_pipe_control(req,
434 435 436 437 438
					     PIPE_CONTROL_CS_STALL |
					     PIPE_CONTROL_STALL_AT_SCOREBOARD,
					     0);
		if (ret)
			return ret;
B
Ben Widawsky 已提交
439 440
	}

441
	return gen8_emit_pipe_control(req, flags, scratch_addr);
B
Ben Widawsky 已提交
442 443
}

444
static void ring_write_tail(struct intel_engine_cs *ring,
445
			    u32 value)
446
{
447
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
448
	I915_WRITE_TAIL(ring, value);
449 450
}

451
u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
452
{
453
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
454
	u64 acthd;
455

456 457 458 459 460 461 462 463 464
	if (INTEL_INFO(ring->dev)->gen >= 8)
		acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
					 RING_ACTHD_UDW(ring->mmio_base));
	else if (INTEL_INFO(ring->dev)->gen >= 4)
		acthd = I915_READ(RING_ACTHD(ring->mmio_base));
	else
		acthd = I915_READ(ACTHD);

	return acthd;
465 466
}

467
static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
468 469 470 471 472 473 474 475 476 477
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539
static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
		case RCS:
			mmio = RENDER_HWS_PGA_GEN7;
			break;
		case BCS:
			mmio = BLT_HWS_PGA_GEN7;
			break;
		/*
		 * VCS2 actually doesn't exist on Gen7. Only shut up
		 * gcc switch check warning
		 */
		case VCS2:
		case VCS:
			mmio = BSD_HWS_PGA_GEN7;
			break;
		case VECS:
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
		/* XXX: gen8 returns to sanity */
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);

	/*
	 * Flush the TLB for this page
	 *
	 * FIXME: These two bits have disappeared on gen8, so a question
	 * arises: do we still need this and if so how should we go about
	 * invalidating the TLB?
	 */
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
		u32 reg = RING_INSTPM(ring->mmio_base);

		/* ring should be idle before issuing a sync flush*/
		WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);

		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
				  ring->name);
	}
}

540
static bool stop_ring(struct intel_engine_cs *ring)
541
{
542
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
543

544 545
	if (!IS_GEN2(ring->dev)) {
		I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
546 547
		if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
			DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
548 549 550 551 552 553
			/* Sometimes we observe that the idle flag is not
			 * set even though the ring is empty. So double
			 * check before giving up.
			 */
			if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
				return false;
554 555
		}
	}
556

557
	I915_WRITE_CTL(ring, 0);
558
	I915_WRITE_HEAD(ring, 0);
559
	ring->write_tail(ring, 0);
560

561 562 563 564
	if (!IS_GEN2(ring->dev)) {
		(void)I915_READ_CTL(ring);
		I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
	}
565

566 567
	return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
}
568

569
static int init_ring_common(struct intel_engine_cs *ring)
570 571 572
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
573 574
	struct intel_ringbuffer *ringbuf = ring->buffer;
	struct drm_i915_gem_object *obj = ringbuf->obj;
575 576
	int ret = 0;

577
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
578 579 580

	if (!stop_ring(ring)) {
		/* G45 ring initialization often fails to reset head to zero */
581 582 583 584 585 586 587
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
588

589
		if (!stop_ring(ring)) {
590 591 592 593 594 595 596
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
597 598
			ret = -EIO;
			goto out;
599
		}
600 601
	}

602 603 604 605 606
	if (I915_NEED_GFX_HWS(dev))
		intel_ring_setup_status_page(ring);
	else
		ring_setup_phys_status_page(ring);

607 608 609
	/* Enforce ordering by reading HEAD register back */
	I915_READ_HEAD(ring);

610 611 612 613
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
614
	I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
615 616 617 618 619 620 621 622

	/* WaClearRingBufHeadRegAtInit:ctg,elk */
	if (I915_READ_HEAD(ring))
		DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
			  ring->name, I915_READ_HEAD(ring));
	I915_WRITE_HEAD(ring, 0);
	(void)I915_READ_HEAD(ring);

623
	I915_WRITE_CTL(ring,
624
			((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
625
			| RING_VALID);
626 627

	/* If the head is still not zero, the ring is dead */
628
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
629
		     I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
630
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
631
		DRM_ERROR("%s initialization failed "
632 633 634 635 636
			  "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
			  ring->name,
			  I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
			  I915_READ_HEAD(ring), I915_READ_TAIL(ring),
			  I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
637 638
		ret = -EIO;
		goto out;
639 640
	}

641
	ringbuf->last_retired_head = -1;
642 643
	ringbuf->head = I915_READ_HEAD(ring);
	ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
644
	intel_ring_update_space(ringbuf);
645

646 647
	memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));

648
out:
649
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
650 651

	return ret;
652 653
}

654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672
void
intel_fini_pipe_control(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;

	if (ring->scratch.obj == NULL)
		return;

	if (INTEL_INFO(dev)->gen >= 5) {
		kunmap(sg_page(ring->scratch.obj->pages->sgl));
		i915_gem_object_ggtt_unpin(ring->scratch.obj);
	}

	drm_gem_object_unreference(&ring->scratch.obj->base);
	ring->scratch.obj = NULL;
}

int
intel_init_pipe_control(struct intel_engine_cs *ring)
673 674 675
{
	int ret;

676
	WARN_ON(ring->scratch.obj);
677

678 679
	ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
	if (ring->scratch.obj == NULL) {
680 681 682 683
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
684

685 686 687
	ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
688

689
	ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
690 691 692
	if (ret)
		goto err_unref;

693 694 695
	ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
	ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
	if (ring->scratch.cpu_page == NULL) {
696
		ret = -ENOMEM;
697
		goto err_unpin;
698
	}
699

700
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
701
			 ring->name, ring->scratch.gtt_offset);
702 703 704
	return 0;

err_unpin:
B
Ben Widawsky 已提交
705
	i915_gem_object_ggtt_unpin(ring->scratch.obj);
706
err_unref:
707
	drm_gem_object_unreference(&ring->scratch.obj->base);
708 709 710 711
err:
	return ret;
}

712
static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
713
{
714
	int ret, i;
715
	struct intel_engine_cs *ring = req->ring;
716 717
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
718
	struct i915_workarounds *w = &dev_priv->workarounds;
719

720
	if (WARN_ON_ONCE(w->count == 0))
721
		return 0;
722

723
	ring->gpu_caches_dirty = true;
724
	ret = intel_ring_flush_all_caches(req);
725 726
	if (ret)
		return ret;
727

728
	ret = intel_ring_begin(req, (w->count * 2 + 2));
729 730 731
	if (ret)
		return ret;

732
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
733 734 735 736
	for (i = 0; i < w->count; i++) {
		intel_ring_emit(ring, w->reg[i].addr);
		intel_ring_emit(ring, w->reg[i].value);
	}
737
	intel_ring_emit(ring, MI_NOOP);
738 739 740 741

	intel_ring_advance(ring);

	ring->gpu_caches_dirty = true;
742
	ret = intel_ring_flush_all_caches(req);
743 744
	if (ret)
		return ret;
745

746
	DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
747

748
	return 0;
749 750
}

751
static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
752 753 754
{
	int ret;

755
	ret = intel_ring_workarounds_emit(req);
756 757 758
	if (ret != 0)
		return ret;

759
	ret = i915_gem_render_state_init(req);
760 761 762 763 764 765
	if (ret)
		DRM_ERROR("init render state: %d\n", ret);

	return ret;
}

766
static int wa_add(struct drm_i915_private *dev_priv,
767
		  const u32 addr, const u32 mask, const u32 val)
768 769 770 771 772 773 774 775 776 777 778 779 780
{
	const u32 idx = dev_priv->workarounds.count;

	if (WARN_ON(idx >= I915_MAX_WA_REGS))
		return -ENOSPC;

	dev_priv->workarounds.reg[idx].addr = addr;
	dev_priv->workarounds.reg[idx].value = val;
	dev_priv->workarounds.reg[idx].mask = mask;

	dev_priv->workarounds.count++;

	return 0;
781 782
}

783
#define WA_REG(addr, mask, val) do { \
784
		const int r = wa_add(dev_priv, (addr), (mask), (val)); \
785 786
		if (r) \
			return r; \
787
	} while (0)
788 789

#define WA_SET_BIT_MASKED(addr, mask) \
790
	WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
791 792

#define WA_CLR_BIT_MASKED(addr, mask) \
793
	WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
794

795
#define WA_SET_FIELD_MASKED(addr, mask, value) \
796
	WA_REG(addr, mask, _MASKED_FIELD(mask, value))
797

798 799
#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
800

801
#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
802

803
static int bdw_init_workarounds(struct intel_engine_cs *ring)
804
{
805 806
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
807

808 809
	WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);

810 811 812
	/* WaDisableAsyncFlipPerfMode:bdw */
	WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);

813
	/* WaDisablePartialInstShootdown:bdw */
814
	/* WaDisableThreadStallDopClockGating:bdw (pre-production) */
815 816 817
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
			  STALL_DOP_GATING_DISABLE);
818

819
	/* WaDisableDopClockGating:bdw */
820 821
	WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
			  DOP_CLOCK_GATING_DISABLE);
822

823 824
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
			  GEN8_SAMPLER_POWER_BYPASS_DIS);
825 826 827 828 829

	/* Use Force Non-Coherent whenever executing a 3D context. This is a
	 * workaround for for a possible hang in the unlikely event a TLB
	 * invalidation occurs during a PSD flush.
	 */
830
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
831
			  /* WaForceEnableNonCoherent:bdw */
832
			  HDC_FORCE_NON_COHERENT |
833 834 835
			  /* WaForceContextSaveRestoreNonCoherent:bdw */
			  HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
			  /* WaHdcDisableFetchWhenMasked:bdw */
836
			  HDC_DONOT_FETCH_MEM_WHEN_MASKED |
837
			  /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
838
			  (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
839

840 841 842 843 844 845 846 847 848 849
	/* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
	 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
	 *  polygons in the same 8x4 pixel/sample area to be processed without
	 *  stalling waiting for the earlier ones to write to Hierarchical Z
	 *  buffer."
	 *
	 * This optimization is off by default for Broadwell; turn it on.
	 */
	WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);

850
	/* Wa4x4STCOptimizationDisable:bdw */
851 852
	WA_SET_BIT_MASKED(CACHE_MODE_1,
			  GEN8_4x4_STC_OPTIMIZATION_DISABLE);
853 854 855 856 857 858 859 860 861

	/*
	 * BSpec recommends 8x4 when MSAA is used,
	 * however in practice 16x4 seems fastest.
	 *
	 * Note that PS/WM thread counts depend on the WIZ hashing
	 * disable bit, which we don't touch here, but it's good
	 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
	 */
862 863 864
	WA_SET_FIELD_MASKED(GEN7_GT_MODE,
			    GEN6_WIZ_HASHING_MASK,
			    GEN6_WIZ_HASHING_16x4);
865

866 867 868
	return 0;
}

869 870 871 872 873
static int chv_init_workarounds(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

874 875
	WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);

876 877 878
	/* WaDisableAsyncFlipPerfMode:chv */
	WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);

879 880
	/* WaDisablePartialInstShootdown:chv */
	/* WaDisableThreadStallDopClockGating:chv */
881
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
882 883
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
			  STALL_DOP_GATING_DISABLE);
884

885 886 887 888 889 890 891 892 893 894
	/* Use Force Non-Coherent whenever executing a 3D context. This is a
	 * workaround for a possible hang in the unlikely event a TLB
	 * invalidation occurs during a PSD flush.
	 */
	/* WaForceEnableNonCoherent:chv */
	/* WaHdcDisableFetchWhenMasked:chv */
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
			  HDC_FORCE_NON_COHERENT |
			  HDC_DONOT_FETCH_MEM_WHEN_MASKED);

895 896 897 898 899
	/* According to the CACHE_MODE_0 default value documentation, some
	 * CHV platforms disable this optimization by default.  Turn it on.
	 */
	WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);

900 901 902 903
	/* Wa4x4STCOptimizationDisable:chv */
	WA_SET_BIT_MASKED(CACHE_MODE_1,
			  GEN8_4x4_STC_OPTIMIZATION_DISABLE);

904 905 906
	/* Improve HiZ throughput on CHV. */
	WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);

907 908 909 910 911 912 913 914 915 916 917 918
	/*
	 * BSpec recommends 8x4 when MSAA is used,
	 * however in practice 16x4 seems fastest.
	 *
	 * Note that PS/WM thread counts depend on the WIZ hashing
	 * disable bit, which we don't touch here, but it's good
	 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
	 */
	WA_SET_FIELD_MASKED(GEN7_GT_MODE,
			    GEN6_WIZ_HASHING_MASK,
			    GEN6_WIZ_HASHING_16x4);

919 920 921
	return 0;
}

922 923
static int gen9_init_workarounds(struct intel_engine_cs *ring)
{
924 925
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
926
	uint32_t tmp;
927

928
	/* WaDisablePartialInstShootdown:skl,bxt */
929 930 931
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);

932
	/* Syncing dependencies between camera and graphics:skl,bxt */
933 934 935
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
			  GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);

936 937 938 939
	if ((IS_SKYLAKE(dev) && (INTEL_REVID(dev) == SKL_REVID_A0 ||
	    INTEL_REVID(dev) == SKL_REVID_B0)) ||
	    (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
		/* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
940 941
		WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
				  GEN9_DG_MIRROR_FIX_ENABLE);
942 943
	}

944 945 946
	if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0) ||
	    (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
		/* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
947 948
		WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
				  GEN9_RHWO_OPTIMIZATION_DISABLE);
949 950 951 952 953
		/*
		 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
		 * but we do that in per ctx batchbuffer as there is an issue
		 * with this register not getting restored on ctx restore
		 */
954 955
	}

956 957 958
	if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) >= SKL_REVID_C0) ||
	    IS_BROXTON(dev)) {
		/* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
959 960 961 962
		WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
				  GEN9_ENABLE_YV12_BUGFIX);
	}

963
	/* Wa4x4STCOptimizationDisable:skl,bxt */
964
	/* WaDisablePartialResolveInVc:skl,bxt */
965 966
	WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
					 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
967

968
	/* WaCcsTlbPrefetchDisable:skl,bxt */
969 970 971
	WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
			  GEN9_CCS_TLB_PREFETCH_ENABLE);

972 973 974
	/* WaDisableMaskBasedCammingInRCC:skl,bxt */
	if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_C0) ||
	    (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0))
975 976 977
		WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
				  PIXEL_MASK_CAMMING_DISABLE);

978 979 980 981 982 983 984
	/* WaForceContextSaveRestoreNonCoherent:skl,bxt */
	tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
	if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_F0) ||
	    (IS_BROXTON(dev) && INTEL_REVID(dev) >= BXT_REVID_B0))
		tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
	WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);

985 986 987 988 989 990 991
	/* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt */
	if (IS_SKYLAKE(dev) ||
	    (IS_BROXTON(dev) && INTEL_REVID(dev) <= BXT_REVID_B0)) {
		WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
				  GEN8_SAMPLER_POWER_BYPASS_DIS);
	}

992 993 994
	/* WaDisableSTUnitPowerOptimization:skl,bxt */
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);

995 996 997
	return 0;
}

998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
static int skl_tune_iz_hashing(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u8 vals[3] = { 0, 0, 0 };
	unsigned int i;

	for (i = 0; i < 3; i++) {
		u8 ss;

		/*
		 * Only consider slices where one, and only one, subslice has 7
		 * EUs
		 */
		if (hweight8(dev_priv->info.subslice_7eu[i]) != 1)
			continue;

		/*
		 * subslice_7eu[i] != 0 (because of the check above) and
		 * ss_max == 4 (maximum number of subslices possible per slice)
		 *
		 * ->    0 <= ss <= 3;
		 */
		ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
		vals[i] = 3 - ss;
	}

	if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
		return 0;

	/* Tune IZ hashing. See intel_device_info_runtime_init() */
	WA_SET_FIELD_MASKED(GEN7_GT_MODE,
			    GEN9_IZ_HASHING_MASK(2) |
			    GEN9_IZ_HASHING_MASK(1) |
			    GEN9_IZ_HASHING_MASK(0),
			    GEN9_IZ_HASHING(2, vals[2]) |
			    GEN9_IZ_HASHING(1, vals[1]) |
			    GEN9_IZ_HASHING(0, vals[0]));

	return 0;
}


1041 1042
static int skl_init_workarounds(struct intel_engine_cs *ring)
{
1043
	int ret;
1044 1045 1046
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1047 1048 1049
	ret = gen9_init_workarounds(ring);
	if (ret)
		return ret;
1050

1051 1052 1053 1054 1055
	/* WaDisablePowerCompilerClockGating:skl */
	if (INTEL_REVID(dev) == SKL_REVID_B0)
		WA_SET_BIT_MASKED(HIZ_CHICKEN,
				  BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);

1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066
	if (INTEL_REVID(dev) <= SKL_REVID_D0) {
		/*
		 *Use Force Non-Coherent whenever executing a 3D context. This
		 * is a workaround for a possible hang in the unlikely event
		 * a TLB invalidation occurs during a PSD flush.
		 */
		/* WaForceEnableNonCoherent:skl */
		WA_SET_BIT_MASKED(HDC_CHICKEN0,
				  HDC_FORCE_NON_COHERENT);
	}

1067 1068 1069 1070 1071 1072 1073
	if (INTEL_REVID(dev) == SKL_REVID_C0 ||
	    INTEL_REVID(dev) == SKL_REVID_D0)
		/* WaBarrierPerformanceFixDisable:skl */
		WA_SET_BIT_MASKED(HDC_CHICKEN0,
				  HDC_FENCE_DEST_SLM_DISABLE |
				  HDC_BARRIER_PERFORMANCE_DISABLE);

1074 1075 1076 1077 1078 1079 1080
	/* WaDisableSbeCacheDispatchPortSharing:skl */
	if (INTEL_REVID(dev) <= SKL_REVID_F0) {
		WA_SET_BIT_MASKED(
			GEN7_HALF_SLICE_CHICKEN1,
			GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
	}

1081
	return skl_tune_iz_hashing(ring);
1082 1083
}

1084 1085
static int bxt_init_workarounds(struct intel_engine_cs *ring)
{
1086
	int ret;
1087 1088 1089
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1090 1091 1092
	ret = gen9_init_workarounds(ring);
	if (ret)
		return ret;
1093

1094 1095 1096 1097
	/* WaDisableThreadStallDopClockGating:bxt */
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
			  STALL_DOP_GATING_DISABLE);

1098 1099 1100 1101 1102 1103 1104
	/* WaDisableSbeCacheDispatchPortSharing:bxt */
	if (INTEL_REVID(dev) <= BXT_REVID_B0) {
		WA_SET_BIT_MASKED(
			GEN7_HALF_SLICE_CHICKEN1,
			GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
	}

1105 1106 1107
	return 0;
}

1108
int init_workarounds_ring(struct intel_engine_cs *ring)
1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	WARN_ON(ring->id != RCS);

	dev_priv->workarounds.count = 0;

	if (IS_BROADWELL(dev))
		return bdw_init_workarounds(ring);

	if (IS_CHERRYVIEW(dev))
		return chv_init_workarounds(ring);
1122

1123 1124
	if (IS_SKYLAKE(dev))
		return skl_init_workarounds(ring);
1125 1126 1127

	if (IS_BROXTON(dev))
		return bxt_init_workarounds(ring);
1128

1129 1130 1131
	return 0;
}

1132
static int init_render_ring(struct intel_engine_cs *ring)
1133
{
1134
	struct drm_device *dev = ring->dev;
1135
	struct drm_i915_private *dev_priv = dev->dev_private;
1136
	int ret = init_ring_common(ring);
1137 1138
	if (ret)
		return ret;
1139

1140 1141
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
	if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
1142
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
1143 1144 1145 1146

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
1147
	 *
1148
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
1149
	 */
1150
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
1151 1152
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

1153
	/* Required for the hardware to program scanline values for waiting */
1154
	/* WaEnableFlushTlbInvalidationMode:snb */
1155 1156
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
1157
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
1158

1159
	/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
1160 1161
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
1162
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
1163
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
1164

1165
	if (IS_GEN6(dev)) {
1166 1167 1168 1169 1170 1171
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
1172
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
1173 1174
	}

1175
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
1176
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1177

1178
	if (HAS_L3_DPF(dev))
1179
		I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1180

1181
	return init_workarounds_ring(ring);
1182 1183
}

1184
static void render_ring_cleanup(struct intel_engine_cs *ring)
1185
{
1186
	struct drm_device *dev = ring->dev;
1187 1188 1189 1190 1191 1192 1193
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (dev_priv->semaphore_obj) {
		i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
		drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
		dev_priv->semaphore_obj = NULL;
	}
1194

1195
	intel_fini_pipe_control(ring);
1196 1197
}

1198
static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
1199 1200 1201
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 8
1202
	struct intel_engine_cs *signaller = signaller_req->ring;
1203 1204 1205 1206 1207 1208 1209 1210 1211
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

1212
	ret = intel_ring_begin(signaller_req, num_dwords);
1213 1214 1215 1216
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
1217
		u32 seqno;
1218 1219 1220 1221
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

1222
		seqno = i915_gem_request_get_seqno(signaller_req);
1223 1224 1225 1226 1227 1228
		intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
		intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
					   PIPE_CONTROL_QW_WRITE |
					   PIPE_CONTROL_FLUSH_ENABLE);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset));
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
1229
		intel_ring_emit(signaller, seqno);
1230 1231 1232 1233 1234 1235 1236 1237 1238
		intel_ring_emit(signaller, 0);
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

1239
static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
1240 1241 1242
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 6
1243
	struct intel_engine_cs *signaller = signaller_req->ring;
1244 1245 1246 1247 1248 1249 1250 1251 1252
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

1253
	ret = intel_ring_begin(signaller_req, num_dwords);
1254 1255 1256 1257
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
1258
		u32 seqno;
1259 1260 1261 1262
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

1263
		seqno = i915_gem_request_get_seqno(signaller_req);
1264 1265 1266 1267 1268
		intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
					   MI_FLUSH_DW_OP_STOREDW);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
					   MI_FLUSH_DW_USE_GTT);
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
1269
		intel_ring_emit(signaller, seqno);
1270 1271 1272 1273 1274 1275 1276 1277
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

1278
static int gen6_signal(struct drm_i915_gem_request *signaller_req,
1279
		       unsigned int num_dwords)
1280
{
1281
	struct intel_engine_cs *signaller = signaller_req->ring;
1282 1283
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1284
	struct intel_engine_cs *useless;
1285
	int i, ret, num_rings;
1286

1287 1288 1289 1290
#define MBOX_UPDATE_DWORDS 3
	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
#undef MBOX_UPDATE_DWORDS
1291

1292
	ret = intel_ring_begin(signaller_req, num_dwords);
1293 1294 1295
	if (ret)
		return ret;

1296 1297 1298
	for_each_ring(useless, dev_priv, i) {
		u32 mbox_reg = signaller->semaphore.mbox.signal[i];
		if (mbox_reg != GEN6_NOSYNC) {
1299
			u32 seqno = i915_gem_request_get_seqno(signaller_req);
1300 1301
			intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
			intel_ring_emit(signaller, mbox_reg);
1302
			intel_ring_emit(signaller, seqno);
1303 1304
		}
	}
1305

1306 1307 1308 1309
	/* If num_dwords was rounded, make sure the tail pointer is correct */
	if (num_rings % 2 == 0)
		intel_ring_emit(signaller, MI_NOOP);

1310
	return 0;
1311 1312
}

1313 1314
/**
 * gen6_add_request - Update the semaphore mailbox registers
1315 1316
 *
 * @request - request to write to the ring
1317 1318 1319 1320
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
1321
static int
1322
gen6_add_request(struct drm_i915_gem_request *req)
1323
{
1324
	struct intel_engine_cs *ring = req->ring;
1325
	int ret;
1326

B
Ben Widawsky 已提交
1327
	if (ring->semaphore.signal)
1328
		ret = ring->semaphore.signal(req, 4);
B
Ben Widawsky 已提交
1329
	else
1330
		ret = intel_ring_begin(req, 4);
B
Ben Widawsky 已提交
1331

1332 1333 1334 1335 1336
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1337
	intel_ring_emit(ring, i915_gem_request_get_seqno(req));
1338
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1339
	__intel_ring_advance(ring);
1340 1341 1342 1343

	return 0;
}

1344 1345 1346 1347 1348 1349 1350
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

1351 1352 1353 1354 1355 1356 1357
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
1358 1359

static int
1360
gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
1361 1362 1363
	       struct intel_engine_cs *signaller,
	       u32 seqno)
{
1364
	struct intel_engine_cs *waiter = waiter_req->ring;
1365 1366 1367
	struct drm_i915_private *dev_priv = waiter->dev->dev_private;
	int ret;

1368
	ret = intel_ring_begin(waiter_req, 4);
1369 1370 1371 1372 1373
	if (ret)
		return ret;

	intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
				MI_SEMAPHORE_GLOBAL_GTT |
B
Ben Widawsky 已提交
1374
				MI_SEMAPHORE_POLL |
1375 1376 1377 1378 1379 1380 1381 1382 1383 1384
				MI_SEMAPHORE_SAD_GTE_SDD);
	intel_ring_emit(waiter, seqno);
	intel_ring_emit(waiter,
			lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_emit(waiter,
			upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_advance(waiter);
	return 0;
}

1385
static int
1386
gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
1387
	       struct intel_engine_cs *signaller,
1388
	       u32 seqno)
1389
{
1390
	struct intel_engine_cs *waiter = waiter_req->ring;
1391 1392 1393
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
1394 1395
	u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
	int ret;
1396

1397 1398 1399 1400 1401 1402
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

1403
	WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
1404

1405
	ret = intel_ring_begin(waiter_req, 4);
1406 1407 1408
	if (ret)
		return ret;

1409 1410
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
1411
		intel_ring_emit(waiter, dw1 | wait_mbox);
1412 1413 1414 1415 1416 1417 1418 1419 1420
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
1421
	intel_ring_advance(waiter);
1422 1423 1424 1425

	return 0;
}

1426 1427
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
1428 1429
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
1430 1431 1432 1433 1434 1435
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
1436
pc_render_add_request(struct drm_i915_gem_request *req)
1437
{
1438
	struct intel_engine_cs *ring = req->ring;
1439
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
1440 1441 1442 1443 1444 1445 1446 1447 1448 1449
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
1450
	ret = intel_ring_begin(req, 32);
1451 1452 1453
	if (ret)
		return ret;

1454
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1455 1456
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
1457
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1458
	intel_ring_emit(ring, i915_gem_request_get_seqno(req));
1459 1460
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1461
	scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
1462
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1463
	scratch_addr += 2 * CACHELINE_BYTES;
1464
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1465
	scratch_addr += 2 * CACHELINE_BYTES;
1466
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1467
	scratch_addr += 2 * CACHELINE_BYTES;
1468
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1469
	scratch_addr += 2 * CACHELINE_BYTES;
1470
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1471

1472
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1473 1474
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
1475
			PIPE_CONTROL_NOTIFY);
1476
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1477
	intel_ring_emit(ring, i915_gem_request_get_seqno(req));
1478
	intel_ring_emit(ring, 0);
1479
	__intel_ring_advance(ring);
1480 1481 1482 1483

	return 0;
}

1484
static u32
1485
gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1486 1487 1488 1489
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
1490 1491 1492 1493 1494
	if (!lazy_coherency) {
		struct drm_i915_private *dev_priv = ring->dev->dev_private;
		POSTING_READ(RING_ACTHD(ring->mmio_base));
	}

1495 1496 1497
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

1498
static u32
1499
ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1500
{
1501 1502 1503
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
1504
static void
1505
ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1506 1507 1508 1509
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

1510
static u32
1511
pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1512
{
1513
	return ring->scratch.cpu_page[0];
1514 1515
}

M
Mika Kuoppala 已提交
1516
static void
1517
pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1518
{
1519
	ring->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
1520 1521
}

1522
static bool
1523
gen5_ring_get_irq(struct intel_engine_cs *ring)
1524 1525
{
	struct drm_device *dev = ring->dev;
1526
	struct drm_i915_private *dev_priv = dev->dev_private;
1527
	unsigned long flags;
1528

1529
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1530 1531
		return false;

1532
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1533
	if (ring->irq_refcount++ == 0)
1534
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1535
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1536 1537 1538 1539 1540

	return true;
}

static void
1541
gen5_ring_put_irq(struct intel_engine_cs *ring)
1542 1543
{
	struct drm_device *dev = ring->dev;
1544
	struct drm_i915_private *dev_priv = dev->dev_private;
1545
	unsigned long flags;
1546

1547
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1548
	if (--ring->irq_refcount == 0)
1549
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1550
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1551 1552
}

1553
static bool
1554
i9xx_ring_get_irq(struct intel_engine_cs *ring)
1555
{
1556
	struct drm_device *dev = ring->dev;
1557
	struct drm_i915_private *dev_priv = dev->dev_private;
1558
	unsigned long flags;
1559

1560
	if (!intel_irqs_enabled(dev_priv))
1561 1562
		return false;

1563
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1564
	if (ring->irq_refcount++ == 0) {
1565 1566 1567 1568
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1569
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1570 1571

	return true;
1572 1573
}

1574
static void
1575
i9xx_ring_put_irq(struct intel_engine_cs *ring)
1576
{
1577
	struct drm_device *dev = ring->dev;
1578
	struct drm_i915_private *dev_priv = dev->dev_private;
1579
	unsigned long flags;
1580

1581
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1582
	if (--ring->irq_refcount == 0) {
1583 1584 1585 1586
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1587
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1588 1589
}

C
Chris Wilson 已提交
1590
static bool
1591
i8xx_ring_get_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1592 1593
{
	struct drm_device *dev = ring->dev;
1594
	struct drm_i915_private *dev_priv = dev->dev_private;
1595
	unsigned long flags;
C
Chris Wilson 已提交
1596

1597
	if (!intel_irqs_enabled(dev_priv))
C
Chris Wilson 已提交
1598 1599
		return false;

1600
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1601
	if (ring->irq_refcount++ == 0) {
C
Chris Wilson 已提交
1602 1603 1604 1605
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1606
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1607 1608 1609 1610 1611

	return true;
}

static void
1612
i8xx_ring_put_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1613 1614
{
	struct drm_device *dev = ring->dev;
1615
	struct drm_i915_private *dev_priv = dev->dev_private;
1616
	unsigned long flags;
C
Chris Wilson 已提交
1617

1618
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1619
	if (--ring->irq_refcount == 0) {
C
Chris Wilson 已提交
1620 1621 1622 1623
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1624
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1625 1626
}

1627
static int
1628
bsd_ring_flush(struct drm_i915_gem_request *req,
1629 1630
	       u32     invalidate_domains,
	       u32     flush_domains)
1631
{
1632
	struct intel_engine_cs *ring = req->ring;
1633 1634
	int ret;

1635
	ret = intel_ring_begin(req, 2);
1636 1637 1638 1639 1640 1641 1642
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
1643 1644
}

1645
static int
1646
i9xx_add_request(struct drm_i915_gem_request *req)
1647
{
1648
	struct intel_engine_cs *ring = req->ring;
1649 1650
	int ret;

1651
	ret = intel_ring_begin(req, 4);
1652 1653
	if (ret)
		return ret;
1654

1655 1656
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1657
	intel_ring_emit(ring, i915_gem_request_get_seqno(req));
1658
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1659
	__intel_ring_advance(ring);
1660

1661
	return 0;
1662 1663
}

1664
static bool
1665
gen6_ring_get_irq(struct intel_engine_cs *ring)
1666 1667
{
	struct drm_device *dev = ring->dev;
1668
	struct drm_i915_private *dev_priv = dev->dev_private;
1669
	unsigned long flags;
1670

1671 1672
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return false;
1673

1674
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1675
	if (ring->irq_refcount++ == 0) {
1676
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1677 1678
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
1679
					 GT_PARITY_ERROR(dev)));
1680 1681
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1682
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1683
	}
1684
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1685 1686 1687 1688 1689

	return true;
}

static void
1690
gen6_ring_put_irq(struct intel_engine_cs *ring)
1691 1692
{
	struct drm_device *dev = ring->dev;
1693
	struct drm_i915_private *dev_priv = dev->dev_private;
1694
	unsigned long flags;
1695

1696
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1697
	if (--ring->irq_refcount == 0) {
1698
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1699
			I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1700 1701
		else
			I915_WRITE_IMR(ring, ~0);
1702
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1703
	}
1704
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1705 1706
}

B
Ben Widawsky 已提交
1707
static bool
1708
hsw_vebox_get_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1709 1710 1711 1712 1713
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1714
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
B
Ben Widawsky 已提交
1715 1716
		return false;

1717
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1718
	if (ring->irq_refcount++ == 0) {
B
Ben Widawsky 已提交
1719
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1720
		gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1721
	}
1722
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1723 1724 1725 1726 1727

	return true;
}

static void
1728
hsw_vebox_put_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1729 1730 1731 1732 1733
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1734
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1735
	if (--ring->irq_refcount == 0) {
B
Ben Widawsky 已提交
1736
		I915_WRITE_IMR(ring, ~0);
1737
		gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1738
	}
1739
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1740 1741
}

1742
static bool
1743
gen8_ring_get_irq(struct intel_engine_cs *ring)
1744 1745 1746 1747 1748
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1749
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (ring->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
1769
gen8_ring_put_irq(struct intel_engine_cs *ring)
1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (--ring->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
			I915_WRITE_IMR(ring, ~0);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1788
static int
1789
i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
B
Ben Widawsky 已提交
1790
			 u64 offset, u32 length,
1791
			 unsigned dispatch_flags)
1792
{
1793
	struct intel_engine_cs *ring = req->ring;
1794
	int ret;
1795

1796
	ret = intel_ring_begin(req, 2);
1797 1798 1799
	if (ret)
		return ret;

1800
	intel_ring_emit(ring,
1801 1802
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1803 1804
			(dispatch_flags & I915_DISPATCH_SECURE ?
			 0 : MI_BATCH_NON_SECURE_I965));
1805
	intel_ring_emit(ring, offset);
1806 1807
	intel_ring_advance(ring);

1808 1809 1810
	return 0;
}

1811 1812
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1813 1814
#define I830_TLB_ENTRIES (2)
#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
1815
static int
1816
i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
1817 1818
			 u64 offset, u32 len,
			 unsigned dispatch_flags)
1819
{
1820
	struct intel_engine_cs *ring = req->ring;
1821
	u32 cs_offset = ring->scratch.gtt_offset;
1822
	int ret;
1823

1824
	ret = intel_ring_begin(req, 6);
1825 1826
	if (ret)
		return ret;
1827

1828 1829 1830 1831 1832 1833 1834 1835
	/* Evict the invalid PTE TLBs */
	intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
	intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
	intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
	intel_ring_emit(ring, cs_offset);
	intel_ring_emit(ring, 0xdeadbeef);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1836

1837
	if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
1838 1839 1840
		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

1841
		ret = intel_ring_begin(req, 6 + 2);
1842 1843
		if (ret)
			return ret;
1844 1845 1846 1847 1848 1849 1850

		/* Blit the batch (which has now all relocs applied) to the
		 * stable batch scratch bo area (so that the CS never
		 * stumbles over its tlb invalidation bug) ...
		 */
		intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
1851
		intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
1852 1853 1854
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
1855

1856
		intel_ring_emit(ring, MI_FLUSH);
1857 1858
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
1859 1860

		/* ... and execute it. */
1861
		offset = cs_offset;
1862
	}
1863

1864
	ret = intel_ring_begin(req, 4);
1865 1866 1867 1868
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_BATCH_BUFFER);
1869 1870
	intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
					0 : MI_BATCH_NON_SECURE));
1871 1872 1873 1874
	intel_ring_emit(ring, offset + len - 8);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

1875 1876 1877 1878
	return 0;
}

static int
1879
i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
B
Ben Widawsky 已提交
1880
			 u64 offset, u32 len,
1881
			 unsigned dispatch_flags)
1882
{
1883
	struct intel_engine_cs *ring = req->ring;
1884 1885
	int ret;

1886
	ret = intel_ring_begin(req, 2);
1887 1888 1889
	if (ret)
		return ret;

1890
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1891 1892
	intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
					0 : MI_BATCH_NON_SECURE));
1893
	intel_ring_advance(ring);
1894 1895 1896 1897

	return 0;
}

1898
static void cleanup_status_page(struct intel_engine_cs *ring)
1899
{
1900
	struct drm_i915_gem_object *obj;
1901

1902 1903
	obj = ring->status_page.obj;
	if (obj == NULL)
1904 1905
		return;

1906
	kunmap(sg_page(obj->pages->sgl));
B
Ben Widawsky 已提交
1907
	i915_gem_object_ggtt_unpin(obj);
1908
	drm_gem_object_unreference(&obj->base);
1909
	ring->status_page.obj = NULL;
1910 1911
}

1912
static int init_status_page(struct intel_engine_cs *ring)
1913
{
1914
	struct drm_i915_gem_object *obj;
1915

1916
	if ((obj = ring->status_page.obj) == NULL) {
1917
		unsigned flags;
1918
		int ret;
1919

1920 1921 1922 1923 1924
		obj = i915_gem_alloc_object(ring->dev, 4096);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate status page\n");
			return -ENOMEM;
		}
1925

1926 1927 1928 1929
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
		if (ret)
			goto err_unref;

1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943
		flags = 0;
		if (!HAS_LLC(ring->dev))
			/* On g33, we cannot place HWS above 256MiB, so
			 * restrict its pinning to the low mappable arena.
			 * Though this restriction is not documented for
			 * gen4, gen5, or byt, they also behave similarly
			 * and hang if the HWS is placed at the top of the
			 * GTT. To generalise, it appears that all !llc
			 * platforms have issues with us placing the HWS
			 * above the mappable region (even though we never
			 * actualy map it).
			 */
			flags |= PIN_MAPPABLE;
		ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
1944 1945 1946 1947 1948 1949 1950 1951
		if (ret) {
err_unref:
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

		ring->status_page.obj = obj;
	}
1952

1953
	ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
1954
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1955
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1956

1957 1958
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1959 1960 1961 1962

	return 0;
}

1963
static int init_phys_status_page(struct intel_engine_cs *ring)
1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1980
void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1981 1982
{
	iounmap(ringbuf->virtual_start);
1983
	ringbuf->virtual_start = NULL;
1984
	i915_gem_object_ggtt_unpin(ringbuf->obj);
1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013
}

int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
				     struct intel_ringbuffer *ringbuf)
{
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct drm_i915_gem_object *obj = ringbuf->obj;
	int ret;

	ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
	if (ret)
		return ret;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret) {
		i915_gem_object_ggtt_unpin(obj);
		return ret;
	}

	ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
			i915_gem_obj_ggtt_offset(obj), ringbuf->size);
	if (ringbuf->virtual_start == NULL) {
		i915_gem_object_ggtt_unpin(obj);
		return -EINVAL;
	}

	return 0;
}

2014
static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
2015
{
2016 2017 2018 2019
	drm_gem_object_unreference(&ringbuf->obj->base);
	ringbuf->obj = NULL;
}

2020 2021
static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
				      struct intel_ringbuffer *ringbuf)
2022
{
2023
	struct drm_i915_gem_object *obj;
2024

2025 2026
	obj = NULL;
	if (!HAS_LLC(dev))
2027
		obj = i915_gem_object_create_stolen(dev, ringbuf->size);
2028
	if (obj == NULL)
2029
		obj = i915_gem_alloc_object(dev, ringbuf->size);
2030 2031
	if (obj == NULL)
		return -ENOMEM;
2032

2033 2034 2035
	/* mark ring buffers as read-only from GPU side by default */
	obj->gt_ro = 1;

2036
	ringbuf->obj = obj;
2037

2038
	return 0;
2039 2040
}

2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082
struct intel_ringbuffer *
intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
{
	struct intel_ringbuffer *ring;
	int ret;

	ring = kzalloc(sizeof(*ring), GFP_KERNEL);
	if (ring == NULL)
		return ERR_PTR(-ENOMEM);

	ring->ring = engine;

	ring->size = size;
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = size;
	if (IS_I830(engine->dev) || IS_845G(engine->dev))
		ring->effective_size -= 2 * CACHELINE_BYTES;

	ring->last_retired_head = -1;
	intel_ring_update_space(ring);

	ret = intel_alloc_ringbuffer_obj(engine->dev, ring);
	if (ret) {
		DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
			  engine->name, ret);
		kfree(ring);
		return ERR_PTR(ret);
	}

	return ring;
}

void
intel_ringbuffer_free(struct intel_ringbuffer *ring)
{
	intel_destroy_ringbuffer_obj(ring);
	kfree(ring);
}

2083
static int intel_init_ring_buffer(struct drm_device *dev,
2084
				  struct intel_engine_cs *ring)
2085
{
2086
	struct intel_ringbuffer *ringbuf;
2087 2088
	int ret;

2089 2090
	WARN_ON(ring->buffer);

2091 2092 2093
	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
2094
	INIT_LIST_HEAD(&ring->execlist_queue);
2095
	i915_gem_batch_pool_init(dev, &ring->batch_pool);
2096
	memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
2097 2098 2099

	init_waitqueue_head(&ring->irq_queue);

2100 2101 2102 2103 2104
	ringbuf = intel_engine_create_ringbuffer(ring, 32 * PAGE_SIZE);
	if (IS_ERR(ringbuf))
		return PTR_ERR(ringbuf);
	ring->buffer = ringbuf;

2105 2106 2107
	if (I915_NEED_GFX_HWS(dev)) {
		ret = init_status_page(ring);
		if (ret)
2108
			goto error;
2109 2110 2111 2112
	} else {
		BUG_ON(ring->id != RCS);
		ret = init_phys_status_page(ring);
		if (ret)
2113
			goto error;
2114 2115
	}

2116 2117 2118 2119 2120 2121
	ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
	if (ret) {
		DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
				ring->name, ret);
		intel_destroy_ringbuffer_obj(ringbuf);
		goto error;
2122
	}
2123

2124 2125
	ret = i915_cmd_parser_init_ring(ring);
	if (ret)
2126 2127 2128
		goto error;

	return 0;
2129

2130
error:
2131
	intel_ringbuffer_free(ringbuf);
2132 2133
	ring->buffer = NULL;
	return ret;
2134 2135
}

2136
void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
2137
{
2138
	struct drm_i915_private *dev_priv;
2139

2140
	if (!intel_ring_initialized(ring))
2141 2142
		return;

2143 2144
	dev_priv = to_i915(ring->dev);

2145
	intel_stop_ring_buffer(ring);
2146
	WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
2147

2148 2149 2150
	intel_unpin_ringbuffer_obj(ring->buffer);
	intel_ringbuffer_free(ring->buffer);
	ring->buffer = NULL;
2151

Z
Zou Nan hai 已提交
2152 2153 2154
	if (ring->cleanup)
		ring->cleanup(ring);

2155
	cleanup_status_page(ring);
2156 2157

	i915_cmd_parser_fini_ring(ring);
2158
	i915_gem_batch_pool_fini(&ring->batch_pool);
2159 2160
}

2161
static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
2162
{
2163
	struct intel_ringbuffer *ringbuf = ring->buffer;
2164
	struct drm_i915_gem_request *request;
2165 2166
	unsigned space;
	int ret;
2167

2168 2169
	if (intel_ring_space(ringbuf) >= n)
		return 0;
2170

2171 2172 2173
	/* The whole point of reserving space is to not wait! */
	WARN_ON(ringbuf->reserved_in_use);

2174
	list_for_each_entry(request, &ring->request_list, list) {
2175 2176 2177
		space = __intel_ring_space(request->postfix, ringbuf->tail,
					   ringbuf->size);
		if (space >= n)
2178 2179 2180
			break;
	}

2181
	if (WARN_ON(&request->list == &ring->request_list))
2182 2183
		return -ENOSPC;

2184
	ret = i915_wait_request(request);
2185 2186 2187
	if (ret)
		return ret;

2188
	ringbuf->space = space;
2189 2190 2191
	return 0;
}

2192
static void __wrap_ring_buffer(struct intel_ringbuffer *ringbuf)
2193 2194
{
	uint32_t __iomem *virt;
2195
	int rem = ringbuf->size - ringbuf->tail;
2196

2197
	virt = ringbuf->virtual_start + ringbuf->tail;
2198 2199 2200 2201
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

2202
	ringbuf->tail = 0;
2203
	intel_ring_update_space(ringbuf);
2204 2205
}

2206
int intel_ring_idle(struct intel_engine_cs *ring)
2207
{
2208
	struct drm_i915_gem_request *req;
2209 2210 2211 2212 2213

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

2214
	req = list_entry(ring->request_list.prev,
2215 2216 2217 2218 2219 2220 2221 2222
			struct drm_i915_gem_request,
			list);

	/* Make sure we do not trigger any retires */
	return __i915_wait_request(req,
				   atomic_read(&to_i915(ring->dev)->gpu_error.reset_counter),
				   to_i915(ring->dev)->mm.interruptible,
				   NULL, NULL);
2223 2224
}

2225
int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
2226
{
2227
	request->ringbuf = request->ring->buffer;
2228
	return 0;
2229 2230
}

2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245
int intel_ring_reserve_space(struct drm_i915_gem_request *request)
{
	/*
	 * The first call merely notes the reserve request and is common for
	 * all back ends. The subsequent localised _begin() call actually
	 * ensures that the reservation is available. Without the begin, if
	 * the request creator immediately submitted the request without
	 * adding any commands to it then there might not actually be
	 * sufficient room for the submission commands.
	 */
	intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);

	return intel_ring_begin(request, 0);
}

2246 2247
void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
{
2248
	WARN_ON(ringbuf->reserved_size);
2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272
	WARN_ON(ringbuf->reserved_in_use);

	ringbuf->reserved_size = size;
}

void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
{
	WARN_ON(ringbuf->reserved_in_use);

	ringbuf->reserved_size   = 0;
	ringbuf->reserved_in_use = false;
}

void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
{
	WARN_ON(ringbuf->reserved_in_use);

	ringbuf->reserved_in_use = true;
	ringbuf->reserved_tail   = ringbuf->tail;
}

void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
{
	WARN_ON(!ringbuf->reserved_in_use);
2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287
	if (ringbuf->tail > ringbuf->reserved_tail) {
		WARN(ringbuf->tail > ringbuf->reserved_tail + ringbuf->reserved_size,
		     "request reserved size too small: %d vs %d!\n",
		     ringbuf->tail - ringbuf->reserved_tail, ringbuf->reserved_size);
	} else {
		/*
		 * The ring was wrapped while the reserved space was in use.
		 * That means that some unknown amount of the ring tail was
		 * no-op filled and skipped. Thus simply adding the ring size
		 * to the tail and doing the above space check will not work.
		 * Rather than attempt to track how much tail was skipped,
		 * it is much simpler to say that also skipping the sanity
		 * check every once in a while is not a big issue.
		 */
	}
2288 2289 2290 2291 2292 2293

	ringbuf->reserved_size   = 0;
	ringbuf->reserved_in_use = false;
}

static int __intel_ring_prepare(struct intel_engine_cs *ring, int bytes)
M
Mika Kuoppala 已提交
2294
{
2295
	struct intel_ringbuffer *ringbuf = ring->buffer;
2296 2297 2298 2299
	int remain_usable = ringbuf->effective_size - ringbuf->tail;
	int remain_actual = ringbuf->size - ringbuf->tail;
	int ret, total_bytes, wait_bytes = 0;
	bool need_wrap = false;
2300

2301 2302 2303 2304
	if (ringbuf->reserved_in_use)
		total_bytes = bytes;
	else
		total_bytes = bytes + ringbuf->reserved_size;
2305

2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324
	if (unlikely(bytes > remain_usable)) {
		/*
		 * Not enough space for the basic request. So need to flush
		 * out the remainder and then wait for base + reserved.
		 */
		wait_bytes = remain_actual + total_bytes;
		need_wrap = true;
	} else {
		if (unlikely(total_bytes > remain_usable)) {
			/*
			 * The base request will fit but the reserved space
			 * falls off the end. So only need to to wait for the
			 * reserved size after flushing out the remainder.
			 */
			wait_bytes = remain_actual + ringbuf->reserved_size;
			need_wrap = true;
		} else if (total_bytes > ringbuf->space) {
			/* No wrapping required, just waiting. */
			wait_bytes = total_bytes;
2325
		}
M
Mika Kuoppala 已提交
2326 2327
	}

2328 2329
	if (wait_bytes) {
		ret = ring_wait_for_space(ring, wait_bytes);
M
Mika Kuoppala 已提交
2330 2331
		if (unlikely(ret))
			return ret;
2332 2333 2334

		if (need_wrap)
			__wrap_ring_buffer(ringbuf);
M
Mika Kuoppala 已提交
2335 2336 2337 2338 2339
	}

	return 0;
}

2340
int intel_ring_begin(struct drm_i915_gem_request *req,
2341
		     int num_dwords)
2342
{
2343 2344
	struct intel_engine_cs *ring;
	struct drm_i915_private *dev_priv;
2345
	int ret;
2346

2347 2348 2349 2350
	WARN_ON(req == NULL);
	ring = req->ring;
	dev_priv = ring->dev->dev_private;

2351 2352
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
2353 2354
	if (ret)
		return ret;
2355

2356 2357 2358 2359
	ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
	if (ret)
		return ret;

2360
	ring->buffer->space -= num_dwords * sizeof(uint32_t);
2361
	return 0;
2362
}
2363

2364
/* Align the ring tail to a cacheline boundary */
2365
int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
2366
{
2367
	struct intel_engine_cs *ring = req->ring;
2368
	int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
2369 2370 2371 2372 2373
	int ret;

	if (num_dwords == 0)
		return 0;

2374
	num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
2375
	ret = intel_ring_begin(req, num_dwords);
2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386
	if (ret)
		return ret;

	while (num_dwords--)
		intel_ring_emit(ring, MI_NOOP);

	intel_ring_advance(ring);

	return 0;
}

2387
void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
2388
{
2389 2390
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2391

2392
	if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
2393 2394
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
2395
		if (HAS_VEBOX(dev))
2396
			I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
2397
	}
2398

2399
	ring->set_seqno(ring, seqno);
2400
	ring->hangcheck.seqno = seqno;
2401
}
2402

2403
static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
2404
				     u32 value)
2405
{
2406
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2407 2408

       /* Every tail move must follow the sequence below */
2409 2410 2411 2412

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
2413
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2414 2415 2416 2417
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2418

2419
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
2420
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
2421 2422 2423
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
2424

2425
	/* Now that the ring is fully powered up, update the tail */
2426
	I915_WRITE_TAIL(ring, value);
2427 2428 2429 2430 2431
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
2432
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2433
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2434 2435
}

2436
static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
2437
			       u32 invalidate, u32 flush)
2438
{
2439
	struct intel_engine_cs *ring = req->ring;
2440
	uint32_t cmd;
2441 2442
	int ret;

2443
	ret = intel_ring_begin(req, 4);
2444 2445 2446
	if (ret)
		return ret;

2447
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
2448 2449
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
2450 2451 2452 2453 2454 2455 2456 2457

	/* We always require a command barrier so that subsequent
	 * commands, such as breadcrumb interrupts, are strictly ordered
	 * wrt the contents of the write cache being flushed to memory
	 * (and thus being coherent from the CPU).
	 */
	cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;

2458 2459 2460 2461 2462 2463
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2464
	if (invalidate & I915_GEM_GPU_DOMAINS)
2465 2466
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;

2467
	intel_ring_emit(ring, cmd);
2468
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
2469 2470 2471 2472 2473 2474 2475
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2476 2477
	intel_ring_advance(ring);
	return 0;
2478 2479
}

2480
static int
2481
gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
B
Ben Widawsky 已提交
2482
			      u64 offset, u32 len,
2483
			      unsigned dispatch_flags)
2484
{
2485
	struct intel_engine_cs *ring = req->ring;
2486 2487
	bool ppgtt = USES_PPGTT(ring->dev) &&
			!(dispatch_flags & I915_DISPATCH_SECURE);
2488 2489
	int ret;

2490
	ret = intel_ring_begin(req, 4);
2491 2492 2493 2494
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
2495 2496 2497
	intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
			(dispatch_flags & I915_DISPATCH_RS ?
			 MI_BATCH_RESOURCE_STREAMER : 0));
B
Ben Widawsky 已提交
2498 2499
	intel_ring_emit(ring, lower_32_bits(offset));
	intel_ring_emit(ring, upper_32_bits(offset));
2500 2501 2502 2503 2504 2505
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

2506
static int
2507
hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
2508 2509
			     u64 offset, u32 len,
			     unsigned dispatch_flags)
2510
{
2511
	struct intel_engine_cs *ring = req->ring;
2512 2513
	int ret;

2514
	ret = intel_ring_begin(req, 2);
2515 2516 2517 2518
	if (ret)
		return ret;

	intel_ring_emit(ring,
2519
			MI_BATCH_BUFFER_START |
2520
			(dispatch_flags & I915_DISPATCH_SECURE ?
2521 2522 2523
			 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
			(dispatch_flags & I915_DISPATCH_RS ?
			 MI_BATCH_RESOURCE_STREAMER : 0));
2524 2525 2526 2527 2528 2529 2530
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

2531
static int
2532
gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
B
Ben Widawsky 已提交
2533
			      u64 offset, u32 len,
2534
			      unsigned dispatch_flags)
2535
{
2536
	struct intel_engine_cs *ring = req->ring;
2537
	int ret;
2538

2539
	ret = intel_ring_begin(req, 2);
2540 2541
	if (ret)
		return ret;
2542

2543 2544
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
2545 2546
			(dispatch_flags & I915_DISPATCH_SECURE ?
			 0 : MI_BATCH_NON_SECURE_I965));
2547 2548 2549
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
2550

2551
	return 0;
2552 2553
}

2554 2555
/* Blitter support (SandyBridge+) */

2556
static int gen6_ring_flush(struct drm_i915_gem_request *req,
2557
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
2558
{
2559
	struct intel_engine_cs *ring = req->ring;
R
Rodrigo Vivi 已提交
2560
	struct drm_device *dev = ring->dev;
2561
	uint32_t cmd;
2562 2563
	int ret;

2564
	ret = intel_ring_begin(req, 4);
2565 2566 2567
	if (ret)
		return ret;

2568
	cmd = MI_FLUSH_DW;
2569
	if (INTEL_INFO(dev)->gen >= 8)
B
Ben Widawsky 已提交
2570
		cmd += 1;
2571 2572 2573 2574 2575 2576 2577 2578

	/* We always require a command barrier so that subsequent
	 * commands, such as breadcrumb interrupts, are strictly ordered
	 * wrt the contents of the write cache being flushed to memory
	 * (and thus being coherent from the CPU).
	 */
	cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;

2579 2580 2581 2582 2583 2584
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2585
	if (invalidate & I915_GEM_DOMAIN_RENDER)
2586
		cmd |= MI_INVALIDATE_TLB;
2587
	intel_ring_emit(ring, cmd);
2588
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
2589
	if (INTEL_INFO(dev)->gen >= 8) {
B
Ben Widawsky 已提交
2590 2591 2592 2593 2594 2595
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2596
	intel_ring_advance(ring);
R
Rodrigo Vivi 已提交
2597

2598
	return 0;
Z
Zou Nan hai 已提交
2599 2600
}

2601 2602
int intel_init_render_ring_buffer(struct drm_device *dev)
{
2603
	struct drm_i915_private *dev_priv = dev->dev_private;
2604
	struct intel_engine_cs *ring = &dev_priv->ring[RCS];
2605 2606
	struct drm_i915_gem_object *obj;
	int ret;
2607

2608 2609 2610 2611
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

B
Ben Widawsky 已提交
2612
	if (INTEL_INFO(dev)->gen >= 8) {
2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628
		if (i915_semaphore_is_enabled(dev)) {
			obj = i915_gem_alloc_object(dev, 4096);
			if (obj == NULL) {
				DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
				i915.semaphores = 0;
			} else {
				i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
				ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
				if (ret != 0) {
					drm_gem_object_unreference(&obj->base);
					DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
					i915.semaphores = 0;
				} else
					dev_priv->semaphore_obj = obj;
			}
		}
2629

2630
		ring->init_context = intel_rcs_ctx_init;
B
Ben Widawsky 已提交
2631 2632 2633 2634 2635 2636 2637 2638
		ring->add_request = gen6_add_request;
		ring->flush = gen8_render_ring_flush;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
		ring->get_seqno = gen6_ring_get_seqno;
		ring->set_seqno = ring_set_seqno;
		if (i915_semaphore_is_enabled(dev)) {
2639
			WARN_ON(!dev_priv->semaphore_obj);
2640
			ring->semaphore.sync_to = gen8_ring_sync;
2641 2642
			ring->semaphore.signal = gen8_rcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2643 2644
		}
	} else if (INTEL_INFO(dev)->gen >= 6) {
2645
		ring->add_request = gen6_add_request;
2646
		ring->flush = gen7_render_ring_flush;
2647
		if (INTEL_INFO(dev)->gen == 6)
2648
			ring->flush = gen6_render_ring_flush;
B
Ben Widawsky 已提交
2649 2650
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2651
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2652
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2653
		ring->set_seqno = ring_set_seqno;
B
Ben Widawsky 已提交
2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between RCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between VCS2 and RCS later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2675 2676
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
2677
		ring->flush = gen4_render_ring_flush;
2678
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
2679
		ring->set_seqno = pc_render_set_seqno;
2680 2681
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
2682 2683
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
2684
	} else {
2685
		ring->add_request = i9xx_add_request;
2686 2687 2688 2689
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
2690
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2691
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2692 2693 2694 2695 2696 2697 2698
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2699
		ring->irq_enable_mask = I915_USER_INTERRUPT;
2700
	}
2701
	ring->write_tail = ring_write_tail;
B
Ben Widawsky 已提交
2702

2703 2704
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
2705 2706
	else if (IS_GEN8(dev))
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2707
	else if (INTEL_INFO(dev)->gen >= 6)
2708 2709 2710 2711 2712 2713 2714
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2715
	ring->init_hw = init_render_ring;
2716 2717
	ring->cleanup = render_ring_cleanup;

2718 2719
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
2720
		obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
2721 2722 2723 2724 2725
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

2726
		ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
2727 2728 2729 2730 2731 2732
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

2733 2734
		ring->scratch.obj = obj;
		ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
2735 2736
	}

2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747
	ret = intel_init_ring_buffer(dev, ring);
	if (ret)
		return ret;

	if (INTEL_INFO(dev)->gen >= 5) {
		ret = intel_init_pipe_control(ring);
		if (ret)
			return ret;
	}

	return 0;
2748 2749 2750 2751
}

int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
2752
	struct drm_i915_private *dev_priv = dev->dev_private;
2753
	struct intel_engine_cs *ring = &dev_priv->ring[VCS];
2754

2755 2756 2757
	ring->name = "bsd ring";
	ring->id = VCS;

2758
	ring->write_tail = ring_write_tail;
2759
	if (INTEL_INFO(dev)->gen >= 6) {
2760
		ring->mmio_base = GEN6_BSD_RING_BASE;
2761 2762 2763
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
2764
		ring->flush = gen6_bsd_ring_flush;
2765 2766
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2767
		ring->set_seqno = ring_set_seqno;
2768 2769 2770 2771 2772
		if (INTEL_INFO(dev)->gen >= 8) {
			ring->irq_enable_mask =
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
2773 2774
			ring->dispatch_execbuffer =
				gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2775
			if (i915_semaphore_is_enabled(dev)) {
2776
				ring->semaphore.sync_to = gen8_ring_sync;
2777 2778
				ring->semaphore.signal = gen8_xcs_signal;
				GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2779
			}
2780 2781 2782 2783
		} else {
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
2784 2785
			ring->dispatch_execbuffer =
				gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799
			if (i915_semaphore_is_enabled(dev)) {
				ring->semaphore.sync_to = gen6_ring_sync;
				ring->semaphore.signal = gen6_signal;
				ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
				ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
				ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
				ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
				ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
				ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
				ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
				ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
			}
2800
		}
2801 2802 2803
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
2804
		ring->add_request = i9xx_add_request;
2805
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2806
		ring->set_seqno = ring_set_seqno;
2807
		if (IS_GEN5(dev)) {
2808
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2809 2810 2811
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
2812
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2813 2814 2815
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2816
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2817
	}
2818
	ring->init_hw = init_ring_common;
2819

2820
	return intel_init_ring_buffer(dev, ring);
2821
}
2822

2823
/**
2824
 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
2825 2826 2827 2828
 */
int intel_init_bsd2_ring_buffer(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2829
	struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
2830

R
Rodrigo Vivi 已提交
2831
	ring->name = "bsd2 ring";
2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845
	ring->id = VCS2;

	ring->write_tail = ring_write_tail;
	ring->mmio_base = GEN8_BSD2_RING_BASE;
	ring->flush = gen6_bsd_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
	ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
	ring->irq_get = gen8_ring_get_irq;
	ring->irq_put = gen8_ring_put_irq;
	ring->dispatch_execbuffer =
			gen8_ring_dispatch_execbuffer;
2846
	if (i915_semaphore_is_enabled(dev)) {
2847
		ring->semaphore.sync_to = gen8_ring_sync;
2848 2849 2850
		ring->semaphore.signal = gen8_xcs_signal;
		GEN8_RING_SEMAPHORE_INIT;
	}
2851
	ring->init_hw = init_ring_common;
2852 2853 2854 2855

	return intel_init_ring_buffer(dev, ring);
}

2856 2857
int intel_init_blt_ring_buffer(struct drm_device *dev)
{
2858
	struct drm_i915_private *dev_priv = dev->dev_private;
2859
	struct intel_engine_cs *ring = &dev_priv->ring[BCS];
2860

2861 2862 2863 2864 2865
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
2866
	ring->flush = gen6_ring_flush;
2867 2868
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2869
	ring->set_seqno = ring_set_seqno;
2870 2871 2872 2873 2874
	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2875
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2876
		if (i915_semaphore_is_enabled(dev)) {
2877
			ring->semaphore.sync_to = gen8_ring_sync;
2878 2879
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2880
		}
2881 2882 2883 2884
	} else {
		ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2885
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.sync_to = gen6_ring_sync;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between BCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between BCS and VCS2 later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2907
	}
2908
	ring->init_hw = init_ring_common;
2909

2910
	return intel_init_ring_buffer(dev, ring);
2911
}
2912

B
Ben Widawsky 已提交
2913 2914
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
2915
	struct drm_i915_private *dev_priv = dev->dev_private;
2916
	struct intel_engine_cs *ring = &dev_priv->ring[VECS];
B
Ben Widawsky 已提交
2917 2918 2919 2920 2921 2922 2923 2924 2925 2926

	ring->name = "video enhancement ring";
	ring->id = VECS;

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
2927 2928 2929

	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
2930
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
2931 2932
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2933
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2934
		if (i915_semaphore_is_enabled(dev)) {
2935
			ring->semaphore.sync_to = gen8_ring_sync;
2936 2937
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2938
		}
2939 2940 2941 2942
	} else {
		ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		ring->irq_get = hsw_vebox_get_irq;
		ring->irq_put = hsw_vebox_put_irq;
2943
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2958
	}
2959
	ring->init_hw = init_ring_common;
B
Ben Widawsky 已提交
2960 2961 2962 2963

	return intel_init_ring_buffer(dev, ring);
}

2964
int
2965
intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
2966
{
2967
	struct intel_engine_cs *ring = req->ring;
2968 2969 2970 2971 2972
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

2973
	ret = ring->flush(req, 0, I915_GEM_GPU_DOMAINS);
2974 2975 2976
	if (ret)
		return ret;

2977
	trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
2978 2979 2980 2981 2982 2983

	ring->gpu_caches_dirty = false;
	return 0;
}

int
2984
intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
2985
{
2986
	struct intel_engine_cs *ring = req->ring;
2987 2988 2989 2990 2991 2992 2993
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

2994
	ret = ring->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
2995 2996 2997
	if (ret)
		return ret;

2998
	trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
2999 3000 3001 3002

	ring->gpu_caches_dirty = false;
	return 0;
}
3003 3004

void
3005
intel_stop_ring_buffer(struct intel_engine_cs *ring)
3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018
{
	int ret;

	if (!intel_ring_initialized(ring))
		return;

	ret = intel_ring_idle(ring);
	if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

	stop_ring(ring);
}