intel_dp.c 159.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32
#include <linux/notifier.h>
#include <linux/reboot.h>
33
#include <drm/drmP.h>
34
#include <drm/drm_atomic_helper.h>
35 36 37
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
38
#include "intel_drv.h"
39
#include <drm/i915_drm.h>
40 41 42 43
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
struct dp_link_dpll {
	int link_bw;
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

63 64
static const struct dp_link_dpll vlv_dpll[] = {
	{ DP_LINK_BW_1_62,
C
Chon Ming Lee 已提交
65
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
66 67 68 69
	{ DP_LINK_BW_2_7,
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
	{ DP_LINK_BW_1_62,	/* m2_int = 32, m2_fraction = 1677722 */
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
	{ DP_LINK_BW_2_7,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
	{ DP_LINK_BW_5_4,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
87
/* Skylake supports following rates */
88 89
static const int gen9_rates[] = { 162000, 216000, 270000,
				  324000, 432000, 540000 };
90 91 92
static const int chv_rates[] = { 162000, 202500, 210000, 216000,
				 243000, 270000, 324000, 405000,
				 420000, 432000, 540000 };
93
static const int default_rates[] = { 162000, 270000, 540000 };
94

95 96 97 98 99 100 101 102 103
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
104 105 106
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
107 108
}

109
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
110
{
111 112 113
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
114 115
}

116 117
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
118
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
119 120
}

C
Chris Wilson 已提交
121
static void intel_dp_link_down(struct intel_dp *intel_dp);
122
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
123
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
124
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
125 126
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe);
127

128 129
static int
intel_dp_max_link_bw(struct intel_dp  *intel_dp)
130
{
131
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
132 133 134 135

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
136
	case DP_LINK_BW_5_4:
137
		break;
138
	default:
139 140
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
141 142 143 144 145 146
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	u8 source_max, sink_max;

	source_max = 4;
	if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
	    (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
		source_max = 2;

	sink_max = drm_dp_max_lane_count(intel_dp->dpcd);

	return min(source_max, sink_max);
}

163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

180
static int
181
intel_dp_link_required(int pixel_clock, int bpp)
182
{
183
	return (pixel_clock * bpp + 9) / 10;
184 185
}

186 187 188 189 190 191
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

192
static enum drm_mode_status
193 194 195
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
196
	struct intel_dp *intel_dp = intel_attached_dp(connector);
197 198
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
199 200
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
201

202 203
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
204 205
			return MODE_PANEL;

206
		if (mode->vdisplay > fixed_mode->vdisplay)
207
			return MODE_PANEL;
208 209

		target_clock = fixed_mode->clock;
210 211
	}

212
	max_link_clock = intel_dp_max_link_rate(intel_dp);
213
	max_lanes = intel_dp_max_lane_count(intel_dp);
214 215 216 217 218

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

	if (mode_rate > max_rate)
219
		return MODE_CLOCK_HIGH;
220 221 222 223

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

224 225 226
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

227 228 229
	return MODE_OK;
}

230
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
231 232 233 234 235 236 237 238 239 240 241
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

242
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
243 244 245 246 247 248 249 250
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

251 252 253 254 255 256 257
/* hrawclock is 1/4 the FSB frequency */
static int
intel_hrawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t clkcfg;

258 259 260 261
	/* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
	if (IS_VALLEYVIEW(dev))
		return 200;

262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284
	clkcfg = I915_READ(CLKCFG);
	switch (clkcfg & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_400:
		return 100;
	case CLKCFG_FSB_533:
		return 133;
	case CLKCFG_FSB_667:
		return 166;
	case CLKCFG_FSB_800:
		return 200;
	case CLKCFG_FSB_1067:
		return 266;
	case CLKCFG_FSB_1333:
		return 333;
	/* these two are just a guess; one of them might be right */
	case CLKCFG_FSB_1600:
	case CLKCFG_FSB_1600_ALT:
		return 400;
	default:
		return 133;
	}
}

285 286
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
287
				    struct intel_dp *intel_dp);
288 289
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
290
					      struct intel_dp *intel_dp);
291

292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_get(dev_priv, power_domain);

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	mutex_unlock(&dev_priv->pps_mutex);

	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_put(dev_priv, power_domain);
}

324 325 326 327 328 329 330
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = intel_dp->pps_pipe;
331
	bool pll_enabled;
332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

	if (IS_CHERRYVIEW(dev))
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

355 356 357 358 359 360 361 362 363 364
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
	if (!pll_enabled)
		vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
				 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);

365 366 367 368 369 370 371 372 373 374 375 376 377 378
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
379 380 381

	if (!pll_enabled)
		vlv_force_pll_off(dev, pipe);
382 383
}

384 385 386 387 388 389
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
390 391
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
392
	enum pipe pipe;
393

V
Ville Syrjälä 已提交
394
	lockdep_assert_held(&dev_priv->pps_mutex);
395

396 397 398
	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		struct intel_dp *tmp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		tmp = enc_to_intel_dp(&encoder->base);

		if (tmp->pps_pipe != INVALID_PIPE)
			pipes &= ~(1 << tmp->pps_pipe);
	}

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
	if (WARN_ON(pipes == 0))
424 425 426
		pipe = PIPE_A;
	else
		pipe = ffs(pipes) - 1;
427

428 429
	vlv_steal_power_sequencer(dev, pipe);
	intel_dp->pps_pipe = pipe;
430 431 432 433 434 435

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
436 437
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
438

439 440 441 442 443
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
444 445 446 447

	return intel_dp->pps_pipe;
}

448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
468

469
static enum pipe
470 471 472
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
473 474
{
	enum pipe pipe;
475 476 477 478

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
		u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
			PANEL_PORT_SELECT_MASK;
479 480 481 482

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

483 484 485
		if (!pipe_check(dev_priv, pipe))
			continue;

486
		return pipe;
487 488
	}

489 490 491 492 493 494 495 496 497 498 499 500 501 502
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
503 504 505 506 507 508 509 510 511 512 513
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
514 515 516 517 518 519

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
520 521
	}

522 523 524
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

525 526
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
527 528
}

529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555
void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_encoder *encoder;

	if (WARN_ON(!IS_VALLEYVIEW(dev)))
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
		intel_dp->pps_pipe = INVALID_PIPE;
	}
556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577
}

static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_CONTROL;
	else
		return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
}

static u32 _pp_stat_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_STATUS;
	else
		return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
}

578 579 580 581 582 583 584 585 586 587 588 589 590 591 592
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp_div;
	u32 pp_ctrl_reg, pp_div_reg;

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

593
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
594

595
	if (IS_VALLEYVIEW(dev)) {
V
Ville Syrjälä 已提交
596 597
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

598 599 600 601 602 603 604 605 606 607 608
		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_div_reg  = VLV_PIPE_PP_DIVISOR(pipe);
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

609
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
610

611 612 613
	return 0;
}

614
static bool edp_have_panel_power(struct intel_dp *intel_dp)
615
{
616
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
617 618
	struct drm_i915_private *dev_priv = dev->dev_private;

V
Ville Syrjälä 已提交
619 620
	lockdep_assert_held(&dev_priv->pps_mutex);

621 622 623 624
	if (IS_VALLEYVIEW(dev) &&
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

625
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
626 627
}

628
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
629
{
630
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
631 632
	struct drm_i915_private *dev_priv = dev->dev_private;

V
Ville Syrjälä 已提交
633 634
	lockdep_assert_held(&dev_priv->pps_mutex);

635 636 637 638
	if (IS_VALLEYVIEW(dev) &&
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

639
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
640 641
}

642 643 644
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
645
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
646
	struct drm_i915_private *dev_priv = dev->dev_private;
647

648 649
	if (!is_edp(intel_dp))
		return;
650

651
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
652 653
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
654 655
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
656 657 658
	}
}

659 660 661 662 663 664
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
665
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
666 667 668
	uint32_t status;
	bool done;

669
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
670
	if (has_aux_irq)
671
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
672
					  msecs_to_jiffies_timeout(10));
673 674 675 676 677 678 679 680 681 682
	else
		done = wait_for_atomic(C, 10) == 0;
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

683
static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
684
{
685 686
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
687

688 689 690
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
	 * 2MHz.  So, take the hrawclk value and divide by 2 and use that
691
	 */
692 693 694 695 696 697 698
	return index ? 0 : intel_hrawclk(dev) / 2;
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
699
	struct drm_i915_private *dev_priv = dev->dev_private;
700 701 702 703 704

	if (index)
		return 0;

	if (intel_dig_port->port == PORT_A) {
705
		return DIV_ROUND_UP(dev_priv->display.get_display_clock_speed(dev), 2000);
706 707 708 709 710 711 712 713 714 715 716 717 718 719
	} else {
		return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
	}
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (intel_dig_port->port == PORT_A) {
		if (index)
			return 0;
720
		return DIV_ROUND_CLOSEST(dev_priv->display.get_display_clock_speed(dev), 2000);
721 722
	} else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
		/* Workaround for non-ULT HSW */
723 724 725 726 727
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
728
	} else  {
729
		return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
730
	}
731 732
}

733 734 735 736 737
static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	return index ? 0 : 100;
}

738 739 740 741 742 743 744 745 746 747
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767
static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t aux_clock_divider)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t precharge, timeout;

	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

	if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
768
	       DP_AUX_CH_CTL_DONE |
769
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
770
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
771
	       timeout |
772
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
773 774
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
775
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
776 777
}

778 779 780 781 782 783 784 785 786 787 788 789 790 791 792
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
	       DP_AUX_CH_CTL_TIME_OUT_1600us |
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

793 794
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
795
		const uint8_t *send, int send_bytes,
796 797 798 799 800 801 802
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
	uint32_t ch_data = ch_ctl + 4;
803
	uint32_t aux_clock_divider;
804 805
	int i, ret, recv_bytes;
	uint32_t status;
806
	int try, clock = 0;
807
	bool has_aux_irq = HAS_AUX_IRQ(dev);
808 809
	bool vdd;

810
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
811

812 813 814 815 816 817
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
818
	vdd = edp_panel_vdd_on(intel_dp);
819 820 821 822 823 824 825 826

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
827

828 829
	intel_aux_display_runtime_get(dev_priv);

830 831
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
832
		status = I915_READ_NOTRACE(ch_ctl);
833 834 835 836 837 838 839 840
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
		WARN(1, "dp_aux_ch not started status 0x%08x\n",
		     I915_READ(ch_ctl));
841 842
		ret = -EBUSY;
		goto out;
843 844
	}

845 846 847 848 849 850
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

851
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
852 853 854 855
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
856

857 858 859 860 861
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
				I915_WRITE(ch_data + i,
862 863
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
864 865

			/* Send the command and wait for it to complete */
866
			I915_WRITE(ch_ctl, send_ctl);
867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

			if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
				      DP_AUX_CH_CTL_RECEIVE_ERROR))
				continue;
			if (status & DP_AUX_CH_CTL_DONE)
				break;
		}
883
		if (status & DP_AUX_CH_CTL_DONE)
884 885 886 887
			break;
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
888
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
889 890
		ret = -EBUSY;
		goto out;
891 892 893 894 895
	}

	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
896
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
897
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
898 899
		ret = -EIO;
		goto out;
900
	}
901 902 903

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
904
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
905
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
906 907
		ret = -ETIMEDOUT;
		goto out;
908 909 910 911 912 913 914
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
915

916
	for (i = 0; i < recv_bytes; i += 4)
917 918
		intel_dp_unpack_aux(I915_READ(ch_data + i),
				    recv + i, recv_bytes - i);
919

920 921 922
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
923
	intel_aux_display_runtime_put(dev_priv);
924

925 926 927
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

928
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
929

930
	return ret;
931 932
}

933 934
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
935 936
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
937
{
938 939 940
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
941 942
	int ret;

943 944 945
	txbuf[0] = (msg->request << 4) |
		((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
946 947
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
948

949 950 951
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
952
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
953
		rxsize = 2; /* 0 or 1 data bytes */
954

955 956
		if (WARN_ON(txsize > 20))
			return -E2BIG;
957

958
		memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
959

960 961 962
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
963

964 965 966 967 968 969 970
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
971 972
		}
		break;
973

974 975
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
976
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
977
		rxsize = msg->size + 1;
978

979 980
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
981

982 983 984 985 986 987 988 989 990 991 992
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
993
		}
994 995 996 997 998
		break;

	default:
		ret = -EINVAL;
		break;
999
	}
1000

1001
	return ret;
1002 1003
}

1004 1005 1006 1007
static void
intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1008 1009
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
1010
	const char *name = NULL;
1011 1012
	int ret;

1013 1014 1015
	switch (port) {
	case PORT_A:
		intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
1016
		name = "DPDDC-A";
1017
		break;
1018 1019
	case PORT_B:
		intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
1020
		name = "DPDDC-B";
1021
		break;
1022 1023
	case PORT_C:
		intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
1024
		name = "DPDDC-C";
1025
		break;
1026 1027
	case PORT_D:
		intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
1028
		name = "DPDDC-D";
1029 1030 1031
		break;
	default:
		BUG();
1032 1033
	}

1034 1035 1036 1037 1038 1039 1040 1041 1042 1043
	/*
	 * The AUX_CTL register is usually DP_CTL + 0x10.
	 *
	 * On Haswell and Broadwell though:
	 *   - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
	 *   - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
	 *
	 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
	 */
	if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1044
		intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
1045

1046
	intel_dp->aux.name = name;
1047 1048
	intel_dp->aux.dev = dev->dev;
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1049

1050 1051
	DRM_DEBUG_KMS("registering %s bus for %s\n", name,
		      connector->base.kdev->kobj.name);
1052

1053
	ret = drm_dp_aux_register(&intel_dp->aux);
1054
	if (ret < 0) {
1055
		DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
1056 1057
			  name, ret);
		return;
1058
	}
1059

1060 1061 1062 1063 1064
	ret = sysfs_create_link(&connector->base.kdev->kobj,
				&intel_dp->aux.ddc.dev.kobj,
				intel_dp->aux.ddc.dev.kobj.name);
	if (ret < 0) {
		DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
1065
		drm_dp_aux_unregister(&intel_dp->aux);
1066
	}
1067 1068
}

1069 1070 1071 1072 1073
static void
intel_dp_connector_unregister(struct intel_connector *intel_connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);

1074 1075 1076
	if (!intel_connector->mst_port)
		sysfs_remove_link(&intel_connector->base.kdev->kobj,
				  intel_dp->aux.ddc.dev.kobj.name);
1077 1078 1079
	intel_connector_unregister(intel_connector);
}

1080
static void
1081
skl_edp_set_pll_config(struct intel_crtc_state *pipe_config, int link_clock)
1082 1083 1084 1085 1086 1087 1088 1089
{
	u32 ctrl1;

	pipe_config->ddi_pll_sel = SKL_DPLL0;
	pipe_config->dpll_hw_state.cfgcr1 = 0;
	pipe_config->dpll_hw_state.cfgcr2 = 0;

	ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
1090 1091
	switch (link_clock / 2) {
	case 81000:
1092 1093 1094
		ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_810,
					      SKL_DPLL0);
		break;
1095
	case 135000:
1096 1097 1098
		ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_1350,
					      SKL_DPLL0);
		break;
1099
	case 270000:
1100 1101 1102
		ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_2700,
					      SKL_DPLL0);
		break;
1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118
	case 162000:
		ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_1620,
					      SKL_DPLL0);
		break;
	/* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
	results in CDCLK change. Need to handle the change of CDCLK by
	disabling pipes and re-enabling them */
	case 108000:
		ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_1080,
					      SKL_DPLL0);
		break;
	case 216000:
		ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_2160,
					      SKL_DPLL0);
		break;

1119 1120 1121 1122
	}
	pipe_config->dpll_hw_state.ctrl1 = ctrl1;
}

1123
static void
1124
hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config, int link_bw)
1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138
{
	switch (link_bw) {
	case DP_LINK_BW_1_62:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
		break;
	case DP_LINK_BW_2_7:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
		break;
	case DP_LINK_BW_5_4:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
		break;
	}
}

1139
static int
1140
intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
1141
{
1142 1143 1144
	if (intel_dp->num_sink_rates) {
		*sink_rates = intel_dp->sink_rates;
		return intel_dp->num_sink_rates;
1145
	}
1146 1147 1148 1149

	*sink_rates = default_rates;

	return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
1150 1151
}

1152
static int
1153
intel_dp_source_rates(struct drm_device *dev, const int **source_rates)
1154
{
1155 1156 1157
	if (INTEL_INFO(dev)->gen >= 9) {
		*source_rates = gen9_rates;
		return ARRAY_SIZE(gen9_rates);
1158 1159 1160
	} else if (IS_CHERRYVIEW(dev)) {
		*source_rates = chv_rates;
		return ARRAY_SIZE(chv_rates);
1161
	}
1162 1163 1164

	*source_rates = default_rates;

1165 1166 1167 1168 1169 1170 1171 1172
	if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0)
		/* WaDisableHBR2:skl */
		return (DP_LINK_BW_2_7 >> 3) + 1;
	else if (INTEL_INFO(dev)->gen >= 8 ||
	    (IS_HASWELL(dev) && !IS_HSW_ULX(dev)))
		return (DP_LINK_BW_5_4 >> 3) + 1;
	else
		return (DP_LINK_BW_2_7 >> 3) + 1;
1173 1174
}

1175 1176
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1177
		   struct intel_crtc_state *pipe_config, int link_bw)
1178 1179
{
	struct drm_device *dev = encoder->base.dev;
1180 1181
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1182 1183

	if (IS_G4X(dev)) {
1184 1185
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1186
	} else if (HAS_PCH_SPLIT(dev)) {
1187 1188
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1189 1190 1191
	} else if (IS_CHERRYVIEW(dev)) {
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1192
	} else if (IS_VALLEYVIEW(dev)) {
1193 1194
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1195
	}
1196 1197 1198 1199 1200 1201 1202 1203 1204

	if (divisor && count) {
		for (i = 0; i < count; i++) {
			if (link_bw == divisor[i].link_bw) {
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1205 1206 1207
	}
}

1208 1209
static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
1210
			   int *common_rates)
1211 1212 1213 1214 1215
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
1216 1217
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
1218
			common_rates[k] = source_rates[i];
1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

1231 1232
static int intel_dp_common_rates(struct intel_dp *intel_dp,
				 int *common_rates)
1233 1234 1235 1236 1237 1238 1239 1240 1241 1242
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	const int *source_rates, *sink_rates;
	int source_len, sink_len;

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	source_len = intel_dp_source_rates(dev, &source_rates);

	return intersect_rates(source_rates, source_len,
			       sink_rates, sink_len,
1243
			       common_rates);
1244 1245
}

1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
		int r = snprintf(str, len, "%d,", array[i]);
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	const int *source_rates, *sink_rates;
1266 1267
	int source_len, sink_len, common_len;
	int common_rates[DP_MAX_SUPPORTED_RATES];
1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

	source_len = intel_dp_source_rates(dev, &source_rates);
	snprintf_int_array(str, sizeof(str), source_rates, source_len);
	DRM_DEBUG_KMS("source rates: %s\n", str);

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1281 1282 1283
	common_len = intel_dp_common_rates(intel_dp, common_rates);
	snprintf_int_array(str, sizeof(str), common_rates, common_len);
	DRM_DEBUG_KMS("common rates: %s\n", str);
1284 1285
}

1286
static int rate_to_index(int find, const int *rates)
1287 1288 1289 1290 1291 1292 1293 1294 1295 1296
{
	int i = 0;

	for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
		if (find == rates[i])
			break;

	return i;
}

1297 1298 1299 1300 1301 1302
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int rates[DP_MAX_SUPPORTED_RATES] = {};
	int len;

1303
	len = intel_dp_common_rates(intel_dp, rates);
1304 1305 1306 1307 1308 1309
	if (WARN_ON(len <= 0))
		return 162000;

	return rates[rate_to_index(0, rates) - 1];
}

1310 1311
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1312
	return rate_to_index(rate, intel_dp->sink_rates);
1313 1314
}

P
Paulo Zanoni 已提交
1315
bool
1316
intel_dp_compute_config(struct intel_encoder *encoder,
1317
			struct intel_crtc_state *pipe_config)
1318
{
1319
	struct drm_device *dev = encoder->base.dev;
1320
	struct drm_i915_private *dev_priv = dev->dev_private;
1321
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1322
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1323
	enum port port = dp_to_dig_port(intel_dp)->port;
1324
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1325
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1326
	int lane_count, clock;
1327
	int min_lane_count = 1;
1328
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1329
	/* Conveniently, the link BW constants become indices with a shift...*/
1330
	int min_clock = 0;
1331
	int max_clock;
1332
	int bpp, mode_rate;
1333
	int link_avail, link_clock;
1334 1335
	int common_rates[DP_MAX_SUPPORTED_RATES] = {};
	int common_len;
1336

1337
	common_len = intel_dp_common_rates(intel_dp, common_rates);
1338 1339

	/* No common link rates between source and sink */
1340
	WARN_ON(common_len <= 0);
1341

1342
	max_clock = common_len - 1;
1343

1344
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
1345 1346
		pipe_config->has_pch_encoder = true;

1347
	pipe_config->has_dp_encoder = true;
1348
	pipe_config->has_drrs = false;
1349
	pipe_config->has_audio = intel_dp->has_audio;
1350

1351 1352 1353
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1354 1355 1356 1357
		if (!HAS_PCH_SPLIT(dev))
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
1358 1359
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
1360 1361
	}

1362
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1363 1364
		return false;

1365
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1366
		      "max bw %d pixel clock %iKHz\n",
1367
		      max_lane_count, common_rates[max_clock],
1368
		      adjusted_mode->crtc_clock);
1369

1370 1371
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1372
	bpp = pipe_config->pipe_bpp;
1373 1374 1375 1376 1377 1378 1379
	if (is_edp(intel_dp)) {
		if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
				      dev_priv->vbt.edp_bpp);
			bpp = dev_priv->vbt.edp_bpp;
		}

1380 1381 1382 1383 1384 1385 1386 1387 1388
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1389
	}
1390

1391
	for (; bpp >= 6*3; bpp -= 2*3) {
1392 1393
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1394

1395
		for (clock = min_clock; clock <= max_clock; clock++) {
1396 1397 1398 1399
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1400
				link_clock = common_rates[clock];
1401 1402 1403 1404 1405 1406 1407 1408 1409
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1410

1411
	return false;
1412

1413
found:
1414 1415 1416 1417 1418 1419
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1420
		if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
1421 1422 1423 1424 1425
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
		else
			intel_dp->color_range = 0;
	}

1426
	if (intel_dp->color_range)
1427
		pipe_config->limited_color_range = true;
1428

1429
	intel_dp->lane_count = lane_count;
1430

1431
	if (intel_dp->num_sink_rates) {
1432
		intel_dp->link_bw = 0;
1433
		intel_dp->rate_select =
1434
			intel_dp_rate_select(intel_dp, common_rates[clock]);
1435 1436
	} else {
		intel_dp->link_bw =
1437
			drm_dp_link_rate_to_bw_code(common_rates[clock]);
1438
		intel_dp->rate_select = 0;
1439 1440
	}

1441
	pipe_config->pipe_bpp = bpp;
1442
	pipe_config->port_clock = common_rates[clock];
1443

1444 1445
	DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
		      intel_dp->link_bw, intel_dp->lane_count,
1446
		      pipe_config->port_clock, bpp);
1447 1448
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1449

1450
	intel_link_compute_m_n(bpp, lane_count,
1451 1452
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1453
			       &pipe_config->dp_m_n);
1454

1455
	if (intel_connector->panel.downclock_mode != NULL &&
1456
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1457
			pipe_config->has_drrs = true;
1458 1459 1460 1461 1462 1463
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

1464
	if (IS_SKYLAKE(dev) && is_edp(intel_dp))
1465
		skl_edp_set_pll_config(pipe_config, common_rates[clock]);
1466
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1467 1468 1469
		hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
	else
		intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
1470

1471
	return true;
1472 1473
}

1474
static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
1475
{
1476 1477 1478
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	struct drm_device *dev = crtc->base.dev;
1479 1480 1481
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1482 1483
	DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
		      crtc->config->port_clock);
1484 1485 1486
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_FREQ_MASK;

1487
	if (crtc->config->port_clock == 162000) {
1488 1489 1490 1491
		/* For a long time we've carried around a ILK-DevA w/a for the
		 * 160MHz clock. If we're really unlucky, it's still required.
		 */
		DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
1492
		dpa_ctl |= DP_PLL_FREQ_160MHZ;
1493
		intel_dp->DP |= DP_PLL_FREQ_160MHZ;
1494 1495
	} else {
		dpa_ctl |= DP_PLL_FREQ_270MHZ;
1496
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;
1497
	}
1498

1499 1500 1501 1502 1503 1504
	I915_WRITE(DP_A, dpa_ctl);

	POSTING_READ(DP_A);
	udelay(500);
}

1505
static void intel_dp_prepare(struct intel_encoder *encoder)
1506
{
1507
	struct drm_device *dev = encoder->base.dev;
1508
	struct drm_i915_private *dev_priv = dev->dev_private;
1509
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1510
	enum port port = dp_to_dig_port(intel_dp)->port;
1511
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1512
	struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
1513

1514
	/*
K
Keith Packard 已提交
1515
	 * There are four kinds of DP registers:
1516 1517
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1518 1519
	 * 	SNB CPU
	 *	IVB CPU
1520 1521 1522 1523 1524 1525 1526 1527 1528 1529
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1530

1531 1532 1533 1534
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1535

1536 1537
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1538
	intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
1539

1540
	if (crtc->config->has_audio)
C
Chris Wilson 已提交
1541
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
1542

1543
	/* Split out the IBX/CPU vs CPT settings */
1544

1545
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
K
Keith Packard 已提交
1546 1547 1548 1549 1550 1551
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1552
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1553 1554
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1555
		intel_dp->DP |= crtc->pipe << 29;
1556
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
1557
		if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
1558
			intel_dp->DP |= intel_dp->color_range;
1559 1560 1561 1562 1563 1564 1565

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1566
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1567 1568
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1569 1570 1571 1572 1573 1574
		if (!IS_CHERRYVIEW(dev)) {
			if (crtc->pipe == 1)
				intel_dp->DP |= DP_PIPEB_SELECT;
		} else {
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
		}
1575 1576
	} else {
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1577
	}
1578 1579
}

1580 1581
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1582

1583 1584
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1585

1586 1587
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1588

1589
static void wait_panel_status(struct intel_dp *intel_dp,
1590 1591
				       u32 mask,
				       u32 value)
1592
{
1593
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1594
	struct drm_i915_private *dev_priv = dev->dev_private;
1595 1596
	u32 pp_stat_reg, pp_ctrl_reg;

V
Ville Syrjälä 已提交
1597 1598
	lockdep_assert_held(&dev_priv->pps_mutex);

1599 1600
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1601

1602
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1603 1604 1605
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1606

1607
	if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
1608
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1609 1610
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1611
	}
1612 1613

	DRM_DEBUG_KMS("Wait complete\n");
1614
}
1615

1616
static void wait_panel_on(struct intel_dp *intel_dp)
1617 1618
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1619
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1620 1621
}

1622
static void wait_panel_off(struct intel_dp *intel_dp)
1623 1624
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1625
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1626 1627
}

1628
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1629 1630
{
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1631 1632 1633 1634 1635 1636

	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
	wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
				       intel_dp->panel_power_cycle_delay);

1637
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1638 1639
}

1640
static void wait_backlight_on(struct intel_dp *intel_dp)
1641 1642 1643 1644 1645
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1646
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1647 1648 1649 1650
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1651

1652 1653 1654 1655
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1656
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1657
{
1658 1659 1660
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 control;
1661

V
Ville Syrjälä 已提交
1662 1663
	lockdep_assert_held(&dev_priv->pps_mutex);

1664
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1665 1666 1667
	control &= ~PANEL_UNLOCK_MASK;
	control |= PANEL_UNLOCK_REGS;
	return control;
1668 1669
}

1670 1671 1672 1673 1674
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1675
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
1676
{
1677
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1678 1679
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1680
	struct drm_i915_private *dev_priv = dev->dev_private;
1681
	enum intel_display_power_domain power_domain;
1682
	u32 pp;
1683
	u32 pp_stat_reg, pp_ctrl_reg;
1684
	bool need_to_disable = !intel_dp->want_panel_vdd;
1685

V
Ville Syrjälä 已提交
1686 1687
	lockdep_assert_held(&dev_priv->pps_mutex);

1688
	if (!is_edp(intel_dp))
1689
		return false;
1690

1691
	cancel_delayed_work(&intel_dp->panel_vdd_work);
1692
	intel_dp->want_panel_vdd = true;
1693

1694
	if (edp_have_panel_vdd(intel_dp))
1695
		return need_to_disable;
1696

1697 1698
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);
1699

V
Ville Syrjälä 已提交
1700 1701
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
		      port_name(intel_dig_port->port));
1702

1703 1704
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
1705

1706
	pp = ironlake_get_pp_control(intel_dp);
1707
	pp |= EDP_FORCE_VDD;
1708

1709 1710
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1711 1712 1713 1714 1715

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1716 1717 1718
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
1719
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
1720 1721
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
			      port_name(intel_dig_port->port));
1722 1723
		msleep(intel_dp->panel_power_up_delay);
	}
1724 1725 1726 1727

	return need_to_disable;
}

1728 1729 1730 1731 1732 1733 1734
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
1735
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
1736
{
1737
	bool vdd;
1738

1739 1740 1741
	if (!is_edp(intel_dp))
		return;

1742
	pps_lock(intel_dp);
1743
	vdd = edp_panel_vdd_on(intel_dp);
1744
	pps_unlock(intel_dp);
1745

R
Rob Clark 已提交
1746
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
V
Ville Syrjälä 已提交
1747
	     port_name(dp_to_dig_port(intel_dp)->port));
1748 1749
}

1750
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
1751
{
1752
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1753
	struct drm_i915_private *dev_priv = dev->dev_private;
1754 1755 1756 1757
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum intel_display_power_domain power_domain;
1758
	u32 pp;
1759
	u32 pp_stat_reg, pp_ctrl_reg;
1760

V
Ville Syrjälä 已提交
1761
	lockdep_assert_held(&dev_priv->pps_mutex);
1762

1763
	WARN_ON(intel_dp->want_panel_vdd);
1764

1765
	if (!edp_have_panel_vdd(intel_dp))
1766
		return;
1767

V
Ville Syrjälä 已提交
1768 1769
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
		      port_name(intel_dig_port->port));
1770

1771 1772
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
1773

1774 1775
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
1776

1777 1778
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
1779

1780 1781 1782
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1783

1784 1785
	if ((pp & POWER_TARGET_ON) == 0)
		intel_dp->last_power_cycle = jiffies;
1786

1787 1788
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_put(dev_priv, power_domain);
1789
}
1790

1791
static void edp_panel_vdd_work(struct work_struct *__work)
1792 1793 1794 1795
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

1796
	pps_lock(intel_dp);
1797 1798
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
1799
	pps_unlock(intel_dp);
1800 1801
}

1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

1815 1816 1817 1818 1819
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1820
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1821
{
V
Ville Syrjälä 已提交
1822 1823 1824 1825 1826
	struct drm_i915_private *dev_priv =
		intel_dp_to_dev(intel_dp)->dev_private;

	lockdep_assert_held(&dev_priv->pps_mutex);

1827 1828
	if (!is_edp(intel_dp))
		return;
1829

R
Rob Clark 已提交
1830
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
V
Ville Syrjälä 已提交
1831
	     port_name(dp_to_dig_port(intel_dp)->port));
1832

1833 1834
	intel_dp->want_panel_vdd = false;

1835
	if (sync)
1836
		edp_panel_vdd_off_sync(intel_dp);
1837 1838
	else
		edp_panel_vdd_schedule_off(intel_dp);
1839 1840
}

1841
static void edp_panel_on(struct intel_dp *intel_dp)
1842
{
1843
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1844
	struct drm_i915_private *dev_priv = dev->dev_private;
1845
	u32 pp;
1846
	u32 pp_ctrl_reg;
1847

1848 1849
	lockdep_assert_held(&dev_priv->pps_mutex);

1850
	if (!is_edp(intel_dp))
1851
		return;
1852

V
Ville Syrjälä 已提交
1853 1854
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
V
Ville Syrjälä 已提交
1855

1856 1857 1858
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
		 port_name(dp_to_dig_port(intel_dp)->port)))
1859
		return;
1860

1861
	wait_panel_power_cycle(intel_dp);
1862

1863
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1864
	pp = ironlake_get_pp_control(intel_dp);
1865 1866 1867
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
1868 1869
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1870
	}
1871

1872
	pp |= POWER_TARGET_ON;
1873 1874 1875
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

1876 1877
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1878

1879
	wait_panel_on(intel_dp);
1880
	intel_dp->last_power_on = jiffies;
1881

1882 1883
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1884 1885
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1886
	}
1887
}
V
Ville Syrjälä 已提交
1888

1889 1890 1891 1892 1893 1894 1895
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
1896
	pps_unlock(intel_dp);
1897 1898
}

1899 1900

static void edp_panel_off(struct intel_dp *intel_dp)
1901
{
1902 1903
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1904
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1905
	struct drm_i915_private *dev_priv = dev->dev_private;
1906
	enum intel_display_power_domain power_domain;
1907
	u32 pp;
1908
	u32 pp_ctrl_reg;
1909

1910 1911
	lockdep_assert_held(&dev_priv->pps_mutex);

1912 1913
	if (!is_edp(intel_dp))
		return;
1914

V
Ville Syrjälä 已提交
1915 1916
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
1917

V
Ville Syrjälä 已提交
1918 1919
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
1920

1921
	pp = ironlake_get_pp_control(intel_dp);
1922 1923
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
1924 1925
	pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
		EDP_BLC_ENABLE);
1926

1927
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1928

1929 1930
	intel_dp->want_panel_vdd = false;

1931 1932
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1933

1934
	intel_dp->last_power_cycle = jiffies;
1935
	wait_panel_off(intel_dp);
1936 1937

	/* We got a reference when we enabled the VDD. */
1938 1939
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_put(dev_priv, power_domain);
1940
}
V
Ville Syrjälä 已提交
1941

1942 1943 1944 1945
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;
V
Ville Syrjälä 已提交
1946

1947 1948
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
1949
	pps_unlock(intel_dp);
1950 1951
}

1952 1953
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
1954
{
1955 1956
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
1957 1958
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1959
	u32 pp_ctrl_reg;
1960

1961 1962 1963 1964 1965 1966
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
1967
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
1968

1969
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1970

1971
	pp = ironlake_get_pp_control(intel_dp);
1972
	pp |= EDP_BLC_ENABLE;
1973

1974
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1975 1976 1977

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
1978

1979
	pps_unlock(intel_dp);
1980 1981
}

1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995
/* Enable backlight PWM and backlight PP control. */
void intel_edp_backlight_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

	intel_panel_enable_backlight(intel_dp->attached_connector);
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
1996
{
1997
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1998 1999
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
2000
	u32 pp_ctrl_reg;
2001

2002 2003 2004
	if (!is_edp(intel_dp))
		return;

2005
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2006

2007
	pp = ironlake_get_pp_control(intel_dp);
2008
	pp &= ~EDP_BLC_ENABLE;
2009

2010
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2011 2012 2013

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2014

2015
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2016 2017

	intel_dp->last_backlight_off = jiffies;
2018
	edp_wait_backlight_off(intel_dp);
2019
}
2020

2021 2022 2023 2024 2025 2026 2027
/* Disable backlight PP control and backlight PWM. */
void intel_edp_backlight_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
2028

2029
	_intel_edp_backlight_off(intel_dp);
2030
	intel_panel_disable_backlight(intel_dp->attached_connector);
2031
}
2032

2033 2034 2035 2036 2037 2038 2039 2040
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2041 2042
	bool is_enabled;

2043
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2044
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2045
	pps_unlock(intel_dp);
2046 2047 2048 2049

	if (is_enabled == enable)
		return;

2050 2051
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2052 2053 2054 2055 2056 2057 2058

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2059
static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
2060
{
2061 2062 2063
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
2064 2065 2066
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

2067 2068 2069
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

2070 2071
	DRM_DEBUG_KMS("\n");
	dpa_ctl = I915_READ(DP_A);
2072 2073 2074 2075 2076 2077 2078 2079 2080
	WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We don't adjust intel_dp->DP while tearing down the link, to
	 * facilitate link retraining (e.g. after hotplug). Hence clear all
	 * enable bits here to ensure that we don't enable too much. */
	intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	intel_dp->DP |= DP_PLL_ENABLE;
	I915_WRITE(DP_A, intel_dp->DP);
2081 2082
	POSTING_READ(DP_A);
	udelay(200);
2083 2084
}

2085
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
2086
{
2087 2088 2089
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
2090 2091 2092
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

2093 2094 2095
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

2096
	dpa_ctl = I915_READ(DP_A);
2097 2098 2099 2100 2101 2102 2103
	WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
	     "dp pll off, should be on\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We can't rely on the value tracked for the DP register in
	 * intel_dp->DP because link_down must not change that (otherwise link
	 * re-training will fail. */
2104
	dpa_ctl &= ~DP_PLL_ENABLE;
2105
	I915_WRITE(DP_A, dpa_ctl);
2106
	POSTING_READ(DP_A);
2107 2108 2109
	udelay(200);
}

2110
/* If the sink supports it, try to set the power state appropriately */
2111
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2112 2113 2114 2115 2116 2117 2118 2119
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2120 2121
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2122 2123 2124 2125 2126 2127
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2128 2129
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2130 2131 2132 2133 2134
			if (ret == 1)
				break;
			msleep(1);
		}
	}
2135 2136 2137 2138

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2139 2140
}

2141 2142
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2143
{
2144
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2145
	enum port port = dp_to_dig_port(intel_dp)->port;
2146 2147
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2148 2149 2150 2151
	enum intel_display_power_domain power_domain;
	u32 tmp;

	power_domain = intel_display_port_power_domain(encoder);
2152
	if (!intel_display_power_is_enabled(dev_priv, power_domain))
2153 2154 2155
		return false;

	tmp = I915_READ(intel_dp->output_reg);
2156 2157 2158 2159

	if (!(tmp & DP_PORT_EN))
		return false;

2160
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
2161
		*pipe = PORT_TO_PIPE_CPT(tmp);
2162 2163
	} else if (IS_CHERRYVIEW(dev)) {
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
2164
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184
		*pipe = PORT_TO_PIPE(tmp);
	} else {
		u32 trans_sel;
		u32 trans_dp;
		int i;

		switch (intel_dp->output_reg) {
		case PCH_DP_B:
			trans_sel = TRANS_DP_PORT_SEL_B;
			break;
		case PCH_DP_C:
			trans_sel = TRANS_DP_PORT_SEL_C;
			break;
		case PCH_DP_D:
			trans_sel = TRANS_DP_PORT_SEL_D;
			break;
		default:
			return true;
		}

2185
		for_each_pipe(dev_priv, i) {
2186 2187 2188 2189 2190 2191 2192
			trans_dp = I915_READ(TRANS_DP_CTL(i));
			if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
				*pipe = i;
				return true;
			}
		}

2193 2194 2195
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
			      intel_dp->output_reg);
	}
2196

2197 2198
	return true;
}
2199

2200
static void intel_dp_get_config(struct intel_encoder *encoder,
2201
				struct intel_crtc_state *pipe_config)
2202 2203 2204
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2205 2206 2207 2208
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2209
	int dotclock;
2210

2211 2212 2213 2214
	tmp = I915_READ(intel_dp->output_reg);
	if (tmp & DP_AUDIO_OUTPUT_ENABLE)
		pipe_config->has_audio = true;

2215 2216 2217 2218 2219
	if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
		if (tmp & DP_SYNC_HS_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2220

2221 2222 2223 2224 2225 2226 2227 2228 2229 2230
		if (tmp & DP_SYNC_VS_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
		tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2231

2232 2233 2234 2235 2236
		if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2237

2238
	pipe_config->base.adjusted_mode.flags |= flags;
2239

2240 2241 2242 2243
	if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
	    tmp & DP_COLOR_RANGE_16_235)
		pipe_config->limited_color_range = true;

2244 2245 2246 2247
	pipe_config->has_dp_encoder = true;

	intel_dp_get_m_n(crtc, pipe_config);

2248
	if (port == PORT_A) {
2249 2250 2251 2252 2253
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2254 2255 2256 2257 2258 2259 2260

	dotclock = intel_dotclock_calculate(pipe_config->port_clock,
					    &pipe_config->dp_m_n);

	if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
		ironlake_check_encoder_dotclock(pipe_config, dotclock);

2261
	pipe_config->base.adjusted_mode.crtc_clock = dotclock;
2262

2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281
	if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			      pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
		dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
	}
2282 2283
}

2284
static void intel_disable_dp(struct intel_encoder *encoder)
2285
{
2286
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2287
	struct drm_device *dev = encoder->base.dev;
2288 2289
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

2290
	if (crtc->config->has_audio)
2291
		intel_audio_codec_disable(encoder);
2292

2293 2294 2295
	if (HAS_PSR(dev) && !HAS_DDI(dev))
		intel_psr_disable(intel_dp);

2296 2297
	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2298
	intel_edp_panel_vdd_on(intel_dp);
2299
	intel_edp_backlight_off(intel_dp);
2300
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2301
	intel_edp_panel_off(intel_dp);
2302

2303 2304
	/* disable the port before the pipe on g4x */
	if (INTEL_INFO(dev)->gen < 5)
2305
		intel_dp_link_down(intel_dp);
2306 2307
}

2308
static void ilk_post_disable_dp(struct intel_encoder *encoder)
2309
{
2310
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2311
	enum port port = dp_to_dig_port(intel_dp)->port;
2312

2313
	intel_dp_link_down(intel_dp);
2314 2315
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2316 2317 2318 2319 2320 2321 2322
}

static void vlv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2323 2324
}

2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341
static void chv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->dpio_lock);

	/* Propagate soft reset to data lane reset */
2342
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2343
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2344
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2345

2346 2347 2348 2349 2350 2351 2352 2353 2354
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2355
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2356
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2357 2358 2359 2360

	mutex_unlock(&dev_priv->dpio_lock);
}

2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;

	if (HAS_DDI(dev)) {
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

	} else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
		if (IS_CHERRYVIEW(dev))
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
			if (IS_CHERRYVIEW(dev)) {
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
				DRM_ERROR("DP training pattern 3 not supported\n");
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

static void intel_dp_enable_port(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* enable with pattern 1 (as per spec) */
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP,
				 DP_TRAINING_PATTERN_1);

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2466 2467
}

2468
static void intel_enable_dp(struct intel_encoder *encoder)
2469
{
2470 2471 2472
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2473
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2474
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2475

2476 2477
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2478

2479 2480 2481 2482 2483
	pps_lock(intel_dp);

	if (IS_VALLEYVIEW(dev))
		vlv_init_panel_power_sequencer(intel_dp);

2484
	intel_dp_enable_port(intel_dp);
2485 2486 2487 2488 2489 2490 2491

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2492 2493 2494
	if (IS_VALLEYVIEW(dev))
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp));

2495
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2496 2497
	intel_dp_start_link_train(intel_dp);
	intel_dp_complete_link_train(intel_dp);
2498
	intel_dp_stop_link_train(intel_dp);
2499

2500
	if (crtc->config->has_audio) {
2501 2502 2503 2504
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
				 pipe_name(crtc->pipe));
		intel_audio_codec_enable(encoder);
	}
2505
}
2506

2507 2508
static void g4x_enable_dp(struct intel_encoder *encoder)
{
2509 2510
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2511
	intel_enable_dp(encoder);
2512
	intel_edp_backlight_on(intel_dp);
2513
}
2514

2515 2516
static void vlv_enable_dp(struct intel_encoder *encoder)
{
2517 2518
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2519
	intel_edp_backlight_on(intel_dp);
2520
	intel_psr_enable(intel_dp);
2521 2522
}

2523
static void g4x_pre_enable_dp(struct intel_encoder *encoder)
2524 2525 2526 2527
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);

2528 2529
	intel_dp_prepare(encoder);

2530 2531 2532
	/* Only ilk+ has port A */
	if (dport->port == PORT_A) {
		ironlake_set_pll_cpu_edp(intel_dp);
2533
		ironlake_edp_pll_on(intel_dp);
2534
	}
2535 2536
}

2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
	enum pipe pipe = intel_dp->pps_pipe;
	int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);

	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

2563 2564 2565 2566 2567 2568 2569 2570
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

2571 2572 2573
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2574 2575 2576
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		struct intel_dp *intel_dp;
2577
		enum port port;
2578 2579 2580 2581 2582

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
2583
		port = dp_to_dig_port(intel_dp)->port;
2584 2585 2586 2587 2588

		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
2589
			      pipe_name(pipe), port_name(port));
2590

2591 2592 2593
		WARN(encoder->connectors_active,
		     "stealing pipe %c power sequencer from active eDP port %c\n",
		     pipe_name(pipe), port_name(port));
2594 2595

		/* make sure vdd is off before we steal it */
2596
		vlv_detach_power_sequencer(intel_dp);
2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

2610 2611 2612
	if (!is_edp(intel_dp))
		return;

2613 2614 2615 2616 2617 2618 2619 2620 2621
	if (intel_dp->pps_pipe == crtc->pipe)
		return;

	/*
	 * If another power sequencer was being used on this
	 * port previously make sure to turn off vdd there while
	 * we still have control of it.
	 */
	if (intel_dp->pps_pipe != INVALID_PIPE)
2622
		vlv_detach_power_sequencer(intel_dp);
2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
2637 2638
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
2639 2640
}

2641
static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2642
{
2643
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2644
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2645
	struct drm_device *dev = encoder->base.dev;
2646
	struct drm_i915_private *dev_priv = dev->dev_private;
2647
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
2648
	enum dpio_channel port = vlv_dport_to_channel(dport);
2649 2650
	int pipe = intel_crtc->pipe;
	u32 val;
2651

2652
	mutex_lock(&dev_priv->dpio_lock);
2653

2654
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
2655 2656 2657 2658 2659 2660
	val = 0;
	if (pipe)
		val |= (1<<21);
	else
		val &= ~(1<<21);
	val |= 0x001000c4;
2661 2662 2663
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
2664

2665 2666 2667
	mutex_unlock(&dev_priv->dpio_lock);

	intel_enable_dp(encoder);
2668 2669
}

2670
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
2671 2672 2673 2674
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2675 2676
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
2677
	enum dpio_channel port = vlv_dport_to_channel(dport);
2678
	int pipe = intel_crtc->pipe;
2679

2680 2681
	intel_dp_prepare(encoder);

2682
	/* Program Tx lane resets to default */
2683
	mutex_lock(&dev_priv->dpio_lock);
2684
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
2685 2686
			 DPIO_PCS_TX_LANE2_RESET |
			 DPIO_PCS_TX_LANE1_RESET);
2687
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
2688 2689 2690 2691 2692 2693
			 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
			 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
			 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
				 DPIO_PCS_CLK_SOFT_RESET);

	/* Fix up inter-pair skew failure */
2694 2695 2696
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
2697
	mutex_unlock(&dev_priv->dpio_lock);
2698 2699
}

2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710
static void chv_pre_enable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	int pipe = intel_crtc->pipe;
	int data, i;
2711
	u32 val;
2712 2713

	mutex_lock(&dev_priv->dpio_lock);
2714

2715 2716 2717 2718 2719 2720 2721 2722 2723
	/* allow hardware to manage TX FIFO reset source */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
	val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
	val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);

2724
	/* Deassert soft data lane reset*/
2725
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2726
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2727 2728 2729 2730 2731 2732 2733 2734 2735
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2736

2737
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2738
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2739
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2740 2741

	/* Program Tx lane latency optimal setting*/
2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761
	for (i = 0; i < 4; i++) {
		/* Set the latency optimal bit */
		data = (i == 1) ? 0x0 : 0x6;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
				data << DPIO_FRC_LATENCY_SHFIT);

		/* Set the upar bit */
		data = (i == 1) ? 0x0 : 0x1;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
				data << DPIO_UPAR_SHIFT);
	}

	/* Data lane stagger programming */
	/* FIXME: Fix up value only after power analysis */

	mutex_unlock(&dev_priv->dpio_lock);

	intel_enable_dp(encoder);
}

2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

2773 2774
	intel_dp_prepare(encoder);

2775 2776
	mutex_lock(&dev_priv->dpio_lock);

2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795
	/* program left/right clock distribution */
	if (pipe != PIPE_B) {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
		val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA1_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA1_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
	} else {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
		val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA2_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA2_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
	}

2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827
	/* program clock channel usage */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);

	/*
	 * This a a bit weird since generally CL
	 * matches the pipe, but here we need to
	 * pick the CL based on the port.
	 */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
	if (pipe != PIPE_B)
		val &= ~CHV_CMN_USEDCLKCHANNEL;
	else
		val |= CHV_CMN_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);

	mutex_unlock(&dev_priv->dpio_lock);
}

2828
/*
2829 2830
 * Native read with retry for link status and receiver capability reads for
 * cases where the sink may still be asleep.
2831 2832 2833
 *
 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
 * supposed to retry 3 times per the spec.
2834
 */
2835 2836 2837
static ssize_t
intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
			void *buffer, size_t size)
2838
{
2839 2840
	ssize_t ret;
	int i;
2841

2842 2843 2844 2845 2846 2847 2848
	/*
	 * Sometime we just get the same incorrect byte repeated
	 * over the entire buffer. Doing just one throw away read
	 * initially seems to "solve" it.
	 */
	drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);

2849
	for (i = 0; i < 3; i++) {
2850 2851 2852
		ret = drm_dp_dpcd_read(aux, offset, buffer, size);
		if (ret == size)
			return ret;
2853 2854
		msleep(1);
	}
2855

2856
	return ret;
2857 2858 2859 2860 2861 2862 2863
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
static bool
2864
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
2865
{
2866 2867 2868 2869
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_LANE0_1_STATUS,
				       link_status,
				       DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
2870 2871
}

2872
/* These are source-specific values. */
2873
static uint8_t
K
Keith Packard 已提交
2874
intel_dp_voltage_max(struct intel_dp *intel_dp)
2875
{
2876
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2877
	struct drm_i915_private *dev_priv = dev->dev_private;
2878
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2879

2880 2881 2882
	if (INTEL_INFO(dev)->gen >= 9) {
		if (dev_priv->vbt.edp_low_vswing && port == PORT_A)
			return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2883
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2884
	} else if (IS_VALLEYVIEW(dev))
2885
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2886
	else if (IS_GEN7(dev) && port == PORT_A)
2887
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2888
	else if (HAS_PCH_CPT(dev) && port != PORT_A)
2889
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
2890
	else
2891
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
2892 2893 2894 2895 2896
}

static uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
2897
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2898
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2899

2900 2901 2902 2903 2904 2905 2906 2907
	if (INTEL_INFO(dev)->gen >= 9) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
2908 2909
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2910 2911 2912 2913
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
	} else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
2914
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2915 2916 2917 2918 2919 2920 2921
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2922
		default:
2923
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2924
		}
2925 2926
	} else if (IS_VALLEYVIEW(dev)) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2927 2928 2929 2930 2931 2932 2933
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2934
		default:
2935
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2936
		}
2937
	} else if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
2938
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2939 2940 2941 2942 2943
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
2944
		default:
2945
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
2946 2947 2948
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2949 2950 2951 2952 2953 2954 2955
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
2956
		default:
2957
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
2958
		}
2959 2960 2961
	}
}

2962 2963 2964 2965 2966
static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2967 2968
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dport->base.base.crtc);
2969 2970 2971
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];
2972
	enum dpio_channel port = vlv_dport_to_channel(dport);
2973
	int pipe = intel_crtc->pipe;
2974 2975

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2976
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
2977 2978
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2979
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2980 2981 2982
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
2983
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2984 2985 2986
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
2987
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2988 2989 2990
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
2991
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2992 2993 2994 2995 2996 2997 2998
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
2999
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3000 3001
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3002
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3003 3004 3005
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3006
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3007 3008 3009
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3010
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3011 3012 3013 3014 3015 3016 3017
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3018
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3019 3020
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3021
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3022 3023 3024
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3025
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3026 3027 3028 3029 3030 3031 3032
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3033
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3034 3035
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3036
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3048
	mutex_lock(&dev_priv->dpio_lock);
3049 3050 3051
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
3052
			 uniqtranscale_reg_value);
3053 3054 3055 3056
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
3057
	mutex_unlock(&dev_priv->dpio_lock);
3058 3059 3060 3061

	return 0;
}

3062 3063 3064 3065 3066 3067
static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
3068
	u32 deemph_reg_value, margin_reg_value, val;
3069 3070
	uint8_t train_set = intel_dp->train_set[0];
	enum dpio_channel ch = vlv_dport_to_channel(dport);
3071 3072
	enum pipe pipe = intel_crtc->pipe;
	int i;
3073 3074

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3075
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3076
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3077
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3078 3079 3080
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3081
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3082 3083 3084
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3085
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3086 3087 3088
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3089
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3090 3091 3092 3093 3094 3095 3096 3097
			deemph_reg_value = 128;
			margin_reg_value = 154;
			/* FIXME extra to set for 1200 */
			break;
		default:
			return 0;
		}
		break;
3098
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3099
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3100
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3101 3102 3103
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3104
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3105 3106 3107
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3108
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3109 3110 3111 3112 3113 3114 3115
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3116
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3117
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3118
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3119 3120 3121
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3122
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3123 3124 3125 3126 3127 3128 3129
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3130
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3131
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3132
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

	mutex_lock(&dev_priv->dpio_lock);

	/* Clear calc init */
3147 3148
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3149 3150
	val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
	val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3151 3152 3153 3154
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3155 3156
	val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
	val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3157
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3158

3159 3160 3161 3162 3163 3164 3165 3166 3167 3168
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
	val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
	val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
	val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
	val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);

3169
	/* Program swing deemph */
3170 3171 3172 3173 3174 3175
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
		val &= ~DPIO_SWING_DEEMPH9P5_MASK;
		val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
	}
3176 3177

	/* Program swing margin */
3178 3179
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3180 3181
		val &= ~DPIO_SWING_MARGIN000_MASK;
		val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
3182 3183
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
	}
3184 3185

	/* Disable unique transition scale */
3186 3187 3188 3189 3190
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
		val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
	}
3191 3192

	if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
3193
			== DP_TRAIN_PRE_EMPH_LEVEL_0) &&
3194
		((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
3195
			== DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
3196 3197 3198 3199 3200 3201 3202

		/*
		 * The document said it needs to set bit 27 for ch0 and bit 26
		 * for ch1. Might be a typo in the doc.
		 * For now, for this unique transition scale selection, set bit
		 * 27 for ch0 and ch1.
		 */
3203 3204 3205 3206 3207
		for (i = 0; i < 4; i++) {
			val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
			val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
			vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
		}
3208

3209 3210 3211 3212 3213 3214
		for (i = 0; i < 4; i++) {
			val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
			val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
			val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
			vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
		}
3215 3216 3217
	}

	/* Start swing calculation */
3218 3219 3220 3221 3222 3223 3224
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235

	/* LRC Bypass */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
	val |= DPIO_LRC_BYPASS;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);

	mutex_unlock(&dev_priv->dpio_lock);

	return 0;
}

3236
static void
J
Jani Nikula 已提交
3237 3238
intel_get_adjust_train(struct intel_dp *intel_dp,
		       const uint8_t link_status[DP_LINK_STATUS_SIZE])
3239 3240 3241 3242
{
	uint8_t v = 0;
	uint8_t p = 0;
	int lane;
K
Keith Packard 已提交
3243 3244
	uint8_t voltage_max;
	uint8_t preemph_max;
3245

3246
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
3247 3248
		uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
		uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
3249 3250 3251 3252 3253 3254 3255

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

K
Keith Packard 已提交
3256
	voltage_max = intel_dp_voltage_max(intel_dp);
3257 3258
	if (v >= voltage_max)
		v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
3259

K
Keith Packard 已提交
3260 3261 3262
	preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
	if (p >= preemph_max)
		p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
3263 3264

	for (lane = 0; lane < 4; lane++)
3265
		intel_dp->train_set[lane] = v | p;
3266 3267 3268
}

static uint32_t
3269
intel_gen4_signal_levels(uint8_t train_set)
3270
{
3271
	uint32_t	signal_levels = 0;
3272

3273
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3274
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3275 3276 3277
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3278
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3279 3280
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3281
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3282 3283
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3284
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3285 3286 3287
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3288
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3289
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3290 3291 3292
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3293
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3294 3295
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3296
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3297 3298
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3299
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3300 3301 3302 3303 3304 3305
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3306 3307 3308 3309
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen6_edp_signal_levels(uint8_t train_set)
{
3310 3311 3312
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3313 3314
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3315
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3316
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3317
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3318 3319
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3320
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3321 3322
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3323
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3324 3325
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3326
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3327
	default:
3328 3329 3330
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3331 3332 3333
	}
}

K
Keith Packard 已提交
3334 3335 3336 3337 3338 3339 3340
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen7_edp_signal_levels(uint8_t train_set)
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3341
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3342
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3343
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3344
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3345
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3346 3347
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3348
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3349
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3350
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3351 3352
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3353
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3354
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3355
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3356 3357 3358 3359 3360 3361 3362 3363 3364
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3365 3366
/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
static uint32_t
3367
intel_hsw_signal_levels(uint8_t train_set)
3368
{
3369 3370 3371
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3372
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3373
		return DDI_BUF_TRANS_SELECT(0);
3374
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3375
		return DDI_BUF_TRANS_SELECT(1);
3376
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3377
		return DDI_BUF_TRANS_SELECT(2);
3378
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
3379
		return DDI_BUF_TRANS_SELECT(3);
3380

3381
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3382
		return DDI_BUF_TRANS_SELECT(4);
3383
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3384
		return DDI_BUF_TRANS_SELECT(5);
3385
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3386
		return DDI_BUF_TRANS_SELECT(6);
3387

3388
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3389
		return DDI_BUF_TRANS_SELECT(7);
3390
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3391
		return DDI_BUF_TRANS_SELECT(8);
3392 3393 3394

	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
		return DDI_BUF_TRANS_SELECT(9);
3395 3396 3397
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
3398
		return DDI_BUF_TRANS_SELECT(0);
3399 3400 3401
	}
}

3402 3403 3404 3405 3406
/* Properly updates "DP" with the correct signal levels. */
static void
intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3407
	enum port port = intel_dig_port->port;
3408 3409 3410 3411
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t signal_levels, mask;
	uint8_t train_set = intel_dp->train_set[0];

3412
	if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
3413 3414
		signal_levels = intel_hsw_signal_levels(train_set);
		mask = DDI_BUF_EMP_MASK;
3415 3416 3417
	} else if (IS_CHERRYVIEW(dev)) {
		signal_levels = intel_chv_signal_levels(intel_dp);
		mask = 0;
3418 3419 3420
	} else if (IS_VALLEYVIEW(dev)) {
		signal_levels = intel_vlv_signal_levels(intel_dp);
		mask = 0;
3421
	} else if (IS_GEN7(dev) && port == PORT_A) {
3422 3423
		signal_levels = intel_gen7_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3424
	} else if (IS_GEN6(dev) && port == PORT_A) {
3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436
		signal_levels = intel_gen6_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
		signal_levels = intel_gen4_signal_levels(train_set);
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

	DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	*DP = (*DP & ~mask) | signal_levels;
}

3437
static bool
C
Chris Wilson 已提交
3438
intel_dp_set_link_train(struct intel_dp *intel_dp,
3439
			uint32_t *DP,
3440
			uint8_t dp_train_pat)
3441
{
3442 3443
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
3444
	struct drm_i915_private *dev_priv = dev->dev_private;
3445 3446
	uint8_t buf[sizeof(intel_dp->train_set) + 1];
	int ret, len;
3447

3448
	_intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3449

3450
	I915_WRITE(intel_dp->output_reg, *DP);
C
Chris Wilson 已提交
3451
	POSTING_READ(intel_dp->output_reg);
3452

3453 3454
	buf[0] = dp_train_pat;
	if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
3455
	    DP_TRAINING_PATTERN_DISABLE) {
3456 3457 3458 3459 3460 3461
		/* don't write DP_TRAINING_LANEx_SET on disable */
		len = 1;
	} else {
		/* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
		memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
		len = intel_dp->lane_count + 1;
3462
	}
3463

3464 3465
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
				buf, len);
3466 3467

	return ret == len;
3468 3469
}

3470 3471 3472 3473
static bool
intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
			uint8_t dp_train_pat)
{
3474
	memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
3475 3476 3477 3478 3479 3480
	intel_dp_set_signal_levels(intel_dp, DP);
	return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
}

static bool
intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
J
Jani Nikula 已提交
3481
			   const uint8_t link_status[DP_LINK_STATUS_SIZE])
3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	intel_get_adjust_train(intel_dp, link_status);
	intel_dp_set_signal_levels(intel_dp, DP);

	I915_WRITE(intel_dp->output_reg, *DP);
	POSTING_READ(intel_dp->output_reg);

3494 3495
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
				intel_dp->train_set, intel_dp->lane_count);
3496 3497 3498 3499

	return ret == intel_dp->lane_count;
}

3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530
static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	uint32_t val;

	if (!HAS_DDI(dev))
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

	if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
		     1))
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3531
/* Enable corresponding port and start training pattern 1 */
3532
void
3533
intel_dp_start_link_train(struct intel_dp *intel_dp)
3534
{
3535
	struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
3536
	struct drm_device *dev = encoder->dev;
3537 3538
	int i;
	uint8_t voltage;
3539
	int voltage_tries, loop_tries;
C
Chris Wilson 已提交
3540
	uint32_t DP = intel_dp->DP;
3541
	uint8_t link_config[2];
3542

P
Paulo Zanoni 已提交
3543
	if (HAS_DDI(dev))
3544 3545
		intel_ddi_prepare_link_retrain(encoder);

3546
	/* Write the link configuration data */
3547 3548 3549 3550
	link_config[0] = intel_dp->link_bw;
	link_config[1] = intel_dp->lane_count;
	if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
		link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
3551
	drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
3552
	if (intel_dp->num_sink_rates)
3553 3554
		drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET,
				&intel_dp->rate_select, 1);
3555 3556 3557

	link_config[0] = 0;
	link_config[1] = DP_SET_ANSI_8B10B;
3558
	drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
3559 3560

	DP |= DP_PORT_EN;
K
Keith Packard 已提交
3561

3562 3563 3564 3565 3566 3567 3568 3569
	/* clock recovery */
	if (!intel_dp_reset_link_train(intel_dp, &DP,
				       DP_TRAINING_PATTERN_1 |
				       DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to enable link training\n");
		return;
	}

3570
	voltage = 0xff;
3571 3572
	voltage_tries = 0;
	loop_tries = 0;
3573
	for (;;) {
3574
		uint8_t link_status[DP_LINK_STATUS_SIZE];
3575

3576
		drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
3577 3578
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
3579
			break;
3580
		}
3581

3582
		if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
3583
			DRM_DEBUG_KMS("clock recovery OK\n");
3584 3585 3586 3587 3588 3589
			break;
		}

		/* Check to see if we've tried the max voltage */
		for (i = 0; i < intel_dp->lane_count; i++)
			if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3590
				break;
3591
		if (i == intel_dp->lane_count) {
3592 3593
			++loop_tries;
			if (loop_tries == 5) {
3594
				DRM_ERROR("too many full retries, give up\n");
3595 3596
				break;
			}
3597 3598 3599
			intel_dp_reset_link_train(intel_dp, &DP,
						  DP_TRAINING_PATTERN_1 |
						  DP_LINK_SCRAMBLING_DISABLE);
3600 3601 3602
			voltage_tries = 0;
			continue;
		}
3603

3604
		/* Check to see if we've tried the same voltage 5 times */
3605
		if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
3606
			++voltage_tries;
3607
			if (voltage_tries == 5) {
3608
				DRM_ERROR("too many voltage retries, give up\n");
3609 3610 3611 3612 3613
				break;
			}
		} else
			voltage_tries = 0;
		voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
3614

3615 3616 3617 3618 3619
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
3620 3621
	}

3622 3623 3624
	intel_dp->DP = DP;
}

3625
void
3626 3627 3628
intel_dp_complete_link_train(struct intel_dp *intel_dp)
{
	bool channel_eq = false;
3629
	int tries, cr_tries;
3630
	uint32_t DP = intel_dp->DP;
3631 3632 3633 3634 3635
	uint32_t training_pattern = DP_TRAINING_PATTERN_2;

	/* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
	if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
		training_pattern = DP_TRAINING_PATTERN_3;
3636

3637
	/* channel equalization */
3638
	if (!intel_dp_set_link_train(intel_dp, &DP,
3639
				     training_pattern |
3640 3641 3642 3643 3644
				     DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to start channel equalization\n");
		return;
	}

3645
	tries = 0;
3646
	cr_tries = 0;
3647 3648
	channel_eq = false;
	for (;;) {
3649
		uint8_t link_status[DP_LINK_STATUS_SIZE];
3650

3651 3652 3653 3654 3655
		if (cr_tries > 5) {
			DRM_ERROR("failed to train DP, aborting\n");
			break;
		}

3656
		drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
3657 3658
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
3659
			break;
3660
		}
3661

3662
		/* Make sure clock is still ok */
3663
		if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
3664
			intel_dp_start_link_train(intel_dp);
3665
			intel_dp_set_link_train(intel_dp, &DP,
3666
						training_pattern |
3667
						DP_LINK_SCRAMBLING_DISABLE);
3668 3669 3670 3671
			cr_tries++;
			continue;
		}

3672
		if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
3673 3674 3675
			channel_eq = true;
			break;
		}
3676

3677 3678 3679
		/* Try 5 times, then try clock recovery if that fails */
		if (tries > 5) {
			intel_dp_start_link_train(intel_dp);
3680
			intel_dp_set_link_train(intel_dp, &DP,
3681
						training_pattern |
3682
						DP_LINK_SCRAMBLING_DISABLE);
3683 3684 3685 3686
			tries = 0;
			cr_tries++;
			continue;
		}
3687

3688 3689 3690 3691 3692
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
3693
		++tries;
3694
	}
3695

3696 3697 3698 3699
	intel_dp_set_idle_link_train(intel_dp);

	intel_dp->DP = DP;

3700
	if (channel_eq)
M
Masanari Iida 已提交
3701
		DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
3702

3703 3704 3705 3706
}

void intel_dp_stop_link_train(struct intel_dp *intel_dp)
{
3707
	intel_dp_set_link_train(intel_dp, &intel_dp->DP,
3708
				DP_TRAINING_PATTERN_DISABLE);
3709 3710 3711
}

static void
C
Chris Wilson 已提交
3712
intel_dp_link_down(struct intel_dp *intel_dp)
3713
{
3714
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3715
	enum port port = intel_dig_port->port;
3716
	struct drm_device *dev = intel_dig_port->base.base.dev;
3717
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3718
	uint32_t DP = intel_dp->DP;
3719

3720
	if (WARN_ON(HAS_DDI(dev)))
3721 3722
		return;

3723
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3724 3725
		return;

3726
	DRM_DEBUG_KMS("\n");
3727

3728
	if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
3729
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
C
Chris Wilson 已提交
3730
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
3731
	} else {
3732 3733 3734 3735
		if (IS_CHERRYVIEW(dev))
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
C
Chris Wilson 已提交
3736
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
3737
	}
3738
	POSTING_READ(intel_dp->output_reg);
3739

3740
	if (HAS_PCH_IBX(dev) &&
3741
	    I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
3742 3743 3744 3745 3746 3747 3748 3749 3750 3751
		/* Hardware workaround: leaving our transcoder select
		 * set to transcoder B while it's off will prevent the
		 * corresponding HDMI output on transcoder A.
		 *
		 * Combine this with another hardware workaround:
		 * transcoder select bit can only be cleared while the
		 * port is enabled.
		 */
		DP &= ~DP_PIPEB_SELECT;
		I915_WRITE(intel_dp->output_reg, DP);
3752
		POSTING_READ(intel_dp->output_reg);
3753 3754
	}

3755
	DP &= ~DP_AUDIO_OUTPUT_ENABLE;
C
Chris Wilson 已提交
3756 3757
	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
3758
	msleep(intel_dp->panel_power_down_delay);
3759 3760
}

3761 3762
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
3763
{
R
Rodrigo Vivi 已提交
3764 3765 3766
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
3767
	uint8_t rev;
R
Rodrigo Vivi 已提交
3768

3769 3770
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
				    sizeof(intel_dp->dpcd)) < 0)
3771
		return false; /* aux transfer failed */
3772

3773
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3774

3775 3776 3777
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		return false; /* DPCD not present */

3778 3779
	/* Check if the panel supports PSR */
	memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
3780
	if (is_edp(intel_dp)) {
3781 3782 3783
		intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
					intel_dp->psr_dpcd,
					sizeof(intel_dp->psr_dpcd));
R
Rodrigo Vivi 已提交
3784 3785
		if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
			dev_priv->psr.sink_support = true;
3786
			DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
R
Rodrigo Vivi 已提交
3787
		}
3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802

		if (INTEL_INFO(dev)->gen >= 9 &&
			(intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
			uint8_t frame_sync_cap;

			dev_priv->psr.sink_support = true;
			intel_dp_dpcd_read_wake(&intel_dp->aux,
					DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
					&frame_sync_cap, 1);
			dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
			/* PSR2 needs frame sync as well */
			dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
			DRM_DEBUG_KMS("PSR2 %s on sink",
				dev_priv->psr.psr2_support ? "supported" : "not supported");
		}
3803 3804
	}

3805
	/* Training Pattern 3 support, both source and sink */
3806
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
3807 3808
	    intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED &&
	    (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)) {
3809
		intel_dp->use_tps3 = true;
3810
		DRM_DEBUG_KMS("Displayport TPS3 supported\n");
3811 3812 3813
	} else
		intel_dp->use_tps3 = false;

3814 3815 3816 3817 3818
	/* Intermediate frequency support */
	if (is_edp(intel_dp) &&
	    (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] &	DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
	    (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
	    (rev >= 0x03)) { /* eDp v1.4 or higher */
3819
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3820 3821
		int i;

3822 3823
		intel_dp_dpcd_read_wake(&intel_dp->aux,
				DP_SUPPORTED_LINK_RATES,
3824 3825
				sink_rates,
				sizeof(sink_rates));
3826

3827 3828
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3829 3830 3831 3832

			if (val == 0)
				break;

3833
			intel_dp->sink_rates[i] = val * 200;
3834
		}
3835
		intel_dp->num_sink_rates = i;
3836
	}
3837 3838 3839

	intel_dp_print_rates(intel_dp);

3840 3841 3842 3843 3844 3845 3846
	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3847 3848 3849
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
				    intel_dp->downstream_ports,
				    DP_MAX_DOWNSTREAM_PORTS) < 0)
3850 3851 3852
		return false; /* downstream port status fetch failed */

	return true;
3853 3854
}

3855 3856 3857 3858 3859 3860 3861 3862
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

3863
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
3864 3865 3866
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

3867
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
3868 3869 3870 3871
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
}

3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896
static bool
intel_dp_probe_mst(struct intel_dp *intel_dp)
{
	u8 buf[1];

	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
		if (buf[0] & DP_MST_CAP) {
			DRM_DEBUG_KMS("Sink is MST capable\n");
			intel_dp->is_mst = true;
		} else {
			DRM_DEBUG_KMS("Sink is not MST capable\n");
			intel_dp->is_mst = false;
		}
	}

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	return intel_dp->is_mst;
}

3897 3898 3899 3900 3901 3902
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
3903 3904 3905
	u8 buf;
	int test_crc_count;
	int attempts = 6;
3906

R
Rodrigo Vivi 已提交
3907
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3908
		return -EIO;
3909

R
Rodrigo Vivi 已提交
3910
	if (!(buf & DP_TEST_CRC_SUPPORTED))
3911 3912
		return -ENOTTY;

3913 3914 3915
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

3916
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3917
				buf | DP_TEST_SINK_START) < 0)
3918
		return -EIO;
3919

3920
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3921
		return -EIO;
R
Rodrigo Vivi 已提交
3922
	test_crc_count = buf & DP_TEST_COUNT_MASK;
3923

R
Rodrigo Vivi 已提交
3924
	do {
3925 3926 3927
		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0)
			return -EIO;
R
Rodrigo Vivi 已提交
3928 3929 3930 3931
		intel_wait_for_vblank(dev, intel_crtc->pipe);
	} while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);

	if (attempts == 0) {
3932 3933
		DRM_DEBUG_KMS("Panel is unable to calculate CRC after 6 vblanks\n");
		return -ETIMEDOUT;
R
Rodrigo Vivi 已提交
3934
	}
3935

3936
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
3937
		return -EIO;
3938

3939 3940 3941 3942 3943
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
			       buf & ~DP_TEST_SINK_START) < 0)
		return -EIO;
3944

3945 3946 3947
	return 0;
}

3948 3949 3950
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
3951 3952 3953
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
3954 3955
}

3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

	ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

3970 3971 3972 3973
static void
intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	/* NAK by default */
3974
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
3975 3976
}

3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
			if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_complete_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

3999
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
4015
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

4034 4035 4036 4037 4038 4039 4040 4041
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */
4042
static void
C
Chris Wilson 已提交
4043
intel_dp_check_link_status(struct intel_dp *intel_dp)
4044
{
4045
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4046
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4047
	u8 sink_irq_vector;
4048
	u8 link_status[DP_LINK_STATUS_SIZE];
4049

4050 4051
	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

4052
	if (!intel_encoder->connectors_active)
4053
		return;
4054

4055
	if (WARN_ON(!intel_encoder->base.crtc))
4056 4057
		return;

4058 4059 4060
	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

4061
	/* Try to read receiver status if the link appears to be up */
4062
	if (!intel_dp_get_link_status(intel_dp, link_status)) {
4063 4064 4065
		return;
	}

4066
	/* Now read the DPCD to see if it's actually running */
4067
	if (!intel_dp_get_dpcd(intel_dp)) {
4068 4069 4070
		return;
	}

4071 4072 4073 4074
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
4075 4076 4077
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
4078 4079 4080 4081 4082 4083 4084

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4085
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
4086
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
4087
			      intel_encoder->base.name);
4088 4089
		intel_dp_start_link_train(intel_dp);
		intel_dp_complete_link_train(intel_dp);
4090
		intel_dp_stop_link_train(intel_dp);
4091
	}
4092 4093
}

4094
/* XXX this is probably wrong for multiple downstream ports */
4095
static enum drm_connector_status
4096
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4097
{
4098 4099 4100 4101 4102 4103 4104 4105
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
4106
		return connector_status_connected;
4107 4108

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4109 4110
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4111
		uint8_t reg;
4112 4113 4114

		if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
					    &reg, 1) < 0)
4115
			return connector_status_unknown;
4116

4117 4118
		return DP_GET_SINK_COUNT(reg) ? connector_status_connected
					      : connector_status_disconnected;
4119 4120 4121
	}

	/* If no HPD, poke DDC gently */
4122
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4123
		return connector_status_connected;
4124 4125

	/* Well we tried, say unknown for unreliable port types */
4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4138 4139 4140

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4141
	return connector_status_disconnected;
4142 4143
}

4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	enum drm_connector_status status;

	status = intel_panel_detect(dev);
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4157
static enum drm_connector_status
Z
Zhenyu Wang 已提交
4158
ironlake_dp_detect(struct intel_dp *intel_dp)
4159
{
4160
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4161 4162
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4163

4164 4165 4166
	if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
		return connector_status_disconnected;

4167
	return intel_dp_detect_dpcd(intel_dp);
4168 4169
}

4170 4171
static int g4x_digital_port_connected(struct drm_device *dev,
				       struct intel_digital_port *intel_dig_port)
4172 4173
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4174
	uint32_t bit;
4175

4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187
	if (IS_VALLEYVIEW(dev)) {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
			break;
		default:
4188
			return -EINVAL;
4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201
		}
	} else {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
			break;
		default:
4202
			return -EINVAL;
4203
		}
4204 4205
	}

4206
	if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231
		return 0;
	return 1;
}

static enum drm_connector_status
g4x_dp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	int ret;

	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
		enum drm_connector_status status;

		status = intel_panel_detect(dev);
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}

	ret = g4x_digital_port_connected(dev, intel_dig_port);
	if (ret == -EINVAL)
		return connector_status_unknown;
	else if (ret == 0)
4232 4233
		return connector_status_disconnected;

4234
	return intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4235 4236
}

4237
static struct edid *
4238
intel_dp_get_edid(struct intel_dp *intel_dp)
4239
{
4240
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4241

4242 4243 4244 4245
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4246 4247
			return NULL;

J
Jani Nikula 已提交
4248
		return drm_edid_duplicate(intel_connector->edid);
4249 4250 4251 4252
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4253

4254 4255 4256 4257 4258
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4259

4260 4261 4262 4263 4264 4265 4266
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

	if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
		intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
	else
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
4267 4268
}

4269 4270
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4271
{
4272
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4273

4274 4275
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4276

4277 4278
	intel_dp->has_audio = false;
}
4279

4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290
static enum intel_display_power_domain
intel_dp_power_get(struct intel_dp *dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
	enum intel_display_power_domain power_domain;

	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_get(to_i915(encoder->base.dev), power_domain);

	return power_domain;
}
4291

4292 4293 4294 4295 4296 4297
static void
intel_dp_power_put(struct intel_dp *dp,
		   enum intel_display_power_domain power_domain)
{
	struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
	intel_display_power_put(to_i915(encoder->base.dev), power_domain);
4298 4299
}

Z
Zhenyu Wang 已提交
4300 4301 4302 4303
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4304 4305
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4306
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4307
	enum drm_connector_status status;
4308
	enum intel_display_power_domain power_domain;
4309
	bool ret;
Z
Zhenyu Wang 已提交
4310

4311
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4312
		      connector->base.id, connector->name);
4313
	intel_dp_unset_edid(intel_dp);
4314

4315 4316 4317 4318
	if (intel_dp->is_mst) {
		/* MST devices are disconnected from a monitor POV */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4319
		return connector_status_disconnected;
4320 4321
	}

4322
	power_domain = intel_dp_power_get(intel_dp);
Z
Zhenyu Wang 已提交
4323

4324 4325 4326 4327
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp))
		status = edp_detect(intel_dp);
	else if (HAS_PCH_SPLIT(dev))
Z
Zhenyu Wang 已提交
4328 4329 4330 4331
		status = ironlake_dp_detect(intel_dp);
	else
		status = g4x_dp_detect(intel_dp);
	if (status != connector_status_connected)
4332
		goto out;
Z
Zhenyu Wang 已提交
4333

4334 4335
	intel_dp_probe_oui(intel_dp);

4336 4337 4338 4339 4340 4341 4342 4343 4344 4345
	ret = intel_dp_probe_mst(intel_dp);
	if (ret) {
		/* if we are in MST mode then this connector
		   won't appear connected or have anything with EDID on it */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
		status = connector_status_disconnected;
		goto out;
	}

4346
	intel_dp_set_edid(intel_dp);
Z
Zhenyu Wang 已提交
4347

4348 4349
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4350 4351 4352
	status = connector_status_connected;

out:
4353
	intel_dp_power_put(intel_dp, power_domain);
4354
	return status;
4355 4356
}

4357 4358
static void
intel_dp_force(struct drm_connector *connector)
4359
{
4360
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4361
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4362
	enum intel_display_power_domain power_domain;
4363

4364 4365 4366
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4367

4368 4369
	if (connector->status != connector_status_connected)
		return;
4370

4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391
	power_domain = intel_dp_power_get(intel_dp);

	intel_dp_set_edid(intel_dp);

	intel_dp_power_put(intel_dp, power_domain);

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4392

4393
	/* if eDP has no EDID, fall back to fixed mode */
4394 4395
	if (is_edp(intel_attached_dp(connector)) &&
	    intel_connector->panel.fixed_mode) {
4396
		struct drm_display_mode *mode;
4397 4398

		mode = drm_mode_duplicate(connector->dev,
4399
					  intel_connector->panel.fixed_mode);
4400
		if (mode) {
4401 4402 4403 4404
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4405

4406
	return 0;
4407 4408
}

4409 4410 4411 4412
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
4413
	struct edid *edid;
4414

4415 4416
	edid = to_intel_connector(connector)->detect_edid;
	if (edid)
4417
		has_audio = drm_detect_monitor_audio(edid);
4418

4419 4420 4421
	return has_audio;
}

4422 4423 4424 4425 4426
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
4427
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
4428
	struct intel_connector *intel_connector = to_intel_connector(connector);
4429 4430
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4431 4432
	int ret;

4433
	ret = drm_object_property_set_value(&connector->base, property, val);
4434 4435 4436
	if (ret)
		return ret;

4437
	if (property == dev_priv->force_audio_property) {
4438 4439 4440 4441
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
4442 4443
			return 0;

4444
		intel_dp->force_audio = i;
4445

4446
		if (i == HDMI_AUDIO_AUTO)
4447 4448
			has_audio = intel_dp_detect_audio(connector);
		else
4449
			has_audio = (i == HDMI_AUDIO_ON);
4450 4451

		if (has_audio == intel_dp->has_audio)
4452 4453
			return 0;

4454
		intel_dp->has_audio = has_audio;
4455 4456 4457
		goto done;
	}

4458
	if (property == dev_priv->broadcast_rgb_property) {
4459 4460 4461
		bool old_auto = intel_dp->color_range_auto;
		uint32_t old_range = intel_dp->color_range;

4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = 0;
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
			break;
		default:
			return -EINVAL;
		}
4477 4478 4479 4480 4481

		if (old_auto == intel_dp->color_range_auto &&
		    old_range == intel_dp->color_range)
			return 0;

4482 4483 4484
		goto done;
	}

4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

4501 4502 4503
	return -EINVAL;

done:
4504 4505
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
4506 4507 4508 4509

	return 0;
}

4510
static void
4511
intel_dp_connector_destroy(struct drm_connector *connector)
4512
{
4513
	struct intel_connector *intel_connector = to_intel_connector(connector);
4514

4515
	kfree(intel_connector->detect_edid);
4516

4517 4518 4519
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4520 4521 4522
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4523
		intel_panel_fini(&intel_connector->panel);
4524

4525
	drm_connector_cleanup(connector);
4526
	kfree(connector);
4527 4528
}

P
Paulo Zanoni 已提交
4529
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4530
{
4531 4532
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4533

4534
	drm_dp_aux_unregister(&intel_dp->aux);
4535
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4536 4537
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4538 4539 4540 4541
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4542
		pps_lock(intel_dp);
4543
		edp_panel_vdd_off_sync(intel_dp);
4544 4545
		pps_unlock(intel_dp);

4546 4547 4548 4549
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4550
	}
4551
	drm_encoder_cleanup(encoder);
4552
	kfree(intel_dig_port);
4553 4554
}

4555 4556 4557 4558 4559 4560 4561
static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

4562 4563 4564 4565
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4566
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4567
	pps_lock(intel_dp);
4568
	edp_panel_vdd_off_sync(intel_dp);
4569
	pps_unlock(intel_dp);
4570 4571
}

4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
	power_domain = intel_display_port_power_domain(&intel_dig_port->base);
	intel_display_power_get(dev_priv, power_domain);

	edp_panel_vdd_schedule_off(intel_dp);
}

4597 4598
static void intel_dp_encoder_reset(struct drm_encoder *encoder)
{
4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617
	struct intel_dp *intel_dp;

	if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
		return;

	intel_dp = enc_to_intel_dp(encoder);

	pps_lock(intel_dp);

	/*
	 * Read out the current power sequencer assignment,
	 * in case the BIOS did something with it.
	 */
	if (IS_VALLEYVIEW(encoder->dev))
		vlv_initial_power_sequencer_setup(intel_dp);

	intel_edp_panel_vdd_sanitize(intel_dp);

	pps_unlock(intel_dp);
4618 4619
}

4620
static const struct drm_connector_funcs intel_dp_connector_funcs = {
4621
	.dpms = intel_connector_dpms,
4622
	.detect = intel_dp_detect,
4623
	.force = intel_dp_force,
4624
	.fill_modes = drm_helper_probe_single_connector_modes,
4625
	.set_property = intel_dp_set_property,
4626
	.atomic_get_property = intel_connector_atomic_get_property,
4627
	.destroy = intel_dp_connector_destroy,
4628
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
4629
	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
4630 4631 4632 4633 4634
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
4635
	.best_encoder = intel_best_encoder,
4636 4637 4638
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
4639
	.reset = intel_dp_encoder_reset,
4640
	.destroy = intel_dp_encoder_destroy,
4641 4642
};

4643
void
4644
intel_dp_hot_plug(struct intel_encoder *intel_encoder)
4645
{
4646
	return;
4647
}
4648

4649
enum irqreturn
4650 4651 4652
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4653
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4654 4655
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
4656
	enum intel_display_power_domain power_domain;
4657
	enum irqreturn ret = IRQ_NONE;
4658

4659 4660
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
		intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
4661

4662 4663 4664 4665 4666 4667 4668 4669 4670
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
			      port_name(intel_dig_port->port));
4671
		return IRQ_HANDLED;
4672 4673
	}

4674 4675
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
4676
		      long_hpd ? "long" : "short");
4677

4678 4679 4680
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

4681
	if (long_hpd) {
4682 4683 4684 4685 4686 4687 4688 4689

		if (HAS_PCH_SPLIT(dev)) {
			if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
				goto mst_fail;
		} else {
			if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
				goto mst_fail;
		}
4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701

		if (!intel_dp_get_dpcd(intel_dp)) {
			goto mst_fail;
		}

		intel_dp_probe_oui(intel_dp);

		if (!intel_dp_probe_mst(intel_dp))
			goto mst_fail;

	} else {
		if (intel_dp->is_mst) {
4702
			if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
4703 4704 4705 4706 4707 4708 4709 4710
				goto mst_fail;
		}

		if (!intel_dp->is_mst) {
			/*
			 * we'll check the link status via the normal hot plug path later -
			 * but for short hpds we should check it now
			 */
4711
			drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4712
			intel_dp_check_link_status(intel_dp);
4713
			drm_modeset_unlock(&dev->mode_config.connection_mutex);
4714 4715
		}
	}
4716 4717 4718

	ret = IRQ_HANDLED;

4719
	goto put_power;
4720 4721 4722 4723 4724 4725 4726
mst_fail:
	/* if we were in MST mode, and device is not there get out of MST mode */
	if (intel_dp->is_mst) {
		DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
		intel_dp->is_mst = false;
		drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	}
4727 4728 4729 4730
put_power:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
4731 4732
}

4733 4734
/* Return which DP Port should be selected for Transcoder DP control */
int
4735
intel_trans_dp_port_sel(struct drm_crtc *crtc)
4736 4737
{
	struct drm_device *dev = crtc->dev;
4738 4739
	struct intel_encoder *intel_encoder;
	struct intel_dp *intel_dp;
4740

4741 4742
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		intel_dp = enc_to_intel_dp(&intel_encoder->base);
4743

4744 4745
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
C
Chris Wilson 已提交
4746
			return intel_dp->output_reg;
4747
	}
C
Chris Wilson 已提交
4748

4749 4750 4751
	return -1;
}

4752
/* check the VBT to see whether the eDP is on DP-D port */
4753
bool intel_dp_is_edp(struct drm_device *dev, enum port port)
4754 4755
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4756
	union child_device_config *p_child;
4757
	int i;
4758 4759 4760 4761 4762
	static const short port_mapping[] = {
		[PORT_B] = PORT_IDPB,
		[PORT_C] = PORT_IDPC,
		[PORT_D] = PORT_IDPD,
	};
4763

4764 4765 4766
	if (port == PORT_A)
		return true;

4767
	if (!dev_priv->vbt.child_dev_num)
4768 4769
		return false;

4770 4771
	for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
		p_child = dev_priv->vbt.child_dev + i;
4772

4773
		if (p_child->common.dvo_port == port_mapping[port] &&
4774 4775
		    (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
		    (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
4776 4777 4778 4779 4780
			return true;
	}
	return false;
}

4781
void
4782 4783
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
4784 4785
	struct intel_connector *intel_connector = to_intel_connector(connector);

4786
	intel_attach_force_audio_property(connector);
4787
	intel_attach_broadcast_rgb_property(connector);
4788
	intel_dp->color_range_auto = true;
4789 4790 4791

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
4792 4793
		drm_object_attach_property(
			&connector->base,
4794
			connector->dev->mode_config.scaling_mode_property,
4795 4796
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
4797
	}
4798 4799
}

4800 4801 4802 4803 4804 4805 4806
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
	intel_dp->last_power_cycle = jiffies;
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

4807 4808
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
4809
				    struct intel_dp *intel_dp)
4810 4811
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4812 4813
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;
4814
	u32 pp_on, pp_off, pp_div, pp;
4815
	int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
4816

V
Ville Syrjälä 已提交
4817 4818
	lockdep_assert_held(&dev_priv->pps_mutex);

4819 4820 4821 4822
	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

4823
	if (HAS_PCH_SPLIT(dev)) {
4824
		pp_ctrl_reg = PCH_PP_CONTROL;
4825 4826 4827 4828
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
4829 4830 4831 4832 4833 4834
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
4835
	}
4836 4837 4838

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
4839
	pp = ironlake_get_pp_control(intel_dp);
4840
	I915_WRITE(pp_ctrl_reg, pp);
4841

4842 4843 4844
	pp_on = I915_READ(pp_on_reg);
	pp_off = I915_READ(pp_off_reg);
	pp_div = I915_READ(pp_div_reg);
4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864

	/* Pull timing values out of registers */
	cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		PANEL_POWER_UP_DELAY_SHIFT;

	cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		PANEL_LIGHT_ON_DELAY_SHIFT;

	cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		PANEL_LIGHT_OFF_DELAY_SHIFT;

	cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		PANEL_POWER_DOWN_DELAY_SHIFT;

	cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;

	DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);

4865
	vbt = dev_priv->vbt.edp_pps;
4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

	DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
4884
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
4885 4886 4887 4888 4889 4890 4891 4892 4893
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

4894
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
4895 4896 4897 4898 4899 4900 4901
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

4902 4903 4904 4905 4906 4907 4908 4909 4910 4911
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
4912
					      struct intel_dp *intel_dp)
4913 4914
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4915 4916 4917
	u32 pp_on, pp_off, pp_div, port_sel = 0;
	int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
	int pp_on_reg, pp_off_reg, pp_div_reg;
4918
	enum port port = dp_to_dig_port(intel_dp)->port;
4919
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
4920

V
Ville Syrjälä 已提交
4921
	lockdep_assert_held(&dev_priv->pps_mutex);
4922 4923 4924 4925 4926 4927

	if (HAS_PCH_SPLIT(dev)) {
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
4928 4929 4930 4931 4932
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
4933 4934
	}

4935 4936 4937 4938 4939 4940 4941 4942
	/*
	 * And finally store the new values in the power sequencer. The
	 * backlight delays are set to 1 because we do manual waits on them. For
	 * T8, even BSpec recommends doing it. For T9, if we don't do this,
	 * we'll end up waiting for the backlight off delay twice: once when we
	 * do the manual sleep, and once when we disable the panel and wait for
	 * the PP_STATUS bit to become zero.
	 */
4943
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
4944 4945
		(1 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
4946
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
4947 4948
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
4949
	pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
4950
	pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
4951 4952 4953 4954
			<< PANEL_POWER_CYCLE_DELAY_SHIFT);

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
4955
	if (IS_VALLEYVIEW(dev)) {
4956
		port_sel = PANEL_PORT_SELECT_VLV(port);
4957
	} else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
4958
		if (port == PORT_A)
4959
			port_sel = PANEL_PORT_SELECT_DPA;
4960
		else
4961
			port_sel = PANEL_PORT_SELECT_DPD;
4962 4963
	}

4964 4965 4966 4967 4968
	pp_on |= port_sel;

	I915_WRITE(pp_on_reg, pp_on);
	I915_WRITE(pp_off_reg, pp_off);
	I915_WRITE(pp_div_reg, pp_div);
4969 4970

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
4971 4972 4973
		      I915_READ(pp_on_reg),
		      I915_READ(pp_off_reg),
		      I915_READ(pp_div_reg));
4974 4975
}

4976 4977 4978 4979 4980 4981 4982 4983 4984 4985 4986 4987
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
 * @dev: DRM device
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
4988
static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
4989 4990 4991
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
4992 4993
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
4994
	struct intel_crtc_state *config = NULL;
4995 4996
	struct intel_crtc *intel_crtc = NULL;
	u32 reg, val;
4997
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
4998 4999 5000 5001 5002 5003

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5004 5005
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5006 5007 5008
		return;
	}

5009
	/*
5010 5011
	 * FIXME: This needs proper synchronization with psr state for some
	 * platforms that cannot have PSR and DRRS enabled at the same time.
5012
	 */
5013

5014 5015
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5016
	intel_crtc = to_intel_crtc(encoder->base.crtc);
5017 5018 5019 5020 5021 5022

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5023
	config = intel_crtc->config;
5024

5025
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5026 5027 5028 5029
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5030 5031
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5032 5033
		index = DRRS_LOW_RR;

5034
	if (index == dev_priv->drrs.refresh_rate_type) {
5035 5036 5037 5038 5039 5040 5041 5042 5043 5044
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

	if (!intel_crtc->active) {
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

D
Durgadoss R 已提交
5045
	if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
5046 5047 5048 5049 5050 5051 5052 5053 5054 5055 5056 5057
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
	} else if (INTEL_INFO(dev)->gen > 6) {
5058
		reg = PIPECONF(intel_crtc->config->cpu_transcoder);
5059
		val = I915_READ(reg);
5060

5061
		if (index > DRRS_HIGH_RR) {
5062 5063 5064 5065
			if (IS_VALLEYVIEW(dev))
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5066
		} else {
5067 5068 5069 5070
			if (IS_VALLEYVIEW(dev))
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5071 5072 5073 5074
		}
		I915_WRITE(reg, val);
	}

5075 5076 5077 5078 5079
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5080 5081 5082 5083 5084 5085
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
V
Vandana Kannan 已提交
5086 5087 5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112
void intel_edp_drrs_enable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!intel_crtc->config->has_drrs) {
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5113 5114 5115 5116 5117
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
 *
 */
V
Vandana Kannan 已提交
5118 5119 5120 5121 5122 5123 5124 5125 5126 5127 5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144 5145
void intel_edp_drrs_disable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!intel_crtc->config->has_drrs)
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
		intel_dp_set_drrs_state(dev_priv->dev,
			intel_dp->attached_connector->panel.
			fixed_mode->vrefresh);

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5159
	/*
5160 5161
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5162 5163
	 */

5164 5165
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5166

5167 5168 5169 5170
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
		intel_dp_set_drrs_state(dev_priv->dev,
			intel_dp->attached_connector->panel.
			downclock_mode->vrefresh);
5171

5172
unlock:
5173

5174
	mutex_unlock(&dev_priv->drrs.mutex);
5175 5176
}

5177 5178 5179 5180 5181 5182 5183 5184 5185 5186 5187
/**
 * intel_edp_drrs_invalidate - Invalidate DRRS
 * @dev: DRM device
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
 * When there is a disturbance on screen (due to cursor movement/time
 * update etc), DRRS needs to be invalidated, i.e. need to switch to
 * high RR.
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5188 5189 5190 5191 5192 5193 5194 5195 5196 5197
void intel_edp_drrs_invalidate(struct drm_device *dev,
		unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

	if (!dev_priv->drrs.dp)
		return;

5198 5199
	cancel_delayed_work_sync(&dev_priv->drrs.work);

5200 5201 5202 5203 5204 5205 5206 5207 5208 5209 5210 5211 5212 5213 5214 5215
	mutex_lock(&dev_priv->drrs.mutex);
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR) {
		intel_dp_set_drrs_state(dev_priv->dev,
				dev_priv->drrs.dp->attached_connector->panel.
				fixed_mode->vrefresh);
	}

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);

	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
	mutex_unlock(&dev_priv->drrs.mutex);
}

5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226
/**
 * intel_edp_drrs_flush - Flush DRRS
 * @dev: DRM device
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
 * When there is no movement on screen, DRRS work can be scheduled.
 * This DRRS work is responsible for setting relevant registers after a
 * timeout of 1 second.
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5227 5228 5229 5230 5231 5232 5233 5234 5235 5236
void intel_edp_drrs_flush(struct drm_device *dev,
		unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

	if (!dev_priv->drrs.dp)
		return;

5237 5238
	cancel_delayed_work_sync(&dev_priv->drrs.work);

5239 5240 5241 5242 5243 5244 5245 5246 5247 5248 5249 5250
	mutex_lock(&dev_priv->drrs.mutex);
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR &&
			!dev_priv->drrs.busy_frontbuffer_bits)
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5251 5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263 5264 5265 5266 5267 5268 5269 5270 5271 5272 5273 5274 5275 5276 5277 5278 5279 5280 5281 5282 5283 5284 5285 5286 5287 5288 5289 5290 5291 5292 5293 5294 5295 5296 5297 5298 5299 5300
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
 * eDP DRRS:-
 *        The implementation is based on frontbuffer tracking implementation.
 * When there is a disturbance on the screen triggered by user activity or a
 * periodic system activity, DRRS is disabled (RR is changed to high RR).
 * When there is no movement on screen, after a timeout of 1 second, a switch
 * to low RR is made.
 *        For integration with frontbuffer tracking code,
 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
 * @intel_connector: eDP connector
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5301
static struct drm_display_mode *
5302 5303
intel_dp_drrs_init(struct intel_connector *intel_connector,
		struct drm_display_mode *fixed_mode)
5304 5305
{
	struct drm_connector *connector = &intel_connector->base;
5306
	struct drm_device *dev = connector->dev;
5307 5308 5309 5310 5311 5312 5313 5314 5315
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *downclock_mode = NULL;

	if (INTEL_INFO(dev)->gen <= 6) {
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5316
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5317 5318 5319 5320 5321 5322 5323
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
					(dev, fixed_mode, connector);

	if (!downclock_mode) {
5324
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5325 5326 5327
		return NULL;
	}

5328 5329
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);

5330
	mutex_init(&dev_priv->drrs.mutex);
5331

5332
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5333

5334
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5335
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5336 5337 5338
	return downclock_mode;
}

5339
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5340
				     struct intel_connector *intel_connector)
5341 5342 5343
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5344 5345
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5346 5347
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *fixed_mode = NULL;
5348
	struct drm_display_mode *downclock_mode = NULL;
5349 5350 5351
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5352
	enum pipe pipe = INVALID_PIPE;
5353 5354 5355 5356

	if (!is_edp(intel_dp))
		return true;

5357 5358 5359
	pps_lock(intel_dp);
	intel_edp_panel_vdd_sanitize(intel_dp);
	pps_unlock(intel_dp);
5360

5361 5362 5363 5364 5365 5366 5367 5368 5369 5370 5371 5372 5373 5374 5375
	/* Cache DPCD and EDID for edp. */
	has_dpcd = intel_dp_get_dpcd(intel_dp);

	if (has_dpcd) {
		if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
			dev_priv->no_aux_handshake =
				intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
				DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
	} else {
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
		return false;
	}

	/* We now know it's not a ghost, init power sequence regs. */
5376
	pps_lock(intel_dp);
5377
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
5378
	pps_unlock(intel_dp);
5379

5380
	mutex_lock(&dev->mode_config.mutex);
5381
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5382 5383 5384 5385 5386 5387 5388 5389 5390 5391 5392 5393 5394 5395 5396 5397 5398 5399
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5400 5401
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5402 5403 5404 5405 5406 5407 5408 5409 5410 5411 5412
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
		if (fixed_mode)
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
	}
5413
	mutex_unlock(&dev->mode_config.mutex);
5414

5415 5416 5417
	if (IS_VALLEYVIEW(dev)) {
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5418 5419 5420 5421 5422 5423 5424 5425 5426 5427 5428 5429 5430 5431 5432 5433 5434 5435 5436

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
		if (IS_CHERRYVIEW(dev))
			pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
		else
			pipe = PORT_TO_PIPE(intel_dp->DP);

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5437 5438
	}

5439
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5440
	intel_connector->panel.backlight_power = intel_edp_backlight_power;
5441
	intel_panel_setup_backlight(connector, pipe);
5442 5443 5444 5445

	return true;
}

5446
bool
5447 5448
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
5449
{
5450 5451 5452 5453
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5454
	struct drm_i915_private *dev_priv = dev->dev_private;
5455
	enum port port = intel_dig_port->port;
5456
	int type;
5457

5458 5459
	intel_dp->pps_pipe = INVALID_PIPE;

5460
	/* intel_dp vfuncs */
5461 5462 5463
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
	else if (IS_VALLEYVIEW(dev))
5464 5465 5466 5467 5468 5469 5470 5471
		intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
		intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;

5472 5473 5474 5475
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
		intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
5476

5477 5478
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
5479
	intel_dp->attached_connector = intel_connector;
5480

5481
	if (intel_dp_is_edp(dev, port))
5482
		type = DRM_MODE_CONNECTOR_eDP;
5483 5484
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
5485

5486 5487 5488 5489 5490 5491 5492 5493
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

5494 5495 5496 5497 5498
	/* eDP only on port B and/or C on vlv/chv */
	if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
		    port != PORT_B && port != PORT_C))
		return false;

5499 5500 5501 5502
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

5503
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
5504 5505 5506 5507 5508
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

5509
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
5510
			  edp_panel_vdd_work);
5511

5512
	intel_connector_attach_encoder(intel_connector, intel_encoder);
5513
	drm_connector_register(connector);
5514

P
Paulo Zanoni 已提交
5515
	if (HAS_DDI(dev))
5516 5517 5518
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;
5519
	intel_connector->unregister = intel_dp_connector_unregister;
5520

5521
	/* Set up the hotplug pin. */
5522 5523
	switch (port) {
	case PORT_A:
5524
		intel_encoder->hpd_pin = HPD_PORT_A;
5525 5526
		break;
	case PORT_B:
5527
		intel_encoder->hpd_pin = HPD_PORT_B;
5528 5529
		break;
	case PORT_C:
5530
		intel_encoder->hpd_pin = HPD_PORT_C;
5531 5532
		break;
	case PORT_D:
5533
		intel_encoder->hpd_pin = HPD_PORT_D;
5534 5535
		break;
	default:
5536
		BUG();
5537 5538
	}

5539
	if (is_edp(intel_dp)) {
5540
		pps_lock(intel_dp);
5541 5542
		intel_dp_init_panel_power_timestamps(intel_dp);
		if (IS_VALLEYVIEW(dev))
5543
			vlv_initial_power_sequencer_setup(intel_dp);
5544
		else
5545
			intel_dp_init_panel_power_sequencer(dev, intel_dp);
5546
		pps_unlock(intel_dp);
5547
	}
5548

5549
	intel_dp_aux_init(intel_dp, intel_connector);
5550

5551
	/* init MST on ports that can support it */
5552
	if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
5553
		if (port == PORT_B || port == PORT_C || port == PORT_D) {
5554 5555
			intel_dp_mst_encoder_init(intel_dig_port,
						  intel_connector->base.base.id);
5556 5557 5558
		}
	}

5559
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
5560
		drm_dp_aux_unregister(&intel_dp->aux);
5561 5562
		if (is_edp(intel_dp)) {
			cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5563 5564 5565 5566
			/*
			 * vdd might still be enabled do to the delayed vdd off.
			 * Make sure vdd is actually turned off here.
			 */
5567
			pps_lock(intel_dp);
5568
			edp_panel_vdd_off_sync(intel_dp);
5569
			pps_unlock(intel_dp);
5570
		}
5571
		drm_connector_unregister(connector);
5572
		drm_connector_cleanup(connector);
5573
		return false;
5574
	}
5575

5576 5577
	intel_dp_add_properties(intel_dp, connector);

5578 5579 5580 5581 5582 5583 5584 5585
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
5586 5587

	return true;
5588
}
5589 5590 5591 5592

void
intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
{
5593
	struct drm_i915_private *dev_priv = dev->dev_private;
5594 5595 5596 5597 5598
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

5599
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
5600 5601 5602
	if (!intel_dig_port)
		return;

5603
	intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
5604 5605 5606 5607 5608 5609 5610 5611 5612 5613 5614
	if (!intel_connector) {
		kfree(intel_dig_port);
		return;
	}

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

	drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);

5615
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
5616 5617
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
5618
	intel_encoder->get_config = intel_dp_get_config;
5619
	intel_encoder->suspend = intel_dp_encoder_suspend;
5620
	if (IS_CHERRYVIEW(dev)) {
5621
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
5622 5623
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5624
		intel_encoder->post_disable = chv_post_disable_dp;
5625
	} else if (IS_VALLEYVIEW(dev)) {
5626
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
5627 5628
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5629
		intel_encoder->post_disable = vlv_post_disable_dp;
5630
	} else {
5631 5632
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
5633 5634
		if (INTEL_INFO(dev)->gen >= 5)
			intel_encoder->post_disable = ilk_post_disable_dp;
5635
	}
5636

5637
	intel_dig_port->port = port;
5638 5639
	intel_dig_port->dp.output_reg = output_reg;

P
Paulo Zanoni 已提交
5640
	intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
5641 5642 5643 5644 5645 5646 5647 5648
	if (IS_CHERRYVIEW(dev)) {
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
5649
	intel_encoder->cloneable = 0;
5650 5651
	intel_encoder->hot_plug = intel_dp_hot_plug;

5652 5653 5654
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
	dev_priv->hpd_irq_port[port] = intel_dig_port;

5655 5656 5657
	if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
		drm_encoder_cleanup(encoder);
		kfree(intel_dig_port);
5658
		kfree(intel_connector);
5659
	}
5660
}
5661 5662 5663 5664 5665 5666 5667 5668 5669 5670 5671 5672 5673 5674 5675 5676 5677 5678 5679 5680 5681 5682 5683 5684 5685 5686 5687 5688 5689 5690 5691 5692 5693 5694 5695 5696 5697 5698 5699 5700 5701 5702 5703

void intel_dp_mst_suspend(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
		struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
		if (!intel_dig_port)
			continue;

		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			if (!intel_dig_port->dp.can_mst)
				continue;
			if (intel_dig_port->dp.is_mst)
				drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
		}
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
		struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
		if (!intel_dig_port)
			continue;
		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			int ret;

			if (!intel_dig_port->dp.can_mst)
				continue;

			ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
			if (ret != 0) {
				intel_dp_check_mst_status(&intel_dig_port->dp);
			}
		}
	}
}