intel_dp.c 123.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32 33 34
#include <drm/drmP.h>
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
35
#include "intel_drv.h"
36
#include <drm/i915_drm.h>
37 38 39 40
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59
struct dp_link_dpll {
	int link_bw;
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

60 61
static const struct dp_link_dpll vlv_dpll[] = {
	{ DP_LINK_BW_1_62,
C
Chon Ming Lee 已提交
62
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
63 64 65 66
	{ DP_LINK_BW_2_7,
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
	{ DP_LINK_BW_1_62,	/* m2_int = 32, m2_fraction = 1677722 */
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
	{ DP_LINK_BW_2_7,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
	{ DP_LINK_BW_5_4,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};

85 86 87 88 89 90 91 92 93
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
94 95 96
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
97 98
}

99
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
100
{
101 102 103
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
104 105
}

106 107
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
108
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
109 110
}

C
Chris Wilson 已提交
111
static void intel_dp_link_down(struct intel_dp *intel_dp);
112
static bool _edp_panel_vdd_on(struct intel_dp *intel_dp);
113
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
114 115

static int
C
Chris Wilson 已提交
116
intel_dp_max_link_bw(struct intel_dp *intel_dp)
117
{
118
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
119
	struct drm_device *dev = intel_dp->attached_connector->base.dev;
120 121 122 123 124

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
		break;
125
	case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
126 127 128 129 130
		if ((IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8) &&
		    intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
			max_link_bw = DP_LINK_BW_5_4;
		else
			max_link_bw = DP_LINK_BW_2_7;
131
		break;
132
	default:
133 134
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
135 136 137 138 139 140
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

158
static int
159
intel_dp_link_required(int pixel_clock, int bpp)
160
{
161
	return (pixel_clock * bpp + 9) / 10;
162 163
}

164 165 166 167 168 169
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

170
static enum drm_mode_status
171 172 173
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
174
	struct intel_dp *intel_dp = intel_attached_dp(connector);
175 176
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
177 178
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
179

180 181
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
182 183
			return MODE_PANEL;

184
		if (mode->vdisplay > fixed_mode->vdisplay)
185
			return MODE_PANEL;
186 187

		target_clock = fixed_mode->clock;
188 189
	}

190 191 192 193 194 195 196
	max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
	max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

	if (mode_rate > max_rate)
197
		return MODE_CLOCK_HIGH;
198 199 200 201

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

202 203 204
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230
	return MODE_OK;
}

static uint32_t
pack_aux(uint8_t *src, int src_bytes)
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

static void
unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

231 232 233 234 235 236 237
/* hrawclock is 1/4 the FSB frequency */
static int
intel_hrawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t clkcfg;

238 239 240 241
	/* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
	if (IS_VALLEYVIEW(dev))
		return 200;

242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264
	clkcfg = I915_READ(CLKCFG);
	switch (clkcfg & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_400:
		return 100;
	case CLKCFG_FSB_533:
		return 133;
	case CLKCFG_FSB_667:
		return 166;
	case CLKCFG_FSB_800:
		return 200;
	case CLKCFG_FSB_1067:
		return 266;
	case CLKCFG_FSB_1333:
		return 333;
	/* these two are just a guess; one of them might be right */
	case CLKCFG_FSB_1600:
	case CLKCFG_FSB_1600_ALT:
		return 400;
	default:
		return 133;
	}
}

265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
				    struct intel_dp *intel_dp,
				    struct edp_power_seq *out);
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
					      struct intel_dp *intel_dp,
					      struct edp_power_seq *out);

static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	enum pipe pipe;

	/* modeset should have pipe */
	if (crtc)
		return to_intel_crtc(crtc)->pipe;

	/* init time, try to find a pipe with this port selected */
	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
		u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
			PANEL_PORT_SELECT_MASK;
		if (port_sel == PANEL_PORT_SELECT_DPB_VLV && port == PORT_B)
			return pipe;
		if (port_sel == PANEL_PORT_SELECT_DPC_VLV && port == PORT_C)
			return pipe;
	}

	/* shrug */
	return PIPE_A;
}

static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_CONTROL;
	else
		return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
}

static u32 _pp_stat_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_STATUS;
	else
		return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
}

322
static bool edp_have_panel_power(struct intel_dp *intel_dp)
323
{
324
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
325 326
	struct drm_i915_private *dev_priv = dev->dev_private;

327
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
328 329
}

330
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
331
{
332
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
333
	struct drm_i915_private *dev_priv = dev->dev_private;
334 335 336
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum intel_display_power_domain power_domain;
337

338 339
	power_domain = intel_display_port_power_domain(intel_encoder);
	return intel_display_power_enabled(dev_priv, power_domain) &&
340
	       (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
341 342
}

343 344 345
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
346
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
347
	struct drm_i915_private *dev_priv = dev->dev_private;
348

349 350
	if (!is_edp(intel_dp))
		return;
351

352
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
353 354
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
355 356
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
357 358 359
	}
}

360 361 362 363 364 365
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
366
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
367 368 369
	uint32_t status;
	bool done;

370
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
371
	if (has_aux_irq)
372
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
373
					  msecs_to_jiffies_timeout(10));
374 375 376 377 378 379 380 381 382 383
	else
		done = wait_for_atomic(C, 10) == 0;
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

384
static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
385
{
386 387
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
388

389 390 391
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
	 * 2MHz.  So, take the hrawclk value and divide by 2 and use that
392
	 */
393 394 395 396 397 398 399 400 401 402 403 404 405
	return index ? 0 : intel_hrawclk(dev) / 2;
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;

	if (index)
		return 0;

	if (intel_dig_port->port == PORT_A) {
		if (IS_GEN6(dev) || IS_GEN7(dev))
406
			return 200; /* SNB & IVB eDP input clock at 400Mhz */
407
		else
408
			return 225; /* eDP input clock at 450Mhz */
409 410 411 412 413 414 415 416 417 418 419 420 421 422 423
	} else {
		return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
	}
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (intel_dig_port->port == PORT_A) {
		if (index)
			return 0;
		return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
424 425
	} else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
		/* Workaround for non-ULT HSW */
426 427 428 429 430
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
431
	} else  {
432
		return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
433
	}
434 435
}

436 437 438 439 440
static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	return index ? 0 : 100;
}

441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460
static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t aux_clock_divider)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t precharge, timeout;

	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

	if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
461
	       DP_AUX_CH_CTL_DONE |
462
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
463
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
464
	       timeout |
465
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
466 467
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
468
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
469 470
}

471 472 473 474 475 476 477 478 479 480
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
		uint8_t *send, int send_bytes,
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
	uint32_t ch_data = ch_ctl + 4;
481
	uint32_t aux_clock_divider;
482 483
	int i, ret, recv_bytes;
	uint32_t status;
484
	int try, clock = 0;
485
	bool has_aux_irq = HAS_AUX_IRQ(dev);
486 487 488
	bool vdd;

	vdd = _edp_panel_vdd_on(intel_dp);
489 490 491 492 493 494 495 496

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
497

498 499
	intel_aux_display_runtime_get(dev_priv);

500 501
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
502
		status = I915_READ_NOTRACE(ch_ctl);
503 504 505 506 507 508 509 510
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
		WARN(1, "dp_aux_ch not started status 0x%08x\n",
		     I915_READ(ch_ctl));
511 512
		ret = -EBUSY;
		goto out;
513 514
	}

515 516 517 518 519 520
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

521
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
522 523 524 525
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
526

527 528 529 530 531 532 533 534
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
				I915_WRITE(ch_data + i,
					   pack_aux(send + i, send_bytes - i));

			/* Send the command and wait for it to complete */
535
			I915_WRITE(ch_ctl, send_ctl);
536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

			if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
				      DP_AUX_CH_CTL_RECEIVE_ERROR))
				continue;
			if (status & DP_AUX_CH_CTL_DONE)
				break;
		}
552
		if (status & DP_AUX_CH_CTL_DONE)
553 554 555 556
			break;
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
557
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
558 559
		ret = -EBUSY;
		goto out;
560 561 562 563 564
	}

	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
565
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
566
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
567 568
		ret = -EIO;
		goto out;
569
	}
570 571 572

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
573
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
574
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
575 576
		ret = -ETIMEDOUT;
		goto out;
577 578 579 580 581 582 583
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
584

585 586 587
	for (i = 0; i < recv_bytes; i += 4)
		unpack_aux(I915_READ(ch_data + i),
			   recv + i, recv_bytes - i);
588

589 590 591
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
592
	intel_aux_display_runtime_put(dev_priv);
593

594 595 596
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

597
	return ret;
598 599
}

600 601
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
602 603
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
604
{
605 606 607
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
608 609
	int ret;

610 611 612 613
	txbuf[0] = msg->request << 4;
	txbuf[1] = msg->address >> 8;
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
614

615 616 617
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
618
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
619
		rxsize = 1;
620

621 622
		if (WARN_ON(txsize > 20))
			return -E2BIG;
623

624
		memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
625

626 627 628
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
629

630 631 632 633
			/* Return payload size. */
			ret = msg->size;
		}
		break;
634

635 636
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
637
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
638
		rxsize = msg->size + 1;
639

640 641
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
642

643 644 645 646 647 648 649 650 651 652 653
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
654
		}
655 656 657 658 659
		break;

	default:
		ret = -EINVAL;
		break;
660
	}
661

662
	return ret;
663 664
}

665 666 667 668
static void
intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
669 670
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
671
	const char *name = NULL;
672 673
	int ret;

674 675 676
	switch (port) {
	case PORT_A:
		intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
677
		name = "DPDDC-A";
678
		break;
679 680
	case PORT_B:
		intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
681
		name = "DPDDC-B";
682
		break;
683 684
	case PORT_C:
		intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
685
		name = "DPDDC-C";
686
		break;
687 688
	case PORT_D:
		intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
689
		name = "DPDDC-D";
690 691 692
		break;
	default:
		BUG();
693 694
	}

695 696
	if (!HAS_DDI(dev))
		intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
697

698
	intel_dp->aux.name = name;
699 700
	intel_dp->aux.dev = dev->dev;
	intel_dp->aux.transfer = intel_dp_aux_transfer;
701

702 703
	DRM_DEBUG_KMS("registering %s bus for %s\n", name,
		      connector->base.kdev->kobj.name);
704

705 706 707 708 709
	ret = drm_dp_aux_register_i2c_bus(&intel_dp->aux);
	if (ret < 0) {
		DRM_ERROR("drm_dp_aux_register_i2c_bus() for %s failed (%d)\n",
			  name, ret);
		return;
710
	}
711

712 713 714 715 716 717
	ret = sysfs_create_link(&connector->base.kdev->kobj,
				&intel_dp->aux.ddc.dev.kobj,
				intel_dp->aux.ddc.dev.kobj.name);
	if (ret < 0) {
		DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
		drm_dp_aux_unregister_i2c_bus(&intel_dp->aux);
718
	}
719 720
}

721 722 723 724 725 726
static void
intel_dp_connector_unregister(struct intel_connector *intel_connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);

	sysfs_remove_link(&intel_connector->base.kdev->kobj,
727
			  intel_dp->aux.ddc.dev.kobj.name);
728 729 730
	intel_connector_unregister(intel_connector);
}

731 732 733 734 735
static void
intel_dp_set_clock(struct intel_encoder *encoder,
		   struct intel_crtc_config *pipe_config, int link_bw)
{
	struct drm_device *dev = encoder->base.dev;
736 737
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
738 739

	if (IS_G4X(dev)) {
740 741
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
742 743 744
	} else if (IS_HASWELL(dev)) {
		/* Haswell has special-purpose DP DDI clocks. */
	} else if (HAS_PCH_SPLIT(dev)) {
745 746
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
747 748 749
	} else if (IS_CHERRYVIEW(dev)) {
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
750
	} else if (IS_VALLEYVIEW(dev)) {
751 752
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
753
	}
754 755 756 757 758 759 760 761 762

	if (divisor && count) {
		for (i = 0; i < count; i++) {
			if (link_bw == divisor[i].link_bw) {
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
763 764 765
	}
}

766 767 768 769 770 771 772 773 774 775 776 777 778 779
static void
intel_dp_set_m2_n2(struct intel_crtc *crtc, struct intel_link_m_n *m_n)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum transcoder transcoder = crtc->config.cpu_transcoder;

	I915_WRITE(PIPE_DATA_M2(transcoder),
		TU_SIZE(m_n->tu) | m_n->gmch_m);
	I915_WRITE(PIPE_DATA_N2(transcoder), m_n->gmch_n);
	I915_WRITE(PIPE_LINK_M2(transcoder), m_n->link_m);
	I915_WRITE(PIPE_LINK_N2(transcoder), m_n->link_n);
}

P
Paulo Zanoni 已提交
780
bool
781 782
intel_dp_compute_config(struct intel_encoder *encoder,
			struct intel_crtc_config *pipe_config)
783
{
784
	struct drm_device *dev = encoder->base.dev;
785
	struct drm_i915_private *dev_priv = dev->dev_private;
786 787
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
788
	enum port port = dp_to_dig_port(intel_dp)->port;
789
	struct intel_crtc *intel_crtc = encoder->new_crtc;
790
	struct intel_connector *intel_connector = intel_dp->attached_connector;
791
	int lane_count, clock;
792
	int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
793 794
	/* Conveniently, the link BW constants become indices with a shift...*/
	int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
795
	int bpp, mode_rate;
796
	static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
797
	int link_avail, link_clock;
798

799
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
800 801
		pipe_config->has_pch_encoder = true;

802
	pipe_config->has_dp_encoder = true;
803
	pipe_config->has_audio = intel_dp->has_audio;
804

805 806 807
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
808 809 810 811
		if (!HAS_PCH_SPLIT(dev))
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
812 813
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
814 815
	}

816
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
817 818
		return false;

819 820
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
		      "max bw %02x pixel clock %iKHz\n",
821 822
		      max_lane_count, bws[max_clock],
		      adjusted_mode->crtc_clock);
823

824 825
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
826
	bpp = pipe_config->pipe_bpp;
827 828
	if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
	    dev_priv->vbt.edp_bpp < bpp) {
829 830
		DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
			      dev_priv->vbt.edp_bpp);
831
		bpp = dev_priv->vbt.edp_bpp;
832
	}
833

834
	for (; bpp >= 6*3; bpp -= 2*3) {
835 836
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
837

838 839
		for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
			for (clock = 0; clock <= max_clock; clock++) {
840 841 842 843 844 845 846 847 848 849
				link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
850

851
	return false;
852

853
found:
854 855 856 857 858 859
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
860
		if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
861 862 863 864 865
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
		else
			intel_dp->color_range = 0;
	}

866
	if (intel_dp->color_range)
867
		pipe_config->limited_color_range = true;
868

869 870
	intel_dp->link_bw = bws[clock];
	intel_dp->lane_count = lane_count;
871
	pipe_config->pipe_bpp = bpp;
872
	pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
873

874 875
	DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
		      intel_dp->link_bw, intel_dp->lane_count,
876
		      pipe_config->port_clock, bpp);
877 878
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
879

880
	intel_link_compute_m_n(bpp, lane_count,
881 882
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
883
			       &pipe_config->dp_m_n);
884

885 886 887 888 889 890 891 892
	if (intel_connector->panel.downclock_mode != NULL &&
		intel_dp->drrs_state.type == SEAMLESS_DRRS_SUPPORT) {
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

893 894
	intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);

895
	return true;
896 897
}

898
static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
899
{
900 901 902
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	struct drm_device *dev = crtc->base.dev;
903 904 905
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

906
	DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
907 908 909
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_FREQ_MASK;

910
	if (crtc->config.port_clock == 162000) {
911 912 913 914
		/* For a long time we've carried around a ILK-DevA w/a for the
		 * 160MHz clock. If we're really unlucky, it's still required.
		 */
		DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
915
		dpa_ctl |= DP_PLL_FREQ_160MHZ;
916
		intel_dp->DP |= DP_PLL_FREQ_160MHZ;
917 918
	} else {
		dpa_ctl |= DP_PLL_FREQ_270MHZ;
919
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;
920
	}
921

922 923 924 925 926 927
	I915_WRITE(DP_A, dpa_ctl);

	POSTING_READ(DP_A);
	udelay(500);
}

928
static void intel_dp_prepare(struct intel_encoder *encoder)
929
{
930
	struct drm_device *dev = encoder->base.dev;
931
	struct drm_i915_private *dev_priv = dev->dev_private;
932
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
933
	enum port port = dp_to_dig_port(intel_dp)->port;
934 935
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
	struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
936

937
	/*
K
Keith Packard 已提交
938
	 * There are four kinds of DP registers:
939 940
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
941 942
	 * 	SNB CPU
	 *	IVB CPU
943 944 945 946 947 948 949 950 951 952
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
953

954 955 956 957
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
958

959 960
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
961
	intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
962

963
	if (crtc->config.has_audio) {
964
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
965
				 pipe_name(crtc->pipe));
C
Chris Wilson 已提交
966
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
967
		intel_write_eld(&encoder->base, adjusted_mode);
968
	}
969

970
	/* Split out the IBX/CPU vs CPT settings */
971

972
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
K
Keith Packard 已提交
973 974 975 976 977 978
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

979
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
980 981
			intel_dp->DP |= DP_ENHANCED_FRAMING;

982
		intel_dp->DP |= crtc->pipe << 29;
983
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
984
		if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
985
			intel_dp->DP |= intel_dp->color_range;
986 987 988 989 990 991 992

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

993
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
994 995
			intel_dp->DP |= DP_ENHANCED_FRAMING;

996 997 998 999 1000 1001
		if (!IS_CHERRYVIEW(dev)) {
			if (crtc->pipe == 1)
				intel_dp->DP |= DP_PIPEB_SELECT;
		} else {
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
		}
1002 1003
	} else {
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1004
	}
1005 1006
}

1007 1008
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1009

1010 1011
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1012

1013 1014
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1015

1016
static void wait_panel_status(struct intel_dp *intel_dp,
1017 1018
				       u32 mask,
				       u32 value)
1019
{
1020
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1021
	struct drm_i915_private *dev_priv = dev->dev_private;
1022 1023
	u32 pp_stat_reg, pp_ctrl_reg;

1024 1025
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1026

1027
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1028 1029 1030
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1031

1032
	if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
1033
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1034 1035
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1036
	}
1037 1038

	DRM_DEBUG_KMS("Wait complete\n");
1039
}
1040

1041
static void wait_panel_on(struct intel_dp *intel_dp)
1042 1043
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1044
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1045 1046
}

1047
static void wait_panel_off(struct intel_dp *intel_dp)
1048 1049
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1050
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1051 1052
}

1053
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1054 1055
{
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1056 1057 1058 1059 1060 1061

	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
	wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
				       intel_dp->panel_power_cycle_delay);

1062
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1063 1064
}

1065
static void wait_backlight_on(struct intel_dp *intel_dp)
1066 1067 1068 1069 1070
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1071
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1072 1073 1074 1075
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1076

1077 1078 1079 1080
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1081
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1082
{
1083 1084 1085
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 control;
1086

1087
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1088 1089 1090
	control &= ~PANEL_UNLOCK_MASK;
	control |= PANEL_UNLOCK_REGS;
	return control;
1091 1092
}

1093
static bool _edp_panel_vdd_on(struct intel_dp *intel_dp)
1094
{
1095
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1096 1097
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1098
	struct drm_i915_private *dev_priv = dev->dev_private;
1099
	enum intel_display_power_domain power_domain;
1100
	u32 pp;
1101
	u32 pp_stat_reg, pp_ctrl_reg;
1102
	bool need_to_disable = !intel_dp->want_panel_vdd;
1103

1104
	if (!is_edp(intel_dp))
1105
		return false;
1106 1107

	intel_dp->want_panel_vdd = true;
1108

1109
	if (edp_have_panel_vdd(intel_dp))
1110
		return need_to_disable;
1111

1112 1113
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);
1114

1115
	DRM_DEBUG_KMS("Turning eDP VDD on\n");
1116

1117 1118
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
1119

1120
	pp = ironlake_get_pp_control(intel_dp);
1121
	pp |= EDP_FORCE_VDD;
1122

1123 1124
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1125 1126 1127 1128 1129

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1130 1131 1132
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
1133
	if (!edp_have_panel_power(intel_dp)) {
1134
		DRM_DEBUG_KMS("eDP was not running\n");
1135 1136
		msleep(intel_dp->panel_power_up_delay);
	}
1137 1138 1139 1140

	return need_to_disable;
}

1141
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
1142 1143 1144 1145 1146 1147
{
	if (is_edp(intel_dp)) {
		bool vdd = _edp_panel_vdd_on(intel_dp);

		WARN(!vdd, "eDP VDD already requested on\n");
	}
1148 1149
}

1150
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
1151
{
1152
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1153 1154
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1155
	u32 pp_stat_reg, pp_ctrl_reg;
1156

1157
	WARN_ON(!mutex_is_locked(&dev->mode_config.connection_mutex));
1158

1159
	if (!intel_dp->want_panel_vdd && edp_have_panel_vdd(intel_dp)) {
1160 1161 1162 1163 1164
		struct intel_digital_port *intel_dig_port =
						dp_to_dig_port(intel_dp);
		struct intel_encoder *intel_encoder = &intel_dig_port->base;
		enum intel_display_power_domain power_domain;

1165 1166
		DRM_DEBUG_KMS("Turning eDP VDD off\n");

1167
		pp = ironlake_get_pp_control(intel_dp);
1168 1169
		pp &= ~EDP_FORCE_VDD;

1170 1171
		pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
		pp_stat_reg = _pp_stat_reg(intel_dp);
1172 1173 1174

		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1175

1176 1177 1178
		/* Make sure sequencer is idle before allowing subsequent activity */
		DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
		I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
P
Paulo Zanoni 已提交
1179 1180

		if ((pp & POWER_TARGET_ON) == 0)
1181
			intel_dp->last_power_cycle = jiffies;
1182

1183 1184
		power_domain = intel_display_port_power_domain(intel_encoder);
		intel_display_power_put(dev_priv, power_domain);
1185 1186
	}
}
1187

1188
static void edp_panel_vdd_work(struct work_struct *__work)
1189 1190 1191
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);
1192
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1193

1194
	mutex_lock(&dev->mode_config.connection_mutex);
1195
	edp_panel_vdd_off_sync(intel_dp);
1196
	mutex_unlock(&dev->mode_config.connection_mutex);
1197 1198
}

1199
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1200
{
1201 1202
	if (!is_edp(intel_dp))
		return;
1203

1204
	WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
1205

1206 1207 1208
	intel_dp->want_panel_vdd = false;

	if (sync) {
1209
		edp_panel_vdd_off_sync(intel_dp);
1210 1211 1212 1213 1214 1215 1216 1217 1218
	} else {
		/*
		 * Queue the timer to fire a long
		 * time from now (relative to the power down delay)
		 * to keep the panel power up across a sequence of operations
		 */
		schedule_delayed_work(&intel_dp->panel_vdd_work,
				      msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
	}
1219 1220
}

1221
void intel_edp_panel_on(struct intel_dp *intel_dp)
1222
{
1223
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1224
	struct drm_i915_private *dev_priv = dev->dev_private;
1225
	u32 pp;
1226
	u32 pp_ctrl_reg;
1227

1228
	if (!is_edp(intel_dp))
1229
		return;
1230 1231 1232

	DRM_DEBUG_KMS("Turn eDP power on\n");

1233
	if (edp_have_panel_power(intel_dp)) {
1234
		DRM_DEBUG_KMS("eDP power already on\n");
1235
		return;
1236
	}
1237

1238
	wait_panel_power_cycle(intel_dp);
1239

1240
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1241
	pp = ironlake_get_pp_control(intel_dp);
1242 1243 1244
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
1245 1246
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1247
	}
1248

1249
	pp |= POWER_TARGET_ON;
1250 1251 1252
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

1253 1254
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1255

1256
	wait_panel_on(intel_dp);
1257
	intel_dp->last_power_on = jiffies;
1258

1259 1260
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1261 1262
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1263
	}
1264 1265
}

1266
void intel_edp_panel_off(struct intel_dp *intel_dp)
1267
{
1268 1269
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1270
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1271
	struct drm_i915_private *dev_priv = dev->dev_private;
1272
	enum intel_display_power_domain power_domain;
1273
	u32 pp;
1274
	u32 pp_ctrl_reg;
1275

1276 1277
	if (!is_edp(intel_dp))
		return;
1278

1279
	DRM_DEBUG_KMS("Turn eDP power off\n");
1280

1281
	edp_wait_backlight_off(intel_dp);
1282

1283 1284
	WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");

1285
	pp = ironlake_get_pp_control(intel_dp);
1286 1287
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
1288 1289
	pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
		EDP_BLC_ENABLE);
1290

1291
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1292

1293 1294
	intel_dp->want_panel_vdd = false;

1295 1296
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1297

1298
	intel_dp->last_power_cycle = jiffies;
1299
	wait_panel_off(intel_dp);
1300 1301

	/* We got a reference when we enabled the VDD. */
1302 1303
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_put(dev_priv, power_domain);
1304 1305
}

1306
void intel_edp_backlight_on(struct intel_dp *intel_dp)
1307
{
1308 1309
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
1310 1311
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1312
	u32 pp_ctrl_reg;
1313

1314 1315 1316
	if (!is_edp(intel_dp))
		return;

1317
	DRM_DEBUG_KMS("\n");
1318 1319 1320 1321 1322 1323
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
1324
	wait_backlight_on(intel_dp);
1325
	pp = ironlake_get_pp_control(intel_dp);
1326
	pp |= EDP_BLC_ENABLE;
1327

1328
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1329 1330 1331

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1332

1333
	intel_panel_enable_backlight(intel_dp->attached_connector);
1334 1335
}

1336
void intel_edp_backlight_off(struct intel_dp *intel_dp)
1337
{
1338
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1339 1340
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1341
	u32 pp_ctrl_reg;
1342

1343 1344 1345
	if (!is_edp(intel_dp))
		return;

1346
	intel_panel_disable_backlight(intel_dp->attached_connector);
1347

1348
	DRM_DEBUG_KMS("\n");
1349
	pp = ironlake_get_pp_control(intel_dp);
1350
	pp &= ~EDP_BLC_ENABLE;
1351

1352
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1353 1354 1355

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1356
	intel_dp->last_backlight_off = jiffies;
1357
}
1358

1359
static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
1360
{
1361 1362 1363
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1364 1365 1366
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1367 1368 1369
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1370 1371
	DRM_DEBUG_KMS("\n");
	dpa_ctl = I915_READ(DP_A);
1372 1373 1374 1375 1376 1377 1378 1379 1380
	WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We don't adjust intel_dp->DP while tearing down the link, to
	 * facilitate link retraining (e.g. after hotplug). Hence clear all
	 * enable bits here to ensure that we don't enable too much. */
	intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	intel_dp->DP |= DP_PLL_ENABLE;
	I915_WRITE(DP_A, intel_dp->DP);
1381 1382
	POSTING_READ(DP_A);
	udelay(200);
1383 1384
}

1385
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
1386
{
1387 1388 1389
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1390 1391 1392
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1393 1394 1395
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1396
	dpa_ctl = I915_READ(DP_A);
1397 1398 1399 1400 1401 1402 1403
	WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
	     "dp pll off, should be on\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We can't rely on the value tracked for the DP register in
	 * intel_dp->DP because link_down must not change that (otherwise link
	 * re-training will fail. */
1404
	dpa_ctl &= ~DP_PLL_ENABLE;
1405
	I915_WRITE(DP_A, dpa_ctl);
1406
	POSTING_READ(DP_A);
1407 1408 1409
	udelay(200);
}

1410
/* If the sink supports it, try to set the power state appropriately */
1411
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
1412 1413 1414 1415 1416 1417 1418 1419
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
1420 1421
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
1422 1423 1424 1425 1426 1427 1428 1429
		if (ret != 1)
			DRM_DEBUG_DRIVER("failed to write sink power state\n");
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
1430 1431
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
1432 1433 1434 1435 1436 1437 1438
			if (ret == 1)
				break;
			msleep(1);
		}
	}
}

1439 1440
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
1441
{
1442
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1443
	enum port port = dp_to_dig_port(intel_dp)->port;
1444 1445
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1446 1447 1448 1449 1450 1451 1452 1453
	enum intel_display_power_domain power_domain;
	u32 tmp;

	power_domain = intel_display_port_power_domain(encoder);
	if (!intel_display_power_enabled(dev_priv, power_domain))
		return false;

	tmp = I915_READ(intel_dp->output_reg);
1454 1455 1456 1457

	if (!(tmp & DP_PORT_EN))
		return false;

1458
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
1459
		*pipe = PORT_TO_PIPE_CPT(tmp);
1460 1461
	} else if (IS_CHERRYVIEW(dev)) {
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
1462
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490
		*pipe = PORT_TO_PIPE(tmp);
	} else {
		u32 trans_sel;
		u32 trans_dp;
		int i;

		switch (intel_dp->output_reg) {
		case PCH_DP_B:
			trans_sel = TRANS_DP_PORT_SEL_B;
			break;
		case PCH_DP_C:
			trans_sel = TRANS_DP_PORT_SEL_C;
			break;
		case PCH_DP_D:
			trans_sel = TRANS_DP_PORT_SEL_D;
			break;
		default:
			return true;
		}

		for_each_pipe(i) {
			trans_dp = I915_READ(TRANS_DP_CTL(i));
			if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
				*pipe = i;
				return true;
			}
		}

1491 1492 1493
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
			      intel_dp->output_reg);
	}
1494

1495 1496
	return true;
}
1497

1498 1499 1500 1501 1502
static void intel_dp_get_config(struct intel_encoder *encoder,
				struct intel_crtc_config *pipe_config)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
1503 1504 1505 1506
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1507
	int dotclock;
1508

1509 1510 1511 1512
	tmp = I915_READ(intel_dp->output_reg);
	if (tmp & DP_AUDIO_OUTPUT_ENABLE)
		pipe_config->has_audio = true;

1513 1514 1515 1516 1517
	if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
		if (tmp & DP_SYNC_HS_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
1518

1519 1520 1521 1522 1523 1524 1525 1526 1527 1528
		if (tmp & DP_SYNC_VS_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
		tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
1529

1530 1531 1532 1533 1534
		if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
1535 1536

	pipe_config->adjusted_mode.flags |= flags;
1537

1538 1539 1540 1541
	pipe_config->has_dp_encoder = true;

	intel_dp_get_m_n(crtc, pipe_config);

1542
	if (port == PORT_A) {
1543 1544 1545 1546 1547
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
1548 1549 1550 1551 1552 1553 1554

	dotclock = intel_dotclock_calculate(pipe_config->port_clock,
					    &pipe_config->dp_m_n);

	if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
		ironlake_check_encoder_dotclock(pipe_config, dotclock);

1555
	pipe_config->adjusted_mode.crtc_clock = dotclock;
1556

1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575
	if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			      pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
		dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
	}
1576 1577
}

R
Rodrigo Vivi 已提交
1578
static bool is_edp_psr(struct drm_device *dev)
1579
{
R
Rodrigo Vivi 已提交
1580 1581 1582
	struct drm_i915_private *dev_priv = dev->dev_private;

	return dev_priv->psr.sink_support;
1583 1584
}

R
Rodrigo Vivi 已提交
1585 1586 1587 1588
static bool intel_edp_is_psr_enabled(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1589
	if (!HAS_PSR(dev))
R
Rodrigo Vivi 已提交
1590 1591
		return false;

1592
	return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
R
Rodrigo Vivi 已提交
1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641
}

static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
				    struct edp_vsc_psr *vsc_psr)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
	u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
	uint32_t *data = (uint32_t *) vsc_psr;
	unsigned int i;

	/* As per BSPec (Pipe Video Data Island Packet), we need to disable
	   the video DIP being updated before program video DIP data buffer
	   registers for DIP being updated. */
	I915_WRITE(ctl_reg, 0);
	POSTING_READ(ctl_reg);

	for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
		if (i < sizeof(struct edp_vsc_psr))
			I915_WRITE(data_reg + i, *data++);
		else
			I915_WRITE(data_reg + i, 0);
	}

	I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
	POSTING_READ(ctl_reg);
}

static void intel_edp_psr_setup(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct edp_vsc_psr psr_vsc;

	if (intel_dp->psr_setup_done)
		return;

	/* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
	memset(&psr_vsc, 0, sizeof(psr_vsc));
	psr_vsc.sdp_header.HB0 = 0;
	psr_vsc.sdp_header.HB1 = 0x7;
	psr_vsc.sdp_header.HB2 = 0x2;
	psr_vsc.sdp_header.HB3 = 0x8;
	intel_edp_psr_write_vsc(intel_dp, &psr_vsc);

	/* Avoid continuous PSR exit by masking memup and hpd */
1642
	I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
1643
		   EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
R
Rodrigo Vivi 已提交
1644 1645 1646 1647 1648 1649 1650 1651

	intel_dp->psr_setup_done = true;
}

static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
1652
	uint32_t aux_clock_divider;
R
Rodrigo Vivi 已提交
1653 1654 1655
	int precharge = 0x3;
	int msg_size = 5;       /* Header(4) + Message(1) */

1656 1657
	aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);

R
Rodrigo Vivi 已提交
1658 1659
	/* Enable PSR in sink */
	if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT)
1660 1661
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
				   DP_PSR_ENABLE & ~DP_PSR_MAIN_LINK_ACTIVE);
R
Rodrigo Vivi 已提交
1662
	else
1663 1664
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
				   DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
R
Rodrigo Vivi 已提交
1665 1666

	/* Setup AUX registers */
1667 1668 1669
	I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
	I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
	I915_WRITE(EDP_PSR_AUX_CTL(dev),
R
Rodrigo Vivi 已提交
1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682
		   DP_AUX_CH_CTL_TIME_OUT_400us |
		   (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
		   (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
		   (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
}

static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t max_sleep_time = 0x1f;
	uint32_t idle_frames = 1;
	uint32_t val = 0x0;
B
Ben Widawsky 已提交
1683
	const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
R
Rodrigo Vivi 已提交
1684 1685 1686 1687 1688 1689 1690 1691 1692

	if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT) {
		val |= EDP_PSR_LINK_STANDBY;
		val |= EDP_PSR_TP2_TP3_TIME_0us;
		val |= EDP_PSR_TP1_TIME_0us;
		val |= EDP_PSR_SKIP_AUX_EXIT;
	} else
		val |= EDP_PSR_LINK_DISABLE;

1693
	I915_WRITE(EDP_PSR_CTL(dev), val |
B
Ben Widawsky 已提交
1694
		   (IS_BROADWELL(dev) ? 0 : link_entry_time) |
R
Rodrigo Vivi 已提交
1695 1696 1697 1698 1699
		   max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
		   idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
		   EDP_PSR_ENABLE);
}

1700 1701 1702 1703 1704 1705 1706
static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1707
	struct drm_i915_gem_object *obj = to_intel_framebuffer(crtc->primary->fb)->obj;
1708 1709
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;

R
Rodrigo Vivi 已提交
1710 1711
	dev_priv->psr.source_ok = false;

1712
	if (!HAS_PSR(dev)) {
1713 1714 1715 1716 1717 1718 1719 1720 1721 1722
		DRM_DEBUG_KMS("PSR not supported on this platform\n");
		return false;
	}

	if ((intel_encoder->type != INTEL_OUTPUT_EDP) ||
	    (dig_port->port != PORT_A)) {
		DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
		return false;
	}

1723
	if (!i915.enable_psr) {
1724 1725 1726 1727
		DRM_DEBUG_KMS("PSR disable by flag\n");
		return false;
	}

1728 1729 1730 1731 1732 1733 1734
	crtc = dig_port->base.base.crtc;
	if (crtc == NULL) {
		DRM_DEBUG_KMS("crtc not active for PSR\n");
		return false;
	}

	intel_crtc = to_intel_crtc(crtc);
1735
	if (!intel_crtc_active(crtc)) {
1736 1737 1738 1739
		DRM_DEBUG_KMS("crtc not active for PSR\n");
		return false;
	}

1740
	obj = to_intel_framebuffer(crtc->primary->fb)->obj;
1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757
	if (obj->tiling_mode != I915_TILING_X ||
	    obj->fence_reg == I915_FENCE_REG_NONE) {
		DRM_DEBUG_KMS("PSR condition failed: fb not tiled or fenced\n");
		return false;
	}

	if (I915_READ(SPRCTL(intel_crtc->pipe)) & SPRITE_ENABLE) {
		DRM_DEBUG_KMS("PSR condition failed: Sprite is Enabled\n");
		return false;
	}

	if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
	    S3D_ENABLE) {
		DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
		return false;
	}

1758
	if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
1759 1760 1761 1762
		DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
		return false;
	}

R
Rodrigo Vivi 已提交
1763
	dev_priv->psr.source_ok = true;
1764 1765 1766
	return true;
}

1767
static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
1768 1769 1770
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

1771 1772
	if (!intel_edp_psr_match_conditions(intel_dp) ||
	    intel_edp_is_psr_enabled(dev))
R
Rodrigo Vivi 已提交
1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784
		return;

	/* Setup PSR once */
	intel_edp_psr_setup(intel_dp);

	/* Enable PSR on the panel */
	intel_edp_psr_enable_sink(intel_dp);

	/* Enable PSR on the host */
	intel_edp_psr_enable_source(intel_dp);
}

1785 1786 1787 1788 1789 1790 1791 1792 1793
void intel_edp_psr_enable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (intel_edp_psr_match_conditions(intel_dp) &&
	    !intel_edp_is_psr_enabled(dev))
		intel_edp_psr_do_enable(intel_dp);
}

R
Rodrigo Vivi 已提交
1794 1795 1796 1797 1798 1799 1800 1801
void intel_edp_psr_disable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!intel_edp_is_psr_enabled(dev))
		return;

1802 1803
	I915_WRITE(EDP_PSR_CTL(dev),
		   I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
R
Rodrigo Vivi 已提交
1804 1805

	/* Wait till PSR is idle */
1806
	if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
R
Rodrigo Vivi 已提交
1807 1808 1809 1810
		       EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
		DRM_ERROR("Timed out waiting for PSR Idle State\n");
}

1811 1812 1813 1814 1815 1816 1817 1818 1819
void intel_edp_psr_update(struct drm_device *dev)
{
	struct intel_encoder *encoder;
	struct intel_dp *intel_dp = NULL;

	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head)
		if (encoder->type == INTEL_OUTPUT_EDP) {
			intel_dp = enc_to_intel_dp(&encoder->base);

R
Rodrigo Vivi 已提交
1820
			if (!is_edp_psr(dev))
1821 1822 1823 1824 1825 1826 1827 1828 1829 1830
				return;

			if (!intel_edp_psr_match_conditions(intel_dp))
				intel_edp_psr_disable(intel_dp);
			else
				if (!intel_edp_is_psr_enabled(dev))
					intel_edp_psr_do_enable(intel_dp);
		}
}

1831
static void intel_disable_dp(struct intel_encoder *encoder)
1832
{
1833
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1834 1835
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct drm_device *dev = encoder->base.dev;
1836 1837 1838

	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
1839
	intel_edp_panel_vdd_on(intel_dp);
1840
	intel_edp_backlight_off(intel_dp);
1841
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
1842
	intel_edp_panel_off(intel_dp);
1843 1844

	/* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
1845
	if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
1846
		intel_dp_link_down(intel_dp);
1847 1848
}

1849
static void g4x_post_disable_dp(struct intel_encoder *encoder)
1850
{
1851
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1852
	enum port port = dp_to_dig_port(intel_dp)->port;
1853

1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865
	if (port != PORT_A)
		return;

	intel_dp_link_down(intel_dp);
	ironlake_edp_pll_off(intel_dp);
}

static void vlv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
1866 1867
}

1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884
static void chv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->dpio_lock);

	/* Propagate soft reset to data lane reset */
1885
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
1886
	val |= CHV_PCS_REQ_SOFTRESET_EN;
1887
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
1888

1889 1890 1891 1892 1893 1894 1895 1896 1897
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
1898
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
1899
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
1900 1901 1902 1903

	mutex_unlock(&dev_priv->dpio_lock);
}

1904
static void intel_enable_dp(struct intel_encoder *encoder)
1905
{
1906 1907 1908 1909
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
1910

1911 1912
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
1913

1914
	intel_edp_panel_vdd_on(intel_dp);
1915
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1916
	intel_dp_start_link_train(intel_dp);
1917 1918
	intel_edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);
1919
	intel_dp_complete_link_train(intel_dp);
1920
	intel_dp_stop_link_train(intel_dp);
1921
}
1922

1923 1924
static void g4x_enable_dp(struct intel_encoder *encoder)
{
1925 1926
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

1927
	intel_enable_dp(encoder);
1928
	intel_edp_backlight_on(intel_dp);
1929
}
1930

1931 1932
static void vlv_enable_dp(struct intel_encoder *encoder)
{
1933 1934
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

1935
	intel_edp_backlight_on(intel_dp);
1936 1937
}

1938
static void g4x_pre_enable_dp(struct intel_encoder *encoder)
1939 1940 1941 1942
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);

1943 1944
	intel_dp_prepare(encoder);

1945 1946 1947
	/* Only ilk+ has port A */
	if (dport->port == PORT_A) {
		ironlake_set_pll_cpu_edp(intel_dp);
1948
		ironlake_edp_pll_on(intel_dp);
1949
	}
1950 1951 1952
}

static void vlv_pre_enable_dp(struct intel_encoder *encoder)
1953
{
1954
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1955
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
1956
	struct drm_device *dev = encoder->base.dev;
1957
	struct drm_i915_private *dev_priv = dev->dev_private;
1958
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1959
	enum dpio_channel port = vlv_dport_to_channel(dport);
1960
	int pipe = intel_crtc->pipe;
1961
	struct edp_power_seq power_seq;
1962
	u32 val;
1963

1964
	mutex_lock(&dev_priv->dpio_lock);
1965

1966
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
1967 1968 1969 1970 1971 1972
	val = 0;
	if (pipe)
		val |= (1<<21);
	else
		val &= ~(1<<21);
	val |= 0x001000c4;
1973 1974 1975
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
1976

1977 1978
	mutex_unlock(&dev_priv->dpio_lock);

1979 1980 1981 1982 1983 1984
	if (is_edp(intel_dp)) {
		/* init power sequencer on this pipe and port */
		intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
		intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
							      &power_seq);
	}
1985

1986 1987
	intel_enable_dp(encoder);

1988
	vlv_wait_port_ready(dev_priv, dport);
1989 1990
}

1991
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
1992 1993 1994 1995
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1996 1997
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
1998
	enum dpio_channel port = vlv_dport_to_channel(dport);
1999
	int pipe = intel_crtc->pipe;
2000

2001 2002
	intel_dp_prepare(encoder);

2003
	/* Program Tx lane resets to default */
2004
	mutex_lock(&dev_priv->dpio_lock);
2005
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
2006 2007
			 DPIO_PCS_TX_LANE2_RESET |
			 DPIO_PCS_TX_LANE1_RESET);
2008
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
2009 2010 2011 2012 2013 2014
			 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
			 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
			 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
				 DPIO_PCS_CLK_SOFT_RESET);

	/* Fix up inter-pair skew failure */
2015 2016 2017
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
2018
	mutex_unlock(&dev_priv->dpio_lock);
2019 2020
}

2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032
static void chv_pre_enable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct edp_power_seq power_seq;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	int pipe = intel_crtc->pipe;
	int data, i;
2033
	u32 val;
2034 2035

	mutex_lock(&dev_priv->dpio_lock);
2036 2037

	/* Deassert soft data lane reset*/
2038
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2039
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2040 2041 2042 2043 2044 2045 2046 2047 2048
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2049

2050
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2051
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2052
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2053 2054

	/* Program Tx lane latency optimal setting*/
2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083
	for (i = 0; i < 4; i++) {
		/* Set the latency optimal bit */
		data = (i == 1) ? 0x0 : 0x6;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
				data << DPIO_FRC_LATENCY_SHFIT);

		/* Set the upar bit */
		data = (i == 1) ? 0x0 : 0x1;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
				data << DPIO_UPAR_SHIFT);
	}

	/* Data lane stagger programming */
	/* FIXME: Fix up value only after power analysis */

	mutex_unlock(&dev_priv->dpio_lock);

	if (is_edp(intel_dp)) {
		/* init power sequencer on this pipe and port */
		intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
		intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
							      &power_seq);
	}

	intel_enable_dp(encoder);

	vlv_wait_port_ready(dev_priv, dport);
}

2084
/*
2085 2086
 * Native read with retry for link status and receiver capability reads for
 * cases where the sink may still be asleep.
2087 2088 2089
 *
 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
 * supposed to retry 3 times per the spec.
2090
 */
2091 2092 2093
static ssize_t
intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
			void *buffer, size_t size)
2094
{
2095 2096
	ssize_t ret;
	int i;
2097 2098

	for (i = 0; i < 3; i++) {
2099 2100 2101
		ret = drm_dp_dpcd_read(aux, offset, buffer, size);
		if (ret == size)
			return ret;
2102 2103
		msleep(1);
	}
2104

2105
	return ret;
2106 2107 2108 2109 2110 2111 2112
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
static bool
2113
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
2114
{
2115 2116 2117 2118
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_LANE0_1_STATUS,
				       link_status,
				       DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
2119 2120 2121 2122 2123 2124 2125 2126
}

/*
 * These are source-specific values; current Intel hardware supports
 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
 */

static uint8_t
K
Keith Packard 已提交
2127
intel_dp_voltage_max(struct intel_dp *intel_dp)
2128
{
2129
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2130
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2131

2132
	if (IS_VALLEYVIEW(dev) || IS_BROADWELL(dev))
2133
		return DP_TRAIN_VOLTAGE_SWING_1200;
2134
	else if (IS_GEN7(dev) && port == PORT_A)
K
Keith Packard 已提交
2135
		return DP_TRAIN_VOLTAGE_SWING_800;
2136
	else if (HAS_PCH_CPT(dev) && port != PORT_A)
K
Keith Packard 已提交
2137 2138 2139 2140 2141 2142 2143 2144
		return DP_TRAIN_VOLTAGE_SWING_1200;
	else
		return DP_TRAIN_VOLTAGE_SWING_800;
}

static uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
2145
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2146
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2147

2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159
	if (IS_BROADWELL(dev)) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
	} else if (IS_HASWELL(dev)) {
2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_9_5;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182
	} else if (IS_VALLEYVIEW(dev)) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_9_5;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
2183
	} else if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_600:
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
2205 2206 2207
	}
}

2208 2209 2210 2211 2212
static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2213 2214
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dport->base.base.crtc);
2215 2216 2217
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];
2218
	enum dpio_channel port = vlv_dport_to_channel(dport);
2219
	int pipe = intel_crtc->pipe;
2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
	case DP_TRAIN_PRE_EMPHASIS_0:
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_800:
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_1200:
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_800:
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

2294
	mutex_lock(&dev_priv->dpio_lock);
2295 2296 2297
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
2298
			 uniqtranscale_reg_value);
2299 2300 2301 2302
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
2303
	mutex_unlock(&dev_priv->dpio_lock);
2304 2305 2306 2307

	return 0;
}

2308 2309 2310 2311 2312 2313
static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
2314
	u32 deemph_reg_value, margin_reg_value, val;
2315 2316
	uint8_t train_set = intel_dp->train_set[0];
	enum dpio_channel ch = vlv_dport_to_channel(dport);
2317 2318
	enum pipe pipe = intel_crtc->pipe;
	int i;
2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
	case DP_TRAIN_PRE_EMPHASIS_0:
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
		case DP_TRAIN_VOLTAGE_SWING_800:
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
		case DP_TRAIN_VOLTAGE_SWING_1200:
			deemph_reg_value = 128;
			margin_reg_value = 154;
			/* FIXME extra to set for 1200 */
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
		case DP_TRAIN_VOLTAGE_SWING_800:
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

	mutex_lock(&dev_priv->dpio_lock);

	/* Clear calc init */
2393 2394 2395 2396 2397 2398 2399
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
2400 2401

	/* Program swing deemph */
2402 2403 2404 2405 2406 2407
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
		val &= ~DPIO_SWING_DEEMPH9P5_MASK;
		val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
	}
2408 2409

	/* Program swing margin */
2410 2411 2412 2413 2414 2415
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
		val &= ~DPIO_SWING_MARGIN_MASK;
		val |= margin_reg_value << DPIO_SWING_MARGIN_SHIFT;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
	}
2416 2417

	/* Disable unique transition scale */
2418 2419 2420 2421 2422
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
		val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
	}
2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434

	if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
			== DP_TRAIN_PRE_EMPHASIS_0) &&
		((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
			== DP_TRAIN_VOLTAGE_SWING_1200)) {

		/*
		 * The document said it needs to set bit 27 for ch0 and bit 26
		 * for ch1. Might be a typo in the doc.
		 * For now, for this unique transition scale selection, set bit
		 * 27 for ch0 and ch1.
		 */
2435 2436 2437 2438 2439
		for (i = 0; i < 4; i++) {
			val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
			val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
			vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
		}
2440

2441 2442 2443 2444 2445 2446
		for (i = 0; i < 4; i++) {
			val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
			val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
			val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
			vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
		}
2447 2448 2449
	}

	/* Start swing calculation */
2450 2451 2452 2453 2454 2455 2456
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467

	/* LRC Bypass */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
	val |= DPIO_LRC_BYPASS;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);

	mutex_unlock(&dev_priv->dpio_lock);

	return 0;
}

2468
static void
J
Jani Nikula 已提交
2469 2470
intel_get_adjust_train(struct intel_dp *intel_dp,
		       const uint8_t link_status[DP_LINK_STATUS_SIZE])
2471 2472 2473 2474
{
	uint8_t v = 0;
	uint8_t p = 0;
	int lane;
K
Keith Packard 已提交
2475 2476
	uint8_t voltage_max;
	uint8_t preemph_max;
2477

2478
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
2479 2480
		uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
		uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
2481 2482 2483 2484 2485 2486 2487

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

K
Keith Packard 已提交
2488
	voltage_max = intel_dp_voltage_max(intel_dp);
2489 2490
	if (v >= voltage_max)
		v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
2491

K
Keith Packard 已提交
2492 2493 2494
	preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
	if (p >= preemph_max)
		p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
2495 2496

	for (lane = 0; lane < 4; lane++)
2497
		intel_dp->train_set[lane] = v | p;
2498 2499 2500
}

static uint32_t
2501
intel_gen4_signal_levels(uint8_t train_set)
2502
{
2503
	uint32_t	signal_levels = 0;
2504

2505
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519
	case DP_TRAIN_VOLTAGE_SWING_400:
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
	case DP_TRAIN_VOLTAGE_SWING_600:
		signal_levels |= DP_VOLTAGE_0_6;
		break;
	case DP_TRAIN_VOLTAGE_SWING_800:
		signal_levels |= DP_VOLTAGE_0_8;
		break;
	case DP_TRAIN_VOLTAGE_SWING_1200:
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
2520
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537
	case DP_TRAIN_PRE_EMPHASIS_0:
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

2538 2539 2540 2541
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen6_edp_signal_levels(uint8_t train_set)
{
2542 2543 2544
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
2545
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2546 2547 2548 2549
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
2550
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2551 2552
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
2553
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2554 2555
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
2556
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2557 2558
	case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
2559
	default:
2560 2561 2562
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2563 2564 2565
	}
}

K
Keith Packard 已提交
2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen7_edp_signal_levels(uint8_t train_set)
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

2597 2598
/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
static uint32_t
2599
intel_hsw_signal_levels(uint8_t train_set)
2600
{
2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_400MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_400MV_3_5DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_400MV_6DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
		return DDI_BUF_EMP_400MV_9_5DB_HSW;
2612

2613 2614 2615 2616 2617 2618
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_600MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_600MV_3_5DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_600MV_6DB_HSW;
2619

2620 2621 2622 2623 2624 2625 2626 2627
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_800MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_800MV_3_5DB_HSW;
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return DDI_BUF_EMP_400MV_0DB_HSW;
2628 2629 2630
	}
}

2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665
static uint32_t
intel_bdw_signal_levels(uint8_t train_set)
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_400MV_0DB_BDW;	/* Sel0 */
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_400MV_3_5DB_BDW;	/* Sel1 */
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_400MV_6DB_BDW;	/* Sel2 */

	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_600MV_0DB_BDW;	/* Sel3 */
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_600MV_3_5DB_BDW;	/* Sel4 */
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_600MV_6DB_BDW;	/* Sel5 */

	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_800MV_0DB_BDW;	/* Sel6 */
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_800MV_3_5DB_BDW;	/* Sel7 */

	case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_1200MV_0DB_BDW;	/* Sel8 */

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return DDI_BUF_EMP_400MV_0DB_BDW;	/* Sel0 */
	}
}

2666 2667 2668 2669 2670
/* Properly updates "DP" with the correct signal levels. */
static void
intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2671
	enum port port = intel_dig_port->port;
2672 2673 2674 2675
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t signal_levels, mask;
	uint8_t train_set = intel_dp->train_set[0];

2676 2677 2678 2679
	if (IS_BROADWELL(dev)) {
		signal_levels = intel_bdw_signal_levels(train_set);
		mask = DDI_BUF_EMP_MASK;
	} else if (IS_HASWELL(dev)) {
2680 2681
		signal_levels = intel_hsw_signal_levels(train_set);
		mask = DDI_BUF_EMP_MASK;
2682 2683 2684
	} else if (IS_CHERRYVIEW(dev)) {
		signal_levels = intel_chv_signal_levels(intel_dp);
		mask = 0;
2685 2686 2687
	} else if (IS_VALLEYVIEW(dev)) {
		signal_levels = intel_vlv_signal_levels(intel_dp);
		mask = 0;
2688
	} else if (IS_GEN7(dev) && port == PORT_A) {
2689 2690
		signal_levels = intel_gen7_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
2691
	} else if (IS_GEN6(dev) && port == PORT_A) {
2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703
		signal_levels = intel_gen6_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
		signal_levels = intel_gen4_signal_levels(train_set);
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

	DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	*DP = (*DP & ~mask) | signal_levels;
}

2704
static bool
C
Chris Wilson 已提交
2705
intel_dp_set_link_train(struct intel_dp *intel_dp,
2706
			uint32_t *DP,
2707
			uint8_t dp_train_pat)
2708
{
2709 2710
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2711
	struct drm_i915_private *dev_priv = dev->dev_private;
2712
	enum port port = intel_dig_port->port;
2713 2714
	uint8_t buf[sizeof(intel_dp->train_set) + 1];
	int ret, len;
2715

2716
	if (HAS_DDI(dev)) {
2717
		uint32_t temp = I915_READ(DP_TP_CTL(port));
2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
2740
		I915_WRITE(DP_TP_CTL(port), temp);
2741

2742
	} else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2743
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;
2744 2745 2746

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
2747
			*DP |= DP_LINK_TRAIN_OFF_CPT;
2748 2749
			break;
		case DP_TRAINING_PATTERN_1:
2750
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
2751 2752
			break;
		case DP_TRAINING_PATTERN_2:
2753
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
2754 2755 2756
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
2757
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
2758 2759 2760 2761
			break;
		}

	} else {
2762
		*DP &= ~DP_LINK_TRAIN_MASK;
2763 2764 2765

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
2766
			*DP |= DP_LINK_TRAIN_OFF;
2767 2768
			break;
		case DP_TRAINING_PATTERN_1:
2769
			*DP |= DP_LINK_TRAIN_PAT_1;
2770 2771
			break;
		case DP_TRAINING_PATTERN_2:
2772
			*DP |= DP_LINK_TRAIN_PAT_2;
2773 2774 2775
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
2776
			*DP |= DP_LINK_TRAIN_PAT_2;
2777 2778 2779 2780
			break;
		}
	}

2781
	I915_WRITE(intel_dp->output_reg, *DP);
C
Chris Wilson 已提交
2782
	POSTING_READ(intel_dp->output_reg);
2783

2784 2785
	buf[0] = dp_train_pat;
	if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
2786
	    DP_TRAINING_PATTERN_DISABLE) {
2787 2788 2789 2790 2791 2792
		/* don't write DP_TRAINING_LANEx_SET on disable */
		len = 1;
	} else {
		/* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
		memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
		len = intel_dp->lane_count + 1;
2793
	}
2794

2795 2796
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
				buf, len);
2797 2798

	return ret == len;
2799 2800
}

2801 2802 2803 2804
static bool
intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
			uint8_t dp_train_pat)
{
2805
	memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
2806 2807 2808 2809 2810 2811
	intel_dp_set_signal_levels(intel_dp, DP);
	return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
}

static bool
intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
J
Jani Nikula 已提交
2812
			   const uint8_t link_status[DP_LINK_STATUS_SIZE])
2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	intel_get_adjust_train(intel_dp, link_status);
	intel_dp_set_signal_levels(intel_dp, DP);

	I915_WRITE(intel_dp->output_reg, *DP);
	POSTING_READ(intel_dp->output_reg);

2825 2826
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
				intel_dp->train_set, intel_dp->lane_count);
2827 2828 2829 2830

	return ret == intel_dp->lane_count;
}

2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861
static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	uint32_t val;

	if (!HAS_DDI(dev))
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

	if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
		     1))
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

2862
/* Enable corresponding port and start training pattern 1 */
2863
void
2864
intel_dp_start_link_train(struct intel_dp *intel_dp)
2865
{
2866
	struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
2867
	struct drm_device *dev = encoder->dev;
2868 2869
	int i;
	uint8_t voltage;
2870
	int voltage_tries, loop_tries;
C
Chris Wilson 已提交
2871
	uint32_t DP = intel_dp->DP;
2872
	uint8_t link_config[2];
2873

P
Paulo Zanoni 已提交
2874
	if (HAS_DDI(dev))
2875 2876
		intel_ddi_prepare_link_retrain(encoder);

2877
	/* Write the link configuration data */
2878 2879 2880 2881
	link_config[0] = intel_dp->link_bw;
	link_config[1] = intel_dp->lane_count;
	if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
		link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
2882
	drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
2883 2884 2885

	link_config[0] = 0;
	link_config[1] = DP_SET_ANSI_8B10B;
2886
	drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
2887 2888

	DP |= DP_PORT_EN;
K
Keith Packard 已提交
2889

2890 2891 2892 2893 2894 2895 2896 2897
	/* clock recovery */
	if (!intel_dp_reset_link_train(intel_dp, &DP,
				       DP_TRAINING_PATTERN_1 |
				       DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to enable link training\n");
		return;
	}

2898
	voltage = 0xff;
2899 2900
	voltage_tries = 0;
	loop_tries = 0;
2901
	for (;;) {
2902
		uint8_t link_status[DP_LINK_STATUS_SIZE];
2903

2904
		drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
2905 2906
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
2907
			break;
2908
		}
2909

2910
		if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
2911
			DRM_DEBUG_KMS("clock recovery OK\n");
2912 2913 2914 2915 2916 2917
			break;
		}

		/* Check to see if we've tried the max voltage */
		for (i = 0; i < intel_dp->lane_count; i++)
			if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
2918
				break;
2919
		if (i == intel_dp->lane_count) {
2920 2921
			++loop_tries;
			if (loop_tries == 5) {
2922
				DRM_ERROR("too many full retries, give up\n");
2923 2924
				break;
			}
2925 2926 2927
			intel_dp_reset_link_train(intel_dp, &DP,
						  DP_TRAINING_PATTERN_1 |
						  DP_LINK_SCRAMBLING_DISABLE);
2928 2929 2930
			voltage_tries = 0;
			continue;
		}
2931

2932
		/* Check to see if we've tried the same voltage 5 times */
2933
		if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
2934
			++voltage_tries;
2935
			if (voltage_tries == 5) {
2936
				DRM_ERROR("too many voltage retries, give up\n");
2937 2938 2939 2940 2941
				break;
			}
		} else
			voltage_tries = 0;
		voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
2942

2943 2944 2945 2946 2947
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
2948 2949
	}

2950 2951 2952
	intel_dp->DP = DP;
}

2953
void
2954 2955 2956
intel_dp_complete_link_train(struct intel_dp *intel_dp)
{
	bool channel_eq = false;
2957
	int tries, cr_tries;
2958
	uint32_t DP = intel_dp->DP;
2959 2960 2961 2962 2963
	uint32_t training_pattern = DP_TRAINING_PATTERN_2;

	/* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
	if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
		training_pattern = DP_TRAINING_PATTERN_3;
2964

2965
	/* channel equalization */
2966
	if (!intel_dp_set_link_train(intel_dp, &DP,
2967
				     training_pattern |
2968 2969 2970 2971 2972
				     DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to start channel equalization\n");
		return;
	}

2973
	tries = 0;
2974
	cr_tries = 0;
2975 2976
	channel_eq = false;
	for (;;) {
2977
		uint8_t link_status[DP_LINK_STATUS_SIZE];
2978

2979 2980 2981 2982 2983
		if (cr_tries > 5) {
			DRM_ERROR("failed to train DP, aborting\n");
			break;
		}

2984
		drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
2985 2986
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
2987
			break;
2988
		}
2989

2990
		/* Make sure clock is still ok */
2991
		if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
2992
			intel_dp_start_link_train(intel_dp);
2993
			intel_dp_set_link_train(intel_dp, &DP,
2994
						training_pattern |
2995
						DP_LINK_SCRAMBLING_DISABLE);
2996 2997 2998 2999
			cr_tries++;
			continue;
		}

3000
		if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
3001 3002 3003
			channel_eq = true;
			break;
		}
3004

3005 3006 3007 3008
		/* Try 5 times, then try clock recovery if that fails */
		if (tries > 5) {
			intel_dp_link_down(intel_dp);
			intel_dp_start_link_train(intel_dp);
3009
			intel_dp_set_link_train(intel_dp, &DP,
3010
						training_pattern |
3011
						DP_LINK_SCRAMBLING_DISABLE);
3012 3013 3014 3015
			tries = 0;
			cr_tries++;
			continue;
		}
3016

3017 3018 3019 3020 3021
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
3022
		++tries;
3023
	}
3024

3025 3026 3027 3028
	intel_dp_set_idle_link_train(intel_dp);

	intel_dp->DP = DP;

3029
	if (channel_eq)
M
Masanari Iida 已提交
3030
		DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
3031

3032 3033 3034 3035
}

void intel_dp_stop_link_train(struct intel_dp *intel_dp)
{
3036
	intel_dp_set_link_train(intel_dp, &intel_dp->DP,
3037
				DP_TRAINING_PATTERN_DISABLE);
3038 3039 3040
}

static void
C
Chris Wilson 已提交
3041
intel_dp_link_down(struct intel_dp *intel_dp)
3042
{
3043
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3044
	enum port port = intel_dig_port->port;
3045
	struct drm_device *dev = intel_dig_port->base.base.dev;
3046
	struct drm_i915_private *dev_priv = dev->dev_private;
3047 3048
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
C
Chris Wilson 已提交
3049
	uint32_t DP = intel_dp->DP;
3050

3051
	if (WARN_ON(HAS_DDI(dev)))
3052 3053
		return;

3054
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3055 3056
		return;

3057
	DRM_DEBUG_KMS("\n");
3058

3059
	if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
3060
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
C
Chris Wilson 已提交
3061
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
3062 3063
	} else {
		DP &= ~DP_LINK_TRAIN_MASK;
C
Chris Wilson 已提交
3064
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
3065
	}
3066
	POSTING_READ(intel_dp->output_reg);
3067

3068
	if (HAS_PCH_IBX(dev) &&
3069
	    I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
3070
		struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
3071

3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085
		/* Hardware workaround: leaving our transcoder select
		 * set to transcoder B while it's off will prevent the
		 * corresponding HDMI output on transcoder A.
		 *
		 * Combine this with another hardware workaround:
		 * transcoder select bit can only be cleared while the
		 * port is enabled.
		 */
		DP &= ~DP_PIPEB_SELECT;
		I915_WRITE(intel_dp->output_reg, DP);

		/* Changes to enable or select take place the vblank
		 * after being written.
		 */
3086 3087 3088 3089
		if (WARN_ON(crtc == NULL)) {
			/* We should never try to disable a port without a crtc
			 * attached. For paranoia keep the code around for a
			 * bit. */
3090 3091 3092
			POSTING_READ(intel_dp->output_reg);
			msleep(50);
		} else
3093
			intel_wait_for_vblank(dev, intel_crtc->pipe);
3094 3095
	}

3096
	DP &= ~DP_AUDIO_OUTPUT_ENABLE;
C
Chris Wilson 已提交
3097 3098
	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
3099
	msleep(intel_dp->panel_power_down_delay);
3100 3101
}

3102 3103
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
3104
{
R
Rodrigo Vivi 已提交
3105 3106 3107 3108
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

3109 3110
	char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];

3111 3112
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
				    sizeof(intel_dp->dpcd)) < 0)
3113
		return false; /* aux transfer failed */
3114

3115 3116 3117 3118
	hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
			   32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
	DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);

3119 3120 3121
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		return false; /* DPCD not present */

3122 3123
	/* Check if the panel supports PSR */
	memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
3124
	if (is_edp(intel_dp)) {
3125 3126 3127
		intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
					intel_dp->psr_dpcd,
					sizeof(intel_dp->psr_dpcd));
R
Rodrigo Vivi 已提交
3128 3129
		if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
			dev_priv->psr.sink_support = true;
3130
			DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
R
Rodrigo Vivi 已提交
3131
		}
3132 3133
	}

3134 3135 3136 3137 3138 3139 3140 3141
	/* Training Pattern 3 support */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
	    intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
		intel_dp->use_tps3 = true;
		DRM_DEBUG_KMS("Displayport TPS3 supported");
	} else
		intel_dp->use_tps3 = false;

3142 3143 3144 3145 3146 3147 3148
	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3149 3150 3151
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
				    intel_dp->downstream_ports,
				    DP_MAX_DOWNSTREAM_PORTS) < 0)
3152 3153 3154
		return false; /* downstream port status fetch failed */

	return true;
3155 3156
}

3157 3158 3159 3160 3161 3162 3163 3164
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

3165
	intel_edp_panel_vdd_on(intel_dp);
D
Daniel Vetter 已提交
3166

3167
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
3168 3169 3170
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

3171
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
3172 3173
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
D
Daniel Vetter 已提交
3174

3175
	edp_panel_vdd_off(intel_dp, false);
3176 3177
}

3178 3179 3180 3181 3182 3183 3184 3185
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
	u8 buf[1];

3186
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, buf) < 0)
3187 3188 3189 3190 3191
		return -EAGAIN;

	if (!(buf[0] & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

3192 3193
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
			       DP_TEST_SINK_START) < 0)
3194 3195 3196 3197 3198 3199
		return -EAGAIN;

	/* Wait 2 vblanks to be sure we will have the correct CRC value */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
	intel_wait_for_vblank(dev, intel_crtc->pipe);

3200
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
3201 3202
		return -EAGAIN;

3203
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK, 0);
3204 3205 3206
	return 0;
}

3207 3208 3209
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
3210 3211 3212
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
3213 3214 3215 3216 3217 3218
}

static void
intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	/* NAK by default */
3219
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
3220 3221
}

3222 3223 3224 3225 3226 3227 3228 3229 3230
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */

P
Paulo Zanoni 已提交
3231
void
C
Chris Wilson 已提交
3232
intel_dp_check_link_status(struct intel_dp *intel_dp)
3233
{
3234
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
3235
	u8 sink_irq_vector;
3236
	u8 link_status[DP_LINK_STATUS_SIZE];
3237

3238
	/* FIXME: This access isn't protected by any locks. */
3239
	if (!intel_encoder->connectors_active)
3240
		return;
3241

3242
	if (WARN_ON(!intel_encoder->base.crtc))
3243 3244
		return;

3245
	/* Try to read receiver status if the link appears to be up */
3246
	if (!intel_dp_get_link_status(intel_dp, link_status)) {
3247 3248 3249
		return;
	}

3250
	/* Now read the DPCD to see if it's actually running */
3251
	if (!intel_dp_get_dpcd(intel_dp)) {
3252 3253 3254
		return;
	}

3255 3256 3257 3258
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
3259 3260 3261
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
3262 3263 3264 3265 3266 3267 3268

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

3269
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
3270
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
3271
			      intel_encoder->base.name);
3272 3273
		intel_dp_start_link_train(intel_dp);
		intel_dp_complete_link_train(intel_dp);
3274
		intel_dp_stop_link_train(intel_dp);
3275
	}
3276 3277
}

3278
/* XXX this is probably wrong for multiple downstream ports */
3279
static enum drm_connector_status
3280
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
3281
{
3282 3283 3284 3285 3286 3287 3288 3289
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
3290
		return connector_status_connected;
3291 3292

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
3293 3294
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
3295
		uint8_t reg;
3296 3297 3298

		if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
					    &reg, 1) < 0)
3299
			return connector_status_unknown;
3300

3301 3302
		return DP_GET_SINK_COUNT(reg) ? connector_status_connected
					      : connector_status_disconnected;
3303 3304 3305
	}

	/* If no HPD, poke DDC gently */
3306
	if (drm_probe_ddc(&intel_dp->aux.ddc))
3307
		return connector_status_connected;
3308 3309

	/* Well we tried, say unknown for unreliable port types */
3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
3322 3323 3324

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
3325
	return connector_status_disconnected;
3326 3327
}

3328
static enum drm_connector_status
Z
Zhenyu Wang 已提交
3329
ironlake_dp_detect(struct intel_dp *intel_dp)
3330
{
3331
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3332 3333
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3334 3335
	enum drm_connector_status status;

3336 3337
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
3338
		status = intel_panel_detect(dev);
3339 3340 3341 3342
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}
3343

3344 3345 3346
	if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
		return connector_status_disconnected;

3347
	return intel_dp_detect_dpcd(intel_dp);
3348 3349
}

3350
static enum drm_connector_status
Z
Zhenyu Wang 已提交
3351
g4x_dp_detect(struct intel_dp *intel_dp)
3352
{
3353
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3354
	struct drm_i915_private *dev_priv = dev->dev_private;
3355
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3356
	uint32_t bit;
3357

3358 3359 3360 3361 3362 3363 3364 3365 3366 3367
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
		enum drm_connector_status status;

		status = intel_panel_detect(dev);
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}

3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395
	if (IS_VALLEYVIEW(dev)) {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
			break;
		default:
			return connector_status_unknown;
		}
	} else {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
			break;
		default:
			return connector_status_unknown;
		}
3396 3397
	}

3398
	if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
3399 3400
		return connector_status_disconnected;

3401
	return intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
3402 3403
}

3404 3405 3406
static struct edid *
intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
{
3407
	struct intel_connector *intel_connector = to_intel_connector(connector);
3408

3409 3410 3411 3412
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
3413 3414
			return NULL;

J
Jani Nikula 已提交
3415
		return drm_edid_duplicate(intel_connector->edid);
3416
	}
3417

3418
	return drm_get_edid(connector, adapter);
3419 3420 3421 3422 3423
}

static int
intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
{
3424
	struct intel_connector *intel_connector = to_intel_connector(connector);
3425

3426 3427 3428 3429 3430 3431 3432 3433
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
			return 0;

		return intel_connector_update_modes(connector,
						    intel_connector->edid);
3434 3435
	}

3436
	return intel_ddc_get_modes(connector, adapter);
3437 3438
}

Z
Zhenyu Wang 已提交
3439 3440 3441 3442
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
3443 3444
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
3445
	struct drm_device *dev = connector->dev;
3446
	struct drm_i915_private *dev_priv = dev->dev_private;
Z
Zhenyu Wang 已提交
3447
	enum drm_connector_status status;
3448
	enum intel_display_power_domain power_domain;
Z
Zhenyu Wang 已提交
3449 3450
	struct edid *edid = NULL;

3451 3452
	intel_runtime_pm_get(dev_priv);

3453 3454 3455
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

3456
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3457
		      connector->base.id, connector->name);
3458

Z
Zhenyu Wang 已提交
3459 3460 3461 3462 3463 3464
	intel_dp->has_audio = false;

	if (HAS_PCH_SPLIT(dev))
		status = ironlake_dp_detect(intel_dp);
	else
		status = g4x_dp_detect(intel_dp);
3465

Z
Zhenyu Wang 已提交
3466
	if (status != connector_status_connected)
3467
		goto out;
Z
Zhenyu Wang 已提交
3468

3469 3470
	intel_dp_probe_oui(intel_dp);

3471 3472
	if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
		intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
3473
	} else {
3474
		edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
3475 3476 3477 3478
		if (edid) {
			intel_dp->has_audio = drm_detect_monitor_audio(edid);
			kfree(edid);
		}
Z
Zhenyu Wang 已提交
3479 3480
	}

3481 3482
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
3483 3484 3485
	status = connector_status_connected;

out:
3486 3487
	intel_display_power_put(dev_priv, power_domain);

3488
	intel_runtime_pm_put(dev_priv);
3489

3490
	return status;
3491 3492 3493 3494
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
3495
	struct intel_dp *intel_dp = intel_attached_dp(connector);
3496 3497
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
3498
	struct intel_connector *intel_connector = to_intel_connector(connector);
3499
	struct drm_device *dev = connector->dev;
3500 3501
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;
3502
	int ret;
3503 3504 3505 3506

	/* We should parse the EDID data and find out if it has an audio sink
	 */

3507 3508 3509
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

3510
	ret = intel_dp_get_edid_modes(connector, &intel_dp->aux.ddc);
3511
	intel_display_power_put(dev_priv, power_domain);
3512
	if (ret)
3513 3514
		return ret;

3515
	/* if eDP has no EDID, fall back to fixed mode */
3516
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
3517
		struct drm_display_mode *mode;
3518 3519
		mode = drm_mode_duplicate(dev,
					  intel_connector->panel.fixed_mode);
3520
		if (mode) {
3521 3522 3523 3524 3525
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
	return 0;
3526 3527
}

3528 3529 3530 3531
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
3532 3533 3534 3535 3536
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = connector->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;
3537 3538 3539
	struct edid *edid;
	bool has_audio = false;

3540 3541 3542
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

3543
	edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
3544 3545 3546 3547 3548
	if (edid) {
		has_audio = drm_detect_monitor_audio(edid);
		kfree(edid);
	}

3549 3550
	intel_display_power_put(dev_priv, power_domain);

3551 3552 3553
	return has_audio;
}

3554 3555 3556 3557 3558
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
3559
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
3560
	struct intel_connector *intel_connector = to_intel_connector(connector);
3561 3562
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
3563 3564
	int ret;

3565
	ret = drm_object_property_set_value(&connector->base, property, val);
3566 3567 3568
	if (ret)
		return ret;

3569
	if (property == dev_priv->force_audio_property) {
3570 3571 3572 3573
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
3574 3575
			return 0;

3576
		intel_dp->force_audio = i;
3577

3578
		if (i == HDMI_AUDIO_AUTO)
3579 3580
			has_audio = intel_dp_detect_audio(connector);
		else
3581
			has_audio = (i == HDMI_AUDIO_ON);
3582 3583

		if (has_audio == intel_dp->has_audio)
3584 3585
			return 0;

3586
		intel_dp->has_audio = has_audio;
3587 3588 3589
		goto done;
	}

3590
	if (property == dev_priv->broadcast_rgb_property) {
3591 3592 3593
		bool old_auto = intel_dp->color_range_auto;
		uint32_t old_range = intel_dp->color_range;

3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = 0;
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
			break;
		default:
			return -EINVAL;
		}
3609 3610 3611 3612 3613

		if (old_auto == intel_dp->color_range_auto &&
		    old_range == intel_dp->color_range)
			return 0;

3614 3615 3616
		goto done;
	}

3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

3633 3634 3635
	return -EINVAL;

done:
3636 3637
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
3638 3639 3640 3641

	return 0;
}

3642
static void
3643
intel_dp_connector_destroy(struct drm_connector *connector)
3644
{
3645
	struct intel_connector *intel_connector = to_intel_connector(connector);
3646

3647 3648 3649
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

3650 3651 3652
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
3653
		intel_panel_fini(&intel_connector->panel);
3654

3655
	drm_connector_cleanup(connector);
3656
	kfree(connector);
3657 3658
}

P
Paulo Zanoni 已提交
3659
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
3660
{
3661 3662
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
3663
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3664

3665
	drm_dp_aux_unregister_i2c_bus(&intel_dp->aux);
3666
	drm_encoder_cleanup(encoder);
3667 3668
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
3669
		mutex_lock(&dev->mode_config.connection_mutex);
3670
		edp_panel_vdd_off_sync(intel_dp);
3671
		mutex_unlock(&dev->mode_config.connection_mutex);
3672
	}
3673
	kfree(intel_dig_port);
3674 3675
}

3676
static const struct drm_connector_funcs intel_dp_connector_funcs = {
3677
	.dpms = intel_connector_dpms,
3678 3679
	.detect = intel_dp_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
3680
	.set_property = intel_dp_set_property,
3681
	.destroy = intel_dp_connector_destroy,
3682 3683 3684 3685 3686
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
3687
	.best_encoder = intel_best_encoder,
3688 3689 3690
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
3691
	.destroy = intel_dp_encoder_destroy,
3692 3693
};

3694
static void
3695
intel_dp_hot_plug(struct intel_encoder *intel_encoder)
3696
{
3697
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
3698

3699
	intel_dp_check_link_status(intel_dp);
3700
}
3701

3702 3703
/* Return which DP Port should be selected for Transcoder DP control */
int
3704
intel_trans_dp_port_sel(struct drm_crtc *crtc)
3705 3706
{
	struct drm_device *dev = crtc->dev;
3707 3708
	struct intel_encoder *intel_encoder;
	struct intel_dp *intel_dp;
3709

3710 3711
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		intel_dp = enc_to_intel_dp(&intel_encoder->base);
3712

3713 3714
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
C
Chris Wilson 已提交
3715
			return intel_dp->output_reg;
3716
	}
C
Chris Wilson 已提交
3717

3718 3719 3720
	return -1;
}

3721
/* check the VBT to see whether the eDP is on DP-D port */
3722
bool intel_dp_is_edp(struct drm_device *dev, enum port port)
3723 3724
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3725
	union child_device_config *p_child;
3726
	int i;
3727 3728 3729 3730 3731
	static const short port_mapping[] = {
		[PORT_B] = PORT_IDPB,
		[PORT_C] = PORT_IDPC,
		[PORT_D] = PORT_IDPD,
	};
3732

3733 3734 3735
	if (port == PORT_A)
		return true;

3736
	if (!dev_priv->vbt.child_dev_num)
3737 3738
		return false;

3739 3740
	for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
		p_child = dev_priv->vbt.child_dev + i;
3741

3742
		if (p_child->common.dvo_port == port_mapping[port] &&
3743 3744
		    (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
		    (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
3745 3746 3747 3748 3749
			return true;
	}
	return false;
}

3750 3751 3752
static void
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
3753 3754
	struct intel_connector *intel_connector = to_intel_connector(connector);

3755
	intel_attach_force_audio_property(connector);
3756
	intel_attach_broadcast_rgb_property(connector);
3757
	intel_dp->color_range_auto = true;
3758 3759 3760

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
3761 3762
		drm_object_attach_property(
			&connector->base,
3763
			connector->dev->mode_config.scaling_mode_property,
3764 3765
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
3766
	}
3767 3768
}

3769 3770 3771 3772 3773 3774 3775
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
	intel_dp->last_power_cycle = jiffies;
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

3776 3777
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
3778 3779
				    struct intel_dp *intel_dp,
				    struct edp_power_seq *out)
3780 3781 3782 3783
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct edp_power_seq cur, vbt, spec, final;
	u32 pp_on, pp_off, pp_div, pp;
3784
	int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
3785 3786

	if (HAS_PCH_SPLIT(dev)) {
3787
		pp_ctrl_reg = PCH_PP_CONTROL;
3788 3789 3790 3791
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
3792 3793 3794 3795 3796 3797
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
3798
	}
3799 3800 3801

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
3802
	pp = ironlake_get_pp_control(intel_dp);
3803
	I915_WRITE(pp_ctrl_reg, pp);
3804

3805 3806 3807
	pp_on = I915_READ(pp_on_reg);
	pp_off = I915_READ(pp_off_reg);
	pp_div = I915_READ(pp_div_reg);
3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827

	/* Pull timing values out of registers */
	cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		PANEL_POWER_UP_DELAY_SHIFT;

	cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		PANEL_LIGHT_ON_DELAY_SHIFT;

	cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		PANEL_LIGHT_OFF_DELAY_SHIFT;

	cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		PANEL_POWER_DOWN_DELAY_SHIFT;

	cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;

	DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);

3828
	vbt = dev_priv->vbt.edp_pps;
3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

	DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
#define assign_final(field)	final.field = (max(cur.field, vbt.field) == 0 ? \
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

#define get_delay(field)	(DIV_ROUND_UP(final.field, 10))
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);

	if (out)
		*out = final;
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
					      struct intel_dp *intel_dp,
					      struct edp_power_seq *seq)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3882 3883 3884 3885 3886 3887 3888 3889 3890
	u32 pp_on, pp_off, pp_div, port_sel = 0;
	int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
	int pp_on_reg, pp_off_reg, pp_div_reg;

	if (HAS_PCH_SPLIT(dev)) {
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
3891 3892 3893 3894 3895
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
3896 3897
	}

3898 3899 3900 3901 3902 3903 3904 3905
	/*
	 * And finally store the new values in the power sequencer. The
	 * backlight delays are set to 1 because we do manual waits on them. For
	 * T8, even BSpec recommends doing it. For T9, if we don't do this,
	 * we'll end up waiting for the backlight off delay twice: once when we
	 * do the manual sleep, and once when we disable the panel and wait for
	 * the PP_STATUS bit to become zero.
	 */
3906
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
3907 3908
		(1 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
3909
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
3910 3911
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
3912
	pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
3913
	pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
3914 3915 3916 3917
			<< PANEL_POWER_CYCLE_DELAY_SHIFT);

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
3918
	if (IS_VALLEYVIEW(dev)) {
3919 3920 3921 3922
		if (dp_to_dig_port(intel_dp)->port == PORT_B)
			port_sel = PANEL_PORT_SELECT_DPB_VLV;
		else
			port_sel = PANEL_PORT_SELECT_DPC_VLV;
3923 3924
	} else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
		if (dp_to_dig_port(intel_dp)->port == PORT_A)
3925
			port_sel = PANEL_PORT_SELECT_DPA;
3926
		else
3927
			port_sel = PANEL_PORT_SELECT_DPD;
3928 3929
	}

3930 3931 3932 3933 3934
	pp_on |= port_sel;

	I915_WRITE(pp_on_reg, pp_on);
	I915_WRITE(pp_off_reg, pp_off);
	I915_WRITE(pp_div_reg, pp_div);
3935 3936

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
3937 3938 3939
		      I915_READ(pp_on_reg),
		      I915_READ(pp_off_reg),
		      I915_READ(pp_div_reg));
3940 3941
}

3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025
void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
	struct intel_dp *intel_dp = NULL;
	struct intel_crtc_config *config = NULL;
	struct intel_crtc *intel_crtc = NULL;
	struct intel_connector *intel_connector = dev_priv->drrs.connector;
	u32 reg, val;
	enum edp_drrs_refresh_rate_type index = DRRS_HIGH_RR;

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

	if (intel_connector == NULL) {
		DRM_DEBUG_KMS("DRRS supported for eDP only.\n");
		return;
	}

	if (INTEL_INFO(dev)->gen < 8 && intel_edp_is_psr_enabled(dev)) {
		DRM_DEBUG_KMS("DRRS is disabled as PSR is enabled\n");
		return;
	}

	encoder = intel_attached_encoder(&intel_connector->base);
	intel_dp = enc_to_intel_dp(&encoder->base);
	intel_crtc = encoder->new_crtc;

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

	config = &intel_crtc->config;

	if (intel_dp->drrs_state.type < SEAMLESS_DRRS_SUPPORT) {
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

	if (intel_connector->panel.downclock_mode->vrefresh == refresh_rate)
		index = DRRS_LOW_RR;

	if (index == intel_dp->drrs_state.refresh_rate_type) {
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

	if (!intel_crtc->active) {
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

	if (INTEL_INFO(dev)->gen > 6 && INTEL_INFO(dev)->gen < 8) {
		reg = PIPECONF(intel_crtc->config.cpu_transcoder);
		val = I915_READ(reg);
		if (index > DRRS_HIGH_RR) {
			val |= PIPECONF_EDP_RR_MODE_SWITCH;
			intel_dp_set_m2_n2(intel_crtc, &config->dp_m2_n2);
		} else {
			val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
		}
		I915_WRITE(reg, val);
	}

	/*
	 * mutex taken to ensure that there is no race between differnt
	 * drrs calls trying to update refresh rate. This scenario may occur
	 * in future when idleness detection based DRRS in kernel and
	 * possible calls from user space to set differnt RR are made.
	 */

	mutex_lock(&intel_dp->drrs_state.mutex);

	intel_dp->drrs_state.refresh_rate_type = index;

	mutex_unlock(&intel_dp->drrs_state.mutex);

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054
static struct drm_display_mode *
intel_dp_drrs_init(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector,
			struct drm_display_mode *fixed_mode)
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *downclock_mode = NULL;

	if (INTEL_INFO(dev)->gen <= 6) {
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
		DRM_INFO("VBT doesn't support DRRS\n");
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
					(dev, fixed_mode, connector);

	if (!downclock_mode) {
		DRM_INFO("DRRS not supported\n");
		return NULL;
	}

4055 4056 4057 4058
	dev_priv->drrs.connector = intel_connector;

	mutex_init(&intel_dp->drrs_state.mutex);

4059 4060 4061 4062 4063 4064 4065
	intel_dp->drrs_state.type = dev_priv->vbt.drrs_type;

	intel_dp->drrs_state.refresh_rate_type = DRRS_HIGH_RR;
	DRM_INFO("seamless DRRS supported for eDP panel.\n");
	return downclock_mode;
}

4066
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
4067 4068
				     struct intel_connector *intel_connector,
				     struct edp_power_seq *power_seq)
4069 4070 4071
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4072 4073
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
4074 4075
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *fixed_mode = NULL;
4076
	struct drm_display_mode *downclock_mode = NULL;
4077 4078 4079 4080
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;

4081 4082
	intel_dp->drrs_state.type = DRRS_NOT_SUPPORTED;

4083 4084 4085
	if (!is_edp(intel_dp))
		return true;

4086 4087 4088 4089 4090 4091 4092 4093
	/* The VDD bit needs a power domain reference, so if the bit is already
	 * enabled when we boot, grab this reference. */
	if (edp_have_panel_vdd(intel_dp)) {
		enum intel_display_power_domain power_domain;
		power_domain = intel_display_port_power_domain(intel_encoder);
		intel_display_power_get(dev_priv, power_domain);
	}

4094
	/* Cache DPCD and EDID for edp. */
4095
	intel_edp_panel_vdd_on(intel_dp);
4096
	has_dpcd = intel_dp_get_dpcd(intel_dp);
4097
	edp_panel_vdd_off(intel_dp, false);
4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110

	if (has_dpcd) {
		if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
			dev_priv->no_aux_handshake =
				intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
				DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
	} else {
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
		return false;
	}

	/* We now know it's not a ghost, init power sequence regs. */
4111
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, power_seq);
4112

4113
	mutex_lock(&dev->mode_config.mutex);
4114
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
4133 4134 4135
			downclock_mode = intel_dp_drrs_init(
						intel_dig_port,
						intel_connector, fixed_mode);
4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
		if (fixed_mode)
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
	}
4147
	mutex_unlock(&dev->mode_config.mutex);
4148

4149
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
4150 4151 4152 4153 4154
	intel_panel_setup_backlight(connector);

	return true;
}

4155
bool
4156 4157
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
4158
{
4159 4160 4161 4162
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
4163
	struct drm_i915_private *dev_priv = dev->dev_private;
4164
	enum port port = intel_dig_port->port;
4165
	struct edp_power_seq power_seq = { 0 };
4166
	int type;
4167

4168 4169 4170 4171 4172 4173 4174 4175 4176 4177
	/* intel_dp vfuncs */
	if (IS_VALLEYVIEW(dev))
		intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
		intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;

4178 4179
	intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;

4180 4181
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
4182
	intel_dp->attached_connector = intel_connector;
4183

4184
	if (intel_dp_is_edp(dev, port))
4185
		type = DRM_MODE_CONNECTOR_eDP;
4186 4187
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
4188

4189 4190 4191 4192 4193 4194 4195 4196
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

4197 4198 4199 4200
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

4201
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
4202 4203 4204 4205 4206
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

4207
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
4208
			  edp_panel_vdd_work);
4209

4210
	intel_connector_attach_encoder(intel_connector, intel_encoder);
4211 4212
	drm_sysfs_connector_add(connector);

P
Paulo Zanoni 已提交
4213
	if (HAS_DDI(dev))
4214 4215 4216
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;
4217
	intel_connector->unregister = intel_dp_connector_unregister;
4218

4219
	/* Set up the hotplug pin. */
4220 4221
	switch (port) {
	case PORT_A:
4222
		intel_encoder->hpd_pin = HPD_PORT_A;
4223 4224
		break;
	case PORT_B:
4225
		intel_encoder->hpd_pin = HPD_PORT_B;
4226 4227
		break;
	case PORT_C:
4228
		intel_encoder->hpd_pin = HPD_PORT_C;
4229 4230
		break;
	case PORT_D:
4231
		intel_encoder->hpd_pin = HPD_PORT_D;
4232 4233
		break;
	default:
4234
		BUG();
4235 4236
	}

4237 4238
	if (is_edp(intel_dp)) {
		intel_dp_init_panel_power_timestamps(intel_dp);
4239
		intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
4240
	}
4241

4242
	intel_dp_aux_init(intel_dp, intel_connector);
4243

R
Rodrigo Vivi 已提交
4244 4245
	intel_dp->psr_setup_done = false;

4246
	if (!intel_edp_init_connector(intel_dp, intel_connector, &power_seq)) {
4247
		drm_dp_aux_unregister_i2c_bus(&intel_dp->aux);
4248 4249
		if (is_edp(intel_dp)) {
			cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4250
			mutex_lock(&dev->mode_config.connection_mutex);
4251
			edp_panel_vdd_off_sync(intel_dp);
4252
			mutex_unlock(&dev->mode_config.connection_mutex);
4253
		}
4254 4255
		drm_sysfs_connector_remove(connector);
		drm_connector_cleanup(connector);
4256
		return false;
4257
	}
4258

4259 4260
	intel_dp_add_properties(intel_dp, connector);

4261 4262 4263 4264 4265 4266 4267 4268
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
4269 4270

	return true;
4271
}
4272 4273 4274 4275 4276 4277 4278 4279 4280

void
intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

4281
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
4282 4283 4284
	if (!intel_dig_port)
		return;

4285
	intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296
	if (!intel_connector) {
		kfree(intel_dig_port);
		return;
	}

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

	drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);

4297
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
4298 4299
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
4300
	intel_encoder->get_config = intel_dp_get_config;
4301 4302 4303
	if (IS_CHERRYVIEW(dev)) {
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
4304
		intel_encoder->post_disable = chv_post_disable_dp;
4305
	} else if (IS_VALLEYVIEW(dev)) {
4306
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
4307 4308
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
4309
		intel_encoder->post_disable = vlv_post_disable_dp;
4310
	} else {
4311 4312
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
4313
		intel_encoder->post_disable = g4x_post_disable_dp;
4314
	}
4315

4316
	intel_dig_port->port = port;
4317 4318
	intel_dig_port->dp.output_reg = output_reg;

P
Paulo Zanoni 已提交
4319
	intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4320 4321 4322 4323 4324 4325 4326 4327
	if (IS_CHERRYVIEW(dev)) {
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
4328
	intel_encoder->cloneable = 0;
4329 4330
	intel_encoder->hot_plug = intel_dp_hot_plug;

4331 4332 4333
	if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
		drm_encoder_cleanup(encoder);
		kfree(intel_dig_port);
4334
		kfree(intel_connector);
4335
	}
4336
}