io_apic.c 94.1 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
I
Ingo Molnar 已提交
4
 *	Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
28
#include <linux/pci.h>
L
Linus Torvalds 已提交
29 30 31
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
32
#include <linux/module.h>
33
#include <linux/syscore_ops.h>
34
#include <linux/msi.h>
35
#include <linux/htirq.h>
36
#include <linux/freezer.h>
37
#include <linux/kthread.h>
38
#include <linux/jiffies.h>	/* time_after() */
39
#include <linux/slab.h>
40 41 42 43 44
#ifdef CONFIG_ACPI
#include <acpi/acpi_bus.h>
#endif
#include <linux/bootmem.h>
#include <linux/dmar.h>
45
#include <linux/hpet.h>
46

47
#include <asm/idle.h>
L
Linus Torvalds 已提交
48 49
#include <asm/io.h>
#include <asm/smp.h>
50
#include <asm/cpu.h>
L
Linus Torvalds 已提交
51
#include <asm/desc.h>
52 53 54
#include <asm/proto.h>
#include <asm/acpi.h>
#include <asm/dma.h>
L
Linus Torvalds 已提交
55
#include <asm/timer.h>
56
#include <asm/i8259.h>
57
#include <asm/msidef.h>
58
#include <asm/hypertransport.h>
59
#include <asm/setup.h>
60
#include <asm/irq_remapping.h>
61
#include <asm/hpet.h>
62
#include <asm/hw_irq.h>
L
Linus Torvalds 已提交
63

I
Ingo Molnar 已提交
64
#include <asm/apic.h>
L
Linus Torvalds 已提交
65

66
#define __apicdebuginit(type) static type __init
67

68 69
#define for_each_irq_pin(entry, head) \
	for (entry = head; entry; entry = entry->next)
70

L
Linus Torvalds 已提交
71
/*
72 73
 *      Is the SiS APIC rmw bug present ?
 *      -1 = don't know, 0 = no, 1 = yes
L
Linus Torvalds 已提交
74 75 76
 */
int sis_apic_bug = -1;

77 78
static DEFINE_RAW_SPINLOCK(ioapic_lock);
static DEFINE_RAW_SPINLOCK(vector_lock);
Y
Yinghai Lu 已提交
79

S
Suresh Siddha 已提交
80 81 82 83 84
static struct ioapic {
	/*
	 * # of IRQ routing registers
	 */
	int nr_registers;
85 86 87 88
	/*
	 * Saved state during suspend/resume, or while enabling intr-remap.
	 */
	struct IO_APIC_route_entry *saved_registers;
89 90
	/* I/O APIC config */
	struct mpc_ioapic mp_config;
91 92
	/* IO APIC gsi routing info */
	struct mp_ioapic_gsi  gsi_config;
93
	DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
S
Suresh Siddha 已提交
94
} ioapics[MAX_IO_APICS];
L
Linus Torvalds 已提交
95

96
#define mpc_ioapic_ver(ioapic_idx)	ioapics[ioapic_idx].mp_config.apicver
97

98
int mpc_ioapic_id(int ioapic_idx)
99
{
100
	return ioapics[ioapic_idx].mp_config.apicid;
101 102
}

103
unsigned int mpc_ioapic_addr(int ioapic_idx)
104
{
105
	return ioapics[ioapic_idx].mp_config.apicaddr;
106 107
}

108
struct mp_ioapic_gsi *mp_ioapic_gsi_routing(int ioapic_idx)
109
{
110
	return &ioapics[ioapic_idx].gsi_config;
111
}
112

113
int nr_ioapics;
114

115 116
/* The one past the highest gsi number used */
u32 gsi_top;
117

118
/* MP IRQ source entries */
119
struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
120 121 122 123

/* # of MP IRQ source entries */
int mp_irq_entries;

124 125 126
/* GSI interrupts */
static int nr_irqs_gsi = NR_IRQS_LEGACY;

127
#ifdef CONFIG_EISA
128 129 130 131 132
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

Y
Yinghai Lu 已提交
133 134
int skip_ioapic_setup;

135 136 137 138
/**
 * disable_ioapic_support() - disables ioapic support at runtime
 */
void disable_ioapic_support(void)
139 140 141 142 143 144 145 146
{
#ifdef CONFIG_PCI
	noioapicquirk = 1;
	noioapicreroute = -1;
#endif
	skip_ioapic_setup = 1;
}

147
static int __init parse_noapic(char *str)
Y
Yinghai Lu 已提交
148 149
{
	/* disable IO-APIC */
150
	disable_ioapic_support();
Y
Yinghai Lu 已提交
151 152 153
	return 0;
}
early_param("noapic", parse_noapic);
154

155 156
static int io_apic_setup_irq_pin(unsigned int irq, int node,
				 struct io_apic_irq_attr *attr);
157

158 159 160 161 162 163 164 165 166 167 168
/* Will be called in mpparse/acpi/sfi codes for saving IRQ info */
void mp_save_irq(struct mpc_intsrc *m)
{
	int i;

	apic_printk(APIC_VERBOSE, "Int: type %d, pol %d, trig %d, bus %02x,"
		" IRQ %02x, APIC ID %x, APIC INT %02x\n",
		m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbus,
		m->srcbusirq, m->dstapic, m->dstirq);

	for (i = 0; i < mp_irq_entries; i++) {
169
		if (!memcmp(&mp_irqs[i], m, sizeof(*m)))
170 171 172
			return;
	}

173
	memcpy(&mp_irqs[mp_irq_entries], m, sizeof(*m));
174 175 176 177
	if (++mp_irq_entries == MAX_IRQ_SOURCES)
		panic("Max # of irq sources exceeded!!\n");
}

178 179 180 181 182
struct irq_pin_list {
	int apic, pin;
	struct irq_pin_list *next;
};

T
Thomas Gleixner 已提交
183
static struct irq_pin_list *alloc_irq_pin_list(int node)
184
{
185
	return kzalloc_node(sizeof(struct irq_pin_list), GFP_KERNEL, node);
186 187
}

188

Y
Yinghai Lu 已提交
189
/* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
190
static struct irq_cfg irq_cfgx[NR_IRQS_LEGACY];
Y
Yinghai Lu 已提交
191

192
int __init arch_early_irq_init(void)
193
{
194
	struct irq_cfg *cfg;
195
	int count, node, i;
T
Thomas Gleixner 已提交
196

197
	if (!legacy_pic->nr_legacy_irqs)
198 199
		io_apic_irqs = ~0UL;

200
	for (i = 0; i < nr_ioapics; i++) {
201
		ioapics[i].saved_registers =
202
			kzalloc(sizeof(struct IO_APIC_route_entry) *
S
Suresh Siddha 已提交
203
				ioapics[i].nr_registers, GFP_KERNEL);
204
		if (!ioapics[i].saved_registers)
205 206 207
			pr_err("IOAPIC %d: suspend/resume impossible!\n", i);
	}

208 209
	cfg = irq_cfgx;
	count = ARRAY_SIZE(irq_cfgx);
210
	node = cpu_to_node(0);
211

212 213 214
	/* Make sure the legacy interrupts are marked in the bitmap */
	irq_reserve_irqs(0, legacy_pic->nr_legacy_irqs);

215
	for (i = 0; i < count; i++) {
216
		irq_set_chip_data(i, &cfg[i]);
217 218
		zalloc_cpumask_var_node(&cfg[i].domain, GFP_KERNEL, node);
		zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_KERNEL, node);
219 220
		/*
		 * For legacy IRQ's, start with assigning irq0 to irq15 to
221
		 * IRQ0_VECTOR to IRQ15_VECTOR for all cpu's.
222
		 */
223
		if (i < legacy_pic->nr_legacy_irqs) {
224
			cfg[i].vector = IRQ0_VECTOR + i;
225
			cpumask_setall(cfg[i].domain);
226
		}
227
	}
228 229

	return 0;
230
}
231

232
static struct irq_cfg *irq_cfg(unsigned int irq)
233
{
234
	return irq_get_chip_data(irq);
235
}
T
Thomas Gleixner 已提交
236

237
static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
238
{
239
	struct irq_cfg *cfg;
240

241
	cfg = kzalloc_node(sizeof(*cfg), GFP_KERNEL, node);
242 243
	if (!cfg)
		return NULL;
244
	if (!zalloc_cpumask_var_node(&cfg->domain, GFP_KERNEL, node))
245
		goto out_cfg;
246
	if (!zalloc_cpumask_var_node(&cfg->old_domain, GFP_KERNEL, node))
247
		goto out_domain;
248
	return cfg;
249 250 251 252 253
out_domain:
	free_cpumask_var(cfg->domain);
out_cfg:
	kfree(cfg);
	return NULL;
254 255
}

256
static void free_irq_cfg(unsigned int at, struct irq_cfg *cfg)
257
{
258 259
	if (!cfg)
		return;
260
	irq_set_chip_data(at, NULL);
261 262 263 264 265 266 267 268 269 270 271 272 273
	free_cpumask_var(cfg->domain);
	free_cpumask_var(cfg->old_domain);
	kfree(cfg);
}

static struct irq_cfg *alloc_irq_and_cfg_at(unsigned int at, int node)
{
	int res = irq_alloc_desc_at(at, node);
	struct irq_cfg *cfg;

	if (res < 0) {
		if (res != -EEXIST)
			return NULL;
274
		cfg = irq_get_chip_data(at);
275 276 277 278
		if (cfg)
			return cfg;
	}

279
	cfg = alloc_irq_cfg(at, node);
280
	if (cfg)
281
		irq_set_chip_data(at, cfg);
282 283 284 285 286
	else
		irq_free_desc(at);
	return cfg;
}

287
static int alloc_irqs_from(unsigned int from, unsigned int count, int node)
288
{
289
	return irq_alloc_descs_from(from, count, node);
290 291 292 293
}

static void free_irq_at(unsigned int at, struct irq_cfg *cfg)
{
294
	free_irq_cfg(at, cfg);
295 296 297
	irq_free_desc(at);
}

298

L
Linus Torvalds 已提交
299 300 301 302
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
303 304
	unsigned int unused2[11];
	unsigned int eoi;
L
Linus Torvalds 已提交
305 306 307 308 309
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
310
		+ (mpc_ioapic_addr(idx) & ~PAGE_MASK);
L
Linus Torvalds 已提交
311 312
}

313 314 315 316 317 318
static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(vector, &io_apic->eoi);
}

319
unsigned int native_io_apic_read(unsigned int apic, unsigned int reg)
L
Linus Torvalds 已提交
320 321 322 323 324 325
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

326
void native_io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
L
Linus Torvalds 已提交
327 328
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
329

L
Linus Torvalds 已提交
330 331 332 333 334 335 336 337 338 339
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

/*
 * Re-write a value: to be used for read-modify-write
 * cycles where the read already set up the index register.
 *
 * Older SiS APIC requires we rewrite the index register
 */
340
void native_io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
L
Linus Torvalds 已提交
341
{
342
	struct io_apic __iomem *io_apic = io_apic_base(apic);
T
Thomas Gleixner 已提交
343 344 345

	if (sis_apic_bug)
		writel(reg, &io_apic->index);
L
Linus Torvalds 已提交
346 347 348
	writel(value, &io_apic->data);
}

349 350 351 352 353
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

354 355 356 357 358 359
static struct IO_APIC_route_entry __ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;

	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
360

361 362 363
	return eu.entry;
}

364 365 366 367
static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
368

369
	raw_spin_lock_irqsave(&ioapic_lock, flags);
370
	eu.entry = __ioapic_read_entry(apic, pin);
371
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
372

373 374 375
	return eu.entry;
}

376 377 378 379 380 381
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
382
static void __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
383
{
384 385
	union entry_union eu = {{0, 0}};

386
	eu.entry = e;
387 388
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
389 390
}

391
static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
392 393
{
	unsigned long flags;
394

395
	raw_spin_lock_irqsave(&ioapic_lock, flags);
396
	__ioapic_write_entry(apic, pin, e);
397
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
398 399 400 401 402 403 404 405 406 407 408 409
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
	union entry_union eu = { .entry.mask = 1 };

410
	raw_spin_lock_irqsave(&ioapic_lock, flags);
411 412
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
413
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
414 415
}

L
Linus Torvalds 已提交
416 417 418 419 420
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
421
static int __add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
L
Linus Torvalds 已提交
422
{
423
	struct irq_pin_list **last, *entry;
424

425 426 427
	/* don't allow duplicates */
	last = &cfg->irq_2_pin;
	for_each_irq_pin(entry, cfg->irq_2_pin) {
428
		if (entry->apic == apic && entry->pin == pin)
429
			return 0;
430
		last = &entry->next;
L
Linus Torvalds 已提交
431
	}
432

T
Thomas Gleixner 已提交
433
	entry = alloc_irq_pin_list(node);
434
	if (!entry) {
435 436
		pr_err("can not alloc irq_pin_list (%d,%d,%d)\n",
		       node, apic, pin);
437
		return -ENOMEM;
438
	}
L
Linus Torvalds 已提交
439 440
	entry->apic = apic;
	entry->pin = pin;
441

442
	*last = entry;
443 444 445 446 447
	return 0;
}

static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
{
T
Thomas Gleixner 已提交
448
	if (__add_pin_to_irq_node(cfg, node, apic, pin))
449
		panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
L
Linus Torvalds 已提交
450 451 452 453 454
}

/*
 * Reroute an IRQ to a different pin.
 */
455
static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
456 457
					   int oldapic, int oldpin,
					   int newapic, int newpin)
L
Linus Torvalds 已提交
458
{
459
	struct irq_pin_list *entry;
L
Linus Torvalds 已提交
460

461
	for_each_irq_pin(entry, cfg->irq_2_pin) {
L
Linus Torvalds 已提交
462 463 464
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
465
			/* every one is different, right? */
466
			return;
467
		}
L
Linus Torvalds 已提交
468
	}
469

470 471
	/* old apic/pin didn't exist, so just add new ones */
	add_pin_to_irq_node(cfg, node, newapic, newpin);
L
Linus Torvalds 已提交
472 473
}

474 475 476 477 478 479 480 481 482 483 484 485 486 487 488
static void __io_apic_modify_irq(struct irq_pin_list *entry,
				 int mask_and, int mask_or,
				 void (*final)(struct irq_pin_list *entry))
{
	unsigned int reg, pin;

	pin = entry->pin;
	reg = io_apic_read(entry->apic, 0x10 + pin * 2);
	reg &= mask_and;
	reg |= mask_or;
	io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
	if (final)
		final(entry);
}

489 490 491
static void io_apic_modify_irq(struct irq_cfg *cfg,
			       int mask_and, int mask_or,
			       void (*final)(struct irq_pin_list *entry))
492 493
{
	struct irq_pin_list *entry;
494

495 496 497 498
	for_each_irq_pin(entry, cfg->irq_2_pin)
		__io_apic_modify_irq(entry, mask_and, mask_or, final);
}

499
static void io_apic_sync(struct irq_pin_list *entry)
L
Linus Torvalds 已提交
500
{
501 502 503 504 505
	/*
	 * Synchronize the IO-APIC and the CPU by doing
	 * a dummy read from the IO-APIC
	 */
	struct io_apic __iomem *io_apic;
506

507
	io_apic = io_apic_base(entry->apic);
Y
Yinghai Lu 已提交
508
	readl(&io_apic->data);
L
Linus Torvalds 已提交
509 510
}

T
Thomas Gleixner 已提交
511
static void mask_ioapic(struct irq_cfg *cfg)
512
{
T
Thomas Gleixner 已提交
513 514 515
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
516
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
T
Thomas Gleixner 已提交
517
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
518
}
L
Linus Torvalds 已提交
519

520
static void mask_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
521
{
522
	mask_ioapic(data->chip_data);
T
Thomas Gleixner 已提交
523
}
Y
Yinghai Lu 已提交
524

T
Thomas Gleixner 已提交
525 526 527
static void __unmask_ioapic(struct irq_cfg *cfg)
{
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
L
Linus Torvalds 已提交
528 529
}

T
Thomas Gleixner 已提交
530
static void unmask_ioapic(struct irq_cfg *cfg)
L
Linus Torvalds 已提交
531 532 533
{
	unsigned long flags;

534
	raw_spin_lock_irqsave(&ioapic_lock, flags);
T
Thomas Gleixner 已提交
535
	__unmask_ioapic(cfg);
536
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
537 538
}

539
static void unmask_ioapic_irq(struct irq_data *data)
Y
Yinghai Lu 已提交
540
{
541
	unmask_ioapic(data->chip_data);
Y
Yinghai Lu 已提交
542 543
}

544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592
/*
 * IO-APIC versions below 0x20 don't support EOI register.
 * For the record, here is the information about various versions:
 *     0Xh     82489DX
 *     1Xh     I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
 *     2Xh     I/O(x)APIC which is PCI 2.2 Compliant
 *     30h-FFh Reserved
 *
 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
 * version as 0x2. This is an error with documentation and these ICH chips
 * use io-apic's of version 0x20.
 *
 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
 * Otherwise, we simulate the EOI message manually by changing the trigger
 * mode to edge and then back to level, with RTE being masked during this.
 */
static void __eoi_ioapic_pin(int apic, int pin, int vector, struct irq_cfg *cfg)
{
	if (mpc_ioapic_ver(apic) >= 0x20) {
		/*
		 * Intr-remapping uses pin number as the virtual vector
		 * in the RTE. Actual vector is programmed in
		 * intr-remapping table entry. Hence for the io-apic
		 * EOI we use the pin number.
		 */
		if (cfg && irq_remapped(cfg))
			io_apic_eoi(apic, pin);
		else
			io_apic_eoi(apic, vector);
	} else {
		struct IO_APIC_route_entry entry, entry1;

		entry = entry1 = __ioapic_read_entry(apic, pin);

		/*
		 * Mask the entry and change the trigger mode to edge.
		 */
		entry1.mask = 1;
		entry1.trigger = IOAPIC_EDGE;

		__ioapic_write_entry(apic, pin, entry1);

		/*
		 * Restore the previous level triggered entry.
		 */
		__ioapic_write_entry(apic, pin, entry);
	}
}

593
void eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
594 595 596 597 598 599 600 601 602 603
{
	struct irq_pin_list *entry;
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
	for_each_irq_pin(entry, cfg->irq_2_pin)
		__eoi_ioapic_pin(entry->apic, entry->pin, cfg->vector, cfg);
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
}

L
Linus Torvalds 已提交
604 605 606
static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
607

L
Linus Torvalds 已提交
608
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
609
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
610 611
	if (entry.delivery_mode == dest_SMI)
		return;
612

L
Linus Torvalds 已提交
613
	/*
614 615 616 617 618 619 620 621 622 623
	 * Make sure the entry is masked and re-read the contents to check
	 * if it is a level triggered pin and if the remote-IRR is set.
	 */
	if (!entry.mask) {
		entry.mask = 1;
		ioapic_write_entry(apic, pin, entry);
		entry = ioapic_read_entry(apic, pin);
	}

	if (entry.irr) {
624 625
		unsigned long flags;

626 627 628 629 630 631 632 633 634 635
		/*
		 * Make sure the trigger mode is set to level. Explicit EOI
		 * doesn't clear the remote-IRR if the trigger mode is not
		 * set to level.
		 */
		if (!entry.trigger) {
			entry.trigger = IOAPIC_LEVEL;
			ioapic_write_entry(apic, pin, entry);
		}

636 637 638
		raw_spin_lock_irqsave(&ioapic_lock, flags);
		__eoi_ioapic_pin(apic, pin, entry.vector, NULL);
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
639 640 641 642 643
	}

	/*
	 * Clear the rest of the bits in the IO-APIC RTE except for the mask
	 * bit.
L
Linus Torvalds 已提交
644
	 */
645
	ioapic_mask_entry(apic, pin);
646 647
	entry = ioapic_read_entry(apic, pin);
	if (entry.irr)
648
		pr_err("Unable to reset IRR for apic: %d, pin :%d\n",
649
		       mpc_ioapic_id(apic), pin);
L
Linus Torvalds 已提交
650 651
}

652
static void clear_IO_APIC (void)
L
Linus Torvalds 已提交
653 654 655 656
{
	int apic, pin;

	for (apic = 0; apic < nr_ioapics; apic++)
S
Suresh Siddha 已提交
657
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
L
Linus Torvalds 已提交
658 659 660
			clear_IO_APIC_pin(apic, pin);
}

661
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
662 663 664 665 666 667
/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
Y
Yinghai Lu 已提交
668 669 670
static int pirq_entries[MAX_PIRQS] = {
	[0 ... MAX_PIRQS - 1] = -1
};
L
Linus Torvalds 已提交
671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);
697 698 699
#endif /* CONFIG_X86_32 */

/*
700
 * Saves all the IO-APIC RTE's
701
 */
702
int save_ioapic_entries(void)
703 704
{
	int apic, pin;
705
	int err = 0;
706 707

	for (apic = 0; apic < nr_ioapics; apic++) {
708
		if (!ioapics[apic].saved_registers) {
709 710 711
			err = -ENOMEM;
			continue;
		}
712

S
Suresh Siddha 已提交
713
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
714
			ioapics[apic].saved_registers[pin] =
715
				ioapic_read_entry(apic, pin);
716
	}
717

718
	return err;
719 720
}

721 722 723
/*
 * Mask all IO APIC entries.
 */
724
void mask_ioapic_entries(void)
725 726 727 728
{
	int apic, pin;

	for (apic = 0; apic < nr_ioapics; apic++) {
729
		if (!ioapics[apic].saved_registers)
730
			continue;
731

S
Suresh Siddha 已提交
732
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
733 734
			struct IO_APIC_route_entry entry;

735
			entry = ioapics[apic].saved_registers[pin];
736 737 738 739 740 741 742 743
			if (!entry.mask) {
				entry.mask = 1;
				ioapic_write_entry(apic, pin, entry);
			}
		}
	}
}

744
/*
745
 * Restore IO APIC entries which was saved in the ioapic structure.
746
 */
747
int restore_ioapic_entries(void)
748 749 750
{
	int apic, pin;

751
	for (apic = 0; apic < nr_ioapics; apic++) {
752
		if (!ioapics[apic].saved_registers)
753
			continue;
754

S
Suresh Siddha 已提交
755
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
756
			ioapic_write_entry(apic, pin,
757
					   ioapics[apic].saved_registers[pin]);
758
	}
759
	return 0;
760 761
}

L
Linus Torvalds 已提交
762 763 764
/*
 * Find the IRQ entry number of a certain pin.
 */
765
static int find_irq_entry(int ioapic_idx, int pin, int type)
L
Linus Torvalds 已提交
766 767 768 769
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
770
		if (mp_irqs[i].irqtype == type &&
771
		    (mp_irqs[i].dstapic == mpc_ioapic_id(ioapic_idx) ||
772 773
		     mp_irqs[i].dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].dstirq == pin)
L
Linus Torvalds 已提交
774 775 776 777 778 779 780 781
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
782
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
783 784 785 786
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
787
		int lbus = mp_irqs[i].srcbus;
L
Linus Torvalds 已提交
788

A
Alexey Starikovskiy 已提交
789
		if (test_bit(lbus, mp_bus_not_pci) &&
790 791
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
L
Linus Torvalds 已提交
792

793
			return mp_irqs[i].dstirq;
L
Linus Torvalds 已提交
794 795 796 797
	}
	return -1;
}

798 799 800 801 802
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
803
		int lbus = mp_irqs[i].srcbus;
804

A
Alexey Starikovskiy 已提交
805
		if (test_bit(lbus, mp_bus_not_pci) &&
806 807
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
808 809
			break;
	}
810

811
	if (i < mp_irq_entries) {
812 813 814 815 816
		int ioapic_idx;

		for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
			if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic)
				return ioapic_idx;
817 818 819 820 821
	}

	return -1;
}

822
#ifdef CONFIG_EISA
L
Linus Torvalds 已提交
823 824 825 826 827
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
828
	if (irq < legacy_pic->nr_legacy_irqs) {
L
Linus Torvalds 已提交
829 830 831 832 833 834 835
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
836

837
#endif
L
Linus Torvalds 已提交
838

A
Alexey Starikovskiy 已提交
839 840 841 842 843 844
/* ISA interrupts are always polarity zero edge triggered,
 * when listed as conforming in the MP table. */

#define default_ISA_trigger(idx)	(0)
#define default_ISA_polarity(idx)	(0)

L
Linus Torvalds 已提交
845 846 847 848 849
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

850
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].srcbusirq))
A
Alexey Starikovskiy 已提交
851
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
852 853 854 855 856 857 858

/* PCI interrupts are always polarity one level triggered,
 * when listed as conforming in the MP table. */

#define default_PCI_trigger(idx)	(1)
#define default_PCI_polarity(idx)	(1)

859
static int irq_polarity(int idx)
L
Linus Torvalds 已提交
860
{
861
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
862 863 864 865 866
	int polarity;

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
867
	switch (mp_irqs[idx].irqflag & 3)
868
	{
869 870 871 872 873 874 875 876 877 878 879 880 881
		case 0: /* conforms, ie. bus-type dependent polarity */
			if (test_bit(bus, mp_bus_not_pci))
				polarity = default_ISA_polarity(idx);
			else
				polarity = default_PCI_polarity(idx);
			break;
		case 1: /* high active */
		{
			polarity = 0;
			break;
		}
		case 2: /* reserved */
		{
882
			pr_warn("broken BIOS!!\n");
883 884 885 886 887 888 889 890 891 892
			polarity = 1;
			break;
		}
		case 3: /* low active */
		{
			polarity = 1;
			break;
		}
		default: /* invalid */
		{
893
			pr_warn("broken BIOS!!\n");
894 895 896
			polarity = 1;
			break;
		}
L
Linus Torvalds 已提交
897 898 899 900
	}
	return polarity;
}

901
static int irq_trigger(int idx)
L
Linus Torvalds 已提交
902
{
903
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
904 905 906 907 908
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
909
	switch ((mp_irqs[idx].irqflag>>2) & 3)
L
Linus Torvalds 已提交
910
	{
911 912 913 914 915
		case 0: /* conforms, ie. bus-type dependent */
			if (test_bit(bus, mp_bus_not_pci))
				trigger = default_ISA_trigger(idx);
			else
				trigger = default_PCI_trigger(idx);
916
#ifdef CONFIG_EISA
917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934
			switch (mp_bus_id_to_type[bus]) {
				case MP_BUS_ISA: /* ISA pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_EISA: /* EISA pin */
				{
					trigger = default_EISA_trigger(idx);
					break;
				}
				case MP_BUS_PCI: /* PCI pin */
				{
					/* set before the switch */
					break;
				}
				default:
				{
935
					pr_warn("broken BIOS!!\n");
936 937 938 939 940
					trigger = 1;
					break;
				}
			}
#endif
L
Linus Torvalds 已提交
941
			break;
942
		case 1: /* edge */
L
Linus Torvalds 已提交
943
		{
944
			trigger = 0;
L
Linus Torvalds 已提交
945 946
			break;
		}
947
		case 2: /* reserved */
L
Linus Torvalds 已提交
948
		{
949
			pr_warn("broken BIOS!!\n");
950
			trigger = 1;
L
Linus Torvalds 已提交
951 952
			break;
		}
953
		case 3: /* level */
L
Linus Torvalds 已提交
954
		{
955
			trigger = 1;
L
Linus Torvalds 已提交
956 957
			break;
		}
958
		default: /* invalid */
L
Linus Torvalds 已提交
959
		{
960
			pr_warn("broken BIOS!!\n");
961
			trigger = 0;
L
Linus Torvalds 已提交
962 963 964 965 966 967 968 969
			break;
		}
	}
	return trigger;
}

static int pin_2_irq(int idx, int apic, int pin)
{
970
	int irq;
971
	int bus = mp_irqs[idx].srcbus;
972
	struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(apic);
L
Linus Torvalds 已提交
973 974 975 976

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
977
	if (mp_irqs[idx].dstirq != pin)
978
		pr_err("broken BIOS or MPTABLE parser, ayiee!!\n");
L
Linus Torvalds 已提交
979

980
	if (test_bit(bus, mp_bus_not_pci)) {
981
		irq = mp_irqs[idx].srcbusirq;
982
	} else {
983
		u32 gsi = gsi_cfg->gsi_base + pin;
984 985 986 987

		if (gsi >= NR_IRQS_LEGACY)
			irq = gsi;
		else
988
			irq = gsi_top + gsi;
L
Linus Torvalds 已提交
989 990
	}

991
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007
	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
				irq = pirq_entries[pin-16];
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
			}
		}
	}
1008 1009
#endif

L
Linus Torvalds 已提交
1010 1011 1012
	return irq;
}

1013 1014 1015 1016 1017
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
1018
				struct io_apic_irq_attr *irq_attr)
1019
{
1020
	int ioapic_idx, i, best_guess = -1;
1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032

	apic_printk(APIC_DEBUG,
		    "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
		    bus, slot, pin);
	if (test_bit(bus, mp_bus_not_pci)) {
		apic_printk(APIC_VERBOSE,
			    "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
		return -1;
	}
	for (i = 0; i < mp_irq_entries; i++) {
		int lbus = mp_irqs[i].srcbus;

1033 1034
		for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
			if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic ||
1035 1036 1037 1038 1039 1040 1041
			    mp_irqs[i].dstapic == MP_APIC_ALL)
				break;

		if (!test_bit(lbus, mp_bus_not_pci) &&
		    !mp_irqs[i].irqtype &&
		    (bus == lbus) &&
		    (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
1042
			int irq = pin_2_irq(i, ioapic_idx, mp_irqs[i].dstirq);
1043

1044
			if (!(ioapic_idx || IO_APIC_IRQ(irq)))
1045 1046 1047
				continue;

			if (pin == (mp_irqs[i].srcbusirq & 3)) {
1048
				set_io_apic_irq_attr(irq_attr, ioapic_idx,
1049 1050 1051
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1052 1053 1054 1055 1056 1057 1058
				return irq;
			}
			/*
			 * Use the first all-but-pin matching entry as a
			 * best-guess fuzzy result for broken mptables.
			 */
			if (best_guess < 0) {
1059
				set_io_apic_irq_attr(irq_attr, ioapic_idx,
1060 1061 1062
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1063 1064 1065 1066 1067 1068 1069 1070
				best_guess = irq;
			}
		}
	}
	return best_guess;
}
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);

1071 1072 1073 1074 1075
void lock_vector_lock(void)
{
	/* Used to the online set of cpus does not change
	 * during assign_irq_vector.
	 */
1076
	raw_spin_lock(&vector_lock);
1077
}
L
Linus Torvalds 已提交
1078

1079
void unlock_vector_lock(void)
L
Linus Torvalds 已提交
1080
{
1081
	raw_spin_unlock(&vector_lock);
1082
}
L
Linus Torvalds 已提交
1083

1084 1085
static int
__assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1086
{
1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097
	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
1098
	static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
1099
	static int current_offset = VECTOR_OFFSET_START % 16;
1100 1101
	int cpu, err;
	cpumask_var_t tmp_mask;
1102

1103
	if (cfg->move_in_progress)
1104
		return -EBUSY;
1105

1106 1107
	if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
		return -ENOMEM;
1108

1109
	/* Only try and allocate irqs on cpus that are present */
1110
	err = -ENOSPC;
1111 1112 1113
	cpumask_clear(cfg->old_domain);
	cpu = cpumask_first_and(mask, cpu_online_mask);
	while (cpu < nr_cpu_ids) {
1114
		int new_cpu, vector, offset;
1115

1116
		apic->vector_allocation_domain(cpu, tmp_mask, mask);
1117

1118
		if (cpumask_subset(tmp_mask, cfg->domain)) {
1119 1120 1121 1122 1123 1124 1125 1126 1127
			err = 0;
			if (cpumask_equal(tmp_mask, cfg->domain))
				break;
			/*
			 * New cpumask using the vector is a proper subset of
			 * the current in use mask. So cleanup the vector
			 * allocation for the members that are not used anymore.
			 */
			cpumask_andnot(cfg->old_domain, cfg->domain, tmp_mask);
1128 1129
			cfg->move_in_progress =
			   cpumask_intersects(cfg->old_domain, cpu_online_mask);
1130 1131
			cpumask_and(cfg->domain, cfg->domain, tmp_mask);
			break;
1132
		}
1133

1134 1135
		vector = current_vector;
		offset = current_offset;
1136
next:
1137
		vector += 16;
1138
		if (vector >= first_system_vector) {
1139
			offset = (offset + 1) % 16;
1140
			vector = FIRST_EXTERNAL_VECTOR + offset;
1141
		}
1142 1143

		if (unlikely(current_vector == vector)) {
1144 1145 1146
			cpumask_or(cfg->old_domain, cfg->old_domain, tmp_mask);
			cpumask_andnot(tmp_mask, mask, cfg->old_domain);
			cpu = cpumask_first_and(tmp_mask, cpu_online_mask);
1147
			continue;
1148
		}
1149 1150

		if (test_bit(vector, used_vectors))
1151
			goto next;
1152

1153
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1154 1155 1156 1157 1158
			if (per_cpu(vector_irq, new_cpu)[vector] != -1)
				goto next;
		/* Found one! */
		current_vector = vector;
		current_offset = offset;
1159
		if (cfg->vector) {
1160
			cpumask_copy(cfg->old_domain, cfg->domain);
1161 1162
			cfg->move_in_progress =
			   cpumask_intersects(cfg->old_domain, cpu_online_mask);
1163
		}
1164
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1165 1166
			per_cpu(vector_irq, new_cpu)[vector] = irq;
		cfg->vector = vector;
1167 1168 1169
		cpumask_copy(cfg->domain, tmp_mask);
		err = 0;
		break;
1170
	}
1171 1172
	free_cpumask_var(tmp_mask);
	return err;
1173 1174
}

1175
int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1176 1177
{
	int err;
1178 1179
	unsigned long flags;

1180
	raw_spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
1181
	err = __assign_irq_vector(irq, cfg, mask);
1182
	raw_spin_unlock_irqrestore(&vector_lock, flags);
1183 1184 1185
	return err;
}

Y
Yinghai Lu 已提交
1186
static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
1187 1188 1189 1190 1191 1192
{
	int cpu, vector;

	BUG_ON(!cfg->vector);

	vector = cfg->vector;
1193
	for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
1194 1195 1196
		per_cpu(vector_irq, cpu)[vector] = -1;

	cfg->vector = 0;
1197
	cpumask_clear(cfg->domain);
1198 1199 1200

	if (likely(!cfg->move_in_progress))
		return;
1201
	for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
1202 1203 1204 1205 1206 1207 1208 1209 1210
		for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
								vector++) {
			if (per_cpu(vector_irq, cpu)[vector] != irq)
				continue;
			per_cpu(vector_irq, cpu)[vector] = -1;
			break;
		}
	}
	cfg->move_in_progress = 0;
1211 1212 1213 1214 1215 1216 1217 1218
}

void __setup_vector_irq(int cpu)
{
	/* Initialize vector_irq on a new cpu */
	int irq, vector;
	struct irq_cfg *cfg;

1219 1220 1221 1222 1223
	/*
	 * vector_lock will make sure that we don't run into irq vector
	 * assignments that might be happening on another cpu in parallel,
	 * while we setup our initial vector to irq mappings.
	 */
1224
	raw_spin_lock(&vector_lock);
1225
	/* Mark the inuse vectors */
T
Thomas Gleixner 已提交
1226
	for_each_active_irq(irq) {
1227
		cfg = irq_get_chip_data(irq);
T
Thomas Gleixner 已提交
1228 1229
		if (!cfg)
			continue;
1230

1231
		if (!cpumask_test_cpu(cpu, cfg->domain))
1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242
			continue;
		vector = cfg->vector;
		per_cpu(vector_irq, cpu)[vector] = irq;
	}
	/* Mark the free vectors */
	for (vector = 0; vector < NR_VECTORS; ++vector) {
		irq = per_cpu(vector_irq, cpu)[vector];
		if (irq < 0)
			continue;

		cfg = irq_cfg(irq);
1243
		if (!cpumask_test_cpu(cpu, cfg->domain))
1244
			per_cpu(vector_irq, cpu)[vector] = -1;
1245
	}
1246
	raw_spin_unlock(&vector_lock);
L
Linus Torvalds 已提交
1247
}
1248

1249
static struct irq_chip ioapic_chip;
L
Linus Torvalds 已提交
1250

1251
#ifdef CONFIG_X86_32
1252 1253
static inline int IO_APIC_irq_trigger(int irq)
{
T
Thomas Gleixner 已提交
1254
	int apic, idx, pin;
1255

T
Thomas Gleixner 已提交
1256
	for (apic = 0; apic < nr_ioapics; apic++) {
S
Suresh Siddha 已提交
1257
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
T
Thomas Gleixner 已提交
1258 1259 1260 1261 1262 1263
			idx = find_irq_entry(apic, pin, mp_INT);
			if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
				return irq_trigger(idx);
		}
	}
	/*
1264 1265
         * nonexistent IRQs are edge default
         */
T
Thomas Gleixner 已提交
1266
	return 0;
1267
}
1268 1269 1270
#else
static inline int IO_APIC_irq_trigger(int irq)
{
1271
	return 1;
1272 1273
}
#endif
1274

1275 1276
static void ioapic_register_intr(unsigned int irq, struct irq_cfg *cfg,
				 unsigned long trigger)
L
Linus Torvalds 已提交
1277
{
1278 1279 1280
	struct irq_chip *chip = &ioapic_chip;
	irq_flow_handler_t hdl;
	bool fasteoi;
Y
Yinghai Lu 已提交
1281

1282
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1283
	    trigger == IOAPIC_LEVEL) {
1284
		irq_set_status_flags(irq, IRQ_LEVEL);
1285 1286
		fasteoi = true;
	} else {
1287
		irq_clear_status_flags(irq, IRQ_LEVEL);
1288 1289
		fasteoi = false;
	}
1290

1291
	if (irq_remapped(cfg)) {
1292
		irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
1293
		irq_remap_modify_chip_defaults(chip);
1294
		fasteoi = trigger != 0;
1295
	}
1296

1297 1298 1299
	hdl = fasteoi ? handle_fasteoi_irq : handle_edge_irq;
	irq_set_chip_and_handler_name(irq, chip, hdl,
				      fasteoi ? "fasteoi" : "edge");
L
Linus Torvalds 已提交
1300 1301
}

1302 1303 1304
int native_setup_ioapic_entry(int irq, struct IO_APIC_route_entry *entry,
			      unsigned int destination, int vector,
			      struct io_apic_irq_attr *attr)
1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317
{
	memset(entry, 0, sizeof(*entry));

	entry->delivery_mode = apic->irq_delivery_mode;
	entry->dest_mode     = apic->irq_dest_mode;
	entry->dest	     = destination;
	entry->vector	     = vector;
	entry->mask	     = 0;			/* enable IRQ */
	entry->trigger	     = attr->trigger;
	entry->polarity	     = attr->polarity;

	/*
	 * Mask level triggered irqs.
1318 1319
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
1320
	if (attr->trigger)
1321
		entry->mask = 1;
1322

1323 1324 1325
	return 0;
}

1326 1327
static void setup_ioapic_irq(unsigned int irq, struct irq_cfg *cfg,
				struct io_apic_irq_attr *attr)
1328
{
L
Linus Torvalds 已提交
1329
	struct IO_APIC_route_entry entry;
1330
	unsigned int dest;
1331 1332 1333

	if (!IO_APIC_IRQ(irq))
		return;
1334

1335
	if (assign_irq_vector(irq, cfg, apic->target_cpus()))
1336 1337
		return;

1338 1339 1340 1341 1342 1343 1344 1345
	if (apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus(),
					 &dest)) {
		pr_warn("Failed to obtain apicid for ioapic %d, pin %d\n",
			mpc_ioapic_id(attr->ioapic), attr->ioapic_pin);
		__clear_irq_vector(irq, cfg);

		return;
	}
1346 1347 1348

	apic_printk(APIC_VERBOSE,KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
1349
		    "IRQ %d Mode:%i Active:%i Dest:%d)\n",
1350 1351
		    attr->ioapic, mpc_ioapic_id(attr->ioapic), attr->ioapic_pin,
		    cfg->vector, irq, attr->trigger, attr->polarity, dest);
1352

1353 1354
	if (x86_io_apic_ops.setup_entry(irq, &entry, dest, cfg->vector, attr)) {
		pr_warn("Failed to setup ioapic entry for ioapic  %d, pin %d\n",
1355
			mpc_ioapic_id(attr->ioapic), attr->ioapic_pin);
Y
Yinghai Lu 已提交
1356
		__clear_irq_vector(irq, cfg);
1357

1358 1359 1360
		return;
	}

1361
	ioapic_register_intr(irq, cfg, attr->trigger);
1362
	if (irq < legacy_pic->nr_legacy_irqs)
1363
		legacy_pic->mask(irq);
1364

1365
	ioapic_write_entry(attr->ioapic, attr->ioapic_pin, entry);
1366 1367
}

1368
static bool __init io_apic_pin_not_connected(int idx, int ioapic_idx, int pin)
1369 1370 1371 1372 1373
{
	if (idx != -1)
		return false;

	apic_printk(APIC_VERBOSE, KERN_DEBUG " apic %d pin %d not connected\n",
1374
		    mpc_ioapic_id(ioapic_idx), pin);
1375 1376 1377
	return true;
}

1378
static void __init __io_apic_setup_irqs(unsigned int ioapic_idx)
1379
{
1380
	int idx, node = cpu_to_node(0);
1381
	struct io_apic_irq_attr attr;
1382
	unsigned int pin, irq;
L
Linus Torvalds 已提交
1383

1384 1385 1386
	for (pin = 0; pin < ioapics[ioapic_idx].nr_registers; pin++) {
		idx = find_irq_entry(ioapic_idx, pin, mp_INT);
		if (io_apic_pin_not_connected(idx, ioapic_idx, pin))
1387
			continue;
1388

1389
		irq = pin_2_irq(idx, ioapic_idx, pin);
1390

1391
		if ((ioapic_idx > 0) && (irq > 16))
E
Eric W. Biederman 已提交
1392 1393
			continue;

1394 1395 1396 1397 1398
		/*
		 * Skip the timer IRQ if there's a quirk handler
		 * installed and if it returns 1:
		 */
		if (apic->multi_timer_check &&
1399
		    apic->multi_timer_check(ioapic_idx, irq))
1400
			continue;
1401

1402
		set_io_apic_irq_attr(&attr, ioapic_idx, pin, irq_trigger(idx),
1403
				     irq_polarity(idx));
1404

1405
		io_apic_setup_irq_pin(irq, node, &attr);
L
Linus Torvalds 已提交
1406 1407 1408
	}
}

1409 1410
static void __init setup_IO_APIC_irqs(void)
{
1411
	unsigned int ioapic_idx;
1412 1413 1414

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

1415 1416
	for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
		__io_apic_setup_irqs(ioapic_idx);
1417 1418
}

Y
Yinghai Lu 已提交
1419 1420 1421 1422 1423 1424 1425
/*
 * for the gsit that is not in first ioapic
 * but could not use acpi_register_gsi()
 * like some special sci in IBM x3330
 */
void setup_IO_APIC_irq_extra(u32 gsi)
{
1426
	int ioapic_idx = 0, pin, idx, irq, node = cpu_to_node(0);
1427
	struct io_apic_irq_attr attr;
Y
Yinghai Lu 已提交
1428 1429 1430 1431

	/*
	 * Convert 'gsi' to 'ioapic.pin'.
	 */
1432 1433
	ioapic_idx = mp_find_ioapic(gsi);
	if (ioapic_idx < 0)
Y
Yinghai Lu 已提交
1434 1435
		return;

1436 1437
	pin = mp_find_ioapic_pin(ioapic_idx, gsi);
	idx = find_irq_entry(ioapic_idx, pin, mp_INT);
Y
Yinghai Lu 已提交
1438 1439 1440
	if (idx == -1)
		return;

1441
	irq = pin_2_irq(idx, ioapic_idx, pin);
1442 1443

	/* Only handle the non legacy irqs on secondary ioapics */
1444
	if (ioapic_idx == 0 || irq < NR_IRQS_LEGACY)
Y
Yinghai Lu 已提交
1445
		return;
1446

1447
	set_io_apic_irq_attr(&attr, ioapic_idx, pin, irq_trigger(idx),
1448 1449
			     irq_polarity(idx));

1450
	io_apic_setup_irq_pin_once(irq, node, &attr);
Y
Yinghai Lu 已提交
1451 1452
}

L
Linus Torvalds 已提交
1453
/*
1454
 * Set up the timer pin, possibly with the 8259A-master behind.
L
Linus Torvalds 已提交
1455
 */
1456
static void __init setup_timer_IRQ0_pin(unsigned int ioapic_idx,
1457
					unsigned int pin, int vector)
L
Linus Torvalds 已提交
1458 1459
{
	struct IO_APIC_route_entry entry;
1460
	unsigned int dest;
L
Linus Torvalds 已提交
1461

1462
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1463 1464 1465 1466 1467

	/*
	 * We use logical delivery to get the timer IRQ
	 * to the first CPU.
	 */
1468 1469
	if (unlikely(apic->cpu_mask_to_apicid_and(apic->target_cpus(),
						  apic->target_cpus(), &dest)))
1470 1471
		dest = BAD_APICID;

1472
	entry.dest_mode = apic->irq_dest_mode;
Y
Yinghai Lu 已提交
1473
	entry.mask = 0;			/* don't mask IRQ for edge */
1474
	entry.dest = dest;
1475
	entry.delivery_mode = apic->irq_delivery_mode;
L
Linus Torvalds 已提交
1476 1477 1478 1479 1480 1481
	entry.polarity = 0;
	entry.trigger = 0;
	entry.vector = vector;

	/*
	 * The timer IRQ doesn't have to know that behind the
1482
	 * scene we may have a 8259A-master in AEOI mode ...
L
Linus Torvalds 已提交
1483
	 */
1484 1485
	irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
				      "edge");
L
Linus Torvalds 已提交
1486 1487 1488 1489

	/*
	 * Add it to the IO-APIC irq-routing table:
	 */
1490
	ioapic_write_entry(ioapic_idx, pin, entry);
L
Linus Torvalds 已提交
1491 1492
}

1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519
void native_io_apic_print_entries(unsigned int apic, unsigned int nr_entries)
{
	int i;

	pr_debug(" NR Dst Mask Trig IRR Pol Stat Dmod Deli Vect:\n");

	for (i = 0; i <= nr_entries; i++) {
		struct IO_APIC_route_entry entry;

		entry = ioapic_read_entry(apic, i);

		pr_debug(" %02x %02X  ", i, entry.dest);
		pr_cont("%1d    %1d    %1d   %1d   %1d    "
			"%1d    %1d    %02X\n",
			entry.mask,
			entry.trigger,
			entry.irr,
			entry.polarity,
			entry.delivery_status,
			entry.dest_mode,
			entry.delivery_mode,
			entry.vector);
	}
}

void intel_ir_io_apic_print_entries(unsigned int apic,
				    unsigned int nr_entries)
L
Linus Torvalds 已提交
1520
{
1521
	int i;
1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549

	pr_debug(" NR Indx Fmt Mask Trig IRR Pol Stat Indx2 Zero Vect:\n");

	for (i = 0; i <= nr_entries; i++) {
		struct IR_IO_APIC_route_entry *ir_entry;
		struct IO_APIC_route_entry entry;

		entry = ioapic_read_entry(apic, i);

		ir_entry = (struct IR_IO_APIC_route_entry *)&entry;

		pr_debug(" %02x %04X ", i, ir_entry->index);
		pr_cont("%1d   %1d    %1d    %1d   %1d   "
			"%1d    %1d     %X    %02X\n",
			ir_entry->format,
			ir_entry->mask,
			ir_entry->trigger,
			ir_entry->irr,
			ir_entry->polarity,
			ir_entry->delivery_status,
			ir_entry->index2,
			ir_entry->zero,
			ir_entry->vector);
	}
}

__apicdebuginit(void) print_IO_APIC(int ioapic_idx)
{
L
Linus Torvalds 已提交
1550 1551 1552 1553 1554 1555
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;

1556
	raw_spin_lock_irqsave(&ioapic_lock, flags);
1557 1558
	reg_00.raw = io_apic_read(ioapic_idx, 0);
	reg_01.raw = io_apic_read(ioapic_idx, 1);
L
Linus Torvalds 已提交
1559
	if (reg_01.bits.version >= 0x10)
1560
		reg_02.raw = io_apic_read(ioapic_idx, 2);
T
Thomas Gleixner 已提交
1561
	if (reg_01.bits.version >= 0x20)
1562
		reg_03.raw = io_apic_read(ioapic_idx, 3);
1563
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1564

1565
	printk(KERN_DEBUG "IO APIC #%d......\n", mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1566 1567 1568 1569 1570
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

1571
	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
1572 1573
	printk(KERN_DEBUG ".......     : max redirection entries: %02X\n",
		reg_01.bits.entries);
L
Linus Torvalds 已提交
1574 1575

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
1576 1577
	printk(KERN_DEBUG ".......     : IO APIC version: %02X\n",
		reg_01.bits.version);
L
Linus Torvalds 已提交
1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");

1602
	x86_io_apic_ops.print_entries(ioapic_idx, reg_01.bits.entries);
1603 1604 1605 1606
}

__apicdebuginit(void) print_IO_APICs(void)
{
1607
	int ioapic_idx;
1608 1609
	struct irq_cfg *cfg;
	unsigned int irq;
1610
	struct irq_chip *chip;
1611 1612

	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
1613
	for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
1614
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1615 1616
		       mpc_ioapic_id(ioapic_idx),
		       ioapics[ioapic_idx].nr_registers);
1617 1618 1619 1620 1621 1622 1623

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

1624 1625
	for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
		print_IO_APIC(ioapic_idx);
1626

L
Linus Torvalds 已提交
1627
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
T
Thomas Gleixner 已提交
1628
	for_each_active_irq(irq) {
1629 1630
		struct irq_pin_list *entry;

1631 1632 1633 1634
		chip = irq_get_chip(irq);
		if (chip != &ioapic_chip)
			continue;

1635
		cfg = irq_get_chip_data(irq);
1636 1637
		if (!cfg)
			continue;
1638
		entry = cfg->irq_2_pin;
1639
		if (!entry)
L
Linus Torvalds 已提交
1640
			continue;
1641
		printk(KERN_DEBUG "IRQ%d ", irq);
1642
		for_each_irq_pin(entry, cfg->irq_2_pin)
1643 1644
			pr_cont("-> %d:%d", entry->apic, entry->pin);
		pr_cont("\n");
L
Linus Torvalds 已提交
1645 1646 1647 1648 1649
	}

	printk(KERN_INFO ".................................... done.\n");
}

1650
__apicdebuginit(void) print_APIC_field(int base)
L
Linus Torvalds 已提交
1651
{
1652
	int i;
L
Linus Torvalds 已提交
1653

1654 1655 1656
	printk(KERN_DEBUG);

	for (i = 0; i < 8; i++)
1657
		pr_cont("%08x", apic_read(base + i*0x10));
1658

1659
	pr_cont("\n");
L
Linus Torvalds 已提交
1660 1661
}

1662
__apicdebuginit(void) print_local_APIC(void *dummy)
L
Linus Torvalds 已提交
1663
{
1664
	unsigned int i, v, ver, maxlvt;
1665
	u64 icr;
L
Linus Torvalds 已提交
1666

1667
	printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
L
Linus Torvalds 已提交
1668
		smp_processor_id(), hard_smp_processor_id());
1669
	v = apic_read(APIC_ID);
1670
	printk(KERN_INFO "... APIC ID:      %08x (%01x)\n", v, read_apic_id());
L
Linus Torvalds 已提交
1671 1672 1673
	v = apic_read(APIC_LVR);
	printk(KERN_INFO "... APIC VERSION: %08x\n", v);
	ver = GET_APIC_VERSION(v);
1674
	maxlvt = lapic_get_maxlvt();
L
Linus Torvalds 已提交
1675 1676 1677 1678

	v = apic_read(APIC_TASKPRI);
	printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);

1679
	if (APIC_INTEGRATED(ver)) {                     /* !82489DX */
1680 1681 1682 1683 1684
		if (!APIC_XAPIC(ver)) {
			v = apic_read(APIC_ARBPRI);
			printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
			       v & APIC_ARBPRI_MASK);
		}
L
Linus Torvalds 已提交
1685 1686 1687 1688
		v = apic_read(APIC_PROCPRI);
		printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
	}

1689 1690 1691 1692 1693 1694 1695 1696 1697
	/*
	 * Remote read supported only in the 82489DX and local APIC for
	 * Pentium processors.
	 */
	if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
		v = apic_read(APIC_RRR);
		printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
	}

L
Linus Torvalds 已提交
1698 1699
	v = apic_read(APIC_LDR);
	printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1700 1701 1702 1703
	if (!x2apic_enabled()) {
		v = apic_read(APIC_DFR);
		printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
	}
L
Linus Torvalds 已提交
1704 1705 1706 1707
	v = apic_read(APIC_SPIV);
	printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);

	printk(KERN_DEBUG "... APIC ISR field:\n");
1708
	print_APIC_field(APIC_ISR);
L
Linus Torvalds 已提交
1709
	printk(KERN_DEBUG "... APIC TMR field:\n");
1710
	print_APIC_field(APIC_TMR);
L
Linus Torvalds 已提交
1711
	printk(KERN_DEBUG "... APIC IRR field:\n");
1712
	print_APIC_field(APIC_IRR);
L
Linus Torvalds 已提交
1713

1714 1715
	if (APIC_INTEGRATED(ver)) {             /* !82489DX */
		if (maxlvt > 3)         /* Due to the Pentium erratum 3AP. */
L
Linus Torvalds 已提交
1716
			apic_write(APIC_ESR, 0);
1717

L
Linus Torvalds 已提交
1718 1719 1720 1721
		v = apic_read(APIC_ESR);
		printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
	}

1722
	icr = apic_icr_read();
1723 1724
	printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
	printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
L
Linus Torvalds 已提交
1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748

	v = apic_read(APIC_LVTT);
	printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);

	if (maxlvt > 3) {                       /* PC is LVT#4. */
		v = apic_read(APIC_LVTPC);
		printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
	}
	v = apic_read(APIC_LVT0);
	printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
	v = apic_read(APIC_LVT1);
	printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);

	if (maxlvt > 2) {			/* ERR is LVT#3. */
		v = apic_read(APIC_LVTERR);
		printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
	}

	v = apic_read(APIC_TMICT);
	printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
	v = apic_read(APIC_TMCCT);
	printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
	v = apic_read(APIC_TDCR);
	printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760

	if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
		v = apic_read(APIC_EFEAT);
		maxlvt = (v >> 16) & 0xff;
		printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
		v = apic_read(APIC_ECTRL);
		printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
		for (i = 0; i < maxlvt; i++) {
			v = apic_read(APIC_EILVTn(i));
			printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
		}
	}
1761
	pr_cont("\n");
L
Linus Torvalds 已提交
1762 1763
}

1764
__apicdebuginit(void) print_local_APICs(int maxcpu)
L
Linus Torvalds 已提交
1765
{
1766 1767
	int cpu;

1768 1769 1770
	if (!maxcpu)
		return;

1771
	preempt_disable();
1772 1773 1774
	for_each_online_cpu(cpu) {
		if (cpu >= maxcpu)
			break;
1775
		smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1776
	}
1777
	preempt_enable();
L
Linus Torvalds 已提交
1778 1779
}

1780
__apicdebuginit(void) print_PIC(void)
L
Linus Torvalds 已提交
1781 1782 1783 1784
{
	unsigned int v;
	unsigned long flags;

1785
	if (!legacy_pic->nr_legacy_irqs)
L
Linus Torvalds 已提交
1786 1787 1788 1789
		return;

	printk(KERN_DEBUG "\nprinting PIC contents\n");

1790
	raw_spin_lock_irqsave(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1791 1792 1793 1794 1795 1796 1797

	v = inb(0xa1) << 8 | inb(0x21);
	printk(KERN_DEBUG "... PIC  IMR: %04x\n", v);

	v = inb(0xa0) << 8 | inb(0x20);
	printk(KERN_DEBUG "... PIC  IRR: %04x\n", v);

1798 1799
	outb(0x0b,0xa0);
	outb(0x0b,0x20);
L
Linus Torvalds 已提交
1800
	v = inb(0xa0) << 8 | inb(0x20);
1801 1802
	outb(0x0a,0xa0);
	outb(0x0a,0x20);
L
Linus Torvalds 已提交
1803

1804
	raw_spin_unlock_irqrestore(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1805 1806 1807 1808 1809 1810 1811

	printk(KERN_DEBUG "... PIC  ISR: %04x\n", v);

	v = inb(0x4d1) << 8 | inb(0x4d0);
	printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
}

1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829
static int __initdata show_lapic = 1;
static __init int setup_show_lapic(char *arg)
{
	int num = -1;

	if (strcmp(arg, "all") == 0) {
		show_lapic = CONFIG_NR_CPUS;
	} else {
		get_option(&arg, &num);
		if (num >= 0)
			show_lapic = num;
	}

	return 1;
}
__setup("show_lapic=", setup_show_lapic);

__apicdebuginit(int) print_ICs(void)
1830
{
1831 1832 1833
	if (apic_verbosity == APIC_QUIET)
		return 0;

1834
	print_PIC();
1835 1836

	/* don't print out if apic is not there */
1837
	if (!cpu_has_apic && !apic_from_smp_config())
1838 1839
		return 0;

1840
	print_local_APICs(show_lapic);
1841
	print_IO_APICs();
1842 1843 1844 1845

	return 0;
}

1846
late_initcall(print_ICs);
1847

L
Linus Torvalds 已提交
1848

Y
Yinghai Lu 已提交
1849 1850 1851
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

1852
void __init enable_IO_APIC(void)
L
Linus Torvalds 已提交
1853
{
1854
	int i8259_apic, i8259_pin;
1855
	int apic;
1856

1857
	if (!legacy_pic->nr_legacy_irqs)
1858 1859
		return;

1860
	for(apic = 0; apic < nr_ioapics; apic++) {
1861 1862
		int pin;
		/* See if any of the pins is in ExtINT mode */
S
Suresh Siddha 已提交
1863
		for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
1864
			struct IO_APIC_route_entry entry;
1865
			entry = ioapic_read_entry(apic, pin);
1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895

			/* If the interrupt line is enabled and in ExtInt mode
			 * I have found the pin where the i8259 is connected.
			 */
			if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
				ioapic_i8259.apic = apic;
				ioapic_i8259.pin  = pin;
				goto found_i8259;
			}
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
1896 1897 1898 1899 1900 1901 1902 1903
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

1904
void native_disable_io_apic(void)
L
Linus Torvalds 已提交
1905
{
1906
	/*
1907
	 * If the i8259 is routed through an IOAPIC
1908
	 * Put that IOAPIC in virtual wire mode
1909
	 * so legacy interrupts can be delivered.
1910
	 */
1911
	if (ioapic_i8259.pin != -1) {
1912 1913 1914 1915 1916 1917 1918 1919 1920
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
		entry.mask            = 0; /* Enabled */
		entry.trigger         = 0; /* Edge */
		entry.irr             = 0;
		entry.polarity        = 0; /* High */
		entry.delivery_status = 0;
		entry.dest_mode       = 0; /* Physical */
1921
		entry.delivery_mode   = dest_ExtINT; /* ExtInt */
1922
		entry.vector          = 0;
1923
		entry.dest            = read_apic_id();
1924 1925 1926 1927

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
1928
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
1929
	}
1930

1931 1932 1933 1934 1935 1936 1937 1938 1939 1940
	if (cpu_has_apic || apic_from_smp_config())
		disconnect_bsp_APIC(ioapic_i8259.pin != -1);

}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
1941
	/*
1942
	 * Clear the IO-APIC before rebooting:
1943
	 */
1944 1945 1946 1947 1948 1949
	clear_IO_APIC();

	if (!legacy_pic->nr_legacy_irqs)
		return;

	x86_io_apic_ops.disable();
L
Linus Torvalds 已提交
1950 1951
}

1952
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1953 1954 1955 1956 1957 1958
/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */
1959
void __init setup_ioapic_ids_from_mpc_nocheck(void)
L
Linus Torvalds 已提交
1960 1961 1962
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
1963
	int ioapic_idx;
L
Linus Torvalds 已提交
1964 1965 1966 1967 1968 1969 1970 1971
	int i;
	unsigned char old_id;
	unsigned long flags;

	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
1972
	apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
L
Linus Torvalds 已提交
1973 1974 1975 1976

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
1977
	for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++) {
L
Linus Torvalds 已提交
1978
		/* Read the register 0 value */
1979
		raw_spin_lock_irqsave(&ioapic_lock, flags);
1980
		reg_00.raw = io_apic_read(ioapic_idx, 0);
1981
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1982

1983
		old_id = mpc_ioapic_id(ioapic_idx);
L
Linus Torvalds 已提交
1984

1985
		if (mpc_ioapic_id(ioapic_idx) >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
1986
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
1987
				ioapic_idx, mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1988 1989
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
1990
			ioapics[ioapic_idx].mp_config.apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
1991 1992 1993 1994 1995 1996 1997
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
1998
		if (apic->check_apicid_used(&phys_id_present_map,
1999
					    mpc_ioapic_id(ioapic_idx))) {
L
Linus Torvalds 已提交
2000
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
2001
				ioapic_idx, mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2002 2003 2004 2005 2006 2007 2008 2009
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
2010
			ioapics[ioapic_idx].mp_config.apicid = i;
L
Linus Torvalds 已提交
2011 2012
		} else {
			physid_mask_t tmp;
2013
			apic->apicid_to_cpu_present(mpc_ioapic_id(ioapic_idx),
2014
						    &tmp);
L
Linus Torvalds 已提交
2015 2016
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
2017
					mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2018 2019 2020 2021 2022 2023 2024
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}

		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
2025
		if (old_id != mpc_ioapic_id(ioapic_idx))
L
Linus Torvalds 已提交
2026
			for (i = 0; i < mp_irq_entries; i++)
2027 2028
				if (mp_irqs[i].dstapic == old_id)
					mp_irqs[i].dstapic
2029
						= mpc_ioapic_id(ioapic_idx);
L
Linus Torvalds 已提交
2030 2031

		/*
2032 2033
		 * Update the ID register according to the right value
		 * from the MPC table if they are different.
2034
		 */
2035
		if (mpc_ioapic_id(ioapic_idx) == reg_00.bits.ID)
2036 2037
			continue;

L
Linus Torvalds 已提交
2038 2039
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
2040
			mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2041

2042
		reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
2043
		raw_spin_lock_irqsave(&ioapic_lock, flags);
2044
		io_apic_write(ioapic_idx, 0, reg_00.raw);
2045
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2046 2047 2048 2049

		/*
		 * Sanity check
		 */
2050
		raw_spin_lock_irqsave(&ioapic_lock, flags);
2051
		reg_00.raw = io_apic_read(ioapic_idx, 0);
2052
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2053
		if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx))
2054
			pr_cont("could not set ID!\n");
L
Linus Torvalds 已提交
2055 2056 2057 2058
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}
2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073

void __init setup_ioapic_ids_from_mpc(void)
{

	if (acpi_ioapic)
		return;
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return;
	setup_ioapic_ids_from_mpc_nocheck();
}
2074
#endif
L
Linus Torvalds 已提交
2075

2076
int no_timer_check __initdata;
2077 2078 2079 2080 2081 2082 2083 2084

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
2085 2086 2087 2088 2089 2090 2091 2092
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
2093
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
2094 2095
{
	unsigned long t1 = jiffies;
2096
	unsigned long flags;
L
Linus Torvalds 已提交
2097

2098 2099 2100
	if (no_timer_check)
		return 1;

2101
	local_save_flags(flags);
L
Linus Torvalds 已提交
2102 2103 2104
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
2105
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2106 2107 2108 2109 2110 2111 2112 2113

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
2114 2115

	/* jiffies wrap? */
2116
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142
		return 1;
	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
 */
2143

2144
static unsigned int startup_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2145
{
2146
	int was_pending = 0, irq = data->irq;
L
Linus Torvalds 已提交
2147 2148
	unsigned long flags;

2149
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2150
	if (irq < legacy_pic->nr_legacy_irqs) {
2151
		legacy_pic->mask(irq);
2152
		if (legacy_pic->irq_pending(irq))
L
Linus Torvalds 已提交
2153 2154
			was_pending = 1;
	}
2155
	__unmask_ioapic(data->chip_data);
2156
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2157 2158 2159 2160

	return was_pending;
}

2161
static int ioapic_retrigger_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2162
{
2163
	struct irq_cfg *cfg = data->chip_data;
2164
	unsigned long flags;
2165
	int cpu;
2166

2167
	raw_spin_lock_irqsave(&vector_lock, flags);
2168 2169
	cpu = cpumask_first_and(cfg->domain, cpu_online_mask);
	apic->send_IPI_mask(cpumask_of(cpu), cfg->vector);
2170
	raw_spin_unlock_irqrestore(&vector_lock, flags);
2171 2172 2173

	return 1;
}
2174

2175 2176 2177 2178 2179 2180 2181 2182
/*
 * Level and edge triggered IO-APIC interrupts need different handling,
 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
 * handled with the level-triggered descriptor, but that one has slightly
 * more overhead. Level-triggered interrupts cannot be handled with the
 * edge-triggered handler, without risking IRQ storms and other ugly
 * races.
 */
2183

2184
#ifdef CONFIG_SMP
2185
void send_cleanup_vector(struct irq_cfg *cfg)
2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200
{
	cpumask_var_t cleanup_mask;

	if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
		unsigned int i;
		for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
			apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
	} else {
		cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
		apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
		free_cpumask_var(cleanup_mask);
	}
	cfg->move_in_progress = 0;
}

2201 2202 2203
asmlinkage void smp_irq_move_cleanup_interrupt(void)
{
	unsigned vector, me;
2204

2205 2206
	ack_APIC_irq();
	irq_enter();
2207
	exit_idle();
2208 2209 2210 2211

	me = smp_processor_id();
	for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
		unsigned int irq;
2212
		unsigned int irr;
2213 2214
		struct irq_desc *desc;
		struct irq_cfg *cfg;
T
Tejun Heo 已提交
2215
		irq = __this_cpu_read(vector_irq[vector]);
2216

2217 2218 2219
		if (irq == -1)
			continue;

2220 2221 2222 2223 2224
		desc = irq_to_desc(irq);
		if (!desc)
			continue;

		cfg = irq_cfg(irq);
2225 2226 2227
		if (!cfg)
			continue;

2228
		raw_spin_lock(&desc->lock);
2229

2230 2231 2232 2233 2234 2235 2236
		/*
		 * Check if the irq migration is in progress. If so, we
		 * haven't received the cleanup request yet for this irq.
		 */
		if (cfg->move_in_progress)
			goto unlock;

2237
		if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2238 2239
			goto unlock;

2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251
		irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
		/*
		 * Check if the vector that needs to be cleanedup is
		 * registered at the cpu's IRR. If so, then this is not
		 * the best time to clean it up. Lets clean it up in the
		 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
		 * to myself.
		 */
		if (irr  & (1 << (vector % 32))) {
			apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
			goto unlock;
		}
T
Tejun Heo 已提交
2252
		__this_cpu_write(vector_irq[vector], -1);
2253
unlock:
2254
		raw_spin_unlock(&desc->lock);
2255 2256 2257 2258 2259
	}

	irq_exit();
}

T
Thomas Gleixner 已提交
2260
static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
2261
{
2262
	unsigned me;
2263

2264
	if (likely(!cfg->move_in_progress))
2265 2266 2267
		return;

	me = smp_processor_id();
2268

2269
	if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2270
		send_cleanup_vector(cfg);
2271
}
2272

T
Thomas Gleixner 已提交
2273
static void irq_complete_move(struct irq_cfg *cfg)
2274
{
T
Thomas Gleixner 已提交
2275
	__irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
2276 2277 2278 2279
}

void irq_force_complete_move(int irq)
{
2280
	struct irq_cfg *cfg = irq_get_chip_data(irq);
2281

2282 2283 2284
	if (!cfg)
		return;

T
Thomas Gleixner 已提交
2285
	__irq_complete_move(cfg, cfg->vector);
2286
}
2287
#else
T
Thomas Gleixner 已提交
2288
static inline void irq_complete_move(struct irq_cfg *cfg) { }
2289
#endif
Y
Yinghai Lu 已提交
2290

2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301
static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
{
	int apic, pin;
	struct irq_pin_list *entry;
	u8 vector = cfg->vector;

	for_each_irq_pin(entry, cfg->irq_2_pin) {
		unsigned int reg;

		apic = entry->apic;
		pin = entry->pin;
2302 2303

		io_apic_write(apic, 0x11 + pin*2, dest);
2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344
		reg = io_apic_read(apic, 0x10 + pin*2);
		reg &= ~IO_APIC_REDIR_VECTOR_MASK;
		reg |= vector;
		io_apic_modify(apic, 0x10 + pin*2, reg);
	}
}

/*
 * Either sets data->affinity to a valid value, and returns
 * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
 * leaves data->affinity untouched.
 */
int __ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
			  unsigned int *dest_id)
{
	struct irq_cfg *cfg = data->chip_data;
	unsigned int irq = data->irq;
	int err;

	if (!config_enabled(CONFIG_SMP))
		return -1;

	if (!cpumask_intersects(mask, cpu_online_mask))
		return -EINVAL;

	err = assign_irq_vector(irq, cfg, mask);
	if (err)
		return err;

	err = apic->cpu_mask_to_apicid_and(mask, cfg->domain, dest_id);
	if (err) {
		if (assign_irq_vector(irq, cfg, data->affinity))
			pr_err("Failed to recover vector for irq %d\n", irq);
		return err;
	}

	cpumask_copy(data->affinity, mask);

	return 0;
}

2345 2346 2347 2348

int native_ioapic_set_affinity(struct irq_data *data,
			       const struct cpumask *mask,
			       bool force)
2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368
{
	unsigned int dest, irq = data->irq;
	unsigned long flags;
	int ret;

	if (!config_enabled(CONFIG_SMP))
		return -1;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
	ret = __ioapic_set_affinity(data, mask, &dest);
	if (!ret) {
		/* Only the high 8 bits are valid. */
		dest = SET_APIC_LOGICAL_ID(dest);
		__target_IO_APIC_irq(irq, dest, data->chip_data);
		ret = IRQ_SET_MASK_OK_NOCOPY;
	}
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
	return ret;
}

2369
static void ack_apic_edge(struct irq_data *data)
2370
{
2371
	irq_complete_move(data->chip_data);
2372
	irq_move_irq(data);
2373 2374 2375
	ack_APIC_irq();
}

Y
Yinghai Lu 已提交
2376 2377
atomic_t irq_mis_count;

2378
#ifdef CONFIG_GENERIC_PENDING_IRQ
2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401
static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
{
	struct irq_pin_list *entry;
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
	for_each_irq_pin(entry, cfg->irq_2_pin) {
		unsigned int reg;
		int pin;

		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		/* Is the remote IRR bit set? */
		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
			raw_spin_unlock_irqrestore(&ioapic_lock, flags);
			return true;
		}
	}
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);

	return false;
}

2402 2403
static inline bool ioapic_irqd_mask(struct irq_data *data, struct irq_cfg *cfg)
{
2404
	/* If we are moving the irq we need to mask it */
2405
	if (unlikely(irqd_is_setaffinity_pending(data))) {
T
Thomas Gleixner 已提交
2406
		mask_ioapic(cfg);
2407
		return true;
2408
	}
2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455
	return false;
}

static inline void ioapic_irqd_unmask(struct irq_data *data,
				      struct irq_cfg *cfg, bool masked)
{
	if (unlikely(masked)) {
		/* Only migrate the irq if the ack has been received.
		 *
		 * On rare occasions the broadcast level triggered ack gets
		 * delayed going to ioapics, and if we reprogram the
		 * vector while Remote IRR is still set the irq will never
		 * fire again.
		 *
		 * To prevent this scenario we read the Remote IRR bit
		 * of the ioapic.  This has two effects.
		 * - On any sane system the read of the ioapic will
		 *   flush writes (and acks) going to the ioapic from
		 *   this cpu.
		 * - We get to see if the ACK has actually been delivered.
		 *
		 * Based on failed experiments of reprogramming the
		 * ioapic entry from outside of irq context starting
		 * with masking the ioapic entry and then polling until
		 * Remote IRR was clear before reprogramming the
		 * ioapic I don't trust the Remote IRR bit to be
		 * completey accurate.
		 *
		 * However there appears to be no other way to plug
		 * this race, so if the Remote IRR bit is not
		 * accurate and is causing problems then it is a hardware bug
		 * and you can go talk to the chipset vendor about it.
		 */
		if (!io_apic_level_ack_pending(cfg))
			irq_move_masked_irq(data);
		unmask_ioapic(cfg);
	}
}
#else
static inline bool ioapic_irqd_mask(struct irq_data *data, struct irq_cfg *cfg)
{
	return false;
}
static inline void ioapic_irqd_unmask(struct irq_data *data,
				      struct irq_cfg *cfg, bool masked)
{
}
2456 2457
#endif

2458 2459 2460 2461 2462 2463 2464 2465 2466 2467
static void ack_apic_level(struct irq_data *data)
{
	struct irq_cfg *cfg = data->chip_data;
	int i, irq = data->irq;
	unsigned long v;
	bool masked;

	irq_complete_move(cfg);
	masked = ioapic_irqd_mask(data, cfg);

Y
Yinghai Lu 已提交
2468
	/*
2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485
	 * It appears there is an erratum which affects at least version 0x11
	 * of I/O APIC (that's the 82093AA and cores integrated into various
	 * chipsets).  Under certain conditions a level-triggered interrupt is
	 * erroneously delivered as edge-triggered one but the respective IRR
	 * bit gets set nevertheless.  As a result the I/O unit expects an EOI
	 * message but it will never arrive and further interrupts are blocked
	 * from the source.  The exact reason is so far unknown, but the
	 * phenomenon was observed when two consecutive interrupt requests
	 * from a given source get delivered to the same CPU and the source is
	 * temporarily disabled in between.
	 *
	 * A workaround is to simulate an EOI message manually.  We achieve it
	 * by setting the trigger mode to edge and then to level when the edge
	 * trigger mode gets detected in the TMR of a local APIC for a
	 * level-triggered interrupt.  We mask the source for the time of the
	 * operation to prevent an edge-triggered interrupt escaping meanwhile.
	 * The idea is from Manfred Spraul.  --macro
2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498
	 *
	 * Also in the case when cpu goes offline, fixup_irqs() will forward
	 * any unhandled interrupt on the offlined cpu to the new cpu
	 * destination that is handling the corresponding interrupt. This
	 * interrupt forwarding is done via IPI's. Hence, in this case also
	 * level-triggered io-apic interrupt will be seen as an edge
	 * interrupt in the IRR. And we can't rely on the cpu's EOI
	 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
	 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
	 * supporting EOI register, we do an explicit EOI to clear the
	 * remote IRR and on IO-APIC's which don't have an EOI register,
	 * we use the above logic (mask+edge followed by unmask+level) from
	 * Manfred Spraul to clear the remote IRR.
2499
	 */
Y
Yinghai Lu 已提交
2500
	i = cfg->vector;
Y
Yinghai Lu 已提交
2501 2502
	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));

2503 2504 2505 2506 2507 2508
	/*
	 * We must acknowledge the irq before we move it or the acknowledge will
	 * not propagate properly.
	 */
	ack_APIC_irq();

2509 2510 2511 2512 2513 2514 2515
	/*
	 * Tail end of clearing remote IRR bit (either by delivering the EOI
	 * message via io-apic EOI register write or simulating it using
	 * mask+edge followed by unnask+level logic) manually when the
	 * level triggered interrupt is seen as the edge triggered interrupt
	 * at the cpu.
	 */
2516 2517 2518
	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);

T
Thomas Gleixner 已提交
2519
		eoi_ioapic_irq(irq, cfg);
2520 2521
	}

2522
	ioapic_irqd_unmask(data, cfg, masked);
Y
Yinghai Lu 已提交
2523
}
2524

2525
static struct irq_chip ioapic_chip __read_mostly = {
2526 2527 2528 2529 2530 2531
	.name			= "IO-APIC",
	.irq_startup		= startup_ioapic_irq,
	.irq_mask		= mask_ioapic_irq,
	.irq_unmask		= unmask_ioapic_irq,
	.irq_ack		= ack_apic_edge,
	.irq_eoi		= ack_apic_level,
2532
	.irq_set_affinity	= native_ioapic_set_affinity,
2533
	.irq_retrigger		= ioapic_retrigger_irq,
L
Linus Torvalds 已提交
2534 2535 2536 2537
};

static inline void init_IO_APIC_traps(void)
{
2538
	struct irq_cfg *cfg;
T
Thomas Gleixner 已提交
2539
	unsigned int irq;
L
Linus Torvalds 已提交
2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551

	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
T
Thomas Gleixner 已提交
2552
	for_each_active_irq(irq) {
2553
		cfg = irq_get_chip_data(irq);
2554
		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
L
Linus Torvalds 已提交
2555 2556 2557 2558 2559
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
2560 2561
			if (irq < legacy_pic->nr_legacy_irqs)
				legacy_pic->make_irq(irq);
2562
			else
L
Linus Torvalds 已提交
2563
				/* Strange. Oh, well.. */
2564
				irq_set_chip(irq, &no_irq_chip);
L
Linus Torvalds 已提交
2565 2566 2567 2568
		}
	}
}

2569 2570 2571
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
2572

2573
static void mask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2574 2575 2576 2577
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
2578
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
2579 2580
}

2581
static void unmask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2582
{
2583
	unsigned long v;
L
Linus Torvalds 已提交
2584

2585
	v = apic_read(APIC_LVT0);
2586
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2587
}
L
Linus Torvalds 已提交
2588

2589
static void ack_lapic_irq(struct irq_data *data)
2590 2591 2592 2593
{
	ack_APIC_irq();
}

2594
static struct irq_chip lapic_chip __read_mostly = {
2595
	.name		= "local-APIC",
2596 2597 2598
	.irq_mask	= mask_lapic_irq,
	.irq_unmask	= unmask_lapic_irq,
	.irq_ack	= ack_lapic_irq,
L
Linus Torvalds 已提交
2599 2600
};

2601
static void lapic_register_intr(int irq)
2602
{
2603
	irq_clear_status_flags(irq, IRQ_LEVEL);
2604
	irq_set_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
2605 2606 2607
				      "edge");
}

L
Linus Torvalds 已提交
2608 2609 2610 2611 2612 2613 2614
/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
2615
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
2616
{
2617
	int apic, pin, i;
L
Linus Torvalds 已提交
2618 2619 2620
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

2621
	pin  = find_isa_irq_pin(8, mp_INT);
2622 2623 2624 2625
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
2626
	apic = find_isa_irq_apic(8, mp_INT);
2627 2628
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
2629
		return;
2630
	}
L
Linus Torvalds 已提交
2631

2632
	entry0 = ioapic_read_entry(apic, pin);
2633
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2634 2635 2636 2637 2638

	memset(&entry1, 0, sizeof(entry1));

	entry1.dest_mode = 0;			/* physical delivery */
	entry1.mask = 0;			/* unmask IRQ now */
2639
	entry1.dest = hard_smp_processor_id();
L
Linus Torvalds 已提交
2640 2641 2642 2643 2644
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
	entry1.trigger = 0;
	entry1.vector = 0;

2645
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2662
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2663

2664
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2665 2666
}

Y
Yinghai Lu 已提交
2667
static int disable_timer_pin_1 __initdata;
2668
/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2669
static int __init disable_timer_pin_setup(char *arg)
Y
Yinghai Lu 已提交
2670 2671 2672 2673
{
	disable_timer_pin_1 = 1;
	return 0;
}
2674
early_param("disable_timer_pin_1", disable_timer_pin_setup);
Y
Yinghai Lu 已提交
2675 2676 2677

int timer_through_8259 __initdata;

L
Linus Torvalds 已提交
2678 2679 2680 2681 2682
/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
2683 2684
 *
 * FIXME: really need to revamp this for all platforms.
L
Linus Torvalds 已提交
2685
 */
2686
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2687
{
2688
	struct irq_cfg *cfg = irq_get_chip_data(0);
2689
	int node = cpu_to_node(0);
2690
	int apic1, pin1, apic2, pin2;
2691
	unsigned long flags;
2692
	int no_pin1 = 0;
2693 2694

	local_irq_save(flags);
2695

L
Linus Torvalds 已提交
2696 2697 2698
	/*
	 * get/set the timer IRQ vector:
	 */
2699
	legacy_pic->mask(0);
2700
	assign_irq_vector(0, cfg, apic->target_cpus());
L
Linus Torvalds 已提交
2701 2702

	/*
2703 2704 2705 2706 2707 2708 2709
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2710
	 */
2711
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
2712
	legacy_pic->init(1);
L
Linus Torvalds 已提交
2713

2714 2715 2716 2717
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2718

2719 2720
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2721
		    cfg->vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2722

2723 2724 2725 2726 2727 2728 2729 2730
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
2731
		panic_if_irq_remap("BIOS bug: timer not connected to IO-APIC");
2732 2733 2734 2735 2736 2737 2738 2739
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2740 2741 2742 2743
	if (pin1 != -1) {
		/*
		 * Ok, does IRQ0 through the IOAPIC work?
		 */
2744
		if (no_pin1) {
2745
			add_pin_to_irq_node(cfg, node, apic1, pin1);
2746
			setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
Y
Yinghai Lu 已提交
2747
		} else {
2748
			/* for edge trigger, setup_ioapic_irq already
Y
Yinghai Lu 已提交
2749 2750 2751 2752 2753 2754 2755
			 * leave it unmasked.
			 * so only need to unmask if it is level-trigger
			 * do we really have level trigger timer?
			 */
			int idx;
			idx = find_irq_entry(apic1, pin1, mp_INT);
			if (idx != -1 && irq_trigger(idx))
T
Thomas Gleixner 已提交
2756
				unmask_ioapic(cfg);
2757
		}
L
Linus Torvalds 已提交
2758
		if (timer_irq_works()) {
2759 2760
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
2761
			goto out;
L
Linus Torvalds 已提交
2762
		}
2763
		panic_if_irq_remap("timer doesn't work through Interrupt-remapped IO-APIC");
Y
Yinghai Lu 已提交
2764
		local_irq_disable();
2765
		clear_IO_APIC_pin(apic1, pin1);
2766
		if (!no_pin1)
2767 2768
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
2769

2770 2771 2772 2773
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
2774 2775 2776
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
2777
		replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
2778
		setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
2779
		legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2780
		if (timer_irq_works()) {
2781
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2782
			timer_through_8259 = 1;
2783
			goto out;
L
Linus Torvalds 已提交
2784 2785 2786 2787
		}
		/*
		 * Cleanup, just in case ...
		 */
Y
Yinghai Lu 已提交
2788
		local_irq_disable();
2789
		legacy_pic->mask(0);
2790
		clear_IO_APIC_pin(apic2, pin2);
2791
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
2792 2793
	}

2794 2795
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
2796

2797
	lapic_register_intr(0);
2798
	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
2799
	legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2800 2801

	if (timer_irq_works()) {
2802
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2803
		goto out;
L
Linus Torvalds 已提交
2804
	}
Y
Yinghai Lu 已提交
2805
	local_irq_disable();
2806
	legacy_pic->mask(0);
2807
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
2808
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
2809

2810 2811
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
2812

2813 2814
	legacy_pic->init(0);
	legacy_pic->make_irq(0);
2815
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2816 2817 2818 2819

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
2820
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2821
		goto out;
L
Linus Torvalds 已提交
2822
	}
Y
Yinghai Lu 已提交
2823
	local_irq_disable();
2824
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
2825 2826 2827 2828
	if (x2apic_preenabled)
		apic_printk(APIC_QUIET, KERN_INFO
			    "Perhaps problem with the pre-enabled x2apic mode\n"
			    "Try booting with x2apic and interrupt-remapping disabled in the bios.\n");
L
Linus Torvalds 已提交
2829
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
2830
		"report.  Then try booting with the 'noapic' option.\n");
2831 2832
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2833 2834 2835
}

/*
2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
2851
 */
2852
#define PIC_IRQS	(1UL << PIC_CASCADE_IR)
L
Linus Torvalds 已提交
2853 2854 2855

void __init setup_IO_APIC(void)
{
2856 2857 2858 2859

	/*
	 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
	 */
2860
	io_apic_irqs = legacy_pic->nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
L
Linus Torvalds 已提交
2861

2862
	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
T
Thomas Gleixner 已提交
2863
	/*
2864 2865
         * Set up IO-APIC IRQ routing.
         */
2866 2867
	x86_init.mpparse.setup_ioapic_ids();

L
Linus Torvalds 已提交
2868 2869 2870
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
2871
	if (legacy_pic->nr_legacy_irqs)
2872
		check_timer();
L
Linus Torvalds 已提交
2873 2874 2875
}

/*
L
Lucas De Marchi 已提交
2876
 *      Called after all the initialization is done. If we didn't find any
2877
 *      APIC bugs then we can allow the modify fast path
L
Linus Torvalds 已提交
2878
 */
2879

L
Linus Torvalds 已提交
2880 2881
static int __init io_apic_bug_finalize(void)
{
T
Thomas Gleixner 已提交
2882 2883 2884
	if (sis_apic_bug == -1)
		sis_apic_bug = 0;
	return 0;
L
Linus Torvalds 已提交
2885 2886 2887 2888
}

late_initcall(io_apic_bug_finalize);

2889
static void resume_ioapic_id(int ioapic_idx)
L
Linus Torvalds 已提交
2890 2891 2892
{
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
2893

2894
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2895 2896 2897 2898
	reg_00.raw = io_apic_read(ioapic_idx, 0);
	if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx)) {
		reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
		io_apic_write(ioapic_idx, 0, reg_00.raw);
L
Linus Torvalds 已提交
2899
	}
2900
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2901
}
L
Linus Torvalds 已提交
2902

2903 2904
static void ioapic_resume(void)
{
2905
	int ioapic_idx;
2906

2907 2908
	for (ioapic_idx = nr_ioapics - 1; ioapic_idx >= 0; ioapic_idx--)
		resume_ioapic_id(ioapic_idx);
2909 2910

	restore_ioapic_entries();
L
Linus Torvalds 已提交
2911 2912
}

2913
static struct syscore_ops ioapic_syscore_ops = {
2914
	.suspend = save_ioapic_entries,
L
Linus Torvalds 已提交
2915 2916 2917
	.resume = ioapic_resume,
};

2918
static int __init ioapic_init_ops(void)
L
Linus Torvalds 已提交
2919
{
2920 2921
	register_syscore_ops(&ioapic_syscore_ops);

L
Linus Torvalds 已提交
2922 2923 2924
	return 0;
}

2925
device_initcall(ioapic_init_ops);
L
Linus Torvalds 已提交
2926

2927
/*
2928
 * Dynamic irq allocate and deallocation
2929
 */
2930
unsigned int __create_irqs(unsigned int from, unsigned int count, int node)
2931
{
2932
	struct irq_cfg **cfg;
2933
	unsigned long flags;
2934
	int irq, i;
2935

2936 2937
	if (from < nr_irqs_gsi)
		from = nr_irqs_gsi;
2938

2939 2940
	cfg = kzalloc_node(count * sizeof(cfg[0]), GFP_KERNEL, node);
	if (!cfg)
2941
		return 0;
2942 2943 2944 2945 2946 2947 2948 2949 2950

	irq = alloc_irqs_from(from, count, node);
	if (irq < 0)
		goto out_cfgs;

	for (i = 0; i < count; i++) {
		cfg[i] = alloc_irq_cfg(irq + i, node);
		if (!cfg[i])
			goto out_irqs;
2951
	}
2952

2953
	raw_spin_lock_irqsave(&vector_lock, flags);
2954 2955 2956
	for (i = 0; i < count; i++)
		if (__assign_irq_vector(irq + i, cfg[i], apic->target_cpus()))
			goto out_vecs;
2957
	raw_spin_unlock_irqrestore(&vector_lock, flags);
2958

2959 2960 2961
	for (i = 0; i < count; i++) {
		irq_set_chip_data(irq + i, cfg[i]);
		irq_clear_status_flags(irq + i, IRQ_NOREQUEST);
2962
	}
2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981

	kfree(cfg);
	return irq;

out_vecs:
	for (i--; i >= 0; i--)
		__clear_irq_vector(irq + i, cfg[i]);
	raw_spin_unlock_irqrestore(&vector_lock, flags);
out_irqs:
	for (i = 0; i < count; i++)
		free_irq_at(irq + i, cfg[i]);
out_cfgs:
	kfree(cfg);
	return 0;
}

unsigned int create_irq_nr(unsigned int from, int node)
{
	return __create_irqs(from, 1, node);
2982 2983
}

Y
Yinghai Lu 已提交
2984 2985
int create_irq(void)
{
2986
	int node = cpu_to_node(0);
2987
	unsigned int irq_want;
2988 2989
	int irq;

2990
	irq_want = nr_irqs_gsi;
2991
	irq = create_irq_nr(irq_want, node);
2992 2993 2994 2995 2996

	if (irq == 0)
		irq = -1;

	return irq;
Y
Yinghai Lu 已提交
2997 2998
}

2999 3000
void destroy_irq(unsigned int irq)
{
3001
	struct irq_cfg *cfg = irq_get_chip_data(irq);
3002 3003
	unsigned long flags;

3004
	irq_set_status_flags(irq, IRQ_NOREQUEST|IRQ_NOPROBE);
3005

3006
	if (irq_remapped(cfg))
3007
		free_remapped_irq(irq);
3008
	raw_spin_lock_irqsave(&vector_lock, flags);
3009
	__clear_irq_vector(irq, cfg);
3010
	raw_spin_unlock_irqrestore(&vector_lock, flags);
3011
	free_irq_at(irq, cfg);
3012 3013
}

3014
void destroy_irqs(unsigned int irq, unsigned int count)
3015 3016 3017 3018 3019 3020 3021
{
	unsigned int i;

	for (i = 0; i < count; i++)
		destroy_irq(irq + i);
}

3022
/*
S
Simon Arlott 已提交
3023
 * MSI message composition
3024 3025
 */
#ifdef CONFIG_PCI_MSI
3026 3027
static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
			   struct msi_msg *msg, u8 hpet_id)
3028
{
3029 3030
	struct irq_cfg *cfg;
	int err;
3031 3032
	unsigned dest;

J
Jan Beulich 已提交
3033 3034 3035
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3036
	cfg = irq_cfg(irq);
3037
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3038 3039
	if (err)
		return err;
3040

3041 3042 3043 3044
	err = apic->cpu_mask_to_apicid_and(cfg->domain,
					   apic->target_cpus(), &dest);
	if (err)
		return err;
3045

3046
	if (irq_remapped(cfg)) {
3047
		compose_remapped_msi_msg(pdev, irq, dest, msg, hpet_id);
3048
		return 0;
3049
	}
3050

3051 3052 3053 3054 3055
	if (x2apic_enabled())
		msg->address_hi = MSI_ADDR_BASE_HI |
				  MSI_ADDR_EXT_DEST_ID(dest);
	else
		msg->address_hi = MSI_ADDR_BASE_HI;
3056

3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073
	msg->address_lo =
		MSI_ADDR_BASE_LO |
		((apic->irq_dest_mode == 0) ?
			MSI_ADDR_DEST_MODE_PHYSICAL:
			MSI_ADDR_DEST_MODE_LOGICAL) |
		((apic->irq_delivery_mode != dest_LowestPrio) ?
			MSI_ADDR_REDIRECTION_CPU:
			MSI_ADDR_REDIRECTION_LOWPRI) |
		MSI_ADDR_DEST_ID(dest);

	msg->data =
		MSI_DATA_TRIGGER_EDGE |
		MSI_DATA_LEVEL_ASSERT |
		((apic->irq_delivery_mode != dest_LowestPrio) ?
			MSI_DATA_DELIVERY_FIXED:
			MSI_DATA_DELIVERY_LOWPRI) |
		MSI_DATA_VECTOR(cfg->vector);
3074

3075
	return 0;
3076 3077
}

3078 3079
static int
msi_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
3080
{
3081
	struct irq_cfg *cfg = data->chip_data;
3082 3083 3084
	struct msi_msg msg;
	unsigned int dest;

3085
	if (__ioapic_set_affinity(data, mask, &dest))
3086
		return -1;
3087

3088
	__get_cached_msi_msg(data->msi_desc, &msg);
3089 3090

	msg.data &= ~MSI_DATA_VECTOR_MASK;
3091
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
3092 3093 3094
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

3095
	__write_msi_msg(data->msi_desc, &msg);
3096

3097
	return IRQ_SET_MASK_OK_NOCOPY;
3098 3099
}

3100 3101 3102 3103 3104
/*
 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
 * which implement the MSI or MSI-X Capability Structure.
 */
static struct irq_chip msi_chip = {
3105 3106 3107 3108 3109 3110
	.name			= "PCI-MSI",
	.irq_unmask		= unmask_msi_irq,
	.irq_mask		= mask_msi_irq,
	.irq_ack		= ack_apic_edge,
	.irq_set_affinity	= msi_set_affinity,
	.irq_retrigger		= ioapic_retrigger_irq,
3111 3112
};

3113 3114
int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc,
		  unsigned int irq_base, unsigned int irq_offset)
3115
{
3116
	struct irq_chip *chip = &msi_chip;
3117
	struct msi_msg msg;
3118
	unsigned int irq = irq_base + irq_offset;
3119
	int ret;
3120

3121
	ret = msi_compose_msg(dev, irq, &msg, -1);
3122 3123 3124
	if (ret < 0)
		return ret;

3125 3126 3127 3128 3129 3130 3131 3132
	irq_set_msi_desc_off(irq_base, irq_offset, msidesc);

	/*
	 * MSI-X message is written per-IRQ, the offset is always 0.
	 * MSI message denotes a contiguous group of IRQs, written for 0th IRQ.
	 */
	if (!irq_offset)
		write_msi_msg(irq, &msg);
3133

3134
	if (irq_remapped(irq_get_chip_data(irq))) {
3135
		irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
3136
		irq_remap_modify_chip_defaults(chip);
3137 3138 3139
	}

	irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
3140

Y
Yinghai Lu 已提交
3141 3142
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);

3143 3144 3145
	return 0;
}

3146
int native_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
3147
{
3148
	unsigned int irq, irq_want;
3149
	struct msi_desc *msidesc;
3150 3151 3152 3153 3154
	int node, ret;

	/* Multiple MSI vectors only supported with interrupt remapping */
	if (type == PCI_CAP_ID_MSI && nvec > 1)
		return 1;
3155

3156
	node = dev_to_node(&dev->dev);
3157
	irq_want = nr_irqs_gsi;
3158
	list_for_each_entry(msidesc, &dev->msi_list, list) {
3159
		irq = create_irq_nr(irq_want, node);
3160
		if (irq == 0)
3161
			return -ENOSPC;
3162

Y
Yinghai Lu 已提交
3163
		irq_want = irq + 1;
3164

3165
		ret = setup_msi_irq(dev, msidesc, irq, 0);
3166 3167 3168 3169
		if (ret < 0)
			goto error;
	}
	return 0;
3170 3171

error:
3172 3173
	destroy_irq(irq);
	return ret;
3174 3175
}

S
Stefano Stabellini 已提交
3176
void native_teardown_msi_irq(unsigned int irq)
3177
{
3178
	destroy_irq(irq);
3179 3180
}

3181
#ifdef CONFIG_DMAR_TABLE
3182 3183 3184
static int
dmar_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
		      bool force)
3185
{
3186 3187
	struct irq_cfg *cfg = data->chip_data;
	unsigned int dest, irq = data->irq;
3188 3189
	struct msi_msg msg;

3190
	if (__ioapic_set_affinity(data, mask, &dest))
3191
		return -1;
3192 3193 3194 3195 3196 3197 3198

	dmar_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3199
	msg.address_hi = MSI_ADDR_BASE_HI | MSI_ADDR_EXT_DEST_ID(dest);
3200 3201

	dmar_msi_write(irq, &msg);
3202

3203
	return IRQ_SET_MASK_OK_NOCOPY;
3204
}
Y
Yinghai Lu 已提交
3205

3206
static struct irq_chip dmar_msi_type = {
3207 3208 3209 3210 3211 3212
	.name			= "DMAR_MSI",
	.irq_unmask		= dmar_msi_unmask,
	.irq_mask		= dmar_msi_mask,
	.irq_ack		= ack_apic_edge,
	.irq_set_affinity	= dmar_msi_set_affinity,
	.irq_retrigger		= ioapic_retrigger_irq,
3213 3214 3215 3216 3217 3218
};

int arch_setup_dmar_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;
3219

3220
	ret = msi_compose_msg(NULL, irq, &msg, -1);
3221 3222 3223
	if (ret < 0)
		return ret;
	dmar_msi_write(irq, &msg);
3224 3225
	irq_set_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
				      "edge");
3226 3227 3228 3229
	return 0;
}
#endif

3230 3231
#ifdef CONFIG_HPET_TIMER

3232 3233
static int hpet_msi_set_affinity(struct irq_data *data,
				 const struct cpumask *mask, bool force)
3234
{
3235
	struct irq_cfg *cfg = data->chip_data;
3236 3237 3238
	struct msi_msg msg;
	unsigned int dest;

3239
	if (__ioapic_set_affinity(data, mask, &dest))
3240
		return -1;
3241

3242
	hpet_msi_read(data->handler_data, &msg);
3243 3244 3245 3246 3247 3248

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

3249
	hpet_msi_write(data->handler_data, &msg);
3250

3251
	return IRQ_SET_MASK_OK_NOCOPY;
3252
}
Y
Yinghai Lu 已提交
3253

3254
static struct irq_chip hpet_msi_type = {
3255
	.name = "HPET_MSI",
3256 3257
	.irq_unmask = hpet_msi_unmask,
	.irq_mask = hpet_msi_mask,
3258
	.irq_ack = ack_apic_edge,
3259
	.irq_set_affinity = hpet_msi_set_affinity,
3260
	.irq_retrigger = ioapic_retrigger_irq,
3261 3262
};

3263
int default_setup_hpet_msi(unsigned int irq, unsigned int id)
3264
{
3265
	struct irq_chip *chip = &hpet_msi_type;
3266
	struct msi_msg msg;
3267
	int ret;
3268

3269
	ret = msi_compose_msg(NULL, irq, &msg, id);
3270 3271 3272
	if (ret < 0)
		return ret;

3273
	hpet_msi_write(irq_get_handler_data(irq), &msg);
3274
	irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
3275
	if (irq_remapped(irq_get_chip_data(irq)))
3276
		irq_remap_modify_chip_defaults(chip);
Y
Yinghai Lu 已提交
3277

3278
	irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
3279 3280 3281 3282
	return 0;
}
#endif

3283
#endif /* CONFIG_PCI_MSI */
3284 3285 3286 3287 3288
/*
 * Hypertransport interrupt support
 */
#ifdef CONFIG_HT_IRQ

3289
static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
3290
{
3291 3292
	struct ht_irq_msg msg;
	fetch_ht_irq_msg(irq, &msg);
3293

3294
	msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
3295
	msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
3296

3297
	msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
3298
	msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
3299

3300
	write_ht_irq_msg(irq, &msg);
3301 3302
}

3303 3304
static int
ht_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
3305
{
3306
	struct irq_cfg *cfg = data->chip_data;
3307 3308
	unsigned int dest;

3309
	if (__ioapic_set_affinity(data, mask, &dest))
3310
		return -1;
3311

3312
	target_ht_irq(data->irq, dest, cfg->vector);
3313
	return IRQ_SET_MASK_OK_NOCOPY;
3314
}
Y
Yinghai Lu 已提交
3315

3316
static struct irq_chip ht_irq_chip = {
3317 3318 3319 3320 3321 3322
	.name			= "PCI-HT",
	.irq_mask		= mask_ht_irq,
	.irq_unmask		= unmask_ht_irq,
	.irq_ack		= ack_apic_edge,
	.irq_set_affinity	= ht_set_affinity,
	.irq_retrigger		= ioapic_retrigger_irq,
3323 3324 3325 3326
};

int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
{
3327
	struct irq_cfg *cfg;
3328 3329
	struct ht_irq_msg msg;
	unsigned dest;
3330
	int err;
3331

J
Jan Beulich 已提交
3332 3333 3334
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3335
	cfg = irq_cfg(irq);
3336
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3337 3338
	if (err)
		return err;
3339

3340 3341 3342 3343
	err = apic->cpu_mask_to_apicid_and(cfg->domain,
					   apic->target_cpus(), &dest);
	if (err)
		return err;
3344

3345
	msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
3346

3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358
	msg.address_lo =
		HT_IRQ_LOW_BASE |
		HT_IRQ_LOW_DEST_ID(dest) |
		HT_IRQ_LOW_VECTOR(cfg->vector) |
		((apic->irq_dest_mode == 0) ?
			HT_IRQ_LOW_DM_PHYSICAL :
			HT_IRQ_LOW_DM_LOGICAL) |
		HT_IRQ_LOW_RQEOI_EDGE |
		((apic->irq_delivery_mode != dest_LowestPrio) ?
			HT_IRQ_LOW_MT_FIXED :
			HT_IRQ_LOW_MT_ARBITRATED) |
		HT_IRQ_LOW_IRQ_MASKED;
3359

3360
	write_ht_irq_msg(irq, &msg);
3361

3362 3363
	irq_set_chip_and_handler_name(irq, &ht_irq_chip,
				      handle_edge_irq, "edge");
3364

3365
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
Y
Yinghai Lu 已提交
3366

3367
	return 0;
3368 3369 3370
}
#endif /* CONFIG_HT_IRQ */

3371
static int
3372 3373 3374 3375 3376 3377 3378 3379 3380
io_apic_setup_irq_pin(unsigned int irq, int node, struct io_apic_irq_attr *attr)
{
	struct irq_cfg *cfg = alloc_irq_and_cfg_at(irq, node);
	int ret;

	if (!cfg)
		return -EINVAL;
	ret = __add_pin_to_irq_node(cfg, node, attr->ioapic, attr->ioapic_pin);
	if (!ret)
3381
		setup_ioapic_irq(irq, cfg, attr);
3382 3383 3384
	return ret;
}

3385 3386
int io_apic_setup_irq_pin_once(unsigned int irq, int node,
			       struct io_apic_irq_attr *attr)
3387
{
3388
	unsigned int ioapic_idx = attr->ioapic, pin = attr->ioapic_pin;
3389 3390 3391
	int ret;

	/* Avoid redundant programming */
3392
	if (test_bit(pin, ioapics[ioapic_idx].pin_programmed)) {
3393
		pr_debug("Pin %d-%d already programmed\n",
3394
			 mpc_ioapic_id(ioapic_idx), pin);
3395 3396 3397 3398
		return 0;
	}
	ret = io_apic_setup_irq_pin(irq, node, attr);
	if (!ret)
3399
		set_bit(pin, ioapics[ioapic_idx].pin_programmed);
3400 3401 3402
	return ret;
}

3403
static int __init io_apic_get_redir_entries(int ioapic)
3404 3405 3406 3407
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3408
	raw_spin_lock_irqsave(&ioapic_lock, flags);
3409
	reg_01.raw = io_apic_read(ioapic, 1);
3410
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3411

3412 3413 3414 3415 3416
	/* The register returns the maximum index redir index
	 * supported, which is one less than the total number of redir
	 * entries.
	 */
	return reg_01.bits.entries + 1;
3417 3418
}

3419
static void __init probe_nr_irqs_gsi(void)
3420
{
3421
	int nr;
3422

3423
	nr = gsi_top + NR_IRQS_LEGACY;
3424
	if (nr > nr_irqs_gsi)
3425
		nr_irqs_gsi = nr;
3426 3427

	printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
3428 3429
}

3430 3431 3432 3433 3434
int get_nr_irqs_gsi(void)
{
	return nr_irqs_gsi;
}

Y
Yinghai Lu 已提交
3435 3436 3437 3438
int __init arch_probe_nr_irqs(void)
{
	int nr;

Y
Yinghai Lu 已提交
3439 3440
	if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
		nr_irqs = NR_VECTORS * nr_cpu_ids;
Y
Yinghai Lu 已提交
3441

Y
Yinghai Lu 已提交
3442 3443 3444 3445 3446 3447 3448 3449
	nr = nr_irqs_gsi + 8 * nr_cpu_ids;
#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
	/*
	 * for MSI and HT dyn irq
	 */
	nr += nr_irqs_gsi * 16;
#endif
	if (nr < nr_irqs)
Y
Yinghai Lu 已提交
3450 3451
		nr_irqs = nr;

3452
	return NR_IRQS_LEGACY;
Y
Yinghai Lu 已提交
3453 3454
}

3455 3456
int io_apic_set_pci_routing(struct device *dev, int irq,
			    struct io_apic_irq_attr *irq_attr)
3457 3458 3459 3460 3461
{
	int node;

	if (!IO_APIC_IRQ(irq)) {
		apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
3462
			    irq_attr->ioapic);
3463 3464 3465
		return -EINVAL;
	}

3466
	node = dev ? dev_to_node(dev) : cpu_to_node(0);
3467

3468
	return io_apic_setup_irq_pin_once(irq, node, irq_attr);
3469 3470
}

3471
#ifdef CONFIG_X86_32
3472
static int __init io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
3473 3474 3475 3476 3477 3478 3479 3480
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
3481 3482
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
3483
	 * supports up to 16 on one shared APIC bus.
3484
	 *
L
Linus Torvalds 已提交
3485 3486 3487 3488 3489
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
3490
		apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
L
Linus Torvalds 已提交
3491

3492
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3493
	reg_00.raw = io_apic_read(ioapic, 0);
3494
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3495 3496 3497 3498 3499 3500 3501 3502

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
3503
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
3504 3505
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
3506
	if (apic->check_apicid_used(&apic_id_map, apic_id)) {
L
Linus Torvalds 已提交
3507 3508

		for (i = 0; i < get_physical_broadcast(); i++) {
3509
			if (!apic->check_apicid_used(&apic_id_map, i))
L
Linus Torvalds 已提交
3510 3511 3512 3513 3514 3515 3516 3517 3518 3519
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
3520
	}
L
Linus Torvalds 已提交
3521

3522
	apic->apicid_to_cpu_present(apic_id, &tmp);
L
Linus Torvalds 已提交
3523 3524 3525 3526 3527
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

3528
		raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3529 3530
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
3531
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3532 3533

		/* Sanity check */
3534
		if (reg_00.bits.ID != apic_id) {
3535 3536
			pr_err("IOAPIC[%d]: Unable to change apic_id!\n",
			       ioapic);
3537 3538
			return -1;
		}
L
Linus Torvalds 已提交
3539 3540 3541 3542 3543 3544 3545
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}
3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562

static u8 __init io_apic_unique_id(u8 id)
{
	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
	    !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return io_apic_get_unique_id(nr_ioapics, id);
	else
		return id;
}
#else
static u8 __init io_apic_unique_id(u8 id)
{
	int i;
	DECLARE_BITMAP(used, 256);

	bitmap_zero(used, 256);
	for (i = 0; i < nr_ioapics; i++) {
3563
		__set_bit(mpc_ioapic_id(i), used);
3564 3565 3566 3567 3568
	}
	if (!test_bit(id, used))
		return id;
	return find_first_zero_bit(used, 256);
}
3569
#endif
L
Linus Torvalds 已提交
3570

3571
static int __init io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
3572 3573 3574 3575
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3576
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3577
	reg_01.raw = io_apic_read(ioapic, 1);
3578
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3579 3580 3581 3582

	return reg_01.bits.version;
}

3583
int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
3584
{
3585
	int ioapic, pin, idx;
3586 3587 3588 3589

	if (skip_ioapic_setup)
		return -1;

3590 3591
	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
3592 3593
		return -1;

3594 3595 3596 3597 3598 3599
	pin = mp_find_ioapic_pin(ioapic, gsi);
	if (pin < 0)
		return -1;

	idx = find_irq_entry(ioapic, pin, mp_INT);
	if (idx < 0)
3600 3601
		return -1;

3602 3603
	*trigger = irq_trigger(idx);
	*polarity = irq_polarity(idx);
3604 3605 3606
	return 0;
}

3607 3608 3609
/*
 * This function currently is only a helper for the i386 smp boot process where
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
3610
 * so mask in all cases should simply be apic->target_cpus()
3611 3612 3613 3614
 */
#ifdef CONFIG_SMP
void __init setup_ioapic_dest(void)
{
E
Eric W. Biederman 已提交
3615
	int pin, ioapic, irq, irq_entry;
3616
	const struct cpumask *mask;
3617
	struct irq_data *idata;
3618 3619 3620 3621

	if (skip_ioapic_setup == 1)
		return;

E
Eric W. Biederman 已提交
3622
	for (ioapic = 0; ioapic < nr_ioapics; ioapic++)
S
Suresh Siddha 已提交
3623
	for (pin = 0; pin < ioapics[ioapic].nr_registers; pin++) {
3624 3625 3626 3627
		irq_entry = find_irq_entry(ioapic, pin, mp_INT);
		if (irq_entry == -1)
			continue;
		irq = pin_2_irq(irq_entry, ioapic, pin);
3628

E
Eric W. Biederman 已提交
3629 3630 3631
		if ((ioapic > 0) && (irq > 16))
			continue;

3632
		idata = irq_get_irq_data(irq);
3633

3634 3635 3636
		/*
		 * Honour affinities which have been set in early boot
		 */
3637 3638
		if (!irqd_can_balance(idata) || irqd_affinity_was_set(idata))
			mask = idata->affinity;
3639 3640
		else
			mask = apic->target_cpus();
3641

3642
		x86_io_apic_ops.set_affinity(idata, mask, false);
3643
	}
3644

3645 3646 3647
}
#endif

3648 3649 3650 3651
#define IOAPIC_RESOURCE_NAME_SIZE 11

static struct resource *ioapic_resources;

3652
static struct resource * __init ioapic_setup_resources(int nr_ioapics)
3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667
{
	unsigned long n;
	struct resource *res;
	char *mem;
	int i;

	if (nr_ioapics <= 0)
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
	n *= nr_ioapics;

	mem = alloc_bootmem(n);
	res = (void *)mem;

3668
	mem += sizeof(struct resource) * nr_ioapics;
3669

3670 3671 3672
	for (i = 0; i < nr_ioapics; i++) {
		res[i].name = mem;
		res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
3673
		snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
3674
		mem += IOAPIC_RESOURCE_NAME_SIZE;
3675 3676 3677 3678 3679 3680 3681
	}

	ioapic_resources = res;

	return res;
}

3682
void __init native_io_apic_init_mappings(void)
3683 3684
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
3685
	struct resource *ioapic_res;
T
Thomas Gleixner 已提交
3686
	int i;
3687

3688
	ioapic_res = ioapic_setup_resources(nr_ioapics);
3689 3690
	for (i = 0; i < nr_ioapics; i++) {
		if (smp_found_config) {
3691
			ioapic_phys = mpc_ioapic_addr(i);
3692
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
3693 3694 3695 3696 3697 3698 3699 3700 3701
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
3702
#endif
3703
		} else {
3704
#ifdef CONFIG_X86_32
3705
fake_ioapic_page:
3706
#endif
3707
			ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
3708 3709 3710
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
3711 3712 3713
		apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
			__fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
			ioapic_phys);
3714
		idx++;
3715

3716
		ioapic_res->start = ioapic_phys;
3717
		ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
3718
		ioapic_res++;
3719
	}
3720 3721

	probe_nr_irqs_gsi();
3722 3723
}

3724
void __init ioapic_insert_resources(void)
3725 3726 3727 3728 3729
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
3730
		if (nr_ioapics > 0)
3731 3732
			printk(KERN_ERR
				"IO APIC resources couldn't be allocated.\n");
3733
		return;
3734 3735 3736 3737 3738 3739 3740
	}

	for (i = 0; i < nr_ioapics; i++) {
		insert_resource(&iomem_resource, r);
		r++;
	}
}
3741

3742
int mp_find_ioapic(u32 gsi)
3743 3744 3745
{
	int i = 0;

3746 3747 3748
	if (nr_ioapics == 0)
		return -1;

3749 3750
	/* Find the IOAPIC that manages this GSI. */
	for (i = 0; i < nr_ioapics; i++) {
3751 3752 3753
		struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(i);
		if ((gsi >= gsi_cfg->gsi_base)
		    && (gsi <= gsi_cfg->gsi_end))
3754 3755
			return i;
	}
3756

3757 3758 3759 3760
	printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
	return -1;
}

3761
int mp_find_ioapic_pin(int ioapic, u32 gsi)
3762
{
3763 3764
	struct mp_ioapic_gsi *gsi_cfg;

3765 3766
	if (WARN_ON(ioapic == -1))
		return -1;
3767 3768 3769

	gsi_cfg = mp_ioapic_gsi_routing(ioapic);
	if (WARN_ON(gsi > gsi_cfg->gsi_end))
3770 3771
		return -1;

3772
	return gsi - gsi_cfg->gsi_base;
3773 3774
}

3775
static __init int bad_ioapic(unsigned long address)
3776 3777
{
	if (nr_ioapics >= MAX_IO_APICS) {
3778 3779
		pr_warn("WARNING: Max # of I/O APICs (%d) exceeded (found %d), skipping\n",
			MAX_IO_APICS, nr_ioapics);
3780 3781 3782
		return 1;
	}
	if (!address) {
3783
		pr_warn("WARNING: Bogus (zero) I/O APIC address found in table, skipping!\n");
3784 3785
		return 1;
	}
3786 3787 3788
	return 0;
}

3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807
static __init int bad_ioapic_register(int idx)
{
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;

	reg_00.raw = io_apic_read(idx, 0);
	reg_01.raw = io_apic_read(idx, 1);
	reg_02.raw = io_apic_read(idx, 2);

	if (reg_00.raw == -1 && reg_01.raw == -1 && reg_02.raw == -1) {
		pr_warn("I/O APIC 0x%x registers return all ones, skipping!\n",
			mpc_ioapic_addr(idx));
		return 1;
	}

	return 0;
}

3808 3809 3810
void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
{
	int idx = 0;
3811
	int entries;
3812
	struct mp_ioapic_gsi *gsi_cfg;
3813 3814 3815 3816 3817 3818

	if (bad_ioapic(address))
		return;

	idx = nr_ioapics;

3819 3820 3821
	ioapics[idx].mp_config.type = MP_IOAPIC;
	ioapics[idx].mp_config.flags = MPC_APIC_USABLE;
	ioapics[idx].mp_config.apicaddr = address;
3822 3823

	set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
3824 3825 3826 3827 3828 3829

	if (bad_ioapic_register(idx)) {
		clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
		return;
	}

3830 3831
	ioapics[idx].mp_config.apicid = io_apic_unique_id(id);
	ioapics[idx].mp_config.apicver = io_apic_get_version(idx);
3832 3833 3834 3835 3836

	/*
	 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
	 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
	 */
3837
	entries = io_apic_get_redir_entries(idx);
3838 3839 3840
	gsi_cfg = mp_ioapic_gsi_routing(idx);
	gsi_cfg->gsi_base = gsi_base;
	gsi_cfg->gsi_end = gsi_base + entries - 1;
3841 3842 3843 3844

	/*
	 * The number of IO-APIC IRQ registers (== #pins):
	 */
S
Suresh Siddha 已提交
3845
	ioapics[idx].nr_registers = entries;
3846

3847 3848
	if (gsi_cfg->gsi_end >= gsi_top)
		gsi_top = gsi_cfg->gsi_end + 1;
3849

3850 3851 3852 3853
	pr_info("IOAPIC[%d]: apic_id %d, version %d, address 0x%x, GSI %d-%d\n",
		idx, mpc_ioapic_id(idx),
		mpc_ioapic_ver(idx), mpc_ioapic_addr(idx),
		gsi_cfg->gsi_base, gsi_cfg->gsi_end);
3854 3855 3856

	nr_ioapics++;
}
3857 3858 3859 3860

/* Enable IOAPIC early just for system timer */
void __init pre_init_apic_IRQ0(void)
{
3861
	struct io_apic_irq_attr attr = { 0, 0, 0, 0 };
3862 3863 3864

	printk(KERN_INFO "Early APIC setup for system timer0\n");
#ifndef CONFIG_SMP
3865 3866
	physid_set_mask_of_physid(boot_cpu_physical_apicid,
					 &phys_cpu_present_map);
3867 3868 3869
#endif
	setup_local_APIC();

3870
	io_apic_setup_irq_pin(0, 0, &attr);
3871 3872
	irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
				      "edge");
3873
}