io_apic.c 103.5 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
I
Ingo Molnar 已提交
4
 *	Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
28
#include <linux/pci.h>
L
Linus Torvalds 已提交
29 30 31
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
32
#include <linux/module.h>
L
Linus Torvalds 已提交
33
#include <linux/sysdev.h>
34
#include <linux/msi.h>
35
#include <linux/htirq.h>
36
#include <linux/freezer.h>
37
#include <linux/kthread.h>
38
#include <linux/jiffies.h>	/* time_after() */
39
#include <linux/slab.h>
40 41 42 43 44
#ifdef CONFIG_ACPI
#include <acpi/acpi_bus.h>
#endif
#include <linux/bootmem.h>
#include <linux/dmar.h>
45
#include <linux/hpet.h>
46

47
#include <asm/idle.h>
L
Linus Torvalds 已提交
48 49
#include <asm/io.h>
#include <asm/smp.h>
50
#include <asm/cpu.h>
L
Linus Torvalds 已提交
51
#include <asm/desc.h>
52 53 54
#include <asm/proto.h>
#include <asm/acpi.h>
#include <asm/dma.h>
L
Linus Torvalds 已提交
55
#include <asm/timer.h>
56
#include <asm/i8259.h>
57
#include <asm/nmi.h>
58
#include <asm/msidef.h>
59
#include <asm/hypertransport.h>
60
#include <asm/setup.h>
61
#include <asm/irq_remapping.h>
62
#include <asm/hpet.h>
63
#include <asm/hw_irq.h>
L
Linus Torvalds 已提交
64

I
Ingo Molnar 已提交
65
#include <asm/apic.h>
L
Linus Torvalds 已提交
66

67
#define __apicdebuginit(type) static type __init
68 69
#define for_each_irq_pin(entry, head) \
	for (entry = head; entry; entry = entry->next)
70

L
Linus Torvalds 已提交
71
/*
72 73
 *      Is the SiS APIC rmw bug present ?
 *      -1 = don't know, 0 = no, 1 = yes
L
Linus Torvalds 已提交
74 75 76
 */
int sis_apic_bug = -1;

77 78
static DEFINE_RAW_SPINLOCK(ioapic_lock);
static DEFINE_RAW_SPINLOCK(vector_lock);
Y
Yinghai Lu 已提交
79

L
Linus Torvalds 已提交
80 81 82 83 84
/*
 * # of IRQ routing registers
 */
int nr_ioapic_registers[MAX_IO_APICS];

85
/* I/O APIC entries */
86
struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
87 88
int nr_ioapics;

89 90 91
/* IO APIC gsi routing info */
struct mp_ioapic_gsi  mp_gsi_routing[MAX_IO_APICS];

92 93 94
/* The last gsi number used */
u32 gsi_end;

95
/* MP IRQ source entries */
96
struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
97 98 99 100

/* # of MP IRQ source entries */
int mp_irq_entries;

101 102 103
/* GSI interrupts */
static int nr_irqs_gsi = NR_IRQS_LEGACY;

104 105 106 107 108 109
#if defined (CONFIG_MCA) || defined (CONFIG_EISA)
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

Y
Yinghai Lu 已提交
110 111
int skip_ioapic_setup;

112 113 114 115 116 117 118 119 120
void arch_disable_smp_support(void)
{
#ifdef CONFIG_PCI
	noioapicquirk = 1;
	noioapicreroute = -1;
#endif
	skip_ioapic_setup = 1;
}

121
static int __init parse_noapic(char *str)
Y
Yinghai Lu 已提交
122 123
{
	/* disable IO-APIC */
124
	arch_disable_smp_support();
Y
Yinghai Lu 已提交
125 126 127
	return 0;
}
early_param("noapic", parse_noapic);
128

129 130 131 132 133
struct irq_pin_list {
	int apic, pin;
	struct irq_pin_list *next;
};

134
static struct irq_pin_list *get_one_free_irq_2_pin(int node)
135 136 137 138 139 140 141 142
{
	struct irq_pin_list *pin;

	pin = kzalloc_node(sizeof(*pin), GFP_ATOMIC, node);

	return pin;
}

Y
Yinghai Lu 已提交
143
/* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
144
#ifdef CONFIG_SPARSE_IRQ
145
static struct irq_cfg irq_cfgx[NR_IRQS_LEGACY];
146
#else
147
static struct irq_cfg irq_cfgx[NR_IRQS];
148
#endif
Y
Yinghai Lu 已提交
149

150
int __init arch_early_irq_init(void)
151
{
152 153 154
	struct irq_cfg *cfg;
	struct irq_desc *desc;
	int count;
155
	int node;
156
	int i;
T
Thomas Gleixner 已提交
157

158 159 160 161 162
	if (!legacy_pic->nr_legacy_irqs) {
		nr_irqs_gsi = 0;
		io_apic_irqs = ~0UL;
	}

163 164
	cfg = irq_cfgx;
	count = ARRAY_SIZE(irq_cfgx);
165
	node= cpu_to_node(boot_cpu_id);
166

167 168 169
	for (i = 0; i < count; i++) {
		desc = irq_to_desc(i);
		desc->chip_data = &cfg[i];
170 171
		zalloc_cpumask_var_node(&cfg[i].domain, GFP_NOWAIT, node);
		zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_NOWAIT, node);
172 173 174 175
		/*
		 * For legacy IRQ's, start with assigning irq0 to irq15 to
		 * IRQ0_VECTOR to IRQ15_VECTOR on cpu 0.
		 */
176
		if (i < legacy_pic->nr_legacy_irqs) {
177 178 179
			cfg[i].vector = IRQ0_VECTOR + i;
			cpumask_set_cpu(0, cfg[i].domain);
		}
180
	}
181 182

	return 0;
183
}
184

185
#ifdef CONFIG_SPARSE_IRQ
186
struct irq_cfg *irq_cfg(unsigned int irq)
187
{
188 189
	struct irq_cfg *cfg = NULL;
	struct irq_desc *desc;
L
Linus Torvalds 已提交
190

191 192 193
	desc = irq_to_desc(irq);
	if (desc)
		cfg = desc->chip_data;
194

195
	return cfg;
196
}
T
Thomas Gleixner 已提交
197

198
static struct irq_cfg *get_one_free_irq_cfg(int node)
199
{
200
	struct irq_cfg *cfg;
201

202
	cfg = kzalloc_node(sizeof(*cfg), GFP_ATOMIC, node);
203
	if (cfg) {
204
		if (!zalloc_cpumask_var_node(&cfg->domain, GFP_ATOMIC, node)) {
205 206
			kfree(cfg);
			cfg = NULL;
207
		} else if (!zalloc_cpumask_var_node(&cfg->old_domain,
208
							  GFP_ATOMIC, node)) {
209 210 211 212 213
			free_cpumask_var(cfg->domain);
			kfree(cfg);
			cfg = NULL;
		}
	}
214

215
	return cfg;
216 217
}

218
int arch_init_chip_data(struct irq_desc *desc, int node)
219
{
220
	struct irq_cfg *cfg;
T
Thomas Gleixner 已提交
221

222 223
	cfg = desc->chip_data;
	if (!cfg) {
224
		desc->chip_data = get_one_free_irq_cfg(node);
225 226 227 228 229
		if (!desc->chip_data) {
			printk(KERN_ERR "can not alloc irq_cfg\n");
			BUG_ON(1);
		}
	}
L
Linus Torvalds 已提交
230

231
	return 0;
232
}
233

234
/* for move_irq_desc */
235
static void
236
init_copy_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg, int node)
237
{
238 239 240 241 242 243
	struct irq_pin_list *old_entry, *head, *tail, *entry;

	cfg->irq_2_pin = NULL;
	old_entry = old_cfg->irq_2_pin;
	if (!old_entry)
		return;
244

245
	entry = get_one_free_irq_2_pin(node);
246 247
	if (!entry)
		return;
248

249 250 251 252 253 254
	entry->apic	= old_entry->apic;
	entry->pin	= old_entry->pin;
	head		= entry;
	tail		= entry;
	old_entry	= old_entry->next;
	while (old_entry) {
255
		entry = get_one_free_irq_2_pin(node);
256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271
		if (!entry) {
			entry = head;
			while (entry) {
				head = entry->next;
				kfree(entry);
				entry = head;
			}
			/* still use the old one */
			return;
		}
		entry->apic	= old_entry->apic;
		entry->pin	= old_entry->pin;
		tail->next	= entry;
		tail		= entry;
		old_entry	= old_entry->next;
	}
272

273 274
	tail->next = NULL;
	cfg->irq_2_pin = head;
275 276
}

277
static void free_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg)
278
{
279
	struct irq_pin_list *entry, *next;
280

281 282
	if (old_cfg->irq_2_pin == cfg->irq_2_pin)
		return;
Y
Yinghai Lu 已提交
283

284
	entry = old_cfg->irq_2_pin;
285

286 287 288 289 290 291
	while (entry) {
		next = entry->next;
		kfree(entry);
		entry = next;
	}
	old_cfg->irq_2_pin = NULL;
292 293
}

294
void arch_init_copy_chip_data(struct irq_desc *old_desc,
295
				 struct irq_desc *desc, int node)
296
{
297 298
	struct irq_cfg *cfg;
	struct irq_cfg *old_cfg;
299

300
	cfg = get_one_free_irq_cfg(node);
Y
Yinghai Lu 已提交
301

302 303 304 305 306 307 308 309 310
	if (!cfg)
		return;

	desc->chip_data = cfg;

	old_cfg = old_desc->chip_data;

	memcpy(cfg, old_cfg, sizeof(struct irq_cfg));

311
	init_copy_irq_2_pin(old_cfg, cfg, node);
312
}
L
Linus Torvalds 已提交
313

314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334
static void free_irq_cfg(struct irq_cfg *old_cfg)
{
	kfree(old_cfg);
}

void arch_free_chip_data(struct irq_desc *old_desc, struct irq_desc *desc)
{
	struct irq_cfg *old_cfg, *cfg;

	old_cfg = old_desc->chip_data;
	cfg = desc->chip_data;

	if (old_cfg == cfg)
		return;

	if (old_cfg) {
		free_irq_2_pin(old_cfg, cfg);
		free_irq_cfg(old_cfg);
		old_desc->chip_data = NULL;
	}
}
335
/* end for move_irq_desc */
336

337
#else
338
struct irq_cfg *irq_cfg(unsigned int irq)
339 340
{
	return irq < nr_irqs ? irq_cfgx + irq : NULL;
341
}
L
Linus Torvalds 已提交
342

343 344
#endif

L
Linus Torvalds 已提交
345 346 347 348
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
349 350
	unsigned int unused2[11];
	unsigned int eoi;
L
Linus Torvalds 已提交
351 352 353 354 355
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
356
		+ (mp_ioapics[idx].apicaddr & ~PAGE_MASK);
L
Linus Torvalds 已提交
357 358
}

359 360 361 362 363 364
static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(vector, &io_apic->eoi);
}

L
Linus Torvalds 已提交
365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386
static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

/*
 * Re-write a value: to be used for read-modify-write
 * cycles where the read already set up the index register.
 *
 * Older SiS APIC requires we rewrite the index register
 */
static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
{
387
	struct io_apic __iomem *io_apic = io_apic_base(apic);
T
Thomas Gleixner 已提交
388 389 390

	if (sis_apic_bug)
		writel(reg, &io_apic->index);
L
Linus Torvalds 已提交
391 392 393
	writel(value, &io_apic->data);
}

Y
Yinghai Lu 已提交
394
static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
395 396 397 398
{
	struct irq_pin_list *entry;
	unsigned long flags;

399
	raw_spin_lock_irqsave(&ioapic_lock, flags);
400
	for_each_irq_pin(entry, cfg->irq_2_pin) {
401 402 403 404 405 406 407
		unsigned int reg;
		int pin;

		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		/* Is the remote IRR bit set? */
		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
408
			raw_spin_unlock_irqrestore(&ioapic_lock, flags);
409 410 411
			return true;
		}
	}
412
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
413 414 415 416

	return false;
}

417 418 419 420 421 422 423 424 425
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
426
	raw_spin_lock_irqsave(&ioapic_lock, flags);
427 428
	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
429
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
430 431 432
	return eu.entry;
}

433 434 435 436 437 438
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
439 440
static void
__ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
441
{
442 443
	union entry_union eu = {{0, 0}};

444
	eu.entry = e;
445 446
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
447 448
}

449
void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
450 451
{
	unsigned long flags;
452
	raw_spin_lock_irqsave(&ioapic_lock, flags);
453
	__ioapic_write_entry(apic, pin, e);
454
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
455 456 457 458 459 460 461 462 463 464 465 466
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
	union entry_union eu = { .entry.mask = 1 };

467
	raw_spin_lock_irqsave(&ioapic_lock, flags);
468 469
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
470
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
471 472
}

L
Linus Torvalds 已提交
473 474 475 476 477
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
478 479
static int
add_pin_to_irq_node_nopanic(struct irq_cfg *cfg, int node, int apic, int pin)
L
Linus Torvalds 已提交
480
{
481
	struct irq_pin_list **last, *entry;
482

483 484 485
	/* don't allow duplicates */
	last = &cfg->irq_2_pin;
	for_each_irq_pin(entry, cfg->irq_2_pin) {
486
		if (entry->apic == apic && entry->pin == pin)
487
			return 0;
488
		last = &entry->next;
L
Linus Torvalds 已提交
489
	}
490

491
	entry = get_one_free_irq_2_pin(node);
492
	if (!entry) {
493 494 495
		printk(KERN_ERR "can not alloc irq_pin_list (%d,%d,%d)\n",
				node, apic, pin);
		return -ENOMEM;
496
	}
L
Linus Torvalds 已提交
497 498
	entry->apic = apic;
	entry->pin = pin;
499

500
	*last = entry;
501 502 503 504 505 506 507
	return 0;
}

static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
{
	if (add_pin_to_irq_node_nopanic(cfg, node, apic, pin))
		panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
L
Linus Torvalds 已提交
508 509 510 511 512
}

/*
 * Reroute an IRQ to a different pin.
 */
513
static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
514 515
					   int oldapic, int oldpin,
					   int newapic, int newpin)
L
Linus Torvalds 已提交
516
{
517
	struct irq_pin_list *entry;
L
Linus Torvalds 已提交
518

519
	for_each_irq_pin(entry, cfg->irq_2_pin) {
L
Linus Torvalds 已提交
520 521 522
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
523
			/* every one is different, right? */
524
			return;
525
		}
L
Linus Torvalds 已提交
526
	}
527

528 529
	/* old apic/pin didn't exist, so just add new ones */
	add_pin_to_irq_node(cfg, node, newapic, newpin);
L
Linus Torvalds 已提交
530 531
}

532 533 534 535 536 537 538 539 540 541 542 543 544 545 546
static void __io_apic_modify_irq(struct irq_pin_list *entry,
				 int mask_and, int mask_or,
				 void (*final)(struct irq_pin_list *entry))
{
	unsigned int reg, pin;

	pin = entry->pin;
	reg = io_apic_read(entry->apic, 0x10 + pin * 2);
	reg &= mask_and;
	reg |= mask_or;
	io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
	if (final)
		final(entry);
}

547 548 549
static void io_apic_modify_irq(struct irq_cfg *cfg,
			       int mask_and, int mask_or,
			       void (*final)(struct irq_pin_list *entry))
550 551
{
	struct irq_pin_list *entry;
552

553 554 555 556 557 558 559 560 561 562 563 564 565 566
	for_each_irq_pin(entry, cfg->irq_2_pin)
		__io_apic_modify_irq(entry, mask_and, mask_or, final);
}

static void __mask_and_edge_IO_APIC_irq(struct irq_pin_list *entry)
{
	__io_apic_modify_irq(entry, ~IO_APIC_REDIR_LEVEL_TRIGGER,
			     IO_APIC_REDIR_MASKED, NULL);
}

static void __unmask_and_level_IO_APIC_irq(struct irq_pin_list *entry)
{
	__io_apic_modify_irq(entry, ~IO_APIC_REDIR_MASKED,
			     IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
567
}
568

Y
Yinghai Lu 已提交
569
static void __unmask_IO_APIC_irq(struct irq_cfg *cfg)
570
{
Y
Yinghai Lu 已提交
571
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
572
}
573

574
static void io_apic_sync(struct irq_pin_list *entry)
L
Linus Torvalds 已提交
575
{
576 577 578 579 580 581
	/*
	 * Synchronize the IO-APIC and the CPU by doing
	 * a dummy read from the IO-APIC
	 */
	struct io_apic __iomem *io_apic;
	io_apic = io_apic_base(entry->apic);
Y
Yinghai Lu 已提交
582
	readl(&io_apic->data);
L
Linus Torvalds 已提交
583 584
}

Y
Yinghai Lu 已提交
585
static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
586
{
Y
Yinghai Lu 已提交
587
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
588
}
L
Linus Torvalds 已提交
589

Y
Yinghai Lu 已提交
590
static void mask_IO_APIC_irq_desc(struct irq_desc *desc)
L
Linus Torvalds 已提交
591
{
Y
Yinghai Lu 已提交
592
	struct irq_cfg *cfg = desc->chip_data;
L
Linus Torvalds 已提交
593 594
	unsigned long flags;

Y
Yinghai Lu 已提交
595 596
	BUG_ON(!cfg);

597
	raw_spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
598
	__mask_IO_APIC_irq(cfg);
599
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
600 601
}

Y
Yinghai Lu 已提交
602
static void unmask_IO_APIC_irq_desc(struct irq_desc *desc)
L
Linus Torvalds 已提交
603
{
Y
Yinghai Lu 已提交
604
	struct irq_cfg *cfg = desc->chip_data;
L
Linus Torvalds 已提交
605 606
	unsigned long flags;

607
	raw_spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
608
	__unmask_IO_APIC_irq(cfg);
609
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
610 611
}

Y
Yinghai Lu 已提交
612 613 614 615 616 617 618 619 620 621 622 623 624
static void mask_IO_APIC_irq(unsigned int irq)
{
	struct irq_desc *desc = irq_to_desc(irq);

	mask_IO_APIC_irq_desc(desc);
}
static void unmask_IO_APIC_irq(unsigned int irq)
{
	struct irq_desc *desc = irq_to_desc(irq);

	unmask_IO_APIC_irq_desc(desc);
}

L
Linus Torvalds 已提交
625 626 627
static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
628

L
Linus Torvalds 已提交
629
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
630
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
631 632 633 634 635
	if (entry.delivery_mode == dest_SMI)
		return;
	/*
	 * Disable it in the IO-APIC irq-routing table:
	 */
636
	ioapic_mask_entry(apic, pin);
L
Linus Torvalds 已提交
637 638
}

639
static void clear_IO_APIC (void)
L
Linus Torvalds 已提交
640 641 642 643 644 645 646 647
{
	int apic, pin;

	for (apic = 0; apic < nr_ioapics; apic++)
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
			clear_IO_APIC_pin(apic, pin);
}

648
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
649 650 651 652 653 654
/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
Y
Yinghai Lu 已提交
655 656 657
static int pirq_entries[MAX_PIRQS] = {
	[0 ... MAX_PIRQS - 1] = -1
};
L
Linus Torvalds 已提交
658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);
684 685
#endif /* CONFIG_X86_32 */

686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712
struct IO_APIC_route_entry **alloc_ioapic_entries(void)
{
	int apic;
	struct IO_APIC_route_entry **ioapic_entries;

	ioapic_entries = kzalloc(sizeof(*ioapic_entries) * nr_ioapics,
				GFP_ATOMIC);
	if (!ioapic_entries)
		return 0;

	for (apic = 0; apic < nr_ioapics; apic++) {
		ioapic_entries[apic] =
			kzalloc(sizeof(struct IO_APIC_route_entry) *
				nr_ioapic_registers[apic], GFP_ATOMIC);
		if (!ioapic_entries[apic])
			goto nomem;
	}

	return ioapic_entries;

nomem:
	while (--apic >= 0)
		kfree(ioapic_entries[apic]);
	kfree(ioapic_entries);

	return 0;
}
713 714

/*
715
 * Saves all the IO-APIC RTE's
716
 */
717
int save_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
718 719 720
{
	int apic, pin;

721 722
	if (!ioapic_entries)
		return -ENOMEM;
723 724

	for (apic = 0; apic < nr_ioapics; apic++) {
725 726
		if (!ioapic_entries[apic])
			return -ENOMEM;
727

728
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
729
			ioapic_entries[apic][pin] =
730
				ioapic_read_entry(apic, pin);
731
	}
732

733 734 735
	return 0;
}

736 737 738 739
/*
 * Mask all IO APIC entries.
 */
void mask_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
740 741 742
{
	int apic, pin;

743 744 745
	if (!ioapic_entries)
		return;

746
	for (apic = 0; apic < nr_ioapics; apic++) {
747
		if (!ioapic_entries[apic])
748
			break;
749

750 751 752
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
			struct IO_APIC_route_entry entry;

753
			entry = ioapic_entries[apic][pin];
754 755 756 757 758 759 760 761
			if (!entry.mask) {
				entry.mask = 1;
				ioapic_write_entry(apic, pin, entry);
			}
		}
	}
}

762 763 764 765
/*
 * Restore IO APIC entries which was saved in ioapic_entries.
 */
int restore_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
766 767 768
{
	int apic, pin;

769 770 771
	if (!ioapic_entries)
		return -ENOMEM;

772
	for (apic = 0; apic < nr_ioapics; apic++) {
773 774 775
		if (!ioapic_entries[apic])
			return -ENOMEM;

776 777
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
			ioapic_write_entry(apic, pin,
778
					ioapic_entries[apic][pin]);
779
	}
780
	return 0;
781 782
}

783 784 785 786 787 788 789 790
void free_ioapic_entries(struct IO_APIC_route_entry **ioapic_entries)
{
	int apic;

	for (apic = 0; apic < nr_ioapics; apic++)
		kfree(ioapic_entries[apic]);

	kfree(ioapic_entries);
791
}
L
Linus Torvalds 已提交
792 793 794 795 796 797 798 799 800

/*
 * Find the IRQ entry number of a certain pin.
 */
static int find_irq_entry(int apic, int pin, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
801 802 803 804
		if (mp_irqs[i].irqtype == type &&
		    (mp_irqs[i].dstapic == mp_ioapics[apic].apicid ||
		     mp_irqs[i].dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].dstirq == pin)
L
Linus Torvalds 已提交
805 806 807 808 809 810 811 812
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
813
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
814 815 816 817
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
818
		int lbus = mp_irqs[i].srcbus;
L
Linus Torvalds 已提交
819

A
Alexey Starikovskiy 已提交
820
		if (test_bit(lbus, mp_bus_not_pci) &&
821 822
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
L
Linus Torvalds 已提交
823

824
			return mp_irqs[i].dstirq;
L
Linus Torvalds 已提交
825 826 827 828
	}
	return -1;
}

829 830 831 832 833
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
834
		int lbus = mp_irqs[i].srcbus;
835

A
Alexey Starikovskiy 已提交
836
		if (test_bit(lbus, mp_bus_not_pci) &&
837 838
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
839 840 841 842
			break;
	}
	if (i < mp_irq_entries) {
		int apic;
843
		for(apic = 0; apic < nr_ioapics; apic++) {
844
			if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic)
845 846 847 848 849 850 851
				return apic;
		}
	}

	return -1;
}

852
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
L
Linus Torvalds 已提交
853 854 855 856 857
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
858
	if (irq < legacy_pic->nr_legacy_irqs) {
L
Linus Torvalds 已提交
859 860 861 862 863 864 865
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
866

867
#endif
L
Linus Torvalds 已提交
868

A
Alexey Starikovskiy 已提交
869 870 871 872 873 874
/* ISA interrupts are always polarity zero edge triggered,
 * when listed as conforming in the MP table. */

#define default_ISA_trigger(idx)	(0)
#define default_ISA_polarity(idx)	(0)

L
Linus Torvalds 已提交
875 876 877 878 879
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

880
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].srcbusirq))
A
Alexey Starikovskiy 已提交
881
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
882 883 884 885 886 887 888 889 890 891 892

/* PCI interrupts are always polarity one level triggered,
 * when listed as conforming in the MP table. */

#define default_PCI_trigger(idx)	(1)
#define default_PCI_polarity(idx)	(1)

/* MCA interrupts are always polarity zero level triggered,
 * when listed as conforming in the MP table. */

#define default_MCA_trigger(idx)	(1)
A
Alexey Starikovskiy 已提交
893
#define default_MCA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
894

895
static int MPBIOS_polarity(int idx)
L
Linus Torvalds 已提交
896
{
897
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
898 899 900 901 902
	int polarity;

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
903
	switch (mp_irqs[idx].irqflag & 3)
904
	{
905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932
		case 0: /* conforms, ie. bus-type dependent polarity */
			if (test_bit(bus, mp_bus_not_pci))
				polarity = default_ISA_polarity(idx);
			else
				polarity = default_PCI_polarity(idx);
			break;
		case 1: /* high active */
		{
			polarity = 0;
			break;
		}
		case 2: /* reserved */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
		case 3: /* low active */
		{
			polarity = 1;
			break;
		}
		default: /* invalid */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
L
Linus Torvalds 已提交
933 934 935 936 937 938
	}
	return polarity;
}

static int MPBIOS_trigger(int idx)
{
939
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
940 941 942 943 944
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
945
	switch ((mp_irqs[idx].irqflag>>2) & 3)
L
Linus Torvalds 已提交
946
	{
947 948 949 950 951
		case 0: /* conforms, ie. bus-type dependent */
			if (test_bit(bus, mp_bus_not_pci))
				trigger = default_ISA_trigger(idx);
			else
				trigger = default_PCI_trigger(idx);
952
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981
			switch (mp_bus_id_to_type[bus]) {
				case MP_BUS_ISA: /* ISA pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_EISA: /* EISA pin */
				{
					trigger = default_EISA_trigger(idx);
					break;
				}
				case MP_BUS_PCI: /* PCI pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_MCA: /* MCA pin */
				{
					trigger = default_MCA_trigger(idx);
					break;
				}
				default:
				{
					printk(KERN_WARNING "broken BIOS!!\n");
					trigger = 1;
					break;
				}
			}
#endif
L
Linus Torvalds 已提交
982
			break;
983
		case 1: /* edge */
L
Linus Torvalds 已提交
984
		{
985
			trigger = 0;
L
Linus Torvalds 已提交
986 987
			break;
		}
988
		case 2: /* reserved */
L
Linus Torvalds 已提交
989
		{
990 991
			printk(KERN_WARNING "broken BIOS!!\n");
			trigger = 1;
L
Linus Torvalds 已提交
992 993
			break;
		}
994
		case 3: /* level */
L
Linus Torvalds 已提交
995
		{
996
			trigger = 1;
L
Linus Torvalds 已提交
997 998
			break;
		}
999
		default: /* invalid */
L
Linus Torvalds 已提交
1000 1001
		{
			printk(KERN_WARNING "broken BIOS!!\n");
1002
			trigger = 0;
L
Linus Torvalds 已提交
1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018
			break;
		}
	}
	return trigger;
}

static inline int irq_polarity(int idx)
{
	return MPBIOS_polarity(idx);
}

static inline int irq_trigger(int idx)
{
	return MPBIOS_trigger(idx);
}

Y
Yinghai Lu 已提交
1019
int (*ioapic_renumber_irq)(int ioapic, int irq);
L
Linus Torvalds 已提交
1020 1021
static int pin_2_irq(int idx, int apic, int pin)
{
1022
	int irq;
1023
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
1024 1025 1026 1027

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
1028
	if (mp_irqs[idx].dstirq != pin)
L
Linus Torvalds 已提交
1029 1030
		printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");

1031
	if (test_bit(bus, mp_bus_not_pci)) {
1032
		irq = mp_irqs[idx].srcbusirq;
1033
	} else {
1034
		u32 gsi = mp_gsi_routing[apic].gsi_base + pin;
T
Thomas Gleixner 已提交
1035
		/*
1036 1037
                 * For MPS mode, so far only needed by ES7000 platform
                 */
T
Thomas Gleixner 已提交
1038
		if (ioapic_renumber_irq)
1039 1040
			gsi = ioapic_renumber_irq(apic, gsi);
		irq = gsi;
L
Linus Torvalds 已提交
1041 1042
	}

1043
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059
	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
				irq = pirq_entries[pin-16];
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
			}
		}
	}
1060 1061
#endif

L
Linus Torvalds 已提交
1062 1063 1064
	return irq;
}

1065 1066 1067 1068 1069
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
1070
				struct io_apic_irq_attr *irq_attr)
1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099
{
	int apic, i, best_guess = -1;

	apic_printk(APIC_DEBUG,
		    "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
		    bus, slot, pin);
	if (test_bit(bus, mp_bus_not_pci)) {
		apic_printk(APIC_VERBOSE,
			    "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
		return -1;
	}
	for (i = 0; i < mp_irq_entries; i++) {
		int lbus = mp_irqs[i].srcbus;

		for (apic = 0; apic < nr_ioapics; apic++)
			if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic ||
			    mp_irqs[i].dstapic == MP_APIC_ALL)
				break;

		if (!test_bit(lbus, mp_bus_not_pci) &&
		    !mp_irqs[i].irqtype &&
		    (bus == lbus) &&
		    (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
			int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);

			if (!(apic || IO_APIC_IRQ(irq)))
				continue;

			if (pin == (mp_irqs[i].srcbusirq & 3)) {
1100 1101 1102 1103
				set_io_apic_irq_attr(irq_attr, apic,
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1104 1105 1106 1107 1108 1109 1110
				return irq;
			}
			/*
			 * Use the first all-but-pin matching entry as a
			 * best-guess fuzzy result for broken mptables.
			 */
			if (best_guess < 0) {
1111 1112 1113 1114
				set_io_apic_irq_attr(irq_attr, apic,
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1115 1116 1117 1118 1119 1120 1121 1122
				best_guess = irq;
			}
		}
	}
	return best_guess;
}
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);

1123 1124 1125 1126 1127
void lock_vector_lock(void)
{
	/* Used to the online set of cpus does not change
	 * during assign_irq_vector.
	 */
1128
	raw_spin_lock(&vector_lock);
1129
}
L
Linus Torvalds 已提交
1130

1131
void unlock_vector_lock(void)
L
Linus Torvalds 已提交
1132
{
1133
	raw_spin_unlock(&vector_lock);
1134
}
L
Linus Torvalds 已提交
1135

1136 1137
static int
__assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1138
{
1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149
	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
1150
	static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
1151
	static int current_offset = VECTOR_OFFSET_START % 8;
1152
	unsigned int old_vector;
1153 1154
	int cpu, err;
	cpumask_var_t tmp_mask;
1155

1156
	if (cfg->move_in_progress)
1157
		return -EBUSY;
1158

1159 1160
	if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
		return -ENOMEM;
1161

1162 1163
	old_vector = cfg->vector;
	if (old_vector) {
1164 1165 1166 1167
		cpumask_and(tmp_mask, mask, cpu_online_mask);
		cpumask_and(tmp_mask, cfg->domain, tmp_mask);
		if (!cpumask_empty(tmp_mask)) {
			free_cpumask_var(tmp_mask);
1168
			return 0;
1169
		}
1170
	}
1171

1172
	/* Only try and allocate irqs on cpus that are present */
1173 1174
	err = -ENOSPC;
	for_each_cpu_and(cpu, mask, cpu_online_mask) {
1175 1176
		int new_cpu;
		int vector, offset;
1177

1178
		apic->vector_allocation_domain(cpu, tmp_mask);
1179

1180 1181
		vector = current_vector;
		offset = current_offset;
1182
next:
1183 1184
		vector += 8;
		if (vector >= first_system_vector) {
1185
			/* If out of vectors on large boxen, must share them. */
1186
			offset = (offset + 1) % 8;
1187
			vector = FIRST_EXTERNAL_VECTOR + offset;
1188 1189 1190
		}
		if (unlikely(current_vector == vector))
			continue;
1191 1192

		if (test_bit(vector, used_vectors))
1193
			goto next;
1194

1195
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1196 1197 1198 1199 1200 1201 1202
			if (per_cpu(vector_irq, new_cpu)[vector] != -1)
				goto next;
		/* Found one! */
		current_vector = vector;
		current_offset = offset;
		if (old_vector) {
			cfg->move_in_progress = 1;
1203
			cpumask_copy(cfg->old_domain, cfg->domain);
1204
		}
1205
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1206 1207
			per_cpu(vector_irq, new_cpu)[vector] = irq;
		cfg->vector = vector;
1208 1209 1210
		cpumask_copy(cfg->domain, tmp_mask);
		err = 0;
		break;
1211
	}
1212 1213
	free_cpumask_var(tmp_mask);
	return err;
1214 1215
}

1216
int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1217 1218
{
	int err;
1219 1220
	unsigned long flags;

1221
	raw_spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
1222
	err = __assign_irq_vector(irq, cfg, mask);
1223
	raw_spin_unlock_irqrestore(&vector_lock, flags);
1224 1225 1226
	return err;
}

Y
Yinghai Lu 已提交
1227
static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
1228 1229 1230 1231 1232 1233
{
	int cpu, vector;

	BUG_ON(!cfg->vector);

	vector = cfg->vector;
1234
	for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
1235 1236 1237
		per_cpu(vector_irq, cpu)[vector] = -1;

	cfg->vector = 0;
1238
	cpumask_clear(cfg->domain);
1239 1240 1241

	if (likely(!cfg->move_in_progress))
		return;
1242
	for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
1243 1244 1245 1246 1247 1248 1249 1250 1251
		for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
								vector++) {
			if (per_cpu(vector_irq, cpu)[vector] != irq)
				continue;
			per_cpu(vector_irq, cpu)[vector] = -1;
			break;
		}
	}
	cfg->move_in_progress = 0;
1252 1253 1254 1255 1256 1257 1258
}

void __setup_vector_irq(int cpu)
{
	/* Initialize vector_irq on a new cpu */
	int irq, vector;
	struct irq_cfg *cfg;
1259
	struct irq_desc *desc;
1260

1261 1262 1263 1264 1265
	/*
	 * vector_lock will make sure that we don't run into irq vector
	 * assignments that might be happening on another cpu in parallel,
	 * while we setup our initial vector to irq mappings.
	 */
1266
	raw_spin_lock(&vector_lock);
1267
	/* Mark the inuse vectors */
1268 1269
	for_each_irq_desc(irq, desc) {
		cfg = desc->chip_data;
1270 1271 1272 1273 1274 1275 1276 1277

		/*
		 * If it is a legacy IRQ handled by the legacy PIC, this cpu
		 * will be part of the irq_cfg's domain.
		 */
		if (irq < legacy_pic->nr_legacy_irqs && !IO_APIC_IRQ(irq))
			cpumask_set_cpu(cpu, cfg->domain);

1278
		if (!cpumask_test_cpu(cpu, cfg->domain))
1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289
			continue;
		vector = cfg->vector;
		per_cpu(vector_irq, cpu)[vector] = irq;
	}
	/* Mark the free vectors */
	for (vector = 0; vector < NR_VECTORS; ++vector) {
		irq = per_cpu(vector_irq, cpu)[vector];
		if (irq < 0)
			continue;

		cfg = irq_cfg(irq);
1290
		if (!cpumask_test_cpu(cpu, cfg->domain))
1291
			per_cpu(vector_irq, cpu)[vector] = -1;
1292
	}
1293
	raw_spin_unlock(&vector_lock);
L
Linus Torvalds 已提交
1294
}
1295

1296
static struct irq_chip ioapic_chip;
1297
static struct irq_chip ir_ioapic_chip;
L
Linus Torvalds 已提交
1298

1299 1300 1301
#define IOAPIC_AUTO     -1
#define IOAPIC_EDGE     0
#define IOAPIC_LEVEL    1
L
Linus Torvalds 已提交
1302

1303
#ifdef CONFIG_X86_32
1304 1305
static inline int IO_APIC_irq_trigger(int irq)
{
T
Thomas Gleixner 已提交
1306
	int apic, idx, pin;
1307

T
Thomas Gleixner 已提交
1308 1309 1310 1311 1312 1313 1314 1315
	for (apic = 0; apic < nr_ioapics; apic++) {
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
			idx = find_irq_entry(apic, pin, mp_INT);
			if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
				return irq_trigger(idx);
		}
	}
	/*
1316 1317
         * nonexistent IRQs are edge default
         */
T
Thomas Gleixner 已提交
1318
	return 0;
1319
}
1320 1321 1322
#else
static inline int IO_APIC_irq_trigger(int irq)
{
1323
	return 1;
1324 1325
}
#endif
1326

Y
Yinghai Lu 已提交
1327
static void ioapic_register_intr(int irq, struct irq_desc *desc, unsigned long trigger)
L
Linus Torvalds 已提交
1328
{
Y
Yinghai Lu 已提交
1329

1330
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1331
	    trigger == IOAPIC_LEVEL)
1332
		desc->status |= IRQ_LEVEL;
1333 1334 1335
	else
		desc->status &= ~IRQ_LEVEL;

1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346
	if (irq_remapped(irq)) {
		desc->status |= IRQ_MOVE_PCNTXT;
		if (trigger)
			set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
						      handle_fasteoi_irq,
						     "fasteoi");
		else
			set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
						      handle_edge_irq, "edge");
		return;
	}
1347

1348 1349
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
	    trigger == IOAPIC_LEVEL)
1350
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
1351 1352
					      handle_fasteoi_irq,
					      "fasteoi");
1353
	else
1354
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
1355
					      handle_edge_irq, "edge");
L
Linus Torvalds 已提交
1356 1357
}

1358 1359 1360
int setup_ioapic_entry(int apic_id, int irq,
		       struct IO_APIC_route_entry *entry,
		       unsigned int destination, int trigger,
1361
		       int polarity, int vector, int pin)
L
Linus Torvalds 已提交
1362
{
1363 1364 1365 1366 1367
	/*
	 * add it to the IO-APIC irq-routing table:
	 */
	memset(entry,0,sizeof(*entry));

1368
	if (intr_remapping_enabled) {
I
Ingo Molnar 已提交
1369
		struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
1370 1371 1372 1373 1374 1375
		struct irte irte;
		struct IR_IO_APIC_route_entry *ir_entry =
			(struct IR_IO_APIC_route_entry *) entry;
		int index;

		if (!iommu)
I
Ingo Molnar 已提交
1376
			panic("No mapping iommu for ioapic %d\n", apic_id);
1377 1378 1379

		index = alloc_irte(iommu, irq, 1);
		if (index < 0)
I
Ingo Molnar 已提交
1380
			panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
1381 1382 1383 1384

		memset(&irte, 0, sizeof(irte));

		irte.present = 1;
1385
		irte.dst_mode = apic->irq_dest_mode;
1386 1387 1388 1389 1390 1391 1392 1393
		/*
		 * Trigger mode in the IRTE will always be edge, and the
		 * actual level or edge trigger will be setup in the IO-APIC
		 * RTE. This will help simplify level triggered irq migration.
		 * For more details, see the comments above explainig IO-APIC
		 * irq migration in the presence of interrupt-remapping.
		 */
		irte.trigger_mode = 0;
1394
		irte.dlvry_mode = apic->irq_delivery_mode;
1395 1396 1397
		irte.vector = vector;
		irte.dest_id = IRTE_DEST(destination);

1398 1399 1400
		/* Set source-id of interrupt request */
		set_ioapic_sid(&irte, apic_id);

1401 1402 1403 1404 1405 1406
		modify_irte(irq, &irte);

		ir_entry->index2 = (index >> 15) & 0x1;
		ir_entry->zero = 0;
		ir_entry->format = 1;
		ir_entry->index = (index & 0x7fff);
1407 1408 1409 1410 1411
		/*
		 * IO-APIC RTE will be configured with virtual vector.
		 * irq handler will do the explicit EOI to the io-apic.
		 */
		ir_entry->vector = pin;
1412
	} else {
1413 1414
		entry->delivery_mode = apic->irq_delivery_mode;
		entry->dest_mode = apic->irq_dest_mode;
1415
		entry->dest = destination;
1416
		entry->vector = vector;
1417
	}
1418

1419
	entry->mask = 0;				/* enable IRQ */
1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430
	entry->trigger = trigger;
	entry->polarity = polarity;

	/* Mask level triggered irqs.
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
	if (trigger)
		entry->mask = 1;
	return 0;
}

I
Ingo Molnar 已提交
1431
static void setup_IO_APIC_irq(int apic_id, int pin, unsigned int irq, struct irq_desc *desc,
1432
			      int trigger, int polarity)
1433 1434
{
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
1435
	struct IO_APIC_route_entry entry;
1436
	unsigned int dest;
1437 1438 1439 1440

	if (!IO_APIC_IRQ(irq))
		return;

Y
Yinghai Lu 已提交
1441
	cfg = desc->chip_data;
1442

1443 1444 1445 1446 1447
	/*
	 * For legacy irqs, cfg->domain starts with cpu 0 for legacy
	 * controllers like 8259. Now that IO-APIC can handle this irq, update
	 * the cfg->domain.
	 */
1448
	if (irq < legacy_pic->nr_legacy_irqs && cpumask_test_cpu(0, cfg->domain))
1449 1450
		apic->vector_allocation_domain(0, cfg->domain);

1451
	if (assign_irq_vector(irq, cfg, apic->target_cpus()))
1452 1453
		return;

1454
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
1455 1456 1457 1458

	apic_printk(APIC_VERBOSE,KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
		    "IRQ %d Mode:%i Active:%i)\n",
I
Ingo Molnar 已提交
1459
		    apic_id, mp_ioapics[apic_id].apicid, pin, cfg->vector,
1460 1461 1462
		    irq, trigger, polarity);


I
Ingo Molnar 已提交
1463
	if (setup_ioapic_entry(mp_ioapics[apic_id].apicid, irq, &entry,
1464
			       dest, trigger, polarity, cfg->vector, pin)) {
1465
		printk("Failed to setup ioapic entry for ioapic  %d, pin %d\n",
I
Ingo Molnar 已提交
1466
		       mp_ioapics[apic_id].apicid, pin);
Y
Yinghai Lu 已提交
1467
		__clear_irq_vector(irq, cfg);
1468 1469 1470
		return;
	}

Y
Yinghai Lu 已提交
1471
	ioapic_register_intr(irq, desc, trigger);
1472 1473
	if (irq < legacy_pic->nr_legacy_irqs)
		legacy_pic->chip->mask(irq);
1474

I
Ingo Molnar 已提交
1475
	ioapic_write_entry(apic_id, pin, entry);
1476 1477
}

1478 1479 1480 1481
static struct {
	DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
} mp_ioapic_routing[MAX_IO_APICS];

1482 1483
static void __init setup_IO_APIC_irqs(void)
{
E
Eric W. Biederman 已提交
1484
	int apic_id, pin, idx, irq;
1485
	int notcon = 0;
1486
	struct irq_desc *desc;
Y
Yinghai Lu 已提交
1487
	struct irq_cfg *cfg;
1488
	int node = cpu_to_node(boot_cpu_id);
L
Linus Torvalds 已提交
1489 1490 1491

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

E
Eric W. Biederman 已提交
1492
	for (apic_id = 0; apic_id < nr_ioapics; apic_id++)
1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510
	for (pin = 0; pin < nr_ioapic_registers[apic_id]; pin++) {
		idx = find_irq_entry(apic_id, pin, mp_INT);
		if (idx == -1) {
			if (!notcon) {
				notcon = 1;
				apic_printk(APIC_VERBOSE,
					KERN_DEBUG " %d-%d",
					mp_ioapics[apic_id].apicid, pin);
			} else
				apic_printk(APIC_VERBOSE, " %d-%d",
					mp_ioapics[apic_id].apicid, pin);
			continue;
		}
		if (notcon) {
			apic_printk(APIC_VERBOSE,
				" (apicid-pin) not connected\n");
			notcon = 0;
		}
1511

1512
		irq = pin_2_irq(idx, apic_id, pin);
1513

E
Eric W. Biederman 已提交
1514 1515 1516
		if ((apic_id > 0) && (irq > 16))
			continue;

1517 1518 1519 1520 1521 1522 1523
		/*
		 * Skip the timer IRQ if there's a quirk handler
		 * installed and if it returns 1:
		 */
		if (apic->multi_timer_check &&
				apic->multi_timer_check(apic_id, irq))
			continue;
1524

1525 1526 1527 1528
		desc = irq_to_desc_alloc_node(irq, node);
		if (!desc) {
			printk(KERN_INFO "can not get irq_desc for %d\n", irq);
			continue;
1529
		}
1530 1531
		cfg = desc->chip_data;
		add_pin_to_irq_node(cfg, node, apic_id, pin);
1532 1533 1534 1535
		/*
		 * don't mark it in pin_programmed, so later acpi could
		 * set it correctly when irq < 16
		 */
1536 1537
		setup_IO_APIC_irq(apic_id, pin, irq, desc,
				irq_trigger(idx), irq_polarity(idx));
L
Linus Torvalds 已提交
1538 1539
	}

1540 1541
	if (notcon)
		apic_printk(APIC_VERBOSE,
1542
			" (apicid-pin) not connected\n");
L
Linus Torvalds 已提交
1543 1544
}

Y
Yinghai Lu 已提交
1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594
/*
 * for the gsit that is not in first ioapic
 * but could not use acpi_register_gsi()
 * like some special sci in IBM x3330
 */
void setup_IO_APIC_irq_extra(u32 gsi)
{
	int apic_id = 0, pin, idx, irq;
	int node = cpu_to_node(boot_cpu_id);
	struct irq_desc *desc;
	struct irq_cfg *cfg;

	/*
	 * Convert 'gsi' to 'ioapic.pin'.
	 */
	apic_id = mp_find_ioapic(gsi);
	if (apic_id < 0)
		return;

	pin = mp_find_ioapic_pin(apic_id, gsi);
	idx = find_irq_entry(apic_id, pin, mp_INT);
	if (idx == -1)
		return;

	irq = pin_2_irq(idx, apic_id, pin);
#ifdef CONFIG_SPARSE_IRQ
	desc = irq_to_desc(irq);
	if (desc)
		return;
#endif
	desc = irq_to_desc_alloc_node(irq, node);
	if (!desc) {
		printk(KERN_INFO "can not get irq_desc for %d\n", irq);
		return;
	}

	cfg = desc->chip_data;
	add_pin_to_irq_node(cfg, node, apic_id, pin);

	if (test_bit(pin, mp_ioapic_routing[apic_id].pin_programmed)) {
		pr_debug("Pin %d-%d already programmed\n",
			 mp_ioapics[apic_id].apicid, pin);
		return;
	}
	set_bit(pin, mp_ioapic_routing[apic_id].pin_programmed);

	setup_IO_APIC_irq(apic_id, pin, irq, desc,
			irq_trigger(idx), irq_polarity(idx));
}

L
Linus Torvalds 已提交
1595
/*
1596
 * Set up the timer pin, possibly with the 8259A-master behind.
L
Linus Torvalds 已提交
1597
 */
I
Ingo Molnar 已提交
1598
static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
1599
					int vector)
L
Linus Torvalds 已提交
1600 1601 1602
{
	struct IO_APIC_route_entry entry;

1603 1604 1605
	if (intr_remapping_enabled)
		return;

1606
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1607 1608 1609 1610 1611

	/*
	 * We use logical delivery to get the timer IRQ
	 * to the first CPU.
	 */
1612
	entry.dest_mode = apic->irq_dest_mode;
Y
Yinghai Lu 已提交
1613
	entry.mask = 0;			/* don't mask IRQ for edge */
1614
	entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
1615
	entry.delivery_mode = apic->irq_delivery_mode;
L
Linus Torvalds 已提交
1616 1617 1618 1619 1620 1621
	entry.polarity = 0;
	entry.trigger = 0;
	entry.vector = vector;

	/*
	 * The timer IRQ doesn't have to know that behind the
1622
	 * scene we may have a 8259A-master in AEOI mode ...
L
Linus Torvalds 已提交
1623
	 */
1624
	set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
L
Linus Torvalds 已提交
1625 1626 1627 1628

	/*
	 * Add it to the IO-APIC irq-routing table:
	 */
I
Ingo Molnar 已提交
1629
	ioapic_write_entry(apic_id, pin, entry);
L
Linus Torvalds 已提交
1630 1631
}

1632 1633

__apicdebuginit(void) print_IO_APIC(void)
L
Linus Torvalds 已提交
1634 1635 1636 1637 1638 1639 1640
{
	int apic, i;
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;
1641
	struct irq_cfg *cfg;
1642
	struct irq_desc *desc;
1643
	unsigned int irq;
L
Linus Torvalds 已提交
1644

1645
	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
L
Linus Torvalds 已提交
1646 1647
	for (i = 0; i < nr_ioapics; i++)
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1648
		       mp_ioapics[i].apicid, nr_ioapic_registers[i]);
L
Linus Torvalds 已提交
1649 1650 1651 1652 1653 1654 1655 1656 1657

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

	for (apic = 0; apic < nr_ioapics; apic++) {

1658
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1659 1660 1661 1662
	reg_00.raw = io_apic_read(apic, 0);
	reg_01.raw = io_apic_read(apic, 1);
	if (reg_01.bits.version >= 0x10)
		reg_02.raw = io_apic_read(apic, 2);
T
Thomas Gleixner 已提交
1663 1664
	if (reg_01.bits.version >= 0x20)
		reg_03.raw = io_apic_read(apic, 3);
1665
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1666

1667
	printk("\n");
1668
	printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].apicid);
L
Linus Torvalds 已提交
1669 1670 1671 1672 1673
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

1674
	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
L
Linus Torvalds 已提交
1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702
	printk(KERN_DEBUG ".......     : max redirection entries: %04X\n", reg_01.bits.entries);

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
	printk(KERN_DEBUG ".......     : IO APIC version: %04X\n", reg_01.bits.version);

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");

1703
	printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
1704
			  " Stat Dmod Deli Vect:\n");
L
Linus Torvalds 已提交
1705 1706 1707 1708

	for (i = 0; i <= reg_01.bits.entries; i++) {
		struct IO_APIC_route_entry entry;

1709
		entry = ioapic_read_entry(apic, i);
L
Linus Torvalds 已提交
1710

1711 1712 1713 1714
		printk(KERN_DEBUG " %02x %03X ",
			i,
			entry.dest
		);
L
Linus Torvalds 已提交
1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728

		printk("%1d    %1d    %1d   %1d   %1d    %1d    %1d    %02X\n",
			entry.mask,
			entry.trigger,
			entry.irr,
			entry.polarity,
			entry.delivery_status,
			entry.dest_mode,
			entry.delivery_mode,
			entry.vector
		);
	}
	}
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
1729 1730 1731 1732 1733
	for_each_irq_desc(irq, desc) {
		struct irq_pin_list *entry;

		cfg = desc->chip_data;
		entry = cfg->irq_2_pin;
1734
		if (!entry)
L
Linus Torvalds 已提交
1735
			continue;
1736
		printk(KERN_DEBUG "IRQ%d ", irq);
1737
		for_each_irq_pin(entry, cfg->irq_2_pin)
L
Linus Torvalds 已提交
1738 1739 1740 1741 1742 1743 1744 1745 1746
			printk("-> %d:%d", entry->apic, entry->pin);
		printk("\n");
	}

	printk(KERN_INFO ".................................... done.\n");

	return;
}

1747
__apicdebuginit(void) print_APIC_field(int base)
L
Linus Torvalds 已提交
1748
{
1749
	int i;
L
Linus Torvalds 已提交
1750

1751 1752 1753 1754 1755 1756
	printk(KERN_DEBUG);

	for (i = 0; i < 8; i++)
		printk(KERN_CONT "%08x", apic_read(base + i*0x10));

	printk(KERN_CONT "\n");
L
Linus Torvalds 已提交
1757 1758
}

1759
__apicdebuginit(void) print_local_APIC(void *dummy)
L
Linus Torvalds 已提交
1760
{
1761
	unsigned int i, v, ver, maxlvt;
1762
	u64 icr;
L
Linus Torvalds 已提交
1763

1764
	printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
L
Linus Torvalds 已提交
1765
		smp_processor_id(), hard_smp_processor_id());
1766
	v = apic_read(APIC_ID);
1767
	printk(KERN_INFO "... APIC ID:      %08x (%01x)\n", v, read_apic_id());
L
Linus Torvalds 已提交
1768 1769 1770
	v = apic_read(APIC_LVR);
	printk(KERN_INFO "... APIC VERSION: %08x\n", v);
	ver = GET_APIC_VERSION(v);
1771
	maxlvt = lapic_get_maxlvt();
L
Linus Torvalds 已提交
1772 1773 1774 1775

	v = apic_read(APIC_TASKPRI);
	printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);

1776
	if (APIC_INTEGRATED(ver)) {                     /* !82489DX */
1777 1778 1779 1780 1781
		if (!APIC_XAPIC(ver)) {
			v = apic_read(APIC_ARBPRI);
			printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
			       v & APIC_ARBPRI_MASK);
		}
L
Linus Torvalds 已提交
1782 1783 1784 1785
		v = apic_read(APIC_PROCPRI);
		printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
	}

1786 1787 1788 1789 1790 1791 1792 1793 1794
	/*
	 * Remote read supported only in the 82489DX and local APIC for
	 * Pentium processors.
	 */
	if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
		v = apic_read(APIC_RRR);
		printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
	}

L
Linus Torvalds 已提交
1795 1796
	v = apic_read(APIC_LDR);
	printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1797 1798 1799 1800
	if (!x2apic_enabled()) {
		v = apic_read(APIC_DFR);
		printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
	}
L
Linus Torvalds 已提交
1801 1802 1803 1804
	v = apic_read(APIC_SPIV);
	printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);

	printk(KERN_DEBUG "... APIC ISR field:\n");
1805
	print_APIC_field(APIC_ISR);
L
Linus Torvalds 已提交
1806
	printk(KERN_DEBUG "... APIC TMR field:\n");
1807
	print_APIC_field(APIC_TMR);
L
Linus Torvalds 已提交
1808
	printk(KERN_DEBUG "... APIC IRR field:\n");
1809
	print_APIC_field(APIC_IRR);
L
Linus Torvalds 已提交
1810

1811 1812
	if (APIC_INTEGRATED(ver)) {             /* !82489DX */
		if (maxlvt > 3)         /* Due to the Pentium erratum 3AP. */
L
Linus Torvalds 已提交
1813
			apic_write(APIC_ESR, 0);
1814

L
Linus Torvalds 已提交
1815 1816 1817 1818
		v = apic_read(APIC_ESR);
		printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
	}

1819
	icr = apic_icr_read();
1820 1821
	printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
	printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
L
Linus Torvalds 已提交
1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845

	v = apic_read(APIC_LVTT);
	printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);

	if (maxlvt > 3) {                       /* PC is LVT#4. */
		v = apic_read(APIC_LVTPC);
		printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
	}
	v = apic_read(APIC_LVT0);
	printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
	v = apic_read(APIC_LVT1);
	printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);

	if (maxlvt > 2) {			/* ERR is LVT#3. */
		v = apic_read(APIC_LVTERR);
		printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
	}

	v = apic_read(APIC_TMICT);
	printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
	v = apic_read(APIC_TMCCT);
	printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
	v = apic_read(APIC_TDCR);
	printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857

	if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
		v = apic_read(APIC_EFEAT);
		maxlvt = (v >> 16) & 0xff;
		printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
		v = apic_read(APIC_ECTRL);
		printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
		for (i = 0; i < maxlvt; i++) {
			v = apic_read(APIC_EILVTn(i));
			printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
		}
	}
L
Linus Torvalds 已提交
1858 1859 1860
	printk("\n");
}

1861
__apicdebuginit(void) print_local_APICs(int maxcpu)
L
Linus Torvalds 已提交
1862
{
1863 1864
	int cpu;

1865 1866 1867
	if (!maxcpu)
		return;

1868
	preempt_disable();
1869 1870 1871
	for_each_online_cpu(cpu) {
		if (cpu >= maxcpu)
			break;
1872
		smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1873
	}
1874
	preempt_enable();
L
Linus Torvalds 已提交
1875 1876
}

1877
__apicdebuginit(void) print_PIC(void)
L
Linus Torvalds 已提交
1878 1879 1880 1881
{
	unsigned int v;
	unsigned long flags;

1882
	if (!legacy_pic->nr_legacy_irqs)
L
Linus Torvalds 已提交
1883 1884 1885 1886
		return;

	printk(KERN_DEBUG "\nprinting PIC contents\n");

1887
	raw_spin_lock_irqsave(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1888 1889 1890 1891 1892 1893 1894

	v = inb(0xa1) << 8 | inb(0x21);
	printk(KERN_DEBUG "... PIC  IMR: %04x\n", v);

	v = inb(0xa0) << 8 | inb(0x20);
	printk(KERN_DEBUG "... PIC  IRR: %04x\n", v);

1895 1896
	outb(0x0b,0xa0);
	outb(0x0b,0x20);
L
Linus Torvalds 已提交
1897
	v = inb(0xa0) << 8 | inb(0x20);
1898 1899
	outb(0x0a,0xa0);
	outb(0x0a,0x20);
L
Linus Torvalds 已提交
1900

1901
	raw_spin_unlock_irqrestore(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1902 1903 1904 1905 1906 1907 1908

	printk(KERN_DEBUG "... PIC  ISR: %04x\n", v);

	v = inb(0x4d1) << 8 | inb(0x4d0);
	printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
}

1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926
static int __initdata show_lapic = 1;
static __init int setup_show_lapic(char *arg)
{
	int num = -1;

	if (strcmp(arg, "all") == 0) {
		show_lapic = CONFIG_NR_CPUS;
	} else {
		get_option(&arg, &num);
		if (num >= 0)
			show_lapic = num;
	}

	return 1;
}
__setup("show_lapic=", setup_show_lapic);

__apicdebuginit(int) print_ICs(void)
1927
{
1928 1929 1930
	if (apic_verbosity == APIC_QUIET)
		return 0;

1931
	print_PIC();
1932 1933

	/* don't print out if apic is not there */
1934
	if (!cpu_has_apic && !apic_from_smp_config())
1935 1936
		return 0;

1937
	print_local_APICs(show_lapic);
1938 1939 1940 1941 1942
	print_IO_APIC();

	return 0;
}

1943
fs_initcall(print_ICs);
1944

L
Linus Torvalds 已提交
1945

Y
Yinghai Lu 已提交
1946 1947 1948
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

1949
void __init enable_IO_APIC(void)
L
Linus Torvalds 已提交
1950
{
1951
	int i8259_apic, i8259_pin;
1952
	int apic;
1953

1954
	if (!legacy_pic->nr_legacy_irqs)
1955 1956
		return;

1957
	for(apic = 0; apic < nr_ioapics; apic++) {
1958 1959
		int pin;
		/* See if any of the pins is in ExtINT mode */
1960
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1961
			struct IO_APIC_route_entry entry;
1962
			entry = ioapic_read_entry(apic, pin);
1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992

			/* If the interrupt line is enabled and in ExtInt mode
			 * I have found the pin where the i8259 is connected.
			 */
			if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
				ioapic_i8259.apic = apic;
				ioapic_i8259.pin  = pin;
				goto found_i8259;
			}
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
	/*
	 * Clear the IO-APIC before rebooting:
	 */
	clear_IO_APIC();

2011
	if (!legacy_pic->nr_legacy_irqs)
2012 2013
		return;

2014
	/*
2015
	 * If the i8259 is routed through an IOAPIC
2016
	 * Put that IOAPIC in virtual wire mode
2017
	 * so legacy interrupts can be delivered.
2018 2019 2020 2021 2022
	 *
	 * With interrupt-remapping, for now we will use virtual wire A mode,
	 * as virtual wire B is little complex (need to configure both
	 * IOAPIC RTE aswell as interrupt-remapping table entry).
	 * As this gets called during crash dump, keep this simple for now.
2023
	 */
2024
	if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
2025 2026 2027 2028 2029 2030 2031 2032 2033
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
		entry.mask            = 0; /* Enabled */
		entry.trigger         = 0; /* Edge */
		entry.irr             = 0;
		entry.polarity        = 0; /* High */
		entry.delivery_status = 0;
		entry.dest_mode       = 0; /* Physical */
2034
		entry.delivery_mode   = dest_ExtINT; /* ExtInt */
2035
		entry.vector          = 0;
2036
		entry.dest            = read_apic_id();
2037 2038 2039 2040

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
2041
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
2042
	}
2043

2044 2045 2046
	/*
	 * Use virtual wire A mode when interrupt remapping is enabled.
	 */
2047
	if (cpu_has_apic || apic_from_smp_config())
2048 2049
		disconnect_bsp_APIC(!intr_remapping_enabled &&
				ioapic_i8259.pin != -1);
L
Linus Torvalds 已提交
2050 2051
}

2052
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
2053 2054 2055 2056 2057 2058 2059
/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */

2060
void __init setup_ioapic_ids_from_mpc(void)
L
Linus Torvalds 已提交
2061 2062 2063
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
I
Ingo Molnar 已提交
2064
	int apic_id;
L
Linus Torvalds 已提交
2065 2066 2067 2068
	int i;
	unsigned char old_id;
	unsigned long flags;

2069
	if (acpi_ioapic)
2070
		return;
2071 2072 2073 2074
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
2075 2076
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
2077
		return;
L
Linus Torvalds 已提交
2078 2079 2080 2081
	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
2082
	apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
L
Linus Torvalds 已提交
2083 2084 2085 2086

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
I
Ingo Molnar 已提交
2087
	for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
L
Linus Torvalds 已提交
2088 2089

		/* Read the register 0 value */
2090
		raw_spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2091
		reg_00.raw = io_apic_read(apic_id, 0);
2092
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2093

I
Ingo Molnar 已提交
2094
		old_id = mp_ioapics[apic_id].apicid;
L
Linus Torvalds 已提交
2095

I
Ingo Molnar 已提交
2096
		if (mp_ioapics[apic_id].apicid >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
2097
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
I
Ingo Molnar 已提交
2098
				apic_id, mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2099 2100
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
I
Ingo Molnar 已提交
2101
			mp_ioapics[apic_id].apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
2102 2103 2104 2105 2106 2107 2108
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
2109
		if (apic->check_apicid_used(&phys_id_present_map,
I
Ingo Molnar 已提交
2110
					mp_ioapics[apic_id].apicid)) {
L
Linus Torvalds 已提交
2111
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
I
Ingo Molnar 已提交
2112
				apic_id, mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2113 2114 2115 2116 2117 2118 2119 2120
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
I
Ingo Molnar 已提交
2121
			mp_ioapics[apic_id].apicid = i;
L
Linus Torvalds 已提交
2122 2123
		} else {
			physid_mask_t tmp;
2124
			apic->apicid_to_cpu_present(mp_ioapics[apic_id].apicid, &tmp);
L
Linus Torvalds 已提交
2125 2126
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
I
Ingo Molnar 已提交
2127
					mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2128 2129 2130 2131 2132 2133 2134 2135
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}


		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
I
Ingo Molnar 已提交
2136
		if (old_id != mp_ioapics[apic_id].apicid)
L
Linus Torvalds 已提交
2137
			for (i = 0; i < mp_irq_entries; i++)
2138 2139
				if (mp_irqs[i].dstapic == old_id)
					mp_irqs[i].dstapic
I
Ingo Molnar 已提交
2140
						= mp_ioapics[apic_id].apicid;
L
Linus Torvalds 已提交
2141 2142 2143 2144

		/*
		 * Read the right value from the MPC table and
		 * write it into the ID register.
2145
		 */
L
Linus Torvalds 已提交
2146 2147
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
I
Ingo Molnar 已提交
2148
			mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2149

I
Ingo Molnar 已提交
2150
		reg_00.bits.ID = mp_ioapics[apic_id].apicid;
2151
		raw_spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2152
		io_apic_write(apic_id, 0, reg_00.raw);
2153
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2154 2155 2156 2157

		/*
		 * Sanity check
		 */
2158
		raw_spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2159
		reg_00.raw = io_apic_read(apic_id, 0);
2160
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2161
		if (reg_00.bits.ID != mp_ioapics[apic_id].apicid)
L
Linus Torvalds 已提交
2162 2163 2164 2165 2166
			printk("could not set ID!\n");
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}
2167
#endif
L
Linus Torvalds 已提交
2168

2169
int no_timer_check __initdata;
2170 2171 2172 2173 2174 2175 2176 2177

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
2178 2179 2180 2181 2182 2183 2184 2185
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
2186
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
2187 2188
{
	unsigned long t1 = jiffies;
2189
	unsigned long flags;
L
Linus Torvalds 已提交
2190

2191 2192 2193
	if (no_timer_check)
		return 1;

2194
	local_save_flags(flags);
L
Linus Torvalds 已提交
2195 2196 2197
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
2198
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2199 2200 2201 2202 2203 2204 2205 2206

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
2207 2208

	/* jiffies wrap? */
2209
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235
		return 1;
	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
 */
2236

2237
static unsigned int startup_ioapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2238 2239 2240
{
	int was_pending = 0;
	unsigned long flags;
2241
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
2242

2243
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2244 2245 2246
	if (irq < legacy_pic->nr_legacy_irqs) {
		legacy_pic->chip->mask(irq);
		if (legacy_pic->irq_pending(irq))
L
Linus Torvalds 已提交
2247 2248
			was_pending = 1;
	}
2249
	cfg = irq_cfg(irq);
Y
Yinghai Lu 已提交
2250
	__unmask_IO_APIC_irq(cfg);
2251
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2252 2253 2254 2255

	return was_pending;
}

2256
static int ioapic_retrigger_irq(unsigned int irq)
L
Linus Torvalds 已提交
2257
{
2258 2259 2260 2261

	struct irq_cfg *cfg = irq_cfg(irq);
	unsigned long flags;

2262
	raw_spin_lock_irqsave(&vector_lock, flags);
2263
	apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
2264
	raw_spin_unlock_irqrestore(&vector_lock, flags);
2265 2266 2267

	return 1;
}
2268

2269 2270 2271 2272 2273 2274 2275 2276
/*
 * Level and edge triggered IO-APIC interrupts need different handling,
 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
 * handled with the level-triggered descriptor, but that one has slightly
 * more overhead. Level-triggered interrupts cannot be handled with the
 * edge-triggered handler, without risking IRQ storms and other ugly
 * races.
 */
2277

2278
#ifdef CONFIG_SMP
2279
void send_cleanup_vector(struct irq_cfg *cfg)
2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294
{
	cpumask_var_t cleanup_mask;

	if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
		unsigned int i;
		for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
			apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
	} else {
		cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
		apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
		free_cpumask_var(cleanup_mask);
	}
	cfg->move_in_progress = 0;
}

2295
static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
2296 2297 2298 2299 2300
{
	int apic, pin;
	struct irq_pin_list *entry;
	u8 vector = cfg->vector;

2301
	for_each_irq_pin(entry, cfg->irq_2_pin) {
2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320
		unsigned int reg;

		apic = entry->apic;
		pin = entry->pin;
		/*
		 * With interrupt-remapping, destination information comes
		 * from interrupt-remapping table entry.
		 */
		if (!irq_remapped(irq))
			io_apic_write(apic, 0x11 + pin*2, dest);
		reg = io_apic_read(apic, 0x10 + pin*2);
		reg &= ~IO_APIC_REDIR_VECTOR_MASK;
		reg |= vector;
		io_apic_modify(apic, 0x10 + pin*2, reg);
	}
}

/*
 * Either sets desc->affinity to a valid value, and returns
2321
 * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
2322 2323
 * leaves desc->affinity untouched.
 */
2324
unsigned int
2325 2326
set_desc_affinity(struct irq_desc *desc, const struct cpumask *mask,
		  unsigned int *dest_id)
2327 2328 2329 2330 2331
{
	struct irq_cfg *cfg;
	unsigned int irq;

	if (!cpumask_intersects(mask, cpu_online_mask))
2332
		return -1;
2333 2334 2335 2336

	irq = desc->irq;
	cfg = desc->chip_data;
	if (assign_irq_vector(irq, cfg, mask))
2337
		return -1;
2338 2339 2340

	cpumask_copy(desc->affinity, mask);

2341 2342
	*dest_id = apic->cpu_mask_to_apicid_and(desc->affinity, cfg->domain);
	return 0;
2343 2344
}

2345
static int
2346 2347 2348 2349 2350 2351
set_ioapic_affinity_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
{
	struct irq_cfg *cfg;
	unsigned long flags;
	unsigned int dest;
	unsigned int irq;
2352
	int ret = -1;
2353 2354 2355 2356

	irq = desc->irq;
	cfg = desc->chip_data;

2357
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2358 2359
	ret = set_desc_affinity(desc, mask, &dest);
	if (!ret) {
2360 2361 2362 2363
		/* Only the high 8 bits are valid. */
		dest = SET_APIC_LOGICAL_ID(dest);
		__target_IO_APIC_irq(irq, dest, cfg);
	}
2364
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2365 2366

	return ret;
2367 2368
}

2369
static int
2370 2371 2372 2373 2374 2375
set_ioapic_affinity_irq(unsigned int irq, const struct cpumask *mask)
{
	struct irq_desc *desc;

	desc = irq_to_desc(irq);

2376
	return set_ioapic_affinity_irq_desc(desc, mask);
2377
}
2378

2379
#ifdef CONFIG_INTR_REMAP
2380

2381 2382 2383
/*
 * Migrate the IO-APIC irq in the presence of intr-remapping.
 *
2384 2385
 * For both level and edge triggered, irq migration is a simple atomic
 * update(of vector and cpu destination) of IRTE and flush the hardware cache.
2386
 *
2387 2388 2389 2390
 * For level triggered, we eliminate the io-apic RTE modification (with the
 * updated vector information), by using a virtual vector (io-apic pin number).
 * Real vector that is used for interrupting cpu will be coming from
 * the interrupt-remapping table entry.
2391
 */
2392
static int
2393
migrate_ioapic_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
2394
{
2395 2396 2397
	struct irq_cfg *cfg;
	struct irte irte;
	unsigned int dest;
Y
Yinghai Lu 已提交
2398
	unsigned int irq;
2399
	int ret = -1;
2400

2401
	if (!cpumask_intersects(mask, cpu_online_mask))
2402
		return ret;
2403

Y
Yinghai Lu 已提交
2404
	irq = desc->irq;
2405
	if (get_irte(irq, &irte))
2406
		return ret;
2407

Y
Yinghai Lu 已提交
2408 2409
	cfg = desc->chip_data;
	if (assign_irq_vector(irq, cfg, mask))
2410
		return ret;
2411

2412
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
2413 2414 2415 2416 2417 2418 2419 2420 2421

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * Modified the IRTE and flushes the Interrupt entry cache.
	 */
	modify_irte(irq, &irte);

2422 2423
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
2424

2425
	cpumask_copy(desc->affinity, mask);
2426 2427

	return 0;
2428 2429 2430 2431 2432
}

/*
 * Migrates the IRQ destination in the process context.
 */
2433
static int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
R
Rusty Russell 已提交
2434
					    const struct cpumask *mask)
2435
{
2436
	return migrate_ioapic_irq_desc(desc, mask);
Y
Yinghai Lu 已提交
2437
}
2438
static int set_ir_ioapic_affinity_irq(unsigned int irq,
R
Rusty Russell 已提交
2439
				       const struct cpumask *mask)
Y
Yinghai Lu 已提交
2440 2441 2442
{
	struct irq_desc *desc = irq_to_desc(irq);

2443
	return set_ir_ioapic_affinity_irq_desc(desc, mask);
2444
}
2445
#else
2446
static inline int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
2447 2448
						   const struct cpumask *mask)
{
2449
	return 0;
2450
}
2451 2452 2453 2454 2455
#endif

asmlinkage void smp_irq_move_cleanup_interrupt(void)
{
	unsigned vector, me;
2456

2457 2458 2459 2460 2461 2462 2463
	ack_APIC_irq();
	exit_idle();
	irq_enter();

	me = smp_processor_id();
	for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
		unsigned int irq;
2464
		unsigned int irr;
2465 2466 2467 2468
		struct irq_desc *desc;
		struct irq_cfg *cfg;
		irq = __get_cpu_var(vector_irq)[vector];

2469 2470 2471
		if (irq == -1)
			continue;

2472 2473 2474 2475 2476
		desc = irq_to_desc(irq);
		if (!desc)
			continue;

		cfg = irq_cfg(irq);
2477
		raw_spin_lock(&desc->lock);
2478

2479 2480 2481 2482 2483 2484 2485
		/*
		 * Check if the irq migration is in progress. If so, we
		 * haven't received the cleanup request yet for this irq.
		 */
		if (cfg->move_in_progress)
			goto unlock;

2486
		if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2487 2488
			goto unlock;

2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500
		irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
		/*
		 * Check if the vector that needs to be cleanedup is
		 * registered at the cpu's IRR. If so, then this is not
		 * the best time to clean it up. Lets clean it up in the
		 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
		 * to myself.
		 */
		if (irr  & (1 << (vector % 32))) {
			apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
			goto unlock;
		}
2501 2502
		__get_cpu_var(vector_irq)[vector] = -1;
unlock:
2503
		raw_spin_unlock(&desc->lock);
2504 2505 2506 2507 2508
	}

	irq_exit();
}

2509
static void __irq_complete_move(struct irq_desc **descp, unsigned vector)
2510
{
Y
Yinghai Lu 已提交
2511 2512
	struct irq_desc *desc = *descp;
	struct irq_cfg *cfg = desc->chip_data;
2513
	unsigned me;
2514

2515
	if (likely(!cfg->move_in_progress))
2516 2517 2518
		return;

	me = smp_processor_id();
2519

2520
	if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2521
		send_cleanup_vector(cfg);
2522
}
2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535

static void irq_complete_move(struct irq_desc **descp)
{
	__irq_complete_move(descp, ~get_irq_regs()->orig_ax);
}

void irq_force_complete_move(int irq)
{
	struct irq_desc *desc = irq_to_desc(irq);
	struct irq_cfg *cfg = desc->chip_data;

	__irq_complete_move(&desc, cfg->vector);
}
2536
#else
Y
Yinghai Lu 已提交
2537
static inline void irq_complete_move(struct irq_desc **descp) {}
2538
#endif
Y
Yinghai Lu 已提交
2539

2540 2541
static void ack_apic_edge(unsigned int irq)
{
Y
Yinghai Lu 已提交
2542 2543 2544
	struct irq_desc *desc = irq_to_desc(irq);

	irq_complete_move(&desc);
2545 2546 2547 2548
	move_native_irq(irq);
	ack_APIC_irq();
}

Y
Yinghai Lu 已提交
2549 2550
atomic_t irq_mis_count;

2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566
/*
 * IO-APIC versions below 0x20 don't support EOI register.
 * For the record, here is the information about various versions:
 *     0Xh     82489DX
 *     1Xh     I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
 *     2Xh     I/O(x)APIC which is PCI 2.2 Compliant
 *     30h-FFh Reserved
 *
 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
 * version as 0x2. This is an error with documentation and these ICH chips
 * use io-apic's of version 0x20.
 *
 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
 * Otherwise, we simulate the EOI message manually by changing the trigger
 * mode to edge and then back to level, with RTE being masked during this.
*/
2567 2568 2569 2570 2571
static void __eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
{
	struct irq_pin_list *entry;

	for_each_irq_pin(entry, cfg->irq_2_pin) {
2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586
		if (mp_ioapics[entry->apic].apicver >= 0x20) {
			/*
			 * Intr-remapping uses pin number as the virtual vector
			 * in the RTE. Actual vector is programmed in
			 * intr-remapping table entry. Hence for the io-apic
			 * EOI we use the pin number.
			 */
			if (irq_remapped(irq))
				io_apic_eoi(entry->apic, entry->pin);
			else
				io_apic_eoi(entry->apic, cfg->vector);
		} else {
			__mask_and_edge_IO_APIC_irq(entry);
			__unmask_and_level_IO_APIC_irq(entry);
		}
2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598
	}
}

static void eoi_ioapic_irq(struct irq_desc *desc)
{
	struct irq_cfg *cfg;
	unsigned long flags;
	unsigned int irq;

	irq = desc->irq;
	cfg = desc->chip_data;

2599
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2600
	__eoi_ioapic_irq(irq, cfg);
2601
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2602 2603
}

2604 2605
static void ack_apic_level(unsigned int irq)
{
Y
Yinghai Lu 已提交
2606
	struct irq_desc *desc = irq_to_desc(irq);
Y
Yinghai Lu 已提交
2607 2608
	unsigned long v;
	int i;
Y
Yinghai Lu 已提交
2609
	struct irq_cfg *cfg;
2610
	int do_unmask_irq = 0;
2611

Y
Yinghai Lu 已提交
2612
	irq_complete_move(&desc);
2613
#ifdef CONFIG_GENERIC_PENDING_IRQ
2614
	/* If we are moving the irq we need to mask it */
Y
Yinghai Lu 已提交
2615
	if (unlikely(desc->status & IRQ_MOVE_PENDING)) {
2616
		do_unmask_irq = 1;
Y
Yinghai Lu 已提交
2617
		mask_IO_APIC_irq_desc(desc);
2618
	}
2619 2620
#endif

Y
Yinghai Lu 已提交
2621
	/*
2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638
	 * It appears there is an erratum which affects at least version 0x11
	 * of I/O APIC (that's the 82093AA and cores integrated into various
	 * chipsets).  Under certain conditions a level-triggered interrupt is
	 * erroneously delivered as edge-triggered one but the respective IRR
	 * bit gets set nevertheless.  As a result the I/O unit expects an EOI
	 * message but it will never arrive and further interrupts are blocked
	 * from the source.  The exact reason is so far unknown, but the
	 * phenomenon was observed when two consecutive interrupt requests
	 * from a given source get delivered to the same CPU and the source is
	 * temporarily disabled in between.
	 *
	 * A workaround is to simulate an EOI message manually.  We achieve it
	 * by setting the trigger mode to edge and then to level when the edge
	 * trigger mode gets detected in the TMR of a local APIC for a
	 * level-triggered interrupt.  We mask the source for the time of the
	 * operation to prevent an edge-triggered interrupt escaping meanwhile.
	 * The idea is from Manfred Spraul.  --macro
2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651
	 *
	 * Also in the case when cpu goes offline, fixup_irqs() will forward
	 * any unhandled interrupt on the offlined cpu to the new cpu
	 * destination that is handling the corresponding interrupt. This
	 * interrupt forwarding is done via IPI's. Hence, in this case also
	 * level-triggered io-apic interrupt will be seen as an edge
	 * interrupt in the IRR. And we can't rely on the cpu's EOI
	 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
	 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
	 * supporting EOI register, we do an explicit EOI to clear the
	 * remote IRR and on IO-APIC's which don't have an EOI register,
	 * we use the above logic (mask+edge followed by unmask+level) from
	 * Manfred Spraul to clear the remote IRR.
2652
	 */
Y
Yinghai Lu 已提交
2653 2654
	cfg = desc->chip_data;
	i = cfg->vector;
Y
Yinghai Lu 已提交
2655 2656
	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));

2657 2658 2659 2660 2661 2662
	/*
	 * We must acknowledge the irq before we move it or the acknowledge will
	 * not propagate properly.
	 */
	ack_APIC_irq();

2663 2664 2665 2666 2667 2668 2669
	/*
	 * Tail end of clearing remote IRR bit (either by delivering the EOI
	 * message via io-apic EOI register write or simulating it using
	 * mask+edge followed by unnask+level logic) manually when the
	 * level triggered interrupt is seen as the edge triggered interrupt
	 * at the cpu.
	 */
2670 2671 2672
	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);

2673
		eoi_ioapic_irq(desc);
2674 2675
	}

2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703
	/* Now we can move and renable the irq */
	if (unlikely(do_unmask_irq)) {
		/* Only migrate the irq if the ack has been received.
		 *
		 * On rare occasions the broadcast level triggered ack gets
		 * delayed going to ioapics, and if we reprogram the
		 * vector while Remote IRR is still set the irq will never
		 * fire again.
		 *
		 * To prevent this scenario we read the Remote IRR bit
		 * of the ioapic.  This has two effects.
		 * - On any sane system the read of the ioapic will
		 *   flush writes (and acks) going to the ioapic from
		 *   this cpu.
		 * - We get to see if the ACK has actually been delivered.
		 *
		 * Based on failed experiments of reprogramming the
		 * ioapic entry from outside of irq context starting
		 * with masking the ioapic entry and then polling until
		 * Remote IRR was clear before reprogramming the
		 * ioapic I don't trust the Remote IRR bit to be
		 * completey accurate.
		 *
		 * However there appears to be no other way to plug
		 * this race, so if the Remote IRR bit is not
		 * accurate and is causing problems then it is a hardware bug
		 * and you can go talk to the chipset vendor about it.
		 */
Y
Yinghai Lu 已提交
2704 2705
		cfg = desc->chip_data;
		if (!io_apic_level_ack_pending(cfg))
2706
			move_masked_irq(irq);
Y
Yinghai Lu 已提交
2707
		unmask_IO_APIC_irq_desc(desc);
2708
	}
Y
Yinghai Lu 已提交
2709
}
2710

2711 2712 2713
#ifdef CONFIG_INTR_REMAP
static void ir_ack_apic_edge(unsigned int irq)
{
2714
	ack_APIC_irq();
2715 2716 2717 2718
}

static void ir_ack_apic_level(unsigned int irq)
{
2719 2720 2721 2722
	struct irq_desc *desc = irq_to_desc(irq);

	ack_APIC_irq();
	eoi_ioapic_irq(desc);
2723 2724 2725
}
#endif /* CONFIG_INTR_REMAP */

2726
static struct irq_chip ioapic_chip __read_mostly = {
T
Thomas Gleixner 已提交
2727 2728 2729 2730 2731 2732
	.name		= "IO-APIC",
	.startup	= startup_ioapic_irq,
	.mask		= mask_IO_APIC_irq,
	.unmask		= unmask_IO_APIC_irq,
	.ack		= ack_apic_edge,
	.eoi		= ack_apic_level,
2733
#ifdef CONFIG_SMP
T
Thomas Gleixner 已提交
2734
	.set_affinity	= set_ioapic_affinity_irq,
2735
#endif
2736
	.retrigger	= ioapic_retrigger_irq,
L
Linus Torvalds 已提交
2737 2738
};

2739
static struct irq_chip ir_ioapic_chip __read_mostly = {
T
Thomas Gleixner 已提交
2740 2741 2742 2743
	.name		= "IR-IO-APIC",
	.startup	= startup_ioapic_irq,
	.mask		= mask_IO_APIC_irq,
	.unmask		= unmask_IO_APIC_irq,
2744
#ifdef CONFIG_INTR_REMAP
2745 2746
	.ack		= ir_ack_apic_edge,
	.eoi		= ir_ack_apic_level,
2747
#ifdef CONFIG_SMP
T
Thomas Gleixner 已提交
2748
	.set_affinity	= set_ir_ioapic_affinity_irq,
2749
#endif
2750 2751 2752
#endif
	.retrigger	= ioapic_retrigger_irq,
};
L
Linus Torvalds 已提交
2753 2754 2755 2756

static inline void init_IO_APIC_traps(void)
{
	int irq;
2757
	struct irq_desc *desc;
2758
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770

	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
2771 2772 2773
	for_each_irq_desc(irq, desc) {
		cfg = desc->chip_data;
		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
L
Linus Torvalds 已提交
2774 2775 2776 2777 2778
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
2779 2780
			if (irq < legacy_pic->nr_legacy_irqs)
				legacy_pic->make_irq(irq);
2781
			else
L
Linus Torvalds 已提交
2782
				/* Strange. Oh, well.. */
2783
				desc->chip = &no_irq_chip;
L
Linus Torvalds 已提交
2784 2785 2786 2787
		}
	}
}

2788 2789 2790
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
2791

2792
static void mask_lapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2793 2794 2795 2796
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
2797
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
2798 2799
}

2800
static void unmask_lapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2801
{
2802
	unsigned long v;
L
Linus Torvalds 已提交
2803

2804
	v = apic_read(APIC_LVT0);
2805
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2806
}
L
Linus Torvalds 已提交
2807

Y
Yinghai Lu 已提交
2808
static void ack_lapic_irq(unsigned int irq)
2809 2810 2811 2812
{
	ack_APIC_irq();
}

2813
static struct irq_chip lapic_chip __read_mostly = {
2814
	.name		= "local-APIC",
2815 2816
	.mask		= mask_lapic_irq,
	.unmask		= unmask_lapic_irq,
2817
	.ack		= ack_lapic_irq,
L
Linus Torvalds 已提交
2818 2819
};

Y
Yinghai Lu 已提交
2820
static void lapic_register_intr(int irq, struct irq_desc *desc)
2821
{
2822
	desc->status &= ~IRQ_LEVEL;
2823 2824 2825 2826
	set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
				      "edge");
}

2827
static void __init setup_nmi(void)
L
Linus Torvalds 已提交
2828 2829
{
	/*
2830
	 * Dirty trick to enable the NMI watchdog ...
L
Linus Torvalds 已提交
2831 2832 2833 2834 2835 2836
	 * We put the 8259A master into AEOI mode and
	 * unmask on all local APICs LVT0 as NMI.
	 *
	 * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
	 * is from Maciej W. Rozycki - so we do not have to EOI from
	 * the NMI handler or the timer interrupt.
2837
	 */
L
Linus Torvalds 已提交
2838 2839
	apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");

2840
	enable_NMI_through_LVT0();
L
Linus Torvalds 已提交
2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851

	apic_printk(APIC_VERBOSE, " done.\n");
}

/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
2852
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
2853
{
2854
	int apic, pin, i;
L
Linus Torvalds 已提交
2855 2856 2857
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

2858
	pin  = find_isa_irq_pin(8, mp_INT);
2859 2860 2861 2862
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
2863
	apic = find_isa_irq_apic(8, mp_INT);
2864 2865
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
2866
		return;
2867
	}
L
Linus Torvalds 已提交
2868

2869
	entry0 = ioapic_read_entry(apic, pin);
2870
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2871 2872 2873 2874 2875

	memset(&entry1, 0, sizeof(entry1));

	entry1.dest_mode = 0;			/* physical delivery */
	entry1.mask = 0;			/* unmask IRQ now */
2876
	entry1.dest = hard_smp_processor_id();
L
Linus Torvalds 已提交
2877 2878 2879 2880 2881
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
	entry1.trigger = 0;
	entry1.vector = 0;

2882
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2899
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2900

2901
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2902 2903
}

Y
Yinghai Lu 已提交
2904
static int disable_timer_pin_1 __initdata;
2905
/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2906
static int __init disable_timer_pin_setup(char *arg)
Y
Yinghai Lu 已提交
2907 2908 2909 2910
{
	disable_timer_pin_1 = 1;
	return 0;
}
2911
early_param("disable_timer_pin_1", disable_timer_pin_setup);
Y
Yinghai Lu 已提交
2912 2913 2914

int timer_through_8259 __initdata;

L
Linus Torvalds 已提交
2915 2916 2917 2918 2919
/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
2920 2921
 *
 * FIXME: really need to revamp this for all platforms.
L
Linus Torvalds 已提交
2922
 */
2923
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2924
{
Y
Yinghai Lu 已提交
2925 2926
	struct irq_desc *desc = irq_to_desc(0);
	struct irq_cfg *cfg = desc->chip_data;
2927
	int node = cpu_to_node(boot_cpu_id);
2928
	int apic1, pin1, apic2, pin2;
2929
	unsigned long flags;
2930
	int no_pin1 = 0;
2931 2932

	local_irq_save(flags);
2933

L
Linus Torvalds 已提交
2934 2935 2936
	/*
	 * get/set the timer IRQ vector:
	 */
2937
	legacy_pic->chip->mask(0);
2938
	assign_irq_vector(0, cfg, apic->target_cpus());
L
Linus Torvalds 已提交
2939 2940

	/*
2941 2942 2943 2944 2945 2946 2947
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2948
	 */
2949
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
2950
	legacy_pic->init(1);
2951
#ifdef CONFIG_X86_32
Y
Yinghai Lu 已提交
2952 2953 2954 2955 2956 2957 2958
	{
		unsigned int ver;

		ver = apic_read(APIC_LVR);
		ver = GET_APIC_VERSION(ver);
		timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
	}
2959
#endif
L
Linus Torvalds 已提交
2960

2961 2962 2963 2964
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2965

2966 2967
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2968
		    cfg->vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2969

2970 2971 2972 2973 2974 2975 2976 2977
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
2978 2979
		if (intr_remapping_enabled)
			panic("BIOS bug: timer not connected to IO-APIC");
2980 2981 2982 2983 2984 2985 2986 2987
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2988 2989 2990 2991
	if (pin1 != -1) {
		/*
		 * Ok, does IRQ0 through the IOAPIC work?
		 */
2992
		if (no_pin1) {
2993
			add_pin_to_irq_node(cfg, node, apic1, pin1);
2994
			setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
Y
Yinghai Lu 已提交
2995 2996 2997 2998 2999 3000 3001 3002 3003 3004
		} else {
			/* for edge trigger, setup_IO_APIC_irq already
			 * leave it unmasked.
			 * so only need to unmask if it is level-trigger
			 * do we really have level trigger timer?
			 */
			int idx;
			idx = find_irq_entry(apic1, pin1, mp_INT);
			if (idx != -1 && irq_trigger(idx))
				unmask_IO_APIC_irq_desc(desc);
3005
		}
L
Linus Torvalds 已提交
3006 3007 3008
		if (timer_irq_works()) {
			if (nmi_watchdog == NMI_IO_APIC) {
				setup_nmi();
3009
				legacy_pic->chip->unmask(0);
L
Linus Torvalds 已提交
3010
			}
3011 3012
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
3013
			goto out;
L
Linus Torvalds 已提交
3014
		}
3015 3016
		if (intr_remapping_enabled)
			panic("timer doesn't work through Interrupt-remapped IO-APIC");
Y
Yinghai Lu 已提交
3017
		local_irq_disable();
3018
		clear_IO_APIC_pin(apic1, pin1);
3019
		if (!no_pin1)
3020 3021
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
3022

3023 3024 3025 3026
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
3027 3028 3029
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
3030
		replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
3031
		setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
3032
		legacy_pic->chip->unmask(0);
L
Linus Torvalds 已提交
3033
		if (timer_irq_works()) {
3034
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
3035
			timer_through_8259 = 1;
L
Linus Torvalds 已提交
3036
			if (nmi_watchdog == NMI_IO_APIC) {
3037
				legacy_pic->chip->mask(0);
L
Linus Torvalds 已提交
3038
				setup_nmi();
3039
				legacy_pic->chip->unmask(0);
L
Linus Torvalds 已提交
3040
			}
3041
			goto out;
L
Linus Torvalds 已提交
3042 3043 3044 3045
		}
		/*
		 * Cleanup, just in case ...
		 */
Y
Yinghai Lu 已提交
3046
		local_irq_disable();
3047
		legacy_pic->chip->mask(0);
3048
		clear_IO_APIC_pin(apic2, pin2);
3049
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
3050 3051 3052
	}

	if (nmi_watchdog == NMI_IO_APIC) {
3053 3054
		apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
			    "through the IO-APIC - disabling NMI Watchdog!\n");
3055
		nmi_watchdog = NMI_NONE;
L
Linus Torvalds 已提交
3056
	}
3057
#ifdef CONFIG_X86_32
3058
	timer_ack = 0;
3059
#endif
L
Linus Torvalds 已提交
3060

3061 3062
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
3063

Y
Yinghai Lu 已提交
3064
	lapic_register_intr(0, desc);
3065
	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
3066
	legacy_pic->chip->unmask(0);
L
Linus Torvalds 已提交
3067 3068

	if (timer_irq_works()) {
3069
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
3070
		goto out;
L
Linus Torvalds 已提交
3071
	}
Y
Yinghai Lu 已提交
3072
	local_irq_disable();
3073
	legacy_pic->chip->mask(0);
3074
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
3075
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
3076

3077 3078
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
3079

3080 3081
	legacy_pic->init(0);
	legacy_pic->make_irq(0);
3082
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
3083 3084 3085 3086

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
3087
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
3088
		goto out;
L
Linus Torvalds 已提交
3089
	}
Y
Yinghai Lu 已提交
3090
	local_irq_disable();
3091
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
L
Linus Torvalds 已提交
3092
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
3093
		"report.  Then try booting with the 'noapic' option.\n");
3094 3095
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
3096 3097 3098
}

/*
3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
3114
 */
3115
#define PIC_IRQS	(1UL << PIC_CASCADE_IR)
L
Linus Torvalds 已提交
3116 3117 3118

void __init setup_IO_APIC(void)
{
3119 3120 3121 3122

	/*
	 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
	 */
3123
	io_apic_irqs = legacy_pic->nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
L
Linus Torvalds 已提交
3124

3125
	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
T
Thomas Gleixner 已提交
3126
	/*
3127 3128
         * Set up IO-APIC IRQ routing.
         */
3129 3130
	x86_init.mpparse.setup_ioapic_ids();

L
Linus Torvalds 已提交
3131 3132 3133
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
3134
	if (legacy_pic->nr_legacy_irqs)
3135
		check_timer();
L
Linus Torvalds 已提交
3136 3137 3138
}

/*
3139 3140
 *      Called after all the initialization is done. If we didnt find any
 *      APIC bugs then we can allow the modify fast path
L
Linus Torvalds 已提交
3141
 */
3142

L
Linus Torvalds 已提交
3143 3144
static int __init io_apic_bug_finalize(void)
{
T
Thomas Gleixner 已提交
3145 3146 3147
	if (sis_apic_bug == -1)
		sis_apic_bug = 0;
	return 0;
L
Linus Torvalds 已提交
3148 3149 3150 3151 3152 3153 3154 3155
}

late_initcall(io_apic_bug_finalize);

struct sysfs_ioapic_data {
	struct sys_device dev;
	struct IO_APIC_route_entry entry[0];
};
3156
static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
L
Linus Torvalds 已提交
3157

3158
static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
L
Linus Torvalds 已提交
3159 3160 3161 3162
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	int i;
3163

L
Linus Torvalds 已提交
3164 3165
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;
3166 3167
	for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
		*entry = ioapic_read_entry(dev->id, i);
L
Linus Torvalds 已提交
3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178

	return 0;
}

static int ioapic_resume(struct sys_device *dev)
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
	int i;
3179

L
Linus Torvalds 已提交
3180 3181 3182
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;

3183
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3184
	reg_00.raw = io_apic_read(dev->id, 0);
3185 3186
	if (reg_00.bits.ID != mp_ioapics[dev->id].apicid) {
		reg_00.bits.ID = mp_ioapics[dev->id].apicid;
L
Linus Torvalds 已提交
3187 3188
		io_apic_write(dev->id, 0, reg_00.raw);
	}
3189
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3190
	for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
3191
		ioapic_write_entry(dev->id, i, entry[i]);
L
Linus Torvalds 已提交
3192 3193 3194 3195 3196

	return 0;
}

static struct sysdev_class ioapic_sysdev_class = {
3197
	.name = "ioapic",
L
Linus Torvalds 已提交
3198 3199 3200 3201 3202 3203
	.suspend = ioapic_suspend,
	.resume = ioapic_resume,
};

static int __init ioapic_init_sysfs(void)
{
3204 3205
	struct sys_device * dev;
	int i, size, error;
L
Linus Torvalds 已提交
3206 3207 3208 3209 3210

	error = sysdev_class_register(&ioapic_sysdev_class);
	if (error)
		return error;

3211
	for (i = 0; i < nr_ioapics; i++ ) {
3212
		size = sizeof(struct sys_device) + nr_ioapic_registers[i]
L
Linus Torvalds 已提交
3213
			* sizeof(struct IO_APIC_route_entry);
3214
		mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
L
Linus Torvalds 已提交
3215 3216 3217 3218 3219
		if (!mp_ioapic_data[i]) {
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
		dev = &mp_ioapic_data[i]->dev;
3220
		dev->id = i;
L
Linus Torvalds 已提交
3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235
		dev->cls = &ioapic_sysdev_class;
		error = sysdev_register(dev);
		if (error) {
			kfree(mp_ioapic_data[i]);
			mp_ioapic_data[i] = NULL;
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
	}

	return 0;
}

device_initcall(ioapic_init_sysfs);

3236
/*
3237
 * Dynamic irq allocate and deallocation
3238
 */
3239
unsigned int create_irq_nr(unsigned int irq_want, int node)
3240
{
3241
	/* Allocate an unused irq */
3242 3243
	unsigned int irq;
	unsigned int new;
3244
	unsigned long flags;
3245 3246
	struct irq_cfg *cfg_new = NULL;
	struct irq_desc *desc_new = NULL;
Y
Yinghai Lu 已提交
3247 3248

	irq = 0;
3249 3250 3251
	if (irq_want < nr_irqs_gsi)
		irq_want = nr_irqs_gsi;

3252
	raw_spin_lock_irqsave(&vector_lock, flags);
3253
	for (new = irq_want; new < nr_irqs; new++) {
3254
		desc_new = irq_to_desc_alloc_node(new, node);
3255 3256
		if (!desc_new) {
			printk(KERN_INFO "can not get irq_desc for %d\n", new);
3257
			continue;
3258 3259 3260 3261
		}
		cfg_new = desc_new->chip_data;

		if (cfg_new->vector != 0)
3262
			continue;
3263

3264
		desc_new = move_irq_desc(desc_new, node);
3265
		cfg_new = desc_new->chip_data;
3266

3267
		if (__assign_irq_vector(new, cfg_new, apic->target_cpus()) == 0)
3268 3269 3270
			irq = new;
		break;
	}
3271
	raw_spin_unlock_irqrestore(&vector_lock, flags);
3272

3273 3274
	if (irq > 0)
		dynamic_irq_init_keep_chip_data(irq);
3275 3276 3277 3278

	return irq;
}

Y
Yinghai Lu 已提交
3279 3280
int create_irq(void)
{
3281
	int node = cpu_to_node(boot_cpu_id);
3282
	unsigned int irq_want;
3283 3284
	int irq;

3285
	irq_want = nr_irqs_gsi;
3286
	irq = create_irq_nr(irq_want, node);
3287 3288 3289 3290 3291

	if (irq == 0)
		irq = -1;

	return irq;
Y
Yinghai Lu 已提交
3292 3293
}

3294 3295 3296 3297
void destroy_irq(unsigned int irq)
{
	unsigned long flags;

3298
	dynamic_irq_cleanup_keep_chip_data(irq);
3299

3300
	free_irte(irq);
3301
	raw_spin_lock_irqsave(&vector_lock, flags);
3302
	__clear_irq_vector(irq, get_irq_chip_data(irq));
3303
	raw_spin_unlock_irqrestore(&vector_lock, flags);
3304 3305
}

3306
/*
S
Simon Arlott 已提交
3307
 * MSI message composition
3308 3309
 */
#ifdef CONFIG_PCI_MSI
3310 3311
static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
			   struct msi_msg *msg, u8 hpet_id)
3312
{
3313 3314
	struct irq_cfg *cfg;
	int err;
3315 3316
	unsigned dest;

J
Jan Beulich 已提交
3317 3318 3319
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3320
	cfg = irq_cfg(irq);
3321
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3322 3323
	if (err)
		return err;
3324

3325
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
3326

3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337
	if (irq_remapped(irq)) {
		struct irte irte;
		int ir_index;
		u16 sub_handle;

		ir_index = map_irq_to_irte_handle(irq, &sub_handle);
		BUG_ON(ir_index == -1);

		memset (&irte, 0, sizeof(irte));

		irte.present = 1;
3338
		irte.dst_mode = apic->irq_dest_mode;
3339
		irte.trigger_mode = 0; /* edge */
3340
		irte.dlvry_mode = apic->irq_delivery_mode;
3341 3342 3343
		irte.vector = cfg->vector;
		irte.dest_id = IRTE_DEST(dest);

3344
		/* Set source-id of interrupt request */
3345 3346 3347 3348
		if (pdev)
			set_msi_sid(&irte, pdev);
		else
			set_hpet_sid(&irte, hpet_id);
3349

3350 3351 3352 3353 3354 3355 3356 3357
		modify_irte(irq, &irte);

		msg->address_hi = MSI_ADDR_BASE_HI;
		msg->data = sub_handle;
		msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
				  MSI_ADDR_IR_SHV |
				  MSI_ADDR_IR_INDEX1(ir_index) |
				  MSI_ADDR_IR_INDEX2(ir_index);
3358
	} else {
3359 3360 3361 3362 3363 3364
		if (x2apic_enabled())
			msg->address_hi = MSI_ADDR_BASE_HI |
					  MSI_ADDR_EXT_DEST_ID(dest);
		else
			msg->address_hi = MSI_ADDR_BASE_HI;

3365 3366
		msg->address_lo =
			MSI_ADDR_BASE_LO |
3367
			((apic->irq_dest_mode == 0) ?
3368 3369
				MSI_ADDR_DEST_MODE_PHYSICAL:
				MSI_ADDR_DEST_MODE_LOGICAL) |
3370
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3371 3372 3373
				MSI_ADDR_REDIRECTION_CPU:
				MSI_ADDR_REDIRECTION_LOWPRI) |
			MSI_ADDR_DEST_ID(dest);
3374

3375 3376 3377
		msg->data =
			MSI_DATA_TRIGGER_EDGE |
			MSI_DATA_LEVEL_ASSERT |
3378
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3379 3380 3381 3382
				MSI_DATA_DELIVERY_FIXED:
				MSI_DATA_DELIVERY_LOWPRI) |
			MSI_DATA_VECTOR(cfg->vector);
	}
3383
	return err;
3384 3385
}

3386
#ifdef CONFIG_SMP
3387
static int set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
3388
{
Y
Yinghai Lu 已提交
3389
	struct irq_desc *desc = irq_to_desc(irq);
3390
	struct irq_cfg *cfg;
3391 3392 3393
	struct msi_msg msg;
	unsigned int dest;

3394
	if (set_desc_affinity(desc, mask, &dest))
3395
		return -1;
3396

Y
Yinghai Lu 已提交
3397
	cfg = desc->chip_data;
3398

Y
Yinghai Lu 已提交
3399
	read_msi_msg_desc(desc, &msg);
3400 3401

	msg.data &= ~MSI_DATA_VECTOR_MASK;
3402
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
3403 3404 3405
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

Y
Yinghai Lu 已提交
3406
	write_msi_msg_desc(desc, &msg);
3407 3408

	return 0;
3409
}
3410 3411 3412 3413 3414
#ifdef CONFIG_INTR_REMAP
/*
 * Migrate the MSI irq to another cpumask. This migration is
 * done in the process context using interrupt-remapping hardware.
 */
3415
static int
3416
ir_set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
3417
{
Y
Yinghai Lu 已提交
3418
	struct irq_desc *desc = irq_to_desc(irq);
3419
	struct irq_cfg *cfg = desc->chip_data;
3420 3421 3422 3423
	unsigned int dest;
	struct irte irte;

	if (get_irte(irq, &irte))
3424
		return -1;
3425

3426
	if (set_desc_affinity(desc, mask, &dest))
3427
		return -1;
3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * atomically update the IRTE with the new destination and vector.
	 */
	modify_irte(irq, &irte);

	/*
	 * After this point, all the interrupts will start arriving
	 * at the new destination. So, time to cleanup the previous
	 * vector allocation.
	 */
3442 3443
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
3444 3445

	return 0;
3446
}
Y
Yinghai Lu 已提交
3447

3448
#endif
3449
#endif /* CONFIG_SMP */
3450

3451 3452 3453 3454 3455 3456 3457 3458
/*
 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
 * which implement the MSI or MSI-X Capability Structure.
 */
static struct irq_chip msi_chip = {
	.name		= "PCI-MSI",
	.unmask		= unmask_msi_irq,
	.mask		= mask_msi_irq,
3459
	.ack		= ack_apic_edge,
3460 3461 3462 3463
#ifdef CONFIG_SMP
	.set_affinity	= set_msi_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
3464 3465
};

3466 3467 3468 3469
static struct irq_chip msi_ir_chip = {
	.name		= "IR-PCI-MSI",
	.unmask		= unmask_msi_irq,
	.mask		= mask_msi_irq,
3470
#ifdef CONFIG_INTR_REMAP
3471
	.ack		= ir_ack_apic_edge,
3472 3473
#ifdef CONFIG_SMP
	.set_affinity	= ir_set_msi_irq_affinity,
3474
#endif
3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499
#endif
	.retrigger	= ioapic_retrigger_irq,
};

/*
 * Map the PCI dev to the corresponding remapping hardware unit
 * and allocate 'nvec' consecutive interrupt-remapping table entries
 * in it.
 */
static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
{
	struct intel_iommu *iommu;
	int index;

	iommu = map_dev_to_ir(dev);
	if (!iommu) {
		printk(KERN_ERR
		       "Unable to map PCI %s to iommu\n", pci_name(dev));
		return -ENOENT;
	}

	index = alloc_irte(iommu, irq, nvec);
	if (index < 0) {
		printk(KERN_ERR
		       "Unable to allocate %d IRTE for PCI %s\n", nvec,
T
Thomas Gleixner 已提交
3500
		       pci_name(dev));
3501 3502 3503 3504
		return -ENOSPC;
	}
	return index;
}
3505

Y
Yinghai Lu 已提交
3506
static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
3507 3508 3509 3510
{
	int ret;
	struct msi_msg msg;

3511
	ret = msi_compose_msg(dev, irq, &msg, -1);
3512 3513 3514
	if (ret < 0)
		return ret;

Y
Yinghai Lu 已提交
3515
	set_irq_msi(irq, msidesc);
3516 3517
	write_msi_msg(irq, &msg);

3518 3519 3520 3521 3522 3523 3524 3525 3526
	if (irq_remapped(irq)) {
		struct irq_desc *desc = irq_to_desc(irq);
		/*
		 * irq migration in process context
		 */
		desc->status |= IRQ_MOVE_PCNTXT;
		set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
	} else
		set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
3527

Y
Yinghai Lu 已提交
3528 3529
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);

3530 3531 3532
	return 0;
}

3533 3534
int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
{
3535 3536
	unsigned int irq;
	int ret, sub_handle;
3537
	struct msi_desc *msidesc;
3538
	unsigned int irq_want;
3539
	struct intel_iommu *iommu = NULL;
3540
	int index = 0;
3541
	int node;
3542

3543 3544 3545 3546
	/* x86 doesn't support multiple MSI yet */
	if (type == PCI_CAP_ID_MSI && nvec > 1)
		return 1;

3547
	node = dev_to_node(&dev->dev);
3548
	irq_want = nr_irqs_gsi;
3549
	sub_handle = 0;
3550
	list_for_each_entry(msidesc, &dev->msi_list, list) {
3551
		irq = create_irq_nr(irq_want, node);
3552 3553
		if (irq == 0)
			return -1;
Y
Yinghai Lu 已提交
3554
		irq_want = irq + 1;
3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581
		if (!intr_remapping_enabled)
			goto no_ir;

		if (!sub_handle) {
			/*
			 * allocate the consecutive block of IRTE's
			 * for 'nvec'
			 */
			index = msi_alloc_irte(dev, irq, nvec);
			if (index < 0) {
				ret = index;
				goto error;
			}
		} else {
			iommu = map_dev_to_ir(dev);
			if (!iommu) {
				ret = -ENOENT;
				goto error;
			}
			/*
			 * setup the mapping between the irq and the IRTE
			 * base index, the sub_handle pointing to the
			 * appropriate interrupt remap table entry.
			 */
			set_irte_irq(irq, iommu, index, sub_handle);
		}
no_ir:
3582
		ret = setup_msi_irq(dev, msidesc, irq);
3583 3584 3585 3586 3587
		if (ret < 0)
			goto error;
		sub_handle++;
	}
	return 0;
3588 3589

error:
3590 3591
	destroy_irq(irq);
	return ret;
3592 3593
}

3594 3595
void arch_teardown_msi_irq(unsigned int irq)
{
3596
	destroy_irq(irq);
3597 3598
}

3599
#if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
3600
#ifdef CONFIG_SMP
3601
static int dmar_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
3602
{
Y
Yinghai Lu 已提交
3603
	struct irq_desc *desc = irq_to_desc(irq);
3604 3605 3606 3607
	struct irq_cfg *cfg;
	struct msi_msg msg;
	unsigned int dest;

3608
	if (set_desc_affinity(desc, mask, &dest))
3609
		return -1;
3610

Y
Yinghai Lu 已提交
3611
	cfg = desc->chip_data;
3612 3613 3614 3615 3616 3617 3618 3619 3620

	dmar_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

	dmar_msi_write(irq, &msg);
3621 3622

	return 0;
3623
}
Y
Yinghai Lu 已提交
3624

3625 3626
#endif /* CONFIG_SMP */

3627
static struct irq_chip dmar_msi_type = {
3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641
	.name = "DMAR_MSI",
	.unmask = dmar_msi_unmask,
	.mask = dmar_msi_mask,
	.ack = ack_apic_edge,
#ifdef CONFIG_SMP
	.set_affinity = dmar_msi_set_affinity,
#endif
	.retrigger = ioapic_retrigger_irq,
};

int arch_setup_dmar_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;
3642

3643
	ret = msi_compose_msg(NULL, irq, &msg, -1);
3644 3645 3646 3647 3648 3649 3650 3651 3652
	if (ret < 0)
		return ret;
	dmar_msi_write(irq, &msg);
	set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
		"edge");
	return 0;
}
#endif

3653 3654 3655
#ifdef CONFIG_HPET_TIMER

#ifdef CONFIG_SMP
3656
static int hpet_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
3657
{
Y
Yinghai Lu 已提交
3658
	struct irq_desc *desc = irq_to_desc(irq);
3659 3660 3661 3662
	struct irq_cfg *cfg;
	struct msi_msg msg;
	unsigned int dest;

3663
	if (set_desc_affinity(desc, mask, &dest))
3664
		return -1;
3665

Y
Yinghai Lu 已提交
3666
	cfg = desc->chip_data;
3667 3668 3669 3670 3671 3672 3673 3674 3675

	hpet_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

	hpet_msi_write(irq, &msg);
3676 3677

	return 0;
3678
}
Y
Yinghai Lu 已提交
3679

3680 3681
#endif /* CONFIG_SMP */

3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694
static struct irq_chip ir_hpet_msi_type = {
	.name = "IR-HPET_MSI",
	.unmask = hpet_msi_unmask,
	.mask = hpet_msi_mask,
#ifdef CONFIG_INTR_REMAP
	.ack = ir_ack_apic_edge,
#ifdef CONFIG_SMP
	.set_affinity = ir_set_msi_irq_affinity,
#endif
#endif
	.retrigger = ioapic_retrigger_irq,
};

3695
static struct irq_chip hpet_msi_type = {
3696 3697 3698 3699 3700 3701 3702 3703 3704 3705
	.name = "HPET_MSI",
	.unmask = hpet_msi_unmask,
	.mask = hpet_msi_mask,
	.ack = ack_apic_edge,
#ifdef CONFIG_SMP
	.set_affinity = hpet_msi_set_affinity,
#endif
	.retrigger = ioapic_retrigger_irq,
};

3706
int arch_setup_hpet_msi(unsigned int irq, unsigned int id)
3707 3708 3709
{
	int ret;
	struct msi_msg msg;
3710
	struct irq_desc *desc = irq_to_desc(irq);
3711

3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724
	if (intr_remapping_enabled) {
		struct intel_iommu *iommu = map_hpet_to_ir(id);
		int index;

		if (!iommu)
			return -1;

		index = alloc_irte(iommu, irq, 1);
		if (index < 0)
			return -1;
	}

	ret = msi_compose_msg(NULL, irq, &msg, id);
3725 3726 3727 3728
	if (ret < 0)
		return ret;

	hpet_msi_write(irq, &msg);
3729
	desc->status |= IRQ_MOVE_PCNTXT;
3730 3731 3732 3733 3734 3735
	if (irq_remapped(irq))
		set_irq_chip_and_handler_name(irq, &ir_hpet_msi_type,
					      handle_edge_irq, "edge");
	else
		set_irq_chip_and_handler_name(irq, &hpet_msi_type,
					      handle_edge_irq, "edge");
Y
Yinghai Lu 已提交
3736

3737 3738 3739 3740
	return 0;
}
#endif

3741
#endif /* CONFIG_PCI_MSI */
3742 3743 3744 3745 3746 3747 3748
/*
 * Hypertransport interrupt support
 */
#ifdef CONFIG_HT_IRQ

#ifdef CONFIG_SMP

3749
static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
3750
{
3751 3752
	struct ht_irq_msg msg;
	fetch_ht_irq_msg(irq, &msg);
3753

3754
	msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
3755
	msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
3756

3757
	msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
3758
	msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
3759

3760
	write_ht_irq_msg(irq, &msg);
3761 3762
}

3763
static int set_ht_irq_affinity(unsigned int irq, const struct cpumask *mask)
3764
{
Y
Yinghai Lu 已提交
3765
	struct irq_desc *desc = irq_to_desc(irq);
3766
	struct irq_cfg *cfg;
3767 3768
	unsigned int dest;

3769
	if (set_desc_affinity(desc, mask, &dest))
3770
		return -1;
3771

Y
Yinghai Lu 已提交
3772
	cfg = desc->chip_data;
3773

3774
	target_ht_irq(irq, dest, cfg->vector);
3775 3776

	return 0;
3777
}
Y
Yinghai Lu 已提交
3778

3779 3780
#endif

3781
static struct irq_chip ht_irq_chip = {
3782 3783 3784
	.name		= "PCI-HT",
	.mask		= mask_ht_irq,
	.unmask		= unmask_ht_irq,
3785
	.ack		= ack_apic_edge,
3786 3787 3788 3789 3790 3791 3792 3793
#ifdef CONFIG_SMP
	.set_affinity	= set_ht_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
};

int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
{
3794 3795
	struct irq_cfg *cfg;
	int err;
3796

J
Jan Beulich 已提交
3797 3798 3799
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3800
	cfg = irq_cfg(irq);
3801
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3802
	if (!err) {
3803
		struct ht_irq_msg msg;
3804 3805
		unsigned dest;

3806 3807
		dest = apic->cpu_mask_to_apicid_and(cfg->domain,
						    apic->target_cpus());
3808

3809
		msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
3810

3811 3812
		msg.address_lo =
			HT_IRQ_LOW_BASE |
3813
			HT_IRQ_LOW_DEST_ID(dest) |
3814
			HT_IRQ_LOW_VECTOR(cfg->vector) |
3815
			((apic->irq_dest_mode == 0) ?
3816 3817 3818
				HT_IRQ_LOW_DM_PHYSICAL :
				HT_IRQ_LOW_DM_LOGICAL) |
			HT_IRQ_LOW_RQEOI_EDGE |
3819
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3820 3821 3822 3823
				HT_IRQ_LOW_MT_FIXED :
				HT_IRQ_LOW_MT_ARBITRATED) |
			HT_IRQ_LOW_IRQ_MASKED;

3824
		write_ht_irq_msg(irq, &msg);
3825

3826 3827
		set_irq_chip_and_handler_name(irq, &ht_irq_chip,
					      handle_edge_irq, "edge");
Y
Yinghai Lu 已提交
3828 3829

		dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
3830
	}
3831
	return err;
3832 3833 3834
}
#endif /* CONFIG_HT_IRQ */

3835 3836 3837 3838 3839
int __init io_apic_get_redir_entries (int ioapic)
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3840
	raw_spin_lock_irqsave(&ioapic_lock, flags);
3841
	reg_01.raw = io_apic_read(ioapic, 1);
3842
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3843

3844 3845 3846 3847 3848
	/* The register returns the maximum index redir index
	 * supported, which is one less than the total number of redir
	 * entries.
	 */
	return reg_01.bits.entries + 1;
3849 3850
}

3851
void __init probe_nr_irqs_gsi(void)
3852
{
3853
	int nr;
3854

3855 3856
	nr = gsi_end + 1;
	if (nr > nr_irqs_gsi)
3857
		nr_irqs_gsi = nr;
3858 3859

	printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
3860 3861
}

Y
Yinghai Lu 已提交
3862 3863 3864 3865 3866
#ifdef CONFIG_SPARSE_IRQ
int __init arch_probe_nr_irqs(void)
{
	int nr;

Y
Yinghai Lu 已提交
3867 3868
	if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
		nr_irqs = NR_VECTORS * nr_cpu_ids;
Y
Yinghai Lu 已提交
3869

Y
Yinghai Lu 已提交
3870 3871 3872 3873 3874 3875 3876 3877
	nr = nr_irqs_gsi + 8 * nr_cpu_ids;
#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
	/*
	 * for MSI and HT dyn irq
	 */
	nr += nr_irqs_gsi * 16;
#endif
	if (nr < nr_irqs)
Y
Yinghai Lu 已提交
3878 3879 3880 3881 3882 3883
		nr_irqs = nr;

	return 0;
}
#endif

3884 3885
static int __io_apic_set_pci_routing(struct device *dev, int irq,
				struct io_apic_irq_attr *irq_attr)
3886 3887 3888 3889
{
	struct irq_desc *desc;
	struct irq_cfg *cfg;
	int node;
3890 3891
	int ioapic, pin;
	int trigger, polarity;
3892

3893
	ioapic = irq_attr->ioapic;
3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910
	if (!IO_APIC_IRQ(irq)) {
		apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
			ioapic);
		return -EINVAL;
	}

	if (dev)
		node = dev_to_node(dev);
	else
		node = cpu_to_node(boot_cpu_id);

	desc = irq_to_desc_alloc_node(irq, node);
	if (!desc) {
		printk(KERN_INFO "can not get irq_desc %d\n", irq);
		return 0;
	}

3911 3912 3913 3914
	pin = irq_attr->ioapic_pin;
	trigger = irq_attr->trigger;
	polarity = irq_attr->polarity;

3915 3916 3917
	/*
	 * IRQs < 16 are already in the irq_2_pin[] map
	 */
3918
	if (irq >= legacy_pic->nr_legacy_irqs) {
3919
		cfg = desc->chip_data;
3920 3921 3922 3923 3924
		if (add_pin_to_irq_node_nopanic(cfg, node, ioapic, pin)) {
			printk(KERN_INFO "can not add pin %d for irq %d\n",
				pin, irq);
			return 0;
		}
3925 3926
	}

3927
	setup_IO_APIC_irq(ioapic, pin, irq, desc, trigger, polarity);
3928 3929 3930 3931

	return 0;
}

3932 3933
int io_apic_set_pci_routing(struct device *dev, int irq,
				struct io_apic_irq_attr *irq_attr)
3934
{
3935
	int ioapic, pin;
3936 3937 3938 3939 3940
	/*
	 * Avoid pin reprogramming.  PRTs typically include entries
	 * with redundant pin->gsi mappings (but unique PCI devices);
	 * we only program the IOAPIC on the first.
	 */
3941 3942
	ioapic = irq_attr->ioapic;
	pin = irq_attr->ioapic_pin;
3943 3944 3945 3946 3947 3948 3949
	if (test_bit(pin, mp_ioapic_routing[ioapic].pin_programmed)) {
		pr_debug("Pin %d-%d already programmed\n",
			 mp_ioapics[ioapic].apicid, pin);
		return 0;
	}
	set_bit(pin, mp_ioapic_routing[ioapic].pin_programmed);

3950
	return __io_apic_set_pci_routing(dev, irq, irq_attr);
3951 3952
}

3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963
u8 __init io_apic_unique_id(u8 id)
{
#ifdef CONFIG_X86_32
	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
	    !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return io_apic_get_unique_id(nr_ioapics, id);
	else
		return id;
#else
	int i;
	DECLARE_BITMAP(used, 256);
L
Linus Torvalds 已提交
3964

3965 3966 3967 3968 3969 3970 3971 3972 3973 3974
	bitmap_zero(used, 256);
	for (i = 0; i < nr_ioapics; i++) {
		struct mpc_ioapic *ia = &mp_ioapics[i];
		__set_bit(ia->apicid, used);
	}
	if (!test_bit(id, used))
		return id;
	return find_first_zero_bit(used, 256);
#endif
}
L
Linus Torvalds 已提交
3975

3976
#ifdef CONFIG_X86_32
3977
int __init io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
3978 3979 3980 3981 3982 3983 3984 3985
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
3986 3987
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
3988
	 * supports up to 16 on one shared APIC bus.
3989
	 *
L
Linus Torvalds 已提交
3990 3991 3992 3993 3994
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
3995
		apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
L
Linus Torvalds 已提交
3996

3997
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3998
	reg_00.raw = io_apic_read(ioapic, 0);
3999
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
4000 4001 4002 4003 4004 4005 4006 4007

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
4008
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
4009 4010
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
4011
	if (apic->check_apicid_used(&apic_id_map, apic_id)) {
L
Linus Torvalds 已提交
4012 4013

		for (i = 0; i < get_physical_broadcast(); i++) {
4014
			if (!apic->check_apicid_used(&apic_id_map, i))
L
Linus Torvalds 已提交
4015 4016 4017 4018 4019 4020 4021 4022 4023 4024
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
4025
	}
L
Linus Torvalds 已提交
4026

4027
	apic->apicid_to_cpu_present(apic_id, &tmp);
L
Linus Torvalds 已提交
4028 4029 4030 4031 4032
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

4033
		raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
4034 4035
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
4036
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
4037 4038

		/* Sanity check */
4039 4040 4041 4042
		if (reg_00.bits.ID != apic_id) {
			printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
			return -1;
		}
L
Linus Torvalds 已提交
4043 4044 4045 4046 4047 4048 4049
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}
4050
#endif
L
Linus Torvalds 已提交
4051

4052
int __init io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
4053 4054 4055 4056
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

4057
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
4058
	reg_01.raw = io_apic_read(ioapic, 1);
4059
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
4060 4061 4062 4063

	return reg_01.bits.version;
}

4064
int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
4065
{
4066
	int ioapic, pin, idx;
4067 4068 4069 4070

	if (skip_ioapic_setup)
		return -1;

4071 4072 4073 4074 4075 4076 4077 4078 4079 4080
	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
		return -1;

	pin = mp_find_ioapic_pin(ioapic, gsi);
	if (pin < 0)
		return -1;

	idx = find_irq_entry(ioapic, pin, mp_INT);
	if (idx < 0)
4081 4082
		return -1;

4083 4084
	*trigger = irq_trigger(idx);
	*polarity = irq_polarity(idx);
4085 4086 4087
	return 0;
}

4088 4089 4090
/*
 * This function currently is only a helper for the i386 smp boot process where
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
4091
 * so mask in all cases should simply be apic->target_cpus()
4092 4093 4094 4095
 */
#ifdef CONFIG_SMP
void __init setup_ioapic_dest(void)
{
E
Eric W. Biederman 已提交
4096
	int pin, ioapic, irq, irq_entry;
4097
	struct irq_desc *desc;
4098
	const struct cpumask *mask;
4099 4100 4101 4102

	if (skip_ioapic_setup == 1)
		return;

E
Eric W. Biederman 已提交
4103
	for (ioapic = 0; ioapic < nr_ioapics; ioapic++)
4104 4105 4106 4107 4108
	for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
		irq_entry = find_irq_entry(ioapic, pin, mp_INT);
		if (irq_entry == -1)
			continue;
		irq = pin_2_irq(irq_entry, ioapic, pin);
4109

E
Eric W. Biederman 已提交
4110 4111 4112
		if ((ioapic > 0) && (irq > 16))
			continue;

4113
		desc = irq_to_desc(irq);
4114

4115 4116 4117 4118 4119 4120 4121 4122
		/*
		 * Honour affinities which have been set in early boot
		 */
		if (desc->status &
		    (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
			mask = desc->affinity;
		else
			mask = apic->target_cpus();
4123

4124 4125 4126 4127
		if (intr_remapping_enabled)
			set_ir_ioapic_affinity_irq_desc(desc, mask);
		else
			set_ioapic_affinity_irq_desc(desc, mask);
4128
	}
4129

4130 4131 4132
}
#endif

4133 4134 4135 4136
#define IOAPIC_RESOURCE_NAME_SIZE 11

static struct resource *ioapic_resources;

4137
static struct resource * __init ioapic_setup_resources(int nr_ioapics)
4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152
{
	unsigned long n;
	struct resource *res;
	char *mem;
	int i;

	if (nr_ioapics <= 0)
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
	n *= nr_ioapics;

	mem = alloc_bootmem(n);
	res = (void *)mem;

4153
	mem += sizeof(struct resource) * nr_ioapics;
4154

4155 4156 4157
	for (i = 0; i < nr_ioapics; i++) {
		res[i].name = mem;
		res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
4158
		snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
4159
		mem += IOAPIC_RESOURCE_NAME_SIZE;
4160 4161 4162 4163 4164 4165 4166
	}

	ioapic_resources = res;

	return res;
}

4167 4168 4169
void __init ioapic_init_mappings(void)
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
4170
	struct resource *ioapic_res;
T
Thomas Gleixner 已提交
4171
	int i;
4172

4173
	ioapic_res = ioapic_setup_resources(nr_ioapics);
4174 4175
	for (i = 0; i < nr_ioapics; i++) {
		if (smp_found_config) {
4176
			ioapic_phys = mp_ioapics[i].apicaddr;
4177
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
4178 4179 4180 4181 4182 4183 4184 4185 4186
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
4187
#endif
4188
		} else {
4189
#ifdef CONFIG_X86_32
4190
fake_ioapic_page:
4191
#endif
4192
			ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
4193 4194 4195
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
4196 4197 4198
		apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
			__fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
			ioapic_phys);
4199
		idx++;
4200

4201
		ioapic_res->start = ioapic_phys;
4202
		ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
4203
		ioapic_res++;
4204 4205 4206
	}
}

4207
void __init ioapic_insert_resources(void)
4208 4209 4210 4211 4212
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
4213
		if (nr_ioapics > 0)
4214 4215
			printk(KERN_ERR
				"IO APIC resources couldn't be allocated.\n");
4216
		return;
4217 4218 4219 4220 4221 4222 4223
	}

	for (i = 0; i < nr_ioapics; i++) {
		insert_resource(&iomem_resource, r);
		r++;
	}
}
4224

4225
int mp_find_ioapic(u32 gsi)
4226 4227 4228 4229 4230 4231 4232 4233 4234
{
	int i = 0;

	/* Find the IOAPIC that manages this GSI. */
	for (i = 0; i < nr_ioapics; i++) {
		if ((gsi >= mp_gsi_routing[i].gsi_base)
		    && (gsi <= mp_gsi_routing[i].gsi_end))
			return i;
	}
4235

4236 4237 4238 4239
	printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
	return -1;
}

4240
int mp_find_ioapic_pin(int ioapic, u32 gsi)
4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261
{
	if (WARN_ON(ioapic == -1))
		return -1;
	if (WARN_ON(gsi > mp_gsi_routing[ioapic].gsi_end))
		return -1;

	return gsi - mp_gsi_routing[ioapic].gsi_base;
}

static int bad_ioapic(unsigned long address)
{
	if (nr_ioapics >= MAX_IO_APICS) {
		printk(KERN_WARNING "WARING: Max # of I/O APICs (%d) exceeded "
		       "(found %d), skipping\n", MAX_IO_APICS, nr_ioapics);
		return 1;
	}
	if (!address) {
		printk(KERN_WARNING "WARNING: Bogus (zero) I/O APIC address"
		       " found in table, skipping!\n");
		return 1;
	}
4262 4263 4264
	return 0;
}

4265 4266 4267
void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
{
	int idx = 0;
4268
	int entries;
4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286

	if (bad_ioapic(address))
		return;

	idx = nr_ioapics;

	mp_ioapics[idx].type = MP_IOAPIC;
	mp_ioapics[idx].flags = MPC_APIC_USABLE;
	mp_ioapics[idx].apicaddr = address;

	set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
	mp_ioapics[idx].apicid = io_apic_unique_id(id);
	mp_ioapics[idx].apicver = io_apic_get_version(idx);

	/*
	 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
	 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
	 */
4287
	entries = io_apic_get_redir_entries(idx);
4288
	mp_gsi_routing[idx].gsi_base = gsi_base;
4289 4290 4291 4292 4293 4294
	mp_gsi_routing[idx].gsi_end = gsi_base + entries - 1;

	/*
	 * The number of IO-APIC IRQ registers (== #pins):
	 */
	nr_ioapic_registers[idx] = entries;
4295

4296 4297 4298
	if (mp_gsi_routing[idx].gsi_end > gsi_end)
		gsi_end = mp_gsi_routing[idx].gsi_end;

4299 4300 4301 4302 4303 4304 4305
	printk(KERN_INFO "IOAPIC[%d]: apic_id %d, version %d, address 0x%x, "
	       "GSI %d-%d\n", idx, mp_ioapics[idx].apicid,
	       mp_ioapics[idx].apicver, mp_ioapics[idx].apicaddr,
	       mp_gsi_routing[idx].gsi_base, mp_gsi_routing[idx].gsi_end);

	nr_ioapics++;
}
4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326

/* Enable IOAPIC early just for system timer */
void __init pre_init_apic_IRQ0(void)
{
	struct irq_cfg *cfg;
	struct irq_desc *desc;

	printk(KERN_INFO "Early APIC setup for system timer0\n");
#ifndef CONFIG_SMP
	phys_cpu_present_map = physid_mask_of_physid(boot_cpu_physical_apicid);
#endif
	desc = irq_to_desc_alloc_node(0, 0);

	setup_local_APIC();

	cfg = irq_cfg(0);
	add_pin_to_irq_node(cfg, 0, 0, 0);
	set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");

	setup_IO_APIC_irq(0, 0, 0, desc, 0, 0);
}