emulate.c 130.3 KB
Newer Older
A
Avi Kivity 已提交
1
/******************************************************************************
2
 * emulate.c
A
Avi Kivity 已提交
3 4 5 6 7 8
 *
 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
 *
 * Copyright (c) 2005 Keir Fraser
 *
 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
9
 * privileged instructions:
A
Avi Kivity 已提交
10 11
 *
 * Copyright (C) 2006 Qumranet
N
Nicolas Kaiser 已提交
12
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
13 14 15 16 17 18 19 20 21 22
 *
 *   Avi Kivity <avi@qumranet.com>
 *   Yaniv Kamay <yaniv@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
 */

23
#include <linux/kvm_host.h>
24
#include "kvm_cache_regs.h"
A
Avi Kivity 已提交
25
#include <linux/module.h>
26
#include <asm/kvm_emulate.h>
27
#include <linux/stringify.h>
A
Avi Kivity 已提交
28

29
#include "x86.h"
30
#include "tss.h"
31

32 33 34
/*
 * Operand types
 */
35 36 37 38 39 40 41 42 43
#define OpNone             0ull
#define OpImplicit         1ull  /* No generic decode */
#define OpReg              2ull  /* Register */
#define OpMem              3ull  /* Memory */
#define OpAcc              4ull  /* Accumulator: AL/AX/EAX/RAX */
#define OpDI               5ull  /* ES:DI/EDI/RDI */
#define OpMem64            6ull  /* Memory, 64-bit */
#define OpImmUByte         7ull  /* Zero-extended 8-bit immediate */
#define OpDX               8ull  /* DX register */
44 45 46
#define OpCL               9ull  /* CL register (for shifts) */
#define OpImmByte         10ull  /* 8-bit sign extended immediate */
#define OpOne             11ull  /* Implied 1 */
47
#define OpImm             12ull  /* Sign extended up to 32-bit immediate */
48 49 50 51 52 53 54
#define OpMem16           13ull  /* Memory operand (16-bit). */
#define OpMem32           14ull  /* Memory operand (32-bit). */
#define OpImmU            15ull  /* Immediate operand, zero extended */
#define OpSI              16ull  /* SI/ESI/RSI */
#define OpImmFAddr        17ull  /* Immediate far address */
#define OpMemFAddr        18ull  /* Far address in memory */
#define OpImmU16          19ull  /* Immediate operand, 16 bits, zero extended */
55 56 57 58 59 60
#define OpES              20ull  /* ES */
#define OpCS              21ull  /* CS */
#define OpSS              22ull  /* SS */
#define OpDS              23ull  /* DS */
#define OpFS              24ull  /* FS */
#define OpGS              25ull  /* GS */
61
#define OpMem8            26ull  /* 8-bit zero extended memory operand */
62
#define OpImm64           27ull  /* Sign extended 16/32/64-bit immediate */
P
Paolo Bonzini 已提交
63
#define OpXLat            28ull  /* memory at BX/EBX/RBX + zero-extended AL */
64 65
#define OpAccLo           29ull  /* Low part of extended acc (AX/AX/EAX/RAX) */
#define OpAccHi           30ull  /* High part of extended acc (-/DX/EDX/RDX) */
66 67

#define OpBits             5  /* Width of operand field */
68
#define OpMask             ((1ull << OpBits) - 1)
69

A
Avi Kivity 已提交
70 71 72 73 74 75 76 77 78 79
/*
 * Opcode effective-address decode tables.
 * Note that we only emulate instructions that have at least one memory
 * operand (excluding implicit stack references). We assume that stack
 * references and instruction fetches will never occur in special memory
 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
 * not be handled.
 */

/* Operand sizes: 8-bit operands or specified/overridden size. */
80
#define ByteOp      (1<<0)	/* 8-bit operands. */
A
Avi Kivity 已提交
81
/* Destination operand type. */
82 83 84 85 86 87 88 89 90
#define DstShift    1
#define ImplicitOps (OpImplicit << DstShift)
#define DstReg      (OpReg << DstShift)
#define DstMem      (OpMem << DstShift)
#define DstAcc      (OpAcc << DstShift)
#define DstDI       (OpDI << DstShift)
#define DstMem64    (OpMem64 << DstShift)
#define DstImmUByte (OpImmUByte << DstShift)
#define DstDX       (OpDX << DstShift)
91
#define DstAccLo    (OpAccLo << DstShift)
92
#define DstMask     (OpMask << DstShift)
A
Avi Kivity 已提交
93
/* Source operand type. */
94 95 96 97 98 99 100 101 102 103 104 105
#define SrcShift    6
#define SrcNone     (OpNone << SrcShift)
#define SrcReg      (OpReg << SrcShift)
#define SrcMem      (OpMem << SrcShift)
#define SrcMem16    (OpMem16 << SrcShift)
#define SrcMem32    (OpMem32 << SrcShift)
#define SrcImm      (OpImm << SrcShift)
#define SrcImmByte  (OpImmByte << SrcShift)
#define SrcOne      (OpOne << SrcShift)
#define SrcImmUByte (OpImmUByte << SrcShift)
#define SrcImmU     (OpImmU << SrcShift)
#define SrcSI       (OpSI << SrcShift)
P
Paolo Bonzini 已提交
106
#define SrcXLat     (OpXLat << SrcShift)
107 108 109 110
#define SrcImmFAddr (OpImmFAddr << SrcShift)
#define SrcMemFAddr (OpMemFAddr << SrcShift)
#define SrcAcc      (OpAcc << SrcShift)
#define SrcImmU16   (OpImmU16 << SrcShift)
111
#define SrcImm64    (OpImm64 << SrcShift)
112
#define SrcDX       (OpDX << SrcShift)
113
#define SrcMem8     (OpMem8 << SrcShift)
114
#define SrcAccHi    (OpAccHi << SrcShift)
115
#define SrcMask     (OpMask << SrcShift)
116 117 118 119 120 121 122 123 124
#define BitOp       (1<<11)
#define MemAbs      (1<<12)      /* Memory operand is absolute displacement */
#define String      (1<<13)     /* String instruction (rep capable) */
#define Stack       (1<<14)     /* Stack instruction (push/pop) */
#define GroupMask   (7<<15)     /* Opcode uses one of the group mechanisms */
#define Group       (1<<15)     /* Bits 3:5 of modrm byte extend opcode */
#define GroupDual   (2<<15)     /* Alternate decoding of mod == 3 */
#define Prefix      (3<<15)     /* Instruction varies with 66/f2/f3 prefix */
#define RMExt       (4<<15)     /* Opcode extension in ModRM r/m if mod == 3 */
125
#define Escape      (5<<15)     /* Escape to coprocessor instruction */
126
#define Sse         (1<<18)     /* SSE Vector instruction */
127 128 129 130
/* Generic ModRM decode. */
#define ModRM       (1<<19)
/* Destination is only written; never read. */
#define Mov         (1<<20)
131
/* Misc flags */
132
#define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
133
#define EmulateOnUD (1<<22) /* Emulate if unsupported by the host */
134
#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
135
#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
136
#define Undefined   (1<<25) /* No Such Instruction */
137
#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
138
#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
139
#define No64	    (1<<28)
140
#define PageTable   (1 << 29)   /* instruction used to write page table */
141
#define NotImpl     (1 << 30)   /* instruction is not implemented */
142
/* Source 2 operand type */
143
#define Src2Shift   (31)
144
#define Src2None    (OpNone << Src2Shift)
145
#define Src2Mem     (OpMem << Src2Shift)
146 147 148 149
#define Src2CL      (OpCL << Src2Shift)
#define Src2ImmByte (OpImmByte << Src2Shift)
#define Src2One     (OpOne << Src2Shift)
#define Src2Imm     (OpImm << Src2Shift)
150 151 152 153 154 155
#define Src2ES      (OpES << Src2Shift)
#define Src2CS      (OpCS << Src2Shift)
#define Src2SS      (OpSS << Src2Shift)
#define Src2DS      (OpDS << Src2Shift)
#define Src2FS      (OpFS << Src2Shift)
#define Src2GS      (OpGS << Src2Shift)
156
#define Src2Mask    (OpMask << Src2Shift)
A
Avi Kivity 已提交
157
#define Mmx         ((u64)1 << 40)  /* MMX Vector instruction */
158 159 160
#define Aligned     ((u64)1 << 41)  /* Explicitly aligned (e.g. MOVDQA) */
#define Unaligned   ((u64)1 << 42)  /* Explicitly unaligned (e.g. MOVDQU) */
#define Avx         ((u64)1 << 43)  /* Advanced Vector Extensions */
161
#define Fastop      ((u64)1 << 44)  /* Use opcode::u.fastop */
162
#define NoWrite     ((u64)1 << 45)  /* No writeback */
163
#define SrcWrite    ((u64)1 << 46)  /* Write back src operand */
164
#define NoMod	    ((u64)1 << 47)  /* Mod field is ignored */
165 166
#define Intercept   ((u64)1 << 48)  /* Has valid intercept field */
#define CheckPerm   ((u64)1 << 49)  /* Has valid check_perm field */
167
#define NoBigReal   ((u64)1 << 50)  /* No big real mode */
168
#define PrivUD      ((u64)1 << 51)  /* #UD instead of #GP on CPL > 0 */
169
#define NearBranch  ((u64)1 << 52)  /* Near branches */
A
Avi Kivity 已提交
170

171
#define DstXacc     (DstAccLo | SrcAccHi | SrcWrite)
A
Avi Kivity 已提交
172

173 174 175 176 177 178 179 180
#define X2(x...) x, x
#define X3(x...) X2(x), x
#define X4(x...) X2(x), X2(x)
#define X5(x...) X4(x), x
#define X6(x...) X4(x), X2(x)
#define X7(x...) X4(x), X3(x)
#define X8(x...) X4(x), X4(x)
#define X16(x...) X8(x), X8(x)
181

182 183 184 185 186 187
#define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
#define FASTOP_SIZE 8

/*
 * fastop functions have a special calling convention:
 *
188 189
 * dst:    rax        (in/out)
 * src:    rdx        (in/out)
190 191
 * src2:   rcx        (in)
 * flags:  rflags     (in/out)
192
 * ex:     rsi        (in:fastop pointer, out:zero if exception)
193 194 195 196 197 198 199 200 201 202 203
 *
 * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
 * different operand sizes can be reached by calculation, rather than a jump
 * table (which would be bigger than the code).
 *
 * fastop functions are declared as taking a never-defined fastop parameter,
 * so they can't be called from C directly.
 */

struct fastop;

204
struct opcode {
205 206
	u64 flags : 56;
	u64 intercept : 8;
207
	union {
208
		int (*execute)(struct x86_emulate_ctxt *ctxt);
209 210 211
		const struct opcode *group;
		const struct group_dual *gdual;
		const struct gprefix *gprefix;
212
		const struct escape *esc;
213
		void (*fastop)(struct fastop *fake);
214
	} u;
215
	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
216 217 218 219 220
};

struct group_dual {
	struct opcode mod012[8];
	struct opcode mod3[8];
221 222
};

223 224 225 226 227 228 229
struct gprefix {
	struct opcode pfx_no;
	struct opcode pfx_66;
	struct opcode pfx_f2;
	struct opcode pfx_f3;
};

230 231 232 233 234
struct escape {
	struct opcode op[8];
	struct opcode high[64];
};

A
Avi Kivity 已提交
235
/* EFLAGS bit definitions. */
236 237 238 239
#define EFLG_ID (1<<21)
#define EFLG_VIP (1<<20)
#define EFLG_VIF (1<<19)
#define EFLG_AC (1<<18)
240 241
#define EFLG_VM (1<<17)
#define EFLG_RF (1<<16)
242 243
#define EFLG_IOPL (3<<12)
#define EFLG_NT (1<<14)
A
Avi Kivity 已提交
244 245
#define EFLG_OF (1<<11)
#define EFLG_DF (1<<10)
246
#define EFLG_IF (1<<9)
247
#define EFLG_TF (1<<8)
A
Avi Kivity 已提交
248 249 250 251 252 253
#define EFLG_SF (1<<7)
#define EFLG_ZF (1<<6)
#define EFLG_AF (1<<4)
#define EFLG_PF (1<<2)
#define EFLG_CF (1<<0)

254 255 256
#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
#define EFLG_RESERVED_ONE_MASK 2

257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292
static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	if (!(ctxt->regs_valid & (1 << nr))) {
		ctxt->regs_valid |= 1 << nr;
		ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
	}
	return ctxt->_regs[nr];
}

static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	ctxt->regs_valid |= 1 << nr;
	ctxt->regs_dirty |= 1 << nr;
	return &ctxt->_regs[nr];
}

static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	reg_read(ctxt, nr);
	return reg_write(ctxt, nr);
}

static void writeback_registers(struct x86_emulate_ctxt *ctxt)
{
	unsigned reg;

	for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
		ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
}

static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
{
	ctxt->regs_dirty = 0;
	ctxt->regs_valid = 0;
}

A
Avi Kivity 已提交
293 294 295 296 297 298
/*
 * These EFLAGS bits are restored from saved value during emulation, and
 * any changes are written back to the saved value after emulation.
 */
#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)

299 300 301 302 303 304
#ifdef CONFIG_X86_64
#define ON64(x) x
#else
#define ON64(x)
#endif

305 306
static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));

307 308 309 310 311 312 313 314 315 316 317 318 319
#define FOP_ALIGN ".align " __stringify(FASTOP_SIZE) " \n\t"
#define FOP_RET   "ret \n\t"

#define FOP_START(op) \
	extern void em_##op(struct fastop *fake); \
	asm(".pushsection .text, \"ax\" \n\t" \
	    ".global em_" #op " \n\t" \
            FOP_ALIGN \
	    "em_" #op ": \n\t"

#define FOP_END \
	    ".popsection")

320 321
#define FOPNOP() FOP_ALIGN FOP_RET

322
#define FOP1E(op,  dst) \
323 324 325 326
	FOP_ALIGN "10: " #op " %" #dst " \n\t" FOP_RET

#define FOP1EEX(op,  dst) \
	FOP1E(op, dst) _ASM_EXTABLE(10b, kvm_fastop_exception)
327 328 329 330 331 332 333 334 335

#define FASTOP1(op) \
	FOP_START(op) \
	FOP1E(op##b, al) \
	FOP1E(op##w, ax) \
	FOP1E(op##l, eax) \
	ON64(FOP1E(op##q, rax))	\
	FOP_END

336 337 338 339 340 341 342 343 344
/* 1-operand, using src2 (for MUL/DIV r/m) */
#define FASTOP1SRC2(op, name) \
	FOP_START(name) \
	FOP1E(op, cl) \
	FOP1E(op, cx) \
	FOP1E(op, ecx) \
	ON64(FOP1E(op, rcx)) \
	FOP_END

345 346 347 348 349 350 351 352 353
/* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
#define FASTOP1SRC2EX(op, name) \
	FOP_START(name) \
	FOP1EEX(op, cl) \
	FOP1EEX(op, cx) \
	FOP1EEX(op, ecx) \
	ON64(FOP1EEX(op, rcx)) \
	FOP_END

354 355 356 357 358
#define FOP2E(op,  dst, src)	   \
	FOP_ALIGN #op " %" #src ", %" #dst " \n\t" FOP_RET

#define FASTOP2(op) \
	FOP_START(op) \
359 360 361 362
	FOP2E(op##b, al, dl) \
	FOP2E(op##w, ax, dx) \
	FOP2E(op##l, eax, edx) \
	ON64(FOP2E(op##q, rax, rdx)) \
363 364
	FOP_END

365 366 367 368
/* 2 operand, word only */
#define FASTOP2W(op) \
	FOP_START(op) \
	FOPNOP() \
369 370 371
	FOP2E(op##w, ax, dx) \
	FOP2E(op##l, eax, edx) \
	ON64(FOP2E(op##q, rax, rdx)) \
372 373
	FOP_END

374 375 376 377 378 379 380 381 382
/* 2 operand, src is CL */
#define FASTOP2CL(op) \
	FOP_START(op) \
	FOP2E(op##b, al, cl) \
	FOP2E(op##w, ax, cl) \
	FOP2E(op##l, eax, cl) \
	ON64(FOP2E(op##q, rax, cl)) \
	FOP_END

383 384 385 386 387 388 389 390 391
/* 2 operand, src and dest are reversed */
#define FASTOP2R(op, name) \
	FOP_START(name) \
	FOP2E(op##b, dl, al) \
	FOP2E(op##w, dx, ax) \
	FOP2E(op##l, edx, eax) \
	ON64(FOP2E(op##q, rdx, rax)) \
	FOP_END

392 393 394 395 396 397 398
#define FOP3E(op,  dst, src, src2) \
	FOP_ALIGN #op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET

/* 3-operand, word-only, src2=cl */
#define FASTOP3WCL(op) \
	FOP_START(op) \
	FOPNOP() \
399 400 401
	FOP3E(op##w, ax, dx, cl) \
	FOP3E(op##l, eax, edx, cl) \
	ON64(FOP3E(op##q, rax, rdx, cl)) \
402 403
	FOP_END

404 405 406
/* Special case for SETcc - 1 instruction per cc */
#define FOP_SETCC(op) ".align 4; " #op " %al; ret \n\t"

407 408 409
asm(".global kvm_fastop_exception \n"
    "kvm_fastop_exception: xor %esi, %esi; ret");

410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428
FOP_START(setcc)
FOP_SETCC(seto)
FOP_SETCC(setno)
FOP_SETCC(setc)
FOP_SETCC(setnc)
FOP_SETCC(setz)
FOP_SETCC(setnz)
FOP_SETCC(setbe)
FOP_SETCC(setnbe)
FOP_SETCC(sets)
FOP_SETCC(setns)
FOP_SETCC(setp)
FOP_SETCC(setnp)
FOP_SETCC(setl)
FOP_SETCC(setnl)
FOP_SETCC(setle)
FOP_SETCC(setnle)
FOP_END;

P
Paolo Bonzini 已提交
429 430 431
FOP_START(salc) "pushf; sbb %al, %al; popf \n\t" FOP_RET
FOP_END;

432 433 434 435 436 437
static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
				    enum x86_intercept intercept,
				    enum x86_intercept_stage stage)
{
	struct x86_instruction_info info = {
		.intercept  = intercept,
438 439 440 441 442
		.rep_prefix = ctxt->rep_prefix,
		.modrm_mod  = ctxt->modrm_mod,
		.modrm_reg  = ctxt->modrm_reg,
		.modrm_rm   = ctxt->modrm_rm,
		.src_val    = ctxt->src.val64,
443
		.dst_val    = ctxt->dst.val64,
444 445 446
		.src_bytes  = ctxt->src.bytes,
		.dst_bytes  = ctxt->dst.bytes,
		.ad_bytes   = ctxt->ad_bytes,
447 448 449
		.next_rip   = ctxt->eip,
	};

450
	return ctxt->ops->intercept(ctxt, &info, stage);
451 452
}

A
Avi Kivity 已提交
453 454 455 456 457
static void assign_masked(ulong *dest, ulong src, ulong mask)
{
	*dest = (*dest & ~mask) | (src & mask);
}

458
static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
459
{
460
	return (1UL << (ctxt->ad_bytes << 3)) - 1;
461 462
}

A
Avi Kivity 已提交
463 464 465 466 467 468 469 470 471 472 473
static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
{
	u16 sel;
	struct desc_struct ss;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return ~0UL;
	ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
	return ~0U >> ((ss.d ^ 1) * 16);  /* d=0: 0xffff; d=1: 0xffffffff */
}

A
Avi Kivity 已提交
474 475 476 477 478
static int stack_size(struct x86_emulate_ctxt *ctxt)
{
	return (__fls(stack_mask(ctxt)) + 1) >> 3;
}

A
Avi Kivity 已提交
479
/* Access/update address held in a register, based on addressing mode. */
480
static inline unsigned long
481
address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
482
{
483
	if (ctxt->ad_bytes == sizeof(unsigned long))
484 485
		return reg;
	else
486
		return reg & ad_mask(ctxt);
487 488 489
}

static inline unsigned long
490
register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
491
{
492
	return address_mask(ctxt, reg);
493 494
}

495 496 497 498 499
static void masked_increment(ulong *reg, ulong mask, int inc)
{
	assign_masked(reg, *reg + inc, mask);
}

500
static inline void
501
register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
502
{
503 504
	ulong mask;

505
	if (ctxt->ad_bytes == sizeof(unsigned long))
506
		mask = ~0UL;
507
	else
508 509 510 511 512 513
		mask = ad_mask(ctxt);
	masked_increment(reg, mask, inc);
}

static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
{
514
	masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
515
}
A
Avi Kivity 已提交
516

517 518 519 520 521 522 523
static u32 desc_limit_scaled(struct desc_struct *desc)
{
	u32 limit = get_desc_limit(desc);

	return desc->g ? (limit << 12) | 0xfff : limit;
}

524
static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
525 526 527 528
{
	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
		return 0;

529
	return ctxt->ops->get_cached_segment_base(ctxt, seg);
530 531
}

532 533
static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
			     u32 error, bool valid)
534
{
535
	WARN_ON(vec > 0x1f);
536 537 538
	ctxt->exception.vector = vec;
	ctxt->exception.error_code = error;
	ctxt->exception.error_code_valid = valid;
539
	return X86EMUL_PROPAGATE_FAULT;
540 541
}

542 543 544 545 546
static int emulate_db(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, DB_VECTOR, 0, false);
}

547
static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
548
{
549
	return emulate_exception(ctxt, GP_VECTOR, err, true);
550 551
}

552 553 554 555 556
static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
{
	return emulate_exception(ctxt, SS_VECTOR, err, true);
}

557
static int emulate_ud(struct x86_emulate_ctxt *ctxt)
558
{
559
	return emulate_exception(ctxt, UD_VECTOR, 0, false);
560 561
}

562
static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
563
{
564
	return emulate_exception(ctxt, TS_VECTOR, err, true);
565 566
}

567 568
static int emulate_de(struct x86_emulate_ctxt *ctxt)
{
569
	return emulate_exception(ctxt, DE_VECTOR, 0, false);
570 571
}

A
Avi Kivity 已提交
572 573 574 575 576
static int emulate_nm(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, NM_VECTOR, 0, false);
}

577 578
static inline int assign_eip_far(struct x86_emulate_ctxt *ctxt, ulong dst,
			       int cs_l)
579 580 581 582 583 584 585 586
{
	switch (ctxt->op_bytes) {
	case 2:
		ctxt->_eip = (u16)dst;
		break;
	case 4:
		ctxt->_eip = (u32)dst;
		break;
587
#ifdef CONFIG_X86_64
588
	case 8:
589
		if ((cs_l && is_noncanonical_address(dst)) ||
590
		    (!cs_l && (dst >> 32) != 0))
591
			return emulate_gp(ctxt, 0);
592 593
		ctxt->_eip = dst;
		break;
594
#endif
595 596 597
	default:
		WARN(1, "unsupported eip assignment size\n");
	}
598 599 600 601 602 603
	return X86EMUL_CONTINUE;
}

static inline int assign_eip_near(struct x86_emulate_ctxt *ctxt, ulong dst)
{
	return assign_eip_far(ctxt, dst, ctxt->mode == X86EMUL_MODE_PROT64);
604 605
}

606
static inline int jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
607
{
608
	return assign_eip_near(ctxt, ctxt->_eip + rel);
609 610
}

611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630
static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
{
	u16 selector;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
	return selector;
}

static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
				 unsigned seg)
{
	u16 dummy;
	u32 base3;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
}

631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653
/*
 * x86 defines three classes of vector instructions: explicitly
 * aligned, explicitly unaligned, and the rest, which change behaviour
 * depending on whether they're AVX encoded or not.
 *
 * Also included is CMPXCHG16B which is not a vector instruction, yet it is
 * subject to the same check.
 */
static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
{
	if (likely(size < 16))
		return false;

	if (ctxt->d & Aligned)
		return true;
	else if (ctxt->d & Unaligned)
		return false;
	else if (ctxt->d & Avx)
		return false;
	else
		return true;
}

654 655 656 657 658
static __always_inline int __linearize(struct x86_emulate_ctxt *ctxt,
				       struct segmented_address addr,
				       unsigned *max_size, unsigned size,
				       bool write, bool fetch,
				       ulong *linear)
659
{
660 661
	struct desc_struct desc;
	bool usable;
662
	ulong la;
663
	u32 lim;
664
	u16 sel;
665
	unsigned cpl;
666

667 668
	la = seg_base(ctxt, addr.seg) +
	    (fetch || ctxt->ad_bytes == 8 ? addr.ea : (u32)addr.ea);
669
	*max_size = 0;
670 671
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT64:
672
		if (is_noncanonical_address(la))
673
			return emulate_gp(ctxt, 0);
674 675 676 677

		*max_size = min_t(u64, ~0u, (1ull << 48) - la);
		if (size > *max_size)
			goto bad;
678 679
		break;
	default:
680 681
		usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
						addr.seg);
682 683
		if (!usable)
			goto bad;
684 685 686
		/* code segment in protected mode or read-only data segment */
		if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
					|| !(desc.type & 2)) && write)
687 688
			goto bad;
		/* unreadable code segment */
689
		if (!fetch && (desc.type & 8) && !(desc.type & 2))
690 691
			goto bad;
		lim = desc_limit_scaled(&desc);
692 693 694
		if ((ctxt->mode == X86EMUL_MODE_REAL) && !fetch &&
		    (ctxt->d & NoBigReal)) {
			/* la is between zero and 0xffff */
695
			if (la > 0xffff)
696
				goto bad;
697
			*max_size = 0x10000 - la;
698
		} else if ((desc.type & 8) || !(desc.type & 4)) {
699
			/* expand-up segment */
700
			if (addr.ea > lim)
701
				goto bad;
702
			*max_size = min_t(u64, ~0u, (u64)lim + 1 - addr.ea);
703
		} else {
G
Guo Chao 已提交
704
			/* expand-down segment */
705
			if (addr.ea <= lim)
706 707
				goto bad;
			lim = desc.d ? 0xffffffff : 0xffff;
708
			if (addr.ea > lim)
709
				goto bad;
710
			*max_size = min_t(u64, ~0u, (u64)lim + 1 - addr.ea);
711
		}
712 713
		if (size > *max_size)
			goto bad;
714
		cpl = ctxt->ops->cpl(ctxt);
715 716
		if (!fetch) {
			/* data segment or readable code segment */
717 718 719 720 721 722 723 724 725 726 727 728 729
			if (cpl > desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && !(desc.type & 4)) {
			/* nonconforming code segment */
			if (cpl != desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && (desc.type & 4)) {
			/* conforming code segment */
			if (cpl < desc.dpl)
				goto bad;
		}
		break;
	}
730
	if (ctxt->mode != X86EMUL_MODE_PROT64)
731
		la &= (u32)-1;
732 733
	if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
		return emulate_gp(ctxt, 0);
734 735
	*linear = la;
	return X86EMUL_CONTINUE;
736 737
bad:
	if (addr.seg == VCPU_SREG_SS)
738
		return emulate_ss(ctxt, 0);
739
	else
740
		return emulate_gp(ctxt, 0);
741 742
}

743 744 745 746 747
static int linearize(struct x86_emulate_ctxt *ctxt,
		     struct segmented_address addr,
		     unsigned size, bool write,
		     ulong *linear)
{
748 749
	unsigned max_size;
	return __linearize(ctxt, addr, &max_size, size, write, false, linear);
750 751 752
}


753 754 755 756 757
static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
			      struct segmented_address addr,
			      void *data,
			      unsigned size)
{
758 759 760
	int rc;
	ulong linear;

761
	rc = linearize(ctxt, addr, size, false, &linear);
762 763
	if (rc != X86EMUL_CONTINUE)
		return rc;
764
	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
765 766
}

767
/*
768
 * Prefetch the remaining bytes of the instruction without crossing page
769 770
 * boundary if they are not in fetch_cache yet.
 */
771
static int __do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt, int op_size)
772 773
{
	int rc;
774
	unsigned size, max_size;
775
	unsigned long linear;
776
	int cur_size = ctxt->fetch.end - ctxt->fetch.data;
777
	struct segmented_address addr = { .seg = VCPU_SREG_CS,
778 779
					   .ea = ctxt->eip + cur_size };

780 781 782 783 784 785 786 787 788 789 790
	/*
	 * We do not know exactly how many bytes will be needed, and
	 * __linearize is expensive, so fetch as much as possible.  We
	 * just have to avoid going beyond the 15 byte limit, the end
	 * of the segment, or the end of the page.
	 *
	 * __linearize is called with size 0 so that it does not do any
	 * boundary check itself.  Instead, we use max_size to check
	 * against op_size.
	 */
	rc = __linearize(ctxt, addr, &max_size, 0, false, true, &linear);
791 792 793
	if (unlikely(rc != X86EMUL_CONTINUE))
		return rc;

794
	size = min_t(unsigned, 15UL ^ cur_size, max_size);
795
	size = min_t(unsigned, size, PAGE_SIZE - offset_in_page(linear));
796 797 798 799 800 801 802 803

	/*
	 * One instruction can only straddle two pages,
	 * and one has been loaded at the beginning of
	 * x86_decode_insn.  So, if not enough bytes
	 * still, we must have hit the 15-byte boundary.
	 */
	if (unlikely(size < op_size))
804 805
		return emulate_gp(ctxt, 0);

806
	rc = ctxt->ops->fetch(ctxt, linear, ctxt->fetch.end,
807 808 809
			      size, &ctxt->exception);
	if (unlikely(rc != X86EMUL_CONTINUE))
		return rc;
810
	ctxt->fetch.end += size;
811
	return X86EMUL_CONTINUE;
812 813
}

814 815
static __always_inline int do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt,
					       unsigned size)
816
{
817 818 819 820
	unsigned done_size = ctxt->fetch.end - ctxt->fetch.ptr;

	if (unlikely(done_size < size))
		return __do_insn_fetch_bytes(ctxt, size - done_size);
821 822
	else
		return X86EMUL_CONTINUE;
823 824
}

825
/* Fetch next part of the instruction being emulated. */
826
#define insn_fetch(_type, _ctxt)					\
827 828 829
({	_type _x;							\
									\
	rc = do_insn_fetch_bytes(_ctxt, sizeof(_type));			\
830 831
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
832
	ctxt->_eip += sizeof(_type);					\
833 834
	_x = *(_type __aligned(1) *) ctxt->fetch.ptr;			\
	ctxt->fetch.ptr += sizeof(_type);				\
835
	_x;								\
836 837
})

838
#define insn_fetch_arr(_arr, _size, _ctxt)				\
839 840
({									\
	rc = do_insn_fetch_bytes(_ctxt, _size);				\
841 842
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
843
	ctxt->_eip += (_size);						\
844 845
	memcpy(_arr, ctxt->fetch.ptr, _size);				\
	ctxt->fetch.ptr += (_size);					\
846 847
})

848 849 850 851 852
/*
 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 * pointer into the block that addresses the relevant register.
 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 */
853
static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
854
			     int byteop)
A
Avi Kivity 已提交
855 856
{
	void *p;
857
	int highbyte_regs = (ctxt->rex_prefix == 0) && byteop;
A
Avi Kivity 已提交
858 859

	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
860 861 862
		p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
	else
		p = reg_rmw(ctxt, modrm_reg);
A
Avi Kivity 已提交
863 864 865 866
	return p;
}

static int read_descriptor(struct x86_emulate_ctxt *ctxt,
867
			   struct segmented_address addr,
A
Avi Kivity 已提交
868 869 870 871 872 873 874
			   u16 *size, unsigned long *address, int op_bytes)
{
	int rc;

	if (op_bytes == 2)
		op_bytes = 3;
	*address = 0;
875
	rc = segmented_read_std(ctxt, addr, size, 2);
876
	if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
877
		return rc;
878
	addr.ea += 2;
879
	rc = segmented_read_std(ctxt, addr, address, op_bytes);
A
Avi Kivity 已提交
880 881 882
	return rc;
}

883 884 885 886 887 888 889 890 891 892
FASTOP2(add);
FASTOP2(or);
FASTOP2(adc);
FASTOP2(sbb);
FASTOP2(and);
FASTOP2(sub);
FASTOP2(xor);
FASTOP2(cmp);
FASTOP2(test);

893 894
FASTOP1SRC2(mul, mul_ex);
FASTOP1SRC2(imul, imul_ex);
895 896
FASTOP1SRC2EX(div, div_ex);
FASTOP1SRC2EX(idiv, idiv_ex);
897

898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922
FASTOP3WCL(shld);
FASTOP3WCL(shrd);

FASTOP2W(imul);

FASTOP1(not);
FASTOP1(neg);
FASTOP1(inc);
FASTOP1(dec);

FASTOP2CL(rol);
FASTOP2CL(ror);
FASTOP2CL(rcl);
FASTOP2CL(rcr);
FASTOP2CL(shl);
FASTOP2CL(shr);
FASTOP2CL(sar);

FASTOP2W(bsf);
FASTOP2W(bsr);
FASTOP2W(bt);
FASTOP2W(bts);
FASTOP2W(btr);
FASTOP2W(btc);

923 924
FASTOP2(xadd);

925 926
FASTOP2R(cmp, cmp_r);

927
static u8 test_cc(unsigned int condition, unsigned long flags)
928
{
929 930
	u8 rc;
	void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
931

932
	flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
933
	asm("push %[flags]; popf; call *%[fastop]"
934 935
	    : "=a"(rc) : [fastop]"r"(fop), [flags]"r"(flags));
	return rc;
936 937
}

938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955
static void fetch_register_operand(struct operand *op)
{
	switch (op->bytes) {
	case 1:
		op->val = *(u8 *)op->addr.reg;
		break;
	case 2:
		op->val = *(u16 *)op->addr.reg;
		break;
	case 4:
		op->val = *(u32 *)op->addr.reg;
		break;
	case 8:
		op->val = *(u64 *)op->addr.reg;
		break;
	}
}

A
Avi Kivity 已提交
956 957 958 959
static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
960 961 962 963 964 965 966 967
	case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
	case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
	case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
	case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
	case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
	case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
	case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
	case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
968
#ifdef CONFIG_X86_64
969 970 971 972 973 974 975 976
	case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
	case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
	case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
	case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
	case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
	case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
	case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
	case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
977 978 979 980 981 982 983 984 985 986 987
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
			  int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
988 989 990 991 992 993 994 995
	case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
	case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
	case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
	case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
	case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
	case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
	case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
	case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
A
Avi Kivity 已提交
996
#ifdef CONFIG_X86_64
997 998 999 1000 1001 1002 1003 1004
	case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
	case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
	case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
	case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
	case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
	case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
	case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
	case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
A
Avi Kivity 已提交
1005 1006 1007 1008 1009 1010
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

A
Avi Kivity 已提交
1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044
static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
	case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
	case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
	case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
	case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
	case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
	case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
	case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
	case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
	case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
	case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
	case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
	case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
	case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
	case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091
static int em_fninit(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fninit");
	ctxt->ops->put_fpu(ctxt);
	return X86EMUL_CONTINUE;
}

static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
{
	u16 fcw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstcw %0": "+m"(fcw));
	ctxt->ops->put_fpu(ctxt);

	/* force 2 byte destination */
	ctxt->dst.bytes = 2;
	ctxt->dst.val = fcw;

	return X86EMUL_CONTINUE;
}

static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
{
	u16 fsw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstsw %0": "+m"(fsw));
	ctxt->ops->put_fpu(ctxt);

	/* force 2 byte destination */
	ctxt->dst.bytes = 2;
	ctxt->dst.val = fsw;

	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1092
static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
1093
				    struct operand *op)
1094
{
1095
	unsigned reg = ctxt->modrm_reg;
1096

1097 1098
	if (!(ctxt->d & ModRM))
		reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
A
Avi Kivity 已提交
1099

1100
	if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1101 1102 1103 1104 1105 1106
		op->type = OP_XMM;
		op->bytes = 16;
		op->addr.xmm = reg;
		read_sse_reg(ctxt, &op->vec_val, reg);
		return;
	}
A
Avi Kivity 已提交
1107 1108 1109 1110 1111 1112 1113
	if (ctxt->d & Mmx) {
		reg &= 7;
		op->type = OP_MM;
		op->bytes = 8;
		op->addr.mm = reg;
		return;
	}
A
Avi Kivity 已提交
1114

1115
	op->type = OP_REG;
1116 1117 1118
	op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
	op->addr.reg = decode_register(ctxt, reg, ctxt->d & ByteOp);

1119
	fetch_register_operand(op);
1120 1121 1122
	op->orig_val = op->val;
}

1123 1124 1125 1126 1127 1128
static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
{
	if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
		ctxt->modrm_seg = VCPU_SREG_SS;
}

1129
static int decode_modrm(struct x86_emulate_ctxt *ctxt,
1130
			struct operand *op)
1131 1132
{
	u8 sib;
B
Bandan Das 已提交
1133
	int index_reg, base_reg, scale;
1134
	int rc = X86EMUL_CONTINUE;
1135
	ulong modrm_ea = 0;
1136

B
Bandan Das 已提交
1137 1138 1139
	ctxt->modrm_reg = ((ctxt->rex_prefix << 1) & 8); /* REX.R */
	index_reg = (ctxt->rex_prefix << 2) & 8; /* REX.X */
	base_reg = (ctxt->rex_prefix << 3) & 8; /* REX.B */
1140

B
Bandan Das 已提交
1141
	ctxt->modrm_mod = (ctxt->modrm & 0xc0) >> 6;
1142
	ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
B
Bandan Das 已提交
1143
	ctxt->modrm_rm = base_reg | (ctxt->modrm & 0x07);
1144
	ctxt->modrm_seg = VCPU_SREG_DS;
1145

1146
	if (ctxt->modrm_mod == 3 || (ctxt->d & NoMod)) {
1147
		op->type = OP_REG;
1148
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1149
		op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
1150
				ctxt->d & ByteOp);
1151
		if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1152 1153
			op->type = OP_XMM;
			op->bytes = 16;
1154 1155
			op->addr.xmm = ctxt->modrm_rm;
			read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
A
Avi Kivity 已提交
1156 1157
			return rc;
		}
A
Avi Kivity 已提交
1158 1159 1160
		if (ctxt->d & Mmx) {
			op->type = OP_MM;
			op->bytes = 8;
1161
			op->addr.mm = ctxt->modrm_rm & 7;
A
Avi Kivity 已提交
1162 1163
			return rc;
		}
1164
		fetch_register_operand(op);
1165 1166 1167
		return rc;
	}

1168 1169
	op->type = OP_MEM;

1170
	if (ctxt->ad_bytes == 2) {
1171 1172 1173 1174
		unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
		unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
		unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
		unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
1175 1176

		/* 16-bit ModR/M decode. */
1177
		switch (ctxt->modrm_mod) {
1178
		case 0:
1179
			if (ctxt->modrm_rm == 6)
1180
				modrm_ea += insn_fetch(u16, ctxt);
1181 1182
			break;
		case 1:
1183
			modrm_ea += insn_fetch(s8, ctxt);
1184 1185
			break;
		case 2:
1186
			modrm_ea += insn_fetch(u16, ctxt);
1187 1188
			break;
		}
1189
		switch (ctxt->modrm_rm) {
1190
		case 0:
1191
			modrm_ea += bx + si;
1192 1193
			break;
		case 1:
1194
			modrm_ea += bx + di;
1195 1196
			break;
		case 2:
1197
			modrm_ea += bp + si;
1198 1199
			break;
		case 3:
1200
			modrm_ea += bp + di;
1201 1202
			break;
		case 4:
1203
			modrm_ea += si;
1204 1205
			break;
		case 5:
1206
			modrm_ea += di;
1207 1208
			break;
		case 6:
1209
			if (ctxt->modrm_mod != 0)
1210
				modrm_ea += bp;
1211 1212
			break;
		case 7:
1213
			modrm_ea += bx;
1214 1215
			break;
		}
1216 1217 1218
		if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
		    (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
			ctxt->modrm_seg = VCPU_SREG_SS;
1219
		modrm_ea = (u16)modrm_ea;
1220 1221
	} else {
		/* 32/64-bit ModR/M decode. */
1222
		if ((ctxt->modrm_rm & 7) == 4) {
1223
			sib = insn_fetch(u8, ctxt);
1224 1225 1226 1227
			index_reg |= (sib >> 3) & 7;
			base_reg |= sib & 7;
			scale = sib >> 6;

1228
			if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
1229
				modrm_ea += insn_fetch(s32, ctxt);
1230
			else {
1231
				modrm_ea += reg_read(ctxt, base_reg);
1232 1233
				adjust_modrm_seg(ctxt, base_reg);
			}
1234
			if (index_reg != 4)
1235
				modrm_ea += reg_read(ctxt, index_reg) << scale;
1236
		} else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
1237
			modrm_ea += insn_fetch(s32, ctxt);
1238
			if (ctxt->mode == X86EMUL_MODE_PROT64)
1239
				ctxt->rip_relative = 1;
1240 1241
		} else {
			base_reg = ctxt->modrm_rm;
1242
			modrm_ea += reg_read(ctxt, base_reg);
1243 1244
			adjust_modrm_seg(ctxt, base_reg);
		}
1245
		switch (ctxt->modrm_mod) {
1246
		case 1:
1247
			modrm_ea += insn_fetch(s8, ctxt);
1248 1249
			break;
		case 2:
1250
			modrm_ea += insn_fetch(s32, ctxt);
1251 1252 1253
			break;
		}
	}
1254
	op->addr.mem.ea = modrm_ea;
1255 1256 1257
	if (ctxt->ad_bytes != 8)
		ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;

1258 1259 1260 1261 1262
done:
	return rc;
}

static int decode_abs(struct x86_emulate_ctxt *ctxt,
1263
		      struct operand *op)
1264
{
1265
	int rc = X86EMUL_CONTINUE;
1266

1267
	op->type = OP_MEM;
1268
	switch (ctxt->ad_bytes) {
1269
	case 2:
1270
		op->addr.mem.ea = insn_fetch(u16, ctxt);
1271 1272
		break;
	case 4:
1273
		op->addr.mem.ea = insn_fetch(u32, ctxt);
1274 1275
		break;
	case 8:
1276
		op->addr.mem.ea = insn_fetch(u64, ctxt);
1277 1278 1279 1280 1281 1282
		break;
	}
done:
	return rc;
}

1283
static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
1284
{
1285
	long sv = 0, mask;
1286

1287
	if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
1288
		mask = ~((long)ctxt->dst.bytes * 8 - 1);
1289

1290 1291 1292 1293
		if (ctxt->src.bytes == 2)
			sv = (s16)ctxt->src.val & (s16)mask;
		else if (ctxt->src.bytes == 4)
			sv = (s32)ctxt->src.val & (s32)mask;
1294 1295
		else
			sv = (s64)ctxt->src.val & (s64)mask;
1296

1297
		ctxt->dst.addr.mem.ea += (sv >> 3);
1298
	}
1299 1300

	/* only subword offset */
1301
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
1302 1303
}

1304 1305
static int read_emulated(struct x86_emulate_ctxt *ctxt,
			 unsigned long addr, void *dest, unsigned size)
A
Avi Kivity 已提交
1306
{
1307
	int rc;
1308
	struct read_cache *mc = &ctxt->mem_read;
A
Avi Kivity 已提交
1309

1310 1311
	if (mc->pos < mc->end)
		goto read_cached;
A
Avi Kivity 已提交
1312

1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324
	WARN_ON((mc->end + size) >= sizeof(mc->data));

	rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
				      &ctxt->exception);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	mc->end += size;

read_cached:
	memcpy(dest, mc->data + mc->pos, size);
	mc->pos += size;
1325 1326
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1327

1328 1329 1330 1331 1332
static int segmented_read(struct x86_emulate_ctxt *ctxt,
			  struct segmented_address addr,
			  void *data,
			  unsigned size)
{
1333 1334 1335
	int rc;
	ulong linear;

1336
	rc = linearize(ctxt, addr, size, false, &linear);
1337 1338
	if (rc != X86EMUL_CONTINUE)
		return rc;
1339
	return read_emulated(ctxt, linear, data, size);
1340 1341 1342 1343 1344 1345 1346
}

static int segmented_write(struct x86_emulate_ctxt *ctxt,
			   struct segmented_address addr,
			   const void *data,
			   unsigned size)
{
1347 1348 1349
	int rc;
	ulong linear;

1350
	rc = linearize(ctxt, addr, size, true, &linear);
1351 1352
	if (rc != X86EMUL_CONTINUE)
		return rc;
1353 1354
	return ctxt->ops->write_emulated(ctxt, linear, data, size,
					 &ctxt->exception);
1355 1356 1357 1358 1359 1360 1361
}

static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
			     struct segmented_address addr,
			     const void *orig_data, const void *data,
			     unsigned size)
{
1362 1363 1364
	int rc;
	ulong linear;

1365
	rc = linearize(ctxt, addr, size, true, &linear);
1366 1367
	if (rc != X86EMUL_CONTINUE)
		return rc;
1368 1369
	return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
					   size, &ctxt->exception);
1370 1371
}

1372 1373 1374 1375
static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
			   unsigned int size, unsigned short port,
			   void *dest)
{
1376
	struct read_cache *rc = &ctxt->io_read;
1377

1378 1379
	if (rc->pos == rc->end) { /* refill pio read ahead */
		unsigned int in_page, n;
1380
		unsigned int count = ctxt->rep_prefix ?
1381
			address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
1382
		in_page = (ctxt->eflags & EFLG_DF) ?
1383 1384
			offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
			PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
1385
		n = min3(in_page, (unsigned int)sizeof(rc->data) / size, count);
1386 1387 1388
		if (n == 0)
			n = 1;
		rc->pos = rc->end = 0;
1389
		if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
1390 1391
			return 0;
		rc->end = n * size;
A
Avi Kivity 已提交
1392 1393
	}

1394 1395
	if (ctxt->rep_prefix && (ctxt->d & String) &&
	    !(ctxt->eflags & EFLG_DF)) {
1396 1397 1398 1399 1400 1401 1402 1403
		ctxt->dst.data = rc->data + rc->pos;
		ctxt->dst.type = OP_MEM_STR;
		ctxt->dst.count = (rc->end - rc->pos) / size;
		rc->pos = rc->end;
	} else {
		memcpy(dest, rc->data + rc->pos, size);
		rc->pos += size;
	}
1404 1405
	return 1;
}
A
Avi Kivity 已提交
1406

1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422
static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
				     u16 index, struct desc_struct *desc)
{
	struct desc_ptr dt;
	ulong addr;

	ctxt->ops->get_idt(ctxt, &dt);

	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, index << 3 | 0x2);

	addr = dt.address + index * 8;
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
}

1423 1424 1425
static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
				     u16 selector, struct desc_ptr *dt)
{
1426
	const struct x86_emulate_ops *ops = ctxt->ops;
1427
	u32 base3 = 0;
1428

1429 1430
	if (selector & 1 << 2) {
		struct desc_struct desc;
1431 1432
		u16 sel;

1433
		memset (dt, 0, sizeof *dt);
1434 1435
		if (!ops->get_segment(ctxt, &sel, &desc, &base3,
				      VCPU_SREG_LDTR))
1436
			return;
1437

1438
		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
1439
		dt->address = get_desc_base(&desc) | ((u64)base3 << 32);
1440
	} else
1441
		ops->get_gdt(ctxt, dt);
1442
}
1443

1444 1445
/* allowed just for 8 bytes segments */
static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1446 1447
				   u16 selector, struct desc_struct *desc,
				   ulong *desc_addr_p)
1448 1449 1450 1451
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
1452

1453
	get_descriptor_table_ptr(ctxt, selector, &dt);
1454

1455 1456
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
1457

1458
	*desc_addr_p = addr = dt.address + index * 8;
1459 1460
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
1461
}
1462

1463 1464 1465 1466 1467 1468 1469
/* allowed just for 8 bytes segments */
static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				    u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
A
Avi Kivity 已提交
1470

1471
	get_descriptor_table_ptr(ctxt, selector, &dt);
1472

1473 1474
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
A
Avi Kivity 已提交
1475

1476
	addr = dt.address + index * 8;
1477 1478
	return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
				    &ctxt->exception);
1479
}
1480

1481
/* Does not support long mode */
1482
static int __load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1483 1484 1485
				     u16 selector, int seg, u8 cpl,
				     bool in_task_switch,
				     struct desc_struct *desc)
1486
{
1487
	struct desc_struct seg_desc, old_desc;
1488
	u8 dpl, rpl;
1489 1490 1491
	unsigned err_vec = GP_VECTOR;
	u32 err_code = 0;
	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1492
	ulong desc_addr;
1493
	int ret;
1494
	u16 dummy;
1495
	u32 base3 = 0;
1496

1497
	memset(&seg_desc, 0, sizeof seg_desc);
1498

1499 1500 1501
	if (ctxt->mode == X86EMUL_MODE_REAL) {
		/* set real mode segment descriptor (keep limit etc. for
		 * unreal mode) */
1502
		ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
1503 1504
		set_desc_base(&seg_desc, selector << 4);
		goto load;
1505 1506 1507 1508 1509 1510 1511 1512 1513
	} else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
		/* VM86 needs a clean new segment descriptor */
		set_desc_base(&seg_desc, selector << 4);
		set_desc_limit(&seg_desc, 0xffff);
		seg_desc.type = 3;
		seg_desc.p = 1;
		seg_desc.s = 1;
		seg_desc.dpl = 3;
		goto load;
1514 1515
	}

1516 1517 1518 1519 1520 1521 1522
	rpl = selector & 3;

	/* NULL selector is not valid for TR, CS and SS (except for long mode) */
	if ((seg == VCPU_SREG_CS
	     || (seg == VCPU_SREG_SS
		 && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
	     || seg == VCPU_SREG_TR)
1523 1524 1525 1526 1527 1528 1529 1530 1531 1532
	    && null_selector)
		goto exception;

	/* TR should be in GDT only */
	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
		goto exception;

	if (null_selector) /* for NULL selector skip all following checks */
		goto load;

1533
	ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
1534 1535 1536 1537
	if (ret != X86EMUL_CONTINUE)
		return ret;

	err_code = selector & 0xfffc;
1538
	err_vec = in_task_switch ? TS_VECTOR : GP_VECTOR;
1539

G
Guo Chao 已提交
1540
	/* can't load system descriptor into segment selector */
1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558
	if (seg <= VCPU_SREG_GS && !seg_desc.s)
		goto exception;

	if (!seg_desc.p) {
		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
		goto exception;
	}

	dpl = seg_desc.dpl;

	switch (seg) {
	case VCPU_SREG_SS:
		/*
		 * segment is not a writable data segment or segment
		 * selector's RPL != CPL or segment selector's RPL != CPL
		 */
		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
			goto exception;
A
Avi Kivity 已提交
1559
		break;
1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572
	case VCPU_SREG_CS:
		if (!(seg_desc.type & 8))
			goto exception;

		if (seg_desc.type & 4) {
			/* conforming */
			if (dpl > cpl)
				goto exception;
		} else {
			/* nonconforming */
			if (rpl > cpl || dpl != cpl)
				goto exception;
		}
1573 1574 1575 1576 1577 1578 1579 1580 1581
		/* in long-mode d/b must be clear if l is set */
		if (seg_desc.d && seg_desc.l) {
			u64 efer = 0;

			ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
			if (efer & EFER_LMA)
				goto exception;
		}

1582 1583
		/* CS(RPL) <- CPL */
		selector = (selector & 0xfffc) | cpl;
A
Avi Kivity 已提交
1584
		break;
1585 1586 1587
	case VCPU_SREG_TR:
		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
			goto exception;
1588 1589 1590 1591 1592 1593
		old_desc = seg_desc;
		seg_desc.type |= 2; /* busy */
		ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
						  sizeof(seg_desc), &ctxt->exception);
		if (ret != X86EMUL_CONTINUE)
			return ret;
1594 1595 1596 1597 1598 1599
		break;
	case VCPU_SREG_LDTR:
		if (seg_desc.s || seg_desc.type != 2)
			goto exception;
		break;
	default: /*  DS, ES, FS, or GS */
1600
		/*
1601 1602 1603
		 * segment is not a data or readable code segment or
		 * ((segment is a data or nonconforming code segment)
		 * and (both RPL and CPL > DPL))
1604
		 */
1605 1606 1607 1608
		if ((seg_desc.type & 0xa) == 0x8 ||
		    (((seg_desc.type & 0xc) != 0xc) &&
		     (rpl > dpl && cpl > dpl)))
			goto exception;
A
Avi Kivity 已提交
1609
		break;
1610 1611 1612 1613 1614
	}

	if (seg_desc.s) {
		/* mark segment as accessed */
		seg_desc.type |= 1;
1615
		ret = write_segment_descriptor(ctxt, selector, &seg_desc);
1616 1617
		if (ret != X86EMUL_CONTINUE)
			return ret;
1618 1619 1620 1621 1622
	} else if (ctxt->mode == X86EMUL_MODE_PROT64) {
		ret = ctxt->ops->read_std(ctxt, desc_addr+8, &base3,
				sizeof(base3), &ctxt->exception);
		if (ret != X86EMUL_CONTINUE)
			return ret;
1623 1624 1625
		if (is_noncanonical_address(get_desc_base(&seg_desc) |
					     ((u64)base3 << 32)))
			return emulate_gp(ctxt, 0);
1626 1627
	}
load:
1628
	ctxt->ops->set_segment(ctxt, selector, &seg_desc, base3, seg);
1629 1630
	if (desc)
		*desc = seg_desc;
1631 1632
	return X86EMUL_CONTINUE;
exception:
1633
	return emulate_exception(ctxt, err_vec, err_code, true);
1634 1635
}

1636 1637 1638 1639
static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, int seg)
{
	u8 cpl = ctxt->ops->cpl(ctxt);
1640
	return __load_segment_descriptor(ctxt, selector, seg, cpl, false, NULL);
1641 1642
}

1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661
static void write_register_operand(struct operand *op)
{
	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
	switch (op->bytes) {
	case 1:
		*(u8 *)op->addr.reg = (u8)op->val;
		break;
	case 2:
		*(u16 *)op->addr.reg = (u16)op->val;
		break;
	case 4:
		*op->addr.reg = (u32)op->val;
		break;	/* 64b: zero-extend */
	case 8:
		*op->addr.reg = op->val;
		break;
	}
}

1662
static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
1663
{
1664
	switch (op->type) {
1665
	case OP_REG:
1666
		write_register_operand(op);
A
Avi Kivity 已提交
1667
		break;
1668
	case OP_MEM:
1669
		if (ctxt->lock_prefix)
P
Paolo Bonzini 已提交
1670 1671 1672 1673 1674 1675 1676
			return segmented_cmpxchg(ctxt,
						 op->addr.mem,
						 &op->orig_val,
						 &op->val,
						 op->bytes);
		else
			return segmented_write(ctxt,
1677 1678 1679
					       op->addr.mem,
					       &op->val,
					       op->bytes);
1680
		break;
1681
	case OP_MEM_STR:
P
Paolo Bonzini 已提交
1682 1683 1684 1685
		return segmented_write(ctxt,
				       op->addr.mem,
				       op->data,
				       op->bytes * op->count);
1686
		break;
A
Avi Kivity 已提交
1687
	case OP_XMM:
1688
		write_sse_reg(ctxt, &op->vec_val, op->addr.xmm);
A
Avi Kivity 已提交
1689
		break;
A
Avi Kivity 已提交
1690
	case OP_MM:
1691
		write_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
A
Avi Kivity 已提交
1692
		break;
1693 1694
	case OP_NONE:
		/* no writeback */
1695
		break;
1696
	default:
1697
		break;
A
Avi Kivity 已提交
1698
	}
1699 1700
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1701

1702
static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
1703
{
1704
	struct segmented_address addr;
1705

1706
	rsp_increment(ctxt, -bytes);
1707
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1708 1709
	addr.seg = VCPU_SREG_SS;

1710 1711 1712 1713 1714
	return segmented_write(ctxt, addr, data, bytes);
}

static int em_push(struct x86_emulate_ctxt *ctxt)
{
1715
	/* Disable writeback. */
1716
	ctxt->dst.type = OP_NONE;
1717
	return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
1718
}
1719

1720 1721 1722 1723
static int emulate_pop(struct x86_emulate_ctxt *ctxt,
		       void *dest, int len)
{
	int rc;
1724
	struct segmented_address addr;
1725

1726
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1727
	addr.seg = VCPU_SREG_SS;
1728
	rc = segmented_read(ctxt, addr, dest, len);
1729 1730 1731
	if (rc != X86EMUL_CONTINUE)
		return rc;

1732
	rsp_increment(ctxt, len);
1733
	return rc;
1734 1735
}

1736 1737
static int em_pop(struct x86_emulate_ctxt *ctxt)
{
1738
	return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1739 1740
}

1741
static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1742
			void *dest, int len)
1743 1744
{
	int rc;
1745 1746
	unsigned long val, change_mask;
	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
1747
	int cpl = ctxt->ops->cpl(ctxt);
1748

1749
	rc = emulate_pop(ctxt, &val, len);
1750 1751
	if (rc != X86EMUL_CONTINUE)
		return rc;
1752

1753
	change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
1754
		| EFLG_TF | EFLG_DF | EFLG_NT | EFLG_AC | EFLG_ID;
1755

1756 1757 1758 1759 1760 1761 1762 1763 1764 1765
	switch(ctxt->mode) {
	case X86EMUL_MODE_PROT64:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT16:
		if (cpl == 0)
			change_mask |= EFLG_IOPL;
		if (cpl <= iopl)
			change_mask |= EFLG_IF;
		break;
	case X86EMUL_MODE_VM86:
1766 1767
		if (iopl < 3)
			return emulate_gp(ctxt, 0);
1768 1769 1770 1771 1772
		change_mask |= EFLG_IF;
		break;
	default: /* real mode */
		change_mask |= (EFLG_IOPL | EFLG_IF);
		break;
1773
	}
1774 1775 1776 1777 1778

	*(unsigned long *)dest =
		(ctxt->eflags & ~change_mask) | (val & change_mask);

	return rc;
1779 1780
}

1781 1782
static int em_popf(struct x86_emulate_ctxt *ctxt)
{
1783 1784 1785 1786
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->eflags;
	ctxt->dst.bytes = ctxt->op_bytes;
	return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1787 1788
}

A
Avi Kivity 已提交
1789 1790 1791 1792 1793
static int em_enter(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned frame_size = ctxt->src.val;
	unsigned nesting_level = ctxt->src2.val & 31;
1794
	ulong rbp;
A
Avi Kivity 已提交
1795 1796 1797 1798

	if (nesting_level)
		return X86EMUL_UNHANDLEABLE;

1799 1800
	rbp = reg_read(ctxt, VCPU_REGS_RBP);
	rc = push(ctxt, &rbp, stack_size(ctxt));
A
Avi Kivity 已提交
1801 1802
	if (rc != X86EMUL_CONTINUE)
		return rc;
1803
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
A
Avi Kivity 已提交
1804
		      stack_mask(ctxt));
1805 1806
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
		      reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
A
Avi Kivity 已提交
1807 1808 1809 1810
		      stack_mask(ctxt));
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1811 1812
static int em_leave(struct x86_emulate_ctxt *ctxt)
{
1813
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
A
Avi Kivity 已提交
1814
		      stack_mask(ctxt));
1815
	return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
A
Avi Kivity 已提交
1816 1817
}

1818
static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
1819
{
1820 1821
	int seg = ctxt->src2.val;

1822
	ctxt->src.val = get_segment_selector(ctxt, seg);
1823 1824 1825 1826
	if (ctxt->op_bytes == 4) {
		rsp_increment(ctxt, -2);
		ctxt->op_bytes = 2;
	}
1827

1828
	return em_push(ctxt);
1829 1830
}

1831
static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
1832
{
1833
	int seg = ctxt->src2.val;
1834 1835
	unsigned long selector;
	int rc;
1836

1837
	rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
1838 1839 1840
	if (rc != X86EMUL_CONTINUE)
		return rc;

1841 1842 1843
	if (ctxt->modrm_reg == VCPU_SREG_SS)
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;

1844
	rc = load_segment_descriptor(ctxt, (u16)selector, seg);
1845
	return rc;
1846 1847
}

1848
static int em_pusha(struct x86_emulate_ctxt *ctxt)
1849
{
1850
	unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
1851 1852
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RAX;
1853

1854 1855
	while (reg <= VCPU_REGS_RDI) {
		(reg == VCPU_REGS_RSP) ?
1856
		(ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
1857

1858
		rc = em_push(ctxt);
1859 1860
		if (rc != X86EMUL_CONTINUE)
			return rc;
1861

1862
		++reg;
1863 1864
	}

1865
	return rc;
1866 1867
}

1868 1869
static int em_pushf(struct x86_emulate_ctxt *ctxt)
{
1870
	ctxt->src.val =  (unsigned long)ctxt->eflags;
1871 1872 1873
	return em_push(ctxt);
}

1874
static int em_popa(struct x86_emulate_ctxt *ctxt)
1875
{
1876 1877
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RDI;
1878

1879 1880
	while (reg >= VCPU_REGS_RAX) {
		if (reg == VCPU_REGS_RSP) {
1881
			rsp_increment(ctxt, ctxt->op_bytes);
1882 1883
			--reg;
		}
1884

1885
		rc = emulate_pop(ctxt, reg_rmw(ctxt, reg), ctxt->op_bytes);
1886 1887 1888
		if (rc != X86EMUL_CONTINUE)
			break;
		--reg;
1889
	}
1890
	return rc;
1891 1892
}

1893
static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
1894
{
1895
	const struct x86_emulate_ops *ops = ctxt->ops;
1896
	int rc;
1897 1898 1899 1900 1901 1902
	struct desc_ptr dt;
	gva_t cs_addr;
	gva_t eip_addr;
	u16 cs, eip;

	/* TODO: Add limit checks */
1903
	ctxt->src.val = ctxt->eflags;
1904
	rc = em_push(ctxt);
1905 1906
	if (rc != X86EMUL_CONTINUE)
		return rc;
1907 1908 1909

	ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);

1910
	ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
1911
	rc = em_push(ctxt);
1912 1913
	if (rc != X86EMUL_CONTINUE)
		return rc;
1914

1915
	ctxt->src.val = ctxt->_eip;
1916
	rc = em_push(ctxt);
1917 1918 1919
	if (rc != X86EMUL_CONTINUE)
		return rc;

1920
	ops->get_idt(ctxt, &dt);
1921 1922 1923 1924

	eip_addr = dt.address + (irq << 2);
	cs_addr = dt.address + (irq << 2) + 2;

1925
	rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
1926 1927 1928
	if (rc != X86EMUL_CONTINUE)
		return rc;

1929
	rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
1930 1931 1932
	if (rc != X86EMUL_CONTINUE)
		return rc;

1933
	rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
1934 1935 1936
	if (rc != X86EMUL_CONTINUE)
		return rc;

1937
	ctxt->_eip = eip;
1938 1939 1940 1941

	return rc;
}

1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952
int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
{
	int rc;

	invalidate_registers(ctxt);
	rc = __emulate_int_real(ctxt, irq);
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);
	return rc;
}

1953
static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
1954 1955 1956
{
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
1957
		return __emulate_int_real(ctxt, irq);
1958 1959 1960 1961 1962 1963 1964 1965 1966 1967
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
	default:
		/* Protected mode interrupts unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
	}
}

1968
static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
1969
{
1970 1971 1972 1973 1974 1975 1976 1977
	int rc = X86EMUL_CONTINUE;
	unsigned long temp_eip = 0;
	unsigned long temp_eflags = 0;
	unsigned long cs = 0;
	unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
			     EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
			     EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
	unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1978

1979
	/* TODO: Add stack limit check */
1980

1981
	rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
1982

1983 1984
	if (rc != X86EMUL_CONTINUE)
		return rc;
1985

1986 1987
	if (temp_eip & ~0xffff)
		return emulate_gp(ctxt, 0);
1988

1989
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
1990

1991 1992
	if (rc != X86EMUL_CONTINUE)
		return rc;
1993

1994
	rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
1995

1996 1997
	if (rc != X86EMUL_CONTINUE)
		return rc;
1998

1999
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
2000

2001 2002
	if (rc != X86EMUL_CONTINUE)
		return rc;
2003

2004
	ctxt->_eip = temp_eip;
2005 2006


2007
	if (ctxt->op_bytes == 4)
2008
		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
2009
	else if (ctxt->op_bytes == 2) {
2010 2011
		ctxt->eflags &= ~0xffff;
		ctxt->eflags |= temp_eflags;
2012
	}
2013 2014 2015 2016 2017

	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
	ctxt->eflags |= EFLG_RESERVED_ONE_MASK;

	return rc;
2018 2019
}

2020
static int em_iret(struct x86_emulate_ctxt *ctxt)
2021
{
2022 2023
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
2024
		return emulate_iret_real(ctxt);
2025 2026 2027 2028
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
2029
	default:
2030 2031
		/* iret from protected mode unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
2032 2033 2034
	}
}

2035 2036 2037
static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
{
	int rc;
2038 2039 2040 2041 2042 2043 2044 2045 2046
	unsigned short sel, old_sel;
	struct desc_struct old_desc, new_desc;
	const struct x86_emulate_ops *ops = ctxt->ops;
	u8 cpl = ctxt->ops->cpl(ctxt);

	/* Assignment of RIP may only fail in 64-bit mode */
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ops->get_segment(ctxt, &old_sel, &old_desc, NULL,
				 VCPU_SREG_CS);
2047

2048
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2049

2050 2051
	rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl, false,
				       &new_desc);
2052 2053 2054
	if (rc != X86EMUL_CONTINUE)
		return rc;

2055 2056
	rc = assign_eip_far(ctxt, ctxt->src.val, new_desc.l);
	if (rc != X86EMUL_CONTINUE) {
2057
		WARN_ON(ctxt->mode != X86EMUL_MODE_PROT64);
2058 2059 2060 2061 2062
		/* assigning eip failed; restore the old cs */
		ops->set_segment(ctxt, old_sel, &old_desc, 0, VCPU_SREG_CS);
		return rc;
	}
	return rc;
2063 2064
}

2065
static int em_jmp_abs(struct x86_emulate_ctxt *ctxt)
2066
{
2067 2068
	return assign_eip_near(ctxt, ctxt->src.val);
}
2069

2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080
static int em_call_near_abs(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	long int old_eip;

	old_eip = ctxt->_eip;
	rc = assign_eip_near(ctxt, ctxt->src.val);
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->src.val = old_eip;
	rc = em_push(ctxt);
2081
	return rc;
2082 2083
}

2084
static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
2085
{
2086
	u64 old = ctxt->dst.orig_val64;
2087

2088 2089 2090
	if (ctxt->dst.bytes == 16)
		return X86EMUL_UNHANDLEABLE;

2091 2092 2093 2094
	if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
	    ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
		*reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
		*reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
2095
		ctxt->eflags &= ~EFLG_ZF;
2096
	} else {
2097 2098
		ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
			(u32) reg_read(ctxt, VCPU_REGS_RBX);
2099

2100
		ctxt->eflags |= EFLG_ZF;
2101
	}
2102
	return X86EMUL_CONTINUE;
2103 2104
}

2105 2106
static int em_ret(struct x86_emulate_ctxt *ctxt)
{
2107 2108 2109 2110 2111 2112 2113 2114
	int rc;
	unsigned long eip;

	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	return assign_eip_near(ctxt, eip);
2115 2116
}

2117
static int em_ret_far(struct x86_emulate_ctxt *ctxt)
2118 2119
{
	int rc;
2120 2121
	unsigned long eip, cs;
	u16 old_cs;
2122
	int cpl = ctxt->ops->cpl(ctxt);
2123 2124 2125 2126 2127 2128
	struct desc_struct old_desc, new_desc;
	const struct x86_emulate_ops *ops = ctxt->ops;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ops->get_segment(ctxt, &old_cs, &old_desc, NULL,
				 VCPU_SREG_CS);
2129

2130
	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
2131
	if (rc != X86EMUL_CONTINUE)
2132
		return rc;
2133
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2134
	if (rc != X86EMUL_CONTINUE)
2135
		return rc;
2136 2137 2138
	/* Outer-privilege level return is not implemented */
	if (ctxt->mode >= X86EMUL_MODE_PROT16 && (cs & 3) > cpl)
		return X86EMUL_UNHANDLEABLE;
2139 2140 2141 2142 2143 2144
	rc = __load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS, 0, false,
				       &new_desc);
	if (rc != X86EMUL_CONTINUE)
		return rc;
	rc = assign_eip_far(ctxt, eip, new_desc.l);
	if (rc != X86EMUL_CONTINUE) {
2145
		WARN_ON(ctxt->mode != X86EMUL_MODE_PROT64);
2146 2147
		ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
	}
2148 2149 2150
	return rc;
}

2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161
static int em_ret_far_imm(struct x86_emulate_ctxt *ctxt)
{
        int rc;

        rc = em_ret_far(ctxt);
        if (rc != X86EMUL_CONTINUE)
                return rc;
        rsp_increment(ctxt, ctxt->src.val);
        return X86EMUL_CONTINUE;
}

2162 2163 2164
static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
{
	/* Save real source value, then compare EAX against destination. */
2165 2166
	ctxt->dst.orig_val = ctxt->dst.val;
	ctxt->dst.val = reg_read(ctxt, VCPU_REGS_RAX);
2167
	ctxt->src.orig_val = ctxt->src.val;
2168
	ctxt->src.val = ctxt->dst.orig_val;
2169
	fastop(ctxt, em_cmp);
2170 2171 2172 2173 2174 2175 2176

	if (ctxt->eflags & EFLG_ZF) {
		/* Success: write back to memory. */
		ctxt->dst.val = ctxt->src.orig_val;
	} else {
		/* Failure: write the value we saw to EAX. */
		ctxt->dst.type = OP_REG;
2177
		ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
2178
		ctxt->dst.val = ctxt->dst.orig_val;
2179 2180 2181 2182
	}
	return X86EMUL_CONTINUE;
}

2183
static int em_lseg(struct x86_emulate_ctxt *ctxt)
2184
{
2185
	int seg = ctxt->src2.val;
2186 2187 2188
	unsigned short sel;
	int rc;

2189
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2190

2191
	rc = load_segment_descriptor(ctxt, sel, seg);
2192 2193 2194
	if (rc != X86EMUL_CONTINUE)
		return rc;

2195
	ctxt->dst.val = ctxt->src.val;
2196 2197 2198
	return rc;
}

2199
static void
2200
setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
2201
			struct desc_struct *cs, struct desc_struct *ss)
2202 2203
{
	cs->l = 0;		/* will be adjusted later */
2204
	set_desc_base(cs, 0);	/* flat segment */
2205
	cs->g = 1;		/* 4kb granularity */
2206
	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
2207 2208 2209
	cs->type = 0x0b;	/* Read, Execute, Accessed */
	cs->s = 1;
	cs->dpl = 0;		/* will be adjusted later */
2210 2211
	cs->p = 1;
	cs->d = 1;
2212
	cs->avl = 0;
2213

2214 2215
	set_desc_base(ss, 0);	/* flat segment */
	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
2216 2217 2218
	ss->g = 1;		/* 4kb granularity */
	ss->s = 1;
	ss->type = 0x03;	/* Read/Write, Accessed */
2219
	ss->d = 1;		/* 32bit stack segment */
2220
	ss->dpl = 0;
2221
	ss->p = 1;
2222 2223
	ss->l = 0;
	ss->avl = 0;
2224 2225
}

2226 2227 2228 2229 2230
static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

	eax = ecx = 0;
2231 2232
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
2233 2234 2235 2236
		&& ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
		&& edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
}

2237 2238
static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
{
2239
	const struct x86_emulate_ops *ops = ctxt->ops;
2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250
	u32 eax, ebx, ecx, edx;

	/*
	 * syscall should always be enabled in longmode - so only become
	 * vendor specific (cpuid) if other modes are active...
	 */
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return true;

	eax = 0x00000000;
	ecx = 0x00000000;
2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275
	ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	/*
	 * Intel ("GenuineIntel")
	 * remark: Intel CPUs only support "syscall" in 64bit
	 * longmode. Also an 64bit guest with a
	 * 32bit compat-app running will #UD !! While this
	 * behaviour can be fixed (by emulating) into AMD
	 * response - CPUs of AMD can't behave like Intel.
	 */
	if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
		return false;

	/* AMD ("AuthenticAMD") */
	if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
		return true;

	/* AMD ("AMDisbetter!") */
	if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
		return true;
2276 2277 2278 2279 2280

	/* default: (not Intel, not AMD), apply Intel's stricter rules... */
	return false;
}

2281
static int em_syscall(struct x86_emulate_ctxt *ctxt)
2282
{
2283
	const struct x86_emulate_ops *ops = ctxt->ops;
2284
	struct desc_struct cs, ss;
2285
	u64 msr_data;
2286
	u16 cs_sel, ss_sel;
2287
	u64 efer = 0;
2288 2289

	/* syscall is not available in real mode */
2290
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2291 2292
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_ud(ctxt);
2293

2294 2295 2296
	if (!(em_syscall_is_enabled(ctxt)))
		return emulate_ud(ctxt);

2297
	ops->get_msr(ctxt, MSR_EFER, &efer);
2298
	setup_syscalls_segments(ctxt, &cs, &ss);
2299

2300 2301 2302
	if (!(efer & EFER_SCE))
		return emulate_ud(ctxt);

2303
	ops->get_msr(ctxt, MSR_STAR, &msr_data);
2304
	msr_data >>= 32;
2305 2306
	cs_sel = (u16)(msr_data & 0xfffc);
	ss_sel = (u16)(msr_data + 8);
2307

2308
	if (efer & EFER_LMA) {
2309
		cs.d = 0;
2310 2311
		cs.l = 1;
	}
2312 2313
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2314

2315
	*reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
2316
	if (efer & EFER_LMA) {
2317
#ifdef CONFIG_X86_64
2318
		*reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags;
2319

2320
		ops->get_msr(ctxt,
2321 2322
			     ctxt->mode == X86EMUL_MODE_PROT64 ?
			     MSR_LSTAR : MSR_CSTAR, &msr_data);
2323
		ctxt->_eip = msr_data;
2324

2325
		ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
2326
		ctxt->eflags &= ~msr_data;
2327
		ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
2328 2329 2330
#endif
	} else {
		/* legacy mode */
2331
		ops->get_msr(ctxt, MSR_STAR, &msr_data);
2332
		ctxt->_eip = (u32)msr_data;
2333

2334
		ctxt->eflags &= ~(EFLG_VM | EFLG_IF);
2335 2336
	}

2337
	return X86EMUL_CONTINUE;
2338 2339
}

2340
static int em_sysenter(struct x86_emulate_ctxt *ctxt)
2341
{
2342
	const struct x86_emulate_ops *ops = ctxt->ops;
2343
	struct desc_struct cs, ss;
2344
	u64 msr_data;
2345
	u16 cs_sel, ss_sel;
2346
	u64 efer = 0;
2347

2348
	ops->get_msr(ctxt, MSR_EFER, &efer);
2349
	/* inject #GP if in real mode */
2350 2351
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return emulate_gp(ctxt, 0);
2352

2353 2354 2355 2356 2357 2358 2359 2360
	/*
	 * Not recognized on AMD in compat mode (but is recognized in legacy
	 * mode).
	 */
	if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
	    && !vendor_intel(ctxt))
		return emulate_ud(ctxt);

2361 2362 2363
	/* XXX sysenter/sysexit have not been tested in 64bit mode.
	* Therefore, we inject an #UD.
	*/
2364 2365
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return emulate_ud(ctxt);
2366

2367
	setup_syscalls_segments(ctxt, &cs, &ss);
2368

2369
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2370 2371
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT32:
2372 2373
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2374 2375
		break;
	case X86EMUL_MODE_PROT64:
2376 2377
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2378
		break;
2379 2380
	default:
		break;
2381 2382
	}

2383
	ctxt->eflags &= ~(EFLG_VM | EFLG_IF);
2384 2385 2386 2387
	cs_sel = (u16)msr_data;
	cs_sel &= ~SELECTOR_RPL_MASK;
	ss_sel = cs_sel + 8;
	ss_sel &= ~SELECTOR_RPL_MASK;
2388
	if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
2389
		cs.d = 0;
2390 2391 2392
		cs.l = 1;
	}

2393 2394
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2395

2396
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
2397
	ctxt->_eip = msr_data;
2398

2399
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
2400
	*reg_write(ctxt, VCPU_REGS_RSP) = msr_data;
2401

2402
	return X86EMUL_CONTINUE;
2403 2404
}

2405
static int em_sysexit(struct x86_emulate_ctxt *ctxt)
2406
{
2407
	const struct x86_emulate_ops *ops = ctxt->ops;
2408
	struct desc_struct cs, ss;
2409
	u64 msr_data, rcx, rdx;
2410
	int usermode;
X
Xiao Guangrong 已提交
2411
	u16 cs_sel = 0, ss_sel = 0;
2412

2413 2414
	/* inject #GP if in real mode or Virtual 8086 mode */
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2415 2416
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_gp(ctxt, 0);
2417

2418
	setup_syscalls_segments(ctxt, &cs, &ss);
2419

2420
	if ((ctxt->rex_prefix & 0x8) != 0x0)
2421 2422 2423 2424
		usermode = X86EMUL_MODE_PROT64;
	else
		usermode = X86EMUL_MODE_PROT32;

2425 2426 2427
	rcx = reg_read(ctxt, VCPU_REGS_RCX);
	rdx = reg_read(ctxt, VCPU_REGS_RDX);

2428 2429
	cs.dpl = 3;
	ss.dpl = 3;
2430
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2431 2432
	switch (usermode) {
	case X86EMUL_MODE_PROT32:
2433
		cs_sel = (u16)(msr_data + 16);
2434 2435
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2436
		ss_sel = (u16)(msr_data + 24);
2437 2438
		rcx = (u32)rcx;
		rdx = (u32)rdx;
2439 2440
		break;
	case X86EMUL_MODE_PROT64:
2441
		cs_sel = (u16)(msr_data + 32);
2442 2443
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2444 2445
		ss_sel = cs_sel + 8;
		cs.d = 0;
2446
		cs.l = 1;
2447 2448 2449
		if (is_noncanonical_address(rcx) ||
		    is_noncanonical_address(rdx))
			return emulate_gp(ctxt, 0);
2450 2451
		break;
	}
2452 2453
	cs_sel |= SELECTOR_RPL_MASK;
	ss_sel |= SELECTOR_RPL_MASK;
2454

2455 2456
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2457

2458 2459
	ctxt->_eip = rdx;
	*reg_write(ctxt, VCPU_REGS_RSP) = rcx;
2460

2461
	return X86EMUL_CONTINUE;
2462 2463
}

2464
static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
2465 2466 2467 2468 2469 2470 2471
{
	int iopl;
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return false;
	if (ctxt->mode == X86EMUL_MODE_VM86)
		return true;
	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
2472
	return ctxt->ops->cpl(ctxt) > iopl;
2473 2474 2475 2476 2477
}

static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
					    u16 port, u16 len)
{
2478
	const struct x86_emulate_ops *ops = ctxt->ops;
2479
	struct desc_struct tr_seg;
2480
	u32 base3;
2481
	int r;
2482
	u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
2483
	unsigned mask = (1 << len) - 1;
2484
	unsigned long base;
2485

2486
	ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
2487
	if (!tr_seg.p)
2488
		return false;
2489
	if (desc_limit_scaled(&tr_seg) < 103)
2490
		return false;
2491 2492 2493 2494
	base = get_desc_base(&tr_seg);
#ifdef CONFIG_X86_64
	base |= ((u64)base3) << 32;
#endif
2495
	r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
2496 2497
	if (r != X86EMUL_CONTINUE)
		return false;
2498
	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
2499
		return false;
2500
	r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
2501 2502 2503 2504 2505 2506 2507 2508 2509 2510
	if (r != X86EMUL_CONTINUE)
		return false;
	if ((perm >> bit_idx) & mask)
		return false;
	return true;
}

static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
				 u16 port, u16 len)
{
2511 2512 2513
	if (ctxt->perm_ok)
		return true;

2514 2515
	if (emulator_bad_iopl(ctxt))
		if (!emulator_io_port_access_allowed(ctxt, port, len))
2516
			return false;
2517 2518 2519

	ctxt->perm_ok = true;

2520 2521 2522
	return true;
}

2523 2524 2525
static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_16 *tss)
{
2526
	tss->ip = ctxt->_eip;
2527
	tss->flag = ctxt->eflags;
2528 2529 2530 2531 2532 2533 2534 2535
	tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->si = reg_read(ctxt, VCPU_REGS_RSI);
	tss->di = reg_read(ctxt, VCPU_REGS_RDI);
2536

2537 2538 2539 2540 2541
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2542 2543 2544 2545 2546 2547
}

static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_16 *tss)
{
	int ret;
2548
	u8 cpl;
2549

2550
	ctxt->_eip = tss->ip;
2551
	ctxt->eflags = tss->flag | 2;
2552 2553 2554 2555 2556 2557 2558 2559
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
2560 2561 2562 2563 2564

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2565 2566 2567 2568 2569
	set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2570

2571 2572
	cpl = tss->cs & 3;

2573
	/*
G
Guo Chao 已提交
2574
	 * Now load segment descriptors. If fault happens at this stage
2575 2576
	 * it is handled in a context of new task
	 */
2577 2578
	ret = __load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR, cpl,
					true, NULL);
2579 2580
	if (ret != X86EMUL_CONTINUE)
		return ret;
2581 2582
	ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
					true, NULL);
2583 2584
	if (ret != X86EMUL_CONTINUE)
		return ret;
2585 2586
	ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
					true, NULL);
2587 2588
	if (ret != X86EMUL_CONTINUE)
		return ret;
2589 2590
	ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
					true, NULL);
2591 2592
	if (ret != X86EMUL_CONTINUE)
		return ret;
2593 2594
	ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
					true, NULL);
2595 2596 2597 2598 2599 2600 2601 2602 2603 2604
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_16(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2605
	const struct x86_emulate_ops *ops = ctxt->ops;
2606 2607
	struct tss_segment_16 tss_seg;
	int ret;
2608
	u32 new_tss_base = get_desc_base(new_desc);
2609

2610
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2611
			    &ctxt->exception);
2612
	if (ret != X86EMUL_CONTINUE)
2613 2614 2615
		/* FIXME: need to provide precise fault address */
		return ret;

2616
	save_state_to_tss16(ctxt, &tss_seg);
2617

2618
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2619
			     &ctxt->exception);
2620
	if (ret != X86EMUL_CONTINUE)
2621 2622 2623
		/* FIXME: need to provide precise fault address */
		return ret;

2624
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2625
			    &ctxt->exception);
2626
	if (ret != X86EMUL_CONTINUE)
2627 2628 2629 2630 2631 2632
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2633
		ret = ops->write_std(ctxt, new_tss_base,
2634 2635
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2636
				     &ctxt->exception);
2637
		if (ret != X86EMUL_CONTINUE)
2638 2639 2640 2641
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2642
	return load_state_from_tss16(ctxt, &tss_seg);
2643 2644 2645 2646 2647
}

static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_32 *tss)
{
2648
	/* CR3 and ldt selector are not saved intentionally */
2649
	tss->eip = ctxt->_eip;
2650
	tss->eflags = ctxt->eflags;
2651 2652 2653 2654 2655 2656 2657 2658
	tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
	tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
2659

2660 2661 2662 2663 2664 2665
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
	tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
2666 2667 2668 2669 2670 2671
}

static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_32 *tss)
{
	int ret;
2672
	u8 cpl;
2673

2674
	if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
2675
		return emulate_gp(ctxt, 0);
2676
	ctxt->_eip = tss->eip;
2677
	ctxt->eflags = tss->eflags | 2;
2678 2679

	/* General purpose registers */
2680 2681 2682 2683 2684 2685 2686 2687
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
2688 2689 2690

	/*
	 * SDM says that segment selectors are loaded before segment
2691 2692
	 * descriptors.  This is important because CPL checks will
	 * use CS.RPL.
2693
	 */
2694 2695 2696 2697 2698 2699 2700
	set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
	set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
	set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
2701

2702 2703 2704 2705 2706
	/*
	 * If we're switching between Protected Mode and VM86, we need to make
	 * sure to update the mode before loading the segment descriptors so
	 * that the selectors are interpreted correctly.
	 */
2707
	if (ctxt->eflags & X86_EFLAGS_VM) {
2708
		ctxt->mode = X86EMUL_MODE_VM86;
2709 2710
		cpl = 3;
	} else {
2711
		ctxt->mode = X86EMUL_MODE_PROT32;
2712 2713
		cpl = tss->cs & 3;
	}
2714

2715 2716 2717 2718
	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
2719 2720
	ret = __load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR,
					cpl, true, NULL);
2721 2722
	if (ret != X86EMUL_CONTINUE)
		return ret;
2723 2724
	ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
					true, NULL);
2725 2726
	if (ret != X86EMUL_CONTINUE)
		return ret;
2727 2728
	ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
					true, NULL);
2729 2730
	if (ret != X86EMUL_CONTINUE)
		return ret;
2731 2732
	ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
					true, NULL);
2733 2734
	if (ret != X86EMUL_CONTINUE)
		return ret;
2735 2736
	ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
					true, NULL);
2737 2738
	if (ret != X86EMUL_CONTINUE)
		return ret;
2739 2740
	ret = __load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS, cpl,
					true, NULL);
2741 2742
	if (ret != X86EMUL_CONTINUE)
		return ret;
2743 2744
	ret = __load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS, cpl,
					true, NULL);
2745 2746 2747 2748 2749 2750 2751 2752 2753 2754
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_32(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2755
	const struct x86_emulate_ops *ops = ctxt->ops;
2756 2757
	struct tss_segment_32 tss_seg;
	int ret;
2758
	u32 new_tss_base = get_desc_base(new_desc);
2759 2760
	u32 eip_offset = offsetof(struct tss_segment_32, eip);
	u32 ldt_sel_offset = offsetof(struct tss_segment_32, ldt_selector);
2761

2762
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2763
			    &ctxt->exception);
2764
	if (ret != X86EMUL_CONTINUE)
2765 2766 2767
		/* FIXME: need to provide precise fault address */
		return ret;

2768
	save_state_to_tss32(ctxt, &tss_seg);
2769

2770 2771 2772
	/* Only GP registers and segment selectors are saved */
	ret = ops->write_std(ctxt, old_tss_base + eip_offset, &tss_seg.eip,
			     ldt_sel_offset - eip_offset, &ctxt->exception);
2773
	if (ret != X86EMUL_CONTINUE)
2774 2775 2776
		/* FIXME: need to provide precise fault address */
		return ret;

2777
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2778
			    &ctxt->exception);
2779
	if (ret != X86EMUL_CONTINUE)
2780 2781 2782 2783 2784 2785
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2786
		ret = ops->write_std(ctxt, new_tss_base,
2787 2788
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2789
				     &ctxt->exception);
2790
		if (ret != X86EMUL_CONTINUE)
2791 2792 2793 2794
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2795
	return load_state_from_tss32(ctxt, &tss_seg);
2796 2797 2798
}

static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
2799
				   u16 tss_selector, int idt_index, int reason,
2800
				   bool has_error_code, u32 error_code)
2801
{
2802
	const struct x86_emulate_ops *ops = ctxt->ops;
2803 2804
	struct desc_struct curr_tss_desc, next_tss_desc;
	int ret;
2805
	u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
2806
	ulong old_tss_base =
2807
		ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
2808
	u32 desc_limit;
2809
	ulong desc_addr;
2810 2811 2812

	/* FIXME: old_tss_base == ~0 ? */

2813
	ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
2814 2815
	if (ret != X86EMUL_CONTINUE)
		return ret;
2816
	ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
2817 2818 2819 2820 2821
	if (ret != X86EMUL_CONTINUE)
		return ret;

	/* FIXME: check that next_tss_desc is tss */

2822 2823 2824 2825 2826
	/*
	 * Check privileges. The three cases are task switch caused by...
	 *
	 * 1. jmp/call/int to task gate: Check against DPL of the task gate
	 * 2. Exception/IRQ/iret: No check is performed
G
Guo Chao 已提交
2827
	 * 3. jmp/call to TSS: Check against DPL of the TSS
2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847
	 */
	if (reason == TASK_SWITCH_GATE) {
		if (idt_index != -1) {
			/* Software interrupts */
			struct desc_struct task_gate_desc;
			int dpl;

			ret = read_interrupt_descriptor(ctxt, idt_index,
							&task_gate_desc);
			if (ret != X86EMUL_CONTINUE)
				return ret;

			dpl = task_gate_desc.dpl;
			if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
				return emulate_gp(ctxt, (idt_index << 3) | 0x2);
		}
	} else if (reason != TASK_SWITCH_IRET) {
		int dpl = next_tss_desc.dpl;
		if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
			return emulate_gp(ctxt, tss_selector);
2848 2849
	}

2850

2851 2852 2853 2854
	desc_limit = desc_limit_scaled(&next_tss_desc);
	if (!next_tss_desc.p ||
	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
	     desc_limit < 0x2b)) {
2855
		return emulate_ts(ctxt, tss_selector & 0xfffc);
2856 2857 2858 2859
	}

	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2860
		write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
2861 2862 2863 2864 2865 2866
	}

	if (reason == TASK_SWITCH_IRET)
		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;

	/* set back link to prev task only if NT bit is set in eflags
G
Guo Chao 已提交
2867
	   note that old_tss_sel is not used after this point */
2868 2869 2870 2871
	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
		old_tss_sel = 0xffff;

	if (next_tss_desc.type & 8)
2872
		ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
2873 2874
				     old_tss_base, &next_tss_desc);
	else
2875
		ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
2876
				     old_tss_base, &next_tss_desc);
2877 2878
	if (ret != X86EMUL_CONTINUE)
		return ret;
2879 2880 2881 2882 2883 2884

	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;

	if (reason != TASK_SWITCH_IRET) {
		next_tss_desc.type |= (1 << 1); /* set busy flag */
2885
		write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
2886 2887
	}

2888
	ops->set_cr(ctxt, 0,  ops->get_cr(ctxt, 0) | X86_CR0_TS);
2889
	ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
2890

2891
	if (has_error_code) {
2892 2893 2894
		ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
		ctxt->lock_prefix = 0;
		ctxt->src.val = (unsigned long) error_code;
2895
		ret = em_push(ctxt);
2896 2897
	}

2898 2899 2900 2901
	return ret;
}

int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2902
			 u16 tss_selector, int idt_index, int reason,
2903
			 bool has_error_code, u32 error_code)
2904 2905 2906
{
	int rc;

2907
	invalidate_registers(ctxt);
2908 2909
	ctxt->_eip = ctxt->eip;
	ctxt->dst.type = OP_NONE;
2910

2911
	rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
2912
				     has_error_code, error_code);
2913

2914
	if (rc == X86EMUL_CONTINUE) {
2915
		ctxt->eip = ctxt->_eip;
2916 2917
		writeback_registers(ctxt);
	}
2918

2919
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
2920 2921
}

2922 2923
static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
		struct operand *op)
2924
{
2925
	int df = (ctxt->eflags & EFLG_DF) ? -op->count : op->count;
2926

2927 2928
	register_address_increment(ctxt, reg_rmw(ctxt, reg), df * op->bytes);
	op->addr.mem.ea = register_address(ctxt, reg_read(ctxt, reg));
2929 2930
}

2931 2932 2933 2934 2935 2936
static int em_das(struct x86_emulate_ctxt *ctxt)
{
	u8 al, old_al;
	bool af, cf, old_cf;

	cf = ctxt->eflags & X86_EFLAGS_CF;
2937
	al = ctxt->dst.val;
2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954

	old_al = al;
	old_cf = cf;
	cf = false;
	af = ctxt->eflags & X86_EFLAGS_AF;
	if ((al & 0x0f) > 9 || af) {
		al -= 6;
		cf = old_cf | (al >= 250);
		af = true;
	} else {
		af = false;
	}
	if (old_al > 0x99 || old_cf) {
		al -= 0x60;
		cf = true;
	}

2955
	ctxt->dst.val = al;
2956
	/* Set PF, ZF, SF */
2957 2958 2959
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
2960
	fastop(ctxt, em_or);
2961 2962 2963 2964 2965 2966 2967 2968
	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
	if (cf)
		ctxt->eflags |= X86_EFLAGS_CF;
	if (af)
		ctxt->eflags |= X86_EFLAGS_AF;
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990
static int em_aam(struct x86_emulate_ctxt *ctxt)
{
	u8 al, ah;

	if (ctxt->src.val == 0)
		return emulate_de(ctxt);

	al = ctxt->dst.val & 0xff;
	ah = al / ctxt->src.val;
	al %= ctxt->src.val;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);

	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);

	return X86EMUL_CONTINUE;
}

2991 2992 2993 2994 2995 2996 2997 2998 2999
static int em_aad(struct x86_emulate_ctxt *ctxt)
{
	u8 al = ctxt->dst.val & 0xff;
	u8 ah = (ctxt->dst.val >> 8) & 0xff;

	al = (al + (ah * ctxt->src.val)) & 0xff;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;

3000 3001 3002 3003 3004
	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);
3005 3006 3007 3008

	return X86EMUL_CONTINUE;
}

3009 3010
static int em_call(struct x86_emulate_ctxt *ctxt)
{
3011
	int rc;
3012 3013 3014
	long rel = ctxt->src.val;

	ctxt->src.val = (unsigned long)ctxt->_eip;
3015 3016 3017
	rc = jmp_rel(ctxt, rel);
	if (rc != X86EMUL_CONTINUE)
		return rc;
3018 3019 3020
	return em_push(ctxt);
}

3021 3022 3023 3024 3025
static int em_call_far(struct x86_emulate_ctxt *ctxt)
{
	u16 sel, old_cs;
	ulong old_eip;
	int rc;
3026 3027 3028
	struct desc_struct old_desc, new_desc;
	const struct x86_emulate_ops *ops = ctxt->ops;
	int cpl = ctxt->ops->cpl(ctxt);
3029

3030
	old_eip = ctxt->_eip;
3031
	ops->get_segment(ctxt, &old_cs, &old_desc, NULL, VCPU_SREG_CS);
3032

3033
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
3034 3035 3036
	rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl, false,
				       &new_desc);
	if (rc != X86EMUL_CONTINUE)
3037 3038
		return X86EMUL_CONTINUE;

3039 3040 3041
	rc = assign_eip_far(ctxt, ctxt->src.val, new_desc.l);
	if (rc != X86EMUL_CONTINUE)
		goto fail;
3042

3043
	ctxt->src.val = old_cs;
3044
	rc = em_push(ctxt);
3045
	if (rc != X86EMUL_CONTINUE)
3046
		goto fail;
3047

3048
	ctxt->src.val = old_eip;
3049 3050 3051 3052 3053 3054 3055 3056 3057 3058
	rc = em_push(ctxt);
	/* If we failed, we tainted the memory, but the very least we should
	   restore cs */
	if (rc != X86EMUL_CONTINUE)
		goto fail;
	return rc;
fail:
	ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
	return rc;

3059 3060
}

3061 3062 3063
static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
{
	int rc;
3064
	unsigned long eip;
3065

3066 3067 3068 3069
	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
	if (rc != X86EMUL_CONTINUE)
		return rc;
	rc = assign_eip_near(ctxt, eip);
3070 3071
	if (rc != X86EMUL_CONTINUE)
		return rc;
3072
	rsp_increment(ctxt, ctxt->src.val);
3073 3074 3075
	return X86EMUL_CONTINUE;
}

3076 3077 3078
static int em_xchg(struct x86_emulate_ctxt *ctxt)
{
	/* Write back the register source. */
3079 3080
	ctxt->src.val = ctxt->dst.val;
	write_register_operand(&ctxt->src);
3081 3082

	/* Write back the memory destination with implicit LOCK prefix. */
3083 3084
	ctxt->dst.val = ctxt->src.orig_val;
	ctxt->lock_prefix = 1;
3085 3086 3087
	return X86EMUL_CONTINUE;
}

3088 3089
static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
{
3090
	ctxt->dst.val = ctxt->src2.val;
3091
	return fastop(ctxt, em_imul);
3092 3093
}

3094 3095
static int em_cwd(struct x86_emulate_ctxt *ctxt)
{
3096 3097
	ctxt->dst.type = OP_REG;
	ctxt->dst.bytes = ctxt->src.bytes;
3098
	ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
3099
	ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
3100 3101 3102 3103

	return X86EMUL_CONTINUE;
}

3104 3105 3106 3107
static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
{
	u64 tsc = 0;

3108
	ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
3109 3110
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
	*reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
3111 3112 3113
	return X86EMUL_CONTINUE;
}

3114 3115 3116 3117
static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
{
	u64 pmc;

3118
	if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
3119
		return emulate_gp(ctxt, 0);
3120 3121
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
	*reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
3122 3123 3124
	return X86EMUL_CONTINUE;
}

3125 3126
static int em_mov(struct x86_emulate_ctxt *ctxt)
{
3127
	memcpy(ctxt->dst.valptr, ctxt->src.valptr, sizeof(ctxt->src.valptr));
3128 3129 3130
	return X86EMUL_CONTINUE;
}

B
Borislav Petkov 已提交
3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165
#define FFL(x) bit(X86_FEATURE_##x)

static int em_movbe(struct x86_emulate_ctxt *ctxt)
{
	u32 ebx, ecx, edx, eax = 1;
	u16 tmp;

	/*
	 * Check MOVBE is set in the guest-visible CPUID leaf.
	 */
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	if (!(ecx & FFL(MOVBE)))
		return emulate_ud(ctxt);

	switch (ctxt->op_bytes) {
	case 2:
		/*
		 * From MOVBE definition: "...When the operand size is 16 bits,
		 * the upper word of the destination register remains unchanged
		 * ..."
		 *
		 * Both casting ->valptr and ->val to u16 breaks strict aliasing
		 * rules so we have to do the operation almost per hand.
		 */
		tmp = (u16)ctxt->src.val;
		ctxt->dst.val &= ~0xffffUL;
		ctxt->dst.val |= (unsigned long)swab16(tmp);
		break;
	case 4:
		ctxt->dst.val = swab32((u32)ctxt->src.val);
		break;
	case 8:
		ctxt->dst.val = swab64(ctxt->src.val);
		break;
	default:
3166
		BUG();
B
Borislav Petkov 已提交
3167 3168 3169 3170
	}
	return X86EMUL_CONTINUE;
}

3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198
static int em_cr_write(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

static int em_dr_write(struct x86_emulate_ctxt *ctxt)
{
	unsigned long val;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		val = ctxt->src.val & ~0ULL;
	else
		val = ctxt->src.val & ~0U;

	/* #UD condition is already handled. */
	if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3199 3200 3201 3202
static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3203 3204 3205
	msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
		| ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
	if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
3206 3207 3208 3209 3210 3211 3212 3213 3214
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3215
	if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
3216 3217
		return emulate_gp(ctxt, 0);

3218 3219
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
	*reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
3220 3221 3222
	return X86EMUL_CONTINUE;
}

3223 3224
static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
{
3225
	if (ctxt->modrm_reg > VCPU_SREG_GS)
3226 3227
		return emulate_ud(ctxt);

3228
	ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
3229 3230
	if (ctxt->dst.bytes == 4 && ctxt->dst.type == OP_MEM)
		ctxt->dst.bytes = 2;
3231 3232 3233 3234 3235
	return X86EMUL_CONTINUE;
}

static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
{
3236
	u16 sel = ctxt->src.val;
3237

3238
	if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
3239 3240
		return emulate_ud(ctxt);

3241
	if (ctxt->modrm_reg == VCPU_SREG_SS)
3242 3243 3244
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;

	/* Disable writeback. */
3245 3246
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
3247 3248
}

A
Avi Kivity 已提交
3249 3250 3251 3252 3253 3254 3255 3256 3257
static int em_lldt(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
}

A
Avi Kivity 已提交
3258 3259 3260 3261 3262 3263 3264 3265 3266
static int em_ltr(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
}

3267 3268
static int em_invlpg(struct x86_emulate_ctxt *ctxt)
{
3269 3270 3271
	int rc;
	ulong linear;

3272
	rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
3273
	if (rc == X86EMUL_CONTINUE)
3274
		ctxt->ops->invlpg(ctxt, linear);
3275
	/* Disable writeback. */
3276
	ctxt->dst.type = OP_NONE;
3277 3278 3279
	return X86EMUL_CONTINUE;
}

3280 3281 3282 3283 3284 3285 3286 3287 3288 3289
static int em_clts(struct x86_emulate_ctxt *ctxt)
{
	ulong cr0;

	cr0 = ctxt->ops->get_cr(ctxt, 0);
	cr0 &= ~X86_CR0_TS;
	ctxt->ops->set_cr(ctxt, 0, cr0);
	return X86EMUL_CONTINUE;
}

3290 3291
static int em_vmcall(struct x86_emulate_ctxt *ctxt)
{
3292
	int rc = ctxt->ops->fix_hypercall(ctxt);
3293 3294 3295 3296 3297

	if (rc != X86EMUL_CONTINUE)
		return rc;

	/* Let the processor re-execute the fixed hypercall */
3298
	ctxt->_eip = ctxt->eip;
3299
	/* Disable writeback. */
3300
	ctxt->dst.type = OP_NONE;
3301 3302 3303
	return X86EMUL_CONTINUE;
}

3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332
static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
				  void (*get)(struct x86_emulate_ctxt *ctxt,
					      struct desc_ptr *ptr))
{
	struct desc_ptr desc_ptr;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
	get(ctxt, &desc_ptr);
	if (ctxt->op_bytes == 2) {
		ctxt->op_bytes = 4;
		desc_ptr.address &= 0x00ffffff;
	}
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return segmented_write(ctxt, ctxt->dst.addr.mem,
			       &desc_ptr, 2 + ctxt->op_bytes);
}

static int em_sgdt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
}

static int em_sidt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
}

3333
static int em_lgdt_lidt(struct x86_emulate_ctxt *ctxt, bool lgdt)
3334 3335 3336 3337
{
	struct desc_ptr desc_ptr;
	int rc;

3338 3339
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3340
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3341
			     &desc_ptr.size, &desc_ptr.address,
3342
			     ctxt->op_bytes);
3343 3344
	if (rc != X86EMUL_CONTINUE)
		return rc;
3345 3346 3347
	if (ctxt->mode == X86EMUL_MODE_PROT64 &&
	    is_noncanonical_address(desc_ptr.address))
		return emulate_gp(ctxt, 0);
3348 3349 3350 3351
	if (lgdt)
		ctxt->ops->set_gdt(ctxt, &desc_ptr);
	else
		ctxt->ops->set_idt(ctxt, &desc_ptr);
3352
	/* Disable writeback. */
3353
	ctxt->dst.type = OP_NONE;
3354 3355 3356
	return X86EMUL_CONTINUE;
}

3357 3358 3359 3360 3361
static int em_lgdt(struct x86_emulate_ctxt *ctxt)
{
	return em_lgdt_lidt(ctxt, true);
}

3362
static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
3363 3364 3365
{
	int rc;

3366 3367
	rc = ctxt->ops->fix_hypercall(ctxt);

3368
	/* Disable writeback. */
3369
	ctxt->dst.type = OP_NONE;
3370 3371 3372 3373 3374
	return rc;
}

static int em_lidt(struct x86_emulate_ctxt *ctxt)
{
3375
	return em_lgdt_lidt(ctxt, false);
3376 3377 3378 3379
}

static int em_smsw(struct x86_emulate_ctxt *ctxt)
{
3380 3381
	if (ctxt->dst.type == OP_MEM)
		ctxt->dst.bytes = 2;
3382
	ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
3383 3384 3385 3386 3387 3388
	return X86EMUL_CONTINUE;
}

static int em_lmsw(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
3389 3390
			  | (ctxt->src.val & 0x0f));
	ctxt->dst.type = OP_NONE;
3391 3392 3393
	return X86EMUL_CONTINUE;
}

3394 3395
static int em_loop(struct x86_emulate_ctxt *ctxt)
{
3396 3397
	int rc = X86EMUL_CONTINUE;

3398 3399
	register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX), -1);
	if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
3400
	    (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
3401
		rc = jmp_rel(ctxt, ctxt->src.val);
3402

3403
	return rc;
3404 3405 3406 3407
}

static int em_jcxz(struct x86_emulate_ctxt *ctxt)
{
3408 3409
	int rc = X86EMUL_CONTINUE;

3410
	if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
3411
		rc = jmp_rel(ctxt, ctxt->src.val);
3412

3413
	return rc;
3414 3415
}

3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433
static int em_in(struct x86_emulate_ctxt *ctxt)
{
	if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
			     &ctxt->dst.val))
		return X86EMUL_IO_NEEDED;

	return X86EMUL_CONTINUE;
}

static int em_out(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
				    &ctxt->src.val, 1);
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452
static int em_cli(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->eflags &= ~X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

static int em_sti(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
	ctxt->eflags |= X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3453 3454 3455 3456
static int em_cpuid(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

3457 3458
	eax = reg_read(ctxt, VCPU_REGS_RAX);
	ecx = reg_read(ctxt, VCPU_REGS_RCX);
A
Avi Kivity 已提交
3459
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
3460 3461 3462 3463
	*reg_write(ctxt, VCPU_REGS_RAX) = eax;
	*reg_write(ctxt, VCPU_REGS_RBX) = ebx;
	*reg_write(ctxt, VCPU_REGS_RCX) = ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = edx;
A
Avi Kivity 已提交
3464 3465 3466
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478
static int em_sahf(struct x86_emulate_ctxt *ctxt)
{
	u32 flags;

	flags = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF;
	flags &= *reg_rmw(ctxt, VCPU_REGS_RAX) >> 8;

	ctxt->eflags &= ~0xffUL;
	ctxt->eflags |= flags | X86_EFLAGS_FIXED;
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3479 3480
static int em_lahf(struct x86_emulate_ctxt *ctxt)
{
3481 3482
	*reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
	*reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
A
Avi Kivity 已提交
3483 3484 3485
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500
static int em_bswap(struct x86_emulate_ctxt *ctxt)
{
	switch (ctxt->op_bytes) {
#ifdef CONFIG_X86_64
	case 8:
		asm("bswap %0" : "+r"(ctxt->dst.val));
		break;
#endif
	default:
		asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
		break;
	}
	return X86EMUL_CONTINUE;
}

3501 3502 3503 3504 3505 3506
static int em_clflush(struct x86_emulate_ctxt *ctxt)
{
	/* emulating clflush regardless of cpuid */
	return X86EMUL_CONTINUE;
}

3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520
static bool valid_cr(int nr)
{
	switch (nr) {
	case 0:
	case 2 ... 4:
	case 8:
		return true;
	default:
		return false;
	}
}

static int check_cr_read(struct x86_emulate_ctxt *ctxt)
{
3521
	if (!valid_cr(ctxt->modrm_reg))
3522 3523 3524 3525 3526 3527 3528
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_cr_write(struct x86_emulate_ctxt *ctxt)
{
3529 3530
	u64 new_val = ctxt->src.val64;
	int cr = ctxt->modrm_reg;
3531
	u64 efer = 0;
3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548

	static u64 cr_reserved_bits[] = {
		0xffffffff00000000ULL,
		0, 0, 0, /* CR3 checked later */
		CR4_RESERVED_BITS,
		0, 0, 0,
		CR8_RESERVED_BITS,
	};

	if (!valid_cr(cr))
		return emulate_ud(ctxt);

	if (new_val & cr_reserved_bits[cr])
		return emulate_gp(ctxt, 0);

	switch (cr) {
	case 0: {
3549
		u64 cr4;
3550 3551 3552 3553
		if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
		    ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
			return emulate_gp(ctxt, 0);

3554 3555
		cr4 = ctxt->ops->get_cr(ctxt, 4);
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3556 3557 3558 3559 3560 3561 3562 3563 3564 3565

		if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
		    !(cr4 & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	case 3: {
		u64 rsvd = 0;

3566 3567
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
		if (efer & EFER_LMA)
N
Nadav Amit 已提交
3568
			rsvd = CR3_L_MODE_RESERVED_BITS & ~CR3_PCID_INVD;
3569 3570 3571 3572 3573 3574 3575

		if (new_val & rsvd)
			return emulate_gp(ctxt, 0);

		break;
		}
	case 4: {
3576
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587

		if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	}

	return X86EMUL_CONTINUE;
}

3588 3589 3590 3591
static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
{
	unsigned long dr7;

3592
	ctxt->ops->get_dr(ctxt, 7, &dr7);
3593 3594 3595 3596 3597 3598 3599

	/* Check if DR7.Global_Enable is set */
	return dr7 & (1 << 13);
}

static int check_dr_read(struct x86_emulate_ctxt *ctxt)
{
3600
	int dr = ctxt->modrm_reg;
3601 3602 3603 3604 3605
	u64 cr4;

	if (dr > 7)
		return emulate_ud(ctxt);

3606
	cr4 = ctxt->ops->get_cr(ctxt, 4);
3607 3608 3609
	if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
		return emulate_ud(ctxt);

3610 3611 3612 3613 3614 3615 3616
	if (check_dr7_gd(ctxt)) {
		ulong dr6;

		ctxt->ops->get_dr(ctxt, 6, &dr6);
		dr6 &= ~15;
		dr6 |= DR6_BD | DR6_RTM;
		ctxt->ops->set_dr(ctxt, 6, dr6);
3617
		return emulate_db(ctxt);
3618
	}
3619 3620 3621 3622 3623 3624

	return X86EMUL_CONTINUE;
}

static int check_dr_write(struct x86_emulate_ctxt *ctxt)
{
3625 3626
	u64 new_val = ctxt->src.val64;
	int dr = ctxt->modrm_reg;
3627 3628 3629 3630 3631 3632 3633

	if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
		return emulate_gp(ctxt, 0);

	return check_dr_read(ctxt);
}

3634 3635 3636 3637
static int check_svme(struct x86_emulate_ctxt *ctxt)
{
	u64 efer;

3638
	ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3639 3640 3641 3642 3643 3644 3645 3646 3647

	if (!(efer & EFER_SVME))
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
{
3648
	u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
3649 3650

	/* Valid physical address? */
3651
	if (rax & 0xffff000000000000ULL)
3652 3653 3654 3655 3656
		return emulate_gp(ctxt, 0);

	return check_svme(ctxt);
}

3657 3658
static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
{
3659
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3660

3661
	if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
3662 3663 3664 3665 3666
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

3667 3668
static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
{
3669
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3670
	u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
3671

3672
	if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
3673
	    ctxt->ops->check_pmc(ctxt, rcx))
3674 3675 3676 3677 3678
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3679 3680
static int check_perm_in(struct x86_emulate_ctxt *ctxt)
{
3681 3682
	ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
3683 3684 3685 3686 3687 3688 3689
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int check_perm_out(struct x86_emulate_ctxt *ctxt)
{
3690 3691
	ctxt->src.bytes = min(ctxt->src.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
3692 3693 3694 3695 3696
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3697
#define D(_y) { .flags = (_y) }
3698 3699 3700
#define DI(_y, _i) { .flags = (_y)|Intercept, .intercept = x86_intercept_##_i }
#define DIP(_y, _i, _p) { .flags = (_y)|Intercept|CheckPerm, \
		      .intercept = x86_intercept_##_i, .check_perm = (_p) }
3701
#define N    D(NotImpl)
3702
#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
3703 3704
#define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
#define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
3705
#define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
3706
#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
3707
#define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
3708
#define II(_f, _e, _i) \
3709
	{ .flags = (_f)|Intercept, .u.execute = (_e), .intercept = x86_intercept_##_i }
3710
#define IIP(_f, _e, _i, _p) \
3711 3712
	{ .flags = (_f)|Intercept|CheckPerm, .u.execute = (_e), \
	  .intercept = x86_intercept_##_i, .check_perm = (_p) }
3713
#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
3714

3715
#define D2bv(_f)      D((_f) | ByteOp), D(_f)
3716
#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
3717
#define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)
3718
#define F2bv(_f, _e)  F((_f) | ByteOp, _e), F(_f, _e)
3719 3720
#define I2bvIP(_f, _e, _i, _p) \
	IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
3721

3722 3723 3724
#define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e),		\
		F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e),	\
		F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
3725

3726 3727 3728 3729 3730 3731
static const struct opcode group7_rm0[] = {
	N,
	I(SrcNone | Priv | EmulateOnUD,	em_vmcall),
	N, N, N, N, N, N,
};

3732
static const struct opcode group7_rm1[] = {
3733 3734
	DI(SrcNone | Priv, monitor),
	DI(SrcNone | Priv, mwait),
3735 3736 3737
	N, N, N, N, N, N,
};

3738
static const struct opcode group7_rm3[] = {
3739
	DIP(SrcNone | Prot | Priv,		vmrun,		check_svme_pa),
3740
	II(SrcNone  | Prot | EmulateOnUD,	em_vmmcall,	vmmcall),
3741 3742 3743 3744 3745 3746
	DIP(SrcNone | Prot | Priv,		vmload,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		vmsave,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		stgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		clgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		skinit,		check_svme),
	DIP(SrcNone | Prot | Priv,		invlpga,	check_svme),
3747
};
3748

3749
static const struct opcode group7_rm7[] = {
3750
	N,
3751
	DIP(SrcNone, rdtscp, check_rdtsc),
3752 3753
	N, N, N, N, N, N,
};
3754

3755
static const struct opcode group1[] = {
3756 3757 3758 3759 3760 3761 3762 3763
	F(Lock, em_add),
	F(Lock | PageTable, em_or),
	F(Lock, em_adc),
	F(Lock, em_sbb),
	F(Lock | PageTable, em_and),
	F(Lock, em_sub),
	F(Lock, em_xor),
	F(NoWrite, em_cmp),
3764 3765
};

3766
static const struct opcode group1A[] = {
3767
	I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
3768 3769
};

3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780
static const struct opcode group2[] = {
	F(DstMem | ModRM, em_rol),
	F(DstMem | ModRM, em_ror),
	F(DstMem | ModRM, em_rcl),
	F(DstMem | ModRM, em_rcr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_shr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_sar),
};

3781
static const struct opcode group3[] = {
3782 3783
	F(DstMem | SrcImm | NoWrite, em_test),
	F(DstMem | SrcImm | NoWrite, em_test),
3784 3785
	F(DstMem | SrcNone | Lock, em_not),
	F(DstMem | SrcNone | Lock, em_neg),
3786 3787
	F(DstXacc | Src2Mem, em_mul_ex),
	F(DstXacc | Src2Mem, em_imul_ex),
3788 3789
	F(DstXacc | Src2Mem, em_div_ex),
	F(DstXacc | Src2Mem, em_idiv_ex),
3790 3791
};

3792
static const struct opcode group4[] = {
3793 3794
	F(ByteOp | DstMem | SrcNone | Lock, em_inc),
	F(ByteOp | DstMem | SrcNone | Lock, em_dec),
3795 3796 3797
	N, N, N, N, N, N,
};

3798
static const struct opcode group5[] = {
3799 3800
	F(DstMem | SrcNone | Lock,		em_inc),
	F(DstMem | SrcNone | Lock,		em_dec),
3801
	I(SrcMem | NearBranch,			em_call_near_abs),
3802
	I(SrcMemFAddr | ImplicitOps | Stack,	em_call_far),
3803
	I(SrcMem | NearBranch,			em_jmp_abs),
3804 3805
	I(SrcMemFAddr | ImplicitOps,		em_jmp_far),
	I(SrcMem | Stack,			em_push), D(Undefined),
3806 3807
};

3808
static const struct opcode group6[] = {
3809 3810
	DI(Prot,	sldt),
	DI(Prot,	str),
A
Avi Kivity 已提交
3811
	II(Prot | Priv | SrcMem16, em_lldt, lldt),
A
Avi Kivity 已提交
3812
	II(Prot | Priv | SrcMem16, em_ltr, ltr),
3813 3814 3815
	N, N, N, N,
};

3816
static const struct group_dual group7 = { {
3817 3818
	II(Mov | DstMem,			em_sgdt, sgdt),
	II(Mov | DstMem,			em_sidt, sidt),
3819 3820 3821 3822 3823
	II(SrcMem | Priv,			em_lgdt, lgdt),
	II(SrcMem | Priv,			em_lidt, lidt),
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	II(SrcMem | ByteOp | Priv | NoAccess,	em_invlpg, invlpg),
3824
}, {
3825
	EXT(0, group7_rm0),
3826
	EXT(0, group7_rm1),
3827
	N, EXT(0, group7_rm3),
3828 3829 3830
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	EXT(0, group7_rm7),
3831 3832
} };

3833
static const struct opcode group8[] = {
3834
	N, N, N, N,
3835 3836 3837 3838
	F(DstMem | SrcImmByte | NoWrite,		em_bt),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_bts),
	F(DstMem | SrcImmByte | Lock,			em_btr),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_btc),
3839 3840
};

3841
static const struct group_dual group9 = { {
3842
	N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
3843 3844 3845 3846
}, {
	N, N, N, N, N, N, N, N,
} };

3847
static const struct opcode group11[] = {
3848
	I(DstMem | SrcImm | Mov | PageTable, em_mov),
3849
	X7(D(Undefined)),
3850 3851
};

3852
static const struct gprefix pfx_0f_ae_7 = {
3853
	I(SrcMem | ByteOp, em_clflush), N, N, N,
3854 3855 3856 3857 3858 3859 3860 3861
};

static const struct group_dual group15 = { {
	N, N, N, N, N, N, N, GP(0, &pfx_0f_ae_7),
}, {
	N, N, N, N, N, N, N, N,
} };

3862
static const struct gprefix pfx_0f_6f_0f_7f = {
3863
	I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
3864 3865
};

3866 3867
static const struct gprefix pfx_0f_2b = {
	I(0, em_mov), I(0, em_mov), N, N,
3868 3869
};

3870
static const struct gprefix pfx_0f_28_0f_29 = {
3871
	I(Aligned, em_mov), I(Aligned, em_mov), N, N,
3872 3873
};

3874 3875 3876 3877
static const struct gprefix pfx_0f_e7 = {
	N, I(Sse, em_mov), N, N,
};

3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940
static const struct escape escape_d9 = { {
	N, N, N, N, N, N, N, I(DstMem, em_fnstcw),
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_db = { {
	N, N, N, N, N, N, N, N,
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_dd = { {
	N, N, N, N, N, N, N, I(DstMem, em_fnstsw),
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

3941
static const struct opcode opcode_table[256] = {
3942
	/* 0x00 - 0x07 */
3943
	F6ALU(Lock, em_add),
3944 3945
	I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
3946
	/* 0x08 - 0x0F */
3947
	F6ALU(Lock | PageTable, em_or),
3948 3949
	I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
	N,
3950
	/* 0x10 - 0x17 */
3951
	F6ALU(Lock, em_adc),
3952 3953
	I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
3954
	/* 0x18 - 0x1F */
3955
	F6ALU(Lock, em_sbb),
3956 3957
	I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
3958
	/* 0x20 - 0x27 */
3959
	F6ALU(Lock | PageTable, em_and), N, N,
3960
	/* 0x28 - 0x2F */
3961
	F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
3962
	/* 0x30 - 0x37 */
3963
	F6ALU(Lock, em_xor), N, N,
3964
	/* 0x38 - 0x3F */
3965
	F6ALU(NoWrite, em_cmp), N, N,
3966
	/* 0x40 - 0x4F */
3967
	X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
3968
	/* 0x50 - 0x57 */
3969
	X8(I(SrcReg | Stack, em_push)),
3970
	/* 0x58 - 0x5F */
3971
	X8(I(DstReg | Stack, em_pop)),
3972
	/* 0x60 - 0x67 */
3973 3974
	I(ImplicitOps | Stack | No64, em_pusha),
	I(ImplicitOps | Stack | No64, em_popa),
3975 3976 3977
	N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
	N, N, N, N,
	/* 0x68 - 0x6F */
3978 3979
	I(SrcImm | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
3980 3981
	I(SrcImmByte | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
3982
	I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
3983
	I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
3984
	/* 0x70 - 0x7F */
3985
	X16(D(SrcImmByte | NearBranch)),
3986
	/* 0x80 - 0x87 */
3987 3988 3989 3990
	G(ByteOp | DstMem | SrcImm, group1),
	G(DstMem | SrcImm, group1),
	G(ByteOp | DstMem | SrcImm | No64, group1),
	G(DstMem | SrcImmByte, group1),
3991
	F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
3992
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
3993
	/* 0x88 - 0x8F */
3994
	I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
3995
	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
3996
	I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
3997 3998 3999
	D(ModRM | SrcMem | NoAccess | DstReg),
	I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
	G(0, group1A),
4000
	/* 0x90 - 0x97 */
4001
	DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
4002
	/* 0x98 - 0x9F */
4003
	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
4004
	I(SrcImmFAddr | No64, em_call_far), N,
4005
	II(ImplicitOps | Stack, em_pushf, pushf),
P
Paolo Bonzini 已提交
4006 4007
	II(ImplicitOps | Stack, em_popf, popf),
	I(ImplicitOps, em_sahf), I(ImplicitOps, em_lahf),
4008
	/* 0xA0 - 0xA7 */
4009
	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
4010
	I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
4011
	I2bv(SrcSI | DstDI | Mov | String, em_mov),
4012
	F2bv(SrcSI | DstDI | String | NoWrite, em_cmp_r),
4013
	/* 0xA8 - 0xAF */
4014
	F2bv(DstAcc | SrcImm | NoWrite, em_test),
4015 4016
	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
4017
	F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp_r),
4018
	/* 0xB0 - 0xB7 */
4019
	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
4020
	/* 0xB8 - 0xBF */
4021
	X8(I(DstReg | SrcImm64 | Mov, em_mov)),
4022
	/* 0xC0 - 0xC7 */
4023
	G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
4024 4025
	I(ImplicitOps | NearBranch | SrcImmU16, em_ret_near_imm),
	I(ImplicitOps | NearBranch, em_ret),
4026 4027
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
4028
	G(ByteOp, group11), G(0, group11),
4029
	/* 0xC8 - 0xCF */
A
Avi Kivity 已提交
4030
	I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
4031 4032
	I(ImplicitOps | Stack | SrcImmU16, em_ret_far_imm),
	I(ImplicitOps | Stack, em_ret_far),
4033
	D(ImplicitOps), DI(SrcImmByte, intn),
4034
	D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
4035
	/* 0xD0 - 0xD7 */
4036 4037
	G(Src2One | ByteOp, group2), G(Src2One, group2),
	G(Src2CL | ByteOp, group2), G(Src2CL, group2),
P
Paolo Bonzini 已提交
4038
	I(DstAcc | SrcImmUByte | No64, em_aam),
P
Paolo Bonzini 已提交
4039 4040
	I(DstAcc | SrcImmUByte | No64, em_aad),
	F(DstAcc | ByteOp | No64, em_salc),
P
Paolo Bonzini 已提交
4041
	I(DstAcc | SrcXLat | ByteOp, em_mov),
4042
	/* 0xD8 - 0xDF */
4043
	N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
4044
	/* 0xE0 - 0xE7 */
4045 4046
	X3(I(SrcImmByte | NearBranch, em_loop)),
	I(SrcImmByte | NearBranch, em_jcxz),
4047 4048
	I2bvIP(SrcImmUByte | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
4049
	/* 0xE8 - 0xEF */
4050 4051 4052
	I(SrcImm | NearBranch, em_call), D(SrcImm | ImplicitOps | NearBranch),
	I(SrcImmFAddr | No64, em_jmp_far),
	D(SrcImmByte | ImplicitOps | NearBranch),
4053 4054
	I2bvIP(SrcDX | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
4055
	/* 0xF0 - 0xF7 */
4056
	N, DI(ImplicitOps, icebp), N, N,
4057 4058
	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
	G(ByteOp, group3), G(0, group3),
4059
	/* 0xF8 - 0xFF */
4060 4061
	D(ImplicitOps), D(ImplicitOps),
	I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
4062 4063 4064
	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
};

4065
static const struct opcode twobyte_table[256] = {
4066
	/* 0x00 - 0x0F */
4067
	G(0, group6), GD(0, &group7), N, N,
4068
	N, I(ImplicitOps | EmulateOnUD, em_syscall),
4069
	II(ImplicitOps | Priv, em_clts, clts), N,
4070
	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
4071
	N, D(ImplicitOps | ModRM | SrcMem | NoAccess), N, N,
4072
	/* 0x10 - 0x1F */
P
Paolo Bonzini 已提交
4073
	N, N, N, N, N, N, N, N,
4074 4075
	D(ImplicitOps | ModRM | SrcMem | NoAccess),
	N, N, N, N, N, N, D(ImplicitOps | ModRM | SrcMem | NoAccess),
4076
	/* 0x20 - 0x2F */
4077 4078 4079 4080 4081 4082
	DIP(ModRM | DstMem | Priv | Op3264 | NoMod, cr_read, check_cr_read),
	DIP(ModRM | DstMem | Priv | Op3264 | NoMod, dr_read, check_dr_read),
	IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_cr_write, cr_write,
						check_cr_write),
	IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_dr_write, dr_write,
						check_dr_write),
4083
	N, N, N, N,
4084 4085
	GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_28_0f_29),
	GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_28_0f_29),
4086
	N, GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_2b),
4087
	N, N, N, N,
4088
	/* 0x30 - 0x3F */
4089
	II(ImplicitOps | Priv, em_wrmsr, wrmsr),
4090
	IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
4091
	II(ImplicitOps | Priv, em_rdmsr, rdmsr),
4092
	IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
4093 4094
	I(ImplicitOps | EmulateOnUD, em_sysenter),
	I(ImplicitOps | Priv | EmulateOnUD, em_sysexit),
4095
	N, N,
4096 4097
	N, N, N, N, N, N, N, N,
	/* 0x40 - 0x4F */
4098
	X16(D(DstReg | SrcMem | ModRM)),
4099 4100 4101
	/* 0x50 - 0x5F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x60 - 0x6F */
4102 4103 4104 4105
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
4106
	/* 0x70 - 0x7F */
4107 4108 4109 4110
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
4111
	/* 0x80 - 0x8F */
4112
	X16(D(SrcImm | NearBranch)),
4113
	/* 0x90 - 0x9F */
4114
	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
4115
	/* 0xA0 - 0xA7 */
4116
	I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
4117 4118
	II(ImplicitOps, em_cpuid, cpuid),
	F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
4119 4120
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
4121
	/* 0xA8 - 0xAF */
4122
	I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
4123
	DI(ImplicitOps, rsm),
4124
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
4125 4126
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
4127
	GD(0, &group15), F(DstReg | SrcMem | ModRM, em_imul),
4128
	/* 0xB0 - 0xB7 */
4129
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
4130
	I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
4131
	F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
4132 4133
	I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
4134
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
4135 4136
	/* 0xB8 - 0xBF */
	N, N,
4137
	G(BitOp, group8),
4138 4139
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
	F(DstReg | SrcMem | ModRM, em_bsf), F(DstReg | SrcMem | ModRM, em_bsr),
4140
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
A
Avi Kivity 已提交
4141
	/* 0xC0 - 0xC7 */
4142
	F2bv(DstMem | SrcReg | ModRM | SrcWrite | Lock, em_xadd),
4143
	N, D(DstMem | SrcReg | ModRM | Mov),
4144
	N, N, N, GD(0, &group9),
A
Avi Kivity 已提交
4145 4146
	/* 0xC8 - 0xCF */
	X8(I(DstReg, em_bswap)),
4147 4148 4149
	/* 0xD0 - 0xDF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xEF */
4150 4151
	N, N, N, N, N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_e7),
	N, N, N, N, N, N, N, N,
4152 4153 4154 4155
	/* 0xF0 - 0xFF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
};

4156
static const struct gprefix three_byte_0f_38_f0 = {
B
Borislav Petkov 已提交
4157
	I(DstReg | SrcMem | Mov, em_movbe), N, N, N
4158 4159 4160
};

static const struct gprefix three_byte_0f_38_f1 = {
B
Borislav Petkov 已提交
4161
	I(DstMem | SrcReg | Mov, em_movbe), N, N, N
4162 4163 4164 4165 4166 4167 4168 4169 4170
};

/*
 * Insns below are selected by the prefix which indexed by the third opcode
 * byte.
 */
static const struct opcode opcode_map_0f_38[256] = {
	/* 0x00 - 0x7f */
	X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
B
Borislav Petkov 已提交
4171 4172 4173 4174 4175 4176 4177
	/* 0x80 - 0xef */
	X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
	/* 0xf0 - 0xf1 */
	GP(EmulateOnUD | ModRM | Prefix, &three_byte_0f_38_f0),
	GP(EmulateOnUD | ModRM | Prefix, &three_byte_0f_38_f1),
	/* 0xf2 - 0xff */
	N, N, X4(N), X8(N)
4178 4179
};

4180 4181 4182 4183 4184
#undef D
#undef N
#undef G
#undef GD
#undef I
4185
#undef GP
4186
#undef EXT
4187

4188
#undef D2bv
4189
#undef D2bvIP
4190
#undef I2bv
4191
#undef I2bvIP
4192
#undef I6ALU
4193

4194
static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
4195 4196 4197
{
	unsigned size;

4198
	size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210
	if (size == 8)
		size = 4;
	return size;
}

static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
		      unsigned size, bool sign_extension)
{
	int rc = X86EMUL_CONTINUE;

	op->type = OP_IMM;
	op->bytes = size;
4211
	op->addr.mem.ea = ctxt->_eip;
4212 4213 4214
	/* NB. Immediates are sign-extended as necessary. */
	switch (op->bytes) {
	case 1:
4215
		op->val = insn_fetch(s8, ctxt);
4216 4217
		break;
	case 2:
4218
		op->val = insn_fetch(s16, ctxt);
4219 4220
		break;
	case 4:
4221
		op->val = insn_fetch(s32, ctxt);
4222
		break;
4223 4224 4225
	case 8:
		op->val = insn_fetch(s64, ctxt);
		break;
4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243
	}
	if (!sign_extension) {
		switch (op->bytes) {
		case 1:
			op->val &= 0xff;
			break;
		case 2:
			op->val &= 0xffff;
			break;
		case 4:
			op->val &= 0xffffffff;
			break;
		}
	}
done:
	return rc;
}

4244 4245 4246 4247 4248 4249 4250
static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
			  unsigned d)
{
	int rc = X86EMUL_CONTINUE;

	switch (d) {
	case OpReg:
4251
		decode_register_operand(ctxt, op);
4252 4253
		break;
	case OpImmUByte:
4254
		rc = decode_imm(ctxt, op, 1, false);
4255 4256
		break;
	case OpMem:
4257
		ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4258 4259 4260
	mem_common:
		*op = ctxt->memop;
		ctxt->memopp = op;
4261
		if (ctxt->d & BitOp)
4262 4263 4264
			fetch_bit_operand(ctxt);
		op->orig_val = op->val;
		break;
4265
	case OpMem64:
4266
		ctxt->memop.bytes = (ctxt->op_bytes == 8) ? 16 : 8;
4267
		goto mem_common;
4268 4269 4270
	case OpAcc:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4271
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
4272 4273 4274
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292
	case OpAccLo:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
	case OpAccHi:
		if (ctxt->d & ByteOp) {
			op->type = OP_NONE;
			break;
		}
		op->type = OP_REG;
		op->bytes = ctxt->op_bytes;
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
4293 4294 4295 4296
	case OpDI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4297
			register_address(ctxt, reg_read(ctxt, VCPU_REGS_RDI));
4298 4299
		op->addr.mem.seg = VCPU_SREG_ES;
		op->val = 0;
4300
		op->count = 1;
4301 4302 4303 4304
		break;
	case OpDX:
		op->type = OP_REG;
		op->bytes = 2;
4305
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
4306 4307
		fetch_register_operand(op);
		break;
4308 4309
	case OpCL:
		op->bytes = 1;
4310
		op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321
		break;
	case OpImmByte:
		rc = decode_imm(ctxt, op, 1, true);
		break;
	case OpOne:
		op->bytes = 1;
		op->val = 1;
		break;
	case OpImm:
		rc = decode_imm(ctxt, op, imm_size(ctxt), true);
		break;
4322 4323 4324
	case OpImm64:
		rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
		break;
4325 4326
	case OpMem8:
		ctxt->memop.bytes = 1;
4327
		if (ctxt->memop.type == OP_REG) {
4328 4329
			ctxt->memop.addr.reg = decode_register(ctxt,
					ctxt->modrm_rm, true);
4330 4331
			fetch_register_operand(&ctxt->memop);
		}
4332
		goto mem_common;
4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348
	case OpMem16:
		ctxt->memop.bytes = 2;
		goto mem_common;
	case OpMem32:
		ctxt->memop.bytes = 4;
		goto mem_common;
	case OpImmU16:
		rc = decode_imm(ctxt, op, 2, false);
		break;
	case OpImmU:
		rc = decode_imm(ctxt, op, imm_size(ctxt), false);
		break;
	case OpSI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4349
			register_address(ctxt, reg_read(ctxt, VCPU_REGS_RSI));
B
Bandan Das 已提交
4350
		op->addr.mem.seg = ctxt->seg_override;
4351
		op->val = 0;
4352
		op->count = 1;
4353
		break;
P
Paolo Bonzini 已提交
4354 4355 4356 4357 4358 4359 4360
	case OpXLat:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
			register_address(ctxt,
				reg_read(ctxt, VCPU_REGS_RBX) +
				(reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
B
Bandan Das 已提交
4361
		op->addr.mem.seg = ctxt->seg_override;
P
Paolo Bonzini 已提交
4362 4363
		op->val = 0;
		break;
4364 4365 4366 4367 4368 4369 4370 4371 4372
	case OpImmFAddr:
		op->type = OP_IMM;
		op->addr.mem.ea = ctxt->_eip;
		op->bytes = ctxt->op_bytes + 2;
		insn_fetch_arr(op->valptr, op->bytes, ctxt);
		break;
	case OpMemFAddr:
		ctxt->memop.bytes = ctxt->op_bytes + 2;
		goto mem_common;
4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390
	case OpES:
		op->val = VCPU_SREG_ES;
		break;
	case OpCS:
		op->val = VCPU_SREG_CS;
		break;
	case OpSS:
		op->val = VCPU_SREG_SS;
		break;
	case OpDS:
		op->val = VCPU_SREG_DS;
		break;
	case OpFS:
		op->val = VCPU_SREG_FS;
		break;
	case OpGS:
		op->val = VCPU_SREG_GS;
		break;
4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401
	case OpImplicit:
		/* Special instructions do their own operand decoding. */
	default:
		op->type = OP_NONE; /* Disable writeback. */
		break;
	}

done:
	return rc;
}

4402
int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
4403 4404 4405
{
	int rc = X86EMUL_CONTINUE;
	int mode = ctxt->mode;
4406
	int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
4407
	bool op_prefix = false;
B
Bandan Das 已提交
4408
	bool has_seg_override = false;
4409
	struct opcode opcode;
4410

4411 4412
	ctxt->memop.type = OP_NONE;
	ctxt->memopp = NULL;
4413
	ctxt->_eip = ctxt->eip;
4414 4415
	ctxt->fetch.ptr = ctxt->fetch.data;
	ctxt->fetch.end = ctxt->fetch.data + insn_len;
B
Borislav Petkov 已提交
4416
	ctxt->opcode_len = 1;
4417
	if (insn_len > 0)
4418
		memcpy(ctxt->fetch.data, insn, insn_len);
4419
	else {
4420
		rc = __do_insn_fetch_bytes(ctxt, 1);
4421 4422 4423
		if (rc != X86EMUL_CONTINUE)
			return rc;
	}
4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440

	switch (mode) {
	case X86EMUL_MODE_REAL:
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
		def_op_bytes = def_ad_bytes = 2;
		break;
	case X86EMUL_MODE_PROT32:
		def_op_bytes = def_ad_bytes = 4;
		break;
#ifdef CONFIG_X86_64
	case X86EMUL_MODE_PROT64:
		def_op_bytes = 4;
		def_ad_bytes = 8;
		break;
#endif
	default:
4441
		return EMULATION_FAILED;
4442 4443
	}

4444 4445
	ctxt->op_bytes = def_op_bytes;
	ctxt->ad_bytes = def_ad_bytes;
4446 4447 4448

	/* Legacy prefixes. */
	for (;;) {
4449
		switch (ctxt->b = insn_fetch(u8, ctxt)) {
4450
		case 0x66:	/* operand-size override */
4451
			op_prefix = true;
4452
			/* switch between 2/4 bytes */
4453
			ctxt->op_bytes = def_op_bytes ^ 6;
4454 4455 4456 4457
			break;
		case 0x67:	/* address-size override */
			if (mode == X86EMUL_MODE_PROT64)
				/* switch between 4/8 bytes */
4458
				ctxt->ad_bytes = def_ad_bytes ^ 12;
4459 4460
			else
				/* switch between 2/4 bytes */
4461
				ctxt->ad_bytes = def_ad_bytes ^ 6;
4462 4463 4464 4465 4466
			break;
		case 0x26:	/* ES override */
		case 0x2e:	/* CS override */
		case 0x36:	/* SS override */
		case 0x3e:	/* DS override */
B
Bandan Das 已提交
4467 4468
			has_seg_override = true;
			ctxt->seg_override = (ctxt->b >> 3) & 3;
4469 4470 4471
			break;
		case 0x64:	/* FS override */
		case 0x65:	/* GS override */
B
Bandan Das 已提交
4472 4473
			has_seg_override = true;
			ctxt->seg_override = ctxt->b & 7;
4474 4475 4476 4477
			break;
		case 0x40 ... 0x4f: /* REX */
			if (mode != X86EMUL_MODE_PROT64)
				goto done_prefixes;
4478
			ctxt->rex_prefix = ctxt->b;
4479 4480
			continue;
		case 0xf0:	/* LOCK */
4481
			ctxt->lock_prefix = 1;
4482 4483 4484
			break;
		case 0xf2:	/* REPNE/REPNZ */
		case 0xf3:	/* REP/REPE/REPZ */
4485
			ctxt->rep_prefix = ctxt->b;
4486 4487 4488 4489 4490 4491 4492
			break;
		default:
			goto done_prefixes;
		}

		/* Any legacy prefix after a REX prefix nullifies its effect. */

4493
		ctxt->rex_prefix = 0;
4494 4495 4496 4497 4498
	}

done_prefixes:

	/* REX prefix. */
4499 4500
	if (ctxt->rex_prefix & 8)
		ctxt->op_bytes = 8;	/* REX.W */
4501 4502

	/* Opcode byte(s). */
4503
	opcode = opcode_table[ctxt->b];
4504
	/* Two-byte opcode? */
4505
	if (ctxt->b == 0x0f) {
B
Borislav Petkov 已提交
4506
		ctxt->opcode_len = 2;
4507
		ctxt->b = insn_fetch(u8, ctxt);
4508
		opcode = twobyte_table[ctxt->b];
4509 4510 4511 4512 4513 4514 4515

		/* 0F_38 opcode map */
		if (ctxt->b == 0x38) {
			ctxt->opcode_len = 3;
			ctxt->b = insn_fetch(u8, ctxt);
			opcode = opcode_map_0f_38[ctxt->b];
		}
4516
	}
4517
	ctxt->d = opcode.flags;
4518

4519 4520 4521
	if (ctxt->d & ModRM)
		ctxt->modrm = insn_fetch(u8, ctxt);

4522 4523 4524 4525 4526 4527 4528
	/* vex-prefix instructions are not implemented */
	if (ctxt->opcode_len == 1 && (ctxt->b == 0xc5 || ctxt->b == 0xc4) &&
	    (mode == X86EMUL_MODE_PROT64 ||
	    (mode >= X86EMUL_MODE_PROT16 && (ctxt->modrm & 0x80)))) {
		ctxt->d = NotImpl;
	}

4529 4530
	while (ctxt->d & GroupMask) {
		switch (ctxt->d & GroupMask) {
4531
		case Group:
4532
			goffset = (ctxt->modrm >> 3) & 7;
4533 4534 4535
			opcode = opcode.u.group[goffset];
			break;
		case GroupDual:
4536 4537
			goffset = (ctxt->modrm >> 3) & 7;
			if ((ctxt->modrm >> 6) == 3)
4538 4539 4540 4541 4542
				opcode = opcode.u.gdual->mod3[goffset];
			else
				opcode = opcode.u.gdual->mod012[goffset];
			break;
		case RMExt:
4543
			goffset = ctxt->modrm & 7;
4544
			opcode = opcode.u.group[goffset];
4545 4546
			break;
		case Prefix:
4547
			if (ctxt->rep_prefix && op_prefix)
4548
				return EMULATION_FAILED;
4549
			simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
4550 4551 4552 4553 4554 4555 4556
			switch (simd_prefix) {
			case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
			case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
			case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
			case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
			}
			break;
4557 4558 4559 4560 4561 4562
		case Escape:
			if (ctxt->modrm > 0xbf)
				opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
			else
				opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
			break;
4563
		default:
4564
			return EMULATION_FAILED;
4565
		}
4566

4567
		ctxt->d &= ~(u64)GroupMask;
4568
		ctxt->d |= opcode.flags;
4569 4570
	}

4571 4572 4573 4574
	/* Unrecognised? */
	if (ctxt->d == 0)
		return EMULATION_FAILED;

4575
	ctxt->execute = opcode.u.execute;
4576

4577 4578 4579
	if (unlikely(ctxt->ud) && likely(!(ctxt->d & EmulateOnUD)))
		return EMULATION_FAILED;

4580
	if (unlikely(ctxt->d &
4581
	    (NotImpl|Stack|Op3264|Sse|Mmx|Intercept|CheckPerm|NearBranch))) {
4582 4583 4584 4585 4586 4587
		/*
		 * These are copied unconditionally here, and checked unconditionally
		 * in x86_emulate_insn.
		 */
		ctxt->check_perm = opcode.check_perm;
		ctxt->intercept = opcode.intercept;
4588

4589 4590
		if (ctxt->d & NotImpl)
			return EMULATION_FAILED;
4591

4592 4593 4594 4595 4596 4597
		if (mode == X86EMUL_MODE_PROT64) {
			if (ctxt->op_bytes == 4 && (ctxt->d & Stack))
				ctxt->op_bytes = 8;
			else if (ctxt->d & NearBranch)
				ctxt->op_bytes = 8;
		}
4598

4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610
		if (ctxt->d & Op3264) {
			if (mode == X86EMUL_MODE_PROT64)
				ctxt->op_bytes = 8;
			else
				ctxt->op_bytes = 4;
		}

		if (ctxt->d & Sse)
			ctxt->op_bytes = 16;
		else if (ctxt->d & Mmx)
			ctxt->op_bytes = 8;
	}
A
Avi Kivity 已提交
4611

4612
	/* ModRM and SIB bytes. */
4613
	if (ctxt->d & ModRM) {
4614
		rc = decode_modrm(ctxt, &ctxt->memop);
B
Bandan Das 已提交
4615 4616 4617 4618
		if (!has_seg_override) {
			has_seg_override = true;
			ctxt->seg_override = ctxt->modrm_seg;
		}
4619
	} else if (ctxt->d & MemAbs)
4620
		rc = decode_abs(ctxt, &ctxt->memop);
4621 4622 4623
	if (rc != X86EMUL_CONTINUE)
		goto done;

B
Bandan Das 已提交
4624 4625
	if (!has_seg_override)
		ctxt->seg_override = VCPU_SREG_DS;
4626

B
Bandan Das 已提交
4627
	ctxt->memop.addr.mem.seg = ctxt->seg_override;
4628 4629 4630 4631 4632

	/*
	 * Decode and fetch the source operand: register, memory
	 * or immediate.
	 */
4633
	rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
4634 4635 4636
	if (rc != X86EMUL_CONTINUE)
		goto done;

4637 4638 4639 4640
	/*
	 * Decode and fetch the second source operand: register, memory
	 * or immediate.
	 */
4641
	rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
4642 4643 4644
	if (rc != X86EMUL_CONTINUE)
		goto done;

4645
	/* Decode and fetch the destination operand: register or memory. */
4646
	rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
4647

4648
	if (ctxt->rip_relative)
4649
		ctxt->memopp->addr.mem.ea += ctxt->_eip;
4650

4651
done:
4652
	return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
4653 4654
}

4655 4656 4657 4658 4659
bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
{
	return ctxt->d & PageTable;
}

4660 4661 4662 4663 4664 4665 4666 4667 4668
static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
{
	/* The second termination condition only applies for REPE
	 * and REPNE. Test if the repeat string operation prefix is
	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
	 * corresponding termination condition according to:
	 * 	- if REPE/REPZ and ZF = 0 then done
	 * 	- if REPNE/REPNZ and ZF = 1 then done
	 */
4669 4670 4671
	if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
	     (ctxt->b == 0xae) || (ctxt->b == 0xaf))
	    && (((ctxt->rep_prefix == REPE_PREFIX) &&
4672
		 ((ctxt->eflags & EFLG_ZF) == 0))
4673
		|| ((ctxt->rep_prefix == REPNE_PREFIX) &&
4674 4675 4676 4677 4678 4679
		    ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
		return true;

	return false;
}

A
Avi Kivity 已提交
4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692
static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
{
	bool fault = false;

	ctxt->ops->get_fpu(ctxt);
	asm volatile("1: fwait \n\t"
		     "2: \n\t"
		     ".pushsection .fixup,\"ax\" \n\t"
		     "3: \n\t"
		     "movb $1, %[fault] \n\t"
		     "jmp 2b \n\t"
		     ".popsection \n\t"
		     _ASM_EXTABLE(1b, 3b)
4693
		     : [fault]"+qm"(fault));
A
Avi Kivity 已提交
4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708
	ctxt->ops->put_fpu(ctxt);

	if (unlikely(fault))
		return emulate_exception(ctxt, MF_VECTOR, 0, false);

	return X86EMUL_CONTINUE;
}

static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
				       struct operand *op)
{
	if (op->type == OP_MM)
		read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
}

4709 4710 4711
static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
{
	ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
4712 4713
	if (!(ctxt->d & ByteOp))
		fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
4714
	asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
4715 4716 4717
	    : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
	      [fastop]"+S"(fop)
	    : "c"(ctxt->src2.val));
4718
	ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
4719 4720
	if (!fop) /* exception is returned in fop variable */
		return emulate_de(ctxt);
4721 4722
	return X86EMUL_CONTINUE;
}
4723

4724 4725
void init_decode_cache(struct x86_emulate_ctxt *ctxt)
{
B
Bandan Das 已提交
4726 4727
	memset(&ctxt->rip_relative, 0,
	       (void *)&ctxt->modrm - (void *)&ctxt->rip_relative);
4728 4729 4730 4731 4732 4733

	ctxt->io_read.pos = 0;
	ctxt->io_read.end = 0;
	ctxt->mem_read.end = 0;
}

4734
int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
4735
{
4736
	const struct x86_emulate_ops *ops = ctxt->ops;
4737
	int rc = X86EMUL_CONTINUE;
4738
	int saved_dst_type = ctxt->dst.type;
4739

4740
	ctxt->mem_read.pos = 0;
4741

4742 4743
	/* LOCK prefix is allowed only with some instructions */
	if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
4744
		rc = emulate_ud(ctxt);
4745 4746 4747
		goto done;
	}

4748
	if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
4749
		rc = emulate_ud(ctxt);
4750 4751 4752
		goto done;
	}

4753 4754 4755 4756 4757 4758 4759
	if (unlikely(ctxt->d &
		     (No64|Undefined|Sse|Mmx|Intercept|CheckPerm|Priv|Prot|String))) {
		if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
				(ctxt->d & Undefined)) {
			rc = emulate_ud(ctxt);
			goto done;
		}
A
Avi Kivity 已提交
4760

4761 4762 4763
		if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
		    || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
			rc = emulate_ud(ctxt);
A
Avi Kivity 已提交
4764
			goto done;
4765
		}
A
Avi Kivity 已提交
4766

4767 4768
		if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
			rc = emulate_nm(ctxt);
4769
			goto done;
4770
		}
4771

4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784
		if (ctxt->d & Mmx) {
			rc = flush_pending_x87_faults(ctxt);
			if (rc != X86EMUL_CONTINUE)
				goto done;
			/*
			 * Now that we know the fpu is exception safe, we can fetch
			 * operands from it.
			 */
			fetch_possible_mmx_operand(ctxt, &ctxt->src);
			fetch_possible_mmx_operand(ctxt, &ctxt->src2);
			if (!(ctxt->d & Mov))
				fetch_possible_mmx_operand(ctxt, &ctxt->dst);
		}
4785

4786
		if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
4787 4788 4789 4790 4791
			rc = emulator_check_intercept(ctxt, ctxt->intercept,
						      X86_ICPT_PRE_EXCEPT);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}
4792

4793 4794
		/* Privileged instruction can be executed only in CPL=0 */
		if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
4795 4796 4797 4798
			if (ctxt->d & PrivUD)
				rc = emulate_ud(ctxt);
			else
				rc = emulate_gp(ctxt, 0);
4799
			goto done;
4800
		}
4801

4802 4803 4804
		/* Instruction can only be executed in protected mode */
		if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
			rc = emulate_ud(ctxt);
4805
			goto done;
4806
		}
4807

4808
		/* Do instruction specific permission checks */
4809
		if (ctxt->d & CheckPerm) {
4810 4811 4812 4813 4814
			rc = ctxt->check_perm(ctxt);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}

4815
		if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
4816 4817 4818 4819 4820 4821 4822 4823 4824 4825
			rc = emulator_check_intercept(ctxt, ctxt->intercept,
						      X86_ICPT_POST_EXCEPT);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}

		if (ctxt->rep_prefix && (ctxt->d & String)) {
			/* All REP prefixes have the same first termination condition */
			if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
				ctxt->eip = ctxt->_eip;
4826
				ctxt->eflags &= ~EFLG_RF;
4827 4828
				goto done;
			}
4829 4830 4831
		}
	}

4832 4833 4834
	if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
		rc = segmented_read(ctxt, ctxt->src.addr.mem,
				    ctxt->src.valptr, ctxt->src.bytes);
4835
		if (rc != X86EMUL_CONTINUE)
4836
			goto done;
4837
		ctxt->src.orig_val64 = ctxt->src.val64;
4838 4839
	}

4840 4841 4842
	if (ctxt->src2.type == OP_MEM) {
		rc = segmented_read(ctxt, ctxt->src2.addr.mem,
				    &ctxt->src2.val, ctxt->src2.bytes);
4843 4844 4845 4846
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4847
	if ((ctxt->d & DstMask) == ImplicitOps)
4848 4849 4850
		goto special_insn;


4851
	if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
4852
		/* optimisation - avoid slow emulated read if Mov */
4853 4854
		rc = segmented_read(ctxt, ctxt->dst.addr.mem,
				   &ctxt->dst.val, ctxt->dst.bytes);
4855 4856
		if (rc != X86EMUL_CONTINUE)
			goto done;
4857
	}
4858
	ctxt->dst.orig_val = ctxt->dst.val;
4859

4860 4861
special_insn:

4862
	if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
4863
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4864
					      X86_ICPT_POST_MEMACCESS);
4865 4866 4867 4868
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4869 4870 4871 4872
	if (ctxt->rep_prefix && (ctxt->d & String))
		ctxt->eflags |= EFLG_RF;
	else
		ctxt->eflags &= ~EFLG_RF;
4873

4874
	if (ctxt->execute) {
4875 4876 4877 4878 4879 4880 4881
		if (ctxt->d & Fastop) {
			void (*fop)(struct fastop *) = (void *)ctxt->execute;
			rc = fastop(ctxt, fop);
			if (rc != X86EMUL_CONTINUE)
				goto done;
			goto writeback;
		}
4882
		rc = ctxt->execute(ctxt);
4883 4884 4885 4886 4887
		if (rc != X86EMUL_CONTINUE)
			goto done;
		goto writeback;
	}

B
Borislav Petkov 已提交
4888
	if (ctxt->opcode_len == 2)
A
Avi Kivity 已提交
4889
		goto twobyte_insn;
4890 4891
	else if (ctxt->opcode_len == 3)
		goto threebyte_insn;
A
Avi Kivity 已提交
4892

4893
	switch (ctxt->b) {
A
Avi Kivity 已提交
4894
	case 0x63:		/* movsxd */
4895
		if (ctxt->mode != X86EMUL_MODE_PROT64)
A
Avi Kivity 已提交
4896
			goto cannot_emulate;
4897
		ctxt->dst.val = (s32) ctxt->src.val;
A
Avi Kivity 已提交
4898
		break;
4899
	case 0x70 ... 0x7f: /* jcc (short) */
4900
		if (test_cc(ctxt->b, ctxt->eflags))
4901
			rc = jmp_rel(ctxt, ctxt->src.val);
4902
		break;
N
Nitin A Kamble 已提交
4903
	case 0x8d: /* lea r16/r32, m */
4904
		ctxt->dst.val = ctxt->src.addr.mem.ea;
N
Nitin A Kamble 已提交
4905
		break;
4906
	case 0x90 ... 0x97: /* nop / xchg reg, rax */
4907
		if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
4908 4909 4910
			ctxt->dst.type = OP_NONE;
		else
			rc = em_xchg(ctxt);
4911
		break;
4912
	case 0x98: /* cbw/cwde/cdqe */
4913 4914 4915 4916
		switch (ctxt->op_bytes) {
		case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
		case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
		case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
4917 4918
		}
		break;
4919
	case 0xcc:		/* int3 */
4920 4921
		rc = emulate_int(ctxt, 3);
		break;
4922
	case 0xcd:		/* int n */
4923
		rc = emulate_int(ctxt, ctxt->src.val);
4924 4925
		break;
	case 0xce:		/* into */
4926 4927
		if (ctxt->eflags & EFLG_OF)
			rc = emulate_int(ctxt, 4);
4928
		break;
4929
	case 0xe9: /* jmp rel */
4930
	case 0xeb: /* jmp rel short */
4931
		rc = jmp_rel(ctxt, ctxt->src.val);
4932
		ctxt->dst.type = OP_NONE; /* Disable writeback. */
4933
		break;
4934
	case 0xf4:              /* hlt */
4935
		ctxt->ops->halt(ctxt);
4936
		break;
4937 4938 4939 4940 4941 4942 4943
	case 0xf5:	/* cmc */
		/* complement carry flag from eflags reg */
		ctxt->eflags ^= EFLG_CF;
		break;
	case 0xf8: /* clc */
		ctxt->eflags &= ~EFLG_CF;
		break;
4944 4945 4946
	case 0xf9: /* stc */
		ctxt->eflags |= EFLG_CF;
		break;
4947 4948 4949 4950 4951 4952
	case 0xfc: /* cld */
		ctxt->eflags &= ~EFLG_DF;
		break;
	case 0xfd: /* std */
		ctxt->eflags |= EFLG_DF;
		break;
4953 4954
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4955
	}
4956

4957 4958 4959
	if (rc != X86EMUL_CONTINUE)
		goto done;

4960
writeback:
4961 4962 4963 4964 4965 4966
	if (ctxt->d & SrcWrite) {
		BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
		rc = writeback(ctxt, &ctxt->src);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}
4967 4968 4969 4970 4971
	if (!(ctxt->d & NoWrite)) {
		rc = writeback(ctxt, &ctxt->dst);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}
4972

4973 4974 4975 4976
	/*
	 * restore dst type in case the decoding will be reused
	 * (happens for string instruction )
	 */
4977
	ctxt->dst.type = saved_dst_type;
4978

4979
	if ((ctxt->d & SrcMask) == SrcSI)
4980
		string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
4981

4982
	if ((ctxt->d & DstMask) == DstDI)
4983
		string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
4984

4985
	if (ctxt->rep_prefix && (ctxt->d & String)) {
4986
		unsigned int count;
4987
		struct read_cache *r = &ctxt->io_read;
4988 4989 4990 4991 4992 4993
		if ((ctxt->d & SrcMask) == SrcSI)
			count = ctxt->src.count;
		else
			count = ctxt->dst.count;
		register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX),
				-count);
4994

4995 4996 4997 4998 4999
		if (!string_insn_completed(ctxt)) {
			/*
			 * Re-enter guest when pio read ahead buffer is empty
			 * or, if it is not used, after each 1024 iteration.
			 */
5000
			if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
5001 5002 5003 5004 5005 5006
			    (r->end == 0 || r->end != r->pos)) {
				/*
				 * Reset read cache. Usually happens before
				 * decode, but since instruction is restarted
				 * we have to do it here.
				 */
5007
				ctxt->mem_read.end = 0;
5008
				writeback_registers(ctxt);
5009 5010 5011
				return EMULATION_RESTART;
			}
			goto done; /* skip rip writeback */
5012
		}
5013
		ctxt->eflags &= ~EFLG_RF;
5014
	}
5015

5016
	ctxt->eip = ctxt->_eip;
5017 5018

done:
5019 5020
	if (rc == X86EMUL_PROPAGATE_FAULT) {
		WARN_ON(ctxt->exception.vector > 0x1f);
5021
		ctxt->have_exception = true;
5022
	}
5023 5024 5025
	if (rc == X86EMUL_INTERCEPTED)
		return EMULATION_INTERCEPTED;

5026 5027 5028
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);

5029
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
A
Avi Kivity 已提交
5030 5031

twobyte_insn:
5032
	switch (ctxt->b) {
5033
	case 0x09:		/* wbinvd */
5034
		(ctxt->ops->wbinvd)(ctxt);
5035 5036
		break;
	case 0x08:		/* invd */
5037 5038
	case 0x0d:		/* GrpP (prefetch) */
	case 0x18:		/* Grp16 (prefetch/nop) */
P
Paolo Bonzini 已提交
5039
	case 0x1f:		/* nop */
5040 5041
		break;
	case 0x20: /* mov cr, reg */
5042
		ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
5043
		break;
A
Avi Kivity 已提交
5044
	case 0x21: /* mov from dr to reg */
5045
		ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
A
Avi Kivity 已提交
5046 5047
		break;
	case 0x40 ... 0x4f:	/* cmov */
5048 5049 5050 5051
		if (test_cc(ctxt->b, ctxt->eflags))
			ctxt->dst.val = ctxt->src.val;
		else if (ctxt->mode != X86EMUL_MODE_PROT64 ||
			 ctxt->op_bytes != 4)
5052
			ctxt->dst.type = OP_NONE; /* no writeback */
A
Avi Kivity 已提交
5053
		break;
5054
	case 0x80 ... 0x8f: /* jnz rel, etc*/
5055
		if (test_cc(ctxt->b, ctxt->eflags))
5056
			rc = jmp_rel(ctxt, ctxt->src.val);
5057
		break;
5058
	case 0x90 ... 0x9f:     /* setcc r/m8 */
5059
		ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
5060
		break;
A
Avi Kivity 已提交
5061
	case 0xb6 ... 0xb7:	/* movzx */
5062
		ctxt->dst.bytes = ctxt->op_bytes;
5063
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
5064
						       : (u16) ctxt->src.val;
A
Avi Kivity 已提交
5065 5066
		break;
	case 0xbe ... 0xbf:	/* movsx */
5067
		ctxt->dst.bytes = ctxt->op_bytes;
5068
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
5069
							(s16) ctxt->src.val;
A
Avi Kivity 已提交
5070
		break;
5071
	case 0xc3:		/* movnti */
5072
		ctxt->dst.bytes = ctxt->op_bytes;
5073 5074
		ctxt->dst.val = (ctxt->op_bytes == 8) ? (u64) ctxt->src.val :
							(u32) ctxt->src.val;
5075
		break;
5076 5077
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
5078
	}
5079

5080 5081
threebyte_insn:

5082 5083 5084
	if (rc != X86EMUL_CONTINUE)
		goto done;

A
Avi Kivity 已提交
5085 5086 5087
	goto writeback;

cannot_emulate:
5088
	return EMULATION_FAILED;
A
Avi Kivity 已提交
5089
}
5090 5091 5092 5093 5094 5095 5096 5097 5098 5099

void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
{
	invalidate_registers(ctxt);
}

void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
{
	writeback_registers(ctxt);
}