emulate.c 97.3 KB
Newer Older
A
Avi Kivity 已提交
1
/******************************************************************************
2
 * emulate.c
A
Avi Kivity 已提交
3 4 5 6 7 8
 *
 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
 *
 * Copyright (c) 2005 Keir Fraser
 *
 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
9
 * privileged instructions:
A
Avi Kivity 已提交
10 11
 *
 * Copyright (C) 2006 Qumranet
A
Avi Kivity 已提交
12
 * Copyright 2010 Red Hat, Inc. and/or its affilates.
A
Avi Kivity 已提交
13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 *   Avi Kivity <avi@qumranet.com>
 *   Yaniv Kamay <yaniv@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
 */

#ifndef __KERNEL__
#include <stdio.h>
#include <stdint.h>
#include <public/xen.h>
M
Mike Day 已提交
27
#define DPRINTF(_f, _a ...) printf(_f , ## _a)
A
Avi Kivity 已提交
28
#else
29
#include <linux/kvm_host.h>
30
#include "kvm_cache_regs.h"
A
Avi Kivity 已提交
31 32 33
#define DPRINTF(x...) do {} while (0)
#endif
#include <linux/module.h>
34
#include <asm/kvm_emulate.h>
A
Avi Kivity 已提交
35

36
#include "x86.h"
37
#include "tss.h"
38

A
Avi Kivity 已提交
39 40 41 42 43 44 45 46 47 48
/*
 * Opcode effective-address decode tables.
 * Note that we only emulate instructions that have at least one memory
 * operand (excluding implicit stack references). We assume that stack
 * references and instruction fetches will never occur in special memory
 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
 * not be handled.
 */

/* Operand sizes: 8-bit operands or specified/overridden size. */
49
#define ByteOp      (1<<0)	/* 8-bit operands. */
A
Avi Kivity 已提交
50
/* Destination operand type. */
51 52 53 54 55 56
#define ImplicitOps (1<<1)	/* Implicit in opcode. No generic decode. */
#define DstReg      (2<<1)	/* Register operand. */
#define DstMem      (3<<1)	/* Memory operand. */
#define DstAcc      (4<<1)	/* Destination Accumulator */
#define DstDI       (5<<1)	/* Destination is in ES:(E)DI */
#define DstMem64    (6<<1)	/* 64bit memory operand */
57
#define DstImmUByte (7<<1)	/* 8-bit unsigned immediate operand */
58
#define DstMask     (7<<1)
A
Avi Kivity 已提交
59
/* Source operand type. */
60 61 62 63 64 65 66
#define SrcNone     (0<<4)	/* No source operand. */
#define SrcReg      (1<<4)	/* Register operand. */
#define SrcMem      (2<<4)	/* Memory operand. */
#define SrcMem16    (3<<4)	/* Memory operand (16-bit). */
#define SrcMem32    (4<<4)	/* Memory operand (32-bit). */
#define SrcImm      (5<<4)	/* Immediate operand. */
#define SrcImmByte  (6<<4)	/* 8-bit sign-extended immediate operand. */
67
#define SrcOne      (7<<4)	/* Implied '1' */
68
#define SrcImmUByte (8<<4)      /* 8-bit unsigned immediate operand. */
69
#define SrcImmU     (9<<4)      /* Immediate operand, unsigned */
70
#define SrcSI       (0xa<<4)	/* Source is in the DS:RSI */
71 72
#define SrcImmFAddr (0xb<<4)	/* Source is immediate far address */
#define SrcMemFAddr (0xc<<4)	/* Source is far address in memory */
73
#define SrcAcc      (0xd<<4)	/* Source Accumulator */
74
#define SrcImmU16   (0xe<<4)    /* Immediate operand, unsigned, 16 bits */
75
#define SrcMask     (0xf<<4)
A
Avi Kivity 已提交
76
/* Generic ModRM decode. */
77
#define ModRM       (1<<8)
A
Avi Kivity 已提交
78
/* Destination is only written; never read. */
79 80 81
#define Mov         (1<<9)
#define BitOp       (1<<10)
#define MemAbs      (1<<11)      /* Memory operand is absolute displacement */
82 83
#define String      (1<<12)     /* String instruction (rep capable) */
#define Stack       (1<<13)     /* Stack instruction (push/pop) */
84 85
#define Group       (1<<14)     /* Bits 3:5 of modrm byte extend opcode */
#define GroupDual   (1<<15)     /* Alternate decoding of mod == 3 */
86
/* Misc flags */
87
#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
88
#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
89
#define Undefined   (1<<25) /* No Such Instruction */
90
#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
91
#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
92
#define No64	    (1<<28)
93 94 95 96 97
/* Source 2 operand type */
#define Src2None    (0<<29)
#define Src2CL      (1<<29)
#define Src2ImmByte (2<<29)
#define Src2One     (3<<29)
98
#define Src2Imm     (4<<29)
99
#define Src2Mask    (7<<29)
A
Avi Kivity 已提交
100

101 102 103 104 105 106 107 108
#define X2(x...) x, x
#define X3(x...) X2(x), x
#define X4(x...) X2(x), X2(x)
#define X5(x...) X4(x), x
#define X6(x...) X4(x), X2(x)
#define X7(x...) X4(x), X3(x)
#define X8(x...) X4(x), X4(x)
#define X16(x...) X8(x), X8(x)
109

110 111
struct opcode {
	u32 flags;
112
	union {
113
		int (*execute)(struct x86_emulate_ctxt *ctxt);
114 115 116 117 118 119 120 121
		struct opcode *group;
		struct group_dual *gdual;
	} u;
};

struct group_dual {
	struct opcode mod012[8];
	struct opcode mod3[8];
122 123
};

A
Avi Kivity 已提交
124
/* EFLAGS bit definitions. */
125 126 127 128
#define EFLG_ID (1<<21)
#define EFLG_VIP (1<<20)
#define EFLG_VIF (1<<19)
#define EFLG_AC (1<<18)
129 130
#define EFLG_VM (1<<17)
#define EFLG_RF (1<<16)
131 132
#define EFLG_IOPL (3<<12)
#define EFLG_NT (1<<14)
A
Avi Kivity 已提交
133 134
#define EFLG_OF (1<<11)
#define EFLG_DF (1<<10)
135
#define EFLG_IF (1<<9)
136
#define EFLG_TF (1<<8)
A
Avi Kivity 已提交
137 138 139 140 141 142
#define EFLG_SF (1<<7)
#define EFLG_ZF (1<<6)
#define EFLG_AF (1<<4)
#define EFLG_PF (1<<2)
#define EFLG_CF (1<<0)

143 144 145
#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
#define EFLG_RESERVED_ONE_MASK 2

A
Avi Kivity 已提交
146 147 148 149 150 151 152
/*
 * Instruction emulation:
 * Most instructions are emulated directly via a fragment of inline assembly
 * code. This allows us to save/restore EFLAGS and thus very easily pick up
 * any modified flags.
 */

153
#if defined(CONFIG_X86_64)
A
Avi Kivity 已提交
154 155 156 157 158 159 160 161 162 163 164 165 166 167
#define _LO32 "k"		/* force 32-bit operand */
#define _STK  "%%rsp"		/* stack pointer */
#elif defined(__i386__)
#define _LO32 ""		/* force 32-bit operand */
#define _STK  "%%esp"		/* stack pointer */
#endif

/*
 * These EFLAGS bits are restored from saved value during emulation, and
 * any changes are written back to the saved value after emulation.
 */
#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)

/* Before executing instruction: restore necessary bits in EFLAGS. */
168 169 170 171 172 173 174 175 176 177 178 179 180 181 182
#define _PRE_EFLAGS(_sav, _msk, _tmp)					\
	/* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
	"movl %"_sav",%"_LO32 _tmp"; "                                  \
	"push %"_tmp"; "                                                \
	"push %"_tmp"; "                                                \
	"movl %"_msk",%"_LO32 _tmp"; "                                  \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"pushf; "                                                       \
	"notl %"_LO32 _tmp"; "                                          \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); "	\
	"pop  %"_tmp"; "                                                \
	"orl  %"_LO32 _tmp",("_STK"); "                                 \
	"popf; "                                                        \
	"pop  %"_sav"; "
A
Avi Kivity 已提交
183 184 185 186 187 188 189 190 191

/* After executing instruction: write-back necessary bits in EFLAGS. */
#define _POST_EFLAGS(_sav, _msk, _tmp) \
	/* _sav |= EFLAGS & _msk; */		\
	"pushf; "				\
	"pop  %"_tmp"; "			\
	"andl %"_msk",%"_LO32 _tmp"; "		\
	"orl  %"_LO32 _tmp",%"_sav"; "

192 193 194 195 196 197
#ifdef CONFIG_X86_64
#define ON64(x) x
#else
#define ON64(x)
#endif

198
#define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
199 200 201 202 203
	do {								\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "4", "2")			\
			_op _suffix " %"_x"3,%1; "			\
			_POST_EFLAGS("0", "4", "2")			\
204
			: "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
205 206
			  "=&r" (_tmp)					\
			: _y ((_src).val), "i" (EFLAGS_MASK));		\
207
	} while (0)
208 209


A
Avi Kivity 已提交
210 211
/* Raw emulation: instruction has two explicit operands. */
#define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
212 213 214 215 216
	do {								\
		unsigned long _tmp;					\
									\
		switch ((_dst).bytes) {					\
		case 2:							\
217
			____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
218 219
			break;						\
		case 4:							\
220
			____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
221 222
			break;						\
		case 8:							\
223
			ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
224 225
			break;						\
		}							\
A
Avi Kivity 已提交
226 227 228 229
	} while (0)

#define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
	do {								     \
230
		unsigned long _tmp;					     \
M
Mike Day 已提交
231
		switch ((_dst).bytes) {				             \
A
Avi Kivity 已提交
232
		case 1:							     \
233
			____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
A
Avi Kivity 已提交
234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256
			break;						     \
		default:						     \
			__emulate_2op_nobyte(_op, _src, _dst, _eflags,	     \
					     _wx, _wy, _lx, _ly, _qx, _qy);  \
			break;						     \
		}							     \
	} while (0)

/* Source operand is byte-sized and may be restricted to just %cl. */
#define emulate_2op_SrcB(_op, _src, _dst, _eflags)                      \
	__emulate_2op(_op, _src, _dst, _eflags,				\
		      "b", "c", "b", "c", "b", "c", "b", "c")

/* Source operand is byte, word, long or quad sized. */
#define emulate_2op_SrcV(_op, _src, _dst, _eflags)                      \
	__emulate_2op(_op, _src, _dst, _eflags,				\
		      "b", "q", "w", "r", _LO32, "r", "", "r")

/* Source operand is word, long or quad sized. */
#define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags)               \
	__emulate_2op_nobyte(_op, _src, _dst, _eflags,			\
			     "w", "r", _LO32, "r", "", "r")

257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295
/* Instruction has three operands and one operand is stored in ECX register */
#define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) 	\
	do {									\
		unsigned long _tmp;						\
		_type _clv  = (_cl).val;  					\
		_type _srcv = (_src).val;    					\
		_type _dstv = (_dst).val;					\
										\
		__asm__ __volatile__ (						\
			_PRE_EFLAGS("0", "5", "2")				\
			_op _suffix " %4,%1 \n"					\
			_POST_EFLAGS("0", "5", "2")				\
			: "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp)		\
			: "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK)		\
			); 							\
										\
		(_cl).val  = (unsigned long) _clv;				\
		(_src).val = (unsigned long) _srcv;				\
		(_dst).val = (unsigned long) _dstv;				\
	} while (0)

#define emulate_2op_cl(_op, _cl, _src, _dst, _eflags)				\
	do {									\
		switch ((_dst).bytes) {						\
		case 2:								\
			__emulate_2op_cl(_op, _cl, _src, _dst, _eflags,  	\
						"w", unsigned short);         	\
			break;							\
		case 4: 							\
			__emulate_2op_cl(_op, _cl, _src, _dst, _eflags,  	\
						"l", unsigned int);           	\
			break;							\
		case 8:								\
			ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags,	\
						"q", unsigned long));  		\
			break;							\
		}								\
	} while (0)

296
#define __emulate_1op(_op, _dst, _eflags, _suffix)			\
A
Avi Kivity 已提交
297 298 299
	do {								\
		unsigned long _tmp;					\
									\
300 301 302 303 304 305 306 307 308 309 310 311
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "3", "2")			\
			_op _suffix " %1; "				\
			_POST_EFLAGS("0", "3", "2")			\
			: "=m" (_eflags), "+m" ((_dst).val),		\
			  "=&r" (_tmp)					\
			: "i" (EFLAGS_MASK));				\
	} while (0)

/* Instruction has only one explicit operand (no source operand). */
#define emulate_1op(_op, _dst, _eflags)                                    \
	do {								\
M
Mike Day 已提交
312
		switch ((_dst).bytes) {				        \
313 314 315 316
		case 1:	__emulate_1op(_op, _dst, _eflags, "b"); break;	\
		case 2:	__emulate_1op(_op, _dst, _eflags, "w"); break;	\
		case 4:	__emulate_1op(_op, _dst, _eflags, "l"); break;	\
		case 8:	ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
A
Avi Kivity 已提交
317 318 319
		}							\
	} while (0)

320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344
#define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix)		\
	do {								\
		unsigned long _tmp;					\
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "4", "1")			\
			_op _suffix " %5; "				\
			_POST_EFLAGS("0", "4", "1")			\
			: "=m" (_eflags), "=&r" (_tmp),			\
			  "+a" (_rax), "+d" (_rdx)			\
			: "i" (EFLAGS_MASK), "m" ((_src).val),		\
			  "a" (_rax), "d" (_rdx));			\
	} while (0)

/* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
#define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags)			\
	do {									\
		switch((_src).bytes) {						\
		case 1: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "b"); break; \
		case 2: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx,  _eflags, "w"); break; \
		case 4: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "l"); break; \
		case 8: ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "q")); break; \
		}							\
	} while (0)

A
Avi Kivity 已提交
345 346 347
/* Fetch next part of the instruction being emulated. */
#define insn_fetch(_type, _size, _eip)                                  \
({	unsigned long _x;						\
348
	rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size));		\
349
	if (rc != X86EMUL_CONTINUE)					\
A
Avi Kivity 已提交
350 351 352 353 354
		goto done;						\
	(_eip) += (_size);						\
	(_type)_x;							\
})

355 356 357 358 359 360 361
#define insn_fetch_arr(_arr, _size, _eip)                                \
({	rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size));		\
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
	(_eip) += (_size);						\
})

362 363 364 365 366
static inline unsigned long ad_mask(struct decode_cache *c)
{
	return (1UL << (c->ad_bytes << 3)) - 1;
}

A
Avi Kivity 已提交
367
/* Access/update address held in a register, based on addressing mode. */
368 369 370 371 372 373 374 375 376 377 378 379 380 381 382
static inline unsigned long
address_mask(struct decode_cache *c, unsigned long reg)
{
	if (c->ad_bytes == sizeof(unsigned long))
		return reg;
	else
		return reg & ad_mask(c);
}

static inline unsigned long
register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
{
	return base + address_mask(c, reg);
}

383 384 385 386 387 388 389 390
static inline void
register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
{
	if (c->ad_bytes == sizeof(unsigned long))
		*reg += inc;
	else
		*reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
}
A
Avi Kivity 已提交
391

392 393 394 395
static inline void jmp_rel(struct decode_cache *c, int rel)
{
	register_address_increment(c, &c->eip, rel);
}
396

397 398 399 400 401 402
static void set_seg_override(struct decode_cache *c, int seg)
{
	c->has_seg_override = true;
	c->seg_override = seg;
}

403 404
static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
			      struct x86_emulate_ops *ops, int seg)
405 406 407 408
{
	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
		return 0;

409
	return ops->get_cached_segment_base(seg, ctxt->vcpu);
410 411 412
}

static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
413
				       struct x86_emulate_ops *ops,
414 415 416 417 418
				       struct decode_cache *c)
{
	if (!c->has_seg_override)
		return 0;

419
	return seg_base(ctxt, ops, c->seg_override);
420 421
}

422 423
static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
			     struct x86_emulate_ops *ops)
424
{
425
	return seg_base(ctxt, ops, VCPU_SREG_ES);
426 427
}

428 429
static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
			     struct x86_emulate_ops *ops)
430
{
431
	return seg_base(ctxt, ops, VCPU_SREG_SS);
432 433
}

434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464
static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
				      u32 error, bool valid)
{
	ctxt->exception = vec;
	ctxt->error_code = error;
	ctxt->error_code_valid = valid;
	ctxt->restart = false;
}

static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
{
	emulate_exception(ctxt, GP_VECTOR, err, true);
}

static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
		       int err)
{
	ctxt->cr2 = addr;
	emulate_exception(ctxt, PF_VECTOR, err, true);
}

static void emulate_ud(struct x86_emulate_ctxt *ctxt)
{
	emulate_exception(ctxt, UD_VECTOR, 0, false);
}

static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
{
	emulate_exception(ctxt, TS_VECTOR, err, true);
}

465 466
static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
			      struct x86_emulate_ops *ops,
467
			      unsigned long eip, u8 *dest)
468 469 470
{
	struct fetch_cache *fc = &ctxt->decode.fetch;
	int rc;
471
	int size, cur_size;
472

473 474 475 476 477
	if (eip == fc->end) {
		cur_size = fc->end - fc->start;
		size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
		rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
				size, ctxt->vcpu, NULL);
478
		if (rc != X86EMUL_CONTINUE)
479
			return rc;
480
		fc->end += size;
481
	}
482
	*dest = fc->data[eip - fc->start];
483
	return X86EMUL_CONTINUE;
484 485 486 487 488 489
}

static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
			 struct x86_emulate_ops *ops,
			 unsigned long eip, void *dest, unsigned size)
{
490
	int rc;
491

492
	/* x86 instructions are limited to 15 bytes. */
493
	if (eip + size - ctxt->eip > 15)
494
		return X86EMUL_UNHANDLEABLE;
495 496
	while (size--) {
		rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
497
		if (rc != X86EMUL_CONTINUE)
498 499
			return rc;
	}
500
	return X86EMUL_CONTINUE;
501 502
}

503 504 505 506 507 508 509
/*
 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 * pointer into the block that addresses the relevant register.
 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 */
static void *decode_register(u8 modrm_reg, unsigned long *regs,
			     int highbyte_regs)
A
Avi Kivity 已提交
510 511 512 513 514 515 516 517 518 519 520
{
	void *p;

	p = &regs[modrm_reg];
	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
		p = (unsigned char *)&regs[modrm_reg & 3] + 1;
	return p;
}

static int read_descriptor(struct x86_emulate_ctxt *ctxt,
			   struct x86_emulate_ops *ops,
521
			   ulong addr,
A
Avi Kivity 已提交
522 523 524 525 526 527 528
			   u16 *size, unsigned long *address, int op_bytes)
{
	int rc;

	if (op_bytes == 2)
		op_bytes = 3;
	*address = 0;
529
	rc = ops->read_std(addr, (unsigned long *)size, 2, ctxt->vcpu, NULL);
530
	if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
531
		return rc;
532
	rc = ops->read_std(addr + 2, address, op_bytes, ctxt->vcpu, NULL);
A
Avi Kivity 已提交
533 534 535
	return rc;
}

536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570
static int test_cc(unsigned int condition, unsigned int flags)
{
	int rc = 0;

	switch ((condition & 15) >> 1) {
	case 0: /* o */
		rc |= (flags & EFLG_OF);
		break;
	case 1: /* b/c/nae */
		rc |= (flags & EFLG_CF);
		break;
	case 2: /* z/e */
		rc |= (flags & EFLG_ZF);
		break;
	case 3: /* be/na */
		rc |= (flags & (EFLG_CF|EFLG_ZF));
		break;
	case 4: /* s */
		rc |= (flags & EFLG_SF);
		break;
	case 5: /* p/pe */
		rc |= (flags & EFLG_PF);
		break;
	case 7: /* le/ng */
		rc |= (flags & EFLG_ZF);
		/* fall through */
	case 6: /* l/nge */
		rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
		break;
	}

	/* Odd condition identifiers (lsb == 1) have inverted sense. */
	return (!!rc ^ (condition & 1));
}

571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588
static void fetch_register_operand(struct operand *op)
{
	switch (op->bytes) {
	case 1:
		op->val = *(u8 *)op->addr.reg;
		break;
	case 2:
		op->val = *(u16 *)op->addr.reg;
		break;
	case 4:
		op->val = *(u32 *)op->addr.reg;
		break;
	case 8:
		op->val = *(u64 *)op->addr.reg;
		break;
	}
}

589 590 591 592
static void decode_register_operand(struct operand *op,
				    struct decode_cache *c,
				    int inhibit_bytereg)
{
593
	unsigned reg = c->modrm_reg;
594
	int highbyte_regs = c->rex_prefix == 0;
595 596 597

	if (!(c->d & ModRM))
		reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
598 599
	op->type = OP_REG;
	if ((c->d & ByteOp) && !inhibit_bytereg) {
600
		op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
601 602
		op->bytes = 1;
	} else {
603
		op->addr.reg = decode_register(reg, c->regs, 0);
604 605
		op->bytes = c->op_bytes;
	}
606
	fetch_register_operand(op);
607 608 609
	op->orig_val = op->val;
}

610
static int decode_modrm(struct x86_emulate_ctxt *ctxt,
611 612
			struct x86_emulate_ops *ops,
			struct operand *op)
613 614 615
{
	struct decode_cache *c = &ctxt->decode;
	u8 sib;
616
	int index_reg = 0, base_reg = 0, scale;
617
	int rc = X86EMUL_CONTINUE;
618
	ulong modrm_ea = 0;
619 620 621 622 623 624 625 626 627 628 629

	if (c->rex_prefix) {
		c->modrm_reg = (c->rex_prefix & 4) << 1;	/* REX.R */
		index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
		c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
	}

	c->modrm = insn_fetch(u8, 1, c->eip);
	c->modrm_mod |= (c->modrm & 0xc0) >> 6;
	c->modrm_reg |= (c->modrm & 0x38) >> 3;
	c->modrm_rm |= (c->modrm & 0x07);
630
	c->modrm_seg = VCPU_SREG_DS;
631 632

	if (c->modrm_mod == 3) {
633 634 635
		op->type = OP_REG;
		op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
		op->addr.reg = decode_register(c->modrm_rm,
636
					       c->regs, c->d & ByteOp);
637
		fetch_register_operand(op);
638 639 640
		return rc;
	}

641 642
	op->type = OP_MEM;

643 644 645 646 647 648 649 650 651 652
	if (c->ad_bytes == 2) {
		unsigned bx = c->regs[VCPU_REGS_RBX];
		unsigned bp = c->regs[VCPU_REGS_RBP];
		unsigned si = c->regs[VCPU_REGS_RSI];
		unsigned di = c->regs[VCPU_REGS_RDI];

		/* 16-bit ModR/M decode. */
		switch (c->modrm_mod) {
		case 0:
			if (c->modrm_rm == 6)
653
				modrm_ea += insn_fetch(u16, 2, c->eip);
654 655
			break;
		case 1:
656
			modrm_ea += insn_fetch(s8, 1, c->eip);
657 658
			break;
		case 2:
659
			modrm_ea += insn_fetch(u16, 2, c->eip);
660 661 662 663
			break;
		}
		switch (c->modrm_rm) {
		case 0:
664
			modrm_ea += bx + si;
665 666
			break;
		case 1:
667
			modrm_ea += bx + di;
668 669
			break;
		case 2:
670
			modrm_ea += bp + si;
671 672
			break;
		case 3:
673
			modrm_ea += bp + di;
674 675
			break;
		case 4:
676
			modrm_ea += si;
677 678
			break;
		case 5:
679
			modrm_ea += di;
680 681 682
			break;
		case 6:
			if (c->modrm_mod != 0)
683
				modrm_ea += bp;
684 685
			break;
		case 7:
686
			modrm_ea += bx;
687 688 689 690
			break;
		}
		if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
		    (c->modrm_rm == 6 && c->modrm_mod != 0))
691
			c->modrm_seg = VCPU_SREG_SS;
692
		modrm_ea = (u16)modrm_ea;
693 694
	} else {
		/* 32/64-bit ModR/M decode. */
695
		if ((c->modrm_rm & 7) == 4) {
696 697 698 699 700
			sib = insn_fetch(u8, 1, c->eip);
			index_reg |= (sib >> 3) & 7;
			base_reg |= sib & 7;
			scale = sib >> 6;

701
			if ((base_reg & 7) == 5 && c->modrm_mod == 0)
702
				modrm_ea += insn_fetch(s32, 4, c->eip);
703
			else
704
				modrm_ea += c->regs[base_reg];
705
			if (index_reg != 4)
706
				modrm_ea += c->regs[index_reg] << scale;
707 708
		} else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
			if (ctxt->mode == X86EMUL_MODE_PROT64)
709
				c->rip_relative = 1;
710
		} else
711
			modrm_ea += c->regs[c->modrm_rm];
712 713 714
		switch (c->modrm_mod) {
		case 0:
			if (c->modrm_rm == 5)
715
				modrm_ea += insn_fetch(s32, 4, c->eip);
716 717
			break;
		case 1:
718
			modrm_ea += insn_fetch(s8, 1, c->eip);
719 720
			break;
		case 2:
721
			modrm_ea += insn_fetch(s32, 4, c->eip);
722 723 724
			break;
		}
	}
725
	op->addr.mem = modrm_ea;
726 727 728 729 730
done:
	return rc;
}

static int decode_abs(struct x86_emulate_ctxt *ctxt,
731 732
		      struct x86_emulate_ops *ops,
		      struct operand *op)
733 734
{
	struct decode_cache *c = &ctxt->decode;
735
	int rc = X86EMUL_CONTINUE;
736

737
	op->type = OP_MEM;
738 739
	switch (c->ad_bytes) {
	case 2:
740
		op->addr.mem = insn_fetch(u16, 2, c->eip);
741 742
		break;
	case 4:
743
		op->addr.mem = insn_fetch(u32, 4, c->eip);
744 745
		break;
	case 8:
746
		op->addr.mem = insn_fetch(u64, 8, c->eip);
747 748 749 750 751 752
		break;
	}
done:
	return rc;
}

753 754 755 756
static void fetch_bit_operand(struct decode_cache *c)
{
	long sv, mask;

757
	if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
758 759 760 761 762 763 764 765 766
		mask = ~(c->dst.bytes * 8 - 1);

		if (c->src.bytes == 2)
			sv = (s16)c->src.val & (s16)mask;
		else if (c->src.bytes == 4)
			sv = (s32)c->src.val & (s32)mask;

		c->dst.addr.mem += (sv >> 3);
	}
767 768 769

	/* only subword offset */
	c->src.val &= (c->dst.bytes << 3) - 1;
770 771
}

772 773 774
static int read_emulated(struct x86_emulate_ctxt *ctxt,
			 struct x86_emulate_ops *ops,
			 unsigned long addr, void *dest, unsigned size)
A
Avi Kivity 已提交
775
{
776 777 778
	int rc;
	struct read_cache *mc = &ctxt->decode.mem_read;
	u32 err;
A
Avi Kivity 已提交
779

780 781 782 783 784
	while (size) {
		int n = min(size, 8u);
		size -= n;
		if (mc->pos < mc->end)
			goto read_cached;
785

786 787 788 789 790 791 792
		rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
					ctxt->vcpu);
		if (rc == X86EMUL_PROPAGATE_FAULT)
			emulate_pf(ctxt, addr, err);
		if (rc != X86EMUL_CONTINUE)
			return rc;
		mc->end += n;
A
Avi Kivity 已提交
793

794 795 796 797 798
	read_cached:
		memcpy(dest, mc->data + mc->pos, n);
		mc->pos += n;
		dest += n;
		addr += n;
A
Avi Kivity 已提交
799
	}
800 801
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
802

803 804 805 806 807 808
static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
			   struct x86_emulate_ops *ops,
			   unsigned int size, unsigned short port,
			   void *dest)
{
	struct read_cache *rc = &ctxt->decode.io_read;
809

810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825
	if (rc->pos == rc->end) { /* refill pio read ahead */
		struct decode_cache *c = &ctxt->decode;
		unsigned int in_page, n;
		unsigned int count = c->rep_prefix ?
			address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
		in_page = (ctxt->eflags & EFLG_DF) ?
			offset_in_page(c->regs[VCPU_REGS_RDI]) :
			PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
		n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
			count);
		if (n == 0)
			n = 1;
		rc->pos = rc->end = 0;
		if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
			return 0;
		rc->end = n * size;
A
Avi Kivity 已提交
826 827
	}

828 829 830 831
	memcpy(dest, rc->data + rc->pos, size);
	rc->pos += size;
	return 1;
}
A
Avi Kivity 已提交
832

833 834 835
static u32 desc_limit_scaled(struct desc_struct *desc)
{
	u32 limit = get_desc_limit(desc);
A
Avi Kivity 已提交
836

837 838
	return desc->g ? (limit << 12) | 0xfff : limit;
}
A
Avi Kivity 已提交
839

840 841 842 843 844 845 846 847 848
static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
				     struct x86_emulate_ops *ops,
				     u16 selector, struct desc_ptr *dt)
{
	if (selector & 1 << 2) {
		struct desc_struct desc;
		memset (dt, 0, sizeof *dt);
		if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
			return;
849

850 851 852 853 854
		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
		dt->address = get_desc_base(&desc);
	} else
		ops->get_gdt(dt, ctxt->vcpu);
}
855

856 857 858 859 860 861 862 863 864 865
/* allowed just for 8 bytes segments */
static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   struct x86_emulate_ops *ops,
				   u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	int ret;
	u32 err;
	ulong addr;
866

867
	get_descriptor_table_ptr(ctxt, ops, selector, &dt);
868

869 870 871
	if (dt.size < index * 8 + 7) {
		emulate_gp(ctxt, selector & 0xfffc);
		return X86EMUL_PROPAGATE_FAULT;
872
	}
873 874 875 876
	addr = dt.address + index * 8;
	ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu,  &err);
	if (ret == X86EMUL_PROPAGATE_FAULT)
		emulate_pf(ctxt, addr, err);
877

878 879
       return ret;
}
880

881 882 883 884 885 886 887 888 889 890
/* allowed just for 8 bytes segments */
static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				    struct x86_emulate_ops *ops,
				    u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	u32 err;
	ulong addr;
	int ret;
A
Avi Kivity 已提交
891

892
	get_descriptor_table_ptr(ctxt, ops, selector, &dt);
893

894 895 896 897
	if (dt.size < index * 8 + 7) {
		emulate_gp(ctxt, selector & 0xfffc);
		return X86EMUL_PROPAGATE_FAULT;
	}
A
Avi Kivity 已提交
898

899 900 901 902
	addr = dt.address + index * 8;
	ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
	if (ret == X86EMUL_PROPAGATE_FAULT)
		emulate_pf(ctxt, addr, err);
903

904 905
	return ret;
}
906

907 908 909 910 911 912 913 914 915 916
static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   struct x86_emulate_ops *ops,
				   u16 selector, int seg)
{
	struct desc_struct seg_desc;
	u8 dpl, rpl, cpl;
	unsigned err_vec = GP_VECTOR;
	u32 err_code = 0;
	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
	int ret;
917

918
	memset(&seg_desc, 0, sizeof seg_desc);
919

920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970
	if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
	    || ctxt->mode == X86EMUL_MODE_REAL) {
		/* set real mode segment descriptor */
		set_desc_base(&seg_desc, selector << 4);
		set_desc_limit(&seg_desc, 0xffff);
		seg_desc.type = 3;
		seg_desc.p = 1;
		seg_desc.s = 1;
		goto load;
	}

	/* NULL selector is not valid for TR, CS and SS */
	if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
	    && null_selector)
		goto exception;

	/* TR should be in GDT only */
	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
		goto exception;

	if (null_selector) /* for NULL selector skip all following checks */
		goto load;

	ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
	if (ret != X86EMUL_CONTINUE)
		return ret;

	err_code = selector & 0xfffc;
	err_vec = GP_VECTOR;

	/* can't load system descriptor into segment selecor */
	if (seg <= VCPU_SREG_GS && !seg_desc.s)
		goto exception;

	if (!seg_desc.p) {
		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
		goto exception;
	}

	rpl = selector & 3;
	dpl = seg_desc.dpl;
	cpl = ops->cpl(ctxt->vcpu);

	switch (seg) {
	case VCPU_SREG_SS:
		/*
		 * segment is not a writable data segment or segment
		 * selector's RPL != CPL or segment selector's RPL != CPL
		 */
		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
			goto exception;
A
Avi Kivity 已提交
971
		break;
972 973 974 975 976 977 978 979 980 981 982 983 984 985 986
	case VCPU_SREG_CS:
		if (!(seg_desc.type & 8))
			goto exception;

		if (seg_desc.type & 4) {
			/* conforming */
			if (dpl > cpl)
				goto exception;
		} else {
			/* nonconforming */
			if (rpl > cpl || dpl != cpl)
				goto exception;
		}
		/* CS(RPL) <- CPL */
		selector = (selector & 0xfffc) | cpl;
A
Avi Kivity 已提交
987
		break;
988 989 990 991 992 993 994 995 996
	case VCPU_SREG_TR:
		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
			goto exception;
		break;
	case VCPU_SREG_LDTR:
		if (seg_desc.s || seg_desc.type != 2)
			goto exception;
		break;
	default: /*  DS, ES, FS, or GS */
997
		/*
998 999 1000
		 * segment is not a data or readable code segment or
		 * ((segment is a data or nonconforming code segment)
		 * and (both RPL and CPL > DPL))
1001
		 */
1002 1003 1004 1005
		if ((seg_desc.type & 0xa) == 0x8 ||
		    (((seg_desc.type & 0xc) != 0xc) &&
		     (rpl > dpl && cpl > dpl)))
			goto exception;
A
Avi Kivity 已提交
1006
		break;
1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024
	}

	if (seg_desc.s) {
		/* mark segment as accessed */
		seg_desc.type |= 1;
		ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
		if (ret != X86EMUL_CONTINUE)
			return ret;
	}
load:
	ops->set_segment_selector(selector, seg, ctxt->vcpu);
	ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
	return X86EMUL_CONTINUE;
exception:
	emulate_exception(ctxt, err_vec, err_code, true);
	return X86EMUL_PROPAGATE_FAULT;
}

1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043
static void write_register_operand(struct operand *op)
{
	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
	switch (op->bytes) {
	case 1:
		*(u8 *)op->addr.reg = (u8)op->val;
		break;
	case 2:
		*(u16 *)op->addr.reg = (u16)op->val;
		break;
	case 4:
		*op->addr.reg = (u32)op->val;
		break;	/* 64b: zero-extend */
	case 8:
		*op->addr.reg = op->val;
		break;
	}
}

1044 1045 1046 1047 1048 1049 1050 1051 1052
static inline int writeback(struct x86_emulate_ctxt *ctxt,
			    struct x86_emulate_ops *ops)
{
	int rc;
	struct decode_cache *c = &ctxt->decode;
	u32 err;

	switch (c->dst.type) {
	case OP_REG:
1053
		write_register_operand(&c->dst);
A
Avi Kivity 已提交
1054
		break;
1055 1056 1057
	case OP_MEM:
		if (c->lock_prefix)
			rc = ops->cmpxchg_emulated(
1058
					c->dst.addr.mem,
1059 1060 1061 1062 1063
					&c->dst.orig_val,
					&c->dst.val,
					c->dst.bytes,
					&err,
					ctxt->vcpu);
1064
		else
1065
			rc = ops->write_emulated(
1066
					c->dst.addr.mem,
1067 1068 1069 1070 1071
					&c->dst.val,
					c->dst.bytes,
					&err,
					ctxt->vcpu);
		if (rc == X86EMUL_PROPAGATE_FAULT)
1072
			emulate_pf(ctxt, c->dst.addr.mem, err);
1073 1074
		if (rc != X86EMUL_CONTINUE)
			return rc;
1075
		break;
1076 1077
	case OP_NONE:
		/* no writeback */
1078
		break;
1079
	default:
1080
		break;
A
Avi Kivity 已提交
1081
	}
1082 1083
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1084

1085 1086 1087 1088
static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
				struct x86_emulate_ops *ops)
{
	struct decode_cache *c = &ctxt->decode;
1089

1090 1091 1092 1093
	c->dst.type  = OP_MEM;
	c->dst.bytes = c->op_bytes;
	c->dst.val = c->src.val;
	register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
1094 1095
	c->dst.addr.mem = register_address(c, ss_base(ctxt, ops),
					   c->regs[VCPU_REGS_RSP]);
1096
}
1097

1098 1099 1100 1101 1102 1103
static int emulate_pop(struct x86_emulate_ctxt *ctxt,
		       struct x86_emulate_ops *ops,
		       void *dest, int len)
{
	struct decode_cache *c = &ctxt->decode;
	int rc;
1104

1105 1106 1107 1108 1109 1110 1111 1112
	rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
						       c->regs[VCPU_REGS_RSP]),
			   dest, len);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
	return rc;
1113 1114
}

1115 1116 1117
static int emulate_popf(struct x86_emulate_ctxt *ctxt,
		       struct x86_emulate_ops *ops,
		       void *dest, int len)
1118 1119
{
	int rc;
1120 1121 1122
	unsigned long val, change_mask;
	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
	int cpl = ops->cpl(ctxt->vcpu);
1123

1124 1125 1126
	rc = emulate_pop(ctxt, ops, &val, len);
	if (rc != X86EMUL_CONTINUE)
		return rc;
1127

1128 1129
	change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
		| EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1130

1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149
	switch(ctxt->mode) {
	case X86EMUL_MODE_PROT64:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT16:
		if (cpl == 0)
			change_mask |= EFLG_IOPL;
		if (cpl <= iopl)
			change_mask |= EFLG_IF;
		break;
	case X86EMUL_MODE_VM86:
		if (iopl < 3) {
			emulate_gp(ctxt, 0);
			return X86EMUL_PROPAGATE_FAULT;
		}
		change_mask |= EFLG_IF;
		break;
	default: /* real mode */
		change_mask |= (EFLG_IOPL | EFLG_IF);
		break;
1150
	}
1151 1152 1153 1154 1155

	*(unsigned long *)dest =
		(ctxt->eflags & ~change_mask) | (val & change_mask);

	return rc;
1156 1157
}

1158 1159
static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
			      struct x86_emulate_ops *ops, int seg)
1160
{
1161
	struct decode_cache *c = &ctxt->decode;
1162

1163
	c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
1164

1165
	emulate_push(ctxt, ops);
1166 1167
}

1168 1169
static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
			     struct x86_emulate_ops *ops, int seg)
1170
{
1171 1172 1173
	struct decode_cache *c = &ctxt->decode;
	unsigned long selector;
	int rc;
1174

1175 1176 1177 1178 1179 1180
	rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
	return rc;
1181 1182
}

1183 1184
static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
			  struct x86_emulate_ops *ops)
1185
{
1186 1187 1188 1189
	struct decode_cache *c = &ctxt->decode;
	unsigned long old_esp = c->regs[VCPU_REGS_RSP];
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RAX;
1190

1191 1192 1193
	while (reg <= VCPU_REGS_RDI) {
		(reg == VCPU_REGS_RSP) ?
		(c->src.val = old_esp) : (c->src.val = c->regs[reg]);
1194

1195
		emulate_push(ctxt, ops);
1196

1197 1198 1199
		rc = writeback(ctxt, ops);
		if (rc != X86EMUL_CONTINUE)
			return rc;
1200

1201
		++reg;
1202 1203
	}

1204 1205 1206 1207
	/* Disable writeback. */
	c->dst.type = OP_NONE;

	return rc;
1208 1209
}

1210 1211
static int emulate_popa(struct x86_emulate_ctxt *ctxt,
			struct x86_emulate_ops *ops)
1212
{
1213 1214 1215
	struct decode_cache *c = &ctxt->decode;
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RDI;
1216

1217 1218 1219 1220 1221 1222
	while (reg >= VCPU_REGS_RAX) {
		if (reg == VCPU_REGS_RSP) {
			register_address_increment(c, &c->regs[VCPU_REGS_RSP],
							c->op_bytes);
			--reg;
		}
1223

1224 1225 1226 1227
		rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
		if (rc != X86EMUL_CONTINUE)
			break;
		--reg;
1228
	}
1229
	return rc;
1230 1231
}

1232 1233 1234 1235
int emulate_int_real(struct x86_emulate_ctxt *ctxt,
			       struct x86_emulate_ops *ops, int irq)
{
	struct decode_cache *c = &ctxt->decode;
1236
	int rc;
1237 1238 1239 1240 1241 1242 1243 1244 1245
	struct desc_ptr dt;
	gva_t cs_addr;
	gva_t eip_addr;
	u16 cs, eip;
	u32 err;

	/* TODO: Add limit checks */
	c->src.val = ctxt->eflags;
	emulate_push(ctxt, ops);
1246 1247 1248
	rc = writeback(ctxt, ops);
	if (rc != X86EMUL_CONTINUE)
		return rc;
1249 1250 1251 1252 1253

	ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);

	c->src.val = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
	emulate_push(ctxt, ops);
1254 1255 1256
	rc = writeback(ctxt, ops);
	if (rc != X86EMUL_CONTINUE)
		return rc;
1257 1258 1259

	c->src.val = c->eip;
	emulate_push(ctxt, ops);
1260 1261 1262 1263 1264
	rc = writeback(ctxt, ops);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	c->dst.type = OP_NONE;
1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303

	ops->get_idt(&dt, ctxt->vcpu);

	eip_addr = dt.address + (irq << 2);
	cs_addr = dt.address + (irq << 2) + 2;

	rc = ops->read_std(cs_addr, &cs, 2, ctxt->vcpu, &err);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	rc = ops->read_std(eip_addr, &eip, 2, ctxt->vcpu, &err);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	c->eip = eip;

	return rc;
}

static int emulate_int(struct x86_emulate_ctxt *ctxt,
		       struct x86_emulate_ops *ops, int irq)
{
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
		return emulate_int_real(ctxt, ops, irq);
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
	default:
		/* Protected mode interrupts unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
	}
}

1304 1305
static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
			     struct x86_emulate_ops *ops)
1306
{
1307 1308 1309 1310 1311 1312 1313 1314 1315
	struct decode_cache *c = &ctxt->decode;
	int rc = X86EMUL_CONTINUE;
	unsigned long temp_eip = 0;
	unsigned long temp_eflags = 0;
	unsigned long cs = 0;
	unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
			     EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
			     EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
	unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1316

1317
	/* TODO: Add stack limit check */
1318

1319
	rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
1320

1321 1322
	if (rc != X86EMUL_CONTINUE)
		return rc;
1323

1324 1325 1326 1327
	if (temp_eip & ~0xffff) {
		emulate_gp(ctxt, 0);
		return X86EMUL_PROPAGATE_FAULT;
	}
1328

1329
	rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
1330

1331 1332
	if (rc != X86EMUL_CONTINUE)
		return rc;
1333

1334
	rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
1335

1336 1337
	if (rc != X86EMUL_CONTINUE)
		return rc;
1338

1339
	rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
1340

1341 1342
	if (rc != X86EMUL_CONTINUE)
		return rc;
1343

1344
	c->eip = temp_eip;
1345 1346


1347 1348 1349 1350 1351
	if (c->op_bytes == 4)
		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
	else if (c->op_bytes == 2) {
		ctxt->eflags &= ~0xffff;
		ctxt->eflags |= temp_eflags;
1352
	}
1353 1354 1355 1356 1357

	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
	ctxt->eflags |= EFLG_RESERVED_ONE_MASK;

	return rc;
1358 1359
}

1360 1361
static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
				    struct x86_emulate_ops* ops)
1362
{
1363 1364 1365 1366 1367 1368 1369
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
		return emulate_iret_real(ctxt, ops);
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
1370
	default:
1371 1372
		/* iret from protected mode unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
1373 1374 1375
	}
}

1376
static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
1377
				struct x86_emulate_ops *ops)
1378 1379 1380
{
	struct decode_cache *c = &ctxt->decode;

1381
	return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
1382 1383
}

1384
static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
1385
{
1386
	struct decode_cache *c = &ctxt->decode;
1387 1388
	switch (c->modrm_reg) {
	case 0:	/* rol */
1389
		emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
1390 1391
		break;
	case 1:	/* ror */
1392
		emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
1393 1394
		break;
	case 2:	/* rcl */
1395
		emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
1396 1397
		break;
	case 3:	/* rcr */
1398
		emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
1399 1400 1401
		break;
	case 4:	/* sal/shl */
	case 6:	/* sal/shl */
1402
		emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
1403 1404
		break;
	case 5:	/* shr */
1405
		emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
1406 1407
		break;
	case 7:	/* sar */
1408
		emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
1409 1410 1411 1412 1413
		break;
	}
}

static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
1414
			       struct x86_emulate_ops *ops)
1415 1416
{
	struct decode_cache *c = &ctxt->decode;
1417 1418
	unsigned long *rax = &c->regs[VCPU_REGS_RAX];
	unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
1419 1420 1421

	switch (c->modrm_reg) {
	case 0 ... 1:	/* test */
1422
		emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
1423 1424 1425 1426 1427
		break;
	case 2:	/* not */
		c->dst.val = ~c->dst.val;
		break;
	case 3:	/* neg */
1428
		emulate_1op("neg", c->dst, ctxt->eflags);
1429
		break;
1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441
	case 4: /* mul */
		emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
		break;
	case 5: /* imul */
		emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
		break;
	case 6: /* div */
		emulate_1op_rax_rdx("div", c->src, *rax, *rdx, ctxt->eflags);
		break;
	case 7: /* idiv */
		emulate_1op_rax_rdx("idiv", c->src, *rax, *rdx, ctxt->eflags);
		break;
1442
	default:
1443
		return X86EMUL_UNHANDLEABLE;
1444
	}
1445
	return X86EMUL_CONTINUE;
1446 1447 1448
}

static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
1449
			       struct x86_emulate_ops *ops)
1450 1451 1452 1453 1454
{
	struct decode_cache *c = &ctxt->decode;

	switch (c->modrm_reg) {
	case 0:	/* inc */
1455
		emulate_1op("inc", c->dst, ctxt->eflags);
1456 1457
		break;
	case 1:	/* dec */
1458
		emulate_1op("dec", c->dst, ctxt->eflags);
1459
		break;
1460 1461 1462 1463 1464
	case 2: /* call near abs */ {
		long int old_eip;
		old_eip = c->eip;
		c->eip = c->src.val;
		c->src.val = old_eip;
1465
		emulate_push(ctxt, ops);
1466 1467
		break;
	}
1468
	case 4: /* jmp abs */
1469
		c->eip = c->src.val;
1470 1471
		break;
	case 6:	/* push */
1472
		emulate_push(ctxt, ops);
1473 1474
		break;
	}
1475
	return X86EMUL_CONTINUE;
1476 1477 1478
}

static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
1479
			       struct x86_emulate_ops *ops)
1480 1481
{
	struct decode_cache *c = &ctxt->decode;
1482
	u64 old = c->dst.orig_val64;
1483 1484 1485 1486 1487

	if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
	    ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
		c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
		c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
1488
		ctxt->eflags &= ~EFLG_ZF;
1489
	} else {
1490 1491
		c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
			(u32) c->regs[VCPU_REGS_RBX];
1492

1493
		ctxt->eflags |= EFLG_ZF;
1494
	}
1495
	return X86EMUL_CONTINUE;
1496 1497
}

1498 1499 1500 1501 1502 1503 1504 1505
static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
			   struct x86_emulate_ops *ops)
{
	struct decode_cache *c = &ctxt->decode;
	int rc;
	unsigned long cs;

	rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
1506
	if (rc != X86EMUL_CONTINUE)
1507 1508 1509 1510
		return rc;
	if (c->op_bytes == 4)
		c->eip = (u32)c->eip;
	rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
1511
	if (rc != X86EMUL_CONTINUE)
1512
		return rc;
1513
	rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
1514 1515 1516
	return rc;
}

1517 1518
static inline void
setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
1519 1520
			struct x86_emulate_ops *ops, struct desc_struct *cs,
			struct desc_struct *ss)
1521
{
1522 1523 1524
	memset(cs, 0, sizeof(struct desc_struct));
	ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
	memset(ss, 0, sizeof(struct desc_struct));
1525 1526

	cs->l = 0;		/* will be adjusted later */
1527
	set_desc_base(cs, 0);	/* flat segment */
1528
	cs->g = 1;		/* 4kb granularity */
1529
	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
1530 1531 1532
	cs->type = 0x0b;	/* Read, Execute, Accessed */
	cs->s = 1;
	cs->dpl = 0;		/* will be adjusted later */
1533 1534
	cs->p = 1;
	cs->d = 1;
1535

1536 1537
	set_desc_base(ss, 0);	/* flat segment */
	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
1538 1539 1540
	ss->g = 1;		/* 4kb granularity */
	ss->s = 1;
	ss->type = 0x03;	/* Read/Write, Accessed */
1541
	ss->d = 1;		/* 32bit stack segment */
1542
	ss->dpl = 0;
1543
	ss->p = 1;
1544 1545 1546
}

static int
1547
emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
1548 1549
{
	struct decode_cache *c = &ctxt->decode;
1550
	struct desc_struct cs, ss;
1551
	u64 msr_data;
1552
	u16 cs_sel, ss_sel;
1553 1554

	/* syscall is not available in real mode */
1555 1556
	if (ctxt->mode == X86EMUL_MODE_REAL ||
	    ctxt->mode == X86EMUL_MODE_VM86) {
1557
		emulate_ud(ctxt);
1558 1559
		return X86EMUL_PROPAGATE_FAULT;
	}
1560

1561
	setup_syscalls_segments(ctxt, ops, &cs, &ss);
1562

1563
	ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
1564
	msr_data >>= 32;
1565 1566
	cs_sel = (u16)(msr_data & 0xfffc);
	ss_sel = (u16)(msr_data + 8);
1567 1568

	if (is_long_mode(ctxt->vcpu)) {
1569
		cs.d = 0;
1570 1571
		cs.l = 1;
	}
1572 1573 1574 1575
	ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
	ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
	ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
	ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
1576 1577 1578 1579 1580 1581

	c->regs[VCPU_REGS_RCX] = c->eip;
	if (is_long_mode(ctxt->vcpu)) {
#ifdef CONFIG_X86_64
		c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;

1582 1583 1584
		ops->get_msr(ctxt->vcpu,
			     ctxt->mode == X86EMUL_MODE_PROT64 ?
			     MSR_LSTAR : MSR_CSTAR, &msr_data);
1585 1586
		c->eip = msr_data;

1587
		ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
1588 1589 1590 1591
		ctxt->eflags &= ~(msr_data | EFLG_RF);
#endif
	} else {
		/* legacy mode */
1592
		ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
1593 1594 1595 1596 1597
		c->eip = (u32)msr_data;

		ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
	}

1598
	return X86EMUL_CONTINUE;
1599 1600
}

1601
static int
1602
emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
1603 1604
{
	struct decode_cache *c = &ctxt->decode;
1605
	struct desc_struct cs, ss;
1606
	u64 msr_data;
1607
	u16 cs_sel, ss_sel;
1608

1609 1610
	/* inject #GP if in real mode */
	if (ctxt->mode == X86EMUL_MODE_REAL) {
1611
		emulate_gp(ctxt, 0);
1612
		return X86EMUL_PROPAGATE_FAULT;
1613 1614 1615 1616 1617
	}

	/* XXX sysenter/sysexit have not been tested in 64bit mode.
	* Therefore, we inject an #UD.
	*/
1618
	if (ctxt->mode == X86EMUL_MODE_PROT64) {
1619
		emulate_ud(ctxt);
1620 1621
		return X86EMUL_PROPAGATE_FAULT;
	}
1622

1623
	setup_syscalls_segments(ctxt, ops, &cs, &ss);
1624

1625
	ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
1626 1627 1628
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT32:
		if ((msr_data & 0xfffc) == 0x0) {
1629
			emulate_gp(ctxt, 0);
1630
			return X86EMUL_PROPAGATE_FAULT;
1631 1632 1633 1634
		}
		break;
	case X86EMUL_MODE_PROT64:
		if (msr_data == 0x0) {
1635
			emulate_gp(ctxt, 0);
1636
			return X86EMUL_PROPAGATE_FAULT;
1637 1638 1639 1640 1641
		}
		break;
	}

	ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
1642 1643 1644 1645
	cs_sel = (u16)msr_data;
	cs_sel &= ~SELECTOR_RPL_MASK;
	ss_sel = cs_sel + 8;
	ss_sel &= ~SELECTOR_RPL_MASK;
1646 1647
	if (ctxt->mode == X86EMUL_MODE_PROT64
		|| is_long_mode(ctxt->vcpu)) {
1648
		cs.d = 0;
1649 1650 1651
		cs.l = 1;
	}

1652 1653 1654 1655
	ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
	ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
	ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
	ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
1656

1657
	ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
1658 1659
	c->eip = msr_data;

1660
	ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
1661 1662
	c->regs[VCPU_REGS_RSP] = msr_data;

1663
	return X86EMUL_CONTINUE;
1664 1665
}

1666
static int
1667
emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
1668 1669
{
	struct decode_cache *c = &ctxt->decode;
1670
	struct desc_struct cs, ss;
1671 1672
	u64 msr_data;
	int usermode;
1673
	u16 cs_sel, ss_sel;
1674

1675 1676 1677
	/* inject #GP if in real mode or Virtual 8086 mode */
	if (ctxt->mode == X86EMUL_MODE_REAL ||
	    ctxt->mode == X86EMUL_MODE_VM86) {
1678
		emulate_gp(ctxt, 0);
1679
		return X86EMUL_PROPAGATE_FAULT;
1680 1681
	}

1682
	setup_syscalls_segments(ctxt, ops, &cs, &ss);
1683 1684 1685 1686 1687 1688 1689 1690

	if ((c->rex_prefix & 0x8) != 0x0)
		usermode = X86EMUL_MODE_PROT64;
	else
		usermode = X86EMUL_MODE_PROT32;

	cs.dpl = 3;
	ss.dpl = 3;
1691
	ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
1692 1693
	switch (usermode) {
	case X86EMUL_MODE_PROT32:
1694
		cs_sel = (u16)(msr_data + 16);
1695
		if ((msr_data & 0xfffc) == 0x0) {
1696
			emulate_gp(ctxt, 0);
1697
			return X86EMUL_PROPAGATE_FAULT;
1698
		}
1699
		ss_sel = (u16)(msr_data + 24);
1700 1701
		break;
	case X86EMUL_MODE_PROT64:
1702
		cs_sel = (u16)(msr_data + 32);
1703
		if (msr_data == 0x0) {
1704
			emulate_gp(ctxt, 0);
1705
			return X86EMUL_PROPAGATE_FAULT;
1706
		}
1707 1708
		ss_sel = cs_sel + 8;
		cs.d = 0;
1709 1710 1711
		cs.l = 1;
		break;
	}
1712 1713
	cs_sel |= SELECTOR_RPL_MASK;
	ss_sel |= SELECTOR_RPL_MASK;
1714

1715 1716 1717 1718
	ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
	ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
	ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
	ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
1719

1720 1721
	c->eip = c->regs[VCPU_REGS_RDX];
	c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
1722

1723
	return X86EMUL_CONTINUE;
1724 1725
}

1726 1727
static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
			      struct x86_emulate_ops *ops)
1728 1729 1730 1731 1732 1733 1734
{
	int iopl;
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return false;
	if (ctxt->mode == X86EMUL_MODE_VM86)
		return true;
	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
1735
	return ops->cpl(ctxt->vcpu) > iopl;
1736 1737 1738 1739 1740 1741
}

static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
					    struct x86_emulate_ops *ops,
					    u16 port, u16 len)
{
1742
	struct desc_struct tr_seg;
1743 1744 1745 1746 1747
	int r;
	u16 io_bitmap_ptr;
	u8 perm, bit_idx = port & 0x7;
	unsigned mask = (1 << len) - 1;

1748 1749
	ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
	if (!tr_seg.p)
1750
		return false;
1751
	if (desc_limit_scaled(&tr_seg) < 103)
1752
		return false;
1753 1754
	r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
			  ctxt->vcpu, NULL);
1755 1756
	if (r != X86EMUL_CONTINUE)
		return false;
1757
	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
1758
		return false;
1759 1760
	r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
			  &perm, 1, ctxt->vcpu, NULL);
1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771
	if (r != X86EMUL_CONTINUE)
		return false;
	if ((perm >> bit_idx) & mask)
		return false;
	return true;
}

static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
				 struct x86_emulate_ops *ops,
				 u16 port, u16 len)
{
1772 1773 1774
	if (ctxt->perm_ok)
		return true;

1775
	if (emulator_bad_iopl(ctxt, ops))
1776 1777
		if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
			return false;
1778 1779 1780

	ctxt->perm_ok = true;

1781 1782 1783
	return true;
}

1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871
static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
				struct x86_emulate_ops *ops,
				struct tss_segment_16 *tss)
{
	struct decode_cache *c = &ctxt->decode;

	tss->ip = c->eip;
	tss->flag = ctxt->eflags;
	tss->ax = c->regs[VCPU_REGS_RAX];
	tss->cx = c->regs[VCPU_REGS_RCX];
	tss->dx = c->regs[VCPU_REGS_RDX];
	tss->bx = c->regs[VCPU_REGS_RBX];
	tss->sp = c->regs[VCPU_REGS_RSP];
	tss->bp = c->regs[VCPU_REGS_RBP];
	tss->si = c->regs[VCPU_REGS_RSI];
	tss->di = c->regs[VCPU_REGS_RDI];

	tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
	tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
	tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
	tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
	tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
}

static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
				 struct x86_emulate_ops *ops,
				 struct tss_segment_16 *tss)
{
	struct decode_cache *c = &ctxt->decode;
	int ret;

	c->eip = tss->ip;
	ctxt->eflags = tss->flag | 2;
	c->regs[VCPU_REGS_RAX] = tss->ax;
	c->regs[VCPU_REGS_RCX] = tss->cx;
	c->regs[VCPU_REGS_RDX] = tss->dx;
	c->regs[VCPU_REGS_RBX] = tss->bx;
	c->regs[VCPU_REGS_RSP] = tss->sp;
	c->regs[VCPU_REGS_RBP] = tss->bp;
	c->regs[VCPU_REGS_RSI] = tss->si;
	c->regs[VCPU_REGS_RDI] = tss->di;

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
	ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
	ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
	ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
	ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
	ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);

	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
	ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_16(struct x86_emulate_ctxt *ctxt,
			  struct x86_emulate_ops *ops,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
	struct tss_segment_16 tss_seg;
	int ret;
	u32 err, new_tss_base = get_desc_base(new_desc);

	ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
			    &err);
	if (ret == X86EMUL_PROPAGATE_FAULT) {
		/* FIXME: need to provide precise fault address */
1872
		emulate_pf(ctxt, old_tss_base, err);
1873 1874 1875 1876 1877 1878 1879 1880 1881
		return ret;
	}

	save_state_to_tss16(ctxt, ops, &tss_seg);

	ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
			     &err);
	if (ret == X86EMUL_PROPAGATE_FAULT) {
		/* FIXME: need to provide precise fault address */
1882
		emulate_pf(ctxt, old_tss_base, err);
1883 1884 1885 1886 1887 1888 1889
		return ret;
	}

	ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
			    &err);
	if (ret == X86EMUL_PROPAGATE_FAULT) {
		/* FIXME: need to provide precise fault address */
1890
		emulate_pf(ctxt, new_tss_base, err);
1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902
		return ret;
	}

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

		ret = ops->write_std(new_tss_base,
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
				     ctxt->vcpu, &err);
		if (ret == X86EMUL_PROPAGATE_FAULT) {
			/* FIXME: need to provide precise fault address */
1903
			emulate_pf(ctxt, new_tss_base, err);
1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944
			return ret;
		}
	}

	return load_state_from_tss16(ctxt, ops, &tss_seg);
}

static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
				struct x86_emulate_ops *ops,
				struct tss_segment_32 *tss)
{
	struct decode_cache *c = &ctxt->decode;

	tss->cr3 = ops->get_cr(3, ctxt->vcpu);
	tss->eip = c->eip;
	tss->eflags = ctxt->eflags;
	tss->eax = c->regs[VCPU_REGS_RAX];
	tss->ecx = c->regs[VCPU_REGS_RCX];
	tss->edx = c->regs[VCPU_REGS_RDX];
	tss->ebx = c->regs[VCPU_REGS_RBX];
	tss->esp = c->regs[VCPU_REGS_RSP];
	tss->ebp = c->regs[VCPU_REGS_RBP];
	tss->esi = c->regs[VCPU_REGS_RSI];
	tss->edi = c->regs[VCPU_REGS_RDI];

	tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
	tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
	tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
	tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
	tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
	tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
	tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
}

static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
				 struct x86_emulate_ops *ops,
				 struct tss_segment_32 *tss)
{
	struct decode_cache *c = &ctxt->decode;
	int ret;

1945
	if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
1946
		emulate_gp(ctxt, 0);
1947 1948
		return X86EMUL_PROPAGATE_FAULT;
	}
1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013
	c->eip = tss->eip;
	ctxt->eflags = tss->eflags | 2;
	c->regs[VCPU_REGS_RAX] = tss->eax;
	c->regs[VCPU_REGS_RCX] = tss->ecx;
	c->regs[VCPU_REGS_RDX] = tss->edx;
	c->regs[VCPU_REGS_RBX] = tss->ebx;
	c->regs[VCPU_REGS_RSP] = tss->esp;
	c->regs[VCPU_REGS_RBP] = tss->ebp;
	c->regs[VCPU_REGS_RSI] = tss->esi;
	c->regs[VCPU_REGS_RDI] = tss->edi;

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
	ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
	ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
	ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
	ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
	ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
	ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
	ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);

	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
	ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_32(struct x86_emulate_ctxt *ctxt,
			  struct x86_emulate_ops *ops,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
	struct tss_segment_32 tss_seg;
	int ret;
	u32 err, new_tss_base = get_desc_base(new_desc);

	ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
			    &err);
	if (ret == X86EMUL_PROPAGATE_FAULT) {
		/* FIXME: need to provide precise fault address */
2014
		emulate_pf(ctxt, old_tss_base, err);
2015 2016 2017 2018 2019 2020 2021 2022 2023
		return ret;
	}

	save_state_to_tss32(ctxt, ops, &tss_seg);

	ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
			     &err);
	if (ret == X86EMUL_PROPAGATE_FAULT) {
		/* FIXME: need to provide precise fault address */
2024
		emulate_pf(ctxt, old_tss_base, err);
2025 2026 2027 2028 2029 2030 2031
		return ret;
	}

	ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
			    &err);
	if (ret == X86EMUL_PROPAGATE_FAULT) {
		/* FIXME: need to provide precise fault address */
2032
		emulate_pf(ctxt, new_tss_base, err);
2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044
		return ret;
	}

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

		ret = ops->write_std(new_tss_base,
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
				     ctxt->vcpu, &err);
		if (ret == X86EMUL_PROPAGATE_FAULT) {
			/* FIXME: need to provide precise fault address */
2045
			emulate_pf(ctxt, new_tss_base, err);
2046 2047 2048 2049 2050 2051 2052 2053
			return ret;
		}
	}

	return load_state_from_tss32(ctxt, ops, &tss_seg);
}

static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
2054 2055 2056
				   struct x86_emulate_ops *ops,
				   u16 tss_selector, int reason,
				   bool has_error_code, u32 error_code)
2057 2058 2059 2060 2061
{
	struct desc_struct curr_tss_desc, next_tss_desc;
	int ret;
	u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
	ulong old_tss_base =
2062
		ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
2063
	u32 desc_limit;
2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078

	/* FIXME: old_tss_base == ~0 ? */

	ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
	if (ret != X86EMUL_CONTINUE)
		return ret;

	/* FIXME: check that next_tss_desc is tss */

	if (reason != TASK_SWITCH_IRET) {
		if ((tss_selector & 3) > next_tss_desc.dpl ||
		    ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
2079
			emulate_gp(ctxt, 0);
2080 2081 2082 2083
			return X86EMUL_PROPAGATE_FAULT;
		}
	}

2084 2085 2086 2087
	desc_limit = desc_limit_scaled(&next_tss_desc);
	if (!next_tss_desc.p ||
	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
	     desc_limit < 0x2b)) {
2088
		emulate_ts(ctxt, tss_selector & 0xfffc);
2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111
		return X86EMUL_PROPAGATE_FAULT;
	}

	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
		write_segment_descriptor(ctxt, ops, old_tss_sel,
					 &curr_tss_desc);
	}

	if (reason == TASK_SWITCH_IRET)
		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;

	/* set back link to prev task only if NT bit is set in eflags
	   note that old_tss_sel is not used afetr this point */
	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
		old_tss_sel = 0xffff;

	if (next_tss_desc.type & 8)
		ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
				     old_tss_base, &next_tss_desc);
	else
		ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
				     old_tss_base, &next_tss_desc);
2112 2113
	if (ret != X86EMUL_CONTINUE)
		return ret;
2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127

	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;

	if (reason != TASK_SWITCH_IRET) {
		next_tss_desc.type |= (1 << 1); /* set busy flag */
		write_segment_descriptor(ctxt, ops, tss_selector,
					 &next_tss_desc);
	}

	ops->set_cr(0,  ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
	ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
	ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);

2128 2129 2130 2131 2132 2133
	if (has_error_code) {
		struct decode_cache *c = &ctxt->decode;

		c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
		c->lock_prefix = 0;
		c->src.val = (unsigned long) error_code;
2134
		emulate_push(ctxt, ops);
2135 2136
	}

2137 2138 2139 2140
	return ret;
}

int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2141 2142
			 u16 tss_selector, int reason,
			 bool has_error_code, u32 error_code)
2143
{
2144
	struct x86_emulate_ops *ops = ctxt->ops;
2145 2146 2147 2148
	struct decode_cache *c = &ctxt->decode;
	int rc;

	c->eip = ctxt->eip;
2149
	c->dst.type = OP_NONE;
2150

2151 2152
	rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
				     has_error_code, error_code);
2153 2154

	if (rc == X86EMUL_CONTINUE) {
2155
		rc = writeback(ctxt, ops);
2156 2157
		if (rc == X86EMUL_CONTINUE)
			ctxt->eip = c->eip;
2158 2159
	}

2160
	return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
2161 2162
}

2163
static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
2164
			    int reg, struct operand *op)
2165 2166 2167 2168
{
	struct decode_cache *c = &ctxt->decode;
	int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;

2169
	register_address_increment(c, &c->regs[reg], df * op->bytes);
2170
	op->addr.mem = register_address(c,  base, c->regs[reg]);
2171 2172
}

2173 2174 2175 2176 2177 2178
static int em_push(struct x86_emulate_ctxt *ctxt)
{
	emulate_push(ctxt, ctxt->ops);
	return X86EMUL_CONTINUE;
}

2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217
static int em_das(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	u8 al, old_al;
	bool af, cf, old_cf;

	cf = ctxt->eflags & X86_EFLAGS_CF;
	al = c->dst.val;

	old_al = al;
	old_cf = cf;
	cf = false;
	af = ctxt->eflags & X86_EFLAGS_AF;
	if ((al & 0x0f) > 9 || af) {
		al -= 6;
		cf = old_cf | (al >= 250);
		af = true;
	} else {
		af = false;
	}
	if (old_al > 0x99 || old_cf) {
		al -= 0x60;
		cf = true;
	}

	c->dst.val = al;
	/* Set PF, ZF, SF */
	c->src.type = OP_IMM;
	c->src.val = 0;
	c->src.bytes = 1;
	emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
	if (cf)
		ctxt->eflags |= X86_EFLAGS_CF;
	if (af)
		ctxt->eflags |= X86_EFLAGS_AF;
	return X86EMUL_CONTINUE;
}

2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251
static int em_call_far(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	u16 sel, old_cs;
	ulong old_eip;
	int rc;

	old_cs = ctxt->ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
	old_eip = c->eip;

	memcpy(&sel, c->src.valptr + c->op_bytes, 2);
	if (load_segment_descriptor(ctxt, ctxt->ops, sel, VCPU_SREG_CS))
		return X86EMUL_CONTINUE;

	c->eip = 0;
	memcpy(&c->eip, c->src.valptr, c->op_bytes);

	c->src.val = old_cs;
	emulate_push(ctxt, ctxt->ops);
	rc = writeback(ctxt, ctxt->ops);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	c->src.val = old_eip;
	emulate_push(ctxt, ctxt->ops);
	rc = writeback(ctxt, ctxt->ops);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	c->dst.type = OP_NONE;

	return X86EMUL_CONTINUE;
}

2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266
static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	int rc;

	c->dst.type = OP_REG;
	c->dst.addr.reg = &c->eip;
	c->dst.bytes = c->op_bytes;
	rc = emulate_pop(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
	if (rc != X86EMUL_CONTINUE)
		return rc;
	register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->src.val);
	return X86EMUL_CONTINUE;
}

2267
static int em_imul(struct x86_emulate_ctxt *ctxt)
2268 2269 2270 2271 2272 2273 2274
{
	struct decode_cache *c = &ctxt->decode;

	emulate_2op_SrcV_nobyte("imul", c->src, c->dst, ctxt->eflags);
	return X86EMUL_CONTINUE;
}

2275 2276 2277 2278 2279 2280 2281 2282
static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;

	c->dst.val = c->src2.val;
	return em_imul(ctxt);
}

2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298
static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
{
	unsigned cpl = ctxt->ops->cpl(ctxt->vcpu);
	struct decode_cache *c = &ctxt->decode;
	u64 tsc = 0;

	if (cpl > 0 && (ctxt->ops->get_cr(4, ctxt->vcpu) & X86_CR4_TSD)) {
		emulate_gp(ctxt, 0);
		return X86EMUL_PROPAGATE_FAULT;
	}
	ctxt->ops->get_msr(ctxt->vcpu, MSR_IA32_TSC, &tsc);
	c->regs[VCPU_REGS_RAX] = (u32)tsc;
	c->regs[VCPU_REGS_RDX] = tsc >> 32;
	return X86EMUL_CONTINUE;
}

2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315
#define D(_y) { .flags = (_y) }
#define N    D(0)
#define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
#define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }

static struct opcode group1[] = {
	X7(D(Lock)), N
};

static struct opcode group1A[] = {
	D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
};

static struct opcode group3[] = {
	D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
	D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
2316
	X4(D(SrcMem | ModRM)),
2317 2318 2319 2320 2321 2322 2323 2324 2325
};

static struct opcode group4[] = {
	D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
	N, N, N, N, N, N,
};

static struct opcode group5[] = {
	D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
2326 2327
	D(SrcMem | ModRM | Stack),
	I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
2328 2329 2330 2331 2332 2333 2334
	D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
	D(SrcMem | ModRM | Stack), N,
};

static struct group_dual group7 = { {
	N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
	D(SrcNone | ModRM | DstMem | Mov), N,
2335 2336
	D(SrcMem16 | ModRM | Mov | Priv),
	D(SrcMem | ModRM | ByteOp | Priv | NoAccess),
2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382
}, {
	D(SrcNone | ModRM | Priv), N, N, D(SrcNone | ModRM | Priv),
	D(SrcNone | ModRM | DstMem | Mov), N,
	D(SrcMem16 | ModRM | Mov | Priv), N,
} };

static struct opcode group8[] = {
	N, N, N, N,
	D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
	D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
};

static struct group_dual group9 = { {
	N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
}, {
	N, N, N, N, N, N, N, N,
} };

static struct opcode opcode_table[256] = {
	/* 0x00 - 0x07 */
	D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
	D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
	D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
	D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
	/* 0x08 - 0x0F */
	D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
	D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
	D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
	D(ImplicitOps | Stack | No64), N,
	/* 0x10 - 0x17 */
	D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
	D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
	D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
	D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
	/* 0x18 - 0x1F */
	D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
	D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
	D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
	D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
	/* 0x20 - 0x27 */
	D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
	D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
	D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
	/* 0x28 - 0x2F */
	D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
	D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
2383 2384
	D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm),
	N, I(ByteOp | DstAcc | No64, em_das),
2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396
	/* 0x30 - 0x37 */
	D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
	D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
	D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
	/* 0x38 - 0x3F */
	D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
	D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
	D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
	N, N,
	/* 0x40 - 0x4F */
	X16(D(DstReg)),
	/* 0x50 - 0x57 */
2397
	X8(I(SrcReg | Stack, em_push)),
2398 2399 2400 2401 2402 2403 2404
	/* 0x58 - 0x5F */
	X8(D(DstReg | Stack)),
	/* 0x60 - 0x67 */
	D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
	N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
	N, N, N, N,
	/* 0x68 - 0x6F */
2405 2406
	I(SrcImm | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
2407 2408
	I(SrcImmByte | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422
	D(DstDI | ByteOp | Mov | String), D(DstDI | Mov | String), /* insb, insw/insd */
	D(SrcSI | ByteOp | ImplicitOps | String), D(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
	/* 0x70 - 0x7F */
	X16(D(SrcImmByte)),
	/* 0x80 - 0x87 */
	G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
	G(DstMem | SrcImm | ModRM | Group, group1),
	G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
	G(DstMem | SrcImmByte | ModRM | Group, group1),
	D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
	D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
	/* 0x88 - 0x8F */
	D(ByteOp | DstMem | SrcReg | ModRM | Mov), D(DstMem | SrcReg | ModRM | Mov),
	D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem | ModRM | Mov),
2423
	D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
2424 2425
	D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
	/* 0x90 - 0x97 */
2426
	X8(D(SrcAcc | DstReg)),
2427
	/* 0x98 - 0x9F */
2428
	D(DstAcc | SrcNone), N, D(SrcImmFAddr | No64), N,
2429 2430 2431 2432 2433 2434 2435
	D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
	/* 0xA0 - 0xA7 */
	D(ByteOp | DstAcc | SrcMem | Mov | MemAbs), D(DstAcc | SrcMem | Mov | MemAbs),
	D(ByteOp | DstMem | SrcAcc | Mov | MemAbs), D(DstMem | SrcAcc | Mov | MemAbs),
	D(ByteOp | SrcSI | DstDI | Mov | String), D(SrcSI | DstDI | Mov | String),
	D(ByteOp | SrcSI | DstDI | String), D(SrcSI | DstDI | String),
	/* 0xA8 - 0xAF */
2436 2437
	D(DstAcc | SrcImmByte | ByteOp), D(DstAcc | SrcImm),
	D(ByteOp | SrcAcc | DstDI | Mov | String), D(SrcAcc | DstDI | Mov | String),
2438
	D(ByteOp | SrcSI | DstAcc | Mov | String), D(SrcSI | DstAcc | Mov | String),
2439
	D(ByteOp | SrcAcc | DstDI | String), D(SrcAcc | DstDI | String),
2440 2441 2442 2443 2444 2445
	/* 0xB0 - 0xB7 */
	X8(D(ByteOp | DstReg | SrcImm | Mov)),
	/* 0xB8 - 0xBF */
	X8(D(DstReg | SrcImm | Mov)),
	/* 0xC0 - 0xC7 */
	D(ByteOp | DstMem | SrcImm | ModRM), D(DstMem | SrcImmByte | ModRM),
2446 2447 2448
	I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
	D(ImplicitOps | Stack),
	N, N,
2449 2450 2451 2452 2453
	D(ByteOp | DstMem | SrcImm | ModRM | Mov), D(DstMem | SrcImm | ModRM | Mov),
	/* 0xC8 - 0xCF */
	N, N, N, D(ImplicitOps | Stack),
	D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
	/* 0xD0 - 0xD7 */
2454
	D(ByteOp | DstMem | SrcOne | ModRM), D(DstMem | SrcOne | ModRM),
A
Avi Kivity 已提交
2455
	D(ByteOp | DstMem | ModRM), D(DstMem | ModRM),
2456 2457 2458 2459
	N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
2460
	X3(D(SrcImmByte)), N,
2461
	D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
2462
	D(ByteOp | SrcAcc | DstImmUByte), D(SrcAcc | DstImmUByte),
2463 2464 2465 2466
	/* 0xE8 - 0xEF */
	D(SrcImm | Stack), D(SrcImm | ImplicitOps),
	D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
	D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
2467
	D(ByteOp | SrcAcc | ImplicitOps), D(SrcAcc | ImplicitOps),
2468 2469 2470 2471
	/* 0xF0 - 0xF7 */
	N, N, N, N,
	D(ImplicitOps | Priv), D(ImplicitOps), G(ByteOp, group3), G(0, group3),
	/* 0xF8 - 0xFF */
2472
	D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484
	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
};

static struct opcode twobyte_table[256] = {
	/* 0x00 - 0x0F */
	N, GD(0, &group7), N, N,
	N, D(ImplicitOps), D(ImplicitOps | Priv), N,
	D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
	N, D(ImplicitOps | ModRM), N, N,
	/* 0x10 - 0x1F */
	N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
	/* 0x20 - 0x2F */
2485 2486
	D(ModRM | DstMem | Priv | Op3264), D(ModRM | DstMem | Priv | Op3264),
	D(ModRM | SrcMem | Priv | Op3264), D(ModRM | SrcMem | Priv | Op3264),
2487 2488 2489
	N, N, N, N,
	N, N, N, N, N, N, N, N,
	/* 0x30 - 0x3F */
2490 2491
	D(ImplicitOps | Priv), I(ImplicitOps, em_rdtsc),
	D(ImplicitOps | Priv), N,
2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504
	D(ImplicitOps), D(ImplicitOps | Priv), N, N,
	N, N, N, N, N, N, N, N,
	/* 0x40 - 0x4F */
	X16(D(DstReg | SrcMem | ModRM | Mov)),
	/* 0x50 - 0x5F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x60 - 0x6F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x70 - 0x7F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x80 - 0x8F */
	X16(D(SrcImm)),
	/* 0x90 - 0x9F */
2505
	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
2506 2507 2508 2509 2510 2511 2512 2513 2514 2515
	/* 0xA0 - 0xA7 */
	D(ImplicitOps | Stack), D(ImplicitOps | Stack),
	N, D(DstMem | SrcReg | ModRM | BitOp),
	D(DstMem | SrcReg | Src2ImmByte | ModRM),
	D(DstMem | SrcReg | Src2CL | ModRM), N, N,
	/* 0xA8 - 0xAF */
	D(ImplicitOps | Stack), D(ImplicitOps | Stack),
	N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
	D(DstMem | SrcReg | Src2ImmByte | ModRM),
	D(DstMem | SrcReg | Src2CL | ModRM),
2516
	D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
2517 2518 2519 2520 2521 2522 2523
	/* 0xB0 - 0xB7 */
	D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
	N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
	N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
	    D(DstReg | SrcMem16 | ModRM | Mov),
	/* 0xB8 - 0xBF */
	N, N,
2524
	G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
2525 2526
	D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
	D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
2527
	/* 0xC0 - 0xCF */
2528 2529
	D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
	N, D(DstMem | SrcReg | ModRM | Mov),
2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545
	N, N, N, GD(0, &group9),
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xDF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xEF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xFF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
};

#undef D
#undef N
#undef G
#undef GD
#undef I

2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594
static unsigned imm_size(struct decode_cache *c)
{
	unsigned size;

	size = (c->d & ByteOp) ? 1 : c->op_bytes;
	if (size == 8)
		size = 4;
	return size;
}

static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
		      unsigned size, bool sign_extension)
{
	struct decode_cache *c = &ctxt->decode;
	struct x86_emulate_ops *ops = ctxt->ops;
	int rc = X86EMUL_CONTINUE;

	op->type = OP_IMM;
	op->bytes = size;
	op->addr.mem = c->eip;
	/* NB. Immediates are sign-extended as necessary. */
	switch (op->bytes) {
	case 1:
		op->val = insn_fetch(s8, 1, c->eip);
		break;
	case 2:
		op->val = insn_fetch(s16, 2, c->eip);
		break;
	case 4:
		op->val = insn_fetch(s32, 4, c->eip);
		break;
	}
	if (!sign_extension) {
		switch (op->bytes) {
		case 1:
			op->val &= 0xff;
			break;
		case 2:
			op->val &= 0xffff;
			break;
		case 4:
			op->val &= 0xffffffff;
			break;
		}
	}
done:
	return rc;
}

2595 2596 2597 2598 2599 2600 2601 2602 2603
int
x86_decode_insn(struct x86_emulate_ctxt *ctxt)
{
	struct x86_emulate_ops *ops = ctxt->ops;
	struct decode_cache *c = &ctxt->decode;
	int rc = X86EMUL_CONTINUE;
	int mode = ctxt->mode;
	int def_op_bytes, def_ad_bytes, dual, goffset;
	struct opcode opcode, *g_mod012, *g_mod3;
2604
	struct operand memop = { .type = OP_NONE };
2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685

	/* we cannot decode insn before we complete previous rep insn */
	WARN_ON(ctxt->restart);

	c->eip = ctxt->eip;
	c->fetch.start = c->fetch.end = c->eip;
	ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);

	switch (mode) {
	case X86EMUL_MODE_REAL:
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
		def_op_bytes = def_ad_bytes = 2;
		break;
	case X86EMUL_MODE_PROT32:
		def_op_bytes = def_ad_bytes = 4;
		break;
#ifdef CONFIG_X86_64
	case X86EMUL_MODE_PROT64:
		def_op_bytes = 4;
		def_ad_bytes = 8;
		break;
#endif
	default:
		return -1;
	}

	c->op_bytes = def_op_bytes;
	c->ad_bytes = def_ad_bytes;

	/* Legacy prefixes. */
	for (;;) {
		switch (c->b = insn_fetch(u8, 1, c->eip)) {
		case 0x66:	/* operand-size override */
			/* switch between 2/4 bytes */
			c->op_bytes = def_op_bytes ^ 6;
			break;
		case 0x67:	/* address-size override */
			if (mode == X86EMUL_MODE_PROT64)
				/* switch between 4/8 bytes */
				c->ad_bytes = def_ad_bytes ^ 12;
			else
				/* switch between 2/4 bytes */
				c->ad_bytes = def_ad_bytes ^ 6;
			break;
		case 0x26:	/* ES override */
		case 0x2e:	/* CS override */
		case 0x36:	/* SS override */
		case 0x3e:	/* DS override */
			set_seg_override(c, (c->b >> 3) & 3);
			break;
		case 0x64:	/* FS override */
		case 0x65:	/* GS override */
			set_seg_override(c, c->b & 7);
			break;
		case 0x40 ... 0x4f: /* REX */
			if (mode != X86EMUL_MODE_PROT64)
				goto done_prefixes;
			c->rex_prefix = c->b;
			continue;
		case 0xf0:	/* LOCK */
			c->lock_prefix = 1;
			break;
		case 0xf2:	/* REPNE/REPNZ */
			c->rep_prefix = REPNE_PREFIX;
			break;
		case 0xf3:	/* REP/REPE/REPZ */
			c->rep_prefix = REPE_PREFIX;
			break;
		default:
			goto done_prefixes;
		}

		/* Any legacy prefix after a REX prefix nullifies its effect. */

		c->rex_prefix = 0;
	}

done_prefixes:

	/* REX prefix. */
2686 2687
	if (c->rex_prefix & 8)
		c->op_bytes = 8;	/* REX.W */
2688 2689 2690

	/* Opcode byte(s). */
	opcode = opcode_table[c->b];
2691 2692 2693 2694 2695
	/* Two-byte opcode? */
	if (c->b == 0x0f) {
		c->twobyte = 1;
		c->b = insn_fetch(u8, 1, c->eip);
		opcode = twobyte_table[c->b];
2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731
	}
	c->d = opcode.flags;

	if (c->d & Group) {
		dual = c->d & GroupDual;
		c->modrm = insn_fetch(u8, 1, c->eip);
		--c->eip;

		if (c->d & GroupDual) {
			g_mod012 = opcode.u.gdual->mod012;
			g_mod3 = opcode.u.gdual->mod3;
		} else
			g_mod012 = g_mod3 = opcode.u.group;

		c->d &= ~(Group | GroupDual);

		goffset = (c->modrm >> 3) & 7;

		if ((c->modrm >> 6) == 3)
			opcode = g_mod3[goffset];
		else
			opcode = g_mod012[goffset];
		c->d |= opcode.flags;
	}

	c->execute = opcode.u.execute;

	/* Unrecognised? */
	if (c->d == 0 || (c->d & Undefined)) {
		DPRINTF("Cannot emulate %02x\n", c->b);
		return -1;
	}

	if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
		c->op_bytes = 8;

2732 2733 2734 2735 2736 2737 2738
	if (c->d & Op3264) {
		if (mode == X86EMUL_MODE_PROT64)
			c->op_bytes = 8;
		else
			c->op_bytes = 4;
	}

2739
	/* ModRM and SIB bytes. */
2740
	if (c->d & ModRM) {
2741
		rc = decode_modrm(ctxt, ops, &memop);
2742 2743 2744
		if (!c->has_seg_override)
			set_seg_override(c, c->modrm_seg);
	} else if (c->d & MemAbs)
2745
		rc = decode_abs(ctxt, ops, &memop);
2746 2747 2748 2749 2750 2751
	if (rc != X86EMUL_CONTINUE)
		goto done;

	if (!c->has_seg_override)
		set_seg_override(c, VCPU_SREG_DS);

2752 2753
	if (memop.type == OP_MEM && !(!c->twobyte && c->b == 0x8d))
		memop.addr.mem += seg_override_base(ctxt, ops, c);
2754

2755 2756
	if (memop.type == OP_MEM && c->ad_bytes != 8)
		memop.addr.mem = (u32)memop.addr.mem;
2757

2758 2759
	if (memop.type == OP_MEM && c->rip_relative)
		memop.addr.mem += c->eip;
2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771

	/*
	 * Decode and fetch the source operand: register, memory
	 * or immediate.
	 */
	switch (c->d & SrcMask) {
	case SrcNone:
		break;
	case SrcReg:
		decode_register_operand(&c->src, c, 0);
		break;
	case SrcMem16:
2772
		memop.bytes = 2;
2773 2774
		goto srcmem_common;
	case SrcMem32:
2775
		memop.bytes = 4;
2776 2777
		goto srcmem_common;
	case SrcMem:
2778
		memop.bytes = (c->d & ByteOp) ? 1 :
2779 2780
							   c->op_bytes;
	srcmem_common:
2781
		c->src = memop;
2782
		break;
2783
	case SrcImmU16:
2784 2785
		rc = decode_imm(ctxt, &c->src, 2, false);
		break;
2786
	case SrcImm:
2787 2788
		rc = decode_imm(ctxt, &c->src, imm_size(c), true);
		break;
2789
	case SrcImmU:
2790
		rc = decode_imm(ctxt, &c->src, imm_size(c), false);
2791 2792
		break;
	case SrcImmByte:
2793 2794
		rc = decode_imm(ctxt, &c->src, 1, true);
		break;
2795
	case SrcImmUByte:
2796
		rc = decode_imm(ctxt, &c->src, 1, false);
2797 2798 2799 2800
		break;
	case SrcAcc:
		c->src.type = OP_REG;
		c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
2801
		c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
2802
		fetch_register_operand(&c->src);
2803 2804 2805 2806 2807 2808 2809 2810
		break;
	case SrcOne:
		c->src.bytes = 1;
		c->src.val = 1;
		break;
	case SrcSI:
		c->src.type = OP_MEM;
		c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
2811
		c->src.addr.mem =
2812 2813 2814 2815 2816 2817
			register_address(c,  seg_override_base(ctxt, ops, c),
					 c->regs[VCPU_REGS_RSI]);
		c->src.val = 0;
		break;
	case SrcImmFAddr:
		c->src.type = OP_IMM;
2818
		c->src.addr.mem = c->eip;
2819 2820 2821 2822
		c->src.bytes = c->op_bytes + 2;
		insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
		break;
	case SrcMemFAddr:
2823 2824
		memop.bytes = c->op_bytes + 2;
		goto srcmem_common;
2825 2826 2827
		break;
	}

2828 2829 2830
	if (rc != X86EMUL_CONTINUE)
		goto done;

2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842
	/*
	 * Decode and fetch the second source operand: register, memory
	 * or immediate.
	 */
	switch (c->d & Src2Mask) {
	case Src2None:
		break;
	case Src2CL:
		c->src2.bytes = 1;
		c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
		break;
	case Src2ImmByte:
2843
		rc = decode_imm(ctxt, &c->src2, 1, true);
2844 2845 2846 2847 2848
		break;
	case Src2One:
		c->src2.bytes = 1;
		c->src2.val = 1;
		break;
2849 2850 2851
	case Src2Imm:
		rc = decode_imm(ctxt, &c->src2, imm_size(c), true);
		break;
2852 2853
	}

2854 2855 2856
	if (rc != X86EMUL_CONTINUE)
		goto done;

2857 2858 2859 2860 2861 2862
	/* Decode and fetch the destination operand: register or memory. */
	switch (c->d & DstMask) {
	case DstReg:
		decode_register_operand(&c->dst, c,
			 c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
		break;
2863 2864 2865 2866 2867 2868
	case DstImmUByte:
		c->dst.type = OP_IMM;
		c->dst.addr.mem = c->eip;
		c->dst.bytes = 1;
		c->dst.val = insn_fetch(u8, 1, c->eip);
		break;
2869 2870
	case DstMem:
	case DstMem64:
2871
		c->dst = memop;
2872 2873 2874 2875
		if ((c->d & DstMask) == DstMem64)
			c->dst.bytes = 8;
		else
			c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
2876 2877
		if (c->d & BitOp)
			fetch_bit_operand(c);
2878
		c->dst.orig_val = c->dst.val;
2879 2880 2881 2882
		break;
	case DstAcc:
		c->dst.type = OP_REG;
		c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
2883
		c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
2884
		fetch_register_operand(&c->dst);
2885 2886 2887 2888 2889
		c->dst.orig_val = c->dst.val;
		break;
	case DstDI:
		c->dst.type = OP_MEM;
		c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
2890
		c->dst.addr.mem =
2891 2892 2893 2894
			register_address(c, es_base(ctxt, ops),
					 c->regs[VCPU_REGS_RDI]);
		c->dst.val = 0;
		break;
2895 2896 2897 2898 2899
	case ImplicitOps:
		/* Special instructions do their own operand decoding. */
	default:
		c->dst.type = OP_NONE; /* Disable writeback. */
		return 0;
2900 2901 2902 2903 2904 2905
	}

done:
	return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
}

2906
int
2907
x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
2908
{
2909
	struct x86_emulate_ops *ops = ctxt->ops;
2910 2911
	u64 msr_data;
	struct decode_cache *c = &ctxt->decode;
2912
	int rc = X86EMUL_CONTINUE;
2913
	int saved_dst_type = c->dst.type;
2914
	int irq; /* Used for int 3, int, and into */
2915

2916
	ctxt->decode.mem_read.pos = 0;
2917

2918
	if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
2919
		emulate_ud(ctxt);
2920 2921 2922
		goto done;
	}

2923
	/* LOCK prefix is allowed only with some instructions */
2924
	if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
2925
		emulate_ud(ctxt);
2926 2927 2928
		goto done;
	}

2929
	/* Privileged instruction can be executed only in CPL=0 */
2930
	if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
2931
		emulate_gp(ctxt, 0);
2932 2933 2934
		goto done;
	}

2935
	if (c->rep_prefix && (c->d & String)) {
2936
		ctxt->restart = true;
2937
		/* All REP prefixes have the same first termination condition */
2938
		if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
2939
			ctxt->restart = false;
2940
			ctxt->eip = c->eip;
2941 2942 2943 2944
			goto done;
		}
	}

2945
	if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
2946
		rc = read_emulated(ctxt, ops, c->src.addr.mem,
2947
					c->src.valptr, c->src.bytes);
2948
		if (rc != X86EMUL_CONTINUE)
2949
			goto done;
2950
		c->src.orig_val64 = c->src.val64;
2951 2952
	}

2953
	if (c->src2.type == OP_MEM) {
2954
		rc = read_emulated(ctxt, ops, c->src2.addr.mem,
2955
					&c->src2.val, c->src2.bytes);
2956 2957 2958 2959
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

2960 2961 2962 2963
	if ((c->d & DstMask) == ImplicitOps)
		goto special_insn;


2964 2965
	if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
		/* optimisation - avoid slow emulated read if Mov */
2966
		rc = read_emulated(ctxt, ops, c->dst.addr.mem,
2967
				   &c->dst.val, c->dst.bytes);
2968 2969
		if (rc != X86EMUL_CONTINUE)
			goto done;
2970
	}
2971
	c->dst.orig_val = c->dst.val;
2972

2973 2974
special_insn:

2975 2976 2977 2978 2979 2980 2981
	if (c->execute) {
		rc = c->execute(ctxt);
		if (rc != X86EMUL_CONTINUE)
			goto done;
		goto writeback;
	}

2982
	if (c->twobyte)
A
Avi Kivity 已提交
2983 2984
		goto twobyte_insn;

2985
	switch (c->b) {
A
Avi Kivity 已提交
2986 2987
	case 0x00 ... 0x05:
	      add:		/* add */
2988
		emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
2989
		break;
2990
	case 0x06:		/* push es */
2991
		emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
2992 2993 2994
		break;
	case 0x07:		/* pop es */
		rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
2995
		if (rc != X86EMUL_CONTINUE)
2996 2997
			goto done;
		break;
A
Avi Kivity 已提交
2998 2999
	case 0x08 ... 0x0d:
	      or:		/* or */
3000
		emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3001
		break;
3002
	case 0x0e:		/* push cs */
3003
		emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
3004
		break;
A
Avi Kivity 已提交
3005 3006
	case 0x10 ... 0x15:
	      adc:		/* adc */
3007
		emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3008
		break;
3009
	case 0x16:		/* push ss */
3010
		emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
3011 3012 3013
		break;
	case 0x17:		/* pop ss */
		rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
3014
		if (rc != X86EMUL_CONTINUE)
3015 3016
			goto done;
		break;
A
Avi Kivity 已提交
3017 3018
	case 0x18 ... 0x1d:
	      sbb:		/* sbb */
3019
		emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3020
		break;
3021
	case 0x1e:		/* push ds */
3022
		emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
3023 3024 3025
		break;
	case 0x1f:		/* pop ds */
		rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
3026
		if (rc != X86EMUL_CONTINUE)
3027 3028
			goto done;
		break;
3029
	case 0x20 ... 0x25:
A
Avi Kivity 已提交
3030
	      and:		/* and */
3031
		emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3032 3033 3034
		break;
	case 0x28 ... 0x2d:
	      sub:		/* sub */
3035
		emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3036 3037 3038
		break;
	case 0x30 ... 0x35:
	      xor:		/* xor */
3039
		emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3040 3041 3042
		break;
	case 0x38 ... 0x3d:
	      cmp:		/* cmp */
3043
		emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3044
		break;
3045 3046 3047 3048 3049 3050 3051 3052
	case 0x40 ... 0x47: /* inc r16/r32 */
		emulate_1op("inc", c->dst, ctxt->eflags);
		break;
	case 0x48 ... 0x4f: /* dec r16/r32 */
		emulate_1op("dec", c->dst, ctxt->eflags);
		break;
	case 0x58 ... 0x5f: /* pop reg */
	pop_instruction:
3053
		rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
3054
		if (rc != X86EMUL_CONTINUE)
3055 3056
			goto done;
		break;
3057
	case 0x60:	/* pusha */
3058 3059 3060
		rc = emulate_pusha(ctxt, ops);
		if (rc != X86EMUL_CONTINUE)
			goto done;
3061 3062 3063
		break;
	case 0x61:	/* popa */
		rc = emulate_popa(ctxt, ops);
3064
		if (rc != X86EMUL_CONTINUE)
3065 3066
			goto done;
		break;
A
Avi Kivity 已提交
3067
	case 0x63:		/* movsxd */
3068
		if (ctxt->mode != X86EMUL_MODE_PROT64)
A
Avi Kivity 已提交
3069
			goto cannot_emulate;
3070
		c->dst.val = (s32) c->src.val;
A
Avi Kivity 已提交
3071
		break;
3072 3073
	case 0x6c:		/* insb */
	case 0x6d:		/* insw/insd */
3074 3075
		c->src.val = c->regs[VCPU_REGS_RDX];
		goto do_io_in;
3076 3077
	case 0x6e:		/* outsb */
	case 0x6f:		/* outsw/outsd */
3078 3079
		c->dst.val = c->regs[VCPU_REGS_RDX];
		goto do_io_out;
3080
		break;
3081
	case 0x70 ... 0x7f: /* jcc (short) */
3082
		if (test_cc(c->b, ctxt->eflags))
3083
			jmp_rel(c, c->src.val);
3084
		break;
A
Avi Kivity 已提交
3085
	case 0x80 ... 0x83:	/* Grp1 */
3086
		switch (c->modrm_reg) {
A
Avi Kivity 已提交
3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105
		case 0:
			goto add;
		case 1:
			goto or;
		case 2:
			goto adc;
		case 3:
			goto sbb;
		case 4:
			goto and;
		case 5:
			goto sub;
		case 6:
			goto xor;
		case 7:
			goto cmp;
		}
		break;
	case 0x84 ... 0x85:
3106
	test:
3107
		emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3108 3109
		break;
	case 0x86 ... 0x87:	/* xchg */
3110
	xchg:
A
Avi Kivity 已提交
3111
		/* Write back the register source. */
3112 3113
		c->src.val = c->dst.val;
		write_register_operand(&c->src);
A
Avi Kivity 已提交
3114 3115 3116 3117
		/*
		 * Write back the memory destination with implicit LOCK
		 * prefix.
		 */
3118
		c->dst.val = c->src.orig_val;
3119
		c->lock_prefix = 1;
A
Avi Kivity 已提交
3120 3121
		break;
	case 0x88 ... 0x8b:	/* mov */
3122
		goto mov;
3123 3124
	case 0x8c:  /* mov r/m, sreg */
		if (c->modrm_reg > VCPU_SREG_GS) {
3125
			emulate_ud(ctxt);
3126
			goto done;
3127
		}
3128
		c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
3129
		break;
N
Nitin A Kamble 已提交
3130
	case 0x8d: /* lea r16/r32, m */
3131
		c->dst.val = c->src.addr.mem;
N
Nitin A Kamble 已提交
3132
		break;
3133 3134 3135 3136
	case 0x8e: { /* mov seg, r/m16 */
		uint16_t sel;

		sel = c->src.val;
3137

3138 3139
		if (c->modrm_reg == VCPU_SREG_CS ||
		    c->modrm_reg > VCPU_SREG_GS) {
3140
			emulate_ud(ctxt);
3141 3142 3143
			goto done;
		}

3144
		if (c->modrm_reg == VCPU_SREG_SS)
3145
			ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
3146

3147
		rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
3148 3149 3150 3151

		c->dst.type = OP_NONE;  /* Disable writeback. */
		break;
	}
A
Avi Kivity 已提交
3152
	case 0x8f:		/* pop (sole member of Grp1a) */
3153
		rc = emulate_grp1a(ctxt, ops);
3154
		if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
3155 3156
			goto done;
		break;
3157 3158
	case 0x90 ... 0x97: /* nop / xchg reg, rax */
		if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
3159
			break;
3160
		goto xchg;
3161 3162 3163 3164 3165 3166 3167
	case 0x98: /* cbw/cwde/cdqe */
		switch (c->op_bytes) {
		case 2: c->dst.val = (s8)c->dst.val; break;
		case 4: c->dst.val = (s16)c->dst.val; break;
		case 8: c->dst.val = (s32)c->dst.val; break;
		}
		break;
N
Nitin A Kamble 已提交
3168
	case 0x9c: /* pushf */
3169
		c->src.val =  (unsigned long) ctxt->eflags;
3170
		emulate_push(ctxt, ops);
3171
		break;
N
Nitin A Kamble 已提交
3172
	case 0x9d: /* popf */
A
Avi Kivity 已提交
3173
		c->dst.type = OP_REG;
3174
		c->dst.addr.reg = &ctxt->eflags;
A
Avi Kivity 已提交
3175
		c->dst.bytes = c->op_bytes;
3176 3177 3178 3179
		rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
		if (rc != X86EMUL_CONTINUE)
			goto done;
		break;
3180
	case 0xa0 ... 0xa3:	/* mov */
A
Avi Kivity 已提交
3181
	case 0xa4 ... 0xa5:	/* movs */
3182
		goto mov;
A
Avi Kivity 已提交
3183
	case 0xa6 ... 0xa7:	/* cmps */
3184
		c->dst.type = OP_NONE; /* Disable writeback. */
3185
		DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.addr.mem, c->dst.addr.mem);
3186
		goto cmp;
3187 3188
	case 0xa8 ... 0xa9:	/* test ax, imm */
		goto test;
A
Avi Kivity 已提交
3189 3190
	case 0xaa ... 0xab:	/* stos */
	case 0xac ... 0xad:	/* lods */
3191
		goto mov;
A
Avi Kivity 已提交
3192
	case 0xae ... 0xaf:	/* scas */
3193
		goto cmp;
3194
	case 0xb0 ... 0xbf: /* mov r, imm */
3195
		goto mov;
3196 3197 3198
	case 0xc0 ... 0xc1:
		emulate_grp2(ctxt);
		break;
3199
	case 0xc3: /* ret */
A
Avi Kivity 已提交
3200
		c->dst.type = OP_REG;
3201
		c->dst.addr.reg = &c->eip;
A
Avi Kivity 已提交
3202
		c->dst.bytes = c->op_bytes;
3203
		goto pop_instruction;
3204 3205 3206 3207
	case 0xc6 ... 0xc7:	/* mov (sole member of Grp11) */
	mov:
		c->dst.val = c->src.val;
		break;
3208 3209
	case 0xcb:		/* ret far */
		rc = emulate_ret_far(ctxt, ops);
3210 3211 3212
		if (rc != X86EMUL_CONTINUE)
			goto done;
		break;
3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228
	case 0xcc:		/* int3 */
		irq = 3;
		goto do_interrupt;
	case 0xcd:		/* int n */
		irq = c->src.val;
	do_interrupt:
		rc = emulate_int(ctxt, ops, irq);
		if (rc != X86EMUL_CONTINUE)
			goto done;
		break;
	case 0xce:		/* into */
		if (ctxt->eflags & EFLG_OF) {
			irq = 4;
			goto do_interrupt;
		}
		break;
3229 3230 3231
	case 0xcf:		/* iret */
		rc = emulate_iret(ctxt, ops);

3232
		if (rc != X86EMUL_CONTINUE)
3233 3234
			goto done;
		break;
3235 3236 3237 3238 3239 3240 3241
	case 0xd0 ... 0xd1:	/* Grp2 */
		emulate_grp2(ctxt);
		break;
	case 0xd2 ... 0xd3:	/* Grp2 */
		c->src.val = c->regs[VCPU_REGS_RCX];
		emulate_grp2(ctxt);
		break;
3242 3243 3244 3245 3246 3247
	case 0xe0 ... 0xe2:	/* loop/loopz/loopnz */
		register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
		if (address_mask(c, c->regs[VCPU_REGS_RCX]) != 0 &&
		    (c->b == 0xe2 || test_cc(c->b ^ 0x5, ctxt->eflags)))
			jmp_rel(c, c->src.val);
		break;
3248 3249
	case 0xe4: 	/* inb */
	case 0xe5: 	/* in */
3250
		goto do_io_in;
3251 3252
	case 0xe6: /* outb */
	case 0xe7: /* out */
3253
		goto do_io_out;
3254
	case 0xe8: /* call (near) */ {
3255
		long int rel = c->src.val;
3256
		c->src.val = (unsigned long) c->eip;
3257
		jmp_rel(c, rel);
3258
		emulate_push(ctxt, ops);
3259
		break;
3260 3261
	}
	case 0xe9: /* jmp rel */
3262
		goto jmp;
3263 3264
	case 0xea: { /* jmp far */
		unsigned short sel;
3265
	jump_far:
3266 3267 3268
		memcpy(&sel, c->src.valptr + c->op_bytes, 2);

		if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
3269
			goto done;
3270

3271 3272
		c->eip = 0;
		memcpy(&c->eip, c->src.valptr, c->op_bytes);
3273
		break;
3274
	}
3275 3276
	case 0xeb:
	      jmp:		/* jmp rel short */
3277
		jmp_rel(c, c->src.val);
3278
		c->dst.type = OP_NONE; /* Disable writeback. */
3279
		break;
3280 3281
	case 0xec: /* in al,dx */
	case 0xed: /* in (e/r)ax,dx */
3282 3283 3284 3285
		c->src.val = c->regs[VCPU_REGS_RDX];
	do_io_in:
		c->dst.bytes = min(c->dst.bytes, 4u);
		if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
3286
			emulate_gp(ctxt, 0);
3287 3288
			goto done;
		}
3289 3290
		if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
				     &c->dst.val))
3291 3292
			goto done; /* IO is needed */
		break;
3293 3294
	case 0xee: /* out dx,al */
	case 0xef: /* out dx,(e/r)ax */
3295
		c->dst.val = c->regs[VCPU_REGS_RDX];
3296
	do_io_out:
3297 3298 3299
		c->src.bytes = min(c->src.bytes, 4u);
		if (!emulator_io_permited(ctxt, ops, c->dst.val,
					  c->src.bytes)) {
3300
			emulate_gp(ctxt, 0);
3301 3302
			goto done;
		}
3303 3304
		ops->pio_out_emulated(c->src.bytes, c->dst.val,
				      &c->src.val, 1, ctxt->vcpu);
3305
		c->dst.type = OP_NONE;	/* Disable writeback. */
3306
		break;
3307
	case 0xf4:              /* hlt */
3308
		ctxt->vcpu->arch.halt_request = 1;
3309
		break;
3310 3311 3312 3313
	case 0xf5:	/* cmc */
		/* complement carry flag from eflags reg */
		ctxt->eflags ^= EFLG_CF;
		break;
3314
	case 0xf6 ... 0xf7:	/* Grp3 */
3315
		if (emulate_grp3(ctxt, ops) != X86EMUL_CONTINUE)
3316
			goto cannot_emulate;
3317
		break;
3318 3319 3320
	case 0xf8: /* clc */
		ctxt->eflags &= ~EFLG_CF;
		break;
3321 3322 3323
	case 0xf9: /* stc */
		ctxt->eflags |= EFLG_CF;
		break;
3324
	case 0xfa: /* cli */
3325
		if (emulator_bad_iopl(ctxt, ops)) {
3326
			emulate_gp(ctxt, 0);
3327
			goto done;
3328
		} else
3329
			ctxt->eflags &= ~X86_EFLAGS_IF;
3330 3331
		break;
	case 0xfb: /* sti */
3332
		if (emulator_bad_iopl(ctxt, ops)) {
3333
			emulate_gp(ctxt, 0);
3334 3335
			goto done;
		} else {
3336
			ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
3337 3338
			ctxt->eflags |= X86_EFLAGS_IF;
		}
3339
		break;
3340 3341 3342 3343 3344 3345
	case 0xfc: /* cld */
		ctxt->eflags &= ~EFLG_DF;
		break;
	case 0xfd: /* std */
		ctxt->eflags |= EFLG_DF;
		break;
3346 3347
	case 0xfe: /* Grp4 */
	grp45:
3348
		rc = emulate_grp45(ctxt, ops);
3349
		if (rc != X86EMUL_CONTINUE)
3350 3351
			goto done;
		break;
3352 3353 3354 3355
	case 0xff: /* Grp5 */
		if (c->modrm_reg == 5)
			goto jump_far;
		goto grp45;
3356 3357
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
3358
	}
3359 3360 3361

writeback:
	rc = writeback(ctxt, ops);
3362
	if (rc != X86EMUL_CONTINUE)
3363 3364
		goto done;

3365 3366 3367 3368 3369 3370
	/*
	 * restore dst type in case the decoding will be reused
	 * (happens for string instruction )
	 */
	c->dst.type = saved_dst_type;

3371
	if ((c->d & SrcMask) == SrcSI)
3372 3373
		string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
				VCPU_REGS_RSI, &c->src);
3374 3375

	if ((c->d & DstMask) == DstDI)
3376 3377
		string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
				&c->dst);
3378

3379
	if (c->rep_prefix && (c->d & String)) {
3380
		struct read_cache *rc = &ctxt->decode.io_read;
3381
		register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395
		/* The second termination condition only applies for REPE
		 * and REPNE. Test if the repeat string operation prefix is
		 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
		 * corresponding termination condition according to:
		 * 	- if REPE/REPZ and ZF = 0 then done
		 * 	- if REPNE/REPNZ and ZF = 1 then done
		 */
		if (((c->b == 0xa6) || (c->b == 0xa7) ||
		     (c->b == 0xae) || (c->b == 0xaf))
		    && (((c->rep_prefix == REPE_PREFIX) &&
			 ((ctxt->eflags & EFLG_ZF) == 0))
			|| ((c->rep_prefix == REPNE_PREFIX) &&
			    ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
			ctxt->restart = false;
3396 3397 3398 3399
		/*
		 * Re-enter guest when pio read ahead buffer is empty or,
		 * if it is not used, after each 1024 iteration.
		 */
3400 3401
		else if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
			 (rc->end != 0 && rc->end == rc->pos)) {
3402
			ctxt->restart = false;
3403 3404
			c->eip = ctxt->eip;
		}
3405
	}
3406 3407 3408 3409 3410
	/*
	 * reset read cache here in case string instruction is restared
	 * without decoding
	 */
	ctxt->decode.mem_read.end = 0;
3411 3412
	if (!ctxt->restart)
		ctxt->eip = c->eip;
3413 3414

done:
3415
	return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
A
Avi Kivity 已提交
3416 3417

twobyte_insn:
3418
	switch (c->b) {
A
Avi Kivity 已提交
3419
	case 0x01: /* lgdt, lidt, lmsw */
3420
		switch (c->modrm_reg) {
A
Avi Kivity 已提交
3421 3422 3423
			u16 size;
			unsigned long address;

3424
		case 0: /* vmcall */
3425
			if (c->modrm_mod != 3 || c->modrm_rm != 1)
3426 3427
				goto cannot_emulate;

3428
			rc = kvm_fix_hypercall(ctxt->vcpu);
3429
			if (rc != X86EMUL_CONTINUE)
3430 3431
				goto done;

3432
			/* Let the processor re-execute the fixed hypercall */
3433
			c->eip = ctxt->eip;
3434 3435
			/* Disable writeback. */
			c->dst.type = OP_NONE;
3436
			break;
A
Avi Kivity 已提交
3437
		case 2: /* lgdt */
3438
			rc = read_descriptor(ctxt, ops, c->src.addr.mem,
3439
					     &size, &address, c->op_bytes);
3440
			if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
3441 3442
				goto done;
			realmode_lgdt(ctxt->vcpu, size, address);
3443 3444
			/* Disable writeback. */
			c->dst.type = OP_NONE;
A
Avi Kivity 已提交
3445
			break;
3446
		case 3: /* lidt/vmmcall */
3447 3448 3449 3450
			if (c->modrm_mod == 3) {
				switch (c->modrm_rm) {
				case 1:
					rc = kvm_fix_hypercall(ctxt->vcpu);
3451
					if (rc != X86EMUL_CONTINUE)
3452 3453 3454 3455 3456
						goto done;
					break;
				default:
					goto cannot_emulate;
				}
3457
			} else {
3458
				rc = read_descriptor(ctxt, ops, c->src.addr.mem,
3459
						     &size, &address,
3460
						     c->op_bytes);
3461
				if (rc != X86EMUL_CONTINUE)
3462 3463 3464
					goto done;
				realmode_lidt(ctxt->vcpu, size, address);
			}
3465 3466
			/* Disable writeback. */
			c->dst.type = OP_NONE;
A
Avi Kivity 已提交
3467 3468
			break;
		case 4: /* smsw */
3469
			c->dst.bytes = 2;
3470
			c->dst.val = ops->get_cr(0, ctxt->vcpu);
A
Avi Kivity 已提交
3471 3472
			break;
		case 6: /* lmsw */
3473
			ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
3474
				    (c->src.val & 0x0f), ctxt->vcpu);
3475
			c->dst.type = OP_NONE;
A
Avi Kivity 已提交
3476
			break;
3477
		case 5: /* not defined */
3478
			emulate_ud(ctxt);
3479
			goto done;
A
Avi Kivity 已提交
3480
		case 7: /* invlpg*/
3481
			emulate_invlpg(ctxt->vcpu, c->src.addr.mem);
3482 3483
			/* Disable writeback. */
			c->dst.type = OP_NONE;
A
Avi Kivity 已提交
3484 3485 3486 3487 3488
			break;
		default:
			goto cannot_emulate;
		}
		break;
3489
	case 0x05: 		/* syscall */
3490
		rc = emulate_syscall(ctxt, ops);
3491 3492
		if (rc != X86EMUL_CONTINUE)
			goto done;
3493 3494
		else
			goto writeback;
3495
		break;
3496 3497 3498 3499
	case 0x06:
		emulate_clts(ctxt->vcpu);
		break;
	case 0x09:		/* wbinvd */
3500 3501 3502
		kvm_emulate_wbinvd(ctxt->vcpu);
		break;
	case 0x08:		/* invd */
3503 3504 3505 3506
	case 0x0d:		/* GrpP (prefetch) */
	case 0x18:		/* Grp16 (prefetch/nop) */
		break;
	case 0x20: /* mov cr, reg */
3507 3508 3509 3510
		switch (c->modrm_reg) {
		case 1:
		case 5 ... 7:
		case 9 ... 15:
3511
			emulate_ud(ctxt);
3512 3513
			goto done;
		}
3514
		c->dst.val = ops->get_cr(c->modrm_reg, ctxt->vcpu);
3515
		break;
A
Avi Kivity 已提交
3516
	case 0x21: /* mov from dr to reg */
3517 3518
		if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
		    (c->modrm_reg == 4 || c->modrm_reg == 5)) {
3519
			emulate_ud(ctxt);
3520 3521
			goto done;
		}
3522
		ops->get_dr(c->modrm_reg, &c->dst.val, ctxt->vcpu);
A
Avi Kivity 已提交
3523
		break;
3524
	case 0x22: /* mov reg, cr */
3525
		if (ops->set_cr(c->modrm_reg, c->src.val, ctxt->vcpu)) {
3526
			emulate_gp(ctxt, 0);
3527 3528
			goto done;
		}
3529 3530
		c->dst.type = OP_NONE;
		break;
A
Avi Kivity 已提交
3531
	case 0x23: /* mov from reg to dr */
3532 3533
		if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
		    (c->modrm_reg == 4 || c->modrm_reg == 5)) {
3534
			emulate_ud(ctxt);
3535 3536
			goto done;
		}
3537

3538
		if (ops->set_dr(c->modrm_reg, c->src.val &
3539 3540 3541
				((ctxt->mode == X86EMUL_MODE_PROT64) ?
				 ~0ULL : ~0U), ctxt->vcpu) < 0) {
			/* #UD condition is already handled by the code above */
3542
			emulate_gp(ctxt, 0);
3543 3544 3545
			goto done;
		}

3546
		c->dst.type = OP_NONE;	/* no writeback */
A
Avi Kivity 已提交
3547
		break;
3548 3549 3550 3551
	case 0x30:
		/* wrmsr */
		msr_data = (u32)c->regs[VCPU_REGS_RAX]
			| ((u64)c->regs[VCPU_REGS_RDX] << 32);
3552
		if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
3553
			emulate_gp(ctxt, 0);
3554
			goto done;
3555 3556 3557 3558 3559
		}
		rc = X86EMUL_CONTINUE;
		break;
	case 0x32:
		/* rdmsr */
3560
		if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
3561
			emulate_gp(ctxt, 0);
3562
			goto done;
3563 3564 3565 3566 3567 3568
		} else {
			c->regs[VCPU_REGS_RAX] = (u32)msr_data;
			c->regs[VCPU_REGS_RDX] = msr_data >> 32;
		}
		rc = X86EMUL_CONTINUE;
		break;
3569
	case 0x34:		/* sysenter */
3570
		rc = emulate_sysenter(ctxt, ops);
3571 3572
		if (rc != X86EMUL_CONTINUE)
			goto done;
3573 3574
		else
			goto writeback;
3575 3576
		break;
	case 0x35:		/* sysexit */
3577
		rc = emulate_sysexit(ctxt, ops);
3578 3579
		if (rc != X86EMUL_CONTINUE)
			goto done;
3580 3581
		else
			goto writeback;
3582
		break;
A
Avi Kivity 已提交
3583
	case 0x40 ... 0x4f:	/* cmov */
3584
		c->dst.val = c->dst.orig_val = c->src.val;
3585 3586
		if (!test_cc(c->b, ctxt->eflags))
			c->dst.type = OP_NONE; /* no writeback */
A
Avi Kivity 已提交
3587
		break;
3588
	case 0x80 ... 0x8f: /* jnz rel, etc*/
3589
		if (test_cc(c->b, ctxt->eflags))
3590
			jmp_rel(c, c->src.val);
3591
		break;
3592 3593 3594
	case 0x90 ... 0x9f:     /* setcc r/m8 */
		c->dst.val = test_cc(c->b, ctxt->eflags);
		break;
3595
	case 0xa0:	  /* push fs */
3596
		emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
3597 3598 3599
		break;
	case 0xa1:	 /* pop fs */
		rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
3600
		if (rc != X86EMUL_CONTINUE)
3601 3602
			goto done;
		break;
3603 3604
	case 0xa3:
	      bt:		/* bt */
Q
Qing He 已提交
3605
		c->dst.type = OP_NONE;
3606 3607
		/* only subword offset */
		c->src.val &= (c->dst.bytes << 3) - 1;
3608
		emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
3609
		break;
3610 3611 3612 3613
	case 0xa4: /* shld imm8, r, r/m */
	case 0xa5: /* shld cl, r, r/m */
		emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
		break;
3614
	case 0xa8:	/* push gs */
3615
		emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
3616 3617 3618
		break;
	case 0xa9:	/* pop gs */
		rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
3619
		if (rc != X86EMUL_CONTINUE)
3620 3621
			goto done;
		break;
3622 3623
	case 0xab:
	      bts:		/* bts */
3624
		emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
3625
		break;
3626 3627 3628 3629
	case 0xac: /* shrd imm8, r, r/m */
	case 0xad: /* shrd cl, r, r/m */
		emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
		break;
3630 3631
	case 0xae:              /* clflush */
		break;
A
Avi Kivity 已提交
3632 3633 3634 3635 3636
	case 0xb0 ... 0xb1:	/* cmpxchg */
		/*
		 * Save real source value, then compare EAX against
		 * destination.
		 */
3637 3638
		c->src.orig_val = c->src.val;
		c->src.val = c->regs[VCPU_REGS_RAX];
3639 3640
		emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
		if (ctxt->eflags & EFLG_ZF) {
A
Avi Kivity 已提交
3641
			/* Success: write back to memory. */
3642
			c->dst.val = c->src.orig_val;
A
Avi Kivity 已提交
3643 3644
		} else {
			/* Failure: write the value we saw to EAX. */
3645
			c->dst.type = OP_REG;
3646
			c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
A
Avi Kivity 已提交
3647 3648 3649 3650
		}
		break;
	case 0xb3:
	      btr:		/* btr */
3651
		emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3652 3653
		break;
	case 0xb6 ... 0xb7:	/* movzx */
3654 3655 3656
		c->dst.bytes = c->op_bytes;
		c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
						       : (u16) c->src.val;
A
Avi Kivity 已提交
3657 3658
		break;
	case 0xba:		/* Grp8 */
3659
		switch (c->modrm_reg & 3) {
A
Avi Kivity 已提交
3660 3661 3662 3663 3664 3665 3666 3667 3668 3669
		case 0:
			goto bt;
		case 1:
			goto bts;
		case 2:
			goto btr;
		case 3:
			goto btc;
		}
		break;
3670 3671
	case 0xbb:
	      btc:		/* btc */
3672
		emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
3673
		break;
3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697
	case 0xbc: {		/* bsf */
		u8 zf;
		__asm__ ("bsf %2, %0; setz %1"
			 : "=r"(c->dst.val), "=q"(zf)
			 : "r"(c->src.val));
		ctxt->eflags &= ~X86_EFLAGS_ZF;
		if (zf) {
			ctxt->eflags |= X86_EFLAGS_ZF;
			c->dst.type = OP_NONE;	/* Disable writeback. */
		}
		break;
	}
	case 0xbd: {		/* bsr */
		u8 zf;
		__asm__ ("bsr %2, %0; setz %1"
			 : "=r"(c->dst.val), "=q"(zf)
			 : "r"(c->src.val));
		ctxt->eflags &= ~X86_EFLAGS_ZF;
		if (zf) {
			ctxt->eflags |= X86_EFLAGS_ZF;
			c->dst.type = OP_NONE;	/* Disable writeback. */
		}
		break;
	}
A
Avi Kivity 已提交
3698
	case 0xbe ... 0xbf:	/* movsx */
3699 3700 3701
		c->dst.bytes = c->op_bytes;
		c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
							(s16) c->src.val;
A
Avi Kivity 已提交
3702
		break;
3703 3704 3705 3706 3707 3708
	case 0xc0 ... 0xc1:	/* xadd */
		emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
		/* Write back the register source. */
		c->src.val = c->dst.orig_val;
		write_register_operand(&c->src);
		break;
3709
	case 0xc3:		/* movnti */
3710 3711 3712
		c->dst.bytes = c->op_bytes;
		c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
							(u64) c->src.val;
3713
		break;
A
Avi Kivity 已提交
3714
	case 0xc7:		/* Grp9 (cmpxchg8b) */
3715
		rc = emulate_grp9(ctxt, ops);
3716
		if (rc != X86EMUL_CONTINUE)
3717 3718
			goto done;
		break;
3719 3720
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
3721 3722 3723 3724
	}
	goto writeback;

cannot_emulate:
3725
	DPRINTF("Cannot emulate %02x\n", c->b);
A
Avi Kivity 已提交
3726 3727
	return -1;
}