emulate.c 126.8 KB
Newer Older
A
Avi Kivity 已提交
1
/******************************************************************************
2
 * emulate.c
A
Avi Kivity 已提交
3 4 5 6 7 8
 *
 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
 *
 * Copyright (c) 2005 Keir Fraser
 *
 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
9
 * privileged instructions:
A
Avi Kivity 已提交
10 11
 *
 * Copyright (C) 2006 Qumranet
N
Nicolas Kaiser 已提交
12
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
13 14 15 16 17 18 19 20 21 22
 *
 *   Avi Kivity <avi@qumranet.com>
 *   Yaniv Kamay <yaniv@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
 */

23
#include <linux/kvm_host.h>
24
#include "kvm_cache_regs.h"
A
Avi Kivity 已提交
25
#include <linux/module.h>
26
#include <asm/kvm_emulate.h>
27
#include <linux/stringify.h>
A
Avi Kivity 已提交
28

29
#include "x86.h"
30
#include "tss.h"
31

32 33 34
/*
 * Operand types
 */
35 36 37 38 39 40 41 42 43
#define OpNone             0ull
#define OpImplicit         1ull  /* No generic decode */
#define OpReg              2ull  /* Register */
#define OpMem              3ull  /* Memory */
#define OpAcc              4ull  /* Accumulator: AL/AX/EAX/RAX */
#define OpDI               5ull  /* ES:DI/EDI/RDI */
#define OpMem64            6ull  /* Memory, 64-bit */
#define OpImmUByte         7ull  /* Zero-extended 8-bit immediate */
#define OpDX               8ull  /* DX register */
44 45 46
#define OpCL               9ull  /* CL register (for shifts) */
#define OpImmByte         10ull  /* 8-bit sign extended immediate */
#define OpOne             11ull  /* Implied 1 */
47
#define OpImm             12ull  /* Sign extended up to 32-bit immediate */
48 49 50 51 52 53 54
#define OpMem16           13ull  /* Memory operand (16-bit). */
#define OpMem32           14ull  /* Memory operand (32-bit). */
#define OpImmU            15ull  /* Immediate operand, zero extended */
#define OpSI              16ull  /* SI/ESI/RSI */
#define OpImmFAddr        17ull  /* Immediate far address */
#define OpMemFAddr        18ull  /* Far address in memory */
#define OpImmU16          19ull  /* Immediate operand, 16 bits, zero extended */
55 56 57 58 59 60
#define OpES              20ull  /* ES */
#define OpCS              21ull  /* CS */
#define OpSS              22ull  /* SS */
#define OpDS              23ull  /* DS */
#define OpFS              24ull  /* FS */
#define OpGS              25ull  /* GS */
61
#define OpMem8            26ull  /* 8-bit zero extended memory operand */
62
#define OpImm64           27ull  /* Sign extended 16/32/64-bit immediate */
P
Paolo Bonzini 已提交
63
#define OpXLat            28ull  /* memory at BX/EBX/RBX + zero-extended AL */
64 65
#define OpAccLo           29ull  /* Low part of extended acc (AX/AX/EAX/RAX) */
#define OpAccHi           30ull  /* High part of extended acc (-/DX/EDX/RDX) */
66 67

#define OpBits             5  /* Width of operand field */
68
#define OpMask             ((1ull << OpBits) - 1)
69

A
Avi Kivity 已提交
70 71 72 73 74 75 76 77 78 79
/*
 * Opcode effective-address decode tables.
 * Note that we only emulate instructions that have at least one memory
 * operand (excluding implicit stack references). We assume that stack
 * references and instruction fetches will never occur in special memory
 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
 * not be handled.
 */

/* Operand sizes: 8-bit operands or specified/overridden size. */
80
#define ByteOp      (1<<0)	/* 8-bit operands. */
A
Avi Kivity 已提交
81
/* Destination operand type. */
82 83 84 85 86 87 88 89 90
#define DstShift    1
#define ImplicitOps (OpImplicit << DstShift)
#define DstReg      (OpReg << DstShift)
#define DstMem      (OpMem << DstShift)
#define DstAcc      (OpAcc << DstShift)
#define DstDI       (OpDI << DstShift)
#define DstMem64    (OpMem64 << DstShift)
#define DstImmUByte (OpImmUByte << DstShift)
#define DstDX       (OpDX << DstShift)
91
#define DstAccLo    (OpAccLo << DstShift)
92
#define DstMask     (OpMask << DstShift)
A
Avi Kivity 已提交
93
/* Source operand type. */
94 95 96 97 98 99 100 101 102 103 104 105
#define SrcShift    6
#define SrcNone     (OpNone << SrcShift)
#define SrcReg      (OpReg << SrcShift)
#define SrcMem      (OpMem << SrcShift)
#define SrcMem16    (OpMem16 << SrcShift)
#define SrcMem32    (OpMem32 << SrcShift)
#define SrcImm      (OpImm << SrcShift)
#define SrcImmByte  (OpImmByte << SrcShift)
#define SrcOne      (OpOne << SrcShift)
#define SrcImmUByte (OpImmUByte << SrcShift)
#define SrcImmU     (OpImmU << SrcShift)
#define SrcSI       (OpSI << SrcShift)
P
Paolo Bonzini 已提交
106
#define SrcXLat     (OpXLat << SrcShift)
107 108 109 110
#define SrcImmFAddr (OpImmFAddr << SrcShift)
#define SrcMemFAddr (OpMemFAddr << SrcShift)
#define SrcAcc      (OpAcc << SrcShift)
#define SrcImmU16   (OpImmU16 << SrcShift)
111
#define SrcImm64    (OpImm64 << SrcShift)
112
#define SrcDX       (OpDX << SrcShift)
113
#define SrcMem8     (OpMem8 << SrcShift)
114
#define SrcAccHi    (OpAccHi << SrcShift)
115
#define SrcMask     (OpMask << SrcShift)
116 117 118 119 120 121 122 123 124
#define BitOp       (1<<11)
#define MemAbs      (1<<12)      /* Memory operand is absolute displacement */
#define String      (1<<13)     /* String instruction (rep capable) */
#define Stack       (1<<14)     /* Stack instruction (push/pop) */
#define GroupMask   (7<<15)     /* Opcode uses one of the group mechanisms */
#define Group       (1<<15)     /* Bits 3:5 of modrm byte extend opcode */
#define GroupDual   (2<<15)     /* Alternate decoding of mod == 3 */
#define Prefix      (3<<15)     /* Instruction varies with 66/f2/f3 prefix */
#define RMExt       (4<<15)     /* Opcode extension in ModRM r/m if mod == 3 */
125
#define Escape      (5<<15)     /* Escape to coprocessor instruction */
126
#define Sse         (1<<18)     /* SSE Vector instruction */
127 128 129 130
/* Generic ModRM decode. */
#define ModRM       (1<<19)
/* Destination is only written; never read. */
#define Mov         (1<<20)
131
/* Misc flags */
132
#define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
133
#define VendorSpecific (1<<22) /* Vendor specific instruction */
134
#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
135
#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
136
#define Undefined   (1<<25) /* No Such Instruction */
137
#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
138
#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
139
#define No64	    (1<<28)
140
#define PageTable   (1 << 29)   /* instruction used to write page table */
141
#define NotImpl     (1 << 30)   /* instruction is not implemented */
142
/* Source 2 operand type */
143
#define Src2Shift   (31)
144
#define Src2None    (OpNone << Src2Shift)
145
#define Src2Mem     (OpMem << Src2Shift)
146 147 148 149
#define Src2CL      (OpCL << Src2Shift)
#define Src2ImmByte (OpImmByte << Src2Shift)
#define Src2One     (OpOne << Src2Shift)
#define Src2Imm     (OpImm << Src2Shift)
150 151 152 153 154 155
#define Src2ES      (OpES << Src2Shift)
#define Src2CS      (OpCS << Src2Shift)
#define Src2SS      (OpSS << Src2Shift)
#define Src2DS      (OpDS << Src2Shift)
#define Src2FS      (OpFS << Src2Shift)
#define Src2GS      (OpGS << Src2Shift)
156
#define Src2Mask    (OpMask << Src2Shift)
A
Avi Kivity 已提交
157
#define Mmx         ((u64)1 << 40)  /* MMX Vector instruction */
158 159 160
#define Aligned     ((u64)1 << 41)  /* Explicitly aligned (e.g. MOVDQA) */
#define Unaligned   ((u64)1 << 42)  /* Explicitly unaligned (e.g. MOVDQU) */
#define Avx         ((u64)1 << 43)  /* Advanced Vector Extensions */
161
#define Fastop      ((u64)1 << 44)  /* Use opcode::u.fastop */
162
#define NoWrite     ((u64)1 << 45)  /* No writeback */
163
#define SrcWrite    ((u64)1 << 46)  /* Write back src operand */
A
Avi Kivity 已提交
164

165 166
#define DstXacc     (DstAccLo | SrcAccHi | SrcWrite)

167 168 169 170 171 172 173 174
#define X2(x...) x, x
#define X3(x...) X2(x), x
#define X4(x...) X2(x), X2(x)
#define X5(x...) X4(x), x
#define X6(x...) X4(x), X2(x)
#define X7(x...) X4(x), X3(x)
#define X8(x...) X4(x), X4(x)
#define X16(x...) X8(x), X8(x)
175

176 177 178 179 180 181
#define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
#define FASTOP_SIZE 8

/*
 * fastop functions have a special calling convention:
 *
182 183
 * dst:    rax        (in/out)
 * src:    rdx        (in/out)
184 185 186 187 188 189 190 191 192 193 194 195 196
 * src2:   rcx        (in)
 * flags:  rflags     (in/out)
 *
 * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
 * different operand sizes can be reached by calculation, rather than a jump
 * table (which would be bigger than the code).
 *
 * fastop functions are declared as taking a never-defined fastop parameter,
 * so they can't be called from C directly.
 */

struct fastop;

197
struct opcode {
198 199
	u64 flags : 56;
	u64 intercept : 8;
200
	union {
201
		int (*execute)(struct x86_emulate_ctxt *ctxt);
202 203 204
		const struct opcode *group;
		const struct group_dual *gdual;
		const struct gprefix *gprefix;
205
		const struct escape *esc;
206
		void (*fastop)(struct fastop *fake);
207
	} u;
208
	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
209 210 211 212 213
};

struct group_dual {
	struct opcode mod012[8];
	struct opcode mod3[8];
214 215
};

216 217 218 219 220 221 222
struct gprefix {
	struct opcode pfx_no;
	struct opcode pfx_66;
	struct opcode pfx_f2;
	struct opcode pfx_f3;
};

223 224 225 226 227
struct escape {
	struct opcode op[8];
	struct opcode high[64];
};

A
Avi Kivity 已提交
228
/* EFLAGS bit definitions. */
229 230 231 232
#define EFLG_ID (1<<21)
#define EFLG_VIP (1<<20)
#define EFLG_VIF (1<<19)
#define EFLG_AC (1<<18)
233 234
#define EFLG_VM (1<<17)
#define EFLG_RF (1<<16)
235 236
#define EFLG_IOPL (3<<12)
#define EFLG_NT (1<<14)
A
Avi Kivity 已提交
237 238
#define EFLG_OF (1<<11)
#define EFLG_DF (1<<10)
239
#define EFLG_IF (1<<9)
240
#define EFLG_TF (1<<8)
A
Avi Kivity 已提交
241 242 243 244 245 246
#define EFLG_SF (1<<7)
#define EFLG_ZF (1<<6)
#define EFLG_AF (1<<4)
#define EFLG_PF (1<<2)
#define EFLG_CF (1<<0)

247 248 249
#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
#define EFLG_RESERVED_ONE_MASK 2

250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285
static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	if (!(ctxt->regs_valid & (1 << nr))) {
		ctxt->regs_valid |= 1 << nr;
		ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
	}
	return ctxt->_regs[nr];
}

static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	ctxt->regs_valid |= 1 << nr;
	ctxt->regs_dirty |= 1 << nr;
	return &ctxt->_regs[nr];
}

static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	reg_read(ctxt, nr);
	return reg_write(ctxt, nr);
}

static void writeback_registers(struct x86_emulate_ctxt *ctxt)
{
	unsigned reg;

	for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
		ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
}

static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
{
	ctxt->regs_dirty = 0;
	ctxt->regs_valid = 0;
}

A
Avi Kivity 已提交
286 287 288 289 290 291 292
/*
 * Instruction emulation:
 * Most instructions are emulated directly via a fragment of inline assembly
 * code. This allows us to save/restore EFLAGS and thus very easily pick up
 * any modified flags.
 */

293
#if defined(CONFIG_X86_64)
A
Avi Kivity 已提交
294 295 296 297 298 299 300 301 302 303 304 305 306 307
#define _LO32 "k"		/* force 32-bit operand */
#define _STK  "%%rsp"		/* stack pointer */
#elif defined(__i386__)
#define _LO32 ""		/* force 32-bit operand */
#define _STK  "%%esp"		/* stack pointer */
#endif

/*
 * These EFLAGS bits are restored from saved value during emulation, and
 * any changes are written back to the saved value after emulation.
 */
#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)

/* Before executing instruction: restore necessary bits in EFLAGS. */
308 309 310 311 312 313 314 315 316 317 318 319 320 321 322
#define _PRE_EFLAGS(_sav, _msk, _tmp)					\
	/* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
	"movl %"_sav",%"_LO32 _tmp"; "                                  \
	"push %"_tmp"; "                                                \
	"push %"_tmp"; "                                                \
	"movl %"_msk",%"_LO32 _tmp"; "                                  \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"pushf; "                                                       \
	"notl %"_LO32 _tmp"; "                                          \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); "	\
	"pop  %"_tmp"; "                                                \
	"orl  %"_LO32 _tmp",("_STK"); "                                 \
	"popf; "                                                        \
	"pop  %"_sav"; "
A
Avi Kivity 已提交
323 324 325 326 327 328 329 330 331

/* After executing instruction: write-back necessary bits in EFLAGS. */
#define _POST_EFLAGS(_sav, _msk, _tmp) \
	/* _sav |= EFLAGS & _msk; */		\
	"pushf; "				\
	"pop  %"_tmp"; "			\
	"andl %"_msk",%"_LO32 _tmp"; "		\
	"orl  %"_LO32 _tmp",%"_sav"; "

332 333 334 335 336 337
#ifdef CONFIG_X86_64
#define ON64(x) x
#else
#define ON64(x)
#endif

338
#define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype)	\
339 340 341 342 343
	do {								\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "4", "2")			\
			_op _suffix " %"_x"3,%1; "			\
			_POST_EFLAGS("0", "4", "2")			\
344 345
			: "=m" ((ctxt)->eflags),			\
			  "+q" (*(_dsttype*)&(ctxt)->dst.val),		\
346
			  "=&r" (_tmp)					\
347
			: _y ((ctxt)->src.val), "i" (EFLAGS_MASK));	\
348
	} while (0)
349 350


A
Avi Kivity 已提交
351
/* Raw emulation: instruction has two explicit operands. */
352
#define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy)		\
353 354 355
	do {								\
		unsigned long _tmp;					\
									\
356
		switch ((ctxt)->dst.bytes) {				\
357
		case 2:							\
358
			____emulate_2op(ctxt,_op,_wx,_wy,"w",u16);	\
359 360
			break;						\
		case 4:							\
361
			____emulate_2op(ctxt,_op,_lx,_ly,"l",u32);	\
362 363
			break;						\
		case 8:							\
364
			ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
365 366
			break;						\
		}							\
A
Avi Kivity 已提交
367 368
	} while (0)

369
#define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy)		     \
A
Avi Kivity 已提交
370
	do {								     \
371
		unsigned long _tmp;					     \
372
		switch ((ctxt)->dst.bytes) {				     \
A
Avi Kivity 已提交
373
		case 1:							     \
374
			____emulate_2op(ctxt,_op,_bx,_by,"b",u8);	     \
A
Avi Kivity 已提交
375 376
			break;						     \
		default:						     \
377
			__emulate_2op_nobyte(ctxt, _op,			     \
A
Avi Kivity 已提交
378 379 380 381 382 383
					     _wx, _wy, _lx, _ly, _qx, _qy);  \
			break;						     \
		}							     \
	} while (0)

/* Source operand is byte-sized and may be restricted to just %cl. */
384 385
#define emulate_2op_SrcB(ctxt, _op)					\
	__emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
A
Avi Kivity 已提交
386 387

/* Source operand is byte, word, long or quad sized. */
388 389
#define emulate_2op_SrcV(ctxt, _op)					\
	__emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
A
Avi Kivity 已提交
390 391

/* Source operand is word, long or quad sized. */
392 393
#define emulate_2op_SrcV_nobyte(ctxt, _op)				\
	__emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
A
Avi Kivity 已提交
394

395
/* Instruction has three operands and one operand is stored in ECX register */
396
#define __emulate_2op_cl(ctxt, _op, _suffix, _type)		\
397 398
	do {								\
		unsigned long _tmp;					\
399 400 401
		_type _clv  = (ctxt)->src2.val;				\
		_type _srcv = (ctxt)->src.val;				\
		_type _dstv = (ctxt)->dst.val;				\
402 403 404 405 406
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "5", "2")			\
			_op _suffix " %4,%1 \n"				\
			_POST_EFLAGS("0", "5", "2")			\
407
			: "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
408 409 410
			: "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK)	\
			);						\
									\
411 412 413
		(ctxt)->src2.val  = (unsigned long) _clv;		\
		(ctxt)->src2.val = (unsigned long) _srcv;		\
		(ctxt)->dst.val = (unsigned long) _dstv;		\
414 415
	} while (0)

416
#define emulate_2op_cl(ctxt, _op)					\
417
	do {								\
418
		switch ((ctxt)->dst.bytes) {				\
419
		case 2:							\
420
			__emulate_2op_cl(ctxt, _op, "w", u16);		\
421 422
			break;						\
		case 4:							\
423
			__emulate_2op_cl(ctxt, _op, "l", u32);		\
424 425
			break;						\
		case 8:							\
426
			ON64(__emulate_2op_cl(ctxt, _op, "q", ulong));	\
427 428
			break;						\
		}							\
429 430
	} while (0)

431
#define __emulate_1op(ctxt, _op, _suffix)				\
A
Avi Kivity 已提交
432 433 434
	do {								\
		unsigned long _tmp;					\
									\
435 436 437 438
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "3", "2")			\
			_op _suffix " %1; "				\
			_POST_EFLAGS("0", "3", "2")			\
439
			: "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
440 441 442 443 444
			  "=&r" (_tmp)					\
			: "i" (EFLAGS_MASK));				\
	} while (0)

/* Instruction has only one explicit operand (no source operand). */
445
#define emulate_1op(ctxt, _op)						\
446
	do {								\
447 448 449 450 451
		switch ((ctxt)->dst.bytes) {				\
		case 1:	__emulate_1op(ctxt, _op, "b"); break;		\
		case 2:	__emulate_1op(ctxt, _op, "w"); break;		\
		case 4:	__emulate_1op(ctxt, _op, "l"); break;		\
		case 8:	ON64(__emulate_1op(ctxt, _op, "q")); break;	\
A
Avi Kivity 已提交
452 453 454
		}							\
	} while (0)

455 456
static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));

457 458 459 460 461 462 463 464 465 466 467 468 469
#define FOP_ALIGN ".align " __stringify(FASTOP_SIZE) " \n\t"
#define FOP_RET   "ret \n\t"

#define FOP_START(op) \
	extern void em_##op(struct fastop *fake); \
	asm(".pushsection .text, \"ax\" \n\t" \
	    ".global em_" #op " \n\t" \
            FOP_ALIGN \
	    "em_" #op ": \n\t"

#define FOP_END \
	    ".popsection")

470 471
#define FOPNOP() FOP_ALIGN FOP_RET

472 473 474 475 476 477 478 479 480 481 482
#define FOP1E(op,  dst) \
	FOP_ALIGN #op " %" #dst " \n\t" FOP_RET

#define FASTOP1(op) \
	FOP_START(op) \
	FOP1E(op##b, al) \
	FOP1E(op##w, ax) \
	FOP1E(op##l, eax) \
	ON64(FOP1E(op##q, rax))	\
	FOP_END

483 484 485 486 487
#define FOP2E(op,  dst, src)	   \
	FOP_ALIGN #op " %" #src ", %" #dst " \n\t" FOP_RET

#define FASTOP2(op) \
	FOP_START(op) \
488 489 490 491
	FOP2E(op##b, al, dl) \
	FOP2E(op##w, ax, dx) \
	FOP2E(op##l, eax, edx) \
	ON64(FOP2E(op##q, rax, rdx)) \
492 493
	FOP_END

494 495 496 497
/* 2 operand, word only */
#define FASTOP2W(op) \
	FOP_START(op) \
	FOPNOP() \
498 499 500
	FOP2E(op##w, ax, dx) \
	FOP2E(op##l, eax, edx) \
	ON64(FOP2E(op##q, rax, rdx)) \
501 502
	FOP_END

503 504 505 506 507 508 509 510 511
/* 2 operand, src is CL */
#define FASTOP2CL(op) \
	FOP_START(op) \
	FOP2E(op##b, al, cl) \
	FOP2E(op##w, ax, cl) \
	FOP2E(op##l, eax, cl) \
	ON64(FOP2E(op##q, rax, cl)) \
	FOP_END

512 513 514 515 516 517 518
#define FOP3E(op,  dst, src, src2) \
	FOP_ALIGN #op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET

/* 3-operand, word-only, src2=cl */
#define FASTOP3WCL(op) \
	FOP_START(op) \
	FOPNOP() \
519 520 521
	FOP3E(op##w, ax, dx, cl) \
	FOP3E(op##l, eax, edx, cl) \
	ON64(FOP3E(op##q, rax, rdx, cl)) \
522 523
	FOP_END

524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545
/* Special case for SETcc - 1 instruction per cc */
#define FOP_SETCC(op) ".align 4; " #op " %al; ret \n\t"

FOP_START(setcc)
FOP_SETCC(seto)
FOP_SETCC(setno)
FOP_SETCC(setc)
FOP_SETCC(setnc)
FOP_SETCC(setz)
FOP_SETCC(setnz)
FOP_SETCC(setbe)
FOP_SETCC(setnbe)
FOP_SETCC(sets)
FOP_SETCC(setns)
FOP_SETCC(setp)
FOP_SETCC(setnp)
FOP_SETCC(setl)
FOP_SETCC(setnl)
FOP_SETCC(setle)
FOP_SETCC(setnle)
FOP_END;

P
Paolo Bonzini 已提交
546 547 548
FOP_START(salc) "pushf; sbb %al, %al; popf \n\t" FOP_RET
FOP_END;

549
#define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex)			\
550 551
	do {								\
		unsigned long _tmp;					\
552 553
		ulong *rax = &ctxt->dst.val;				\
		ulong *rdx = &ctxt->src.val;				\
554 555 556 557 558 559 560 561 562 563 564 565
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "5", "1")			\
			"1: \n\t"					\
			_op _suffix " %6; "				\
			"2: \n\t"					\
			_POST_EFLAGS("0", "5", "1")			\
			".pushsection .fixup,\"ax\" \n\t"		\
			"3: movb $1, %4 \n\t"				\
			"jmp 2b \n\t"					\
			".popsection \n\t"				\
			_ASM_EXTABLE(1b, 3b)				\
566 567
			: "=m" ((ctxt)->eflags), "=&r" (_tmp),		\
			  "+a" (*rax), "+d" (*rdx), "+qm"(_ex)		\
568
			: "i" (EFLAGS_MASK), "m" ((ctxt)->src2.val));	\
569 570
	} while (0)

571
/* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
572
#define emulate_1op_rax_rdx(ctxt, _op, _ex)	\
573
	do {								\
574
		switch((ctxt)->src.bytes) {				\
575
		case 1:							\
576
			__emulate_1op_rax_rdx(ctxt, _op, "b", _ex);	\
577 578
			break;						\
		case 2:							\
579
			__emulate_1op_rax_rdx(ctxt, _op, "w", _ex);	\
580 581
			break;						\
		case 4:							\
582
			__emulate_1op_rax_rdx(ctxt, _op, "l", _ex);	\
583 584
			break;						\
		case 8: ON64(						\
585
			__emulate_1op_rax_rdx(ctxt, _op, "q", _ex));	\
586 587 588 589
			break;						\
		}							\
	} while (0)

590 591 592 593 594 595
static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
				    enum x86_intercept intercept,
				    enum x86_intercept_stage stage)
{
	struct x86_instruction_info info = {
		.intercept  = intercept,
596 597 598 599 600 601 602 603
		.rep_prefix = ctxt->rep_prefix,
		.modrm_mod  = ctxt->modrm_mod,
		.modrm_reg  = ctxt->modrm_reg,
		.modrm_rm   = ctxt->modrm_rm,
		.src_val    = ctxt->src.val64,
		.src_bytes  = ctxt->src.bytes,
		.dst_bytes  = ctxt->dst.bytes,
		.ad_bytes   = ctxt->ad_bytes,
604 605 606
		.next_rip   = ctxt->eip,
	};

607
	return ctxt->ops->intercept(ctxt, &info, stage);
608 609
}

A
Avi Kivity 已提交
610 611 612 613 614
static void assign_masked(ulong *dest, ulong src, ulong mask)
{
	*dest = (*dest & ~mask) | (src & mask);
}

615
static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
616
{
617
	return (1UL << (ctxt->ad_bytes << 3)) - 1;
618 619
}

A
Avi Kivity 已提交
620 621 622 623 624 625 626 627 628 629 630
static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
{
	u16 sel;
	struct desc_struct ss;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return ~0UL;
	ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
	return ~0U >> ((ss.d ^ 1) * 16);  /* d=0: 0xffff; d=1: 0xffffffff */
}

A
Avi Kivity 已提交
631 632 633 634 635
static int stack_size(struct x86_emulate_ctxt *ctxt)
{
	return (__fls(stack_mask(ctxt)) + 1) >> 3;
}

A
Avi Kivity 已提交
636
/* Access/update address held in a register, based on addressing mode. */
637
static inline unsigned long
638
address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
639
{
640
	if (ctxt->ad_bytes == sizeof(unsigned long))
641 642
		return reg;
	else
643
		return reg & ad_mask(ctxt);
644 645 646
}

static inline unsigned long
647
register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
648
{
649
	return address_mask(ctxt, reg);
650 651
}

652 653 654 655 656
static void masked_increment(ulong *reg, ulong mask, int inc)
{
	assign_masked(reg, *reg + inc, mask);
}

657
static inline void
658
register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
659
{
660 661
	ulong mask;

662
	if (ctxt->ad_bytes == sizeof(unsigned long))
663
		mask = ~0UL;
664
	else
665 666 667 668 669 670
		mask = ad_mask(ctxt);
	masked_increment(reg, mask, inc);
}

static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
{
671
	masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
672
}
A
Avi Kivity 已提交
673

674
static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
675
{
676
	register_address_increment(ctxt, &ctxt->_eip, rel);
677
}
678

679 680 681 682 683 684 685
static u32 desc_limit_scaled(struct desc_struct *desc)
{
	u32 limit = get_desc_limit(desc);

	return desc->g ? (limit << 12) | 0xfff : limit;
}

686
static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
687
{
688 689
	ctxt->has_seg_override = true;
	ctxt->seg_override = seg;
690 691
}

692
static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
693 694 695 696
{
	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
		return 0;

697
	return ctxt->ops->get_cached_segment_base(ctxt, seg);
698 699
}

700
static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
701
{
702
	if (!ctxt->has_seg_override)
703 704
		return 0;

705
	return ctxt->seg_override;
706 707
}

708 709
static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
			     u32 error, bool valid)
710
{
711 712 713
	ctxt->exception.vector = vec;
	ctxt->exception.error_code = error;
	ctxt->exception.error_code_valid = valid;
714
	return X86EMUL_PROPAGATE_FAULT;
715 716
}

717 718 719 720 721
static int emulate_db(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, DB_VECTOR, 0, false);
}

722
static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
723
{
724
	return emulate_exception(ctxt, GP_VECTOR, err, true);
725 726
}

727 728 729 730 731
static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
{
	return emulate_exception(ctxt, SS_VECTOR, err, true);
}

732
static int emulate_ud(struct x86_emulate_ctxt *ctxt)
733
{
734
	return emulate_exception(ctxt, UD_VECTOR, 0, false);
735 736
}

737
static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
738
{
739
	return emulate_exception(ctxt, TS_VECTOR, err, true);
740 741
}

742 743
static int emulate_de(struct x86_emulate_ctxt *ctxt)
{
744
	return emulate_exception(ctxt, DE_VECTOR, 0, false);
745 746
}

A
Avi Kivity 已提交
747 748 749 750 751
static int emulate_nm(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, NM_VECTOR, 0, false);
}

752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771
static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
{
	u16 selector;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
	return selector;
}

static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
				 unsigned seg)
{
	u16 dummy;
	u32 base3;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
}

772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794
/*
 * x86 defines three classes of vector instructions: explicitly
 * aligned, explicitly unaligned, and the rest, which change behaviour
 * depending on whether they're AVX encoded or not.
 *
 * Also included is CMPXCHG16B which is not a vector instruction, yet it is
 * subject to the same check.
 */
static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
{
	if (likely(size < 16))
		return false;

	if (ctxt->d & Aligned)
		return true;
	else if (ctxt->d & Unaligned)
		return false;
	else if (ctxt->d & Avx)
		return false;
	else
		return true;
}

795
static int __linearize(struct x86_emulate_ctxt *ctxt,
796
		     struct segmented_address addr,
797
		     unsigned size, bool write, bool fetch,
798 799
		     ulong *linear)
{
800 801
	struct desc_struct desc;
	bool usable;
802
	ulong la;
803
	u32 lim;
804
	u16 sel;
805
	unsigned cpl;
806

807
	la = seg_base(ctxt, addr.seg) + addr.ea;
808 809 810 811 812 813
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT64:
		if (((signed long)la << 16) >> 16 != la)
			return emulate_gp(ctxt, 0);
		break;
	default:
814 815
		usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
						addr.seg);
816 817
		if (!usable)
			goto bad;
818 819 820
		/* code segment in protected mode or read-only data segment */
		if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
					|| !(desc.type & 2)) && write)
821 822
			goto bad;
		/* unreadable code segment */
823
		if (!fetch && (desc.type & 8) && !(desc.type & 2))
824 825 826 827 828 829 830
			goto bad;
		lim = desc_limit_scaled(&desc);
		if ((desc.type & 8) || !(desc.type & 4)) {
			/* expand-up segment */
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		} else {
G
Guo Chao 已提交
831
			/* expand-down segment */
832 833 834 835 836 837
			if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
				goto bad;
			lim = desc.d ? 0xffffffff : 0xffff;
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		}
838
		cpl = ctxt->ops->cpl(ctxt);
839 840 841 842 843 844 845 846 847 848 849 850 851 852 853
		if (!(desc.type & 8)) {
			/* data segment */
			if (cpl > desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && !(desc.type & 4)) {
			/* nonconforming code segment */
			if (cpl != desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && (desc.type & 4)) {
			/* conforming code segment */
			if (cpl < desc.dpl)
				goto bad;
		}
		break;
	}
854
	if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
855
		la &= (u32)-1;
856 857
	if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
		return emulate_gp(ctxt, 0);
858 859
	*linear = la;
	return X86EMUL_CONTINUE;
860 861
bad:
	if (addr.seg == VCPU_SREG_SS)
862
		return emulate_ss(ctxt, sel);
863
	else
864
		return emulate_gp(ctxt, sel);
865 866
}

867 868 869 870 871 872 873 874 875
static int linearize(struct x86_emulate_ctxt *ctxt,
		     struct segmented_address addr,
		     unsigned size, bool write,
		     ulong *linear)
{
	return __linearize(ctxt, addr, size, write, false, linear);
}


876 877 878 879 880
static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
			      struct segmented_address addr,
			      void *data,
			      unsigned size)
{
881 882 883
	int rc;
	ulong linear;

884
	rc = linearize(ctxt, addr, size, false, &linear);
885 886
	if (rc != X86EMUL_CONTINUE)
		return rc;
887
	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
888 889
}

890 891 892 893 894 895 896 897
/*
 * Fetch the next byte of the instruction being emulated which is pointed to
 * by ctxt->_eip, then increment ctxt->_eip.
 *
 * Also prefetch the remaining bytes of the instruction without crossing page
 * boundary if they are not in fetch_cache yet.
 */
static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
898
{
899
	struct fetch_cache *fc = &ctxt->fetch;
900
	int rc;
901
	int size, cur_size;
902

903
	if (ctxt->_eip == fc->end) {
904
		unsigned long linear;
905 906
		struct segmented_address addr = { .seg = VCPU_SREG_CS,
						  .ea  = ctxt->_eip };
907
		cur_size = fc->end - fc->start;
908 909
		size = min(15UL - cur_size,
			   PAGE_SIZE - offset_in_page(ctxt->_eip));
910
		rc = __linearize(ctxt, addr, size, false, true, &linear);
911
		if (unlikely(rc != X86EMUL_CONTINUE))
912
			return rc;
913 914
		rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
				      size, &ctxt->exception);
915
		if (unlikely(rc != X86EMUL_CONTINUE))
916
			return rc;
917
		fc->end += size;
918
	}
919 920
	*dest = fc->data[ctxt->_eip - fc->start];
	ctxt->_eip++;
921
	return X86EMUL_CONTINUE;
922 923 924
}

static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
925
			 void *dest, unsigned size)
926
{
927
	int rc;
928

929
	/* x86 instructions are limited to 15 bytes. */
930
	if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
931
		return X86EMUL_UNHANDLEABLE;
932
	while (size--) {
933
		rc = do_insn_fetch_byte(ctxt, dest++);
934
		if (rc != X86EMUL_CONTINUE)
935 936
			return rc;
	}
937
	return X86EMUL_CONTINUE;
938 939
}

940
/* Fetch next part of the instruction being emulated. */
941
#define insn_fetch(_type, _ctxt)					\
942
({	unsigned long _x;						\
943
	rc = do_insn_fetch(_ctxt, &_x, sizeof(_type));			\
944 945 946 947 948
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
	(_type)_x;							\
})

949 950
#define insn_fetch_arr(_arr, _size, _ctxt)				\
({	rc = do_insn_fetch(_ctxt, _arr, (_size));			\
951 952 953 954
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
})

955 956 957 958 959
/*
 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 * pointer into the block that addresses the relevant register.
 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 */
960
static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
961
			     int highbyte_regs)
A
Avi Kivity 已提交
962 963 964 965
{
	void *p;

	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
966 967 968
		p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
	else
		p = reg_rmw(ctxt, modrm_reg);
A
Avi Kivity 已提交
969 970 971 972
	return p;
}

static int read_descriptor(struct x86_emulate_ctxt *ctxt,
973
			   struct segmented_address addr,
A
Avi Kivity 已提交
974 975 976 977 978 979 980
			   u16 *size, unsigned long *address, int op_bytes)
{
	int rc;

	if (op_bytes == 2)
		op_bytes = 3;
	*address = 0;
981
	rc = segmented_read_std(ctxt, addr, size, 2);
982
	if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
983
		return rc;
984
	addr.ea += 2;
985
	rc = segmented_read_std(ctxt, addr, address, op_bytes);
A
Avi Kivity 已提交
986 987 988
	return rc;
}

989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023
FASTOP2(add);
FASTOP2(or);
FASTOP2(adc);
FASTOP2(sbb);
FASTOP2(and);
FASTOP2(sub);
FASTOP2(xor);
FASTOP2(cmp);
FASTOP2(test);

FASTOP3WCL(shld);
FASTOP3WCL(shrd);

FASTOP2W(imul);

FASTOP1(not);
FASTOP1(neg);
FASTOP1(inc);
FASTOP1(dec);

FASTOP2CL(rol);
FASTOP2CL(ror);
FASTOP2CL(rcl);
FASTOP2CL(rcr);
FASTOP2CL(shl);
FASTOP2CL(shr);
FASTOP2CL(sar);

FASTOP2W(bsf);
FASTOP2W(bsr);
FASTOP2W(bt);
FASTOP2W(bts);
FASTOP2W(btr);
FASTOP2W(btc);

1024
static u8 test_cc(unsigned int condition, unsigned long flags)
1025
{
1026 1027
	u8 rc;
	void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
1028

1029
	flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
1030
	asm("push %[flags]; popf; call *%[fastop]"
1031 1032
	    : "=a"(rc) : [fastop]"r"(fop), [flags]"r"(flags));
	return rc;
1033 1034
}

1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052
static void fetch_register_operand(struct operand *op)
{
	switch (op->bytes) {
	case 1:
		op->val = *(u8 *)op->addr.reg;
		break;
	case 2:
		op->val = *(u16 *)op->addr.reg;
		break;
	case 4:
		op->val = *(u32 *)op->addr.reg;
		break;
	case 8:
		op->val = *(u64 *)op->addr.reg;
		break;
	}
}

A
Avi Kivity 已提交
1053 1054 1055 1056
static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
1057 1058 1059 1060 1061 1062 1063 1064
	case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
	case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
	case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
	case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
	case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
	case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
	case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
	case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
1065
#ifdef CONFIG_X86_64
1066 1067 1068 1069 1070 1071 1072 1073
	case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
	case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
	case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
	case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
	case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
	case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
	case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
	case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
			  int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
1085 1086 1087 1088 1089 1090 1091 1092
	case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
	case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
	case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
	case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
	case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
	case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
	case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
	case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
A
Avi Kivity 已提交
1093
#ifdef CONFIG_X86_64
1094 1095 1096 1097 1098 1099 1100 1101
	case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
	case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
	case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
	case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
	case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
	case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
	case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
	case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
A
Avi Kivity 已提交
1102 1103 1104 1105 1106 1107
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

A
Avi Kivity 已提交
1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141
static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
	case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
	case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
	case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
	case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
	case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
	case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
	case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
	case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
	case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
	case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
	case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
	case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
	case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
	case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188
static int em_fninit(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fninit");
	ctxt->ops->put_fpu(ctxt);
	return X86EMUL_CONTINUE;
}

static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
{
	u16 fcw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstcw %0": "+m"(fcw));
	ctxt->ops->put_fpu(ctxt);

	/* force 2 byte destination */
	ctxt->dst.bytes = 2;
	ctxt->dst.val = fcw;

	return X86EMUL_CONTINUE;
}

static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
{
	u16 fsw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstsw %0": "+m"(fsw));
	ctxt->ops->put_fpu(ctxt);

	/* force 2 byte destination */
	ctxt->dst.bytes = 2;
	ctxt->dst.val = fsw;

	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1189
static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
1190
				    struct operand *op)
1191
{
1192 1193
	unsigned reg = ctxt->modrm_reg;
	int highbyte_regs = ctxt->rex_prefix == 0;
1194

1195 1196
	if (!(ctxt->d & ModRM))
		reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
A
Avi Kivity 已提交
1197

1198
	if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1199 1200 1201 1202 1203 1204
		op->type = OP_XMM;
		op->bytes = 16;
		op->addr.xmm = reg;
		read_sse_reg(ctxt, &op->vec_val, reg);
		return;
	}
A
Avi Kivity 已提交
1205 1206 1207 1208 1209 1210 1211
	if (ctxt->d & Mmx) {
		reg &= 7;
		op->type = OP_MM;
		op->bytes = 8;
		op->addr.mm = reg;
		return;
	}
A
Avi Kivity 已提交
1212

1213
	op->type = OP_REG;
1214
	if (ctxt->d & ByteOp) {
1215
		op->addr.reg = decode_register(ctxt, reg, highbyte_regs);
1216 1217
		op->bytes = 1;
	} else {
1218
		op->addr.reg = decode_register(ctxt, reg, 0);
1219
		op->bytes = ctxt->op_bytes;
1220
	}
1221
	fetch_register_operand(op);
1222 1223 1224
	op->orig_val = op->val;
}

1225 1226 1227 1228 1229 1230
static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
{
	if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
		ctxt->modrm_seg = VCPU_SREG_SS;
}

1231
static int decode_modrm(struct x86_emulate_ctxt *ctxt,
1232
			struct operand *op)
1233 1234
{
	u8 sib;
1235
	int index_reg = 0, base_reg = 0, scale;
1236
	int rc = X86EMUL_CONTINUE;
1237
	ulong modrm_ea = 0;
1238

1239 1240 1241 1242
	if (ctxt->rex_prefix) {
		ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1;	/* REX.R */
		index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
		ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
1243 1244
	}

1245 1246 1247 1248
	ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
	ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
	ctxt->modrm_rm |= (ctxt->modrm & 0x07);
	ctxt->modrm_seg = VCPU_SREG_DS;
1249

1250
	if (ctxt->modrm_mod == 3) {
1251
		op->type = OP_REG;
1252
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1253
		op->addr.reg = decode_register(ctxt, ctxt->modrm_rm, ctxt->d & ByteOp);
1254
		if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1255 1256
			op->type = OP_XMM;
			op->bytes = 16;
1257 1258
			op->addr.xmm = ctxt->modrm_rm;
			read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
A
Avi Kivity 已提交
1259 1260
			return rc;
		}
A
Avi Kivity 已提交
1261 1262 1263 1264 1265 1266
		if (ctxt->d & Mmx) {
			op->type = OP_MM;
			op->bytes = 8;
			op->addr.xmm = ctxt->modrm_rm & 7;
			return rc;
		}
1267
		fetch_register_operand(op);
1268 1269 1270
		return rc;
	}

1271 1272
	op->type = OP_MEM;

1273
	if (ctxt->ad_bytes == 2) {
1274 1275 1276 1277
		unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
		unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
		unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
		unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
1278 1279

		/* 16-bit ModR/M decode. */
1280
		switch (ctxt->modrm_mod) {
1281
		case 0:
1282
			if (ctxt->modrm_rm == 6)
1283
				modrm_ea += insn_fetch(u16, ctxt);
1284 1285
			break;
		case 1:
1286
			modrm_ea += insn_fetch(s8, ctxt);
1287 1288
			break;
		case 2:
1289
			modrm_ea += insn_fetch(u16, ctxt);
1290 1291
			break;
		}
1292
		switch (ctxt->modrm_rm) {
1293
		case 0:
1294
			modrm_ea += bx + si;
1295 1296
			break;
		case 1:
1297
			modrm_ea += bx + di;
1298 1299
			break;
		case 2:
1300
			modrm_ea += bp + si;
1301 1302
			break;
		case 3:
1303
			modrm_ea += bp + di;
1304 1305
			break;
		case 4:
1306
			modrm_ea += si;
1307 1308
			break;
		case 5:
1309
			modrm_ea += di;
1310 1311
			break;
		case 6:
1312
			if (ctxt->modrm_mod != 0)
1313
				modrm_ea += bp;
1314 1315
			break;
		case 7:
1316
			modrm_ea += bx;
1317 1318
			break;
		}
1319 1320 1321
		if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
		    (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
			ctxt->modrm_seg = VCPU_SREG_SS;
1322
		modrm_ea = (u16)modrm_ea;
1323 1324
	} else {
		/* 32/64-bit ModR/M decode. */
1325
		if ((ctxt->modrm_rm & 7) == 4) {
1326
			sib = insn_fetch(u8, ctxt);
1327 1328 1329 1330
			index_reg |= (sib >> 3) & 7;
			base_reg |= sib & 7;
			scale = sib >> 6;

1331
			if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
1332
				modrm_ea += insn_fetch(s32, ctxt);
1333
			else {
1334
				modrm_ea += reg_read(ctxt, base_reg);
1335 1336
				adjust_modrm_seg(ctxt, base_reg);
			}
1337
			if (index_reg != 4)
1338
				modrm_ea += reg_read(ctxt, index_reg) << scale;
1339
		} else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
1340
			if (ctxt->mode == X86EMUL_MODE_PROT64)
1341
				ctxt->rip_relative = 1;
1342 1343
		} else {
			base_reg = ctxt->modrm_rm;
1344
			modrm_ea += reg_read(ctxt, base_reg);
1345 1346
			adjust_modrm_seg(ctxt, base_reg);
		}
1347
		switch (ctxt->modrm_mod) {
1348
		case 0:
1349
			if (ctxt->modrm_rm == 5)
1350
				modrm_ea += insn_fetch(s32, ctxt);
1351 1352
			break;
		case 1:
1353
			modrm_ea += insn_fetch(s8, ctxt);
1354 1355
			break;
		case 2:
1356
			modrm_ea += insn_fetch(s32, ctxt);
1357 1358 1359
			break;
		}
	}
1360
	op->addr.mem.ea = modrm_ea;
1361 1362 1363 1364 1365
done:
	return rc;
}

static int decode_abs(struct x86_emulate_ctxt *ctxt,
1366
		      struct operand *op)
1367
{
1368
	int rc = X86EMUL_CONTINUE;
1369

1370
	op->type = OP_MEM;
1371
	switch (ctxt->ad_bytes) {
1372
	case 2:
1373
		op->addr.mem.ea = insn_fetch(u16, ctxt);
1374 1375
		break;
	case 4:
1376
		op->addr.mem.ea = insn_fetch(u32, ctxt);
1377 1378
		break;
	case 8:
1379
		op->addr.mem.ea = insn_fetch(u64, ctxt);
1380 1381 1382 1383 1384 1385
		break;
	}
done:
	return rc;
}

1386
static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
1387
{
1388
	long sv = 0, mask;
1389

1390 1391
	if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
		mask = ~(ctxt->dst.bytes * 8 - 1);
1392

1393 1394 1395 1396
		if (ctxt->src.bytes == 2)
			sv = (s16)ctxt->src.val & (s16)mask;
		else if (ctxt->src.bytes == 4)
			sv = (s32)ctxt->src.val & (s32)mask;
1397

1398
		ctxt->dst.addr.mem.ea += (sv >> 3);
1399
	}
1400 1401

	/* only subword offset */
1402
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
1403 1404
}

1405 1406
static int read_emulated(struct x86_emulate_ctxt *ctxt,
			 unsigned long addr, void *dest, unsigned size)
A
Avi Kivity 已提交
1407
{
1408
	int rc;
1409
	struct read_cache *mc = &ctxt->mem_read;
A
Avi Kivity 已提交
1410

1411 1412
	if (mc->pos < mc->end)
		goto read_cached;
A
Avi Kivity 已提交
1413

1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425
	WARN_ON((mc->end + size) >= sizeof(mc->data));

	rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
				      &ctxt->exception);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	mc->end += size;

read_cached:
	memcpy(dest, mc->data + mc->pos, size);
	mc->pos += size;
1426 1427
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1428

1429 1430 1431 1432 1433
static int segmented_read(struct x86_emulate_ctxt *ctxt,
			  struct segmented_address addr,
			  void *data,
			  unsigned size)
{
1434 1435 1436
	int rc;
	ulong linear;

1437
	rc = linearize(ctxt, addr, size, false, &linear);
1438 1439
	if (rc != X86EMUL_CONTINUE)
		return rc;
1440
	return read_emulated(ctxt, linear, data, size);
1441 1442 1443 1444 1445 1446 1447
}

static int segmented_write(struct x86_emulate_ctxt *ctxt,
			   struct segmented_address addr,
			   const void *data,
			   unsigned size)
{
1448 1449 1450
	int rc;
	ulong linear;

1451
	rc = linearize(ctxt, addr, size, true, &linear);
1452 1453
	if (rc != X86EMUL_CONTINUE)
		return rc;
1454 1455
	return ctxt->ops->write_emulated(ctxt, linear, data, size,
					 &ctxt->exception);
1456 1457 1458 1459 1460 1461 1462
}

static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
			     struct segmented_address addr,
			     const void *orig_data, const void *data,
			     unsigned size)
{
1463 1464 1465
	int rc;
	ulong linear;

1466
	rc = linearize(ctxt, addr, size, true, &linear);
1467 1468
	if (rc != X86EMUL_CONTINUE)
		return rc;
1469 1470
	return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
					   size, &ctxt->exception);
1471 1472
}

1473 1474 1475 1476
static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
			   unsigned int size, unsigned short port,
			   void *dest)
{
1477
	struct read_cache *rc = &ctxt->io_read;
1478

1479 1480
	if (rc->pos == rc->end) { /* refill pio read ahead */
		unsigned int in_page, n;
1481
		unsigned int count = ctxt->rep_prefix ?
1482
			address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
1483
		in_page = (ctxt->eflags & EFLG_DF) ?
1484 1485
			offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
			PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
1486 1487 1488 1489 1490
		n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
			count);
		if (n == 0)
			n = 1;
		rc->pos = rc->end = 0;
1491
		if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
1492 1493
			return 0;
		rc->end = n * size;
A
Avi Kivity 已提交
1494 1495
	}

1496 1497 1498 1499 1500 1501 1502 1503 1504
	if (ctxt->rep_prefix && !(ctxt->eflags & EFLG_DF)) {
		ctxt->dst.data = rc->data + rc->pos;
		ctxt->dst.type = OP_MEM_STR;
		ctxt->dst.count = (rc->end - rc->pos) / size;
		rc->pos = rc->end;
	} else {
		memcpy(dest, rc->data + rc->pos, size);
		rc->pos += size;
	}
1505 1506
	return 1;
}
A
Avi Kivity 已提交
1507

1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523
static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
				     u16 index, struct desc_struct *desc)
{
	struct desc_ptr dt;
	ulong addr;

	ctxt->ops->get_idt(ctxt, &dt);

	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, index << 3 | 0x2);

	addr = dt.address + index * 8;
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
}

1524 1525 1526
static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
				     u16 selector, struct desc_ptr *dt)
{
1527
	const struct x86_emulate_ops *ops = ctxt->ops;
1528

1529 1530
	if (selector & 1 << 2) {
		struct desc_struct desc;
1531 1532
		u16 sel;

1533
		memset (dt, 0, sizeof *dt);
1534
		if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
1535
			return;
1536

1537 1538 1539
		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
		dt->address = get_desc_base(&desc);
	} else
1540
		ops->get_gdt(ctxt, dt);
1541
}
1542

1543 1544
/* allowed just for 8 bytes segments */
static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1545 1546
				   u16 selector, struct desc_struct *desc,
				   ulong *desc_addr_p)
1547 1548 1549 1550
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
1551

1552
	get_descriptor_table_ptr(ctxt, selector, &dt);
1553

1554 1555
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
1556

1557
	*desc_addr_p = addr = dt.address + index * 8;
1558 1559
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
1560
}
1561

1562 1563 1564 1565 1566 1567 1568
/* allowed just for 8 bytes segments */
static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				    u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
A
Avi Kivity 已提交
1569

1570
	get_descriptor_table_ptr(ctxt, selector, &dt);
1571

1572 1573
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
A
Avi Kivity 已提交
1574

1575
	addr = dt.address + index * 8;
1576 1577
	return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
				    &ctxt->exception);
1578
}
1579

1580
/* Does not support long mode */
1581 1582 1583
static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, int seg)
{
1584
	struct desc_struct seg_desc, old_desc;
1585 1586 1587 1588
	u8 dpl, rpl, cpl;
	unsigned err_vec = GP_VECTOR;
	u32 err_code = 0;
	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1589
	ulong desc_addr;
1590
	int ret;
1591
	u16 dummy;
1592

1593
	memset(&seg_desc, 0, sizeof seg_desc);
1594

1595 1596 1597
	if (ctxt->mode == X86EMUL_MODE_REAL) {
		/* set real mode segment descriptor (keep limit etc. for
		 * unreal mode) */
1598
		ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
1599 1600
		set_desc_base(&seg_desc, selector << 4);
		goto load;
1601 1602 1603 1604 1605 1606 1607 1608 1609
	} else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
		/* VM86 needs a clean new segment descriptor */
		set_desc_base(&seg_desc, selector << 4);
		set_desc_limit(&seg_desc, 0xffff);
		seg_desc.type = 3;
		seg_desc.p = 1;
		seg_desc.s = 1;
		seg_desc.dpl = 3;
		goto load;
1610 1611
	}

1612 1613 1614 1615 1616 1617 1618 1619
	rpl = selector & 3;
	cpl = ctxt->ops->cpl(ctxt);

	/* NULL selector is not valid for TR, CS and SS (except for long mode) */
	if ((seg == VCPU_SREG_CS
	     || (seg == VCPU_SREG_SS
		 && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
	     || seg == VCPU_SREG_TR)
1620 1621 1622 1623 1624 1625 1626 1627 1628 1629
	    && null_selector)
		goto exception;

	/* TR should be in GDT only */
	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
		goto exception;

	if (null_selector) /* for NULL selector skip all following checks */
		goto load;

1630
	ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
1631 1632 1633 1634 1635 1636
	if (ret != X86EMUL_CONTINUE)
		return ret;

	err_code = selector & 0xfffc;
	err_vec = GP_VECTOR;

G
Guo Chao 已提交
1637
	/* can't load system descriptor into segment selector */
1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655
	if (seg <= VCPU_SREG_GS && !seg_desc.s)
		goto exception;

	if (!seg_desc.p) {
		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
		goto exception;
	}

	dpl = seg_desc.dpl;

	switch (seg) {
	case VCPU_SREG_SS:
		/*
		 * segment is not a writable data segment or segment
		 * selector's RPL != CPL or segment selector's RPL != CPL
		 */
		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
			goto exception;
A
Avi Kivity 已提交
1656
		break;
1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671
	case VCPU_SREG_CS:
		if (!(seg_desc.type & 8))
			goto exception;

		if (seg_desc.type & 4) {
			/* conforming */
			if (dpl > cpl)
				goto exception;
		} else {
			/* nonconforming */
			if (rpl > cpl || dpl != cpl)
				goto exception;
		}
		/* CS(RPL) <- CPL */
		selector = (selector & 0xfffc) | cpl;
A
Avi Kivity 已提交
1672
		break;
1673 1674 1675
	case VCPU_SREG_TR:
		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
			goto exception;
1676 1677 1678 1679 1680 1681
		old_desc = seg_desc;
		seg_desc.type |= 2; /* busy */
		ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
						  sizeof(seg_desc), &ctxt->exception);
		if (ret != X86EMUL_CONTINUE)
			return ret;
1682 1683 1684 1685 1686 1687
		break;
	case VCPU_SREG_LDTR:
		if (seg_desc.s || seg_desc.type != 2)
			goto exception;
		break;
	default: /*  DS, ES, FS, or GS */
1688
		/*
1689 1690 1691
		 * segment is not a data or readable code segment or
		 * ((segment is a data or nonconforming code segment)
		 * and (both RPL and CPL > DPL))
1692
		 */
1693 1694 1695 1696
		if ((seg_desc.type & 0xa) == 0x8 ||
		    (((seg_desc.type & 0xc) != 0xc) &&
		     (rpl > dpl && cpl > dpl)))
			goto exception;
A
Avi Kivity 已提交
1697
		break;
1698 1699 1700 1701 1702
	}

	if (seg_desc.s) {
		/* mark segment as accessed */
		seg_desc.type |= 1;
1703
		ret = write_segment_descriptor(ctxt, selector, &seg_desc);
1704 1705 1706 1707
		if (ret != X86EMUL_CONTINUE)
			return ret;
	}
load:
1708
	ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
1709 1710 1711 1712 1713 1714
	return X86EMUL_CONTINUE;
exception:
	emulate_exception(ctxt, err_vec, err_code, true);
	return X86EMUL_PROPAGATE_FAULT;
}

1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733
static void write_register_operand(struct operand *op)
{
	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
	switch (op->bytes) {
	case 1:
		*(u8 *)op->addr.reg = (u8)op->val;
		break;
	case 2:
		*(u16 *)op->addr.reg = (u16)op->val;
		break;
	case 4:
		*op->addr.reg = (u32)op->val;
		break;	/* 64b: zero-extend */
	case 8:
		*op->addr.reg = op->val;
		break;
	}
}

1734
static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
1735 1736 1737
{
	int rc;

1738
	switch (op->type) {
1739
	case OP_REG:
1740
		write_register_operand(op);
A
Avi Kivity 已提交
1741
		break;
1742
	case OP_MEM:
1743
		if (ctxt->lock_prefix)
1744
			rc = segmented_cmpxchg(ctxt,
1745 1746 1747 1748
					       op->addr.mem,
					       &op->orig_val,
					       &op->val,
					       op->bytes);
1749
		else
1750
			rc = segmented_write(ctxt,
1751 1752 1753
					     op->addr.mem,
					     &op->val,
					     op->bytes);
1754 1755
		if (rc != X86EMUL_CONTINUE)
			return rc;
1756
		break;
1757 1758
	case OP_MEM_STR:
		rc = segmented_write(ctxt,
1759 1760 1761
				op->addr.mem,
				op->data,
				op->bytes * op->count);
1762 1763 1764
		if (rc != X86EMUL_CONTINUE)
			return rc;
		break;
A
Avi Kivity 已提交
1765
	case OP_XMM:
1766
		write_sse_reg(ctxt, &op->vec_val, op->addr.xmm);
A
Avi Kivity 已提交
1767
		break;
A
Avi Kivity 已提交
1768
	case OP_MM:
1769
		write_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
A
Avi Kivity 已提交
1770
		break;
1771 1772
	case OP_NONE:
		/* no writeback */
1773
		break;
1774
	default:
1775
		break;
A
Avi Kivity 已提交
1776
	}
1777 1778
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1779

1780
static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
1781
{
1782
	struct segmented_address addr;
1783

1784
	rsp_increment(ctxt, -bytes);
1785
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1786 1787
	addr.seg = VCPU_SREG_SS;

1788 1789 1790 1791 1792
	return segmented_write(ctxt, addr, data, bytes);
}

static int em_push(struct x86_emulate_ctxt *ctxt)
{
1793
	/* Disable writeback. */
1794
	ctxt->dst.type = OP_NONE;
1795
	return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
1796
}
1797

1798 1799 1800 1801
static int emulate_pop(struct x86_emulate_ctxt *ctxt,
		       void *dest, int len)
{
	int rc;
1802
	struct segmented_address addr;
1803

1804
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1805
	addr.seg = VCPU_SREG_SS;
1806
	rc = segmented_read(ctxt, addr, dest, len);
1807 1808 1809
	if (rc != X86EMUL_CONTINUE)
		return rc;

1810
	rsp_increment(ctxt, len);
1811
	return rc;
1812 1813
}

1814 1815
static int em_pop(struct x86_emulate_ctxt *ctxt)
{
1816
	return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1817 1818
}

1819
static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1820
			void *dest, int len)
1821 1822
{
	int rc;
1823 1824
	unsigned long val, change_mask;
	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
1825
	int cpl = ctxt->ops->cpl(ctxt);
1826

1827
	rc = emulate_pop(ctxt, &val, len);
1828 1829
	if (rc != X86EMUL_CONTINUE)
		return rc;
1830

1831 1832
	change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
		| EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1833

1834 1835 1836 1837 1838 1839 1840 1841 1842 1843
	switch(ctxt->mode) {
	case X86EMUL_MODE_PROT64:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT16:
		if (cpl == 0)
			change_mask |= EFLG_IOPL;
		if (cpl <= iopl)
			change_mask |= EFLG_IF;
		break;
	case X86EMUL_MODE_VM86:
1844 1845
		if (iopl < 3)
			return emulate_gp(ctxt, 0);
1846 1847 1848 1849 1850
		change_mask |= EFLG_IF;
		break;
	default: /* real mode */
		change_mask |= (EFLG_IOPL | EFLG_IF);
		break;
1851
	}
1852 1853 1854 1855 1856

	*(unsigned long *)dest =
		(ctxt->eflags & ~change_mask) | (val & change_mask);

	return rc;
1857 1858
}

1859 1860
static int em_popf(struct x86_emulate_ctxt *ctxt)
{
1861 1862 1863 1864
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->eflags;
	ctxt->dst.bytes = ctxt->op_bytes;
	return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1865 1866
}

A
Avi Kivity 已提交
1867 1868 1869 1870 1871
static int em_enter(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned frame_size = ctxt->src.val;
	unsigned nesting_level = ctxt->src2.val & 31;
1872
	ulong rbp;
A
Avi Kivity 已提交
1873 1874 1875 1876

	if (nesting_level)
		return X86EMUL_UNHANDLEABLE;

1877 1878
	rbp = reg_read(ctxt, VCPU_REGS_RBP);
	rc = push(ctxt, &rbp, stack_size(ctxt));
A
Avi Kivity 已提交
1879 1880
	if (rc != X86EMUL_CONTINUE)
		return rc;
1881
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
A
Avi Kivity 已提交
1882
		      stack_mask(ctxt));
1883 1884
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
		      reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
A
Avi Kivity 已提交
1885 1886 1887 1888
		      stack_mask(ctxt));
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1889 1890
static int em_leave(struct x86_emulate_ctxt *ctxt)
{
1891
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
A
Avi Kivity 已提交
1892
		      stack_mask(ctxt));
1893
	return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
A
Avi Kivity 已提交
1894 1895
}

1896
static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
1897
{
1898 1899
	int seg = ctxt->src2.val;

1900
	ctxt->src.val = get_segment_selector(ctxt, seg);
1901

1902
	return em_push(ctxt);
1903 1904
}

1905
static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
1906
{
1907
	int seg = ctxt->src2.val;
1908 1909
	unsigned long selector;
	int rc;
1910

1911
	rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
1912 1913 1914
	if (rc != X86EMUL_CONTINUE)
		return rc;

1915
	rc = load_segment_descriptor(ctxt, (u16)selector, seg);
1916
	return rc;
1917 1918
}

1919
static int em_pusha(struct x86_emulate_ctxt *ctxt)
1920
{
1921
	unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
1922 1923
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RAX;
1924

1925 1926
	while (reg <= VCPU_REGS_RDI) {
		(reg == VCPU_REGS_RSP) ?
1927
		(ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
1928

1929
		rc = em_push(ctxt);
1930 1931
		if (rc != X86EMUL_CONTINUE)
			return rc;
1932

1933
		++reg;
1934 1935
	}

1936
	return rc;
1937 1938
}

1939 1940
static int em_pushf(struct x86_emulate_ctxt *ctxt)
{
1941
	ctxt->src.val =  (unsigned long)ctxt->eflags;
1942 1943 1944
	return em_push(ctxt);
}

1945
static int em_popa(struct x86_emulate_ctxt *ctxt)
1946
{
1947 1948
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RDI;
1949

1950 1951
	while (reg >= VCPU_REGS_RAX) {
		if (reg == VCPU_REGS_RSP) {
1952
			rsp_increment(ctxt, ctxt->op_bytes);
1953 1954
			--reg;
		}
1955

1956
		rc = emulate_pop(ctxt, reg_rmw(ctxt, reg), ctxt->op_bytes);
1957 1958 1959
		if (rc != X86EMUL_CONTINUE)
			break;
		--reg;
1960
	}
1961
	return rc;
1962 1963
}

1964
static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
1965
{
1966
	const struct x86_emulate_ops *ops = ctxt->ops;
1967
	int rc;
1968 1969 1970 1971 1972 1973
	struct desc_ptr dt;
	gva_t cs_addr;
	gva_t eip_addr;
	u16 cs, eip;

	/* TODO: Add limit checks */
1974
	ctxt->src.val = ctxt->eflags;
1975
	rc = em_push(ctxt);
1976 1977
	if (rc != X86EMUL_CONTINUE)
		return rc;
1978 1979 1980

	ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);

1981
	ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
1982
	rc = em_push(ctxt);
1983 1984
	if (rc != X86EMUL_CONTINUE)
		return rc;
1985

1986
	ctxt->src.val = ctxt->_eip;
1987
	rc = em_push(ctxt);
1988 1989 1990
	if (rc != X86EMUL_CONTINUE)
		return rc;

1991
	ops->get_idt(ctxt, &dt);
1992 1993 1994 1995

	eip_addr = dt.address + (irq << 2);
	cs_addr = dt.address + (irq << 2) + 2;

1996
	rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
1997 1998 1999
	if (rc != X86EMUL_CONTINUE)
		return rc;

2000
	rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
2001 2002 2003
	if (rc != X86EMUL_CONTINUE)
		return rc;

2004
	rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
2005 2006 2007
	if (rc != X86EMUL_CONTINUE)
		return rc;

2008
	ctxt->_eip = eip;
2009 2010 2011 2012

	return rc;
}

2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023
int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
{
	int rc;

	invalidate_registers(ctxt);
	rc = __emulate_int_real(ctxt, irq);
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);
	return rc;
}

2024
static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
2025 2026 2027
{
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
2028
		return __emulate_int_real(ctxt, irq);
2029 2030 2031 2032 2033 2034 2035 2036 2037 2038
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
	default:
		/* Protected mode interrupts unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
	}
}

2039
static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
2040
{
2041 2042 2043 2044 2045 2046 2047 2048
	int rc = X86EMUL_CONTINUE;
	unsigned long temp_eip = 0;
	unsigned long temp_eflags = 0;
	unsigned long cs = 0;
	unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
			     EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
			     EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
	unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
2049

2050
	/* TODO: Add stack limit check */
2051

2052
	rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
2053

2054 2055
	if (rc != X86EMUL_CONTINUE)
		return rc;
2056

2057 2058
	if (temp_eip & ~0xffff)
		return emulate_gp(ctxt, 0);
2059

2060
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2061

2062 2063
	if (rc != X86EMUL_CONTINUE)
		return rc;
2064

2065
	rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
2066

2067 2068
	if (rc != X86EMUL_CONTINUE)
		return rc;
2069

2070
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
2071

2072 2073
	if (rc != X86EMUL_CONTINUE)
		return rc;
2074

2075
	ctxt->_eip = temp_eip;
2076 2077


2078
	if (ctxt->op_bytes == 4)
2079
		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
2080
	else if (ctxt->op_bytes == 2) {
2081 2082
		ctxt->eflags &= ~0xffff;
		ctxt->eflags |= temp_eflags;
2083
	}
2084 2085 2086 2087 2088

	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
	ctxt->eflags |= EFLG_RESERVED_ONE_MASK;

	return rc;
2089 2090
}

2091
static int em_iret(struct x86_emulate_ctxt *ctxt)
2092
{
2093 2094
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
2095
		return emulate_iret_real(ctxt);
2096 2097 2098 2099
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
2100
	default:
2101 2102
		/* iret from protected mode unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
2103 2104 2105
	}
}

2106 2107 2108 2109 2110
static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned short sel;

2111
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2112

2113
	rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
2114 2115 2116
	if (rc != X86EMUL_CONTINUE)
		return rc;

2117 2118
	ctxt->_eip = 0;
	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
2119 2120 2121
	return X86EMUL_CONTINUE;
}

2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138
static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 ex = 0;

	emulate_1op_rax_rdx(ctxt, "mul", ex);
	return X86EMUL_CONTINUE;
}

static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 ex = 0;

	emulate_1op_rax_rdx(ctxt, "imul", ex);
	return X86EMUL_CONTINUE;
}

static int em_div_ex(struct x86_emulate_ctxt *ctxt)
2139
{
2140
	u8 de = 0;
2141

2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152
	emulate_1op_rax_rdx(ctxt, "div", de);
	if (de)
		return emulate_de(ctxt);
	return X86EMUL_CONTINUE;
}

static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 de = 0;

	emulate_1op_rax_rdx(ctxt, "idiv", de);
2153 2154
	if (de)
		return emulate_de(ctxt);
2155
	return X86EMUL_CONTINUE;
2156 2157
}

2158
static int em_grp45(struct x86_emulate_ctxt *ctxt)
2159
{
2160
	int rc = X86EMUL_CONTINUE;
2161

2162
	switch (ctxt->modrm_reg) {
2163 2164
	case 2: /* call near abs */ {
		long int old_eip;
2165 2166 2167
		old_eip = ctxt->_eip;
		ctxt->_eip = ctxt->src.val;
		ctxt->src.val = old_eip;
2168
		rc = em_push(ctxt);
2169 2170
		break;
	}
2171
	case 4: /* jmp abs */
2172
		ctxt->_eip = ctxt->src.val;
2173
		break;
2174 2175 2176
	case 5: /* jmp far */
		rc = em_jmp_far(ctxt);
		break;
2177
	case 6:	/* push */
2178
		rc = em_push(ctxt);
2179 2180
		break;
	}
2181
	return rc;
2182 2183
}

2184
static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
2185
{
2186
	u64 old = ctxt->dst.orig_val64;
2187

2188 2189 2190 2191
	if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
	    ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
		*reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
		*reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
2192
		ctxt->eflags &= ~EFLG_ZF;
2193
	} else {
2194 2195
		ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
			(u32) reg_read(ctxt, VCPU_REGS_RBX);
2196

2197
		ctxt->eflags |= EFLG_ZF;
2198
	}
2199
	return X86EMUL_CONTINUE;
2200 2201
}

2202 2203
static int em_ret(struct x86_emulate_ctxt *ctxt)
{
2204 2205 2206
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->_eip;
	ctxt->dst.bytes = ctxt->op_bytes;
2207 2208 2209
	return em_pop(ctxt);
}

2210
static int em_ret_far(struct x86_emulate_ctxt *ctxt)
2211 2212 2213 2214
{
	int rc;
	unsigned long cs;

2215
	rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
2216
	if (rc != X86EMUL_CONTINUE)
2217
		return rc;
2218 2219 2220
	if (ctxt->op_bytes == 4)
		ctxt->_eip = (u32)ctxt->_eip;
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2221
	if (rc != X86EMUL_CONTINUE)
2222
		return rc;
2223
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
2224 2225 2226
	return rc;
}

2227 2228 2229 2230
static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
{
	/* Save real source value, then compare EAX against destination. */
	ctxt->src.orig_val = ctxt->src.val;
2231
	ctxt->src.val = reg_read(ctxt, VCPU_REGS_RAX);
2232
	fastop(ctxt, em_cmp);
2233 2234 2235 2236 2237 2238 2239

	if (ctxt->eflags & EFLG_ZF) {
		/* Success: write back to memory. */
		ctxt->dst.val = ctxt->src.orig_val;
	} else {
		/* Failure: write the value we saw to EAX. */
		ctxt->dst.type = OP_REG;
2240
		ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
2241 2242 2243 2244
	}
	return X86EMUL_CONTINUE;
}

2245
static int em_lseg(struct x86_emulate_ctxt *ctxt)
2246
{
2247
	int seg = ctxt->src2.val;
2248 2249 2250
	unsigned short sel;
	int rc;

2251
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2252

2253
	rc = load_segment_descriptor(ctxt, sel, seg);
2254 2255 2256
	if (rc != X86EMUL_CONTINUE)
		return rc;

2257
	ctxt->dst.val = ctxt->src.val;
2258 2259 2260
	return rc;
}

2261
static void
2262
setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
2263
			struct desc_struct *cs, struct desc_struct *ss)
2264 2265
{
	cs->l = 0;		/* will be adjusted later */
2266
	set_desc_base(cs, 0);	/* flat segment */
2267
	cs->g = 1;		/* 4kb granularity */
2268
	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
2269 2270 2271
	cs->type = 0x0b;	/* Read, Execute, Accessed */
	cs->s = 1;
	cs->dpl = 0;		/* will be adjusted later */
2272 2273
	cs->p = 1;
	cs->d = 1;
2274
	cs->avl = 0;
2275

2276 2277
	set_desc_base(ss, 0);	/* flat segment */
	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
2278 2279 2280
	ss->g = 1;		/* 4kb granularity */
	ss->s = 1;
	ss->type = 0x03;	/* Read/Write, Accessed */
2281
	ss->d = 1;		/* 32bit stack segment */
2282
	ss->dpl = 0;
2283
	ss->p = 1;
2284 2285
	ss->l = 0;
	ss->avl = 0;
2286 2287
}

2288 2289 2290 2291 2292
static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

	eax = ecx = 0;
2293 2294
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
2295 2296 2297 2298
		&& ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
		&& edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
}

2299 2300
static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
{
2301
	const struct x86_emulate_ops *ops = ctxt->ops;
2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312
	u32 eax, ebx, ecx, edx;

	/*
	 * syscall should always be enabled in longmode - so only become
	 * vendor specific (cpuid) if other modes are active...
	 */
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return true;

	eax = 0x00000000;
	ecx = 0x00000000;
2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337
	ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	/*
	 * Intel ("GenuineIntel")
	 * remark: Intel CPUs only support "syscall" in 64bit
	 * longmode. Also an 64bit guest with a
	 * 32bit compat-app running will #UD !! While this
	 * behaviour can be fixed (by emulating) into AMD
	 * response - CPUs of AMD can't behave like Intel.
	 */
	if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
		return false;

	/* AMD ("AuthenticAMD") */
	if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
		return true;

	/* AMD ("AMDisbetter!") */
	if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
		return true;
2338 2339 2340 2341 2342

	/* default: (not Intel, not AMD), apply Intel's stricter rules... */
	return false;
}

2343
static int em_syscall(struct x86_emulate_ctxt *ctxt)
2344
{
2345
	const struct x86_emulate_ops *ops = ctxt->ops;
2346
	struct desc_struct cs, ss;
2347
	u64 msr_data;
2348
	u16 cs_sel, ss_sel;
2349
	u64 efer = 0;
2350 2351

	/* syscall is not available in real mode */
2352
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2353 2354
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_ud(ctxt);
2355

2356 2357 2358
	if (!(em_syscall_is_enabled(ctxt)))
		return emulate_ud(ctxt);

2359
	ops->get_msr(ctxt, MSR_EFER, &efer);
2360
	setup_syscalls_segments(ctxt, &cs, &ss);
2361

2362 2363 2364
	if (!(efer & EFER_SCE))
		return emulate_ud(ctxt);

2365
	ops->get_msr(ctxt, MSR_STAR, &msr_data);
2366
	msr_data >>= 32;
2367 2368
	cs_sel = (u16)(msr_data & 0xfffc);
	ss_sel = (u16)(msr_data + 8);
2369

2370
	if (efer & EFER_LMA) {
2371
		cs.d = 0;
2372 2373
		cs.l = 1;
	}
2374 2375
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2376

2377
	*reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
2378
	if (efer & EFER_LMA) {
2379
#ifdef CONFIG_X86_64
2380
		*reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags & ~EFLG_RF;
2381

2382
		ops->get_msr(ctxt,
2383 2384
			     ctxt->mode == X86EMUL_MODE_PROT64 ?
			     MSR_LSTAR : MSR_CSTAR, &msr_data);
2385
		ctxt->_eip = msr_data;
2386

2387
		ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
2388 2389 2390 2391
		ctxt->eflags &= ~(msr_data | EFLG_RF);
#endif
	} else {
		/* legacy mode */
2392
		ops->get_msr(ctxt, MSR_STAR, &msr_data);
2393
		ctxt->_eip = (u32)msr_data;
2394 2395 2396 2397

		ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
	}

2398
	return X86EMUL_CONTINUE;
2399 2400
}

2401
static int em_sysenter(struct x86_emulate_ctxt *ctxt)
2402
{
2403
	const struct x86_emulate_ops *ops = ctxt->ops;
2404
	struct desc_struct cs, ss;
2405
	u64 msr_data;
2406
	u16 cs_sel, ss_sel;
2407
	u64 efer = 0;
2408

2409
	ops->get_msr(ctxt, MSR_EFER, &efer);
2410
	/* inject #GP if in real mode */
2411 2412
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return emulate_gp(ctxt, 0);
2413

2414 2415 2416 2417 2418 2419 2420 2421
	/*
	 * Not recognized on AMD in compat mode (but is recognized in legacy
	 * mode).
	 */
	if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
	    && !vendor_intel(ctxt))
		return emulate_ud(ctxt);

2422 2423 2424
	/* XXX sysenter/sysexit have not been tested in 64bit mode.
	* Therefore, we inject an #UD.
	*/
2425 2426
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return emulate_ud(ctxt);
2427

2428
	setup_syscalls_segments(ctxt, &cs, &ss);
2429

2430
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2431 2432
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT32:
2433 2434
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2435 2436
		break;
	case X86EMUL_MODE_PROT64:
2437 2438
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2439
		break;
2440 2441
	default:
		break;
2442 2443 2444
	}

	ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
2445 2446 2447 2448
	cs_sel = (u16)msr_data;
	cs_sel &= ~SELECTOR_RPL_MASK;
	ss_sel = cs_sel + 8;
	ss_sel &= ~SELECTOR_RPL_MASK;
2449
	if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
2450
		cs.d = 0;
2451 2452 2453
		cs.l = 1;
	}

2454 2455
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2456

2457
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
2458
	ctxt->_eip = msr_data;
2459

2460
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
2461
	*reg_write(ctxt, VCPU_REGS_RSP) = msr_data;
2462

2463
	return X86EMUL_CONTINUE;
2464 2465
}

2466
static int em_sysexit(struct x86_emulate_ctxt *ctxt)
2467
{
2468
	const struct x86_emulate_ops *ops = ctxt->ops;
2469
	struct desc_struct cs, ss;
2470 2471
	u64 msr_data;
	int usermode;
X
Xiao Guangrong 已提交
2472
	u16 cs_sel = 0, ss_sel = 0;
2473

2474 2475
	/* inject #GP if in real mode or Virtual 8086 mode */
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2476 2477
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_gp(ctxt, 0);
2478

2479
	setup_syscalls_segments(ctxt, &cs, &ss);
2480

2481
	if ((ctxt->rex_prefix & 0x8) != 0x0)
2482 2483 2484 2485 2486 2487
		usermode = X86EMUL_MODE_PROT64;
	else
		usermode = X86EMUL_MODE_PROT32;

	cs.dpl = 3;
	ss.dpl = 3;
2488
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2489 2490
	switch (usermode) {
	case X86EMUL_MODE_PROT32:
2491
		cs_sel = (u16)(msr_data + 16);
2492 2493
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2494
		ss_sel = (u16)(msr_data + 24);
2495 2496
		break;
	case X86EMUL_MODE_PROT64:
2497
		cs_sel = (u16)(msr_data + 32);
2498 2499
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2500 2501
		ss_sel = cs_sel + 8;
		cs.d = 0;
2502 2503 2504
		cs.l = 1;
		break;
	}
2505 2506
	cs_sel |= SELECTOR_RPL_MASK;
	ss_sel |= SELECTOR_RPL_MASK;
2507

2508 2509
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2510

2511 2512
	ctxt->_eip = reg_read(ctxt, VCPU_REGS_RDX);
	*reg_write(ctxt, VCPU_REGS_RSP) = reg_read(ctxt, VCPU_REGS_RCX);
2513

2514
	return X86EMUL_CONTINUE;
2515 2516
}

2517
static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
2518 2519 2520 2521 2522 2523 2524
{
	int iopl;
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return false;
	if (ctxt->mode == X86EMUL_MODE_VM86)
		return true;
	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
2525
	return ctxt->ops->cpl(ctxt) > iopl;
2526 2527 2528 2529 2530
}

static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
					    u16 port, u16 len)
{
2531
	const struct x86_emulate_ops *ops = ctxt->ops;
2532
	struct desc_struct tr_seg;
2533
	u32 base3;
2534
	int r;
2535
	u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
2536
	unsigned mask = (1 << len) - 1;
2537
	unsigned long base;
2538

2539
	ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
2540
	if (!tr_seg.p)
2541
		return false;
2542
	if (desc_limit_scaled(&tr_seg) < 103)
2543
		return false;
2544 2545 2546 2547
	base = get_desc_base(&tr_seg);
#ifdef CONFIG_X86_64
	base |= ((u64)base3) << 32;
#endif
2548
	r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
2549 2550
	if (r != X86EMUL_CONTINUE)
		return false;
2551
	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
2552
		return false;
2553
	r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
2554 2555 2556 2557 2558 2559 2560 2561 2562 2563
	if (r != X86EMUL_CONTINUE)
		return false;
	if ((perm >> bit_idx) & mask)
		return false;
	return true;
}

static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
				 u16 port, u16 len)
{
2564 2565 2566
	if (ctxt->perm_ok)
		return true;

2567 2568
	if (emulator_bad_iopl(ctxt))
		if (!emulator_io_port_access_allowed(ctxt, port, len))
2569
			return false;
2570 2571 2572

	ctxt->perm_ok = true;

2573 2574 2575
	return true;
}

2576 2577 2578
static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_16 *tss)
{
2579
	tss->ip = ctxt->_eip;
2580
	tss->flag = ctxt->eflags;
2581 2582 2583 2584 2585 2586 2587 2588
	tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->si = reg_read(ctxt, VCPU_REGS_RSI);
	tss->di = reg_read(ctxt, VCPU_REGS_RDI);
2589

2590 2591 2592 2593 2594
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2595 2596 2597 2598 2599 2600 2601
}

static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_16 *tss)
{
	int ret;

2602
	ctxt->_eip = tss->ip;
2603
	ctxt->eflags = tss->flag | 2;
2604 2605 2606 2607 2608 2609 2610 2611
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
2612 2613 2614 2615 2616

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2617 2618 2619 2620 2621
	set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2622 2623

	/*
G
Guo Chao 已提交
2624
	 * Now load segment descriptors. If fault happens at this stage
2625 2626
	 * it is handled in a context of new task
	 */
2627
	ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
2628 2629
	if (ret != X86EMUL_CONTINUE)
		return ret;
2630
	ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
2631 2632
	if (ret != X86EMUL_CONTINUE)
		return ret;
2633
	ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
2634 2635
	if (ret != X86EMUL_CONTINUE)
		return ret;
2636
	ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
2637 2638
	if (ret != X86EMUL_CONTINUE)
		return ret;
2639
	ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
2640 2641 2642 2643 2644 2645 2646 2647 2648 2649
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_16(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2650
	const struct x86_emulate_ops *ops = ctxt->ops;
2651 2652
	struct tss_segment_16 tss_seg;
	int ret;
2653
	u32 new_tss_base = get_desc_base(new_desc);
2654

2655
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2656
			    &ctxt->exception);
2657
	if (ret != X86EMUL_CONTINUE)
2658 2659 2660
		/* FIXME: need to provide precise fault address */
		return ret;

2661
	save_state_to_tss16(ctxt, &tss_seg);
2662

2663
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2664
			     &ctxt->exception);
2665
	if (ret != X86EMUL_CONTINUE)
2666 2667 2668
		/* FIXME: need to provide precise fault address */
		return ret;

2669
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2670
			    &ctxt->exception);
2671
	if (ret != X86EMUL_CONTINUE)
2672 2673 2674 2675 2676 2677
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2678
		ret = ops->write_std(ctxt, new_tss_base,
2679 2680
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2681
				     &ctxt->exception);
2682
		if (ret != X86EMUL_CONTINUE)
2683 2684 2685 2686
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2687
	return load_state_from_tss16(ctxt, &tss_seg);
2688 2689 2690 2691 2692
}

static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_32 *tss)
{
2693
	tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
2694
	tss->eip = ctxt->_eip;
2695
	tss->eflags = ctxt->eflags;
2696 2697 2698 2699 2700 2701 2702 2703
	tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
	tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
2704

2705 2706 2707 2708 2709 2710 2711
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
	tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
	tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2712 2713 2714 2715 2716 2717 2718
}

static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_32 *tss)
{
	int ret;

2719
	if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
2720
		return emulate_gp(ctxt, 0);
2721
	ctxt->_eip = tss->eip;
2722
	ctxt->eflags = tss->eflags | 2;
2723 2724

	/* General purpose registers */
2725 2726 2727 2728 2729 2730 2731 2732
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
2733 2734 2735 2736 2737

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2738 2739 2740 2741 2742 2743 2744
	set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
	set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
	set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
2745

2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763
	/*
	 * If we're switching between Protected Mode and VM86, we need to make
	 * sure to update the mode before loading the segment descriptors so
	 * that the selectors are interpreted correctly.
	 *
	 * Need to get rflags to the vcpu struct immediately because it
	 * influences the CPL which is checked at least when loading the segment
	 * descriptors and when pushing an error code to the new kernel stack.
	 *
	 * TODO Introduce a separate ctxt->ops->set_cpl callback
	 */
	if (ctxt->eflags & X86_EFLAGS_VM)
		ctxt->mode = X86EMUL_MODE_VM86;
	else
		ctxt->mode = X86EMUL_MODE_PROT32;

	ctxt->ops->set_rflags(ctxt, ctxt->eflags);

2764 2765 2766 2767
	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
2768
	ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
2769 2770
	if (ret != X86EMUL_CONTINUE)
		return ret;
2771
	ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
2772 2773
	if (ret != X86EMUL_CONTINUE)
		return ret;
2774
	ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
2775 2776
	if (ret != X86EMUL_CONTINUE)
		return ret;
2777
	ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
2778 2779
	if (ret != X86EMUL_CONTINUE)
		return ret;
2780
	ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
2781 2782
	if (ret != X86EMUL_CONTINUE)
		return ret;
2783
	ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
2784 2785
	if (ret != X86EMUL_CONTINUE)
		return ret;
2786
	ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
2787 2788 2789 2790 2791 2792 2793 2794 2795 2796
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_32(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2797
	const struct x86_emulate_ops *ops = ctxt->ops;
2798 2799
	struct tss_segment_32 tss_seg;
	int ret;
2800
	u32 new_tss_base = get_desc_base(new_desc);
2801

2802
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2803
			    &ctxt->exception);
2804
	if (ret != X86EMUL_CONTINUE)
2805 2806 2807
		/* FIXME: need to provide precise fault address */
		return ret;

2808
	save_state_to_tss32(ctxt, &tss_seg);
2809

2810
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2811
			     &ctxt->exception);
2812
	if (ret != X86EMUL_CONTINUE)
2813 2814 2815
		/* FIXME: need to provide precise fault address */
		return ret;

2816
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2817
			    &ctxt->exception);
2818
	if (ret != X86EMUL_CONTINUE)
2819 2820 2821 2822 2823 2824
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2825
		ret = ops->write_std(ctxt, new_tss_base,
2826 2827
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2828
				     &ctxt->exception);
2829
		if (ret != X86EMUL_CONTINUE)
2830 2831 2832 2833
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2834
	return load_state_from_tss32(ctxt, &tss_seg);
2835 2836 2837
}

static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
2838
				   u16 tss_selector, int idt_index, int reason,
2839
				   bool has_error_code, u32 error_code)
2840
{
2841
	const struct x86_emulate_ops *ops = ctxt->ops;
2842 2843
	struct desc_struct curr_tss_desc, next_tss_desc;
	int ret;
2844
	u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
2845
	ulong old_tss_base =
2846
		ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
2847
	u32 desc_limit;
2848
	ulong desc_addr;
2849 2850 2851

	/* FIXME: old_tss_base == ~0 ? */

2852
	ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
2853 2854
	if (ret != X86EMUL_CONTINUE)
		return ret;
2855
	ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
2856 2857 2858 2859 2860
	if (ret != X86EMUL_CONTINUE)
		return ret;

	/* FIXME: check that next_tss_desc is tss */

2861 2862 2863 2864 2865
	/*
	 * Check privileges. The three cases are task switch caused by...
	 *
	 * 1. jmp/call/int to task gate: Check against DPL of the task gate
	 * 2. Exception/IRQ/iret: No check is performed
G
Guo Chao 已提交
2866
	 * 3. jmp/call to TSS: Check against DPL of the TSS
2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886
	 */
	if (reason == TASK_SWITCH_GATE) {
		if (idt_index != -1) {
			/* Software interrupts */
			struct desc_struct task_gate_desc;
			int dpl;

			ret = read_interrupt_descriptor(ctxt, idt_index,
							&task_gate_desc);
			if (ret != X86EMUL_CONTINUE)
				return ret;

			dpl = task_gate_desc.dpl;
			if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
				return emulate_gp(ctxt, (idt_index << 3) | 0x2);
		}
	} else if (reason != TASK_SWITCH_IRET) {
		int dpl = next_tss_desc.dpl;
		if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
			return emulate_gp(ctxt, tss_selector);
2887 2888
	}

2889

2890 2891 2892 2893
	desc_limit = desc_limit_scaled(&next_tss_desc);
	if (!next_tss_desc.p ||
	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
	     desc_limit < 0x2b)) {
2894
		emulate_ts(ctxt, tss_selector & 0xfffc);
2895 2896 2897 2898 2899
		return X86EMUL_PROPAGATE_FAULT;
	}

	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2900
		write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
2901 2902 2903 2904 2905 2906
	}

	if (reason == TASK_SWITCH_IRET)
		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;

	/* set back link to prev task only if NT bit is set in eflags
G
Guo Chao 已提交
2907
	   note that old_tss_sel is not used after this point */
2908 2909 2910 2911
	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
		old_tss_sel = 0xffff;

	if (next_tss_desc.type & 8)
2912
		ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
2913 2914
				     old_tss_base, &next_tss_desc);
	else
2915
		ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
2916
				     old_tss_base, &next_tss_desc);
2917 2918
	if (ret != X86EMUL_CONTINUE)
		return ret;
2919 2920 2921 2922 2923 2924

	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;

	if (reason != TASK_SWITCH_IRET) {
		next_tss_desc.type |= (1 << 1); /* set busy flag */
2925
		write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
2926 2927
	}

2928
	ops->set_cr(ctxt, 0,  ops->get_cr(ctxt, 0) | X86_CR0_TS);
2929
	ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
2930

2931
	if (has_error_code) {
2932 2933 2934
		ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
		ctxt->lock_prefix = 0;
		ctxt->src.val = (unsigned long) error_code;
2935
		ret = em_push(ctxt);
2936 2937
	}

2938 2939 2940 2941
	return ret;
}

int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2942
			 u16 tss_selector, int idt_index, int reason,
2943
			 bool has_error_code, u32 error_code)
2944 2945 2946
{
	int rc;

2947
	invalidate_registers(ctxt);
2948 2949
	ctxt->_eip = ctxt->eip;
	ctxt->dst.type = OP_NONE;
2950

2951
	rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
2952
				     has_error_code, error_code);
2953

2954
	if (rc == X86EMUL_CONTINUE) {
2955
		ctxt->eip = ctxt->_eip;
2956 2957
		writeback_registers(ctxt);
	}
2958

2959
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
2960 2961
}

2962 2963
static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
		struct operand *op)
2964
{
2965
	int df = (ctxt->eflags & EFLG_DF) ? -op->count : op->count;
2966

2967 2968
	register_address_increment(ctxt, reg_rmw(ctxt, reg), df * op->bytes);
	op->addr.mem.ea = register_address(ctxt, reg_read(ctxt, reg));
2969 2970
}

2971 2972 2973 2974 2975 2976
static int em_das(struct x86_emulate_ctxt *ctxt)
{
	u8 al, old_al;
	bool af, cf, old_cf;

	cf = ctxt->eflags & X86_EFLAGS_CF;
2977
	al = ctxt->dst.val;
2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994

	old_al = al;
	old_cf = cf;
	cf = false;
	af = ctxt->eflags & X86_EFLAGS_AF;
	if ((al & 0x0f) > 9 || af) {
		al -= 6;
		cf = old_cf | (al >= 250);
		af = true;
	} else {
		af = false;
	}
	if (old_al > 0x99 || old_cf) {
		al -= 0x60;
		cf = true;
	}

2995
	ctxt->dst.val = al;
2996
	/* Set PF, ZF, SF */
2997 2998 2999
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
3000
	fastop(ctxt, em_or);
3001 3002 3003 3004 3005 3006 3007 3008
	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
	if (cf)
		ctxt->eflags |= X86_EFLAGS_CF;
	if (af)
		ctxt->eflags |= X86_EFLAGS_AF;
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030
static int em_aam(struct x86_emulate_ctxt *ctxt)
{
	u8 al, ah;

	if (ctxt->src.val == 0)
		return emulate_de(ctxt);

	al = ctxt->dst.val & 0xff;
	ah = al / ctxt->src.val;
	al %= ctxt->src.val;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);

	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);

	return X86EMUL_CONTINUE;
}

3031 3032 3033 3034 3035 3036 3037 3038 3039
static int em_aad(struct x86_emulate_ctxt *ctxt)
{
	u8 al = ctxt->dst.val & 0xff;
	u8 ah = (ctxt->dst.val >> 8) & 0xff;

	al = (al + (ah * ctxt->src.val)) & 0xff;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;

3040 3041 3042 3043 3044
	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);
3045 3046 3047 3048

	return X86EMUL_CONTINUE;
}

3049 3050 3051 3052 3053 3054 3055 3056 3057
static int em_call(struct x86_emulate_ctxt *ctxt)
{
	long rel = ctxt->src.val;

	ctxt->src.val = (unsigned long)ctxt->_eip;
	jmp_rel(ctxt, rel);
	return em_push(ctxt);
}

3058 3059 3060 3061 3062 3063
static int em_call_far(struct x86_emulate_ctxt *ctxt)
{
	u16 sel, old_cs;
	ulong old_eip;
	int rc;

3064
	old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
3065
	old_eip = ctxt->_eip;
3066

3067
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
3068
	if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
3069 3070
		return X86EMUL_CONTINUE;

3071 3072
	ctxt->_eip = 0;
	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
3073

3074
	ctxt->src.val = old_cs;
3075
	rc = em_push(ctxt);
3076 3077 3078
	if (rc != X86EMUL_CONTINUE)
		return rc;

3079
	ctxt->src.val = old_eip;
3080
	return em_push(ctxt);
3081 3082
}

3083 3084 3085 3086
static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
{
	int rc;

3087 3088 3089 3090
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->_eip;
	ctxt->dst.bytes = ctxt->op_bytes;
	rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
3091 3092
	if (rc != X86EMUL_CONTINUE)
		return rc;
3093
	rsp_increment(ctxt, ctxt->src.val);
3094 3095 3096
	return X86EMUL_CONTINUE;
}

3097 3098 3099
static int em_xchg(struct x86_emulate_ctxt *ctxt)
{
	/* Write back the register source. */
3100 3101
	ctxt->src.val = ctxt->dst.val;
	write_register_operand(&ctxt->src);
3102 3103

	/* Write back the memory destination with implicit LOCK prefix. */
3104 3105
	ctxt->dst.val = ctxt->src.orig_val;
	ctxt->lock_prefix = 1;
3106 3107 3108
	return X86EMUL_CONTINUE;
}

3109 3110
static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
{
3111
	ctxt->dst.val = ctxt->src2.val;
3112
	return fastop(ctxt, em_imul);
3113 3114
}

3115 3116
static int em_cwd(struct x86_emulate_ctxt *ctxt)
{
3117 3118
	ctxt->dst.type = OP_REG;
	ctxt->dst.bytes = ctxt->src.bytes;
3119
	ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
3120
	ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
3121 3122 3123 3124

	return X86EMUL_CONTINUE;
}

3125 3126 3127 3128
static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
{
	u64 tsc = 0;

3129
	ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
3130 3131
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
	*reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
3132 3133 3134
	return X86EMUL_CONTINUE;
}

3135 3136 3137 3138
static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
{
	u64 pmc;

3139
	if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
3140
		return emulate_gp(ctxt, 0);
3141 3142
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
	*reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
3143 3144 3145
	return X86EMUL_CONTINUE;
}

3146 3147
static int em_mov(struct x86_emulate_ctxt *ctxt)
{
S
Stefan Hajnoczi 已提交
3148
	memcpy(ctxt->dst.valptr, ctxt->src.valptr, ctxt->op_bytes);
3149 3150 3151
	return X86EMUL_CONTINUE;
}

3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179
static int em_cr_write(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

static int em_dr_write(struct x86_emulate_ctxt *ctxt)
{
	unsigned long val;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		val = ctxt->src.val & ~0ULL;
	else
		val = ctxt->src.val & ~0U;

	/* #UD condition is already handled. */
	if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3180 3181 3182 3183
static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3184 3185 3186
	msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
		| ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
	if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
3187 3188 3189 3190 3191 3192 3193 3194 3195
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3196
	if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
3197 3198
		return emulate_gp(ctxt, 0);

3199 3200
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
	*reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
3201 3202 3203
	return X86EMUL_CONTINUE;
}

3204 3205
static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
{
3206
	if (ctxt->modrm_reg > VCPU_SREG_GS)
3207 3208
		return emulate_ud(ctxt);

3209
	ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
3210 3211 3212 3213 3214
	return X86EMUL_CONTINUE;
}

static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
{
3215
	u16 sel = ctxt->src.val;
3216

3217
	if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
3218 3219
		return emulate_ud(ctxt);

3220
	if (ctxt->modrm_reg == VCPU_SREG_SS)
3221 3222 3223
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;

	/* Disable writeback. */
3224 3225
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
3226 3227
}

A
Avi Kivity 已提交
3228 3229 3230 3231 3232 3233 3234 3235 3236
static int em_lldt(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
}

A
Avi Kivity 已提交
3237 3238 3239 3240 3241 3242 3243 3244 3245
static int em_ltr(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
}

3246 3247
static int em_invlpg(struct x86_emulate_ctxt *ctxt)
{
3248 3249 3250
	int rc;
	ulong linear;

3251
	rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
3252
	if (rc == X86EMUL_CONTINUE)
3253
		ctxt->ops->invlpg(ctxt, linear);
3254
	/* Disable writeback. */
3255
	ctxt->dst.type = OP_NONE;
3256 3257 3258
	return X86EMUL_CONTINUE;
}

3259 3260 3261 3262 3263 3264 3265 3266 3267 3268
static int em_clts(struct x86_emulate_ctxt *ctxt)
{
	ulong cr0;

	cr0 = ctxt->ops->get_cr(ctxt, 0);
	cr0 &= ~X86_CR0_TS;
	ctxt->ops->set_cr(ctxt, 0, cr0);
	return X86EMUL_CONTINUE;
}

3269 3270 3271 3272
static int em_vmcall(struct x86_emulate_ctxt *ctxt)
{
	int rc;

3273
	if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
3274 3275 3276 3277 3278 3279 3280
		return X86EMUL_UNHANDLEABLE;

	rc = ctxt->ops->fix_hypercall(ctxt);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	/* Let the processor re-execute the fixed hypercall */
3281
	ctxt->_eip = ctxt->eip;
3282
	/* Disable writeback. */
3283
	ctxt->dst.type = OP_NONE;
3284 3285 3286
	return X86EMUL_CONTINUE;
}

3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315
static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
				  void (*get)(struct x86_emulate_ctxt *ctxt,
					      struct desc_ptr *ptr))
{
	struct desc_ptr desc_ptr;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
	get(ctxt, &desc_ptr);
	if (ctxt->op_bytes == 2) {
		ctxt->op_bytes = 4;
		desc_ptr.address &= 0x00ffffff;
	}
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return segmented_write(ctxt, ctxt->dst.addr.mem,
			       &desc_ptr, 2 + ctxt->op_bytes);
}

static int em_sgdt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
}

static int em_sidt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
}

3316 3317 3318 3319 3320
static int em_lgdt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

3321 3322
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3323
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3324
			     &desc_ptr.size, &desc_ptr.address,
3325
			     ctxt->op_bytes);
3326 3327 3328 3329
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_gdt(ctxt, &desc_ptr);
	/* Disable writeback. */
3330
	ctxt->dst.type = OP_NONE;
3331 3332 3333
	return X86EMUL_CONTINUE;
}

3334
static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
3335 3336 3337
{
	int rc;

3338 3339
	rc = ctxt->ops->fix_hypercall(ctxt);

3340
	/* Disable writeback. */
3341
	ctxt->dst.type = OP_NONE;
3342 3343 3344 3345 3346 3347 3348 3349
	return rc;
}

static int em_lidt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

3350 3351
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3352
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3353
			     &desc_ptr.size, &desc_ptr.address,
3354
			     ctxt->op_bytes);
3355 3356 3357 3358
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_idt(ctxt, &desc_ptr);
	/* Disable writeback. */
3359
	ctxt->dst.type = OP_NONE;
3360 3361 3362 3363 3364
	return X86EMUL_CONTINUE;
}

static int em_smsw(struct x86_emulate_ctxt *ctxt)
{
3365 3366
	ctxt->dst.bytes = 2;
	ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
3367 3368 3369 3370 3371 3372
	return X86EMUL_CONTINUE;
}

static int em_lmsw(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
3373 3374
			  | (ctxt->src.val & 0x0f));
	ctxt->dst.type = OP_NONE;
3375 3376 3377
	return X86EMUL_CONTINUE;
}

3378 3379
static int em_loop(struct x86_emulate_ctxt *ctxt)
{
3380 3381
	register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX), -1);
	if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
3382 3383
	    (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
		jmp_rel(ctxt, ctxt->src.val);
3384 3385 3386 3387 3388 3389

	return X86EMUL_CONTINUE;
}

static int em_jcxz(struct x86_emulate_ctxt *ctxt)
{
3390
	if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
3391
		jmp_rel(ctxt, ctxt->src.val);
3392 3393 3394 3395

	return X86EMUL_CONTINUE;
}

3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413
static int em_in(struct x86_emulate_ctxt *ctxt)
{
	if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
			     &ctxt->dst.val))
		return X86EMUL_IO_NEEDED;

	return X86EMUL_CONTINUE;
}

static int em_out(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
				    &ctxt->src.val, 1);
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432
static int em_cli(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->eflags &= ~X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

static int em_sti(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
	ctxt->eflags |= X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3433 3434 3435 3436
static int em_cpuid(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

3437 3438
	eax = reg_read(ctxt, VCPU_REGS_RAX);
	ecx = reg_read(ctxt, VCPU_REGS_RCX);
A
Avi Kivity 已提交
3439
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
3440 3441 3442 3443
	*reg_write(ctxt, VCPU_REGS_RAX) = eax;
	*reg_write(ctxt, VCPU_REGS_RBX) = ebx;
	*reg_write(ctxt, VCPU_REGS_RCX) = ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = edx;
A
Avi Kivity 已提交
3444 3445 3446
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3447 3448
static int em_lahf(struct x86_emulate_ctxt *ctxt)
{
3449 3450
	*reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
	*reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
A
Avi Kivity 已提交
3451 3452 3453
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468
static int em_bswap(struct x86_emulate_ctxt *ctxt)
{
	switch (ctxt->op_bytes) {
#ifdef CONFIG_X86_64
	case 8:
		asm("bswap %0" : "+r"(ctxt->dst.val));
		break;
#endif
	default:
		asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
		break;
	}
	return X86EMUL_CONTINUE;
}

3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482
static bool valid_cr(int nr)
{
	switch (nr) {
	case 0:
	case 2 ... 4:
	case 8:
		return true;
	default:
		return false;
	}
}

static int check_cr_read(struct x86_emulate_ctxt *ctxt)
{
3483
	if (!valid_cr(ctxt->modrm_reg))
3484 3485 3486 3487 3488 3489 3490
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_cr_write(struct x86_emulate_ctxt *ctxt)
{
3491 3492
	u64 new_val = ctxt->src.val64;
	int cr = ctxt->modrm_reg;
3493
	u64 efer = 0;
3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510

	static u64 cr_reserved_bits[] = {
		0xffffffff00000000ULL,
		0, 0, 0, /* CR3 checked later */
		CR4_RESERVED_BITS,
		0, 0, 0,
		CR8_RESERVED_BITS,
	};

	if (!valid_cr(cr))
		return emulate_ud(ctxt);

	if (new_val & cr_reserved_bits[cr])
		return emulate_gp(ctxt, 0);

	switch (cr) {
	case 0: {
3511
		u64 cr4;
3512 3513 3514 3515
		if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
		    ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
			return emulate_gp(ctxt, 0);

3516 3517
		cr4 = ctxt->ops->get_cr(ctxt, 4);
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3518 3519 3520 3521 3522 3523 3524 3525 3526 3527

		if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
		    !(cr4 & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	case 3: {
		u64 rsvd = 0;

3528 3529
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
		if (efer & EFER_LMA)
3530
			rsvd = CR3_L_MODE_RESERVED_BITS;
3531
		else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
3532
			rsvd = CR3_PAE_RESERVED_BITS;
3533
		else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
3534 3535 3536 3537 3538 3539 3540 3541
			rsvd = CR3_NONPAE_RESERVED_BITS;

		if (new_val & rsvd)
			return emulate_gp(ctxt, 0);

		break;
		}
	case 4: {
3542
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553

		if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	}

	return X86EMUL_CONTINUE;
}

3554 3555 3556 3557
static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
{
	unsigned long dr7;

3558
	ctxt->ops->get_dr(ctxt, 7, &dr7);
3559 3560 3561 3562 3563 3564 3565

	/* Check if DR7.Global_Enable is set */
	return dr7 & (1 << 13);
}

static int check_dr_read(struct x86_emulate_ctxt *ctxt)
{
3566
	int dr = ctxt->modrm_reg;
3567 3568 3569 3570 3571
	u64 cr4;

	if (dr > 7)
		return emulate_ud(ctxt);

3572
	cr4 = ctxt->ops->get_cr(ctxt, 4);
3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583
	if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
		return emulate_ud(ctxt);

	if (check_dr7_gd(ctxt))
		return emulate_db(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_dr_write(struct x86_emulate_ctxt *ctxt)
{
3584 3585
	u64 new_val = ctxt->src.val64;
	int dr = ctxt->modrm_reg;
3586 3587 3588 3589 3590 3591 3592

	if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
		return emulate_gp(ctxt, 0);

	return check_dr_read(ctxt);
}

3593 3594 3595 3596
static int check_svme(struct x86_emulate_ctxt *ctxt)
{
	u64 efer;

3597
	ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3598 3599 3600 3601 3602 3603 3604 3605 3606

	if (!(efer & EFER_SVME))
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
{
3607
	u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
3608 3609

	/* Valid physical address? */
3610
	if (rax & 0xffff000000000000ULL)
3611 3612 3613 3614 3615
		return emulate_gp(ctxt, 0);

	return check_svme(ctxt);
}

3616 3617
static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
{
3618
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3619

3620
	if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
3621 3622 3623 3624 3625
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

3626 3627
static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
{
3628
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3629
	u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
3630

3631
	if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
3632 3633 3634 3635 3636 3637
	    (rcx > 3))
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3638 3639
static int check_perm_in(struct x86_emulate_ctxt *ctxt)
{
3640 3641
	ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
3642 3643 3644 3645 3646 3647 3648
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int check_perm_out(struct x86_emulate_ctxt *ctxt)
{
3649 3650
	ctxt->src.bytes = min(ctxt->src.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
3651 3652 3653 3654 3655
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3656
#define D(_y) { .flags = (_y) }
3657
#define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
3658 3659
#define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
		      .check_perm = (_p) }
3660
#define N    D(NotImpl)
3661
#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
3662 3663
#define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
#define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
3664
#define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
3665
#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
3666
#define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
3667 3668
#define II(_f, _e, _i) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
3669 3670 3671
#define IIP(_f, _e, _i, _p) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
	  .check_perm = (_p) }
3672
#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
3673

3674
#define D2bv(_f)      D((_f) | ByteOp), D(_f)
3675
#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
3676
#define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)
3677
#define F2bv(_f, _e)  F((_f) | ByteOp, _e), F(_f, _e)
3678 3679
#define I2bvIP(_f, _e, _i, _p) \
	IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
3680

3681 3682 3683
#define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e),		\
		F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e),	\
		F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
3684

3685
static const struct opcode group7_rm1[] = {
3686 3687
	DI(SrcNone | Priv, monitor),
	DI(SrcNone | Priv, mwait),
3688 3689 3690
	N, N, N, N, N, N,
};

3691
static const struct opcode group7_rm3[] = {
3692 3693 3694 3695 3696 3697 3698 3699
	DIP(SrcNone | Prot | Priv,		vmrun,		check_svme_pa),
	II(SrcNone  | Prot | VendorSpecific,	em_vmmcall,	vmmcall),
	DIP(SrcNone | Prot | Priv,		vmload,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		vmsave,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		stgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		clgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		skinit,		check_svme),
	DIP(SrcNone | Prot | Priv,		invlpga,	check_svme),
3700
};
3701

3702
static const struct opcode group7_rm7[] = {
3703
	N,
3704
	DIP(SrcNone, rdtscp, check_rdtsc),
3705 3706
	N, N, N, N, N, N,
};
3707

3708
static const struct opcode group1[] = {
3709 3710 3711 3712 3713 3714 3715 3716
	F(Lock, em_add),
	F(Lock | PageTable, em_or),
	F(Lock, em_adc),
	F(Lock, em_sbb),
	F(Lock | PageTable, em_and),
	F(Lock, em_sub),
	F(Lock, em_xor),
	F(NoWrite, em_cmp),
3717 3718
};

3719
static const struct opcode group1A[] = {
3720
	I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
3721 3722
};

3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733
static const struct opcode group2[] = {
	F(DstMem | ModRM, em_rol),
	F(DstMem | ModRM, em_ror),
	F(DstMem | ModRM, em_rcl),
	F(DstMem | ModRM, em_rcr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_shr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_sar),
};

3734
static const struct opcode group3[] = {
3735 3736
	F(DstMem | SrcImm | NoWrite, em_test),
	F(DstMem | SrcImm | NoWrite, em_test),
3737 3738
	F(DstMem | SrcNone | Lock, em_not),
	F(DstMem | SrcNone | Lock, em_neg),
3739 3740 3741 3742
	I(DstXacc | Src2Mem, em_mul_ex),
	I(DstXacc | Src2Mem, em_imul_ex),
	I(DstXacc | Src2Mem, em_div_ex),
	I(DstXacc | Src2Mem, em_idiv_ex),
3743 3744
};

3745
static const struct opcode group4[] = {
3746 3747
	F(ByteOp | DstMem | SrcNone | Lock, em_inc),
	F(ByteOp | DstMem | SrcNone | Lock, em_dec),
3748 3749 3750
	N, N, N, N, N, N,
};

3751
static const struct opcode group5[] = {
3752 3753
	F(DstMem | SrcNone | Lock,		em_inc),
	F(DstMem | SrcNone | Lock,		em_dec),
3754 3755 3756 3757
	I(SrcMem | Stack,			em_grp45),
	I(SrcMemFAddr | ImplicitOps | Stack,	em_call_far),
	I(SrcMem | Stack,			em_grp45),
	I(SrcMemFAddr | ImplicitOps,		em_grp45),
3758
	I(SrcMem | Stack,			em_grp45), D(Undefined),
3759 3760
};

3761
static const struct opcode group6[] = {
3762 3763
	DI(Prot,	sldt),
	DI(Prot,	str),
A
Avi Kivity 已提交
3764
	II(Prot | Priv | SrcMem16, em_lldt, lldt),
A
Avi Kivity 已提交
3765
	II(Prot | Priv | SrcMem16, em_ltr, ltr),
3766 3767 3768
	N, N, N, N,
};

3769
static const struct group_dual group7 = { {
3770 3771
	II(Mov | DstMem | Priv,			em_sgdt, sgdt),
	II(Mov | DstMem | Priv,			em_sidt, sidt),
3772 3773 3774 3775 3776
	II(SrcMem | Priv,			em_lgdt, lgdt),
	II(SrcMem | Priv,			em_lidt, lidt),
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	II(SrcMem | ByteOp | Priv | NoAccess,	em_invlpg, invlpg),
3777
}, {
3778
	I(SrcNone | Priv | VendorSpecific,	em_vmcall),
3779
	EXT(0, group7_rm1),
3780
	N, EXT(0, group7_rm3),
3781 3782 3783
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	EXT(0, group7_rm7),
3784 3785
} };

3786
static const struct opcode group8[] = {
3787
	N, N, N, N,
3788 3789 3790 3791
	F(DstMem | SrcImmByte | NoWrite,		em_bt),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_bts),
	F(DstMem | SrcImmByte | Lock,			em_btr),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_btc),
3792 3793
};

3794
static const struct group_dual group9 = { {
3795
	N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
3796 3797 3798 3799
}, {
	N, N, N, N, N, N, N, N,
} };

3800
static const struct opcode group11[] = {
3801
	I(DstMem | SrcImm | Mov | PageTable, em_mov),
3802
	X7(D(Undefined)),
3803 3804
};

3805
static const struct gprefix pfx_0f_6f_0f_7f = {
3806
	I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
3807 3808
};

3809
static const struct gprefix pfx_vmovntpx = {
3810 3811 3812
	I(0, em_mov), N, N, N,
};

3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875
static const struct escape escape_d9 = { {
	N, N, N, N, N, N, N, I(DstMem, em_fnstcw),
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_db = { {
	N, N, N, N, N, N, N, N,
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_dd = { {
	N, N, N, N, N, N, N, I(DstMem, em_fnstsw),
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

3876
static const struct opcode opcode_table[256] = {
3877
	/* 0x00 - 0x07 */
3878
	F6ALU(Lock, em_add),
3879 3880
	I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
3881
	/* 0x08 - 0x0F */
3882
	F6ALU(Lock | PageTable, em_or),
3883 3884
	I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
	N,
3885
	/* 0x10 - 0x17 */
3886
	F6ALU(Lock, em_adc),
3887 3888
	I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
3889
	/* 0x18 - 0x1F */
3890
	F6ALU(Lock, em_sbb),
3891 3892
	I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
3893
	/* 0x20 - 0x27 */
3894
	F6ALU(Lock | PageTable, em_and), N, N,
3895
	/* 0x28 - 0x2F */
3896
	F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
3897
	/* 0x30 - 0x37 */
3898
	F6ALU(Lock, em_xor), N, N,
3899
	/* 0x38 - 0x3F */
3900
	F6ALU(NoWrite, em_cmp), N, N,
3901
	/* 0x40 - 0x4F */
3902
	X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
3903
	/* 0x50 - 0x57 */
3904
	X8(I(SrcReg | Stack, em_push)),
3905
	/* 0x58 - 0x5F */
3906
	X8(I(DstReg | Stack, em_pop)),
3907
	/* 0x60 - 0x67 */
3908 3909
	I(ImplicitOps | Stack | No64, em_pusha),
	I(ImplicitOps | Stack | No64, em_popa),
3910 3911 3912
	N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
	N, N, N, N,
	/* 0x68 - 0x6F */
3913 3914
	I(SrcImm | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
3915 3916
	I(SrcImmByte | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
3917
	I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
3918
	I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
3919 3920 3921
	/* 0x70 - 0x7F */
	X16(D(SrcImmByte)),
	/* 0x80 - 0x87 */
3922 3923 3924 3925
	G(ByteOp | DstMem | SrcImm, group1),
	G(DstMem | SrcImm, group1),
	G(ByteOp | DstMem | SrcImm | No64, group1),
	G(DstMem | SrcImmByte, group1),
3926
	F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
3927
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
3928
	/* 0x88 - 0x8F */
3929
	I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
3930
	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
3931
	I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
3932 3933 3934
	D(ModRM | SrcMem | NoAccess | DstReg),
	I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
	G(0, group1A),
3935
	/* 0x90 - 0x97 */
3936
	DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
3937
	/* 0x98 - 0x9F */
3938
	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
3939
	I(SrcImmFAddr | No64, em_call_far), N,
3940
	II(ImplicitOps | Stack, em_pushf, pushf),
A
Avi Kivity 已提交
3941
	II(ImplicitOps | Stack, em_popf, popf), N, I(ImplicitOps, em_lahf),
3942
	/* 0xA0 - 0xA7 */
3943
	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
3944
	I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
3945
	I2bv(SrcSI | DstDI | Mov | String, em_mov),
3946
	F2bv(SrcSI | DstDI | String | NoWrite, em_cmp),
3947
	/* 0xA8 - 0xAF */
3948
	F2bv(DstAcc | SrcImm | NoWrite, em_test),
3949 3950
	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
3951
	F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp),
3952
	/* 0xB0 - 0xB7 */
3953
	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
3954
	/* 0xB8 - 0xBF */
3955
	X8(I(DstReg | SrcImm64 | Mov, em_mov)),
3956
	/* 0xC0 - 0xC7 */
3957
	G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
3958
	I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
3959
	I(ImplicitOps | Stack, em_ret),
3960 3961
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
3962
	G(ByteOp, group11), G(0, group11),
3963
	/* 0xC8 - 0xCF */
A
Avi Kivity 已提交
3964 3965
	I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
	N, I(ImplicitOps | Stack, em_ret_far),
3966
	D(ImplicitOps), DI(SrcImmByte, intn),
3967
	D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
3968
	/* 0xD0 - 0xD7 */
3969 3970
	G(Src2One | ByteOp, group2), G(Src2One, group2),
	G(Src2CL | ByteOp, group2), G(Src2CL, group2),
P
Paolo Bonzini 已提交
3971
	I(DstAcc | SrcImmUByte | No64, em_aam),
P
Paolo Bonzini 已提交
3972 3973
	I(DstAcc | SrcImmUByte | No64, em_aad),
	F(DstAcc | ByteOp | No64, em_salc),
P
Paolo Bonzini 已提交
3974
	I(DstAcc | SrcXLat | ByteOp, em_mov),
3975
	/* 0xD8 - 0xDF */
3976
	N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
3977
	/* 0xE0 - 0xE7 */
3978 3979
	X3(I(SrcImmByte, em_loop)),
	I(SrcImmByte, em_jcxz),
3980 3981
	I2bvIP(SrcImmUByte | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
3982
	/* 0xE8 - 0xEF */
3983
	I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
3984
	I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
3985 3986
	I2bvIP(SrcDX | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
3987
	/* 0xF0 - 0xF7 */
3988
	N, DI(ImplicitOps, icebp), N, N,
3989 3990
	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
	G(ByteOp, group3), G(0, group3),
3991
	/* 0xF8 - 0xFF */
3992 3993
	D(ImplicitOps), D(ImplicitOps),
	I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
3994 3995 3996
	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
};

3997
static const struct opcode twobyte_table[256] = {
3998
	/* 0x00 - 0x0F */
3999
	G(0, group6), GD(0, &group7), N, N,
4000 4001
	N, I(ImplicitOps | VendorSpecific, em_syscall),
	II(ImplicitOps | Priv, em_clts, clts), N,
4002
	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
4003 4004 4005 4006
	N, D(ImplicitOps | ModRM), N, N,
	/* 0x10 - 0x1F */
	N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
	/* 0x20 - 0x2F */
4007
	DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
4008
	DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
4009 4010
	IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
	IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
4011
	N, N, N, N,
4012 4013
	N, N, N, GP(ModRM | DstMem | SrcReg | Sse | Mov | Aligned, &pfx_vmovntpx),
	N, N, N, N,
4014
	/* 0x30 - 0x3F */
4015
	II(ImplicitOps | Priv, em_wrmsr, wrmsr),
4016
	IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
4017
	II(ImplicitOps | Priv, em_rdmsr, rdmsr),
4018
	IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
4019 4020
	I(ImplicitOps | VendorSpecific, em_sysenter),
	I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
4021
	N, N,
4022 4023 4024 4025 4026 4027
	N, N, N, N, N, N, N, N,
	/* 0x40 - 0x4F */
	X16(D(DstReg | SrcMem | ModRM | Mov)),
	/* 0x50 - 0x5F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x60 - 0x6F */
4028 4029 4030 4031
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
4032
	/* 0x70 - 0x7F */
4033 4034 4035 4036
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
4037 4038 4039
	/* 0x80 - 0x8F */
	X16(D(SrcImm)),
	/* 0x90 - 0x9F */
4040
	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
4041
	/* 0xA0 - 0xA7 */
4042
	I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
4043 4044
	II(ImplicitOps, em_cpuid, cpuid),
	F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
4045 4046
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
4047
	/* 0xA8 - 0xAF */
4048
	I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
4049
	DI(ImplicitOps, rsm),
4050
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
4051 4052
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
4053
	D(ModRM), F(DstReg | SrcMem | ModRM, em_imul),
4054
	/* 0xB0 - 0xB7 */
4055
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
4056
	I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
4057
	F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
4058 4059
	I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
4060
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
4061 4062
	/* 0xB8 - 0xBF */
	N, N,
4063
	G(BitOp, group8),
4064 4065
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
	F(DstReg | SrcMem | ModRM, em_bsf), F(DstReg | SrcMem | ModRM, em_bsr),
4066
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
A
Avi Kivity 已提交
4067
	/* 0xC0 - 0xC7 */
4068
	D2bv(DstMem | SrcReg | ModRM | Lock),
4069
	N, D(DstMem | SrcReg | ModRM | Mov),
4070
	N, N, N, GD(0, &group9),
A
Avi Kivity 已提交
4071 4072
	/* 0xC8 - 0xCF */
	X8(I(DstReg, em_bswap)),
4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085
	/* 0xD0 - 0xDF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xEF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xFF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
};

#undef D
#undef N
#undef G
#undef GD
#undef I
4086
#undef GP
4087
#undef EXT
4088

4089
#undef D2bv
4090
#undef D2bvIP
4091
#undef I2bv
4092
#undef I2bvIP
4093
#undef I6ALU
4094

4095
static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
4096 4097 4098
{
	unsigned size;

4099
	size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111
	if (size == 8)
		size = 4;
	return size;
}

static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
		      unsigned size, bool sign_extension)
{
	int rc = X86EMUL_CONTINUE;

	op->type = OP_IMM;
	op->bytes = size;
4112
	op->addr.mem.ea = ctxt->_eip;
4113 4114 4115
	/* NB. Immediates are sign-extended as necessary. */
	switch (op->bytes) {
	case 1:
4116
		op->val = insn_fetch(s8, ctxt);
4117 4118
		break;
	case 2:
4119
		op->val = insn_fetch(s16, ctxt);
4120 4121
		break;
	case 4:
4122
		op->val = insn_fetch(s32, ctxt);
4123
		break;
4124 4125 4126
	case 8:
		op->val = insn_fetch(s64, ctxt);
		break;
4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144
	}
	if (!sign_extension) {
		switch (op->bytes) {
		case 1:
			op->val &= 0xff;
			break;
		case 2:
			op->val &= 0xffff;
			break;
		case 4:
			op->val &= 0xffffffff;
			break;
		}
	}
done:
	return rc;
}

4145 4146 4147 4148 4149 4150 4151
static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
			  unsigned d)
{
	int rc = X86EMUL_CONTINUE;

	switch (d) {
	case OpReg:
4152
		decode_register_operand(ctxt, op);
4153 4154
		break;
	case OpImmUByte:
4155
		rc = decode_imm(ctxt, op, 1, false);
4156 4157
		break;
	case OpMem:
4158
		ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4159 4160 4161 4162
	mem_common:
		*op = ctxt->memop;
		ctxt->memopp = op;
		if ((ctxt->d & BitOp) && op == &ctxt->dst)
4163 4164 4165
			fetch_bit_operand(ctxt);
		op->orig_val = op->val;
		break;
4166 4167 4168
	case OpMem64:
		ctxt->memop.bytes = 8;
		goto mem_common;
4169 4170 4171
	case OpAcc:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4172
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
4173 4174 4175
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193
	case OpAccLo:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
	case OpAccHi:
		if (ctxt->d & ByteOp) {
			op->type = OP_NONE;
			break;
		}
		op->type = OP_REG;
		op->bytes = ctxt->op_bytes;
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
4194 4195 4196 4197
	case OpDI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4198
			register_address(ctxt, reg_read(ctxt, VCPU_REGS_RDI));
4199 4200
		op->addr.mem.seg = VCPU_SREG_ES;
		op->val = 0;
4201
		op->count = 1;
4202 4203 4204 4205
		break;
	case OpDX:
		op->type = OP_REG;
		op->bytes = 2;
4206
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
4207 4208
		fetch_register_operand(op);
		break;
4209 4210
	case OpCL:
		op->bytes = 1;
4211
		op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222
		break;
	case OpImmByte:
		rc = decode_imm(ctxt, op, 1, true);
		break;
	case OpOne:
		op->bytes = 1;
		op->val = 1;
		break;
	case OpImm:
		rc = decode_imm(ctxt, op, imm_size(ctxt), true);
		break;
4223 4224 4225
	case OpImm64:
		rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
		break;
4226 4227
	case OpMem8:
		ctxt->memop.bytes = 1;
4228 4229 4230 4231
		if (ctxt->memop.type == OP_REG) {
			ctxt->memop.addr.reg = decode_register(ctxt, ctxt->modrm_rm, 1);
			fetch_register_operand(&ctxt->memop);
		}
4232
		goto mem_common;
4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248
	case OpMem16:
		ctxt->memop.bytes = 2;
		goto mem_common;
	case OpMem32:
		ctxt->memop.bytes = 4;
		goto mem_common;
	case OpImmU16:
		rc = decode_imm(ctxt, op, 2, false);
		break;
	case OpImmU:
		rc = decode_imm(ctxt, op, imm_size(ctxt), false);
		break;
	case OpSI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4249
			register_address(ctxt, reg_read(ctxt, VCPU_REGS_RSI));
4250 4251
		op->addr.mem.seg = seg_override(ctxt);
		op->val = 0;
4252
		op->count = 1;
4253
		break;
P
Paolo Bonzini 已提交
4254 4255 4256 4257 4258 4259 4260 4261 4262 4263
	case OpXLat:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
			register_address(ctxt,
				reg_read(ctxt, VCPU_REGS_RBX) +
				(reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
		op->addr.mem.seg = seg_override(ctxt);
		op->val = 0;
		break;
4264 4265 4266 4267 4268 4269 4270 4271 4272
	case OpImmFAddr:
		op->type = OP_IMM;
		op->addr.mem.ea = ctxt->_eip;
		op->bytes = ctxt->op_bytes + 2;
		insn_fetch_arr(op->valptr, op->bytes, ctxt);
		break;
	case OpMemFAddr:
		ctxt->memop.bytes = ctxt->op_bytes + 2;
		goto mem_common;
4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290
	case OpES:
		op->val = VCPU_SREG_ES;
		break;
	case OpCS:
		op->val = VCPU_SREG_CS;
		break;
	case OpSS:
		op->val = VCPU_SREG_SS;
		break;
	case OpDS:
		op->val = VCPU_SREG_DS;
		break;
	case OpFS:
		op->val = VCPU_SREG_FS;
		break;
	case OpGS:
		op->val = VCPU_SREG_GS;
		break;
4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301
	case OpImplicit:
		/* Special instructions do their own operand decoding. */
	default:
		op->type = OP_NONE; /* Disable writeback. */
		break;
	}

done:
	return rc;
}

4302
int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
4303 4304 4305
{
	int rc = X86EMUL_CONTINUE;
	int mode = ctxt->mode;
4306
	int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
4307
	bool op_prefix = false;
4308
	struct opcode opcode;
4309

4310 4311
	ctxt->memop.type = OP_NONE;
	ctxt->memopp = NULL;
4312 4313 4314
	ctxt->_eip = ctxt->eip;
	ctxt->fetch.start = ctxt->_eip;
	ctxt->fetch.end = ctxt->fetch.start + insn_len;
4315
	if (insn_len > 0)
4316
		memcpy(ctxt->fetch.data, insn, insn_len);
4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333

	switch (mode) {
	case X86EMUL_MODE_REAL:
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
		def_op_bytes = def_ad_bytes = 2;
		break;
	case X86EMUL_MODE_PROT32:
		def_op_bytes = def_ad_bytes = 4;
		break;
#ifdef CONFIG_X86_64
	case X86EMUL_MODE_PROT64:
		def_op_bytes = 4;
		def_ad_bytes = 8;
		break;
#endif
	default:
4334
		return EMULATION_FAILED;
4335 4336
	}

4337 4338
	ctxt->op_bytes = def_op_bytes;
	ctxt->ad_bytes = def_ad_bytes;
4339 4340 4341

	/* Legacy prefixes. */
	for (;;) {
4342
		switch (ctxt->b = insn_fetch(u8, ctxt)) {
4343
		case 0x66:	/* operand-size override */
4344
			op_prefix = true;
4345
			/* switch between 2/4 bytes */
4346
			ctxt->op_bytes = def_op_bytes ^ 6;
4347 4348 4349 4350
			break;
		case 0x67:	/* address-size override */
			if (mode == X86EMUL_MODE_PROT64)
				/* switch between 4/8 bytes */
4351
				ctxt->ad_bytes = def_ad_bytes ^ 12;
4352 4353
			else
				/* switch between 2/4 bytes */
4354
				ctxt->ad_bytes = def_ad_bytes ^ 6;
4355 4356 4357 4358 4359
			break;
		case 0x26:	/* ES override */
		case 0x2e:	/* CS override */
		case 0x36:	/* SS override */
		case 0x3e:	/* DS override */
4360
			set_seg_override(ctxt, (ctxt->b >> 3) & 3);
4361 4362 4363
			break;
		case 0x64:	/* FS override */
		case 0x65:	/* GS override */
4364
			set_seg_override(ctxt, ctxt->b & 7);
4365 4366 4367 4368
			break;
		case 0x40 ... 0x4f: /* REX */
			if (mode != X86EMUL_MODE_PROT64)
				goto done_prefixes;
4369
			ctxt->rex_prefix = ctxt->b;
4370 4371
			continue;
		case 0xf0:	/* LOCK */
4372
			ctxt->lock_prefix = 1;
4373 4374 4375
			break;
		case 0xf2:	/* REPNE/REPNZ */
		case 0xf3:	/* REP/REPE/REPZ */
4376
			ctxt->rep_prefix = ctxt->b;
4377 4378 4379 4380 4381 4382 4383
			break;
		default:
			goto done_prefixes;
		}

		/* Any legacy prefix after a REX prefix nullifies its effect. */

4384
		ctxt->rex_prefix = 0;
4385 4386 4387 4388 4389
	}

done_prefixes:

	/* REX prefix. */
4390 4391
	if (ctxt->rex_prefix & 8)
		ctxt->op_bytes = 8;	/* REX.W */
4392 4393

	/* Opcode byte(s). */
4394
	opcode = opcode_table[ctxt->b];
4395
	/* Two-byte opcode? */
4396 4397
	if (ctxt->b == 0x0f) {
		ctxt->twobyte = 1;
4398
		ctxt->b = insn_fetch(u8, ctxt);
4399
		opcode = twobyte_table[ctxt->b];
4400
	}
4401
	ctxt->d = opcode.flags;
4402

4403 4404 4405
	if (ctxt->d & ModRM)
		ctxt->modrm = insn_fetch(u8, ctxt);

4406 4407
	while (ctxt->d & GroupMask) {
		switch (ctxt->d & GroupMask) {
4408
		case Group:
4409
			goffset = (ctxt->modrm >> 3) & 7;
4410 4411 4412
			opcode = opcode.u.group[goffset];
			break;
		case GroupDual:
4413 4414
			goffset = (ctxt->modrm >> 3) & 7;
			if ((ctxt->modrm >> 6) == 3)
4415 4416 4417 4418 4419
				opcode = opcode.u.gdual->mod3[goffset];
			else
				opcode = opcode.u.gdual->mod012[goffset];
			break;
		case RMExt:
4420
			goffset = ctxt->modrm & 7;
4421
			opcode = opcode.u.group[goffset];
4422 4423
			break;
		case Prefix:
4424
			if (ctxt->rep_prefix && op_prefix)
4425
				return EMULATION_FAILED;
4426
			simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
4427 4428 4429 4430 4431 4432 4433
			switch (simd_prefix) {
			case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
			case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
			case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
			case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
			}
			break;
4434 4435 4436 4437 4438 4439
		case Escape:
			if (ctxt->modrm > 0xbf)
				opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
			else
				opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
			break;
4440
		default:
4441
			return EMULATION_FAILED;
4442
		}
4443

4444
		ctxt->d &= ~(u64)GroupMask;
4445
		ctxt->d |= opcode.flags;
4446 4447
	}

4448 4449 4450
	ctxt->execute = opcode.u.execute;
	ctxt->check_perm = opcode.check_perm;
	ctxt->intercept = opcode.intercept;
4451 4452

	/* Unrecognised? */
4453
	if (ctxt->d == 0 || (ctxt->d & NotImpl))
4454
		return EMULATION_FAILED;
4455

4456
	if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
4457
		return EMULATION_FAILED;
4458

4459 4460
	if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
		ctxt->op_bytes = 8;
4461

4462
	if (ctxt->d & Op3264) {
4463
		if (mode == X86EMUL_MODE_PROT64)
4464
			ctxt->op_bytes = 8;
4465
		else
4466
			ctxt->op_bytes = 4;
4467 4468
	}

4469 4470
	if (ctxt->d & Sse)
		ctxt->op_bytes = 16;
A
Avi Kivity 已提交
4471 4472
	else if (ctxt->d & Mmx)
		ctxt->op_bytes = 8;
A
Avi Kivity 已提交
4473

4474
	/* ModRM and SIB bytes. */
4475
	if (ctxt->d & ModRM) {
4476
		rc = decode_modrm(ctxt, &ctxt->memop);
4477 4478 4479
		if (!ctxt->has_seg_override)
			set_seg_override(ctxt, ctxt->modrm_seg);
	} else if (ctxt->d & MemAbs)
4480
		rc = decode_abs(ctxt, &ctxt->memop);
4481 4482 4483
	if (rc != X86EMUL_CONTINUE)
		goto done;

4484 4485
	if (!ctxt->has_seg_override)
		set_seg_override(ctxt, VCPU_SREG_DS);
4486

4487
	ctxt->memop.addr.mem.seg = seg_override(ctxt);
4488

4489 4490
	if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
		ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
4491 4492 4493 4494 4495

	/*
	 * Decode and fetch the source operand: register, memory
	 * or immediate.
	 */
4496
	rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
4497 4498 4499
	if (rc != X86EMUL_CONTINUE)
		goto done;

4500 4501 4502 4503
	/*
	 * Decode and fetch the second source operand: register, memory
	 * or immediate.
	 */
4504
	rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
4505 4506 4507
	if (rc != X86EMUL_CONTINUE)
		goto done;

4508
	/* Decode and fetch the destination operand: register or memory. */
4509
	rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
4510 4511

done:
4512 4513
	if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
		ctxt->memopp->addr.mem.ea += ctxt->_eip;
4514

4515
	return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
4516 4517
}

4518 4519 4520 4521 4522
bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
{
	return ctxt->d & PageTable;
}

4523 4524 4525 4526 4527 4528 4529 4530 4531
static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
{
	/* The second termination condition only applies for REPE
	 * and REPNE. Test if the repeat string operation prefix is
	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
	 * corresponding termination condition according to:
	 * 	- if REPE/REPZ and ZF = 0 then done
	 * 	- if REPNE/REPNZ and ZF = 1 then done
	 */
4532 4533 4534
	if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
	     (ctxt->b == 0xae) || (ctxt->b == 0xaf))
	    && (((ctxt->rep_prefix == REPE_PREFIX) &&
4535
		 ((ctxt->eflags & EFLG_ZF) == 0))
4536
		|| ((ctxt->rep_prefix == REPNE_PREFIX) &&
4537 4538 4539 4540 4541 4542
		    ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
		return true;

	return false;
}

A
Avi Kivity 已提交
4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555
static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
{
	bool fault = false;

	ctxt->ops->get_fpu(ctxt);
	asm volatile("1: fwait \n\t"
		     "2: \n\t"
		     ".pushsection .fixup,\"ax\" \n\t"
		     "3: \n\t"
		     "movb $1, %[fault] \n\t"
		     "jmp 2b \n\t"
		     ".popsection \n\t"
		     _ASM_EXTABLE(1b, 3b)
4556
		     : [fault]"+qm"(fault));
A
Avi Kivity 已提交
4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571
	ctxt->ops->put_fpu(ctxt);

	if (unlikely(fault))
		return emulate_exception(ctxt, MF_VECTOR, 0, false);

	return X86EMUL_CONTINUE;
}

static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
				       struct operand *op)
{
	if (op->type == OP_MM)
		read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
}

4572 4573 4574 4575 4576
static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
{
	ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
	fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
	asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
4577
	    : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags)
4578 4579 4580 4581
	: "c"(ctxt->src2.val), [fastop]"S"(fop));
	ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
	return X86EMUL_CONTINUE;
}
4582

4583
int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
4584
{
4585
	const struct x86_emulate_ops *ops = ctxt->ops;
4586
	int rc = X86EMUL_CONTINUE;
4587
	int saved_dst_type = ctxt->dst.type;
4588

4589
	ctxt->mem_read.pos = 0;
4590

4591 4592
	if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
			(ctxt->d & Undefined)) {
4593
		rc = emulate_ud(ctxt);
4594 4595 4596
		goto done;
	}

4597
	/* LOCK prefix is allowed only with some instructions */
4598
	if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
4599
		rc = emulate_ud(ctxt);
4600 4601 4602
		goto done;
	}

4603
	if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
4604
		rc = emulate_ud(ctxt);
4605 4606 4607
		goto done;
	}

A
Avi Kivity 已提交
4608 4609
	if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
	    || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
A
Avi Kivity 已提交
4610 4611 4612 4613
		rc = emulate_ud(ctxt);
		goto done;
	}

A
Avi Kivity 已提交
4614
	if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
A
Avi Kivity 已提交
4615 4616 4617 4618
		rc = emulate_nm(ctxt);
		goto done;
	}

A
Avi Kivity 已提交
4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632
	if (ctxt->d & Mmx) {
		rc = flush_pending_x87_faults(ctxt);
		if (rc != X86EMUL_CONTINUE)
			goto done;
		/*
		 * Now that we know the fpu is exception safe, we can fetch
		 * operands from it.
		 */
		fetch_possible_mmx_operand(ctxt, &ctxt->src);
		fetch_possible_mmx_operand(ctxt, &ctxt->src2);
		if (!(ctxt->d & Mov))
			fetch_possible_mmx_operand(ctxt, &ctxt->dst);
	}

4633 4634
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4635
					      X86_ICPT_PRE_EXCEPT);
4636 4637 4638 4639
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4640
	/* Privileged instruction can be executed only in CPL=0 */
4641
	if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
4642
		rc = emulate_gp(ctxt, 0);
4643 4644 4645
		goto done;
	}

4646
	/* Instruction can only be executed in protected mode */
4647
	if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
4648 4649 4650 4651
		rc = emulate_ud(ctxt);
		goto done;
	}

4652
	/* Do instruction specific permission checks */
4653 4654
	if (ctxt->check_perm) {
		rc = ctxt->check_perm(ctxt);
4655 4656 4657 4658
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4659 4660
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4661
					      X86_ICPT_POST_EXCEPT);
4662 4663 4664 4665
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4666
	if (ctxt->rep_prefix && (ctxt->d & String)) {
4667
		/* All REP prefixes have the same first termination condition */
4668
		if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
4669
			ctxt->eip = ctxt->_eip;
4670 4671 4672 4673
			goto done;
		}
	}

4674 4675 4676
	if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
		rc = segmented_read(ctxt, ctxt->src.addr.mem,
				    ctxt->src.valptr, ctxt->src.bytes);
4677
		if (rc != X86EMUL_CONTINUE)
4678
			goto done;
4679
		ctxt->src.orig_val64 = ctxt->src.val64;
4680 4681
	}

4682 4683 4684
	if (ctxt->src2.type == OP_MEM) {
		rc = segmented_read(ctxt, ctxt->src2.addr.mem,
				    &ctxt->src2.val, ctxt->src2.bytes);
4685 4686 4687 4688
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4689
	if ((ctxt->d & DstMask) == ImplicitOps)
4690 4691 4692
		goto special_insn;


4693
	if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
4694
		/* optimisation - avoid slow emulated read if Mov */
4695 4696
		rc = segmented_read(ctxt, ctxt->dst.addr.mem,
				   &ctxt->dst.val, ctxt->dst.bytes);
4697 4698
		if (rc != X86EMUL_CONTINUE)
			goto done;
4699
	}
4700
	ctxt->dst.orig_val = ctxt->dst.val;
4701

4702 4703
special_insn:

4704 4705
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4706
					      X86_ICPT_POST_MEMACCESS);
4707 4708 4709 4710
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4711
	if (ctxt->execute) {
4712 4713 4714 4715 4716 4717 4718
		if (ctxt->d & Fastop) {
			void (*fop)(struct fastop *) = (void *)ctxt->execute;
			rc = fastop(ctxt, fop);
			if (rc != X86EMUL_CONTINUE)
				goto done;
			goto writeback;
		}
4719
		rc = ctxt->execute(ctxt);
4720 4721 4722 4723 4724
		if (rc != X86EMUL_CONTINUE)
			goto done;
		goto writeback;
	}

4725
	if (ctxt->twobyte)
A
Avi Kivity 已提交
4726 4727
		goto twobyte_insn;

4728
	switch (ctxt->b) {
A
Avi Kivity 已提交
4729
	case 0x63:		/* movsxd */
4730
		if (ctxt->mode != X86EMUL_MODE_PROT64)
A
Avi Kivity 已提交
4731
			goto cannot_emulate;
4732
		ctxt->dst.val = (s32) ctxt->src.val;
A
Avi Kivity 已提交
4733
		break;
4734
	case 0x70 ... 0x7f: /* jcc (short) */
4735 4736
		if (test_cc(ctxt->b, ctxt->eflags))
			jmp_rel(ctxt, ctxt->src.val);
4737
		break;
N
Nitin A Kamble 已提交
4738
	case 0x8d: /* lea r16/r32, m */
4739
		ctxt->dst.val = ctxt->src.addr.mem.ea;
N
Nitin A Kamble 已提交
4740
		break;
4741
	case 0x90 ... 0x97: /* nop / xchg reg, rax */
4742
		if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
4743
			break;
4744 4745
		rc = em_xchg(ctxt);
		break;
4746
	case 0x98: /* cbw/cwde/cdqe */
4747 4748 4749 4750
		switch (ctxt->op_bytes) {
		case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
		case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
		case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
4751 4752
		}
		break;
4753
	case 0xcc:		/* int3 */
4754 4755
		rc = emulate_int(ctxt, 3);
		break;
4756
	case 0xcd:		/* int n */
4757
		rc = emulate_int(ctxt, ctxt->src.val);
4758 4759
		break;
	case 0xce:		/* into */
4760 4761
		if (ctxt->eflags & EFLG_OF)
			rc = emulate_int(ctxt, 4);
4762
		break;
4763
	case 0xe9: /* jmp rel */
4764
	case 0xeb: /* jmp rel short */
4765 4766
		jmp_rel(ctxt, ctxt->src.val);
		ctxt->dst.type = OP_NONE; /* Disable writeback. */
4767
		break;
4768
	case 0xf4:              /* hlt */
4769
		ctxt->ops->halt(ctxt);
4770
		break;
4771 4772 4773 4774 4775 4776 4777
	case 0xf5:	/* cmc */
		/* complement carry flag from eflags reg */
		ctxt->eflags ^= EFLG_CF;
		break;
	case 0xf8: /* clc */
		ctxt->eflags &= ~EFLG_CF;
		break;
4778 4779 4780
	case 0xf9: /* stc */
		ctxt->eflags |= EFLG_CF;
		break;
4781 4782 4783 4784 4785 4786
	case 0xfc: /* cld */
		ctxt->eflags &= ~EFLG_DF;
		break;
	case 0xfd: /* std */
		ctxt->eflags |= EFLG_DF;
		break;
4787 4788
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4789
	}
4790

4791 4792 4793
	if (rc != X86EMUL_CONTINUE)
		goto done;

4794
writeback:
4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805
	if (!(ctxt->d & NoWrite)) {
		rc = writeback(ctxt, &ctxt->dst);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}
	if (ctxt->d & SrcWrite) {
		BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
		rc = writeback(ctxt, &ctxt->src);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}
4806

4807 4808 4809 4810
	/*
	 * restore dst type in case the decoding will be reused
	 * (happens for string instruction )
	 */
4811
	ctxt->dst.type = saved_dst_type;
4812

4813
	if ((ctxt->d & SrcMask) == SrcSI)
4814
		string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
4815

4816
	if ((ctxt->d & DstMask) == DstDI)
4817
		string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
4818

4819
	if (ctxt->rep_prefix && (ctxt->d & String)) {
4820
		unsigned int count;
4821
		struct read_cache *r = &ctxt->io_read;
4822 4823 4824 4825 4826 4827
		if ((ctxt->d & SrcMask) == SrcSI)
			count = ctxt->src.count;
		else
			count = ctxt->dst.count;
		register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX),
				-count);
4828

4829 4830 4831 4832 4833
		if (!string_insn_completed(ctxt)) {
			/*
			 * Re-enter guest when pio read ahead buffer is empty
			 * or, if it is not used, after each 1024 iteration.
			 */
4834
			if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
4835 4836 4837 4838 4839 4840
			    (r->end == 0 || r->end != r->pos)) {
				/*
				 * Reset read cache. Usually happens before
				 * decode, but since instruction is restarted
				 * we have to do it here.
				 */
4841
				ctxt->mem_read.end = 0;
4842
				writeback_registers(ctxt);
4843 4844 4845
				return EMULATION_RESTART;
			}
			goto done; /* skip rip writeback */
4846
		}
4847
	}
4848

4849
	ctxt->eip = ctxt->_eip;
4850 4851

done:
4852 4853
	if (rc == X86EMUL_PROPAGATE_FAULT)
		ctxt->have_exception = true;
4854 4855 4856
	if (rc == X86EMUL_INTERCEPTED)
		return EMULATION_INTERCEPTED;

4857 4858 4859
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);

4860
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
A
Avi Kivity 已提交
4861 4862

twobyte_insn:
4863
	switch (ctxt->b) {
4864
	case 0x09:		/* wbinvd */
4865
		(ctxt->ops->wbinvd)(ctxt);
4866 4867
		break;
	case 0x08:		/* invd */
4868 4869 4870 4871
	case 0x0d:		/* GrpP (prefetch) */
	case 0x18:		/* Grp16 (prefetch/nop) */
		break;
	case 0x20: /* mov cr, reg */
4872
		ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
4873
		break;
A
Avi Kivity 已提交
4874
	case 0x21: /* mov from dr to reg */
4875
		ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
A
Avi Kivity 已提交
4876 4877
		break;
	case 0x40 ... 0x4f:	/* cmov */
4878 4879 4880
		ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
		if (!test_cc(ctxt->b, ctxt->eflags))
			ctxt->dst.type = OP_NONE; /* no writeback */
A
Avi Kivity 已提交
4881
		break;
4882
	case 0x80 ... 0x8f: /* jnz rel, etc*/
4883 4884
		if (test_cc(ctxt->b, ctxt->eflags))
			jmp_rel(ctxt, ctxt->src.val);
4885
		break;
4886
	case 0x90 ... 0x9f:     /* setcc r/m8 */
4887
		ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
4888
		break;
4889 4890
	case 0xae:              /* clflush */
		break;
A
Avi Kivity 已提交
4891
	case 0xb6 ... 0xb7:	/* movzx */
4892
		ctxt->dst.bytes = ctxt->op_bytes;
4893
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
4894
						       : (u16) ctxt->src.val;
A
Avi Kivity 已提交
4895 4896
		break;
	case 0xbe ... 0xbf:	/* movsx */
4897
		ctxt->dst.bytes = ctxt->op_bytes;
4898
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
4899
							(s16) ctxt->src.val;
A
Avi Kivity 已提交
4900
		break;
4901
	case 0xc0 ... 0xc1:	/* xadd */
4902
		fastop(ctxt, em_add);
4903
		/* Write back the register source. */
4904 4905
		ctxt->src.val = ctxt->dst.orig_val;
		write_register_operand(&ctxt->src);
4906
		break;
4907
	case 0xc3:		/* movnti */
4908 4909 4910
		ctxt->dst.bytes = ctxt->op_bytes;
		ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
							(u64) ctxt->src.val;
4911
		break;
4912 4913
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4914
	}
4915 4916 4917 4918

	if (rc != X86EMUL_CONTINUE)
		goto done;

A
Avi Kivity 已提交
4919 4920 4921
	goto writeback;

cannot_emulate:
4922
	return EMULATION_FAILED;
A
Avi Kivity 已提交
4923
}
4924 4925 4926 4927 4928 4929 4930 4931 4932 4933

void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
{
	invalidate_registers(ctxt);
}

void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
{
	writeback_registers(ctxt);
}