emulate.c 93.3 KB
Newer Older
A
Avi Kivity 已提交
1
/******************************************************************************
2
 * emulate.c
A
Avi Kivity 已提交
3 4 5 6 7 8
 *
 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
 *
 * Copyright (c) 2005 Keir Fraser
 *
 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
9
 * privileged instructions:
A
Avi Kivity 已提交
10 11
 *
 * Copyright (C) 2006 Qumranet
A
Avi Kivity 已提交
12
 * Copyright 2010 Red Hat, Inc. and/or its affilates.
A
Avi Kivity 已提交
13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 *   Avi Kivity <avi@qumranet.com>
 *   Yaniv Kamay <yaniv@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
 */

#ifndef __KERNEL__
#include <stdio.h>
#include <stdint.h>
#include <public/xen.h>
M
Mike Day 已提交
27
#define DPRINTF(_f, _a ...) printf(_f , ## _a)
A
Avi Kivity 已提交
28
#else
29
#include <linux/kvm_host.h>
30
#include "kvm_cache_regs.h"
A
Avi Kivity 已提交
31 32 33
#define DPRINTF(x...) do {} while (0)
#endif
#include <linux/module.h>
34
#include <asm/kvm_emulate.h>
A
Avi Kivity 已提交
35

36
#include "x86.h"
37
#include "tss.h"
38

A
Avi Kivity 已提交
39 40 41 42 43 44 45 46 47 48
/*
 * Opcode effective-address decode tables.
 * Note that we only emulate instructions that have at least one memory
 * operand (excluding implicit stack references). We assume that stack
 * references and instruction fetches will never occur in special memory
 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
 * not be handled.
 */

/* Operand sizes: 8-bit operands or specified/overridden size. */
49
#define ByteOp      (1<<0)	/* 8-bit operands. */
A
Avi Kivity 已提交
50
/* Destination operand type. */
51 52 53 54 55 56 57
#define ImplicitOps (1<<1)	/* Implicit in opcode. No generic decode. */
#define DstReg      (2<<1)	/* Register operand. */
#define DstMem      (3<<1)	/* Memory operand. */
#define DstAcc      (4<<1)	/* Destination Accumulator */
#define DstDI       (5<<1)	/* Destination is in ES:(E)DI */
#define DstMem64    (6<<1)	/* 64bit memory operand */
#define DstMask     (7<<1)
A
Avi Kivity 已提交
58
/* Source operand type. */
59 60 61 62 63 64 65 66
#define SrcNone     (0<<4)	/* No source operand. */
#define SrcImplicit (0<<4)	/* Source operand is implicit in the opcode. */
#define SrcReg      (1<<4)	/* Register operand. */
#define SrcMem      (2<<4)	/* Memory operand. */
#define SrcMem16    (3<<4)	/* Memory operand (16-bit). */
#define SrcMem32    (4<<4)	/* Memory operand (32-bit). */
#define SrcImm      (5<<4)	/* Immediate operand. */
#define SrcImmByte  (6<<4)	/* 8-bit sign-extended immediate operand. */
67
#define SrcOne      (7<<4)	/* Implied '1' */
68
#define SrcImmUByte (8<<4)      /* 8-bit unsigned immediate operand. */
69
#define SrcImmU     (9<<4)      /* Immediate operand, unsigned */
70
#define SrcSI       (0xa<<4)	/* Source is in the DS:RSI */
71 72
#define SrcImmFAddr (0xb<<4)	/* Source is immediate far address */
#define SrcMemFAddr (0xc<<4)	/* Source is far address in memory */
73
#define SrcAcc      (0xd<<4)	/* Source Accumulator */
74
#define SrcMask     (0xf<<4)
A
Avi Kivity 已提交
75
/* Generic ModRM decode. */
76
#define ModRM       (1<<8)
A
Avi Kivity 已提交
77
/* Destination is only written; never read. */
78 79 80
#define Mov         (1<<9)
#define BitOp       (1<<10)
#define MemAbs      (1<<11)      /* Memory operand is absolute displacement */
81 82
#define String      (1<<12)     /* String instruction (rep capable) */
#define Stack       (1<<13)     /* Stack instruction (push/pop) */
83 84
#define Group       (1<<14)     /* Bits 3:5 of modrm byte extend opcode */
#define GroupDual   (1<<15)     /* Alternate decoding of mod == 3 */
85
/* Misc flags */
86
#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
87
#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
88
#define Undefined   (1<<25) /* No Such Instruction */
89
#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
90
#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
91
#define No64	    (1<<28)
92 93 94 95 96 97
/* Source 2 operand type */
#define Src2None    (0<<29)
#define Src2CL      (1<<29)
#define Src2ImmByte (2<<29)
#define Src2One     (3<<29)
#define Src2Mask    (7<<29)
A
Avi Kivity 已提交
98

99 100 101 102 103 104 105 106
#define X2(x...) x, x
#define X3(x...) X2(x), x
#define X4(x...) X2(x), X2(x)
#define X5(x...) X4(x), x
#define X6(x...) X4(x), X2(x)
#define X7(x...) X4(x), X3(x)
#define X8(x...) X4(x), X4(x)
#define X16(x...) X8(x), X8(x)
107

108 109
struct opcode {
	u32 flags;
110
	union {
111
		int (*execute)(struct x86_emulate_ctxt *ctxt);
112 113 114 115 116 117 118 119
		struct opcode *group;
		struct group_dual *gdual;
	} u;
};

struct group_dual {
	struct opcode mod012[8];
	struct opcode mod3[8];
120 121
};

A
Avi Kivity 已提交
122
/* EFLAGS bit definitions. */
123 124 125 126
#define EFLG_ID (1<<21)
#define EFLG_VIP (1<<20)
#define EFLG_VIF (1<<19)
#define EFLG_AC (1<<18)
127 128
#define EFLG_VM (1<<17)
#define EFLG_RF (1<<16)
129 130
#define EFLG_IOPL (3<<12)
#define EFLG_NT (1<<14)
A
Avi Kivity 已提交
131 132
#define EFLG_OF (1<<11)
#define EFLG_DF (1<<10)
133
#define EFLG_IF (1<<9)
134
#define EFLG_TF (1<<8)
A
Avi Kivity 已提交
135 136 137 138 139 140
#define EFLG_SF (1<<7)
#define EFLG_ZF (1<<6)
#define EFLG_AF (1<<4)
#define EFLG_PF (1<<2)
#define EFLG_CF (1<<0)

141 142 143
#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
#define EFLG_RESERVED_ONE_MASK 2

A
Avi Kivity 已提交
144 145 146 147 148 149 150
/*
 * Instruction emulation:
 * Most instructions are emulated directly via a fragment of inline assembly
 * code. This allows us to save/restore EFLAGS and thus very easily pick up
 * any modified flags.
 */

151
#if defined(CONFIG_X86_64)
A
Avi Kivity 已提交
152 153 154 155 156 157 158 159 160 161 162 163 164 165
#define _LO32 "k"		/* force 32-bit operand */
#define _STK  "%%rsp"		/* stack pointer */
#elif defined(__i386__)
#define _LO32 ""		/* force 32-bit operand */
#define _STK  "%%esp"		/* stack pointer */
#endif

/*
 * These EFLAGS bits are restored from saved value during emulation, and
 * any changes are written back to the saved value after emulation.
 */
#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)

/* Before executing instruction: restore necessary bits in EFLAGS. */
166 167 168 169 170 171 172 173 174 175 176 177 178 179 180
#define _PRE_EFLAGS(_sav, _msk, _tmp)					\
	/* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
	"movl %"_sav",%"_LO32 _tmp"; "                                  \
	"push %"_tmp"; "                                                \
	"push %"_tmp"; "                                                \
	"movl %"_msk",%"_LO32 _tmp"; "                                  \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"pushf; "                                                       \
	"notl %"_LO32 _tmp"; "                                          \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); "	\
	"pop  %"_tmp"; "                                                \
	"orl  %"_LO32 _tmp",("_STK"); "                                 \
	"popf; "                                                        \
	"pop  %"_sav"; "
A
Avi Kivity 已提交
181 182 183 184 185 186 187 188 189

/* After executing instruction: write-back necessary bits in EFLAGS. */
#define _POST_EFLAGS(_sav, _msk, _tmp) \
	/* _sav |= EFLAGS & _msk; */		\
	"pushf; "				\
	"pop  %"_tmp"; "			\
	"andl %"_msk",%"_LO32 _tmp"; "		\
	"orl  %"_LO32 _tmp",%"_sav"; "

190 191 192 193 194 195
#ifdef CONFIG_X86_64
#define ON64(x) x
#else
#define ON64(x)
#endif

196 197 198 199 200 201 202 203 204
#define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix)	\
	do {								\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "4", "2")			\
			_op _suffix " %"_x"3,%1; "			\
			_POST_EFLAGS("0", "4", "2")			\
			: "=m" (_eflags), "=m" ((_dst).val),		\
			  "=&r" (_tmp)					\
			: _y ((_src).val), "i" (EFLAGS_MASK));		\
205
	} while (0)
206 207


A
Avi Kivity 已提交
208 209
/* Raw emulation: instruction has two explicit operands. */
#define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
210 211 212 213 214 215 216 217 218 219 220 221 222 223
	do {								\
		unsigned long _tmp;					\
									\
		switch ((_dst).bytes) {					\
		case 2:							\
			____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
			break;						\
		case 4:							\
			____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
			break;						\
		case 8:							\
			ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
			break;						\
		}							\
A
Avi Kivity 已提交
224 225 226 227
	} while (0)

#define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
	do {								     \
228
		unsigned long _tmp;					     \
M
Mike Day 已提交
229
		switch ((_dst).bytes) {				             \
A
Avi Kivity 已提交
230
		case 1:							     \
231
			____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b");  \
A
Avi Kivity 已提交
232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254
			break;						     \
		default:						     \
			__emulate_2op_nobyte(_op, _src, _dst, _eflags,	     \
					     _wx, _wy, _lx, _ly, _qx, _qy);  \
			break;						     \
		}							     \
	} while (0)

/* Source operand is byte-sized and may be restricted to just %cl. */
#define emulate_2op_SrcB(_op, _src, _dst, _eflags)                      \
	__emulate_2op(_op, _src, _dst, _eflags,				\
		      "b", "c", "b", "c", "b", "c", "b", "c")

/* Source operand is byte, word, long or quad sized. */
#define emulate_2op_SrcV(_op, _src, _dst, _eflags)                      \
	__emulate_2op(_op, _src, _dst, _eflags,				\
		      "b", "q", "w", "r", _LO32, "r", "", "r")

/* Source operand is word, long or quad sized. */
#define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags)               \
	__emulate_2op_nobyte(_op, _src, _dst, _eflags,			\
			     "w", "r", _LO32, "r", "", "r")

255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293
/* Instruction has three operands and one operand is stored in ECX register */
#define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) 	\
	do {									\
		unsigned long _tmp;						\
		_type _clv  = (_cl).val;  					\
		_type _srcv = (_src).val;    					\
		_type _dstv = (_dst).val;					\
										\
		__asm__ __volatile__ (						\
			_PRE_EFLAGS("0", "5", "2")				\
			_op _suffix " %4,%1 \n"					\
			_POST_EFLAGS("0", "5", "2")				\
			: "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp)		\
			: "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK)		\
			); 							\
										\
		(_cl).val  = (unsigned long) _clv;				\
		(_src).val = (unsigned long) _srcv;				\
		(_dst).val = (unsigned long) _dstv;				\
	} while (0)

#define emulate_2op_cl(_op, _cl, _src, _dst, _eflags)				\
	do {									\
		switch ((_dst).bytes) {						\
		case 2:								\
			__emulate_2op_cl(_op, _cl, _src, _dst, _eflags,  	\
						"w", unsigned short);         	\
			break;							\
		case 4: 							\
			__emulate_2op_cl(_op, _cl, _src, _dst, _eflags,  	\
						"l", unsigned int);           	\
			break;							\
		case 8:								\
			ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags,	\
						"q", unsigned long));  		\
			break;							\
		}								\
	} while (0)

294
#define __emulate_1op(_op, _dst, _eflags, _suffix)			\
A
Avi Kivity 已提交
295 296 297
	do {								\
		unsigned long _tmp;					\
									\
298 299 300 301 302 303 304 305 306 307 308 309
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "3", "2")			\
			_op _suffix " %1; "				\
			_POST_EFLAGS("0", "3", "2")			\
			: "=m" (_eflags), "+m" ((_dst).val),		\
			  "=&r" (_tmp)					\
			: "i" (EFLAGS_MASK));				\
	} while (0)

/* Instruction has only one explicit operand (no source operand). */
#define emulate_1op(_op, _dst, _eflags)                                    \
	do {								\
M
Mike Day 已提交
310
		switch ((_dst).bytes) {				        \
311 312 313 314
		case 1:	__emulate_1op(_op, _dst, _eflags, "b"); break;	\
		case 2:	__emulate_1op(_op, _dst, _eflags, "w"); break;	\
		case 4:	__emulate_1op(_op, _dst, _eflags, "l"); break;	\
		case 8:	ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
A
Avi Kivity 已提交
315 316 317
		}							\
	} while (0)

318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342
#define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix)		\
	do {								\
		unsigned long _tmp;					\
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "4", "1")			\
			_op _suffix " %5; "				\
			_POST_EFLAGS("0", "4", "1")			\
			: "=m" (_eflags), "=&r" (_tmp),			\
			  "+a" (_rax), "+d" (_rdx)			\
			: "i" (EFLAGS_MASK), "m" ((_src).val),		\
			  "a" (_rax), "d" (_rdx));			\
	} while (0)

/* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
#define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags)			\
	do {									\
		switch((_src).bytes) {						\
		case 1: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "b"); break; \
		case 2: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx,  _eflags, "w"); break; \
		case 4: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "l"); break; \
		case 8: ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "q")); break; \
		}							\
	} while (0)

A
Avi Kivity 已提交
343 344 345
/* Fetch next part of the instruction being emulated. */
#define insn_fetch(_type, _size, _eip)                                  \
({	unsigned long _x;						\
346
	rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size));		\
347
	if (rc != X86EMUL_CONTINUE)					\
A
Avi Kivity 已提交
348 349 350 351 352
		goto done;						\
	(_eip) += (_size);						\
	(_type)_x;							\
})

353 354 355 356 357 358 359
#define insn_fetch_arr(_arr, _size, _eip)                                \
({	rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size));		\
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
	(_eip) += (_size);						\
})

360 361 362 363 364
static inline unsigned long ad_mask(struct decode_cache *c)
{
	return (1UL << (c->ad_bytes << 3)) - 1;
}

A
Avi Kivity 已提交
365
/* Access/update address held in a register, based on addressing mode. */
366 367 368 369 370 371 372 373 374 375 376 377 378 379 380
static inline unsigned long
address_mask(struct decode_cache *c, unsigned long reg)
{
	if (c->ad_bytes == sizeof(unsigned long))
		return reg;
	else
		return reg & ad_mask(c);
}

static inline unsigned long
register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
{
	return base + address_mask(c, reg);
}

381 382 383 384 385 386 387 388
static inline void
register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
{
	if (c->ad_bytes == sizeof(unsigned long))
		*reg += inc;
	else
		*reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
}
A
Avi Kivity 已提交
389

390 391 392 393
static inline void jmp_rel(struct decode_cache *c, int rel)
{
	register_address_increment(c, &c->eip, rel);
}
394

395 396 397 398 399 400
static void set_seg_override(struct decode_cache *c, int seg)
{
	c->has_seg_override = true;
	c->seg_override = seg;
}

401 402
static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
			      struct x86_emulate_ops *ops, int seg)
403 404 405 406
{
	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
		return 0;

407
	return ops->get_cached_segment_base(seg, ctxt->vcpu);
408 409 410
}

static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
411
				       struct x86_emulate_ops *ops,
412 413 414 415 416
				       struct decode_cache *c)
{
	if (!c->has_seg_override)
		return 0;

417
	return seg_base(ctxt, ops, c->seg_override);
418 419
}

420 421
static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
			     struct x86_emulate_ops *ops)
422
{
423
	return seg_base(ctxt, ops, VCPU_SREG_ES);
424 425
}

426 427
static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
			     struct x86_emulate_ops *ops)
428
{
429
	return seg_base(ctxt, ops, VCPU_SREG_SS);
430 431
}

432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462
static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
				      u32 error, bool valid)
{
	ctxt->exception = vec;
	ctxt->error_code = error;
	ctxt->error_code_valid = valid;
	ctxt->restart = false;
}

static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
{
	emulate_exception(ctxt, GP_VECTOR, err, true);
}

static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
		       int err)
{
	ctxt->cr2 = addr;
	emulate_exception(ctxt, PF_VECTOR, err, true);
}

static void emulate_ud(struct x86_emulate_ctxt *ctxt)
{
	emulate_exception(ctxt, UD_VECTOR, 0, false);
}

static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
{
	emulate_exception(ctxt, TS_VECTOR, err, true);
}

463 464
static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
			      struct x86_emulate_ops *ops,
465
			      unsigned long eip, u8 *dest)
466 467 468
{
	struct fetch_cache *fc = &ctxt->decode.fetch;
	int rc;
469
	int size, cur_size;
470

471 472 473 474 475
	if (eip == fc->end) {
		cur_size = fc->end - fc->start;
		size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
		rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
				size, ctxt->vcpu, NULL);
476
		if (rc != X86EMUL_CONTINUE)
477
			return rc;
478
		fc->end += size;
479
	}
480
	*dest = fc->data[eip - fc->start];
481
	return X86EMUL_CONTINUE;
482 483 484 485 486 487
}

static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
			 struct x86_emulate_ops *ops,
			 unsigned long eip, void *dest, unsigned size)
{
488
	int rc;
489

490
	/* x86 instructions are limited to 15 bytes. */
491
	if (eip + size - ctxt->eip > 15)
492
		return X86EMUL_UNHANDLEABLE;
493 494
	while (size--) {
		rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
495
		if (rc != X86EMUL_CONTINUE)
496 497
			return rc;
	}
498
	return X86EMUL_CONTINUE;
499 500
}

501 502 503 504 505 506 507
/*
 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 * pointer into the block that addresses the relevant register.
 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 */
static void *decode_register(u8 modrm_reg, unsigned long *regs,
			     int highbyte_regs)
A
Avi Kivity 已提交
508 509 510 511 512 513 514 515 516 517 518
{
	void *p;

	p = &regs[modrm_reg];
	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
		p = (unsigned char *)&regs[modrm_reg & 3] + 1;
	return p;
}

static int read_descriptor(struct x86_emulate_ctxt *ctxt,
			   struct x86_emulate_ops *ops,
519
			   ulong addr,
A
Avi Kivity 已提交
520 521 522 523 524 525 526
			   u16 *size, unsigned long *address, int op_bytes)
{
	int rc;

	if (op_bytes == 2)
		op_bytes = 3;
	*address = 0;
527
	rc = ops->read_std(addr, (unsigned long *)size, 2, ctxt->vcpu, NULL);
528
	if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
529
		return rc;
530
	rc = ops->read_std(addr + 2, address, op_bytes, ctxt->vcpu, NULL);
A
Avi Kivity 已提交
531 532 533
	return rc;
}

534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568
static int test_cc(unsigned int condition, unsigned int flags)
{
	int rc = 0;

	switch ((condition & 15) >> 1) {
	case 0: /* o */
		rc |= (flags & EFLG_OF);
		break;
	case 1: /* b/c/nae */
		rc |= (flags & EFLG_CF);
		break;
	case 2: /* z/e */
		rc |= (flags & EFLG_ZF);
		break;
	case 3: /* be/na */
		rc |= (flags & (EFLG_CF|EFLG_ZF));
		break;
	case 4: /* s */
		rc |= (flags & EFLG_SF);
		break;
	case 5: /* p/pe */
		rc |= (flags & EFLG_PF);
		break;
	case 7: /* le/ng */
		rc |= (flags & EFLG_ZF);
		/* fall through */
	case 6: /* l/nge */
		rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
		break;
	}

	/* Odd condition identifiers (lsb == 1) have inverted sense. */
	return (!!rc ^ (condition & 1));
}

569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586
static void fetch_register_operand(struct operand *op)
{
	switch (op->bytes) {
	case 1:
		op->val = *(u8 *)op->addr.reg;
		break;
	case 2:
		op->val = *(u16 *)op->addr.reg;
		break;
	case 4:
		op->val = *(u32 *)op->addr.reg;
		break;
	case 8:
		op->val = *(u64 *)op->addr.reg;
		break;
	}
}

587 588 589 590
static void decode_register_operand(struct operand *op,
				    struct decode_cache *c,
				    int inhibit_bytereg)
{
591
	unsigned reg = c->modrm_reg;
592
	int highbyte_regs = c->rex_prefix == 0;
593 594 595

	if (!(c->d & ModRM))
		reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
596 597
	op->type = OP_REG;
	if ((c->d & ByteOp) && !inhibit_bytereg) {
598
		op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
599 600
		op->bytes = 1;
	} else {
601
		op->addr.reg = decode_register(reg, c->regs, 0);
602 603
		op->bytes = c->op_bytes;
	}
604
	fetch_register_operand(op);
605 606 607
	op->orig_val = op->val;
}

608
static int decode_modrm(struct x86_emulate_ctxt *ctxt,
609 610
			struct x86_emulate_ops *ops,
			struct operand *op)
611 612 613
{
	struct decode_cache *c = &ctxt->decode;
	u8 sib;
614
	int index_reg = 0, base_reg = 0, scale;
615
	int rc = X86EMUL_CONTINUE;
616
	ulong modrm_ea = 0;
617 618 619 620 621 622 623 624 625 626 627

	if (c->rex_prefix) {
		c->modrm_reg = (c->rex_prefix & 4) << 1;	/* REX.R */
		index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
		c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
	}

	c->modrm = insn_fetch(u8, 1, c->eip);
	c->modrm_mod |= (c->modrm & 0xc0) >> 6;
	c->modrm_reg |= (c->modrm & 0x38) >> 3;
	c->modrm_rm |= (c->modrm & 0x07);
628
	c->modrm_seg = VCPU_SREG_DS;
629 630

	if (c->modrm_mod == 3) {
631 632 633
		op->type = OP_REG;
		op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
		op->addr.reg = decode_register(c->modrm_rm,
634
					       c->regs, c->d & ByteOp);
635
		fetch_register_operand(op);
636 637 638
		return rc;
	}

639 640
	op->type = OP_MEM;

641 642 643 644 645 646 647 648 649 650
	if (c->ad_bytes == 2) {
		unsigned bx = c->regs[VCPU_REGS_RBX];
		unsigned bp = c->regs[VCPU_REGS_RBP];
		unsigned si = c->regs[VCPU_REGS_RSI];
		unsigned di = c->regs[VCPU_REGS_RDI];

		/* 16-bit ModR/M decode. */
		switch (c->modrm_mod) {
		case 0:
			if (c->modrm_rm == 6)
651
				modrm_ea += insn_fetch(u16, 2, c->eip);
652 653
			break;
		case 1:
654
			modrm_ea += insn_fetch(s8, 1, c->eip);
655 656
			break;
		case 2:
657
			modrm_ea += insn_fetch(u16, 2, c->eip);
658 659 660 661
			break;
		}
		switch (c->modrm_rm) {
		case 0:
662
			modrm_ea += bx + si;
663 664
			break;
		case 1:
665
			modrm_ea += bx + di;
666 667
			break;
		case 2:
668
			modrm_ea += bp + si;
669 670
			break;
		case 3:
671
			modrm_ea += bp + di;
672 673
			break;
		case 4:
674
			modrm_ea += si;
675 676
			break;
		case 5:
677
			modrm_ea += di;
678 679 680
			break;
		case 6:
			if (c->modrm_mod != 0)
681
				modrm_ea += bp;
682 683
			break;
		case 7:
684
			modrm_ea += bx;
685 686 687 688
			break;
		}
		if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
		    (c->modrm_rm == 6 && c->modrm_mod != 0))
689
			c->modrm_seg = VCPU_SREG_SS;
690
		modrm_ea = (u16)modrm_ea;
691 692
	} else {
		/* 32/64-bit ModR/M decode. */
693
		if ((c->modrm_rm & 7) == 4) {
694 695 696 697 698
			sib = insn_fetch(u8, 1, c->eip);
			index_reg |= (sib >> 3) & 7;
			base_reg |= sib & 7;
			scale = sib >> 6;

699
			if ((base_reg & 7) == 5 && c->modrm_mod == 0)
700
				modrm_ea += insn_fetch(s32, 4, c->eip);
701
			else
702
				modrm_ea += c->regs[base_reg];
703
			if (index_reg != 4)
704
				modrm_ea += c->regs[index_reg] << scale;
705 706
		} else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
			if (ctxt->mode == X86EMUL_MODE_PROT64)
707
				c->rip_relative = 1;
708
		} else
709
			modrm_ea += c->regs[c->modrm_rm];
710 711 712
		switch (c->modrm_mod) {
		case 0:
			if (c->modrm_rm == 5)
713
				modrm_ea += insn_fetch(s32, 4, c->eip);
714 715
			break;
		case 1:
716
			modrm_ea += insn_fetch(s8, 1, c->eip);
717 718
			break;
		case 2:
719
			modrm_ea += insn_fetch(s32, 4, c->eip);
720 721 722
			break;
		}
	}
723
	op->addr.mem = modrm_ea;
724 725 726 727 728
done:
	return rc;
}

static int decode_abs(struct x86_emulate_ctxt *ctxt,
729 730
		      struct x86_emulate_ops *ops,
		      struct operand *op)
731 732
{
	struct decode_cache *c = &ctxt->decode;
733
	int rc = X86EMUL_CONTINUE;
734

735
	op->type = OP_MEM;
736 737
	switch (c->ad_bytes) {
	case 2:
738
		op->addr.mem = insn_fetch(u16, 2, c->eip);
739 740
		break;
	case 4:
741
		op->addr.mem = insn_fetch(u32, 4, c->eip);
742 743
		break;
	case 8:
744
		op->addr.mem = insn_fetch(u64, 8, c->eip);
745 746 747 748 749 750
		break;
	}
done:
	return rc;
}

751 752 753 754
static void fetch_bit_operand(struct decode_cache *c)
{
	long sv, mask;

755
	if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
756 757 758 759 760 761 762 763 764
		mask = ~(c->dst.bytes * 8 - 1);

		if (c->src.bytes == 2)
			sv = (s16)c->src.val & (s16)mask;
		else if (c->src.bytes == 4)
			sv = (s32)c->src.val & (s32)mask;

		c->dst.addr.mem += (sv >> 3);
	}
765 766 767

	/* only subword offset */
	c->src.val &= (c->dst.bytes << 3) - 1;
768 769
}

770 771 772
static int read_emulated(struct x86_emulate_ctxt *ctxt,
			 struct x86_emulate_ops *ops,
			 unsigned long addr, void *dest, unsigned size)
A
Avi Kivity 已提交
773
{
774 775 776
	int rc;
	struct read_cache *mc = &ctxt->decode.mem_read;
	u32 err;
A
Avi Kivity 已提交
777

778 779 780 781 782
	while (size) {
		int n = min(size, 8u);
		size -= n;
		if (mc->pos < mc->end)
			goto read_cached;
783

784 785 786 787 788 789 790
		rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
					ctxt->vcpu);
		if (rc == X86EMUL_PROPAGATE_FAULT)
			emulate_pf(ctxt, addr, err);
		if (rc != X86EMUL_CONTINUE)
			return rc;
		mc->end += n;
A
Avi Kivity 已提交
791

792 793 794 795 796
	read_cached:
		memcpy(dest, mc->data + mc->pos, n);
		mc->pos += n;
		dest += n;
		addr += n;
A
Avi Kivity 已提交
797
	}
798 799
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
800

801 802 803 804 805 806
static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
			   struct x86_emulate_ops *ops,
			   unsigned int size, unsigned short port,
			   void *dest)
{
	struct read_cache *rc = &ctxt->decode.io_read;
807

808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823
	if (rc->pos == rc->end) { /* refill pio read ahead */
		struct decode_cache *c = &ctxt->decode;
		unsigned int in_page, n;
		unsigned int count = c->rep_prefix ?
			address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
		in_page = (ctxt->eflags & EFLG_DF) ?
			offset_in_page(c->regs[VCPU_REGS_RDI]) :
			PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
		n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
			count);
		if (n == 0)
			n = 1;
		rc->pos = rc->end = 0;
		if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
			return 0;
		rc->end = n * size;
A
Avi Kivity 已提交
824 825
	}

826 827 828 829
	memcpy(dest, rc->data + rc->pos, size);
	rc->pos += size;
	return 1;
}
A
Avi Kivity 已提交
830

831 832 833
static u32 desc_limit_scaled(struct desc_struct *desc)
{
	u32 limit = get_desc_limit(desc);
A
Avi Kivity 已提交
834

835 836
	return desc->g ? (limit << 12) | 0xfff : limit;
}
A
Avi Kivity 已提交
837

838 839 840 841 842 843 844 845 846
static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
				     struct x86_emulate_ops *ops,
				     u16 selector, struct desc_ptr *dt)
{
	if (selector & 1 << 2) {
		struct desc_struct desc;
		memset (dt, 0, sizeof *dt);
		if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
			return;
847

848 849 850 851 852
		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
		dt->address = get_desc_base(&desc);
	} else
		ops->get_gdt(dt, ctxt->vcpu);
}
853

854 855 856 857 858 859 860 861 862 863
/* allowed just for 8 bytes segments */
static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   struct x86_emulate_ops *ops,
				   u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	int ret;
	u32 err;
	ulong addr;
864

865
	get_descriptor_table_ptr(ctxt, ops, selector, &dt);
866

867 868 869
	if (dt.size < index * 8 + 7) {
		emulate_gp(ctxt, selector & 0xfffc);
		return X86EMUL_PROPAGATE_FAULT;
870
	}
871 872 873 874
	addr = dt.address + index * 8;
	ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu,  &err);
	if (ret == X86EMUL_PROPAGATE_FAULT)
		emulate_pf(ctxt, addr, err);
875

876 877
       return ret;
}
878

879 880 881 882 883 884 885 886 887 888
/* allowed just for 8 bytes segments */
static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				    struct x86_emulate_ops *ops,
				    u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	u32 err;
	ulong addr;
	int ret;
A
Avi Kivity 已提交
889

890
	get_descriptor_table_ptr(ctxt, ops, selector, &dt);
891

892 893 894 895
	if (dt.size < index * 8 + 7) {
		emulate_gp(ctxt, selector & 0xfffc);
		return X86EMUL_PROPAGATE_FAULT;
	}
A
Avi Kivity 已提交
896

897 898 899 900
	addr = dt.address + index * 8;
	ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
	if (ret == X86EMUL_PROPAGATE_FAULT)
		emulate_pf(ctxt, addr, err);
901

902 903
	return ret;
}
904

905 906 907 908 909 910 911 912 913 914
static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   struct x86_emulate_ops *ops,
				   u16 selector, int seg)
{
	struct desc_struct seg_desc;
	u8 dpl, rpl, cpl;
	unsigned err_vec = GP_VECTOR;
	u32 err_code = 0;
	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
	int ret;
915

916
	memset(&seg_desc, 0, sizeof seg_desc);
917

918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968
	if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
	    || ctxt->mode == X86EMUL_MODE_REAL) {
		/* set real mode segment descriptor */
		set_desc_base(&seg_desc, selector << 4);
		set_desc_limit(&seg_desc, 0xffff);
		seg_desc.type = 3;
		seg_desc.p = 1;
		seg_desc.s = 1;
		goto load;
	}

	/* NULL selector is not valid for TR, CS and SS */
	if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
	    && null_selector)
		goto exception;

	/* TR should be in GDT only */
	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
		goto exception;

	if (null_selector) /* for NULL selector skip all following checks */
		goto load;

	ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
	if (ret != X86EMUL_CONTINUE)
		return ret;

	err_code = selector & 0xfffc;
	err_vec = GP_VECTOR;

	/* can't load system descriptor into segment selecor */
	if (seg <= VCPU_SREG_GS && !seg_desc.s)
		goto exception;

	if (!seg_desc.p) {
		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
		goto exception;
	}

	rpl = selector & 3;
	dpl = seg_desc.dpl;
	cpl = ops->cpl(ctxt->vcpu);

	switch (seg) {
	case VCPU_SREG_SS:
		/*
		 * segment is not a writable data segment or segment
		 * selector's RPL != CPL or segment selector's RPL != CPL
		 */
		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
			goto exception;
A
Avi Kivity 已提交
969
		break;
970 971 972 973 974 975 976 977 978 979 980 981 982 983 984
	case VCPU_SREG_CS:
		if (!(seg_desc.type & 8))
			goto exception;

		if (seg_desc.type & 4) {
			/* conforming */
			if (dpl > cpl)
				goto exception;
		} else {
			/* nonconforming */
			if (rpl > cpl || dpl != cpl)
				goto exception;
		}
		/* CS(RPL) <- CPL */
		selector = (selector & 0xfffc) | cpl;
A
Avi Kivity 已提交
985
		break;
986 987 988 989 990 991 992 993 994
	case VCPU_SREG_TR:
		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
			goto exception;
		break;
	case VCPU_SREG_LDTR:
		if (seg_desc.s || seg_desc.type != 2)
			goto exception;
		break;
	default: /*  DS, ES, FS, or GS */
995
		/*
996 997 998
		 * segment is not a data or readable code segment or
		 * ((segment is a data or nonconforming code segment)
		 * and (both RPL and CPL > DPL))
999
		 */
1000 1001 1002 1003
		if ((seg_desc.type & 0xa) == 0x8 ||
		    (((seg_desc.type & 0xc) != 0xc) &&
		     (rpl > dpl && cpl > dpl)))
			goto exception;
A
Avi Kivity 已提交
1004
		break;
1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022
	}

	if (seg_desc.s) {
		/* mark segment as accessed */
		seg_desc.type |= 1;
		ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
		if (ret != X86EMUL_CONTINUE)
			return ret;
	}
load:
	ops->set_segment_selector(selector, seg, ctxt->vcpu);
	ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
	return X86EMUL_CONTINUE;
exception:
	emulate_exception(ctxt, err_vec, err_code, true);
	return X86EMUL_PROPAGATE_FAULT;
}

1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041
static void write_register_operand(struct operand *op)
{
	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
	switch (op->bytes) {
	case 1:
		*(u8 *)op->addr.reg = (u8)op->val;
		break;
	case 2:
		*(u16 *)op->addr.reg = (u16)op->val;
		break;
	case 4:
		*op->addr.reg = (u32)op->val;
		break;	/* 64b: zero-extend */
	case 8:
		*op->addr.reg = op->val;
		break;
	}
}

1042 1043 1044 1045 1046 1047 1048 1049 1050
static inline int writeback(struct x86_emulate_ctxt *ctxt,
			    struct x86_emulate_ops *ops)
{
	int rc;
	struct decode_cache *c = &ctxt->decode;
	u32 err;

	switch (c->dst.type) {
	case OP_REG:
1051
		write_register_operand(&c->dst);
A
Avi Kivity 已提交
1052
		break;
1053 1054 1055
	case OP_MEM:
		if (c->lock_prefix)
			rc = ops->cmpxchg_emulated(
1056
					c->dst.addr.mem,
1057 1058 1059 1060 1061
					&c->dst.orig_val,
					&c->dst.val,
					c->dst.bytes,
					&err,
					ctxt->vcpu);
1062
		else
1063
			rc = ops->write_emulated(
1064
					c->dst.addr.mem,
1065 1066 1067 1068 1069
					&c->dst.val,
					c->dst.bytes,
					&err,
					ctxt->vcpu);
		if (rc == X86EMUL_PROPAGATE_FAULT)
1070
			emulate_pf(ctxt, c->dst.addr.mem, err);
1071 1072
		if (rc != X86EMUL_CONTINUE)
			return rc;
1073
		break;
1074 1075
	case OP_NONE:
		/* no writeback */
1076
		break;
1077
	default:
1078
		break;
A
Avi Kivity 已提交
1079
	}
1080 1081
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1082

1083 1084 1085 1086
static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
				struct x86_emulate_ops *ops)
{
	struct decode_cache *c = &ctxt->decode;
1087

1088 1089 1090 1091
	c->dst.type  = OP_MEM;
	c->dst.bytes = c->op_bytes;
	c->dst.val = c->src.val;
	register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
1092 1093
	c->dst.addr.mem = register_address(c, ss_base(ctxt, ops),
					   c->regs[VCPU_REGS_RSP]);
1094
}
1095

1096 1097 1098 1099 1100 1101
static int emulate_pop(struct x86_emulate_ctxt *ctxt,
		       struct x86_emulate_ops *ops,
		       void *dest, int len)
{
	struct decode_cache *c = &ctxt->decode;
	int rc;
1102

1103 1104 1105 1106 1107 1108 1109 1110
	rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
						       c->regs[VCPU_REGS_RSP]),
			   dest, len);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
	return rc;
1111 1112
}

1113 1114 1115
static int emulate_popf(struct x86_emulate_ctxt *ctxt,
		       struct x86_emulate_ops *ops,
		       void *dest, int len)
1116 1117
{
	int rc;
1118 1119 1120
	unsigned long val, change_mask;
	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
	int cpl = ops->cpl(ctxt->vcpu);
1121

1122 1123 1124
	rc = emulate_pop(ctxt, ops, &val, len);
	if (rc != X86EMUL_CONTINUE)
		return rc;
1125

1126 1127
	change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
		| EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1128

1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147
	switch(ctxt->mode) {
	case X86EMUL_MODE_PROT64:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT16:
		if (cpl == 0)
			change_mask |= EFLG_IOPL;
		if (cpl <= iopl)
			change_mask |= EFLG_IF;
		break;
	case X86EMUL_MODE_VM86:
		if (iopl < 3) {
			emulate_gp(ctxt, 0);
			return X86EMUL_PROPAGATE_FAULT;
		}
		change_mask |= EFLG_IF;
		break;
	default: /* real mode */
		change_mask |= (EFLG_IOPL | EFLG_IF);
		break;
1148
	}
1149 1150 1151 1152 1153

	*(unsigned long *)dest =
		(ctxt->eflags & ~change_mask) | (val & change_mask);

	return rc;
1154 1155
}

1156 1157
static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
			      struct x86_emulate_ops *ops, int seg)
1158
{
1159
	struct decode_cache *c = &ctxt->decode;
1160

1161
	c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
1162

1163
	emulate_push(ctxt, ops);
1164 1165
}

1166 1167
static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
			     struct x86_emulate_ops *ops, int seg)
1168
{
1169 1170 1171
	struct decode_cache *c = &ctxt->decode;
	unsigned long selector;
	int rc;
1172

1173 1174 1175 1176 1177 1178
	rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
	return rc;
1179 1180
}

1181 1182
static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
			  struct x86_emulate_ops *ops)
1183
{
1184 1185 1186 1187
	struct decode_cache *c = &ctxt->decode;
	unsigned long old_esp = c->regs[VCPU_REGS_RSP];
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RAX;
1188

1189 1190 1191
	while (reg <= VCPU_REGS_RDI) {
		(reg == VCPU_REGS_RSP) ?
		(c->src.val = old_esp) : (c->src.val = c->regs[reg]);
1192

1193
		emulate_push(ctxt, ops);
1194

1195 1196 1197
		rc = writeback(ctxt, ops);
		if (rc != X86EMUL_CONTINUE)
			return rc;
1198

1199
		++reg;
1200 1201
	}

1202 1203 1204 1205
	/* Disable writeback. */
	c->dst.type = OP_NONE;

	return rc;
1206 1207
}

1208 1209
static int emulate_popa(struct x86_emulate_ctxt *ctxt,
			struct x86_emulate_ops *ops)
1210
{
1211 1212 1213
	struct decode_cache *c = &ctxt->decode;
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RDI;
1214

1215 1216 1217 1218 1219 1220
	while (reg >= VCPU_REGS_RAX) {
		if (reg == VCPU_REGS_RSP) {
			register_address_increment(c, &c->regs[VCPU_REGS_RSP],
							c->op_bytes);
			--reg;
		}
1221

1222 1223 1224 1225
		rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
		if (rc != X86EMUL_CONTINUE)
			break;
		--reg;
1226
	}
1227
	return rc;
1228 1229
}

1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290
int emulate_int_real(struct x86_emulate_ctxt *ctxt,
			       struct x86_emulate_ops *ops, int irq)
{
	struct decode_cache *c = &ctxt->decode;
	int rc = X86EMUL_CONTINUE;
	struct desc_ptr dt;
	gva_t cs_addr;
	gva_t eip_addr;
	u16 cs, eip;
	u32 err;

	/* TODO: Add limit checks */
	c->src.val = ctxt->eflags;
	emulate_push(ctxt, ops);

	ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);

	c->src.val = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
	emulate_push(ctxt, ops);

	c->src.val = c->eip;
	emulate_push(ctxt, ops);

	ops->get_idt(&dt, ctxt->vcpu);

	eip_addr = dt.address + (irq << 2);
	cs_addr = dt.address + (irq << 2) + 2;

	rc = ops->read_std(cs_addr, &cs, 2, ctxt->vcpu, &err);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	rc = ops->read_std(eip_addr, &eip, 2, ctxt->vcpu, &err);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	c->eip = eip;

	return rc;
}

static int emulate_int(struct x86_emulate_ctxt *ctxt,
		       struct x86_emulate_ops *ops, int irq)
{
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
		return emulate_int_real(ctxt, ops, irq);
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
	default:
		/* Protected mode interrupts unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
	}
}

1291 1292
static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
			     struct x86_emulate_ops *ops)
1293
{
1294 1295 1296 1297 1298 1299 1300 1301 1302
	struct decode_cache *c = &ctxt->decode;
	int rc = X86EMUL_CONTINUE;
	unsigned long temp_eip = 0;
	unsigned long temp_eflags = 0;
	unsigned long cs = 0;
	unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
			     EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
			     EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
	unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1303

1304
	/* TODO: Add stack limit check */
1305

1306
	rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
1307

1308 1309
	if (rc != X86EMUL_CONTINUE)
		return rc;
1310

1311 1312 1313 1314
	if (temp_eip & ~0xffff) {
		emulate_gp(ctxt, 0);
		return X86EMUL_PROPAGATE_FAULT;
	}
1315

1316
	rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
1317

1318 1319
	if (rc != X86EMUL_CONTINUE)
		return rc;
1320

1321
	rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
1322

1323 1324
	if (rc != X86EMUL_CONTINUE)
		return rc;
1325

1326
	rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
1327

1328 1329
	if (rc != X86EMUL_CONTINUE)
		return rc;
1330

1331
	c->eip = temp_eip;
1332 1333


1334 1335 1336 1337 1338
	if (c->op_bytes == 4)
		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
	else if (c->op_bytes == 2) {
		ctxt->eflags &= ~0xffff;
		ctxt->eflags |= temp_eflags;
1339
	}
1340 1341 1342 1343 1344

	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
	ctxt->eflags |= EFLG_RESERVED_ONE_MASK;

	return rc;
1345 1346
}

1347 1348
static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
				    struct x86_emulate_ops* ops)
1349
{
1350 1351 1352 1353 1354 1355 1356
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
		return emulate_iret_real(ctxt, ops);
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
1357
	default:
1358 1359
		/* iret from protected mode unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
1360 1361 1362
	}
}

1363
static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
1364
				struct x86_emulate_ops *ops)
1365 1366 1367
{
	struct decode_cache *c = &ctxt->decode;

1368
	return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
1369 1370
}

1371
static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
1372
{
1373
	struct decode_cache *c = &ctxt->decode;
1374 1375
	switch (c->modrm_reg) {
	case 0:	/* rol */
1376
		emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
1377 1378
		break;
	case 1:	/* ror */
1379
		emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
1380 1381
		break;
	case 2:	/* rcl */
1382
		emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
1383 1384
		break;
	case 3:	/* rcr */
1385
		emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
1386 1387 1388
		break;
	case 4:	/* sal/shl */
	case 6:	/* sal/shl */
1389
		emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
1390 1391
		break;
	case 5:	/* shr */
1392
		emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
1393 1394
		break;
	case 7:	/* sar */
1395
		emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
1396 1397 1398 1399 1400
		break;
	}
}

static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
1401
			       struct x86_emulate_ops *ops)
1402 1403
{
	struct decode_cache *c = &ctxt->decode;
1404 1405
	unsigned long *rax = &c->regs[VCPU_REGS_RAX];
	unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
1406 1407 1408

	switch (c->modrm_reg) {
	case 0 ... 1:	/* test */
1409
		emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
1410 1411 1412 1413 1414
		break;
	case 2:	/* not */
		c->dst.val = ~c->dst.val;
		break;
	case 3:	/* neg */
1415
		emulate_1op("neg", c->dst, ctxt->eflags);
1416
		break;
1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428
	case 4: /* mul */
		emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
		break;
	case 5: /* imul */
		emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
		break;
	case 6: /* div */
		emulate_1op_rax_rdx("div", c->src, *rax, *rdx, ctxt->eflags);
		break;
	case 7: /* idiv */
		emulate_1op_rax_rdx("idiv", c->src, *rax, *rdx, ctxt->eflags);
		break;
1429
	default:
1430
		return X86EMUL_UNHANDLEABLE;
1431
	}
1432
	return X86EMUL_CONTINUE;
1433 1434 1435
}

static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
1436
			       struct x86_emulate_ops *ops)
1437 1438 1439 1440 1441
{
	struct decode_cache *c = &ctxt->decode;

	switch (c->modrm_reg) {
	case 0:	/* inc */
1442
		emulate_1op("inc", c->dst, ctxt->eflags);
1443 1444
		break;
	case 1:	/* dec */
1445
		emulate_1op("dec", c->dst, ctxt->eflags);
1446
		break;
1447 1448 1449 1450 1451
	case 2: /* call near abs */ {
		long int old_eip;
		old_eip = c->eip;
		c->eip = c->src.val;
		c->src.val = old_eip;
1452
		emulate_push(ctxt, ops);
1453 1454
		break;
	}
1455
	case 4: /* jmp abs */
1456
		c->eip = c->src.val;
1457 1458
		break;
	case 6:	/* push */
1459
		emulate_push(ctxt, ops);
1460 1461
		break;
	}
1462
	return X86EMUL_CONTINUE;
1463 1464 1465
}

static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
1466
			       struct x86_emulate_ops *ops)
1467 1468
{
	struct decode_cache *c = &ctxt->decode;
1469
	u64 old = c->dst.orig_val64;
1470 1471 1472 1473 1474

	if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
	    ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
		c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
		c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
1475
		ctxt->eflags &= ~EFLG_ZF;
1476
	} else {
1477 1478
		c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
			(u32) c->regs[VCPU_REGS_RBX];
1479

1480
		ctxt->eflags |= EFLG_ZF;
1481
	}
1482
	return X86EMUL_CONTINUE;
1483 1484
}

1485 1486 1487 1488 1489 1490 1491 1492
static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
			   struct x86_emulate_ops *ops)
{
	struct decode_cache *c = &ctxt->decode;
	int rc;
	unsigned long cs;

	rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
1493
	if (rc != X86EMUL_CONTINUE)
1494 1495 1496 1497
		return rc;
	if (c->op_bytes == 4)
		c->eip = (u32)c->eip;
	rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
1498
	if (rc != X86EMUL_CONTINUE)
1499
		return rc;
1500
	rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
1501 1502 1503
	return rc;
}

1504 1505
static inline void
setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
1506 1507
			struct x86_emulate_ops *ops, struct desc_struct *cs,
			struct desc_struct *ss)
1508
{
1509 1510 1511
	memset(cs, 0, sizeof(struct desc_struct));
	ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
	memset(ss, 0, sizeof(struct desc_struct));
1512 1513

	cs->l = 0;		/* will be adjusted later */
1514
	set_desc_base(cs, 0);	/* flat segment */
1515
	cs->g = 1;		/* 4kb granularity */
1516
	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
1517 1518 1519
	cs->type = 0x0b;	/* Read, Execute, Accessed */
	cs->s = 1;
	cs->dpl = 0;		/* will be adjusted later */
1520 1521
	cs->p = 1;
	cs->d = 1;
1522

1523 1524
	set_desc_base(ss, 0);	/* flat segment */
	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
1525 1526 1527
	ss->g = 1;		/* 4kb granularity */
	ss->s = 1;
	ss->type = 0x03;	/* Read/Write, Accessed */
1528
	ss->d = 1;		/* 32bit stack segment */
1529
	ss->dpl = 0;
1530
	ss->p = 1;
1531 1532 1533
}

static int
1534
emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
1535 1536
{
	struct decode_cache *c = &ctxt->decode;
1537
	struct desc_struct cs, ss;
1538
	u64 msr_data;
1539
	u16 cs_sel, ss_sel;
1540 1541

	/* syscall is not available in real mode */
1542 1543
	if (ctxt->mode == X86EMUL_MODE_REAL ||
	    ctxt->mode == X86EMUL_MODE_VM86) {
1544
		emulate_ud(ctxt);
1545 1546
		return X86EMUL_PROPAGATE_FAULT;
	}
1547

1548
	setup_syscalls_segments(ctxt, ops, &cs, &ss);
1549

1550
	ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
1551
	msr_data >>= 32;
1552 1553
	cs_sel = (u16)(msr_data & 0xfffc);
	ss_sel = (u16)(msr_data + 8);
1554 1555

	if (is_long_mode(ctxt->vcpu)) {
1556
		cs.d = 0;
1557 1558
		cs.l = 1;
	}
1559 1560 1561 1562
	ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
	ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
	ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
	ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
1563 1564 1565 1566 1567 1568

	c->regs[VCPU_REGS_RCX] = c->eip;
	if (is_long_mode(ctxt->vcpu)) {
#ifdef CONFIG_X86_64
		c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;

1569 1570 1571
		ops->get_msr(ctxt->vcpu,
			     ctxt->mode == X86EMUL_MODE_PROT64 ?
			     MSR_LSTAR : MSR_CSTAR, &msr_data);
1572 1573
		c->eip = msr_data;

1574
		ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
1575 1576 1577 1578
		ctxt->eflags &= ~(msr_data | EFLG_RF);
#endif
	} else {
		/* legacy mode */
1579
		ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
1580 1581 1582 1583 1584
		c->eip = (u32)msr_data;

		ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
	}

1585
	return X86EMUL_CONTINUE;
1586 1587
}

1588
static int
1589
emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
1590 1591
{
	struct decode_cache *c = &ctxt->decode;
1592
	struct desc_struct cs, ss;
1593
	u64 msr_data;
1594
	u16 cs_sel, ss_sel;
1595

1596 1597
	/* inject #GP if in real mode */
	if (ctxt->mode == X86EMUL_MODE_REAL) {
1598
		emulate_gp(ctxt, 0);
1599
		return X86EMUL_PROPAGATE_FAULT;
1600 1601 1602 1603 1604
	}

	/* XXX sysenter/sysexit have not been tested in 64bit mode.
	* Therefore, we inject an #UD.
	*/
1605
	if (ctxt->mode == X86EMUL_MODE_PROT64) {
1606
		emulate_ud(ctxt);
1607 1608
		return X86EMUL_PROPAGATE_FAULT;
	}
1609

1610
	setup_syscalls_segments(ctxt, ops, &cs, &ss);
1611

1612
	ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
1613 1614 1615
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT32:
		if ((msr_data & 0xfffc) == 0x0) {
1616
			emulate_gp(ctxt, 0);
1617
			return X86EMUL_PROPAGATE_FAULT;
1618 1619 1620 1621
		}
		break;
	case X86EMUL_MODE_PROT64:
		if (msr_data == 0x0) {
1622
			emulate_gp(ctxt, 0);
1623
			return X86EMUL_PROPAGATE_FAULT;
1624 1625 1626 1627 1628
		}
		break;
	}

	ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
1629 1630 1631 1632
	cs_sel = (u16)msr_data;
	cs_sel &= ~SELECTOR_RPL_MASK;
	ss_sel = cs_sel + 8;
	ss_sel &= ~SELECTOR_RPL_MASK;
1633 1634
	if (ctxt->mode == X86EMUL_MODE_PROT64
		|| is_long_mode(ctxt->vcpu)) {
1635
		cs.d = 0;
1636 1637 1638
		cs.l = 1;
	}

1639 1640 1641 1642
	ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
	ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
	ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
	ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
1643

1644
	ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
1645 1646
	c->eip = msr_data;

1647
	ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
1648 1649
	c->regs[VCPU_REGS_RSP] = msr_data;

1650
	return X86EMUL_CONTINUE;
1651 1652
}

1653
static int
1654
emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
1655 1656
{
	struct decode_cache *c = &ctxt->decode;
1657
	struct desc_struct cs, ss;
1658 1659
	u64 msr_data;
	int usermode;
1660
	u16 cs_sel, ss_sel;
1661

1662 1663 1664
	/* inject #GP if in real mode or Virtual 8086 mode */
	if (ctxt->mode == X86EMUL_MODE_REAL ||
	    ctxt->mode == X86EMUL_MODE_VM86) {
1665
		emulate_gp(ctxt, 0);
1666
		return X86EMUL_PROPAGATE_FAULT;
1667 1668
	}

1669
	setup_syscalls_segments(ctxt, ops, &cs, &ss);
1670 1671 1672 1673 1674 1675 1676 1677

	if ((c->rex_prefix & 0x8) != 0x0)
		usermode = X86EMUL_MODE_PROT64;
	else
		usermode = X86EMUL_MODE_PROT32;

	cs.dpl = 3;
	ss.dpl = 3;
1678
	ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
1679 1680
	switch (usermode) {
	case X86EMUL_MODE_PROT32:
1681
		cs_sel = (u16)(msr_data + 16);
1682
		if ((msr_data & 0xfffc) == 0x0) {
1683
			emulate_gp(ctxt, 0);
1684
			return X86EMUL_PROPAGATE_FAULT;
1685
		}
1686
		ss_sel = (u16)(msr_data + 24);
1687 1688
		break;
	case X86EMUL_MODE_PROT64:
1689
		cs_sel = (u16)(msr_data + 32);
1690
		if (msr_data == 0x0) {
1691
			emulate_gp(ctxt, 0);
1692
			return X86EMUL_PROPAGATE_FAULT;
1693
		}
1694 1695
		ss_sel = cs_sel + 8;
		cs.d = 0;
1696 1697 1698
		cs.l = 1;
		break;
	}
1699 1700
	cs_sel |= SELECTOR_RPL_MASK;
	ss_sel |= SELECTOR_RPL_MASK;
1701

1702 1703 1704 1705
	ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
	ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
	ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
	ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
1706

1707 1708
	c->eip = c->regs[VCPU_REGS_RDX];
	c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
1709

1710
	return X86EMUL_CONTINUE;
1711 1712
}

1713 1714
static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
			      struct x86_emulate_ops *ops)
1715 1716 1717 1718 1719 1720 1721
{
	int iopl;
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return false;
	if (ctxt->mode == X86EMUL_MODE_VM86)
		return true;
	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
1722
	return ops->cpl(ctxt->vcpu) > iopl;
1723 1724 1725 1726 1727 1728
}

static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
					    struct x86_emulate_ops *ops,
					    u16 port, u16 len)
{
1729
	struct desc_struct tr_seg;
1730 1731 1732 1733 1734
	int r;
	u16 io_bitmap_ptr;
	u8 perm, bit_idx = port & 0x7;
	unsigned mask = (1 << len) - 1;

1735 1736
	ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
	if (!tr_seg.p)
1737
		return false;
1738
	if (desc_limit_scaled(&tr_seg) < 103)
1739
		return false;
1740 1741
	r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
			  ctxt->vcpu, NULL);
1742 1743
	if (r != X86EMUL_CONTINUE)
		return false;
1744
	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
1745
		return false;
1746 1747
	r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
			  &perm, 1, ctxt->vcpu, NULL);
1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758
	if (r != X86EMUL_CONTINUE)
		return false;
	if ((perm >> bit_idx) & mask)
		return false;
	return true;
}

static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
				 struct x86_emulate_ops *ops,
				 u16 port, u16 len)
{
1759 1760 1761
	if (ctxt->perm_ok)
		return true;

1762
	if (emulator_bad_iopl(ctxt, ops))
1763 1764
		if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
			return false;
1765 1766 1767

	ctxt->perm_ok = true;

1768 1769 1770
	return true;
}

1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858
static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
				struct x86_emulate_ops *ops,
				struct tss_segment_16 *tss)
{
	struct decode_cache *c = &ctxt->decode;

	tss->ip = c->eip;
	tss->flag = ctxt->eflags;
	tss->ax = c->regs[VCPU_REGS_RAX];
	tss->cx = c->regs[VCPU_REGS_RCX];
	tss->dx = c->regs[VCPU_REGS_RDX];
	tss->bx = c->regs[VCPU_REGS_RBX];
	tss->sp = c->regs[VCPU_REGS_RSP];
	tss->bp = c->regs[VCPU_REGS_RBP];
	tss->si = c->regs[VCPU_REGS_RSI];
	tss->di = c->regs[VCPU_REGS_RDI];

	tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
	tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
	tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
	tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
	tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
}

static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
				 struct x86_emulate_ops *ops,
				 struct tss_segment_16 *tss)
{
	struct decode_cache *c = &ctxt->decode;
	int ret;

	c->eip = tss->ip;
	ctxt->eflags = tss->flag | 2;
	c->regs[VCPU_REGS_RAX] = tss->ax;
	c->regs[VCPU_REGS_RCX] = tss->cx;
	c->regs[VCPU_REGS_RDX] = tss->dx;
	c->regs[VCPU_REGS_RBX] = tss->bx;
	c->regs[VCPU_REGS_RSP] = tss->sp;
	c->regs[VCPU_REGS_RBP] = tss->bp;
	c->regs[VCPU_REGS_RSI] = tss->si;
	c->regs[VCPU_REGS_RDI] = tss->di;

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
	ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
	ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
	ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
	ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
	ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);

	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
	ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_16(struct x86_emulate_ctxt *ctxt,
			  struct x86_emulate_ops *ops,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
	struct tss_segment_16 tss_seg;
	int ret;
	u32 err, new_tss_base = get_desc_base(new_desc);

	ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
			    &err);
	if (ret == X86EMUL_PROPAGATE_FAULT) {
		/* FIXME: need to provide precise fault address */
1859
		emulate_pf(ctxt, old_tss_base, err);
1860 1861 1862 1863 1864 1865 1866 1867 1868
		return ret;
	}

	save_state_to_tss16(ctxt, ops, &tss_seg);

	ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
			     &err);
	if (ret == X86EMUL_PROPAGATE_FAULT) {
		/* FIXME: need to provide precise fault address */
1869
		emulate_pf(ctxt, old_tss_base, err);
1870 1871 1872 1873 1874 1875 1876
		return ret;
	}

	ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
			    &err);
	if (ret == X86EMUL_PROPAGATE_FAULT) {
		/* FIXME: need to provide precise fault address */
1877
		emulate_pf(ctxt, new_tss_base, err);
1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889
		return ret;
	}

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

		ret = ops->write_std(new_tss_base,
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
				     ctxt->vcpu, &err);
		if (ret == X86EMUL_PROPAGATE_FAULT) {
			/* FIXME: need to provide precise fault address */
1890
			emulate_pf(ctxt, new_tss_base, err);
1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931
			return ret;
		}
	}

	return load_state_from_tss16(ctxt, ops, &tss_seg);
}

static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
				struct x86_emulate_ops *ops,
				struct tss_segment_32 *tss)
{
	struct decode_cache *c = &ctxt->decode;

	tss->cr3 = ops->get_cr(3, ctxt->vcpu);
	tss->eip = c->eip;
	tss->eflags = ctxt->eflags;
	tss->eax = c->regs[VCPU_REGS_RAX];
	tss->ecx = c->regs[VCPU_REGS_RCX];
	tss->edx = c->regs[VCPU_REGS_RDX];
	tss->ebx = c->regs[VCPU_REGS_RBX];
	tss->esp = c->regs[VCPU_REGS_RSP];
	tss->ebp = c->regs[VCPU_REGS_RBP];
	tss->esi = c->regs[VCPU_REGS_RSI];
	tss->edi = c->regs[VCPU_REGS_RDI];

	tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
	tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
	tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
	tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
	tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
	tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
	tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
}

static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
				 struct x86_emulate_ops *ops,
				 struct tss_segment_32 *tss)
{
	struct decode_cache *c = &ctxt->decode;
	int ret;

1932
	if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
1933
		emulate_gp(ctxt, 0);
1934 1935
		return X86EMUL_PROPAGATE_FAULT;
	}
1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000
	c->eip = tss->eip;
	ctxt->eflags = tss->eflags | 2;
	c->regs[VCPU_REGS_RAX] = tss->eax;
	c->regs[VCPU_REGS_RCX] = tss->ecx;
	c->regs[VCPU_REGS_RDX] = tss->edx;
	c->regs[VCPU_REGS_RBX] = tss->ebx;
	c->regs[VCPU_REGS_RSP] = tss->esp;
	c->regs[VCPU_REGS_RBP] = tss->ebp;
	c->regs[VCPU_REGS_RSI] = tss->esi;
	c->regs[VCPU_REGS_RDI] = tss->edi;

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
	ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
	ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
	ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
	ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
	ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
	ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
	ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);

	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
	ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_32(struct x86_emulate_ctxt *ctxt,
			  struct x86_emulate_ops *ops,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
	struct tss_segment_32 tss_seg;
	int ret;
	u32 err, new_tss_base = get_desc_base(new_desc);

	ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
			    &err);
	if (ret == X86EMUL_PROPAGATE_FAULT) {
		/* FIXME: need to provide precise fault address */
2001
		emulate_pf(ctxt, old_tss_base, err);
2002 2003 2004 2005 2006 2007 2008 2009 2010
		return ret;
	}

	save_state_to_tss32(ctxt, ops, &tss_seg);

	ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
			     &err);
	if (ret == X86EMUL_PROPAGATE_FAULT) {
		/* FIXME: need to provide precise fault address */
2011
		emulate_pf(ctxt, old_tss_base, err);
2012 2013 2014 2015 2016 2017 2018
		return ret;
	}

	ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
			    &err);
	if (ret == X86EMUL_PROPAGATE_FAULT) {
		/* FIXME: need to provide precise fault address */
2019
		emulate_pf(ctxt, new_tss_base, err);
2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031
		return ret;
	}

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

		ret = ops->write_std(new_tss_base,
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
				     ctxt->vcpu, &err);
		if (ret == X86EMUL_PROPAGATE_FAULT) {
			/* FIXME: need to provide precise fault address */
2032
			emulate_pf(ctxt, new_tss_base, err);
2033 2034 2035 2036 2037 2038 2039 2040
			return ret;
		}
	}

	return load_state_from_tss32(ctxt, ops, &tss_seg);
}

static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
2041 2042 2043
				   struct x86_emulate_ops *ops,
				   u16 tss_selector, int reason,
				   bool has_error_code, u32 error_code)
2044 2045 2046 2047 2048
{
	struct desc_struct curr_tss_desc, next_tss_desc;
	int ret;
	u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
	ulong old_tss_base =
2049
		ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
2050
	u32 desc_limit;
2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065

	/* FIXME: old_tss_base == ~0 ? */

	ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
	if (ret != X86EMUL_CONTINUE)
		return ret;

	/* FIXME: check that next_tss_desc is tss */

	if (reason != TASK_SWITCH_IRET) {
		if ((tss_selector & 3) > next_tss_desc.dpl ||
		    ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
2066
			emulate_gp(ctxt, 0);
2067 2068 2069 2070
			return X86EMUL_PROPAGATE_FAULT;
		}
	}

2071 2072 2073 2074
	desc_limit = desc_limit_scaled(&next_tss_desc);
	if (!next_tss_desc.p ||
	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
	     desc_limit < 0x2b)) {
2075
		emulate_ts(ctxt, tss_selector & 0xfffc);
2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098
		return X86EMUL_PROPAGATE_FAULT;
	}

	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
		write_segment_descriptor(ctxt, ops, old_tss_sel,
					 &curr_tss_desc);
	}

	if (reason == TASK_SWITCH_IRET)
		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;

	/* set back link to prev task only if NT bit is set in eflags
	   note that old_tss_sel is not used afetr this point */
	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
		old_tss_sel = 0xffff;

	if (next_tss_desc.type & 8)
		ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
				     old_tss_base, &next_tss_desc);
	else
		ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
				     old_tss_base, &next_tss_desc);
2099 2100
	if (ret != X86EMUL_CONTINUE)
		return ret;
2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114

	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;

	if (reason != TASK_SWITCH_IRET) {
		next_tss_desc.type |= (1 << 1); /* set busy flag */
		write_segment_descriptor(ctxt, ops, tss_selector,
					 &next_tss_desc);
	}

	ops->set_cr(0,  ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
	ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
	ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);

2115 2116 2117 2118 2119 2120
	if (has_error_code) {
		struct decode_cache *c = &ctxt->decode;

		c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
		c->lock_prefix = 0;
		c->src.val = (unsigned long) error_code;
2121
		emulate_push(ctxt, ops);
2122 2123
	}

2124 2125 2126 2127
	return ret;
}

int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2128 2129
			 u16 tss_selector, int reason,
			 bool has_error_code, u32 error_code)
2130
{
2131
	struct x86_emulate_ops *ops = ctxt->ops;
2132 2133 2134 2135
	struct decode_cache *c = &ctxt->decode;
	int rc;

	c->eip = ctxt->eip;
2136
	c->dst.type = OP_NONE;
2137

2138 2139
	rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
				     has_error_code, error_code);
2140 2141

	if (rc == X86EMUL_CONTINUE) {
2142
		rc = writeback(ctxt, ops);
2143 2144
		if (rc == X86EMUL_CONTINUE)
			ctxt->eip = c->eip;
2145 2146
	}

2147
	return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
2148 2149
}

2150
static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
2151
			    int reg, struct operand *op)
2152 2153 2154 2155
{
	struct decode_cache *c = &ctxt->decode;
	int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;

2156
	register_address_increment(c, &c->regs[reg], df * op->bytes);
2157
	op->addr.mem = register_address(c,  base, c->regs[reg]);
2158 2159
}

2160 2161 2162 2163 2164 2165
static int em_push(struct x86_emulate_ctxt *ctxt)
{
	emulate_push(ctxt, ctxt->ops);
	return X86EMUL_CONTINUE;
}

2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182
#define D(_y) { .flags = (_y) }
#define N    D(0)
#define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
#define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }

static struct opcode group1[] = {
	X7(D(Lock)), N
};

static struct opcode group1A[] = {
	D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
};

static struct opcode group3[] = {
	D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
	D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
2183
	X4(D(SrcMem | ModRM)),
2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200
};

static struct opcode group4[] = {
	D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
	N, N, N, N, N, N,
};

static struct opcode group5[] = {
	D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
	D(SrcMem | ModRM | Stack), N,
	D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
	D(SrcMem | ModRM | Stack), N,
};

static struct group_dual group7 = { {
	N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
	D(SrcNone | ModRM | DstMem | Mov), N,
2201 2202
	D(SrcMem16 | ModRM | Mov | Priv),
	D(SrcMem | ModRM | ByteOp | Priv | NoAccess),
2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261
}, {
	D(SrcNone | ModRM | Priv), N, N, D(SrcNone | ModRM | Priv),
	D(SrcNone | ModRM | DstMem | Mov), N,
	D(SrcMem16 | ModRM | Mov | Priv), N,
} };

static struct opcode group8[] = {
	N, N, N, N,
	D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
	D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
};

static struct group_dual group9 = { {
	N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
}, {
	N, N, N, N, N, N, N, N,
} };

static struct opcode opcode_table[256] = {
	/* 0x00 - 0x07 */
	D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
	D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
	D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
	D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
	/* 0x08 - 0x0F */
	D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
	D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
	D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
	D(ImplicitOps | Stack | No64), N,
	/* 0x10 - 0x17 */
	D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
	D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
	D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
	D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
	/* 0x18 - 0x1F */
	D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
	D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
	D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
	D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
	/* 0x20 - 0x27 */
	D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
	D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
	D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
	/* 0x28 - 0x2F */
	D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
	D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
	D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
	/* 0x30 - 0x37 */
	D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
	D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
	D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
	/* 0x38 - 0x3F */
	D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
	D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
	D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
	N, N,
	/* 0x40 - 0x4F */
	X16(D(DstReg)),
	/* 0x50 - 0x57 */
2262
	X8(I(SrcReg | Stack, em_push)),
2263 2264 2265 2266 2267 2268 2269
	/* 0x58 - 0x5F */
	X8(D(DstReg | Stack)),
	/* 0x60 - 0x67 */
	D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
	N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
	N, N, N, N,
	/* 0x68 - 0x6F */
2270 2271
	I(SrcImm | Mov | Stack, em_push), N,
	I(SrcImmByte | Mov | Stack, em_push), N,
2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285
	D(DstDI | ByteOp | Mov | String), D(DstDI | Mov | String), /* insb, insw/insd */
	D(SrcSI | ByteOp | ImplicitOps | String), D(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
	/* 0x70 - 0x7F */
	X16(D(SrcImmByte)),
	/* 0x80 - 0x87 */
	G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
	G(DstMem | SrcImm | ModRM | Group, group1),
	G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
	G(DstMem | SrcImmByte | ModRM | Group, group1),
	D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
	D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
	/* 0x88 - 0x8F */
	D(ByteOp | DstMem | SrcReg | ModRM | Mov), D(DstMem | SrcReg | ModRM | Mov),
	D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem | ModRM | Mov),
2286
	D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
2287 2288
	D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
	/* 0x90 - 0x97 */
2289
	X8(D(SrcAcc | DstReg)),
2290 2291 2292 2293 2294 2295 2296 2297 2298
	/* 0x98 - 0x9F */
	N, N, D(SrcImmFAddr | No64), N,
	D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
	/* 0xA0 - 0xA7 */
	D(ByteOp | DstAcc | SrcMem | Mov | MemAbs), D(DstAcc | SrcMem | Mov | MemAbs),
	D(ByteOp | DstMem | SrcAcc | Mov | MemAbs), D(DstMem | SrcAcc | Mov | MemAbs),
	D(ByteOp | SrcSI | DstDI | Mov | String), D(SrcSI | DstDI | Mov | String),
	D(ByteOp | SrcSI | DstDI | String), D(SrcSI | DstDI | String),
	/* 0xA8 - 0xAF */
2299 2300
	D(DstAcc | SrcImmByte | ByteOp), D(DstAcc | SrcImm),
	D(ByteOp | SrcAcc | DstDI | Mov | String), D(SrcAcc | DstDI | Mov | String),
2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314
	D(ByteOp | SrcSI | DstAcc | Mov | String), D(SrcSI | DstAcc | Mov | String),
	D(ByteOp | DstDI | String), D(DstDI | String),
	/* 0xB0 - 0xB7 */
	X8(D(ByteOp | DstReg | SrcImm | Mov)),
	/* 0xB8 - 0xBF */
	X8(D(DstReg | SrcImm | Mov)),
	/* 0xC0 - 0xC7 */
	D(ByteOp | DstMem | SrcImm | ModRM), D(DstMem | SrcImmByte | ModRM),
	N, D(ImplicitOps | Stack), N, N,
	D(ByteOp | DstMem | SrcImm | ModRM | Mov), D(DstMem | SrcImm | ModRM | Mov),
	/* 0xC8 - 0xCF */
	N, N, N, D(ImplicitOps | Stack),
	D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
	/* 0xD0 - 0xD7 */
2315
	D(ByteOp | DstMem | SrcOne | ModRM), D(DstMem | SrcOne | ModRM),
2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332
	D(ByteOp | DstMem | SrcImplicit | ModRM), D(DstMem | SrcImplicit | ModRM),
	N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N,
	D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
	D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
	/* 0xE8 - 0xEF */
	D(SrcImm | Stack), D(SrcImm | ImplicitOps),
	D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
	D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
	D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
	/* 0xF0 - 0xF7 */
	N, N, N, N,
	D(ImplicitOps | Priv), D(ImplicitOps), G(ByteOp, group3), G(0, group3),
	/* 0xF8 - 0xFF */
2333
	D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345
	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
};

static struct opcode twobyte_table[256] = {
	/* 0x00 - 0x0F */
	N, GD(0, &group7), N, N,
	N, D(ImplicitOps), D(ImplicitOps | Priv), N,
	D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
	N, D(ImplicitOps | ModRM), N, N,
	/* 0x10 - 0x1F */
	N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
	/* 0x20 - 0x2F */
2346 2347
	D(ModRM | DstMem | Priv | Op3264), D(ModRM | DstMem | Priv | Op3264),
	D(ModRM | SrcMem | Priv | Op3264), D(ModRM | SrcMem | Priv | Op3264),
2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383
	N, N, N, N,
	N, N, N, N, N, N, N, N,
	/* 0x30 - 0x3F */
	D(ImplicitOps | Priv), N, D(ImplicitOps | Priv), N,
	D(ImplicitOps), D(ImplicitOps | Priv), N, N,
	N, N, N, N, N, N, N, N,
	/* 0x40 - 0x4F */
	X16(D(DstReg | SrcMem | ModRM | Mov)),
	/* 0x50 - 0x5F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x60 - 0x6F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x70 - 0x7F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x80 - 0x8F */
	X16(D(SrcImm)),
	/* 0x90 - 0x9F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xA0 - 0xA7 */
	D(ImplicitOps | Stack), D(ImplicitOps | Stack),
	N, D(DstMem | SrcReg | ModRM | BitOp),
	D(DstMem | SrcReg | Src2ImmByte | ModRM),
	D(DstMem | SrcReg | Src2CL | ModRM), N, N,
	/* 0xA8 - 0xAF */
	D(ImplicitOps | Stack), D(ImplicitOps | Stack),
	N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
	D(DstMem | SrcReg | Src2ImmByte | ModRM),
	D(DstMem | SrcReg | Src2CL | ModRM),
	D(ModRM), N,
	/* 0xB0 - 0xB7 */
	D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
	N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
	N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
	    D(DstReg | SrcMem16 | ModRM | Mov),
	/* 0xB8 - 0xBF */
	N, N,
2384
	G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
2385 2386
	D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
	D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404
	/* 0xC0 - 0xCF */
	N, N, N, D(DstMem | SrcReg | ModRM | Mov),
	N, N, N, GD(0, &group9),
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xDF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xEF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xFF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
};

#undef D
#undef N
#undef G
#undef GD
#undef I

2405 2406 2407 2408 2409 2410 2411 2412 2413
int
x86_decode_insn(struct x86_emulate_ctxt *ctxt)
{
	struct x86_emulate_ops *ops = ctxt->ops;
	struct decode_cache *c = &ctxt->decode;
	int rc = X86EMUL_CONTINUE;
	int mode = ctxt->mode;
	int def_op_bytes, def_ad_bytes, dual, goffset;
	struct opcode opcode, *g_mod012, *g_mod3;
2414
	struct operand memop = { .type = OP_NONE };
2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495

	/* we cannot decode insn before we complete previous rep insn */
	WARN_ON(ctxt->restart);

	c->eip = ctxt->eip;
	c->fetch.start = c->fetch.end = c->eip;
	ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);

	switch (mode) {
	case X86EMUL_MODE_REAL:
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
		def_op_bytes = def_ad_bytes = 2;
		break;
	case X86EMUL_MODE_PROT32:
		def_op_bytes = def_ad_bytes = 4;
		break;
#ifdef CONFIG_X86_64
	case X86EMUL_MODE_PROT64:
		def_op_bytes = 4;
		def_ad_bytes = 8;
		break;
#endif
	default:
		return -1;
	}

	c->op_bytes = def_op_bytes;
	c->ad_bytes = def_ad_bytes;

	/* Legacy prefixes. */
	for (;;) {
		switch (c->b = insn_fetch(u8, 1, c->eip)) {
		case 0x66:	/* operand-size override */
			/* switch between 2/4 bytes */
			c->op_bytes = def_op_bytes ^ 6;
			break;
		case 0x67:	/* address-size override */
			if (mode == X86EMUL_MODE_PROT64)
				/* switch between 4/8 bytes */
				c->ad_bytes = def_ad_bytes ^ 12;
			else
				/* switch between 2/4 bytes */
				c->ad_bytes = def_ad_bytes ^ 6;
			break;
		case 0x26:	/* ES override */
		case 0x2e:	/* CS override */
		case 0x36:	/* SS override */
		case 0x3e:	/* DS override */
			set_seg_override(c, (c->b >> 3) & 3);
			break;
		case 0x64:	/* FS override */
		case 0x65:	/* GS override */
			set_seg_override(c, c->b & 7);
			break;
		case 0x40 ... 0x4f: /* REX */
			if (mode != X86EMUL_MODE_PROT64)
				goto done_prefixes;
			c->rex_prefix = c->b;
			continue;
		case 0xf0:	/* LOCK */
			c->lock_prefix = 1;
			break;
		case 0xf2:	/* REPNE/REPNZ */
			c->rep_prefix = REPNE_PREFIX;
			break;
		case 0xf3:	/* REP/REPE/REPZ */
			c->rep_prefix = REPE_PREFIX;
			break;
		default:
			goto done_prefixes;
		}

		/* Any legacy prefix after a REX prefix nullifies its effect. */

		c->rex_prefix = 0;
	}

done_prefixes:

	/* REX prefix. */
2496 2497
	if (c->rex_prefix & 8)
		c->op_bytes = 8;	/* REX.W */
2498 2499 2500

	/* Opcode byte(s). */
	opcode = opcode_table[c->b];
2501 2502 2503 2504 2505
	/* Two-byte opcode? */
	if (c->b == 0x0f) {
		c->twobyte = 1;
		c->b = insn_fetch(u8, 1, c->eip);
		opcode = twobyte_table[c->b];
2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541
	}
	c->d = opcode.flags;

	if (c->d & Group) {
		dual = c->d & GroupDual;
		c->modrm = insn_fetch(u8, 1, c->eip);
		--c->eip;

		if (c->d & GroupDual) {
			g_mod012 = opcode.u.gdual->mod012;
			g_mod3 = opcode.u.gdual->mod3;
		} else
			g_mod012 = g_mod3 = opcode.u.group;

		c->d &= ~(Group | GroupDual);

		goffset = (c->modrm >> 3) & 7;

		if ((c->modrm >> 6) == 3)
			opcode = g_mod3[goffset];
		else
			opcode = g_mod012[goffset];
		c->d |= opcode.flags;
	}

	c->execute = opcode.u.execute;

	/* Unrecognised? */
	if (c->d == 0 || (c->d & Undefined)) {
		DPRINTF("Cannot emulate %02x\n", c->b);
		return -1;
	}

	if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
		c->op_bytes = 8;

2542 2543 2544 2545 2546 2547 2548
	if (c->d & Op3264) {
		if (mode == X86EMUL_MODE_PROT64)
			c->op_bytes = 8;
		else
			c->op_bytes = 4;
	}

2549
	/* ModRM and SIB bytes. */
2550
	if (c->d & ModRM) {
2551
		rc = decode_modrm(ctxt, ops, &memop);
2552 2553 2554
		if (!c->has_seg_override)
			set_seg_override(c, c->modrm_seg);
	} else if (c->d & MemAbs)
2555
		rc = decode_abs(ctxt, ops, &memop);
2556 2557 2558 2559 2560 2561
	if (rc != X86EMUL_CONTINUE)
		goto done;

	if (!c->has_seg_override)
		set_seg_override(c, VCPU_SREG_DS);

2562 2563
	if (memop.type == OP_MEM && !(!c->twobyte && c->b == 0x8d))
		memop.addr.mem += seg_override_base(ctxt, ops, c);
2564

2565 2566
	if (memop.type == OP_MEM && c->ad_bytes != 8)
		memop.addr.mem = (u32)memop.addr.mem;
2567

2568 2569
	if (memop.type == OP_MEM && c->rip_relative)
		memop.addr.mem += c->eip;
2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581

	/*
	 * Decode and fetch the source operand: register, memory
	 * or immediate.
	 */
	switch (c->d & SrcMask) {
	case SrcNone:
		break;
	case SrcReg:
		decode_register_operand(&c->src, c, 0);
		break;
	case SrcMem16:
2582
		memop.bytes = 2;
2583 2584
		goto srcmem_common;
	case SrcMem32:
2585
		memop.bytes = 4;
2586 2587
		goto srcmem_common;
	case SrcMem:
2588
		memop.bytes = (c->d & ByteOp) ? 1 :
2589 2590
							   c->op_bytes;
	srcmem_common:
2591
		c->src = memop;
2592 2593 2594 2595
		break;
	case SrcImm:
	case SrcImmU:
		c->src.type = OP_IMM;
2596
		c->src.addr.mem = c->eip;
2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628
		c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
		if (c->src.bytes == 8)
			c->src.bytes = 4;
		/* NB. Immediates are sign-extended as necessary. */
		switch (c->src.bytes) {
		case 1:
			c->src.val = insn_fetch(s8, 1, c->eip);
			break;
		case 2:
			c->src.val = insn_fetch(s16, 2, c->eip);
			break;
		case 4:
			c->src.val = insn_fetch(s32, 4, c->eip);
			break;
		}
		if ((c->d & SrcMask) == SrcImmU) {
			switch (c->src.bytes) {
			case 1:
				c->src.val &= 0xff;
				break;
			case 2:
				c->src.val &= 0xffff;
				break;
			case 4:
				c->src.val &= 0xffffffff;
				break;
			}
		}
		break;
	case SrcImmByte:
	case SrcImmUByte:
		c->src.type = OP_IMM;
2629
		c->src.addr.mem = c->eip;
2630 2631 2632 2633 2634 2635 2636 2637 2638
		c->src.bytes = 1;
		if ((c->d & SrcMask) == SrcImmByte)
			c->src.val = insn_fetch(s8, 1, c->eip);
		else
			c->src.val = insn_fetch(u8, 1, c->eip);
		break;
	case SrcAcc:
		c->src.type = OP_REG;
		c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
2639
		c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
2640
		fetch_register_operand(&c->src);
2641 2642 2643 2644 2645 2646 2647 2648
		break;
	case SrcOne:
		c->src.bytes = 1;
		c->src.val = 1;
		break;
	case SrcSI:
		c->src.type = OP_MEM;
		c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
2649
		c->src.addr.mem =
2650 2651 2652 2653 2654 2655
			register_address(c,  seg_override_base(ctxt, ops, c),
					 c->regs[VCPU_REGS_RSI]);
		c->src.val = 0;
		break;
	case SrcImmFAddr:
		c->src.type = OP_IMM;
2656
		c->src.addr.mem = c->eip;
2657 2658 2659 2660
		c->src.bytes = c->op_bytes + 2;
		insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
		break;
	case SrcMemFAddr:
2661 2662
		memop.bytes = c->op_bytes + 2;
		goto srcmem_common;
2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678
		break;
	}

	/*
	 * Decode and fetch the second source operand: register, memory
	 * or immediate.
	 */
	switch (c->d & Src2Mask) {
	case Src2None:
		break;
	case Src2CL:
		c->src2.bytes = 1;
		c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
		break;
	case Src2ImmByte:
		c->src2.type = OP_IMM;
2679
		c->src2.addr.mem = c->eip;
2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696
		c->src2.bytes = 1;
		c->src2.val = insn_fetch(u8, 1, c->eip);
		break;
	case Src2One:
		c->src2.bytes = 1;
		c->src2.val = 1;
		break;
	}

	/* Decode and fetch the destination operand: register or memory. */
	switch (c->d & DstMask) {
	case DstReg:
		decode_register_operand(&c->dst, c,
			 c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
		break;
	case DstMem:
	case DstMem64:
2697
		c->dst = memop;
2698 2699 2700 2701
		if ((c->d & DstMask) == DstMem64)
			c->dst.bytes = 8;
		else
			c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
2702 2703
		if (c->d & BitOp)
			fetch_bit_operand(c);
2704
		c->dst.orig_val = c->dst.val;
2705 2706 2707 2708
		break;
	case DstAcc:
		c->dst.type = OP_REG;
		c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
2709
		c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
2710
		fetch_register_operand(&c->dst);
2711 2712 2713 2714 2715
		c->dst.orig_val = c->dst.val;
		break;
	case DstDI:
		c->dst.type = OP_MEM;
		c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
2716
		c->dst.addr.mem =
2717 2718 2719 2720
			register_address(c, es_base(ctxt, ops),
					 c->regs[VCPU_REGS_RDI]);
		c->dst.val = 0;
		break;
2721 2722 2723 2724 2725
	case ImplicitOps:
		/* Special instructions do their own operand decoding. */
	default:
		c->dst.type = OP_NONE; /* Disable writeback. */
		return 0;
2726 2727 2728 2729 2730 2731
	}

done:
	return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
}

2732
int
2733
x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
2734
{
2735
	struct x86_emulate_ops *ops = ctxt->ops;
2736 2737
	u64 msr_data;
	struct decode_cache *c = &ctxt->decode;
2738
	int rc = X86EMUL_CONTINUE;
2739
	int saved_dst_type = c->dst.type;
2740
	int irq; /* Used for int 3, int, and into */
2741

2742
	ctxt->decode.mem_read.pos = 0;
2743

2744
	if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
2745
		emulate_ud(ctxt);
2746 2747 2748
		goto done;
	}

2749
	/* LOCK prefix is allowed only with some instructions */
2750
	if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
2751
		emulate_ud(ctxt);
2752 2753 2754
		goto done;
	}

2755
	/* Privileged instruction can be executed only in CPL=0 */
2756
	if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
2757
		emulate_gp(ctxt, 0);
2758 2759 2760
		goto done;
	}

2761
	if (c->rep_prefix && (c->d & String)) {
2762
		ctxt->restart = true;
2763
		/* All REP prefixes have the same first termination condition */
2764
		if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
2765 2766
		string_done:
			ctxt->restart = false;
2767
			ctxt->eip = c->eip;
2768 2769 2770 2771 2772 2773 2774 2775 2776 2777
			goto done;
		}
		/* The second termination condition only applies for REPE
		 * and REPNE. Test if the repeat string operation prefix is
		 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
		 * corresponding termination condition according to:
		 * 	- if REPE/REPZ and ZF = 0 then done
		 * 	- if REPNE/REPNZ and ZF = 1 then done
		 */
		if ((c->b == 0xa6) || (c->b == 0xa7) ||
2778
		    (c->b == 0xae) || (c->b == 0xaf)) {
2779
			if ((c->rep_prefix == REPE_PREFIX) &&
2780 2781
			    ((ctxt->eflags & EFLG_ZF) == 0))
				goto string_done;
2782
			if ((c->rep_prefix == REPNE_PREFIX) &&
2783 2784
			    ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))
				goto string_done;
2785
		}
2786
		c->eip = ctxt->eip;
2787 2788
	}

2789
	if (c->src.type == OP_MEM) {
2790 2791
		if (c->d & NoAccess)
			goto no_fetch;
2792
		rc = read_emulated(ctxt, ops, c->src.addr.mem,
2793
					c->src.valptr, c->src.bytes);
2794
		if (rc != X86EMUL_CONTINUE)
2795
			goto done;
2796
		c->src.orig_val64 = c->src.val64;
2797 2798
	no_fetch:
		;
2799 2800
	}

2801
	if (c->src2.type == OP_MEM) {
2802
		rc = read_emulated(ctxt, ops, c->src2.addr.mem,
2803
					&c->src2.val, c->src2.bytes);
2804 2805 2806 2807
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

2808 2809 2810 2811
	if ((c->d & DstMask) == ImplicitOps)
		goto special_insn;


2812 2813
	if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
		/* optimisation - avoid slow emulated read if Mov */
2814
		rc = read_emulated(ctxt, ops, c->dst.addr.mem,
2815
				   &c->dst.val, c->dst.bytes);
2816 2817
		if (rc != X86EMUL_CONTINUE)
			goto done;
2818
	}
2819
	c->dst.orig_val = c->dst.val;
2820

2821 2822
special_insn:

2823 2824 2825 2826 2827 2828 2829
	if (c->execute) {
		rc = c->execute(ctxt);
		if (rc != X86EMUL_CONTINUE)
			goto done;
		goto writeback;
	}

2830
	if (c->twobyte)
A
Avi Kivity 已提交
2831 2832
		goto twobyte_insn;

2833
	switch (c->b) {
A
Avi Kivity 已提交
2834 2835
	case 0x00 ... 0x05:
	      add:		/* add */
2836
		emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
2837
		break;
2838
	case 0x06:		/* push es */
2839
		emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
2840 2841 2842
		break;
	case 0x07:		/* pop es */
		rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
2843
		if (rc != X86EMUL_CONTINUE)
2844 2845
			goto done;
		break;
A
Avi Kivity 已提交
2846 2847
	case 0x08 ... 0x0d:
	      or:		/* or */
2848
		emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
2849
		break;
2850
	case 0x0e:		/* push cs */
2851
		emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
2852
		break;
A
Avi Kivity 已提交
2853 2854
	case 0x10 ... 0x15:
	      adc:		/* adc */
2855
		emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
2856
		break;
2857
	case 0x16:		/* push ss */
2858
		emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
2859 2860 2861
		break;
	case 0x17:		/* pop ss */
		rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
2862
		if (rc != X86EMUL_CONTINUE)
2863 2864
			goto done;
		break;
A
Avi Kivity 已提交
2865 2866
	case 0x18 ... 0x1d:
	      sbb:		/* sbb */
2867
		emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
2868
		break;
2869
	case 0x1e:		/* push ds */
2870
		emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
2871 2872 2873
		break;
	case 0x1f:		/* pop ds */
		rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
2874
		if (rc != X86EMUL_CONTINUE)
2875 2876
			goto done;
		break;
2877
	case 0x20 ... 0x25:
A
Avi Kivity 已提交
2878
	      and:		/* and */
2879
		emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
2880 2881 2882
		break;
	case 0x28 ... 0x2d:
	      sub:		/* sub */
2883
		emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
2884 2885 2886
		break;
	case 0x30 ... 0x35:
	      xor:		/* xor */
2887
		emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
2888 2889 2890
		break;
	case 0x38 ... 0x3d:
	      cmp:		/* cmp */
2891
		emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
2892
		break;
2893 2894 2895 2896 2897 2898 2899 2900
	case 0x40 ... 0x47: /* inc r16/r32 */
		emulate_1op("inc", c->dst, ctxt->eflags);
		break;
	case 0x48 ... 0x4f: /* dec r16/r32 */
		emulate_1op("dec", c->dst, ctxt->eflags);
		break;
	case 0x58 ... 0x5f: /* pop reg */
	pop_instruction:
2901
		rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
2902
		if (rc != X86EMUL_CONTINUE)
2903 2904
			goto done;
		break;
2905
	case 0x60:	/* pusha */
2906 2907 2908
		rc = emulate_pusha(ctxt, ops);
		if (rc != X86EMUL_CONTINUE)
			goto done;
2909 2910 2911
		break;
	case 0x61:	/* popa */
		rc = emulate_popa(ctxt, ops);
2912
		if (rc != X86EMUL_CONTINUE)
2913 2914
			goto done;
		break;
A
Avi Kivity 已提交
2915
	case 0x63:		/* movsxd */
2916
		if (ctxt->mode != X86EMUL_MODE_PROT64)
A
Avi Kivity 已提交
2917
			goto cannot_emulate;
2918
		c->dst.val = (s32) c->src.val;
A
Avi Kivity 已提交
2919
		break;
2920 2921
	case 0x6c:		/* insb */
	case 0x6d:		/* insw/insd */
2922
		c->dst.bytes = min(c->dst.bytes, 4u);
2923
		if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
2924
					  c->dst.bytes)) {
2925
			emulate_gp(ctxt, 0);
2926 2927
			goto done;
		}
2928 2929
		if (!pio_in_emulated(ctxt, ops, c->dst.bytes,
				     c->regs[VCPU_REGS_RDX], &c->dst.val))
2930 2931
			goto done; /* IO is needed, skip writeback */
		break;
2932 2933
	case 0x6e:		/* outsb */
	case 0x6f:		/* outsw/outsd */
2934
		c->src.bytes = min(c->src.bytes, 4u);
2935
		if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
2936
					  c->src.bytes)) {
2937
			emulate_gp(ctxt, 0);
2938 2939
			goto done;
		}
2940 2941 2942 2943 2944
		ops->pio_out_emulated(c->src.bytes, c->regs[VCPU_REGS_RDX],
				      &c->src.val, 1, ctxt->vcpu);

		c->dst.type = OP_NONE; /* nothing to writeback */
		break;
2945
	case 0x70 ... 0x7f: /* jcc (short) */
2946
		if (test_cc(c->b, ctxt->eflags))
2947
			jmp_rel(c, c->src.val);
2948
		break;
A
Avi Kivity 已提交
2949
	case 0x80 ... 0x83:	/* Grp1 */
2950
		switch (c->modrm_reg) {
A
Avi Kivity 已提交
2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969
		case 0:
			goto add;
		case 1:
			goto or;
		case 2:
			goto adc;
		case 3:
			goto sbb;
		case 4:
			goto and;
		case 5:
			goto sub;
		case 6:
			goto xor;
		case 7:
			goto cmp;
		}
		break;
	case 0x84 ... 0x85:
2970
	test:
2971
		emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
2972 2973
		break;
	case 0x86 ... 0x87:	/* xchg */
2974
	xchg:
A
Avi Kivity 已提交
2975
		/* Write back the register source. */
2976 2977
		c->src.val = c->dst.val;
		write_register_operand(&c->src);
A
Avi Kivity 已提交
2978 2979 2980 2981
		/*
		 * Write back the memory destination with implicit LOCK
		 * prefix.
		 */
2982
		c->dst.val = c->src.orig_val;
2983
		c->lock_prefix = 1;
A
Avi Kivity 已提交
2984 2985
		break;
	case 0x88 ... 0x8b:	/* mov */
2986
		goto mov;
2987 2988
	case 0x8c:  /* mov r/m, sreg */
		if (c->modrm_reg > VCPU_SREG_GS) {
2989
			emulate_ud(ctxt);
2990
			goto done;
2991
		}
2992
		c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
2993
		break;
N
Nitin A Kamble 已提交
2994
	case 0x8d: /* lea r16/r32, m */
2995
		c->dst.val = c->src.addr.mem;
N
Nitin A Kamble 已提交
2996
		break;
2997 2998 2999 3000
	case 0x8e: { /* mov seg, r/m16 */
		uint16_t sel;

		sel = c->src.val;
3001

3002 3003
		if (c->modrm_reg == VCPU_SREG_CS ||
		    c->modrm_reg > VCPU_SREG_GS) {
3004
			emulate_ud(ctxt);
3005 3006 3007
			goto done;
		}

3008
		if (c->modrm_reg == VCPU_SREG_SS)
3009
			ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
3010

3011
		rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
3012 3013 3014 3015

		c->dst.type = OP_NONE;  /* Disable writeback. */
		break;
	}
A
Avi Kivity 已提交
3016
	case 0x8f:		/* pop (sole member of Grp1a) */
3017
		rc = emulate_grp1a(ctxt, ops);
3018
		if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
3019 3020
			goto done;
		break;
3021 3022
	case 0x90 ... 0x97: /* nop / xchg reg, rax */
		if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
3023
			break;
3024
		goto xchg;
N
Nitin A Kamble 已提交
3025
	case 0x9c: /* pushf */
3026
		c->src.val =  (unsigned long) ctxt->eflags;
3027
		emulate_push(ctxt, ops);
3028
		break;
N
Nitin A Kamble 已提交
3029
	case 0x9d: /* popf */
A
Avi Kivity 已提交
3030
		c->dst.type = OP_REG;
3031
		c->dst.addr.reg = &ctxt->eflags;
A
Avi Kivity 已提交
3032
		c->dst.bytes = c->op_bytes;
3033 3034 3035 3036
		rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
		if (rc != X86EMUL_CONTINUE)
			goto done;
		break;
3037
	case 0xa0 ... 0xa3:	/* mov */
A
Avi Kivity 已提交
3038
	case 0xa4 ... 0xa5:	/* movs */
3039
		goto mov;
A
Avi Kivity 已提交
3040
	case 0xa6 ... 0xa7:	/* cmps */
3041
		c->dst.type = OP_NONE; /* Disable writeback. */
3042
		DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.addr.mem, c->dst.addr.mem);
3043
		goto cmp;
3044 3045
	case 0xa8 ... 0xa9:	/* test ax, imm */
		goto test;
A
Avi Kivity 已提交
3046 3047
	case 0xaa ... 0xab:	/* stos */
	case 0xac ... 0xad:	/* lods */
3048
		goto mov;
A
Avi Kivity 已提交
3049 3050 3051
	case 0xae ... 0xaf:	/* scas */
		DPRINTF("Urk! I don't handle SCAS.\n");
		goto cannot_emulate;
3052
	case 0xb0 ... 0xbf: /* mov r, imm */
3053
		goto mov;
3054 3055 3056
	case 0xc0 ... 0xc1:
		emulate_grp2(ctxt);
		break;
3057
	case 0xc3: /* ret */
A
Avi Kivity 已提交
3058
		c->dst.type = OP_REG;
3059
		c->dst.addr.reg = &c->eip;
A
Avi Kivity 已提交
3060
		c->dst.bytes = c->op_bytes;
3061
		goto pop_instruction;
3062 3063 3064 3065
	case 0xc6 ... 0xc7:	/* mov (sole member of Grp11) */
	mov:
		c->dst.val = c->src.val;
		break;
3066 3067
	case 0xcb:		/* ret far */
		rc = emulate_ret_far(ctxt, ops);
3068 3069 3070
		if (rc != X86EMUL_CONTINUE)
			goto done;
		break;
3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086
	case 0xcc:		/* int3 */
		irq = 3;
		goto do_interrupt;
	case 0xcd:		/* int n */
		irq = c->src.val;
	do_interrupt:
		rc = emulate_int(ctxt, ops, irq);
		if (rc != X86EMUL_CONTINUE)
			goto done;
		break;
	case 0xce:		/* into */
		if (ctxt->eflags & EFLG_OF) {
			irq = 4;
			goto do_interrupt;
		}
		break;
3087 3088 3089
	case 0xcf:		/* iret */
		rc = emulate_iret(ctxt, ops);

3090
		if (rc != X86EMUL_CONTINUE)
3091 3092
			goto done;
		break;
3093 3094 3095 3096 3097 3098 3099
	case 0xd0 ... 0xd1:	/* Grp2 */
		emulate_grp2(ctxt);
		break;
	case 0xd2 ... 0xd3:	/* Grp2 */
		c->src.val = c->regs[VCPU_REGS_RCX];
		emulate_grp2(ctxt);
		break;
3100 3101
	case 0xe4: 	/* inb */
	case 0xe5: 	/* in */
3102
		goto do_io_in;
3103 3104
	case 0xe6: /* outb */
	case 0xe7: /* out */
3105
		goto do_io_out;
3106
	case 0xe8: /* call (near) */ {
3107
		long int rel = c->src.val;
3108
		c->src.val = (unsigned long) c->eip;
3109
		jmp_rel(c, rel);
3110
		emulate_push(ctxt, ops);
3111
		break;
3112 3113
	}
	case 0xe9: /* jmp rel */
3114
		goto jmp;
3115 3116
	case 0xea: { /* jmp far */
		unsigned short sel;
3117
	jump_far:
3118 3119 3120
		memcpy(&sel, c->src.valptr + c->op_bytes, 2);

		if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
3121
			goto done;
3122

3123 3124
		c->eip = 0;
		memcpy(&c->eip, c->src.valptr, c->op_bytes);
3125
		break;
3126
	}
3127 3128
	case 0xeb:
	      jmp:		/* jmp rel short */
3129
		jmp_rel(c, c->src.val);
3130
		c->dst.type = OP_NONE; /* Disable writeback. */
3131
		break;
3132 3133
	case 0xec: /* in al,dx */
	case 0xed: /* in (e/r)ax,dx */
3134 3135 3136 3137
		c->src.val = c->regs[VCPU_REGS_RDX];
	do_io_in:
		c->dst.bytes = min(c->dst.bytes, 4u);
		if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
3138
			emulate_gp(ctxt, 0);
3139 3140
			goto done;
		}
3141 3142
		if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
				     &c->dst.val))
3143 3144
			goto done; /* IO is needed */
		break;
3145 3146
	case 0xee: /* out dx,al */
	case 0xef: /* out dx,(e/r)ax */
3147 3148 3149 3150
		c->src.val = c->regs[VCPU_REGS_RDX];
	do_io_out:
		c->dst.bytes = min(c->dst.bytes, 4u);
		if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
3151
			emulate_gp(ctxt, 0);
3152 3153
			goto done;
		}
3154 3155 3156
		ops->pio_out_emulated(c->dst.bytes, c->src.val, &c->dst.val, 1,
				      ctxt->vcpu);
		c->dst.type = OP_NONE;	/* Disable writeback. */
3157
		break;
3158
	case 0xf4:              /* hlt */
3159
		ctxt->vcpu->arch.halt_request = 1;
3160
		break;
3161 3162 3163 3164
	case 0xf5:	/* cmc */
		/* complement carry flag from eflags reg */
		ctxt->eflags ^= EFLG_CF;
		break;
3165
	case 0xf6 ... 0xf7:	/* Grp3 */
3166
		if (emulate_grp3(ctxt, ops) != X86EMUL_CONTINUE)
3167
			goto cannot_emulate;
3168
		break;
3169 3170 3171
	case 0xf8: /* clc */
		ctxt->eflags &= ~EFLG_CF;
		break;
3172 3173 3174
	case 0xf9: /* stc */
		ctxt->eflags |= EFLG_CF;
		break;
3175
	case 0xfa: /* cli */
3176
		if (emulator_bad_iopl(ctxt, ops)) {
3177
			emulate_gp(ctxt, 0);
3178
			goto done;
3179
		} else
3180
			ctxt->eflags &= ~X86_EFLAGS_IF;
3181 3182
		break;
	case 0xfb: /* sti */
3183
		if (emulator_bad_iopl(ctxt, ops)) {
3184
			emulate_gp(ctxt, 0);
3185 3186
			goto done;
		} else {
3187
			ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
3188 3189
			ctxt->eflags |= X86_EFLAGS_IF;
		}
3190
		break;
3191 3192 3193 3194 3195 3196
	case 0xfc: /* cld */
		ctxt->eflags &= ~EFLG_DF;
		break;
	case 0xfd: /* std */
		ctxt->eflags |= EFLG_DF;
		break;
3197 3198
	case 0xfe: /* Grp4 */
	grp45:
3199
		rc = emulate_grp45(ctxt, ops);
3200
		if (rc != X86EMUL_CONTINUE)
3201 3202
			goto done;
		break;
3203 3204 3205 3206
	case 0xff: /* Grp5 */
		if (c->modrm_reg == 5)
			goto jump_far;
		goto grp45;
3207 3208
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
3209
	}
3210 3211 3212

writeback:
	rc = writeback(ctxt, ops);
3213
	if (rc != X86EMUL_CONTINUE)
3214 3215
		goto done;

3216 3217 3218 3219 3220 3221
	/*
	 * restore dst type in case the decoding will be reused
	 * (happens for string instruction )
	 */
	c->dst.type = saved_dst_type;

3222
	if ((c->d & SrcMask) == SrcSI)
3223 3224
		string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
				VCPU_REGS_RSI, &c->src);
3225 3226

	if ((c->d & DstMask) == DstDI)
3227 3228
		string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
				&c->dst);
3229

3230
	if (c->rep_prefix && (c->d & String)) {
3231
		struct read_cache *rc = &ctxt->decode.io_read;
3232
		register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
3233 3234 3235 3236 3237 3238
		/*
		 * Re-enter guest when pio read ahead buffer is empty or,
		 * if it is not used, after each 1024 iteration.
		 */
		if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
		    (rc->end != 0 && rc->end == rc->pos))
3239 3240
			ctxt->restart = false;
	}
3241 3242 3243 3244 3245
	/*
	 * reset read cache here in case string instruction is restared
	 * without decoding
	 */
	ctxt->decode.mem_read.end = 0;
3246
	ctxt->eip = c->eip;
3247 3248

done:
3249
	return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
A
Avi Kivity 已提交
3250 3251

twobyte_insn:
3252
	switch (c->b) {
A
Avi Kivity 已提交
3253
	case 0x01: /* lgdt, lidt, lmsw */
3254
		switch (c->modrm_reg) {
A
Avi Kivity 已提交
3255 3256 3257
			u16 size;
			unsigned long address;

3258
		case 0: /* vmcall */
3259
			if (c->modrm_mod != 3 || c->modrm_rm != 1)
3260 3261
				goto cannot_emulate;

3262
			rc = kvm_fix_hypercall(ctxt->vcpu);
3263
			if (rc != X86EMUL_CONTINUE)
3264 3265
				goto done;

3266
			/* Let the processor re-execute the fixed hypercall */
3267
			c->eip = ctxt->eip;
3268 3269
			/* Disable writeback. */
			c->dst.type = OP_NONE;
3270
			break;
A
Avi Kivity 已提交
3271
		case 2: /* lgdt */
3272
			rc = read_descriptor(ctxt, ops, c->src.addr.mem,
3273
					     &size, &address, c->op_bytes);
3274
			if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
3275 3276
				goto done;
			realmode_lgdt(ctxt->vcpu, size, address);
3277 3278
			/* Disable writeback. */
			c->dst.type = OP_NONE;
A
Avi Kivity 已提交
3279
			break;
3280
		case 3: /* lidt/vmmcall */
3281 3282 3283 3284
			if (c->modrm_mod == 3) {
				switch (c->modrm_rm) {
				case 1:
					rc = kvm_fix_hypercall(ctxt->vcpu);
3285
					if (rc != X86EMUL_CONTINUE)
3286 3287 3288 3289 3290
						goto done;
					break;
				default:
					goto cannot_emulate;
				}
3291
			} else {
3292
				rc = read_descriptor(ctxt, ops, c->src.addr.mem,
3293
						     &size, &address,
3294
						     c->op_bytes);
3295
				if (rc != X86EMUL_CONTINUE)
3296 3297 3298
					goto done;
				realmode_lidt(ctxt->vcpu, size, address);
			}
3299 3300
			/* Disable writeback. */
			c->dst.type = OP_NONE;
A
Avi Kivity 已提交
3301 3302
			break;
		case 4: /* smsw */
3303
			c->dst.bytes = 2;
3304
			c->dst.val = ops->get_cr(0, ctxt->vcpu);
A
Avi Kivity 已提交
3305 3306
			break;
		case 6: /* lmsw */
3307
			ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
3308
				    (c->src.val & 0x0f), ctxt->vcpu);
3309
			c->dst.type = OP_NONE;
A
Avi Kivity 已提交
3310
			break;
3311
		case 5: /* not defined */
3312
			emulate_ud(ctxt);
3313
			goto done;
A
Avi Kivity 已提交
3314
		case 7: /* invlpg*/
3315
			emulate_invlpg(ctxt->vcpu, c->src.addr.mem);
3316 3317
			/* Disable writeback. */
			c->dst.type = OP_NONE;
A
Avi Kivity 已提交
3318 3319 3320 3321 3322
			break;
		default:
			goto cannot_emulate;
		}
		break;
3323
	case 0x05: 		/* syscall */
3324
		rc = emulate_syscall(ctxt, ops);
3325 3326
		if (rc != X86EMUL_CONTINUE)
			goto done;
3327 3328
		else
			goto writeback;
3329
		break;
3330 3331 3332 3333
	case 0x06:
		emulate_clts(ctxt->vcpu);
		break;
	case 0x09:		/* wbinvd */
3334 3335 3336
		kvm_emulate_wbinvd(ctxt->vcpu);
		break;
	case 0x08:		/* invd */
3337 3338 3339 3340
	case 0x0d:		/* GrpP (prefetch) */
	case 0x18:		/* Grp16 (prefetch/nop) */
		break;
	case 0x20: /* mov cr, reg */
3341 3342 3343 3344
		switch (c->modrm_reg) {
		case 1:
		case 5 ... 7:
		case 9 ... 15:
3345
			emulate_ud(ctxt);
3346 3347
			goto done;
		}
3348
		c->dst.val = ops->get_cr(c->modrm_reg, ctxt->vcpu);
3349
		break;
A
Avi Kivity 已提交
3350
	case 0x21: /* mov from dr to reg */
3351 3352
		if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
		    (c->modrm_reg == 4 || c->modrm_reg == 5)) {
3353
			emulate_ud(ctxt);
3354 3355
			goto done;
		}
3356
		ops->get_dr(c->modrm_reg, &c->dst.val, ctxt->vcpu);
A
Avi Kivity 已提交
3357
		break;
3358
	case 0x22: /* mov reg, cr */
3359
		if (ops->set_cr(c->modrm_reg, c->src.val, ctxt->vcpu)) {
3360
			emulate_gp(ctxt, 0);
3361 3362
			goto done;
		}
3363 3364
		c->dst.type = OP_NONE;
		break;
A
Avi Kivity 已提交
3365
	case 0x23: /* mov from reg to dr */
3366 3367
		if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
		    (c->modrm_reg == 4 || c->modrm_reg == 5)) {
3368
			emulate_ud(ctxt);
3369 3370
			goto done;
		}
3371

3372
		if (ops->set_dr(c->modrm_reg, c->src.val &
3373 3374 3375
				((ctxt->mode == X86EMUL_MODE_PROT64) ?
				 ~0ULL : ~0U), ctxt->vcpu) < 0) {
			/* #UD condition is already handled by the code above */
3376
			emulate_gp(ctxt, 0);
3377 3378 3379
			goto done;
		}

3380
		c->dst.type = OP_NONE;	/* no writeback */
A
Avi Kivity 已提交
3381
		break;
3382 3383 3384 3385
	case 0x30:
		/* wrmsr */
		msr_data = (u32)c->regs[VCPU_REGS_RAX]
			| ((u64)c->regs[VCPU_REGS_RDX] << 32);
3386
		if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
3387
			emulate_gp(ctxt, 0);
3388
			goto done;
3389 3390 3391 3392 3393
		}
		rc = X86EMUL_CONTINUE;
		break;
	case 0x32:
		/* rdmsr */
3394
		if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
3395
			emulate_gp(ctxt, 0);
3396
			goto done;
3397 3398 3399 3400 3401 3402
		} else {
			c->regs[VCPU_REGS_RAX] = (u32)msr_data;
			c->regs[VCPU_REGS_RDX] = msr_data >> 32;
		}
		rc = X86EMUL_CONTINUE;
		break;
3403
	case 0x34:		/* sysenter */
3404
		rc = emulate_sysenter(ctxt, ops);
3405 3406
		if (rc != X86EMUL_CONTINUE)
			goto done;
3407 3408
		else
			goto writeback;
3409 3410
		break;
	case 0x35:		/* sysexit */
3411
		rc = emulate_sysexit(ctxt, ops);
3412 3413
		if (rc != X86EMUL_CONTINUE)
			goto done;
3414 3415
		else
			goto writeback;
3416
		break;
A
Avi Kivity 已提交
3417
	case 0x40 ... 0x4f:	/* cmov */
3418
		c->dst.val = c->dst.orig_val = c->src.val;
3419 3420
		if (!test_cc(c->b, ctxt->eflags))
			c->dst.type = OP_NONE; /* no writeback */
A
Avi Kivity 已提交
3421
		break;
3422
	case 0x80 ... 0x8f: /* jnz rel, etc*/
3423
		if (test_cc(c->b, ctxt->eflags))
3424
			jmp_rel(c, c->src.val);
3425
		break;
3426
	case 0xa0:	  /* push fs */
3427
		emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
3428 3429 3430
		break;
	case 0xa1:	 /* pop fs */
		rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
3431
		if (rc != X86EMUL_CONTINUE)
3432 3433
			goto done;
		break;
3434 3435
	case 0xa3:
	      bt:		/* bt */
Q
Qing He 已提交
3436
		c->dst.type = OP_NONE;
3437 3438
		/* only subword offset */
		c->src.val &= (c->dst.bytes << 3) - 1;
3439
		emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
3440
		break;
3441 3442 3443 3444
	case 0xa4: /* shld imm8, r, r/m */
	case 0xa5: /* shld cl, r, r/m */
		emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
		break;
3445
	case 0xa8:	/* push gs */
3446
		emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
3447 3448 3449
		break;
	case 0xa9:	/* pop gs */
		rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
3450
		if (rc != X86EMUL_CONTINUE)
3451 3452
			goto done;
		break;
3453 3454
	case 0xab:
	      bts:		/* bts */
3455
		emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
3456
		break;
3457 3458 3459 3460
	case 0xac: /* shrd imm8, r, r/m */
	case 0xad: /* shrd cl, r, r/m */
		emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
		break;
3461 3462
	case 0xae:              /* clflush */
		break;
A
Avi Kivity 已提交
3463 3464 3465 3466 3467
	case 0xb0 ... 0xb1:	/* cmpxchg */
		/*
		 * Save real source value, then compare EAX against
		 * destination.
		 */
3468 3469
		c->src.orig_val = c->src.val;
		c->src.val = c->regs[VCPU_REGS_RAX];
3470 3471
		emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
		if (ctxt->eflags & EFLG_ZF) {
A
Avi Kivity 已提交
3472
			/* Success: write back to memory. */
3473
			c->dst.val = c->src.orig_val;
A
Avi Kivity 已提交
3474 3475
		} else {
			/* Failure: write the value we saw to EAX. */
3476
			c->dst.type = OP_REG;
3477
			c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
A
Avi Kivity 已提交
3478 3479 3480 3481
		}
		break;
	case 0xb3:
	      btr:		/* btr */
3482
		emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3483 3484
		break;
	case 0xb6 ... 0xb7:	/* movzx */
3485 3486 3487
		c->dst.bytes = c->op_bytes;
		c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
						       : (u16) c->src.val;
A
Avi Kivity 已提交
3488 3489
		break;
	case 0xba:		/* Grp8 */
3490
		switch (c->modrm_reg & 3) {
A
Avi Kivity 已提交
3491 3492 3493 3494 3495 3496 3497 3498 3499 3500
		case 0:
			goto bt;
		case 1:
			goto bts;
		case 2:
			goto btr;
		case 3:
			goto btc;
		}
		break;
3501 3502
	case 0xbb:
	      btc:		/* btc */
3503
		emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
3504
		break;
3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528
	case 0xbc: {		/* bsf */
		u8 zf;
		__asm__ ("bsf %2, %0; setz %1"
			 : "=r"(c->dst.val), "=q"(zf)
			 : "r"(c->src.val));
		ctxt->eflags &= ~X86_EFLAGS_ZF;
		if (zf) {
			ctxt->eflags |= X86_EFLAGS_ZF;
			c->dst.type = OP_NONE;	/* Disable writeback. */
		}
		break;
	}
	case 0xbd: {		/* bsr */
		u8 zf;
		__asm__ ("bsr %2, %0; setz %1"
			 : "=r"(c->dst.val), "=q"(zf)
			 : "r"(c->src.val));
		ctxt->eflags &= ~X86_EFLAGS_ZF;
		if (zf) {
			ctxt->eflags |= X86_EFLAGS_ZF;
			c->dst.type = OP_NONE;	/* Disable writeback. */
		}
		break;
	}
A
Avi Kivity 已提交
3529
	case 0xbe ... 0xbf:	/* movsx */
3530 3531 3532
		c->dst.bytes = c->op_bytes;
		c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
							(s16) c->src.val;
A
Avi Kivity 已提交
3533
		break;
3534
	case 0xc3:		/* movnti */
3535 3536 3537
		c->dst.bytes = c->op_bytes;
		c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
							(u64) c->src.val;
3538
		break;
A
Avi Kivity 已提交
3539
	case 0xc7:		/* Grp9 (cmpxchg8b) */
3540
		rc = emulate_grp9(ctxt, ops);
3541
		if (rc != X86EMUL_CONTINUE)
3542 3543
			goto done;
		break;
3544 3545
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
3546 3547 3548 3549
	}
	goto writeback;

cannot_emulate:
3550
	DPRINTF("Cannot emulate %02x\n", c->b);
A
Avi Kivity 已提交
3551 3552
	return -1;
}