emulate.c 125.4 KB
Newer Older
A
Avi Kivity 已提交
1
/******************************************************************************
2
 * emulate.c
A
Avi Kivity 已提交
3 4 5 6 7 8
 *
 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
 *
 * Copyright (c) 2005 Keir Fraser
 *
 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
9
 * privileged instructions:
A
Avi Kivity 已提交
10 11
 *
 * Copyright (C) 2006 Qumranet
N
Nicolas Kaiser 已提交
12
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
13 14 15 16 17 18 19 20 21 22
 *
 *   Avi Kivity <avi@qumranet.com>
 *   Yaniv Kamay <yaniv@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
 */

23
#include <linux/kvm_host.h>
24
#include "kvm_cache_regs.h"
A
Avi Kivity 已提交
25
#include <linux/module.h>
26
#include <asm/kvm_emulate.h>
A
Avi Kivity 已提交
27

28
#include "x86.h"
29
#include "tss.h"
30

31 32 33
/*
 * Operand types
 */
34 35 36 37 38 39 40 41 42
#define OpNone             0ull
#define OpImplicit         1ull  /* No generic decode */
#define OpReg              2ull  /* Register */
#define OpMem              3ull  /* Memory */
#define OpAcc              4ull  /* Accumulator: AL/AX/EAX/RAX */
#define OpDI               5ull  /* ES:DI/EDI/RDI */
#define OpMem64            6ull  /* Memory, 64-bit */
#define OpImmUByte         7ull  /* Zero-extended 8-bit immediate */
#define OpDX               8ull  /* DX register */
43 44 45
#define OpCL               9ull  /* CL register (for shifts) */
#define OpImmByte         10ull  /* 8-bit sign extended immediate */
#define OpOne             11ull  /* Implied 1 */
46
#define OpImm             12ull  /* Sign extended up to 32-bit immediate */
47 48 49 50 51 52 53
#define OpMem16           13ull  /* Memory operand (16-bit). */
#define OpMem32           14ull  /* Memory operand (32-bit). */
#define OpImmU            15ull  /* Immediate operand, zero extended */
#define OpSI              16ull  /* SI/ESI/RSI */
#define OpImmFAddr        17ull  /* Immediate far address */
#define OpMemFAddr        18ull  /* Far address in memory */
#define OpImmU16          19ull  /* Immediate operand, 16 bits, zero extended */
54 55 56 57 58 59
#define OpES              20ull  /* ES */
#define OpCS              21ull  /* CS */
#define OpSS              22ull  /* SS */
#define OpDS              23ull  /* DS */
#define OpFS              24ull  /* FS */
#define OpGS              25ull  /* GS */
60
#define OpMem8            26ull  /* 8-bit zero extended memory operand */
61
#define OpImm64           27ull  /* Sign extended 16/32/64-bit immediate */
62 63

#define OpBits             5  /* Width of operand field */
64
#define OpMask             ((1ull << OpBits) - 1)
65

A
Avi Kivity 已提交
66 67 68 69 70 71 72 73 74 75
/*
 * Opcode effective-address decode tables.
 * Note that we only emulate instructions that have at least one memory
 * operand (excluding implicit stack references). We assume that stack
 * references and instruction fetches will never occur in special memory
 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
 * not be handled.
 */

/* Operand sizes: 8-bit operands or specified/overridden size. */
76
#define ByteOp      (1<<0)	/* 8-bit operands. */
A
Avi Kivity 已提交
77
/* Destination operand type. */
78 79 80 81 82 83 84 85 86 87
#define DstShift    1
#define ImplicitOps (OpImplicit << DstShift)
#define DstReg      (OpReg << DstShift)
#define DstMem      (OpMem << DstShift)
#define DstAcc      (OpAcc << DstShift)
#define DstDI       (OpDI << DstShift)
#define DstMem64    (OpMem64 << DstShift)
#define DstImmUByte (OpImmUByte << DstShift)
#define DstDX       (OpDX << DstShift)
#define DstMask     (OpMask << DstShift)
A
Avi Kivity 已提交
88
/* Source operand type. */
89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104
#define SrcShift    6
#define SrcNone     (OpNone << SrcShift)
#define SrcReg      (OpReg << SrcShift)
#define SrcMem      (OpMem << SrcShift)
#define SrcMem16    (OpMem16 << SrcShift)
#define SrcMem32    (OpMem32 << SrcShift)
#define SrcImm      (OpImm << SrcShift)
#define SrcImmByte  (OpImmByte << SrcShift)
#define SrcOne      (OpOne << SrcShift)
#define SrcImmUByte (OpImmUByte << SrcShift)
#define SrcImmU     (OpImmU << SrcShift)
#define SrcSI       (OpSI << SrcShift)
#define SrcImmFAddr (OpImmFAddr << SrcShift)
#define SrcMemFAddr (OpMemFAddr << SrcShift)
#define SrcAcc      (OpAcc << SrcShift)
#define SrcImmU16   (OpImmU16 << SrcShift)
105
#define SrcImm64    (OpImm64 << SrcShift)
106
#define SrcDX       (OpDX << SrcShift)
107
#define SrcMem8     (OpMem8 << SrcShift)
108
#define SrcMask     (OpMask << SrcShift)
109 110 111 112 113 114 115 116 117
#define BitOp       (1<<11)
#define MemAbs      (1<<12)      /* Memory operand is absolute displacement */
#define String      (1<<13)     /* String instruction (rep capable) */
#define Stack       (1<<14)     /* Stack instruction (push/pop) */
#define GroupMask   (7<<15)     /* Opcode uses one of the group mechanisms */
#define Group       (1<<15)     /* Bits 3:5 of modrm byte extend opcode */
#define GroupDual   (2<<15)     /* Alternate decoding of mod == 3 */
#define Prefix      (3<<15)     /* Instruction varies with 66/f2/f3 prefix */
#define RMExt       (4<<15)     /* Opcode extension in ModRM r/m if mod == 3 */
118
#define Escape      (5<<15)     /* Escape to coprocessor instruction */
119
#define Sse         (1<<18)     /* SSE Vector instruction */
120 121 122 123
/* Generic ModRM decode. */
#define ModRM       (1<<19)
/* Destination is only written; never read. */
#define Mov         (1<<20)
124
/* Misc flags */
125
#define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
126
#define VendorSpecific (1<<22) /* Vendor specific instruction */
127
#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
128
#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
129
#define Undefined   (1<<25) /* No Such Instruction */
130
#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
131
#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
132
#define No64	    (1<<28)
133
#define PageTable   (1 << 29)   /* instruction used to write page table */
134
/* Source 2 operand type */
135
#define Src2Shift   (30)
136 137 138 139 140
#define Src2None    (OpNone << Src2Shift)
#define Src2CL      (OpCL << Src2Shift)
#define Src2ImmByte (OpImmByte << Src2Shift)
#define Src2One     (OpOne << Src2Shift)
#define Src2Imm     (OpImm << Src2Shift)
141 142 143 144 145 146
#define Src2ES      (OpES << Src2Shift)
#define Src2CS      (OpCS << Src2Shift)
#define Src2SS      (OpSS << Src2Shift)
#define Src2DS      (OpDS << Src2Shift)
#define Src2FS      (OpFS << Src2Shift)
#define Src2GS      (OpGS << Src2Shift)
147
#define Src2Mask    (OpMask << Src2Shift)
A
Avi Kivity 已提交
148
#define Mmx         ((u64)1 << 40)  /* MMX Vector instruction */
149 150 151
#define Aligned     ((u64)1 << 41)  /* Explicitly aligned (e.g. MOVDQA) */
#define Unaligned   ((u64)1 << 42)  /* Explicitly unaligned (e.g. MOVDQU) */
#define Avx         ((u64)1 << 43)  /* Advanced Vector Extensions */
152
#define Fastop      ((u64)1 << 44)  /* Use opcode::u.fastop */
A
Avi Kivity 已提交
153

154 155 156 157 158 159 160 161
#define X2(x...) x, x
#define X3(x...) X2(x), x
#define X4(x...) X2(x), X2(x)
#define X5(x...) X4(x), x
#define X6(x...) X4(x), X2(x)
#define X7(x...) X4(x), X3(x)
#define X8(x...) X4(x), X4(x)
#define X16(x...) X8(x), X8(x)
162

163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183
#define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
#define FASTOP_SIZE 8

/*
 * fastop functions have a special calling convention:
 *
 * dst:    [rdx]:rax  (in/out)
 * src:    rbx        (in/out)
 * src2:   rcx        (in)
 * flags:  rflags     (in/out)
 *
 * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
 * different operand sizes can be reached by calculation, rather than a jump
 * table (which would be bigger than the code).
 *
 * fastop functions are declared as taking a never-defined fastop parameter,
 * so they can't be called from C directly.
 */

struct fastop;

184
struct opcode {
185 186
	u64 flags : 56;
	u64 intercept : 8;
187
	union {
188
		int (*execute)(struct x86_emulate_ctxt *ctxt);
189 190 191
		const struct opcode *group;
		const struct group_dual *gdual;
		const struct gprefix *gprefix;
192
		const struct escape *esc;
193
		void (*fastop)(struct fastop *fake);
194
	} u;
195
	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
196 197 198 199 200
};

struct group_dual {
	struct opcode mod012[8];
	struct opcode mod3[8];
201 202
};

203 204 205 206 207 208 209
struct gprefix {
	struct opcode pfx_no;
	struct opcode pfx_66;
	struct opcode pfx_f2;
	struct opcode pfx_f3;
};

210 211 212 213 214
struct escape {
	struct opcode op[8];
	struct opcode high[64];
};

A
Avi Kivity 已提交
215
/* EFLAGS bit definitions. */
216 217 218 219
#define EFLG_ID (1<<21)
#define EFLG_VIP (1<<20)
#define EFLG_VIF (1<<19)
#define EFLG_AC (1<<18)
220 221
#define EFLG_VM (1<<17)
#define EFLG_RF (1<<16)
222 223
#define EFLG_IOPL (3<<12)
#define EFLG_NT (1<<14)
A
Avi Kivity 已提交
224 225
#define EFLG_OF (1<<11)
#define EFLG_DF (1<<10)
226
#define EFLG_IF (1<<9)
227
#define EFLG_TF (1<<8)
A
Avi Kivity 已提交
228 229 230 231 232 233
#define EFLG_SF (1<<7)
#define EFLG_ZF (1<<6)
#define EFLG_AF (1<<4)
#define EFLG_PF (1<<2)
#define EFLG_CF (1<<0)

234 235 236
#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
#define EFLG_RESERVED_ONE_MASK 2

237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272
static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	if (!(ctxt->regs_valid & (1 << nr))) {
		ctxt->regs_valid |= 1 << nr;
		ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
	}
	return ctxt->_regs[nr];
}

static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	ctxt->regs_valid |= 1 << nr;
	ctxt->regs_dirty |= 1 << nr;
	return &ctxt->_regs[nr];
}

static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	reg_read(ctxt, nr);
	return reg_write(ctxt, nr);
}

static void writeback_registers(struct x86_emulate_ctxt *ctxt)
{
	unsigned reg;

	for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
		ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
}

static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
{
	ctxt->regs_dirty = 0;
	ctxt->regs_valid = 0;
}

A
Avi Kivity 已提交
273 274 275 276 277 278 279
/*
 * Instruction emulation:
 * Most instructions are emulated directly via a fragment of inline assembly
 * code. This allows us to save/restore EFLAGS and thus very easily pick up
 * any modified flags.
 */

280
#if defined(CONFIG_X86_64)
A
Avi Kivity 已提交
281 282 283 284 285 286 287 288 289 290 291 292 293 294
#define _LO32 "k"		/* force 32-bit operand */
#define _STK  "%%rsp"		/* stack pointer */
#elif defined(__i386__)
#define _LO32 ""		/* force 32-bit operand */
#define _STK  "%%esp"		/* stack pointer */
#endif

/*
 * These EFLAGS bits are restored from saved value during emulation, and
 * any changes are written back to the saved value after emulation.
 */
#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)

/* Before executing instruction: restore necessary bits in EFLAGS. */
295 296 297 298 299 300 301 302 303 304 305 306 307 308 309
#define _PRE_EFLAGS(_sav, _msk, _tmp)					\
	/* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
	"movl %"_sav",%"_LO32 _tmp"; "                                  \
	"push %"_tmp"; "                                                \
	"push %"_tmp"; "                                                \
	"movl %"_msk",%"_LO32 _tmp"; "                                  \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"pushf; "                                                       \
	"notl %"_LO32 _tmp"; "                                          \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); "	\
	"pop  %"_tmp"; "                                                \
	"orl  %"_LO32 _tmp",("_STK"); "                                 \
	"popf; "                                                        \
	"pop  %"_sav"; "
A
Avi Kivity 已提交
310 311 312 313 314 315 316 317 318

/* After executing instruction: write-back necessary bits in EFLAGS. */
#define _POST_EFLAGS(_sav, _msk, _tmp) \
	/* _sav |= EFLAGS & _msk; */		\
	"pushf; "				\
	"pop  %"_tmp"; "			\
	"andl %"_msk",%"_LO32 _tmp"; "		\
	"orl  %"_LO32 _tmp",%"_sav"; "

319 320 321 322 323 324
#ifdef CONFIG_X86_64
#define ON64(x) x
#else
#define ON64(x)
#endif

325
#define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype)	\
326 327 328 329 330
	do {								\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "4", "2")			\
			_op _suffix " %"_x"3,%1; "			\
			_POST_EFLAGS("0", "4", "2")			\
331 332
			: "=m" ((ctxt)->eflags),			\
			  "+q" (*(_dsttype*)&(ctxt)->dst.val),		\
333
			  "=&r" (_tmp)					\
334
			: _y ((ctxt)->src.val), "i" (EFLAGS_MASK));	\
335
	} while (0)
336 337


A
Avi Kivity 已提交
338
/* Raw emulation: instruction has two explicit operands. */
339
#define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy)		\
340 341 342
	do {								\
		unsigned long _tmp;					\
									\
343
		switch ((ctxt)->dst.bytes) {				\
344
		case 2:							\
345
			____emulate_2op(ctxt,_op,_wx,_wy,"w",u16);	\
346 347
			break;						\
		case 4:							\
348
			____emulate_2op(ctxt,_op,_lx,_ly,"l",u32);	\
349 350
			break;						\
		case 8:							\
351
			ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
352 353
			break;						\
		}							\
A
Avi Kivity 已提交
354 355
	} while (0)

356
#define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy)		     \
A
Avi Kivity 已提交
357
	do {								     \
358
		unsigned long _tmp;					     \
359
		switch ((ctxt)->dst.bytes) {				     \
A
Avi Kivity 已提交
360
		case 1:							     \
361
			____emulate_2op(ctxt,_op,_bx,_by,"b",u8);	     \
A
Avi Kivity 已提交
362 363
			break;						     \
		default:						     \
364
			__emulate_2op_nobyte(ctxt, _op,			     \
A
Avi Kivity 已提交
365 366 367 368 369 370
					     _wx, _wy, _lx, _ly, _qx, _qy);  \
			break;						     \
		}							     \
	} while (0)

/* Source operand is byte-sized and may be restricted to just %cl. */
371 372
#define emulate_2op_SrcB(ctxt, _op)					\
	__emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
A
Avi Kivity 已提交
373 374

/* Source operand is byte, word, long or quad sized. */
375 376
#define emulate_2op_SrcV(ctxt, _op)					\
	__emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
A
Avi Kivity 已提交
377 378

/* Source operand is word, long or quad sized. */
379 380
#define emulate_2op_SrcV_nobyte(ctxt, _op)				\
	__emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
A
Avi Kivity 已提交
381

382
/* Instruction has three operands and one operand is stored in ECX register */
383
#define __emulate_2op_cl(ctxt, _op, _suffix, _type)		\
384 385
	do {								\
		unsigned long _tmp;					\
386 387 388
		_type _clv  = (ctxt)->src2.val;				\
		_type _srcv = (ctxt)->src.val;				\
		_type _dstv = (ctxt)->dst.val;				\
389 390 391 392 393
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "5", "2")			\
			_op _suffix " %4,%1 \n"				\
			_POST_EFLAGS("0", "5", "2")			\
394
			: "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
395 396 397
			: "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK)	\
			);						\
									\
398 399 400
		(ctxt)->src2.val  = (unsigned long) _clv;		\
		(ctxt)->src2.val = (unsigned long) _srcv;		\
		(ctxt)->dst.val = (unsigned long) _dstv;		\
401 402
	} while (0)

403
#define emulate_2op_cl(ctxt, _op)					\
404
	do {								\
405
		switch ((ctxt)->dst.bytes) {				\
406
		case 2:							\
407
			__emulate_2op_cl(ctxt, _op, "w", u16);		\
408 409
			break;						\
		case 4:							\
410
			__emulate_2op_cl(ctxt, _op, "l", u32);		\
411 412
			break;						\
		case 8:							\
413
			ON64(__emulate_2op_cl(ctxt, _op, "q", ulong));	\
414 415
			break;						\
		}							\
416 417
	} while (0)

418
#define __emulate_1op(ctxt, _op, _suffix)				\
A
Avi Kivity 已提交
419 420 421
	do {								\
		unsigned long _tmp;					\
									\
422 423 424 425
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "3", "2")			\
			_op _suffix " %1; "				\
			_POST_EFLAGS("0", "3", "2")			\
426
			: "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
427 428 429 430 431
			  "=&r" (_tmp)					\
			: "i" (EFLAGS_MASK));				\
	} while (0)

/* Instruction has only one explicit operand (no source operand). */
432
#define emulate_1op(ctxt, _op)						\
433
	do {								\
434 435 436 437 438
		switch ((ctxt)->dst.bytes) {				\
		case 1:	__emulate_1op(ctxt, _op, "b"); break;		\
		case 2:	__emulate_1op(ctxt, _op, "w"); break;		\
		case 4:	__emulate_1op(ctxt, _op, "l"); break;		\
		case 8:	ON64(__emulate_1op(ctxt, _op, "q")); break;	\
A
Avi Kivity 已提交
439 440 441
		}							\
	} while (0)

442
#define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex)			\
443 444
	do {								\
		unsigned long _tmp;					\
445 446
		ulong *rax = reg_rmw((ctxt), VCPU_REGS_RAX);		\
		ulong *rdx = reg_rmw((ctxt), VCPU_REGS_RDX);		\
447 448 449 450 451 452 453 454 455 456 457 458
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "5", "1")			\
			"1: \n\t"					\
			_op _suffix " %6; "				\
			"2: \n\t"					\
			_POST_EFLAGS("0", "5", "1")			\
			".pushsection .fixup,\"ax\" \n\t"		\
			"3: movb $1, %4 \n\t"				\
			"jmp 2b \n\t"					\
			".popsection \n\t"				\
			_ASM_EXTABLE(1b, 3b)				\
459 460
			: "=m" ((ctxt)->eflags), "=&r" (_tmp),		\
			  "+a" (*rax), "+d" (*rdx), "+qm"(_ex)		\
461
			: "i" (EFLAGS_MASK), "m" ((ctxt)->src.val));	\
462 463
	} while (0)

464
/* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
465
#define emulate_1op_rax_rdx(ctxt, _op, _ex)	\
466
	do {								\
467
		switch((ctxt)->src.bytes) {				\
468
		case 1:							\
469
			__emulate_1op_rax_rdx(ctxt, _op, "b", _ex);	\
470 471
			break;						\
		case 2:							\
472
			__emulate_1op_rax_rdx(ctxt, _op, "w", _ex);	\
473 474
			break;						\
		case 4:							\
475
			__emulate_1op_rax_rdx(ctxt, _op, "l", _ex);	\
476 477
			break;						\
		case 8: ON64(						\
478
			__emulate_1op_rax_rdx(ctxt, _op, "q", _ex));	\
479 480 481 482
			break;						\
		}							\
	} while (0)

483 484 485 486 487 488
static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
				    enum x86_intercept intercept,
				    enum x86_intercept_stage stage)
{
	struct x86_instruction_info info = {
		.intercept  = intercept,
489 490 491 492 493 494 495 496
		.rep_prefix = ctxt->rep_prefix,
		.modrm_mod  = ctxt->modrm_mod,
		.modrm_reg  = ctxt->modrm_reg,
		.modrm_rm   = ctxt->modrm_rm,
		.src_val    = ctxt->src.val64,
		.src_bytes  = ctxt->src.bytes,
		.dst_bytes  = ctxt->dst.bytes,
		.ad_bytes   = ctxt->ad_bytes,
497 498 499
		.next_rip   = ctxt->eip,
	};

500
	return ctxt->ops->intercept(ctxt, &info, stage);
501 502
}

A
Avi Kivity 已提交
503 504 505 506 507
static void assign_masked(ulong *dest, ulong src, ulong mask)
{
	*dest = (*dest & ~mask) | (src & mask);
}

508
static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
509
{
510
	return (1UL << (ctxt->ad_bytes << 3)) - 1;
511 512
}

A
Avi Kivity 已提交
513 514 515 516 517 518 519 520 521 522 523
static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
{
	u16 sel;
	struct desc_struct ss;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return ~0UL;
	ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
	return ~0U >> ((ss.d ^ 1) * 16);  /* d=0: 0xffff; d=1: 0xffffffff */
}

A
Avi Kivity 已提交
524 525 526 527 528
static int stack_size(struct x86_emulate_ctxt *ctxt)
{
	return (__fls(stack_mask(ctxt)) + 1) >> 3;
}

A
Avi Kivity 已提交
529
/* Access/update address held in a register, based on addressing mode. */
530
static inline unsigned long
531
address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
532
{
533
	if (ctxt->ad_bytes == sizeof(unsigned long))
534 535
		return reg;
	else
536
		return reg & ad_mask(ctxt);
537 538 539
}

static inline unsigned long
540
register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
541
{
542
	return address_mask(ctxt, reg);
543 544
}

545 546 547 548 549
static void masked_increment(ulong *reg, ulong mask, int inc)
{
	assign_masked(reg, *reg + inc, mask);
}

550
static inline void
551
register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
552
{
553 554
	ulong mask;

555
	if (ctxt->ad_bytes == sizeof(unsigned long))
556
		mask = ~0UL;
557
	else
558 559 560 561 562 563
		mask = ad_mask(ctxt);
	masked_increment(reg, mask, inc);
}

static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
{
564
	masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
565
}
A
Avi Kivity 已提交
566

567
static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
568
{
569
	register_address_increment(ctxt, &ctxt->_eip, rel);
570
}
571

572 573 574 575 576 577 578
static u32 desc_limit_scaled(struct desc_struct *desc)
{
	u32 limit = get_desc_limit(desc);

	return desc->g ? (limit << 12) | 0xfff : limit;
}

579
static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
580
{
581 582
	ctxt->has_seg_override = true;
	ctxt->seg_override = seg;
583 584
}

585
static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
586 587 588 589
{
	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
		return 0;

590
	return ctxt->ops->get_cached_segment_base(ctxt, seg);
591 592
}

593
static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
594
{
595
	if (!ctxt->has_seg_override)
596 597
		return 0;

598
	return ctxt->seg_override;
599 600
}

601 602
static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
			     u32 error, bool valid)
603
{
604 605 606
	ctxt->exception.vector = vec;
	ctxt->exception.error_code = error;
	ctxt->exception.error_code_valid = valid;
607
	return X86EMUL_PROPAGATE_FAULT;
608 609
}

610 611 612 613 614
static int emulate_db(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, DB_VECTOR, 0, false);
}

615
static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
616
{
617
	return emulate_exception(ctxt, GP_VECTOR, err, true);
618 619
}

620 621 622 623 624
static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
{
	return emulate_exception(ctxt, SS_VECTOR, err, true);
}

625
static int emulate_ud(struct x86_emulate_ctxt *ctxt)
626
{
627
	return emulate_exception(ctxt, UD_VECTOR, 0, false);
628 629
}

630
static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
631
{
632
	return emulate_exception(ctxt, TS_VECTOR, err, true);
633 634
}

635 636
static int emulate_de(struct x86_emulate_ctxt *ctxt)
{
637
	return emulate_exception(ctxt, DE_VECTOR, 0, false);
638 639
}

A
Avi Kivity 已提交
640 641 642 643 644
static int emulate_nm(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, NM_VECTOR, 0, false);
}

645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664
static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
{
	u16 selector;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
	return selector;
}

static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
				 unsigned seg)
{
	u16 dummy;
	u32 base3;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
}

665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687
/*
 * x86 defines three classes of vector instructions: explicitly
 * aligned, explicitly unaligned, and the rest, which change behaviour
 * depending on whether they're AVX encoded or not.
 *
 * Also included is CMPXCHG16B which is not a vector instruction, yet it is
 * subject to the same check.
 */
static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
{
	if (likely(size < 16))
		return false;

	if (ctxt->d & Aligned)
		return true;
	else if (ctxt->d & Unaligned)
		return false;
	else if (ctxt->d & Avx)
		return false;
	else
		return true;
}

688
static int __linearize(struct x86_emulate_ctxt *ctxt,
689
		     struct segmented_address addr,
690
		     unsigned size, bool write, bool fetch,
691 692
		     ulong *linear)
{
693 694
	struct desc_struct desc;
	bool usable;
695
	ulong la;
696
	u32 lim;
697
	u16 sel;
698
	unsigned cpl;
699

700
	la = seg_base(ctxt, addr.seg) + addr.ea;
701 702 703 704 705 706
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT64:
		if (((signed long)la << 16) >> 16 != la)
			return emulate_gp(ctxt, 0);
		break;
	default:
707 708
		usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
						addr.seg);
709 710
		if (!usable)
			goto bad;
711 712 713
		/* code segment in protected mode or read-only data segment */
		if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
					|| !(desc.type & 2)) && write)
714 715
			goto bad;
		/* unreadable code segment */
716
		if (!fetch && (desc.type & 8) && !(desc.type & 2))
717 718 719 720 721 722 723
			goto bad;
		lim = desc_limit_scaled(&desc);
		if ((desc.type & 8) || !(desc.type & 4)) {
			/* expand-up segment */
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		} else {
G
Guo Chao 已提交
724
			/* expand-down segment */
725 726 727 728 729 730
			if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
				goto bad;
			lim = desc.d ? 0xffffffff : 0xffff;
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		}
731
		cpl = ctxt->ops->cpl(ctxt);
732 733 734 735 736 737 738 739 740 741 742 743 744 745 746
		if (!(desc.type & 8)) {
			/* data segment */
			if (cpl > desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && !(desc.type & 4)) {
			/* nonconforming code segment */
			if (cpl != desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && (desc.type & 4)) {
			/* conforming code segment */
			if (cpl < desc.dpl)
				goto bad;
		}
		break;
	}
747
	if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
748
		la &= (u32)-1;
749 750
	if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
		return emulate_gp(ctxt, 0);
751 752
	*linear = la;
	return X86EMUL_CONTINUE;
753 754
bad:
	if (addr.seg == VCPU_SREG_SS)
755
		return emulate_ss(ctxt, sel);
756
	else
757
		return emulate_gp(ctxt, sel);
758 759
}

760 761 762 763 764 765 766 767 768
static int linearize(struct x86_emulate_ctxt *ctxt,
		     struct segmented_address addr,
		     unsigned size, bool write,
		     ulong *linear)
{
	return __linearize(ctxt, addr, size, write, false, linear);
}


769 770 771 772 773
static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
			      struct segmented_address addr,
			      void *data,
			      unsigned size)
{
774 775 776
	int rc;
	ulong linear;

777
	rc = linearize(ctxt, addr, size, false, &linear);
778 779
	if (rc != X86EMUL_CONTINUE)
		return rc;
780
	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
781 782
}

783 784 785 786 787 788 789 790
/*
 * Fetch the next byte of the instruction being emulated which is pointed to
 * by ctxt->_eip, then increment ctxt->_eip.
 *
 * Also prefetch the remaining bytes of the instruction without crossing page
 * boundary if they are not in fetch_cache yet.
 */
static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
791
{
792
	struct fetch_cache *fc = &ctxt->fetch;
793
	int rc;
794
	int size, cur_size;
795

796
	if (ctxt->_eip == fc->end) {
797
		unsigned long linear;
798 799
		struct segmented_address addr = { .seg = VCPU_SREG_CS,
						  .ea  = ctxt->_eip };
800
		cur_size = fc->end - fc->start;
801 802
		size = min(15UL - cur_size,
			   PAGE_SIZE - offset_in_page(ctxt->_eip));
803
		rc = __linearize(ctxt, addr, size, false, true, &linear);
804
		if (unlikely(rc != X86EMUL_CONTINUE))
805
			return rc;
806 807
		rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
				      size, &ctxt->exception);
808
		if (unlikely(rc != X86EMUL_CONTINUE))
809
			return rc;
810
		fc->end += size;
811
	}
812 813
	*dest = fc->data[ctxt->_eip - fc->start];
	ctxt->_eip++;
814
	return X86EMUL_CONTINUE;
815 816 817
}

static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
818
			 void *dest, unsigned size)
819
{
820
	int rc;
821

822
	/* x86 instructions are limited to 15 bytes. */
823
	if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
824
		return X86EMUL_UNHANDLEABLE;
825
	while (size--) {
826
		rc = do_insn_fetch_byte(ctxt, dest++);
827
		if (rc != X86EMUL_CONTINUE)
828 829
			return rc;
	}
830
	return X86EMUL_CONTINUE;
831 832
}

833
/* Fetch next part of the instruction being emulated. */
834
#define insn_fetch(_type, _ctxt)					\
835
({	unsigned long _x;						\
836
	rc = do_insn_fetch(_ctxt, &_x, sizeof(_type));			\
837 838 839 840 841
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
	(_type)_x;							\
})

842 843
#define insn_fetch_arr(_arr, _size, _ctxt)				\
({	rc = do_insn_fetch(_ctxt, _arr, (_size));			\
844 845 846 847
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
})

848 849 850 851 852
/*
 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 * pointer into the block that addresses the relevant register.
 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 */
853
static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
854
			     int highbyte_regs)
A
Avi Kivity 已提交
855 856 857 858
{
	void *p;

	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
859 860 861
		p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
	else
		p = reg_rmw(ctxt, modrm_reg);
A
Avi Kivity 已提交
862 863 864 865
	return p;
}

static int read_descriptor(struct x86_emulate_ctxt *ctxt,
866
			   struct segmented_address addr,
A
Avi Kivity 已提交
867 868 869 870 871 872 873
			   u16 *size, unsigned long *address, int op_bytes)
{
	int rc;

	if (op_bytes == 2)
		op_bytes = 3;
	*address = 0;
874
	rc = segmented_read_std(ctxt, addr, size, 2);
875
	if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
876
		return rc;
877
	addr.ea += 2;
878
	rc = segmented_read_std(ctxt, addr, address, op_bytes);
A
Avi Kivity 已提交
879 880 881
	return rc;
}

882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916
static int test_cc(unsigned int condition, unsigned int flags)
{
	int rc = 0;

	switch ((condition & 15) >> 1) {
	case 0: /* o */
		rc |= (flags & EFLG_OF);
		break;
	case 1: /* b/c/nae */
		rc |= (flags & EFLG_CF);
		break;
	case 2: /* z/e */
		rc |= (flags & EFLG_ZF);
		break;
	case 3: /* be/na */
		rc |= (flags & (EFLG_CF|EFLG_ZF));
		break;
	case 4: /* s */
		rc |= (flags & EFLG_SF);
		break;
	case 5: /* p/pe */
		rc |= (flags & EFLG_PF);
		break;
	case 7: /* le/ng */
		rc |= (flags & EFLG_ZF);
		/* fall through */
	case 6: /* l/nge */
		rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
		break;
	}

	/* Odd condition identifiers (lsb == 1) have inverted sense. */
	return (!!rc ^ (condition & 1));
}

917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934
static void fetch_register_operand(struct operand *op)
{
	switch (op->bytes) {
	case 1:
		op->val = *(u8 *)op->addr.reg;
		break;
	case 2:
		op->val = *(u16 *)op->addr.reg;
		break;
	case 4:
		op->val = *(u32 *)op->addr.reg;
		break;
	case 8:
		op->val = *(u64 *)op->addr.reg;
		break;
	}
}

A
Avi Kivity 已提交
935 936 937 938
static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
939 940 941 942 943 944 945 946
	case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
	case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
	case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
	case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
	case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
	case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
	case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
	case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
947
#ifdef CONFIG_X86_64
948 949 950 951 952 953 954 955
	case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
	case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
	case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
	case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
	case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
	case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
	case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
	case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
956 957 958 959 960 961 962 963 964 965 966
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
			  int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
967 968 969 970 971 972 973 974
	case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
	case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
	case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
	case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
	case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
	case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
	case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
	case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
A
Avi Kivity 已提交
975
#ifdef CONFIG_X86_64
976 977 978 979 980 981 982 983
	case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
	case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
	case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
	case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
	case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
	case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
	case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
	case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
A
Avi Kivity 已提交
984 985 986 987 988 989
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

A
Avi Kivity 已提交
990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023
static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
	case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
	case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
	case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
	case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
	case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
	case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
	case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
	case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
	case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
	case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
	case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
	case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
	case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
	case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070
static int em_fninit(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fninit");
	ctxt->ops->put_fpu(ctxt);
	return X86EMUL_CONTINUE;
}

static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
{
	u16 fcw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstcw %0": "+m"(fcw));
	ctxt->ops->put_fpu(ctxt);

	/* force 2 byte destination */
	ctxt->dst.bytes = 2;
	ctxt->dst.val = fcw;

	return X86EMUL_CONTINUE;
}

static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
{
	u16 fsw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstsw %0": "+m"(fsw));
	ctxt->ops->put_fpu(ctxt);

	/* force 2 byte destination */
	ctxt->dst.bytes = 2;
	ctxt->dst.val = fsw;

	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1071
static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
1072
				    struct operand *op)
1073
{
1074 1075
	unsigned reg = ctxt->modrm_reg;
	int highbyte_regs = ctxt->rex_prefix == 0;
1076

1077 1078
	if (!(ctxt->d & ModRM))
		reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
A
Avi Kivity 已提交
1079

1080
	if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1081 1082 1083 1084 1085 1086
		op->type = OP_XMM;
		op->bytes = 16;
		op->addr.xmm = reg;
		read_sse_reg(ctxt, &op->vec_val, reg);
		return;
	}
A
Avi Kivity 已提交
1087 1088 1089 1090 1091 1092 1093
	if (ctxt->d & Mmx) {
		reg &= 7;
		op->type = OP_MM;
		op->bytes = 8;
		op->addr.mm = reg;
		return;
	}
A
Avi Kivity 已提交
1094

1095
	op->type = OP_REG;
1096
	if (ctxt->d & ByteOp) {
1097
		op->addr.reg = decode_register(ctxt, reg, highbyte_regs);
1098 1099
		op->bytes = 1;
	} else {
1100
		op->addr.reg = decode_register(ctxt, reg, 0);
1101
		op->bytes = ctxt->op_bytes;
1102
	}
1103
	fetch_register_operand(op);
1104 1105 1106
	op->orig_val = op->val;
}

1107 1108 1109 1110 1111 1112
static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
{
	if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
		ctxt->modrm_seg = VCPU_SREG_SS;
}

1113
static int decode_modrm(struct x86_emulate_ctxt *ctxt,
1114
			struct operand *op)
1115 1116
{
	u8 sib;
1117
	int index_reg = 0, base_reg = 0, scale;
1118
	int rc = X86EMUL_CONTINUE;
1119
	ulong modrm_ea = 0;
1120

1121 1122 1123 1124
	if (ctxt->rex_prefix) {
		ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1;	/* REX.R */
		index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
		ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
1125 1126
	}

1127 1128 1129 1130
	ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
	ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
	ctxt->modrm_rm |= (ctxt->modrm & 0x07);
	ctxt->modrm_seg = VCPU_SREG_DS;
1131

1132
	if (ctxt->modrm_mod == 3) {
1133
		op->type = OP_REG;
1134
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1135
		op->addr.reg = decode_register(ctxt, ctxt->modrm_rm, ctxt->d & ByteOp);
1136
		if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1137 1138
			op->type = OP_XMM;
			op->bytes = 16;
1139 1140
			op->addr.xmm = ctxt->modrm_rm;
			read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
A
Avi Kivity 已提交
1141 1142
			return rc;
		}
A
Avi Kivity 已提交
1143 1144 1145 1146 1147 1148
		if (ctxt->d & Mmx) {
			op->type = OP_MM;
			op->bytes = 8;
			op->addr.xmm = ctxt->modrm_rm & 7;
			return rc;
		}
1149
		fetch_register_operand(op);
1150 1151 1152
		return rc;
	}

1153 1154
	op->type = OP_MEM;

1155
	if (ctxt->ad_bytes == 2) {
1156 1157 1158 1159
		unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
		unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
		unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
		unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
1160 1161

		/* 16-bit ModR/M decode. */
1162
		switch (ctxt->modrm_mod) {
1163
		case 0:
1164
			if (ctxt->modrm_rm == 6)
1165
				modrm_ea += insn_fetch(u16, ctxt);
1166 1167
			break;
		case 1:
1168
			modrm_ea += insn_fetch(s8, ctxt);
1169 1170
			break;
		case 2:
1171
			modrm_ea += insn_fetch(u16, ctxt);
1172 1173
			break;
		}
1174
		switch (ctxt->modrm_rm) {
1175
		case 0:
1176
			modrm_ea += bx + si;
1177 1178
			break;
		case 1:
1179
			modrm_ea += bx + di;
1180 1181
			break;
		case 2:
1182
			modrm_ea += bp + si;
1183 1184
			break;
		case 3:
1185
			modrm_ea += bp + di;
1186 1187
			break;
		case 4:
1188
			modrm_ea += si;
1189 1190
			break;
		case 5:
1191
			modrm_ea += di;
1192 1193
			break;
		case 6:
1194
			if (ctxt->modrm_mod != 0)
1195
				modrm_ea += bp;
1196 1197
			break;
		case 7:
1198
			modrm_ea += bx;
1199 1200
			break;
		}
1201 1202 1203
		if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
		    (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
			ctxt->modrm_seg = VCPU_SREG_SS;
1204
		modrm_ea = (u16)modrm_ea;
1205 1206
	} else {
		/* 32/64-bit ModR/M decode. */
1207
		if ((ctxt->modrm_rm & 7) == 4) {
1208
			sib = insn_fetch(u8, ctxt);
1209 1210 1211 1212
			index_reg |= (sib >> 3) & 7;
			base_reg |= sib & 7;
			scale = sib >> 6;

1213
			if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
1214
				modrm_ea += insn_fetch(s32, ctxt);
1215
			else {
1216
				modrm_ea += reg_read(ctxt, base_reg);
1217 1218
				adjust_modrm_seg(ctxt, base_reg);
			}
1219
			if (index_reg != 4)
1220
				modrm_ea += reg_read(ctxt, index_reg) << scale;
1221
		} else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
1222
			if (ctxt->mode == X86EMUL_MODE_PROT64)
1223
				ctxt->rip_relative = 1;
1224 1225
		} else {
			base_reg = ctxt->modrm_rm;
1226
			modrm_ea += reg_read(ctxt, base_reg);
1227 1228
			adjust_modrm_seg(ctxt, base_reg);
		}
1229
		switch (ctxt->modrm_mod) {
1230
		case 0:
1231
			if (ctxt->modrm_rm == 5)
1232
				modrm_ea += insn_fetch(s32, ctxt);
1233 1234
			break;
		case 1:
1235
			modrm_ea += insn_fetch(s8, ctxt);
1236 1237
			break;
		case 2:
1238
			modrm_ea += insn_fetch(s32, ctxt);
1239 1240 1241
			break;
		}
	}
1242
	op->addr.mem.ea = modrm_ea;
1243 1244 1245 1246 1247
done:
	return rc;
}

static int decode_abs(struct x86_emulate_ctxt *ctxt,
1248
		      struct operand *op)
1249
{
1250
	int rc = X86EMUL_CONTINUE;
1251

1252
	op->type = OP_MEM;
1253
	switch (ctxt->ad_bytes) {
1254
	case 2:
1255
		op->addr.mem.ea = insn_fetch(u16, ctxt);
1256 1257
		break;
	case 4:
1258
		op->addr.mem.ea = insn_fetch(u32, ctxt);
1259 1260
		break;
	case 8:
1261
		op->addr.mem.ea = insn_fetch(u64, ctxt);
1262 1263 1264 1265 1266 1267
		break;
	}
done:
	return rc;
}

1268
static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
1269
{
1270
	long sv = 0, mask;
1271

1272 1273
	if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
		mask = ~(ctxt->dst.bytes * 8 - 1);
1274

1275 1276 1277 1278
		if (ctxt->src.bytes == 2)
			sv = (s16)ctxt->src.val & (s16)mask;
		else if (ctxt->src.bytes == 4)
			sv = (s32)ctxt->src.val & (s32)mask;
1279

1280
		ctxt->dst.addr.mem.ea += (sv >> 3);
1281
	}
1282 1283

	/* only subword offset */
1284
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
1285 1286
}

1287 1288
static int read_emulated(struct x86_emulate_ctxt *ctxt,
			 unsigned long addr, void *dest, unsigned size)
A
Avi Kivity 已提交
1289
{
1290
	int rc;
1291
	struct read_cache *mc = &ctxt->mem_read;
A
Avi Kivity 已提交
1292

1293 1294
	if (mc->pos < mc->end)
		goto read_cached;
A
Avi Kivity 已提交
1295

1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307
	WARN_ON((mc->end + size) >= sizeof(mc->data));

	rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
				      &ctxt->exception);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	mc->end += size;

read_cached:
	memcpy(dest, mc->data + mc->pos, size);
	mc->pos += size;
1308 1309
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1310

1311 1312 1313 1314 1315
static int segmented_read(struct x86_emulate_ctxt *ctxt,
			  struct segmented_address addr,
			  void *data,
			  unsigned size)
{
1316 1317 1318
	int rc;
	ulong linear;

1319
	rc = linearize(ctxt, addr, size, false, &linear);
1320 1321
	if (rc != X86EMUL_CONTINUE)
		return rc;
1322
	return read_emulated(ctxt, linear, data, size);
1323 1324 1325 1326 1327 1328 1329
}

static int segmented_write(struct x86_emulate_ctxt *ctxt,
			   struct segmented_address addr,
			   const void *data,
			   unsigned size)
{
1330 1331 1332
	int rc;
	ulong linear;

1333
	rc = linearize(ctxt, addr, size, true, &linear);
1334 1335
	if (rc != X86EMUL_CONTINUE)
		return rc;
1336 1337
	return ctxt->ops->write_emulated(ctxt, linear, data, size,
					 &ctxt->exception);
1338 1339 1340 1341 1342 1343 1344
}

static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
			     struct segmented_address addr,
			     const void *orig_data, const void *data,
			     unsigned size)
{
1345 1346 1347
	int rc;
	ulong linear;

1348
	rc = linearize(ctxt, addr, size, true, &linear);
1349 1350
	if (rc != X86EMUL_CONTINUE)
		return rc;
1351 1352
	return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
					   size, &ctxt->exception);
1353 1354
}

1355 1356 1357 1358
static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
			   unsigned int size, unsigned short port,
			   void *dest)
{
1359
	struct read_cache *rc = &ctxt->io_read;
1360

1361 1362
	if (rc->pos == rc->end) { /* refill pio read ahead */
		unsigned int in_page, n;
1363
		unsigned int count = ctxt->rep_prefix ?
1364
			address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
1365
		in_page = (ctxt->eflags & EFLG_DF) ?
1366 1367
			offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
			PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
1368 1369 1370 1371 1372
		n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
			count);
		if (n == 0)
			n = 1;
		rc->pos = rc->end = 0;
1373
		if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
1374 1375
			return 0;
		rc->end = n * size;
A
Avi Kivity 已提交
1376 1377
	}

1378 1379 1380 1381 1382 1383 1384 1385 1386
	if (ctxt->rep_prefix && !(ctxt->eflags & EFLG_DF)) {
		ctxt->dst.data = rc->data + rc->pos;
		ctxt->dst.type = OP_MEM_STR;
		ctxt->dst.count = (rc->end - rc->pos) / size;
		rc->pos = rc->end;
	} else {
		memcpy(dest, rc->data + rc->pos, size);
		rc->pos += size;
	}
1387 1388
	return 1;
}
A
Avi Kivity 已提交
1389

1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405
static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
				     u16 index, struct desc_struct *desc)
{
	struct desc_ptr dt;
	ulong addr;

	ctxt->ops->get_idt(ctxt, &dt);

	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, index << 3 | 0x2);

	addr = dt.address + index * 8;
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
}

1406 1407 1408
static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
				     u16 selector, struct desc_ptr *dt)
{
1409
	const struct x86_emulate_ops *ops = ctxt->ops;
1410

1411 1412
	if (selector & 1 << 2) {
		struct desc_struct desc;
1413 1414
		u16 sel;

1415
		memset (dt, 0, sizeof *dt);
1416
		if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
1417
			return;
1418

1419 1420 1421
		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
		dt->address = get_desc_base(&desc);
	} else
1422
		ops->get_gdt(ctxt, dt);
1423
}
1424

1425 1426
/* allowed just for 8 bytes segments */
static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1427 1428
				   u16 selector, struct desc_struct *desc,
				   ulong *desc_addr_p)
1429 1430 1431 1432
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
1433

1434
	get_descriptor_table_ptr(ctxt, selector, &dt);
1435

1436 1437
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
1438

1439
	*desc_addr_p = addr = dt.address + index * 8;
1440 1441
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
1442
}
1443

1444 1445 1446 1447 1448 1449 1450
/* allowed just for 8 bytes segments */
static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				    u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
A
Avi Kivity 已提交
1451

1452
	get_descriptor_table_ptr(ctxt, selector, &dt);
1453

1454 1455
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
A
Avi Kivity 已提交
1456

1457
	addr = dt.address + index * 8;
1458 1459
	return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
				    &ctxt->exception);
1460
}
1461

1462
/* Does not support long mode */
1463 1464 1465
static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, int seg)
{
1466
	struct desc_struct seg_desc, old_desc;
1467 1468 1469 1470
	u8 dpl, rpl, cpl;
	unsigned err_vec = GP_VECTOR;
	u32 err_code = 0;
	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1471
	ulong desc_addr;
1472
	int ret;
1473
	u16 dummy;
1474

1475
	memset(&seg_desc, 0, sizeof seg_desc);
1476

1477 1478 1479
	if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
	    || ctxt->mode == X86EMUL_MODE_REAL) {
		/* set real mode segment descriptor */
1480
		ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
1481 1482 1483 1484
		set_desc_base(&seg_desc, selector << 4);
		goto load;
	}

1485 1486 1487 1488 1489 1490 1491 1492
	rpl = selector & 3;
	cpl = ctxt->ops->cpl(ctxt);

	/* NULL selector is not valid for TR, CS and SS (except for long mode) */
	if ((seg == VCPU_SREG_CS
	     || (seg == VCPU_SREG_SS
		 && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
	     || seg == VCPU_SREG_TR)
1493 1494 1495 1496 1497 1498 1499 1500 1501 1502
	    && null_selector)
		goto exception;

	/* TR should be in GDT only */
	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
		goto exception;

	if (null_selector) /* for NULL selector skip all following checks */
		goto load;

1503
	ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
1504 1505 1506 1507 1508 1509
	if (ret != X86EMUL_CONTINUE)
		return ret;

	err_code = selector & 0xfffc;
	err_vec = GP_VECTOR;

G
Guo Chao 已提交
1510
	/* can't load system descriptor into segment selector */
1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528
	if (seg <= VCPU_SREG_GS && !seg_desc.s)
		goto exception;

	if (!seg_desc.p) {
		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
		goto exception;
	}

	dpl = seg_desc.dpl;

	switch (seg) {
	case VCPU_SREG_SS:
		/*
		 * segment is not a writable data segment or segment
		 * selector's RPL != CPL or segment selector's RPL != CPL
		 */
		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
			goto exception;
A
Avi Kivity 已提交
1529
		break;
1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544
	case VCPU_SREG_CS:
		if (!(seg_desc.type & 8))
			goto exception;

		if (seg_desc.type & 4) {
			/* conforming */
			if (dpl > cpl)
				goto exception;
		} else {
			/* nonconforming */
			if (rpl > cpl || dpl != cpl)
				goto exception;
		}
		/* CS(RPL) <- CPL */
		selector = (selector & 0xfffc) | cpl;
A
Avi Kivity 已提交
1545
		break;
1546 1547 1548
	case VCPU_SREG_TR:
		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
			goto exception;
1549 1550 1551 1552 1553 1554
		old_desc = seg_desc;
		seg_desc.type |= 2; /* busy */
		ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
						  sizeof(seg_desc), &ctxt->exception);
		if (ret != X86EMUL_CONTINUE)
			return ret;
1555 1556 1557 1558 1559 1560
		break;
	case VCPU_SREG_LDTR:
		if (seg_desc.s || seg_desc.type != 2)
			goto exception;
		break;
	default: /*  DS, ES, FS, or GS */
1561
		/*
1562 1563 1564
		 * segment is not a data or readable code segment or
		 * ((segment is a data or nonconforming code segment)
		 * and (both RPL and CPL > DPL))
1565
		 */
1566 1567 1568 1569
		if ((seg_desc.type & 0xa) == 0x8 ||
		    (((seg_desc.type & 0xc) != 0xc) &&
		     (rpl > dpl && cpl > dpl)))
			goto exception;
A
Avi Kivity 已提交
1570
		break;
1571 1572 1573 1574 1575
	}

	if (seg_desc.s) {
		/* mark segment as accessed */
		seg_desc.type |= 1;
1576
		ret = write_segment_descriptor(ctxt, selector, &seg_desc);
1577 1578 1579 1580
		if (ret != X86EMUL_CONTINUE)
			return ret;
	}
load:
1581
	ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
1582 1583 1584 1585 1586 1587
	return X86EMUL_CONTINUE;
exception:
	emulate_exception(ctxt, err_vec, err_code, true);
	return X86EMUL_PROPAGATE_FAULT;
}

1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606
static void write_register_operand(struct operand *op)
{
	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
	switch (op->bytes) {
	case 1:
		*(u8 *)op->addr.reg = (u8)op->val;
		break;
	case 2:
		*(u16 *)op->addr.reg = (u16)op->val;
		break;
	case 4:
		*op->addr.reg = (u32)op->val;
		break;	/* 64b: zero-extend */
	case 8:
		*op->addr.reg = op->val;
		break;
	}
}

1607
static int writeback(struct x86_emulate_ctxt *ctxt)
1608 1609 1610
{
	int rc;

1611
	switch (ctxt->dst.type) {
1612
	case OP_REG:
1613
		write_register_operand(&ctxt->dst);
A
Avi Kivity 已提交
1614
		break;
1615
	case OP_MEM:
1616
		if (ctxt->lock_prefix)
1617
			rc = segmented_cmpxchg(ctxt,
1618 1619 1620 1621
					       ctxt->dst.addr.mem,
					       &ctxt->dst.orig_val,
					       &ctxt->dst.val,
					       ctxt->dst.bytes);
1622
		else
1623
			rc = segmented_write(ctxt,
1624 1625 1626
					     ctxt->dst.addr.mem,
					     &ctxt->dst.val,
					     ctxt->dst.bytes);
1627 1628
		if (rc != X86EMUL_CONTINUE)
			return rc;
1629
		break;
1630 1631 1632 1633 1634 1635 1636 1637
	case OP_MEM_STR:
		rc = segmented_write(ctxt,
				ctxt->dst.addr.mem,
				ctxt->dst.data,
				ctxt->dst.bytes * ctxt->dst.count);
		if (rc != X86EMUL_CONTINUE)
			return rc;
		break;
A
Avi Kivity 已提交
1638
	case OP_XMM:
1639
		write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
A
Avi Kivity 已提交
1640
		break;
A
Avi Kivity 已提交
1641 1642 1643
	case OP_MM:
		write_mmx_reg(ctxt, &ctxt->dst.mm_val, ctxt->dst.addr.mm);
		break;
1644 1645
	case OP_NONE:
		/* no writeback */
1646
		break;
1647
	default:
1648
		break;
A
Avi Kivity 已提交
1649
	}
1650 1651
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1652

1653
static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
1654
{
1655
	struct segmented_address addr;
1656

1657
	rsp_increment(ctxt, -bytes);
1658
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1659 1660
	addr.seg = VCPU_SREG_SS;

1661 1662 1663 1664 1665
	return segmented_write(ctxt, addr, data, bytes);
}

static int em_push(struct x86_emulate_ctxt *ctxt)
{
1666
	/* Disable writeback. */
1667
	ctxt->dst.type = OP_NONE;
1668
	return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
1669
}
1670

1671 1672 1673 1674
static int emulate_pop(struct x86_emulate_ctxt *ctxt,
		       void *dest, int len)
{
	int rc;
1675
	struct segmented_address addr;
1676

1677
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1678
	addr.seg = VCPU_SREG_SS;
1679
	rc = segmented_read(ctxt, addr, dest, len);
1680 1681 1682
	if (rc != X86EMUL_CONTINUE)
		return rc;

1683
	rsp_increment(ctxt, len);
1684
	return rc;
1685 1686
}

1687 1688
static int em_pop(struct x86_emulate_ctxt *ctxt)
{
1689
	return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1690 1691
}

1692
static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1693
			void *dest, int len)
1694 1695
{
	int rc;
1696 1697
	unsigned long val, change_mask;
	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
1698
	int cpl = ctxt->ops->cpl(ctxt);
1699

1700
	rc = emulate_pop(ctxt, &val, len);
1701 1702
	if (rc != X86EMUL_CONTINUE)
		return rc;
1703

1704 1705
	change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
		| EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1706

1707 1708 1709 1710 1711 1712 1713 1714 1715 1716
	switch(ctxt->mode) {
	case X86EMUL_MODE_PROT64:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT16:
		if (cpl == 0)
			change_mask |= EFLG_IOPL;
		if (cpl <= iopl)
			change_mask |= EFLG_IF;
		break;
	case X86EMUL_MODE_VM86:
1717 1718
		if (iopl < 3)
			return emulate_gp(ctxt, 0);
1719 1720 1721 1722 1723
		change_mask |= EFLG_IF;
		break;
	default: /* real mode */
		change_mask |= (EFLG_IOPL | EFLG_IF);
		break;
1724
	}
1725 1726 1727 1728 1729

	*(unsigned long *)dest =
		(ctxt->eflags & ~change_mask) | (val & change_mask);

	return rc;
1730 1731
}

1732 1733
static int em_popf(struct x86_emulate_ctxt *ctxt)
{
1734 1735 1736 1737
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->eflags;
	ctxt->dst.bytes = ctxt->op_bytes;
	return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1738 1739
}

A
Avi Kivity 已提交
1740 1741 1742 1743 1744
static int em_enter(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned frame_size = ctxt->src.val;
	unsigned nesting_level = ctxt->src2.val & 31;
1745
	ulong rbp;
A
Avi Kivity 已提交
1746 1747 1748 1749

	if (nesting_level)
		return X86EMUL_UNHANDLEABLE;

1750 1751
	rbp = reg_read(ctxt, VCPU_REGS_RBP);
	rc = push(ctxt, &rbp, stack_size(ctxt));
A
Avi Kivity 已提交
1752 1753
	if (rc != X86EMUL_CONTINUE)
		return rc;
1754
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
A
Avi Kivity 已提交
1755
		      stack_mask(ctxt));
1756 1757
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
		      reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
A
Avi Kivity 已提交
1758 1759 1760 1761
		      stack_mask(ctxt));
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1762 1763
static int em_leave(struct x86_emulate_ctxt *ctxt)
{
1764
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
A
Avi Kivity 已提交
1765
		      stack_mask(ctxt));
1766
	return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
A
Avi Kivity 已提交
1767 1768
}

1769
static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
1770
{
1771 1772
	int seg = ctxt->src2.val;

1773
	ctxt->src.val = get_segment_selector(ctxt, seg);
1774

1775
	return em_push(ctxt);
1776 1777
}

1778
static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
1779
{
1780
	int seg = ctxt->src2.val;
1781 1782
	unsigned long selector;
	int rc;
1783

1784
	rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
1785 1786 1787
	if (rc != X86EMUL_CONTINUE)
		return rc;

1788
	rc = load_segment_descriptor(ctxt, (u16)selector, seg);
1789
	return rc;
1790 1791
}

1792
static int em_pusha(struct x86_emulate_ctxt *ctxt)
1793
{
1794
	unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
1795 1796
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RAX;
1797

1798 1799
	while (reg <= VCPU_REGS_RDI) {
		(reg == VCPU_REGS_RSP) ?
1800
		(ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
1801

1802
		rc = em_push(ctxt);
1803 1804
		if (rc != X86EMUL_CONTINUE)
			return rc;
1805

1806
		++reg;
1807 1808
	}

1809
	return rc;
1810 1811
}

1812 1813
static int em_pushf(struct x86_emulate_ctxt *ctxt)
{
1814
	ctxt->src.val =  (unsigned long)ctxt->eflags;
1815 1816 1817
	return em_push(ctxt);
}

1818
static int em_popa(struct x86_emulate_ctxt *ctxt)
1819
{
1820 1821
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RDI;
1822

1823 1824
	while (reg >= VCPU_REGS_RAX) {
		if (reg == VCPU_REGS_RSP) {
1825
			rsp_increment(ctxt, ctxt->op_bytes);
1826 1827
			--reg;
		}
1828

1829
		rc = emulate_pop(ctxt, reg_rmw(ctxt, reg), ctxt->op_bytes);
1830 1831 1832
		if (rc != X86EMUL_CONTINUE)
			break;
		--reg;
1833
	}
1834
	return rc;
1835 1836
}

1837
static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
1838
{
1839
	const struct x86_emulate_ops *ops = ctxt->ops;
1840
	int rc;
1841 1842 1843 1844 1845 1846
	struct desc_ptr dt;
	gva_t cs_addr;
	gva_t eip_addr;
	u16 cs, eip;

	/* TODO: Add limit checks */
1847
	ctxt->src.val = ctxt->eflags;
1848
	rc = em_push(ctxt);
1849 1850
	if (rc != X86EMUL_CONTINUE)
		return rc;
1851 1852 1853

	ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);

1854
	ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
1855
	rc = em_push(ctxt);
1856 1857
	if (rc != X86EMUL_CONTINUE)
		return rc;
1858

1859
	ctxt->src.val = ctxt->_eip;
1860
	rc = em_push(ctxt);
1861 1862 1863
	if (rc != X86EMUL_CONTINUE)
		return rc;

1864
	ops->get_idt(ctxt, &dt);
1865 1866 1867 1868

	eip_addr = dt.address + (irq << 2);
	cs_addr = dt.address + (irq << 2) + 2;

1869
	rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
1870 1871 1872
	if (rc != X86EMUL_CONTINUE)
		return rc;

1873
	rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
1874 1875 1876
	if (rc != X86EMUL_CONTINUE)
		return rc;

1877
	rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
1878 1879 1880
	if (rc != X86EMUL_CONTINUE)
		return rc;

1881
	ctxt->_eip = eip;
1882 1883 1884 1885

	return rc;
}

1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896
int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
{
	int rc;

	invalidate_registers(ctxt);
	rc = __emulate_int_real(ctxt, irq);
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);
	return rc;
}

1897
static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
1898 1899 1900
{
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
1901
		return __emulate_int_real(ctxt, irq);
1902 1903 1904 1905 1906 1907 1908 1909 1910 1911
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
	default:
		/* Protected mode interrupts unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
	}
}

1912
static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
1913
{
1914 1915 1916 1917 1918 1919 1920 1921
	int rc = X86EMUL_CONTINUE;
	unsigned long temp_eip = 0;
	unsigned long temp_eflags = 0;
	unsigned long cs = 0;
	unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
			     EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
			     EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
	unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1922

1923
	/* TODO: Add stack limit check */
1924

1925
	rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
1926

1927 1928
	if (rc != X86EMUL_CONTINUE)
		return rc;
1929

1930 1931
	if (temp_eip & ~0xffff)
		return emulate_gp(ctxt, 0);
1932

1933
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
1934

1935 1936
	if (rc != X86EMUL_CONTINUE)
		return rc;
1937

1938
	rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
1939

1940 1941
	if (rc != X86EMUL_CONTINUE)
		return rc;
1942

1943
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
1944

1945 1946
	if (rc != X86EMUL_CONTINUE)
		return rc;
1947

1948
	ctxt->_eip = temp_eip;
1949 1950


1951
	if (ctxt->op_bytes == 4)
1952
		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
1953
	else if (ctxt->op_bytes == 2) {
1954 1955
		ctxt->eflags &= ~0xffff;
		ctxt->eflags |= temp_eflags;
1956
	}
1957 1958 1959 1960 1961

	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
	ctxt->eflags |= EFLG_RESERVED_ONE_MASK;

	return rc;
1962 1963
}

1964
static int em_iret(struct x86_emulate_ctxt *ctxt)
1965
{
1966 1967
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
1968
		return emulate_iret_real(ctxt);
1969 1970 1971 1972
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
1973
	default:
1974 1975
		/* iret from protected mode unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
1976 1977 1978
	}
}

1979 1980 1981 1982 1983
static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned short sel;

1984
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
1985

1986
	rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
1987 1988 1989
	if (rc != X86EMUL_CONTINUE)
		return rc;

1990 1991
	ctxt->_eip = 0;
	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
1992 1993 1994
	return X86EMUL_CONTINUE;
}

1995
static int em_grp2(struct x86_emulate_ctxt *ctxt)
1996
{
1997
	switch (ctxt->modrm_reg) {
1998
	case 0:	/* rol */
1999
		emulate_2op_SrcB(ctxt, "rol");
2000 2001
		break;
	case 1:	/* ror */
2002
		emulate_2op_SrcB(ctxt, "ror");
2003 2004
		break;
	case 2:	/* rcl */
2005
		emulate_2op_SrcB(ctxt, "rcl");
2006 2007
		break;
	case 3:	/* rcr */
2008
		emulate_2op_SrcB(ctxt, "rcr");
2009 2010 2011
		break;
	case 4:	/* sal/shl */
	case 6:	/* sal/shl */
2012
		emulate_2op_SrcB(ctxt, "sal");
2013 2014
		break;
	case 5:	/* shr */
2015
		emulate_2op_SrcB(ctxt, "shr");
2016 2017
		break;
	case 7:	/* sar */
2018
		emulate_2op_SrcB(ctxt, "sar");
2019 2020
		break;
	}
2021
	return X86EMUL_CONTINUE;
2022 2023
}

2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052
static int em_not(struct x86_emulate_ctxt *ctxt)
{
	ctxt->dst.val = ~ctxt->dst.val;
	return X86EMUL_CONTINUE;
}

static int em_neg(struct x86_emulate_ctxt *ctxt)
{
	emulate_1op(ctxt, "neg");
	return X86EMUL_CONTINUE;
}

static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 ex = 0;

	emulate_1op_rax_rdx(ctxt, "mul", ex);
	return X86EMUL_CONTINUE;
}

static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 ex = 0;

	emulate_1op_rax_rdx(ctxt, "imul", ex);
	return X86EMUL_CONTINUE;
}

static int em_div_ex(struct x86_emulate_ctxt *ctxt)
2053
{
2054
	u8 de = 0;
2055

2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066
	emulate_1op_rax_rdx(ctxt, "div", de);
	if (de)
		return emulate_de(ctxt);
	return X86EMUL_CONTINUE;
}

static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 de = 0;

	emulate_1op_rax_rdx(ctxt, "idiv", de);
2067 2068
	if (de)
		return emulate_de(ctxt);
2069
	return X86EMUL_CONTINUE;
2070 2071
}

2072
static int em_grp45(struct x86_emulate_ctxt *ctxt)
2073
{
2074
	int rc = X86EMUL_CONTINUE;
2075

2076
	switch (ctxt->modrm_reg) {
2077
	case 0:	/* inc */
2078
		emulate_1op(ctxt, "inc");
2079 2080
		break;
	case 1:	/* dec */
2081
		emulate_1op(ctxt, "dec");
2082
		break;
2083 2084
	case 2: /* call near abs */ {
		long int old_eip;
2085 2086 2087
		old_eip = ctxt->_eip;
		ctxt->_eip = ctxt->src.val;
		ctxt->src.val = old_eip;
2088
		rc = em_push(ctxt);
2089 2090
		break;
	}
2091
	case 4: /* jmp abs */
2092
		ctxt->_eip = ctxt->src.val;
2093
		break;
2094 2095 2096
	case 5: /* jmp far */
		rc = em_jmp_far(ctxt);
		break;
2097
	case 6:	/* push */
2098
		rc = em_push(ctxt);
2099 2100
		break;
	}
2101
	return rc;
2102 2103
}

2104
static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
2105
{
2106
	u64 old = ctxt->dst.orig_val64;
2107

2108 2109 2110 2111
	if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
	    ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
		*reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
		*reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
2112
		ctxt->eflags &= ~EFLG_ZF;
2113
	} else {
2114 2115
		ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
			(u32) reg_read(ctxt, VCPU_REGS_RBX);
2116

2117
		ctxt->eflags |= EFLG_ZF;
2118
	}
2119
	return X86EMUL_CONTINUE;
2120 2121
}

2122 2123
static int em_ret(struct x86_emulate_ctxt *ctxt)
{
2124 2125 2126
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->_eip;
	ctxt->dst.bytes = ctxt->op_bytes;
2127 2128 2129
	return em_pop(ctxt);
}

2130
static int em_ret_far(struct x86_emulate_ctxt *ctxt)
2131 2132 2133 2134
{
	int rc;
	unsigned long cs;

2135
	rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
2136
	if (rc != X86EMUL_CONTINUE)
2137
		return rc;
2138 2139 2140
	if (ctxt->op_bytes == 4)
		ctxt->_eip = (u32)ctxt->_eip;
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2141
	if (rc != X86EMUL_CONTINUE)
2142
		return rc;
2143
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
2144 2145 2146
	return rc;
}

2147 2148 2149 2150
static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
{
	/* Save real source value, then compare EAX against destination. */
	ctxt->src.orig_val = ctxt->src.val;
2151
	ctxt->src.val = reg_read(ctxt, VCPU_REGS_RAX);
2152 2153 2154 2155 2156 2157 2158 2159
	emulate_2op_SrcV(ctxt, "cmp");

	if (ctxt->eflags & EFLG_ZF) {
		/* Success: write back to memory. */
		ctxt->dst.val = ctxt->src.orig_val;
	} else {
		/* Failure: write the value we saw to EAX. */
		ctxt->dst.type = OP_REG;
2160
		ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
2161 2162 2163 2164
	}
	return X86EMUL_CONTINUE;
}

2165
static int em_lseg(struct x86_emulate_ctxt *ctxt)
2166
{
2167
	int seg = ctxt->src2.val;
2168 2169 2170
	unsigned short sel;
	int rc;

2171
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2172

2173
	rc = load_segment_descriptor(ctxt, sel, seg);
2174 2175 2176
	if (rc != X86EMUL_CONTINUE)
		return rc;

2177
	ctxt->dst.val = ctxt->src.val;
2178 2179 2180
	return rc;
}

2181
static void
2182
setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
2183
			struct desc_struct *cs, struct desc_struct *ss)
2184 2185
{
	cs->l = 0;		/* will be adjusted later */
2186
	set_desc_base(cs, 0);	/* flat segment */
2187
	cs->g = 1;		/* 4kb granularity */
2188
	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
2189 2190 2191
	cs->type = 0x0b;	/* Read, Execute, Accessed */
	cs->s = 1;
	cs->dpl = 0;		/* will be adjusted later */
2192 2193
	cs->p = 1;
	cs->d = 1;
2194
	cs->avl = 0;
2195

2196 2197
	set_desc_base(ss, 0);	/* flat segment */
	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
2198 2199 2200
	ss->g = 1;		/* 4kb granularity */
	ss->s = 1;
	ss->type = 0x03;	/* Read/Write, Accessed */
2201
	ss->d = 1;		/* 32bit stack segment */
2202
	ss->dpl = 0;
2203
	ss->p = 1;
2204 2205
	ss->l = 0;
	ss->avl = 0;
2206 2207
}

2208 2209 2210 2211 2212
static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

	eax = ecx = 0;
2213 2214
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
2215 2216 2217 2218
		&& ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
		&& edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
}

2219 2220
static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
{
2221
	const struct x86_emulate_ops *ops = ctxt->ops;
2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232
	u32 eax, ebx, ecx, edx;

	/*
	 * syscall should always be enabled in longmode - so only become
	 * vendor specific (cpuid) if other modes are active...
	 */
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return true;

	eax = 0x00000000;
	ecx = 0x00000000;
2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257
	ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	/*
	 * Intel ("GenuineIntel")
	 * remark: Intel CPUs only support "syscall" in 64bit
	 * longmode. Also an 64bit guest with a
	 * 32bit compat-app running will #UD !! While this
	 * behaviour can be fixed (by emulating) into AMD
	 * response - CPUs of AMD can't behave like Intel.
	 */
	if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
		return false;

	/* AMD ("AuthenticAMD") */
	if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
		return true;

	/* AMD ("AMDisbetter!") */
	if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
		return true;
2258 2259 2260 2261 2262

	/* default: (not Intel, not AMD), apply Intel's stricter rules... */
	return false;
}

2263
static int em_syscall(struct x86_emulate_ctxt *ctxt)
2264
{
2265
	const struct x86_emulate_ops *ops = ctxt->ops;
2266
	struct desc_struct cs, ss;
2267
	u64 msr_data;
2268
	u16 cs_sel, ss_sel;
2269
	u64 efer = 0;
2270 2271

	/* syscall is not available in real mode */
2272
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2273 2274
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_ud(ctxt);
2275

2276 2277 2278
	if (!(em_syscall_is_enabled(ctxt)))
		return emulate_ud(ctxt);

2279
	ops->get_msr(ctxt, MSR_EFER, &efer);
2280
	setup_syscalls_segments(ctxt, &cs, &ss);
2281

2282 2283 2284
	if (!(efer & EFER_SCE))
		return emulate_ud(ctxt);

2285
	ops->get_msr(ctxt, MSR_STAR, &msr_data);
2286
	msr_data >>= 32;
2287 2288
	cs_sel = (u16)(msr_data & 0xfffc);
	ss_sel = (u16)(msr_data + 8);
2289

2290
	if (efer & EFER_LMA) {
2291
		cs.d = 0;
2292 2293
		cs.l = 1;
	}
2294 2295
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2296

2297
	*reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
2298
	if (efer & EFER_LMA) {
2299
#ifdef CONFIG_X86_64
2300
		*reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags & ~EFLG_RF;
2301

2302
		ops->get_msr(ctxt,
2303 2304
			     ctxt->mode == X86EMUL_MODE_PROT64 ?
			     MSR_LSTAR : MSR_CSTAR, &msr_data);
2305
		ctxt->_eip = msr_data;
2306

2307
		ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
2308 2309 2310 2311
		ctxt->eflags &= ~(msr_data | EFLG_RF);
#endif
	} else {
		/* legacy mode */
2312
		ops->get_msr(ctxt, MSR_STAR, &msr_data);
2313
		ctxt->_eip = (u32)msr_data;
2314 2315 2316 2317

		ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
	}

2318
	return X86EMUL_CONTINUE;
2319 2320
}

2321
static int em_sysenter(struct x86_emulate_ctxt *ctxt)
2322
{
2323
	const struct x86_emulate_ops *ops = ctxt->ops;
2324
	struct desc_struct cs, ss;
2325
	u64 msr_data;
2326
	u16 cs_sel, ss_sel;
2327
	u64 efer = 0;
2328

2329
	ops->get_msr(ctxt, MSR_EFER, &efer);
2330
	/* inject #GP if in real mode */
2331 2332
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return emulate_gp(ctxt, 0);
2333

2334 2335 2336 2337 2338 2339 2340 2341
	/*
	 * Not recognized on AMD in compat mode (but is recognized in legacy
	 * mode).
	 */
	if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
	    && !vendor_intel(ctxt))
		return emulate_ud(ctxt);

2342 2343 2344
	/* XXX sysenter/sysexit have not been tested in 64bit mode.
	* Therefore, we inject an #UD.
	*/
2345 2346
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return emulate_ud(ctxt);
2347

2348
	setup_syscalls_segments(ctxt, &cs, &ss);
2349

2350
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2351 2352
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT32:
2353 2354
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2355 2356
		break;
	case X86EMUL_MODE_PROT64:
2357 2358
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2359
		break;
2360 2361
	default:
		break;
2362 2363 2364
	}

	ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
2365 2366 2367 2368
	cs_sel = (u16)msr_data;
	cs_sel &= ~SELECTOR_RPL_MASK;
	ss_sel = cs_sel + 8;
	ss_sel &= ~SELECTOR_RPL_MASK;
2369
	if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
2370
		cs.d = 0;
2371 2372 2373
		cs.l = 1;
	}

2374 2375
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2376

2377
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
2378
	ctxt->_eip = msr_data;
2379

2380
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
2381
	*reg_write(ctxt, VCPU_REGS_RSP) = msr_data;
2382

2383
	return X86EMUL_CONTINUE;
2384 2385
}

2386
static int em_sysexit(struct x86_emulate_ctxt *ctxt)
2387
{
2388
	const struct x86_emulate_ops *ops = ctxt->ops;
2389
	struct desc_struct cs, ss;
2390 2391
	u64 msr_data;
	int usermode;
X
Xiao Guangrong 已提交
2392
	u16 cs_sel = 0, ss_sel = 0;
2393

2394 2395
	/* inject #GP if in real mode or Virtual 8086 mode */
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2396 2397
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_gp(ctxt, 0);
2398

2399
	setup_syscalls_segments(ctxt, &cs, &ss);
2400

2401
	if ((ctxt->rex_prefix & 0x8) != 0x0)
2402 2403 2404 2405 2406 2407
		usermode = X86EMUL_MODE_PROT64;
	else
		usermode = X86EMUL_MODE_PROT32;

	cs.dpl = 3;
	ss.dpl = 3;
2408
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2409 2410
	switch (usermode) {
	case X86EMUL_MODE_PROT32:
2411
		cs_sel = (u16)(msr_data + 16);
2412 2413
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2414
		ss_sel = (u16)(msr_data + 24);
2415 2416
		break;
	case X86EMUL_MODE_PROT64:
2417
		cs_sel = (u16)(msr_data + 32);
2418 2419
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2420 2421
		ss_sel = cs_sel + 8;
		cs.d = 0;
2422 2423 2424
		cs.l = 1;
		break;
	}
2425 2426
	cs_sel |= SELECTOR_RPL_MASK;
	ss_sel |= SELECTOR_RPL_MASK;
2427

2428 2429
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2430

2431 2432
	ctxt->_eip = reg_read(ctxt, VCPU_REGS_RDX);
	*reg_write(ctxt, VCPU_REGS_RSP) = reg_read(ctxt, VCPU_REGS_RCX);
2433

2434
	return X86EMUL_CONTINUE;
2435 2436
}

2437
static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
2438 2439 2440 2441 2442 2443 2444
{
	int iopl;
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return false;
	if (ctxt->mode == X86EMUL_MODE_VM86)
		return true;
	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
2445
	return ctxt->ops->cpl(ctxt) > iopl;
2446 2447 2448 2449 2450
}

static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
					    u16 port, u16 len)
{
2451
	const struct x86_emulate_ops *ops = ctxt->ops;
2452
	struct desc_struct tr_seg;
2453
	u32 base3;
2454
	int r;
2455
	u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
2456
	unsigned mask = (1 << len) - 1;
2457
	unsigned long base;
2458

2459
	ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
2460
	if (!tr_seg.p)
2461
		return false;
2462
	if (desc_limit_scaled(&tr_seg) < 103)
2463
		return false;
2464 2465 2466 2467
	base = get_desc_base(&tr_seg);
#ifdef CONFIG_X86_64
	base |= ((u64)base3) << 32;
#endif
2468
	r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
2469 2470
	if (r != X86EMUL_CONTINUE)
		return false;
2471
	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
2472
		return false;
2473
	r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
2474 2475 2476 2477 2478 2479 2480 2481 2482 2483
	if (r != X86EMUL_CONTINUE)
		return false;
	if ((perm >> bit_idx) & mask)
		return false;
	return true;
}

static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
				 u16 port, u16 len)
{
2484 2485 2486
	if (ctxt->perm_ok)
		return true;

2487 2488
	if (emulator_bad_iopl(ctxt))
		if (!emulator_io_port_access_allowed(ctxt, port, len))
2489
			return false;
2490 2491 2492

	ctxt->perm_ok = true;

2493 2494 2495
	return true;
}

2496 2497 2498
static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_16 *tss)
{
2499
	tss->ip = ctxt->_eip;
2500
	tss->flag = ctxt->eflags;
2501 2502 2503 2504 2505 2506 2507 2508
	tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->si = reg_read(ctxt, VCPU_REGS_RSI);
	tss->di = reg_read(ctxt, VCPU_REGS_RDI);
2509

2510 2511 2512 2513 2514
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2515 2516 2517 2518 2519 2520 2521
}

static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_16 *tss)
{
	int ret;

2522
	ctxt->_eip = tss->ip;
2523
	ctxt->eflags = tss->flag | 2;
2524 2525 2526 2527 2528 2529 2530 2531
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
2532 2533 2534 2535 2536

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2537 2538 2539 2540 2541
	set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2542 2543

	/*
G
Guo Chao 已提交
2544
	 * Now load segment descriptors. If fault happens at this stage
2545 2546
	 * it is handled in a context of new task
	 */
2547
	ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
2548 2549
	if (ret != X86EMUL_CONTINUE)
		return ret;
2550
	ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
2551 2552
	if (ret != X86EMUL_CONTINUE)
		return ret;
2553
	ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
2554 2555
	if (ret != X86EMUL_CONTINUE)
		return ret;
2556
	ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
2557 2558
	if (ret != X86EMUL_CONTINUE)
		return ret;
2559
	ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
2560 2561 2562 2563 2564 2565 2566 2567 2568 2569
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_16(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2570
	const struct x86_emulate_ops *ops = ctxt->ops;
2571 2572
	struct tss_segment_16 tss_seg;
	int ret;
2573
	u32 new_tss_base = get_desc_base(new_desc);
2574

2575
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2576
			    &ctxt->exception);
2577
	if (ret != X86EMUL_CONTINUE)
2578 2579 2580
		/* FIXME: need to provide precise fault address */
		return ret;

2581
	save_state_to_tss16(ctxt, &tss_seg);
2582

2583
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2584
			     &ctxt->exception);
2585
	if (ret != X86EMUL_CONTINUE)
2586 2587 2588
		/* FIXME: need to provide precise fault address */
		return ret;

2589
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2590
			    &ctxt->exception);
2591
	if (ret != X86EMUL_CONTINUE)
2592 2593 2594 2595 2596 2597
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2598
		ret = ops->write_std(ctxt, new_tss_base,
2599 2600
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2601
				     &ctxt->exception);
2602
		if (ret != X86EMUL_CONTINUE)
2603 2604 2605 2606
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2607
	return load_state_from_tss16(ctxt, &tss_seg);
2608 2609 2610 2611 2612
}

static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_32 *tss)
{
2613
	tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
2614
	tss->eip = ctxt->_eip;
2615
	tss->eflags = ctxt->eflags;
2616 2617 2618 2619 2620 2621 2622 2623
	tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
	tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
2624

2625 2626 2627 2628 2629 2630 2631
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
	tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
	tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2632 2633 2634 2635 2636 2637 2638
}

static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_32 *tss)
{
	int ret;

2639
	if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
2640
		return emulate_gp(ctxt, 0);
2641
	ctxt->_eip = tss->eip;
2642
	ctxt->eflags = tss->eflags | 2;
2643 2644

	/* General purpose registers */
2645 2646 2647 2648 2649 2650 2651 2652
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
2653 2654 2655 2656 2657

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2658 2659 2660 2661 2662 2663 2664
	set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
	set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
	set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
2665

2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683
	/*
	 * If we're switching between Protected Mode and VM86, we need to make
	 * sure to update the mode before loading the segment descriptors so
	 * that the selectors are interpreted correctly.
	 *
	 * Need to get rflags to the vcpu struct immediately because it
	 * influences the CPL which is checked at least when loading the segment
	 * descriptors and when pushing an error code to the new kernel stack.
	 *
	 * TODO Introduce a separate ctxt->ops->set_cpl callback
	 */
	if (ctxt->eflags & X86_EFLAGS_VM)
		ctxt->mode = X86EMUL_MODE_VM86;
	else
		ctxt->mode = X86EMUL_MODE_PROT32;

	ctxt->ops->set_rflags(ctxt, ctxt->eflags);

2684 2685 2686 2687
	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
2688
	ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
2689 2690
	if (ret != X86EMUL_CONTINUE)
		return ret;
2691
	ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
2692 2693
	if (ret != X86EMUL_CONTINUE)
		return ret;
2694
	ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
2695 2696
	if (ret != X86EMUL_CONTINUE)
		return ret;
2697
	ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
2698 2699
	if (ret != X86EMUL_CONTINUE)
		return ret;
2700
	ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
2701 2702
	if (ret != X86EMUL_CONTINUE)
		return ret;
2703
	ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
2704 2705
	if (ret != X86EMUL_CONTINUE)
		return ret;
2706
	ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
2707 2708 2709 2710 2711 2712 2713 2714 2715 2716
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_32(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2717
	const struct x86_emulate_ops *ops = ctxt->ops;
2718 2719
	struct tss_segment_32 tss_seg;
	int ret;
2720
	u32 new_tss_base = get_desc_base(new_desc);
2721

2722
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2723
			    &ctxt->exception);
2724
	if (ret != X86EMUL_CONTINUE)
2725 2726 2727
		/* FIXME: need to provide precise fault address */
		return ret;

2728
	save_state_to_tss32(ctxt, &tss_seg);
2729

2730
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2731
			     &ctxt->exception);
2732
	if (ret != X86EMUL_CONTINUE)
2733 2734 2735
		/* FIXME: need to provide precise fault address */
		return ret;

2736
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2737
			    &ctxt->exception);
2738
	if (ret != X86EMUL_CONTINUE)
2739 2740 2741 2742 2743 2744
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2745
		ret = ops->write_std(ctxt, new_tss_base,
2746 2747
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2748
				     &ctxt->exception);
2749
		if (ret != X86EMUL_CONTINUE)
2750 2751 2752 2753
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2754
	return load_state_from_tss32(ctxt, &tss_seg);
2755 2756 2757
}

static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
2758
				   u16 tss_selector, int idt_index, int reason,
2759
				   bool has_error_code, u32 error_code)
2760
{
2761
	const struct x86_emulate_ops *ops = ctxt->ops;
2762 2763
	struct desc_struct curr_tss_desc, next_tss_desc;
	int ret;
2764
	u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
2765
	ulong old_tss_base =
2766
		ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
2767
	u32 desc_limit;
2768
	ulong desc_addr;
2769 2770 2771

	/* FIXME: old_tss_base == ~0 ? */

2772
	ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
2773 2774
	if (ret != X86EMUL_CONTINUE)
		return ret;
2775
	ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
2776 2777 2778 2779 2780
	if (ret != X86EMUL_CONTINUE)
		return ret;

	/* FIXME: check that next_tss_desc is tss */

2781 2782 2783 2784 2785
	/*
	 * Check privileges. The three cases are task switch caused by...
	 *
	 * 1. jmp/call/int to task gate: Check against DPL of the task gate
	 * 2. Exception/IRQ/iret: No check is performed
G
Guo Chao 已提交
2786
	 * 3. jmp/call to TSS: Check against DPL of the TSS
2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806
	 */
	if (reason == TASK_SWITCH_GATE) {
		if (idt_index != -1) {
			/* Software interrupts */
			struct desc_struct task_gate_desc;
			int dpl;

			ret = read_interrupt_descriptor(ctxt, idt_index,
							&task_gate_desc);
			if (ret != X86EMUL_CONTINUE)
				return ret;

			dpl = task_gate_desc.dpl;
			if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
				return emulate_gp(ctxt, (idt_index << 3) | 0x2);
		}
	} else if (reason != TASK_SWITCH_IRET) {
		int dpl = next_tss_desc.dpl;
		if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
			return emulate_gp(ctxt, tss_selector);
2807 2808
	}

2809

2810 2811 2812 2813
	desc_limit = desc_limit_scaled(&next_tss_desc);
	if (!next_tss_desc.p ||
	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
	     desc_limit < 0x2b)) {
2814
		emulate_ts(ctxt, tss_selector & 0xfffc);
2815 2816 2817 2818 2819
		return X86EMUL_PROPAGATE_FAULT;
	}

	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2820
		write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
2821 2822 2823 2824 2825 2826
	}

	if (reason == TASK_SWITCH_IRET)
		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;

	/* set back link to prev task only if NT bit is set in eflags
G
Guo Chao 已提交
2827
	   note that old_tss_sel is not used after this point */
2828 2829 2830 2831
	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
		old_tss_sel = 0xffff;

	if (next_tss_desc.type & 8)
2832
		ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
2833 2834
				     old_tss_base, &next_tss_desc);
	else
2835
		ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
2836
				     old_tss_base, &next_tss_desc);
2837 2838
	if (ret != X86EMUL_CONTINUE)
		return ret;
2839 2840 2841 2842 2843 2844

	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;

	if (reason != TASK_SWITCH_IRET) {
		next_tss_desc.type |= (1 << 1); /* set busy flag */
2845
		write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
2846 2847
	}

2848
	ops->set_cr(ctxt, 0,  ops->get_cr(ctxt, 0) | X86_CR0_TS);
2849
	ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
2850

2851
	if (has_error_code) {
2852 2853 2854
		ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
		ctxt->lock_prefix = 0;
		ctxt->src.val = (unsigned long) error_code;
2855
		ret = em_push(ctxt);
2856 2857
	}

2858 2859 2860 2861
	return ret;
}

int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2862
			 u16 tss_selector, int idt_index, int reason,
2863
			 bool has_error_code, u32 error_code)
2864 2865 2866
{
	int rc;

2867
	invalidate_registers(ctxt);
2868 2869
	ctxt->_eip = ctxt->eip;
	ctxt->dst.type = OP_NONE;
2870

2871
	rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
2872
				     has_error_code, error_code);
2873

2874
	if (rc == X86EMUL_CONTINUE) {
2875
		ctxt->eip = ctxt->_eip;
2876 2877
		writeback_registers(ctxt);
	}
2878

2879
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
2880 2881
}

2882 2883
static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
		struct operand *op)
2884
{
2885
	int df = (ctxt->eflags & EFLG_DF) ? -op->count : op->count;
2886

2887 2888
	register_address_increment(ctxt, reg_rmw(ctxt, reg), df * op->bytes);
	op->addr.mem.ea = register_address(ctxt, reg_read(ctxt, reg));
2889 2890
}

2891 2892 2893 2894 2895 2896
static int em_das(struct x86_emulate_ctxt *ctxt)
{
	u8 al, old_al;
	bool af, cf, old_cf;

	cf = ctxt->eflags & X86_EFLAGS_CF;
2897
	al = ctxt->dst.val;
2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914

	old_al = al;
	old_cf = cf;
	cf = false;
	af = ctxt->eflags & X86_EFLAGS_AF;
	if ((al & 0x0f) > 9 || af) {
		al -= 6;
		cf = old_cf | (al >= 250);
		af = true;
	} else {
		af = false;
	}
	if (old_al > 0x99 || old_cf) {
		al -= 0x60;
		cf = true;
	}

2915
	ctxt->dst.val = al;
2916
	/* Set PF, ZF, SF */
2917 2918 2919
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
2920
	emulate_2op_SrcV(ctxt, "or");
2921 2922 2923 2924 2925 2926 2927 2928
	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
	if (cf)
		ctxt->eflags |= X86_EFLAGS_CF;
	if (af)
		ctxt->eflags |= X86_EFLAGS_AF;
	return X86EMUL_CONTINUE;
}

2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949
static int em_aad(struct x86_emulate_ctxt *ctxt)
{
	u8 al = ctxt->dst.val & 0xff;
	u8 ah = (ctxt->dst.val >> 8) & 0xff;

	al = (al + (ah * ctxt->src.val)) & 0xff;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;

	ctxt->eflags &= ~(X86_EFLAGS_PF | X86_EFLAGS_SF | X86_EFLAGS_ZF);

	if (!al)
		ctxt->eflags |= X86_EFLAGS_ZF;
	if (!(al & 1))
		ctxt->eflags |= X86_EFLAGS_PF;
	if (al & 0x80)
		ctxt->eflags |= X86_EFLAGS_SF;

	return X86EMUL_CONTINUE;
}

2950 2951 2952 2953 2954 2955 2956 2957 2958
static int em_call(struct x86_emulate_ctxt *ctxt)
{
	long rel = ctxt->src.val;

	ctxt->src.val = (unsigned long)ctxt->_eip;
	jmp_rel(ctxt, rel);
	return em_push(ctxt);
}

2959 2960 2961 2962 2963 2964
static int em_call_far(struct x86_emulate_ctxt *ctxt)
{
	u16 sel, old_cs;
	ulong old_eip;
	int rc;

2965
	old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
2966
	old_eip = ctxt->_eip;
2967

2968
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2969
	if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
2970 2971
		return X86EMUL_CONTINUE;

2972 2973
	ctxt->_eip = 0;
	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
2974

2975
	ctxt->src.val = old_cs;
2976
	rc = em_push(ctxt);
2977 2978 2979
	if (rc != X86EMUL_CONTINUE)
		return rc;

2980
	ctxt->src.val = old_eip;
2981
	return em_push(ctxt);
2982 2983
}

2984 2985 2986 2987
static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
{
	int rc;

2988 2989 2990 2991
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->_eip;
	ctxt->dst.bytes = ctxt->op_bytes;
	rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
2992 2993
	if (rc != X86EMUL_CONTINUE)
		return rc;
2994
	rsp_increment(ctxt, ctxt->src.val);
2995 2996 2997
	return X86EMUL_CONTINUE;
}

2998 2999
static int em_add(struct x86_emulate_ctxt *ctxt)
{
3000
	emulate_2op_SrcV(ctxt, "add");
3001 3002 3003 3004 3005
	return X86EMUL_CONTINUE;
}

static int em_or(struct x86_emulate_ctxt *ctxt)
{
3006
	emulate_2op_SrcV(ctxt, "or");
3007 3008 3009 3010 3011
	return X86EMUL_CONTINUE;
}

static int em_adc(struct x86_emulate_ctxt *ctxt)
{
3012
	emulate_2op_SrcV(ctxt, "adc");
3013 3014 3015 3016 3017
	return X86EMUL_CONTINUE;
}

static int em_sbb(struct x86_emulate_ctxt *ctxt)
{
3018
	emulate_2op_SrcV(ctxt, "sbb");
3019 3020 3021 3022 3023
	return X86EMUL_CONTINUE;
}

static int em_and(struct x86_emulate_ctxt *ctxt)
{
3024
	emulate_2op_SrcV(ctxt, "and");
3025 3026 3027 3028 3029
	return X86EMUL_CONTINUE;
}

static int em_sub(struct x86_emulate_ctxt *ctxt)
{
3030
	emulate_2op_SrcV(ctxt, "sub");
3031 3032 3033 3034 3035
	return X86EMUL_CONTINUE;
}

static int em_xor(struct x86_emulate_ctxt *ctxt)
{
3036
	emulate_2op_SrcV(ctxt, "xor");
3037 3038 3039 3040 3041
	return X86EMUL_CONTINUE;
}

static int em_cmp(struct x86_emulate_ctxt *ctxt)
{
3042
	emulate_2op_SrcV(ctxt, "cmp");
3043
	/* Disable writeback. */
3044
	ctxt->dst.type = OP_NONE;
3045 3046 3047
	return X86EMUL_CONTINUE;
}

3048 3049
static int em_test(struct x86_emulate_ctxt *ctxt)
{
3050
	emulate_2op_SrcV(ctxt, "test");
3051 3052
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
3053 3054 3055
	return X86EMUL_CONTINUE;
}

3056 3057 3058
static int em_xchg(struct x86_emulate_ctxt *ctxt)
{
	/* Write back the register source. */
3059 3060
	ctxt->src.val = ctxt->dst.val;
	write_register_operand(&ctxt->src);
3061 3062

	/* Write back the memory destination with implicit LOCK prefix. */
3063 3064
	ctxt->dst.val = ctxt->src.orig_val;
	ctxt->lock_prefix = 1;
3065 3066 3067
	return X86EMUL_CONTINUE;
}

3068
static int em_imul(struct x86_emulate_ctxt *ctxt)
3069
{
3070
	emulate_2op_SrcV_nobyte(ctxt, "imul");
3071 3072 3073
	return X86EMUL_CONTINUE;
}

3074 3075
static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
{
3076
	ctxt->dst.val = ctxt->src2.val;
3077 3078 3079
	return em_imul(ctxt);
}

3080 3081
static int em_cwd(struct x86_emulate_ctxt *ctxt)
{
3082 3083
	ctxt->dst.type = OP_REG;
	ctxt->dst.bytes = ctxt->src.bytes;
3084
	ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
3085
	ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
3086 3087 3088 3089

	return X86EMUL_CONTINUE;
}

3090 3091 3092 3093
static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
{
	u64 tsc = 0;

3094
	ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
3095 3096
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
	*reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
3097 3098 3099
	return X86EMUL_CONTINUE;
}

3100 3101 3102 3103
static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
{
	u64 pmc;

3104
	if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
3105
		return emulate_gp(ctxt, 0);
3106 3107
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
	*reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
3108 3109 3110
	return X86EMUL_CONTINUE;
}

3111 3112
static int em_mov(struct x86_emulate_ctxt *ctxt)
{
S
Stefan Hajnoczi 已提交
3113
	memcpy(ctxt->dst.valptr, ctxt->src.valptr, ctxt->op_bytes);
3114 3115 3116
	return X86EMUL_CONTINUE;
}

3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144
static int em_cr_write(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

static int em_dr_write(struct x86_emulate_ctxt *ctxt)
{
	unsigned long val;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		val = ctxt->src.val & ~0ULL;
	else
		val = ctxt->src.val & ~0U;

	/* #UD condition is already handled. */
	if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3145 3146 3147 3148
static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3149 3150 3151
	msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
		| ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
	if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
3152 3153 3154 3155 3156 3157 3158 3159 3160
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3161
	if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
3162 3163
		return emulate_gp(ctxt, 0);

3164 3165
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
	*reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
3166 3167 3168
	return X86EMUL_CONTINUE;
}

3169 3170
static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
{
3171
	if (ctxt->modrm_reg > VCPU_SREG_GS)
3172 3173
		return emulate_ud(ctxt);

3174
	ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
3175 3176 3177 3178 3179
	return X86EMUL_CONTINUE;
}

static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
{
3180
	u16 sel = ctxt->src.val;
3181

3182
	if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
3183 3184
		return emulate_ud(ctxt);

3185
	if (ctxt->modrm_reg == VCPU_SREG_SS)
3186 3187 3188
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;

	/* Disable writeback. */
3189 3190
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
3191 3192
}

A
Avi Kivity 已提交
3193 3194 3195 3196 3197 3198 3199 3200 3201
static int em_lldt(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
}

A
Avi Kivity 已提交
3202 3203 3204 3205 3206 3207 3208 3209 3210
static int em_ltr(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
}

3211 3212
static int em_invlpg(struct x86_emulate_ctxt *ctxt)
{
3213 3214 3215
	int rc;
	ulong linear;

3216
	rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
3217
	if (rc == X86EMUL_CONTINUE)
3218
		ctxt->ops->invlpg(ctxt, linear);
3219
	/* Disable writeback. */
3220
	ctxt->dst.type = OP_NONE;
3221 3222 3223
	return X86EMUL_CONTINUE;
}

3224 3225 3226 3227 3228 3229 3230 3231 3232 3233
static int em_clts(struct x86_emulate_ctxt *ctxt)
{
	ulong cr0;

	cr0 = ctxt->ops->get_cr(ctxt, 0);
	cr0 &= ~X86_CR0_TS;
	ctxt->ops->set_cr(ctxt, 0, cr0);
	return X86EMUL_CONTINUE;
}

3234 3235 3236 3237
static int em_vmcall(struct x86_emulate_ctxt *ctxt)
{
	int rc;

3238
	if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
3239 3240 3241 3242 3243 3244 3245
		return X86EMUL_UNHANDLEABLE;

	rc = ctxt->ops->fix_hypercall(ctxt);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	/* Let the processor re-execute the fixed hypercall */
3246
	ctxt->_eip = ctxt->eip;
3247
	/* Disable writeback. */
3248
	ctxt->dst.type = OP_NONE;
3249 3250 3251
	return X86EMUL_CONTINUE;
}

3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280
static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
				  void (*get)(struct x86_emulate_ctxt *ctxt,
					      struct desc_ptr *ptr))
{
	struct desc_ptr desc_ptr;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
	get(ctxt, &desc_ptr);
	if (ctxt->op_bytes == 2) {
		ctxt->op_bytes = 4;
		desc_ptr.address &= 0x00ffffff;
	}
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return segmented_write(ctxt, ctxt->dst.addr.mem,
			       &desc_ptr, 2 + ctxt->op_bytes);
}

static int em_sgdt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
}

static int em_sidt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
}

3281 3282 3283 3284 3285
static int em_lgdt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

3286 3287
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3288
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3289
			     &desc_ptr.size, &desc_ptr.address,
3290
			     ctxt->op_bytes);
3291 3292 3293 3294
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_gdt(ctxt, &desc_ptr);
	/* Disable writeback. */
3295
	ctxt->dst.type = OP_NONE;
3296 3297 3298
	return X86EMUL_CONTINUE;
}

3299
static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
3300 3301 3302
{
	int rc;

3303 3304
	rc = ctxt->ops->fix_hypercall(ctxt);

3305
	/* Disable writeback. */
3306
	ctxt->dst.type = OP_NONE;
3307 3308 3309 3310 3311 3312 3313 3314
	return rc;
}

static int em_lidt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

3315 3316
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3317
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3318
			     &desc_ptr.size, &desc_ptr.address,
3319
			     ctxt->op_bytes);
3320 3321 3322 3323
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_idt(ctxt, &desc_ptr);
	/* Disable writeback. */
3324
	ctxt->dst.type = OP_NONE;
3325 3326 3327 3328 3329
	return X86EMUL_CONTINUE;
}

static int em_smsw(struct x86_emulate_ctxt *ctxt)
{
3330 3331
	ctxt->dst.bytes = 2;
	ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
3332 3333 3334 3335 3336 3337
	return X86EMUL_CONTINUE;
}

static int em_lmsw(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
3338 3339
			  | (ctxt->src.val & 0x0f));
	ctxt->dst.type = OP_NONE;
3340 3341 3342
	return X86EMUL_CONTINUE;
}

3343 3344
static int em_loop(struct x86_emulate_ctxt *ctxt)
{
3345 3346
	register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX), -1);
	if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
3347 3348
	    (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
		jmp_rel(ctxt, ctxt->src.val);
3349 3350 3351 3352 3353 3354

	return X86EMUL_CONTINUE;
}

static int em_jcxz(struct x86_emulate_ctxt *ctxt)
{
3355
	if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
3356
		jmp_rel(ctxt, ctxt->src.val);
3357 3358 3359 3360

	return X86EMUL_CONTINUE;
}

3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378
static int em_in(struct x86_emulate_ctxt *ctxt)
{
	if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
			     &ctxt->dst.val))
		return X86EMUL_IO_NEEDED;

	return X86EMUL_CONTINUE;
}

static int em_out(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
				    &ctxt->src.val, 1);
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397
static int em_cli(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->eflags &= ~X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

static int em_sti(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
	ctxt->eflags |= X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426
static int em_bt(struct x86_emulate_ctxt *ctxt)
{
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	/* only subword offset */
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;

	emulate_2op_SrcV_nobyte(ctxt, "bt");
	return X86EMUL_CONTINUE;
}

static int em_bts(struct x86_emulate_ctxt *ctxt)
{
	emulate_2op_SrcV_nobyte(ctxt, "bts");
	return X86EMUL_CONTINUE;
}

static int em_btr(struct x86_emulate_ctxt *ctxt)
{
	emulate_2op_SrcV_nobyte(ctxt, "btr");
	return X86EMUL_CONTINUE;
}

static int em_btc(struct x86_emulate_ctxt *ctxt)
{
	emulate_2op_SrcV_nobyte(ctxt, "btc");
	return X86EMUL_CONTINUE;
}

3427 3428
static int em_bsf(struct x86_emulate_ctxt *ctxt)
{
3429
	emulate_2op_SrcV_nobyte(ctxt, "bsf");
3430 3431 3432 3433 3434
	return X86EMUL_CONTINUE;
}

static int em_bsr(struct x86_emulate_ctxt *ctxt)
{
3435
	emulate_2op_SrcV_nobyte(ctxt, "bsr");
3436 3437 3438
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3439 3440 3441 3442
static int em_cpuid(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

3443 3444
	eax = reg_read(ctxt, VCPU_REGS_RAX);
	ecx = reg_read(ctxt, VCPU_REGS_RCX);
A
Avi Kivity 已提交
3445
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
3446 3447 3448 3449
	*reg_write(ctxt, VCPU_REGS_RAX) = eax;
	*reg_write(ctxt, VCPU_REGS_RBX) = ebx;
	*reg_write(ctxt, VCPU_REGS_RCX) = ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = edx;
A
Avi Kivity 已提交
3450 3451 3452
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3453 3454
static int em_lahf(struct x86_emulate_ctxt *ctxt)
{
3455 3456
	*reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
	*reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
A
Avi Kivity 已提交
3457 3458 3459
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474
static int em_bswap(struct x86_emulate_ctxt *ctxt)
{
	switch (ctxt->op_bytes) {
#ifdef CONFIG_X86_64
	case 8:
		asm("bswap %0" : "+r"(ctxt->dst.val));
		break;
#endif
	default:
		asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
		break;
	}
	return X86EMUL_CONTINUE;
}

3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488
static bool valid_cr(int nr)
{
	switch (nr) {
	case 0:
	case 2 ... 4:
	case 8:
		return true;
	default:
		return false;
	}
}

static int check_cr_read(struct x86_emulate_ctxt *ctxt)
{
3489
	if (!valid_cr(ctxt->modrm_reg))
3490 3491 3492 3493 3494 3495 3496
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_cr_write(struct x86_emulate_ctxt *ctxt)
{
3497 3498
	u64 new_val = ctxt->src.val64;
	int cr = ctxt->modrm_reg;
3499
	u64 efer = 0;
3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516

	static u64 cr_reserved_bits[] = {
		0xffffffff00000000ULL,
		0, 0, 0, /* CR3 checked later */
		CR4_RESERVED_BITS,
		0, 0, 0,
		CR8_RESERVED_BITS,
	};

	if (!valid_cr(cr))
		return emulate_ud(ctxt);

	if (new_val & cr_reserved_bits[cr])
		return emulate_gp(ctxt, 0);

	switch (cr) {
	case 0: {
3517
		u64 cr4;
3518 3519 3520 3521
		if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
		    ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
			return emulate_gp(ctxt, 0);

3522 3523
		cr4 = ctxt->ops->get_cr(ctxt, 4);
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3524 3525 3526 3527 3528 3529 3530 3531 3532 3533

		if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
		    !(cr4 & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	case 3: {
		u64 rsvd = 0;

3534 3535
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
		if (efer & EFER_LMA)
3536
			rsvd = CR3_L_MODE_RESERVED_BITS;
3537
		else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
3538
			rsvd = CR3_PAE_RESERVED_BITS;
3539
		else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
3540 3541 3542 3543 3544 3545 3546 3547
			rsvd = CR3_NONPAE_RESERVED_BITS;

		if (new_val & rsvd)
			return emulate_gp(ctxt, 0);

		break;
		}
	case 4: {
3548
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559

		if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	}

	return X86EMUL_CONTINUE;
}

3560 3561 3562 3563
static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
{
	unsigned long dr7;

3564
	ctxt->ops->get_dr(ctxt, 7, &dr7);
3565 3566 3567 3568 3569 3570 3571

	/* Check if DR7.Global_Enable is set */
	return dr7 & (1 << 13);
}

static int check_dr_read(struct x86_emulate_ctxt *ctxt)
{
3572
	int dr = ctxt->modrm_reg;
3573 3574 3575 3576 3577
	u64 cr4;

	if (dr > 7)
		return emulate_ud(ctxt);

3578
	cr4 = ctxt->ops->get_cr(ctxt, 4);
3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589
	if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
		return emulate_ud(ctxt);

	if (check_dr7_gd(ctxt))
		return emulate_db(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_dr_write(struct x86_emulate_ctxt *ctxt)
{
3590 3591
	u64 new_val = ctxt->src.val64;
	int dr = ctxt->modrm_reg;
3592 3593 3594 3595 3596 3597 3598

	if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
		return emulate_gp(ctxt, 0);

	return check_dr_read(ctxt);
}

3599 3600 3601 3602
static int check_svme(struct x86_emulate_ctxt *ctxt)
{
	u64 efer;

3603
	ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3604 3605 3606 3607 3608 3609 3610 3611 3612

	if (!(efer & EFER_SVME))
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
{
3613
	u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
3614 3615

	/* Valid physical address? */
3616
	if (rax & 0xffff000000000000ULL)
3617 3618 3619 3620 3621
		return emulate_gp(ctxt, 0);

	return check_svme(ctxt);
}

3622 3623
static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
{
3624
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3625

3626
	if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
3627 3628 3629 3630 3631
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

3632 3633
static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
{
3634
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3635
	u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
3636

3637
	if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
3638 3639 3640 3641 3642 3643
	    (rcx > 3))
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3644 3645
static int check_perm_in(struct x86_emulate_ctxt *ctxt)
{
3646 3647
	ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
3648 3649 3650 3651 3652 3653 3654
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int check_perm_out(struct x86_emulate_ctxt *ctxt)
{
3655 3656
	ctxt->src.bytes = min(ctxt->src.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
3657 3658 3659 3660 3661
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3662
#define D(_y) { .flags = (_y) }
3663
#define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
3664 3665
#define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
		      .check_perm = (_p) }
3666
#define N    D(0)
3667
#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
3668 3669
#define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
#define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
3670
#define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
3671
#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
3672
#define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
3673 3674
#define II(_f, _e, _i) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
3675 3676 3677
#define IIP(_f, _e, _i, _p) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
	  .check_perm = (_p) }
3678
#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
3679

3680
#define D2bv(_f)      D((_f) | ByteOp), D(_f)
3681
#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
3682
#define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)
3683 3684
#define I2bvIP(_f, _e, _i, _p) \
	IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
3685

3686 3687 3688
#define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e),		\
		I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e),	\
		I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
3689

3690
static const struct opcode group7_rm1[] = {
3691 3692
	DI(SrcNone | Priv, monitor),
	DI(SrcNone | Priv, mwait),
3693 3694 3695
	N, N, N, N, N, N,
};

3696
static const struct opcode group7_rm3[] = {
3697 3698 3699 3700 3701 3702 3703 3704
	DIP(SrcNone | Prot | Priv,		vmrun,		check_svme_pa),
	II(SrcNone  | Prot | VendorSpecific,	em_vmmcall,	vmmcall),
	DIP(SrcNone | Prot | Priv,		vmload,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		vmsave,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		stgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		clgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		skinit,		check_svme),
	DIP(SrcNone | Prot | Priv,		invlpga,	check_svme),
3705
};
3706

3707
static const struct opcode group7_rm7[] = {
3708
	N,
3709
	DIP(SrcNone, rdtscp, check_rdtsc),
3710 3711
	N, N, N, N, N, N,
};
3712

3713
static const struct opcode group1[] = {
3714
	I(Lock, em_add),
3715
	I(Lock | PageTable, em_or),
3716 3717
	I(Lock, em_adc),
	I(Lock, em_sbb),
3718
	I(Lock | PageTable, em_and),
3719 3720 3721
	I(Lock, em_sub),
	I(Lock, em_xor),
	I(0, em_cmp),
3722 3723
};

3724
static const struct opcode group1A[] = {
3725
	I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
3726 3727
};

3728
static const struct opcode group3[] = {
3729 3730 3731 3732 3733 3734 3735 3736
	I(DstMem | SrcImm, em_test),
	I(DstMem | SrcImm, em_test),
	I(DstMem | SrcNone | Lock, em_not),
	I(DstMem | SrcNone | Lock, em_neg),
	I(SrcMem, em_mul_ex),
	I(SrcMem, em_imul_ex),
	I(SrcMem, em_div_ex),
	I(SrcMem, em_idiv_ex),
3737 3738
};

3739
static const struct opcode group4[] = {
3740 3741
	I(ByteOp | DstMem | SrcNone | Lock, em_grp45),
	I(ByteOp | DstMem | SrcNone | Lock, em_grp45),
3742 3743 3744
	N, N, N, N, N, N,
};

3745
static const struct opcode group5[] = {
3746 3747 3748 3749 3750 3751 3752
	I(DstMem | SrcNone | Lock,		em_grp45),
	I(DstMem | SrcNone | Lock,		em_grp45),
	I(SrcMem | Stack,			em_grp45),
	I(SrcMemFAddr | ImplicitOps | Stack,	em_call_far),
	I(SrcMem | Stack,			em_grp45),
	I(SrcMemFAddr | ImplicitOps,		em_grp45),
	I(SrcMem | Stack,			em_grp45), N,
3753 3754
};

3755
static const struct opcode group6[] = {
3756 3757
	DI(Prot,	sldt),
	DI(Prot,	str),
A
Avi Kivity 已提交
3758
	II(Prot | Priv | SrcMem16, em_lldt, lldt),
A
Avi Kivity 已提交
3759
	II(Prot | Priv | SrcMem16, em_ltr, ltr),
3760 3761 3762
	N, N, N, N,
};

3763
static const struct group_dual group7 = { {
3764 3765
	II(Mov | DstMem | Priv,			em_sgdt, sgdt),
	II(Mov | DstMem | Priv,			em_sidt, sidt),
3766 3767 3768 3769 3770
	II(SrcMem | Priv,			em_lgdt, lgdt),
	II(SrcMem | Priv,			em_lidt, lidt),
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	II(SrcMem | ByteOp | Priv | NoAccess,	em_invlpg, invlpg),
3771
}, {
3772
	I(SrcNone | Priv | VendorSpecific,	em_vmcall),
3773
	EXT(0, group7_rm1),
3774
	N, EXT(0, group7_rm3),
3775 3776 3777
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	EXT(0, group7_rm7),
3778 3779
} };

3780
static const struct opcode group8[] = {
3781
	N, N, N, N,
3782 3783 3784 3785
	I(DstMem | SrcImmByte,				em_bt),
	I(DstMem | SrcImmByte | Lock | PageTable,	em_bts),
	I(DstMem | SrcImmByte | Lock,			em_btr),
	I(DstMem | SrcImmByte | Lock | PageTable,	em_btc),
3786 3787
};

3788
static const struct group_dual group9 = { {
3789
	N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
3790 3791 3792 3793
}, {
	N, N, N, N, N, N, N, N,
} };

3794
static const struct opcode group11[] = {
3795
	I(DstMem | SrcImm | Mov | PageTable, em_mov),
3796
	X7(D(Undefined)),
3797 3798
};

3799
static const struct gprefix pfx_0f_6f_0f_7f = {
3800
	I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
3801 3802
};

3803
static const struct gprefix pfx_vmovntpx = {
3804 3805 3806
	I(0, em_mov), N, N, N,
};

3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869
static const struct escape escape_d9 = { {
	N, N, N, N, N, N, N, I(DstMem, em_fnstcw),
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_db = { {
	N, N, N, N, N, N, N, N,
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_dd = { {
	N, N, N, N, N, N, N, I(DstMem, em_fnstsw),
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

3870
static const struct opcode opcode_table[256] = {
3871
	/* 0x00 - 0x07 */
3872
	I6ALU(Lock, em_add),
3873 3874
	I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
3875
	/* 0x08 - 0x0F */
3876
	I6ALU(Lock | PageTable, em_or),
3877 3878
	I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
	N,
3879
	/* 0x10 - 0x17 */
3880
	I6ALU(Lock, em_adc),
3881 3882
	I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
3883
	/* 0x18 - 0x1F */
3884
	I6ALU(Lock, em_sbb),
3885 3886
	I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
3887
	/* 0x20 - 0x27 */
3888
	I6ALU(Lock | PageTable, em_and), N, N,
3889
	/* 0x28 - 0x2F */
3890
	I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
3891
	/* 0x30 - 0x37 */
3892
	I6ALU(Lock, em_xor), N, N,
3893
	/* 0x38 - 0x3F */
3894
	I6ALU(0, em_cmp), N, N,
3895 3896 3897
	/* 0x40 - 0x4F */
	X16(D(DstReg)),
	/* 0x50 - 0x57 */
3898
	X8(I(SrcReg | Stack, em_push)),
3899
	/* 0x58 - 0x5F */
3900
	X8(I(DstReg | Stack, em_pop)),
3901
	/* 0x60 - 0x67 */
3902 3903
	I(ImplicitOps | Stack | No64, em_pusha),
	I(ImplicitOps | Stack | No64, em_popa),
3904 3905 3906
	N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
	N, N, N, N,
	/* 0x68 - 0x6F */
3907 3908
	I(SrcImm | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
3909 3910
	I(SrcImmByte | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
3911
	I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
3912
	I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
3913 3914 3915
	/* 0x70 - 0x7F */
	X16(D(SrcImmByte)),
	/* 0x80 - 0x87 */
3916 3917 3918 3919
	G(ByteOp | DstMem | SrcImm, group1),
	G(DstMem | SrcImm, group1),
	G(ByteOp | DstMem | SrcImm | No64, group1),
	G(DstMem | SrcImmByte, group1),
3920
	I2bv(DstMem | SrcReg | ModRM, em_test),
3921
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
3922
	/* 0x88 - 0x8F */
3923
	I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
3924
	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
3925
	I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
3926 3927 3928
	D(ModRM | SrcMem | NoAccess | DstReg),
	I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
	G(0, group1A),
3929
	/* 0x90 - 0x97 */
3930
	DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
3931
	/* 0x98 - 0x9F */
3932
	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
3933
	I(SrcImmFAddr | No64, em_call_far), N,
3934
	II(ImplicitOps | Stack, em_pushf, pushf),
A
Avi Kivity 已提交
3935
	II(ImplicitOps | Stack, em_popf, popf), N, I(ImplicitOps, em_lahf),
3936
	/* 0xA0 - 0xA7 */
3937
	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
3938
	I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
3939
	I2bv(SrcSI | DstDI | Mov | String, em_mov),
3940
	I2bv(SrcSI | DstDI | String, em_cmp),
3941
	/* 0xA8 - 0xAF */
3942
	I2bv(DstAcc | SrcImm, em_test),
3943 3944
	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
3945
	I2bv(SrcAcc | DstDI | String, em_cmp),
3946
	/* 0xB0 - 0xB7 */
3947
	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
3948
	/* 0xB8 - 0xBF */
3949
	X8(I(DstReg | SrcImm64 | Mov, em_mov)),
3950
	/* 0xC0 - 0xC7 */
3951
	D2bv(DstMem | SrcImmByte | ModRM),
3952
	I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
3953
	I(ImplicitOps | Stack, em_ret),
3954 3955
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
3956
	G(ByteOp, group11), G(0, group11),
3957
	/* 0xC8 - 0xCF */
A
Avi Kivity 已提交
3958 3959
	I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
	N, I(ImplicitOps | Stack, em_ret_far),
3960
	D(ImplicitOps), DI(SrcImmByte, intn),
3961
	D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
3962
	/* 0xD0 - 0xD7 */
3963
	D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
3964
	N, I(DstAcc | SrcImmByte | No64, em_aad), N, N,
3965
	/* 0xD8 - 0xDF */
3966
	N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
3967
	/* 0xE0 - 0xE7 */
3968 3969
	X3(I(SrcImmByte, em_loop)),
	I(SrcImmByte, em_jcxz),
3970 3971
	I2bvIP(SrcImmUByte | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
3972
	/* 0xE8 - 0xEF */
3973
	I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
3974
	I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
3975 3976
	I2bvIP(SrcDX | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
3977
	/* 0xF0 - 0xF7 */
3978
	N, DI(ImplicitOps, icebp), N, N,
3979 3980
	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
	G(ByteOp, group3), G(0, group3),
3981
	/* 0xF8 - 0xFF */
3982 3983
	D(ImplicitOps), D(ImplicitOps),
	I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
3984 3985 3986
	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
};

3987
static const struct opcode twobyte_table[256] = {
3988
	/* 0x00 - 0x0F */
3989
	G(0, group6), GD(0, &group7), N, N,
3990 3991
	N, I(ImplicitOps | VendorSpecific, em_syscall),
	II(ImplicitOps | Priv, em_clts, clts), N,
3992
	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
3993 3994 3995 3996
	N, D(ImplicitOps | ModRM), N, N,
	/* 0x10 - 0x1F */
	N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
	/* 0x20 - 0x2F */
3997
	DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
3998
	DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
3999 4000
	IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
	IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
4001
	N, N, N, N,
4002 4003
	N, N, N, GP(ModRM | DstMem | SrcReg | Sse | Mov | Aligned, &pfx_vmovntpx),
	N, N, N, N,
4004
	/* 0x30 - 0x3F */
4005
	II(ImplicitOps | Priv, em_wrmsr, wrmsr),
4006
	IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
4007
	II(ImplicitOps | Priv, em_rdmsr, rdmsr),
4008
	IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
4009 4010
	I(ImplicitOps | VendorSpecific, em_sysenter),
	I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
4011
	N, N,
4012 4013 4014 4015 4016 4017
	N, N, N, N, N, N, N, N,
	/* 0x40 - 0x4F */
	X16(D(DstReg | SrcMem | ModRM | Mov)),
	/* 0x50 - 0x5F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x60 - 0x6F */
4018 4019 4020 4021
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
4022
	/* 0x70 - 0x7F */
4023 4024 4025 4026
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
4027 4028 4029
	/* 0x80 - 0x8F */
	X16(D(SrcImm)),
	/* 0x90 - 0x9F */
4030
	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
4031
	/* 0xA0 - 0xA7 */
4032
	I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
A
Avi Kivity 已提交
4033
	II(ImplicitOps, em_cpuid, cpuid), I(DstMem | SrcReg | ModRM | BitOp, em_bt),
4034 4035 4036
	D(DstMem | SrcReg | Src2ImmByte | ModRM),
	D(DstMem | SrcReg | Src2CL | ModRM), N, N,
	/* 0xA8 - 0xAF */
4037
	I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
4038
	DI(ImplicitOps, rsm),
4039
	I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
4040 4041
	D(DstMem | SrcReg | Src2ImmByte | ModRM),
	D(DstMem | SrcReg | Src2CL | ModRM),
4042
	D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
4043
	/* 0xB0 - 0xB7 */
4044
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
4045
	I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
4046
	I(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
4047 4048
	I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
4049
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
4050 4051
	/* 0xB8 - 0xBF */
	N, N,
4052 4053
	G(BitOp, group8),
	I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
4054
	I(DstReg | SrcMem | ModRM, em_bsf), I(DstReg | SrcMem | ModRM, em_bsr),
4055
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
A
Avi Kivity 已提交
4056
	/* 0xC0 - 0xC7 */
4057
	D2bv(DstMem | SrcReg | ModRM | Lock),
4058
	N, D(DstMem | SrcReg | ModRM | Mov),
4059
	N, N, N, GD(0, &group9),
A
Avi Kivity 已提交
4060 4061
	/* 0xC8 - 0xCF */
	X8(I(DstReg, em_bswap)),
4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074
	/* 0xD0 - 0xDF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xEF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xFF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
};

#undef D
#undef N
#undef G
#undef GD
#undef I
4075
#undef GP
4076
#undef EXT
4077

4078
#undef D2bv
4079
#undef D2bvIP
4080
#undef I2bv
4081
#undef I2bvIP
4082
#undef I6ALU
4083

4084
static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
4085 4086 4087
{
	unsigned size;

4088
	size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100
	if (size == 8)
		size = 4;
	return size;
}

static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
		      unsigned size, bool sign_extension)
{
	int rc = X86EMUL_CONTINUE;

	op->type = OP_IMM;
	op->bytes = size;
4101
	op->addr.mem.ea = ctxt->_eip;
4102 4103 4104
	/* NB. Immediates are sign-extended as necessary. */
	switch (op->bytes) {
	case 1:
4105
		op->val = insn_fetch(s8, ctxt);
4106 4107
		break;
	case 2:
4108
		op->val = insn_fetch(s16, ctxt);
4109 4110
		break;
	case 4:
4111
		op->val = insn_fetch(s32, ctxt);
4112
		break;
4113 4114 4115
	case 8:
		op->val = insn_fetch(s64, ctxt);
		break;
4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133
	}
	if (!sign_extension) {
		switch (op->bytes) {
		case 1:
			op->val &= 0xff;
			break;
		case 2:
			op->val &= 0xffff;
			break;
		case 4:
			op->val &= 0xffffffff;
			break;
		}
	}
done:
	return rc;
}

4134 4135 4136 4137 4138 4139 4140
static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
			  unsigned d)
{
	int rc = X86EMUL_CONTINUE;

	switch (d) {
	case OpReg:
4141
		decode_register_operand(ctxt, op);
4142 4143
		break;
	case OpImmUByte:
4144
		rc = decode_imm(ctxt, op, 1, false);
4145 4146
		break;
	case OpMem:
4147
		ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4148 4149 4150 4151
	mem_common:
		*op = ctxt->memop;
		ctxt->memopp = op;
		if ((ctxt->d & BitOp) && op == &ctxt->dst)
4152 4153 4154
			fetch_bit_operand(ctxt);
		op->orig_val = op->val;
		break;
4155 4156 4157
	case OpMem64:
		ctxt->memop.bytes = 8;
		goto mem_common;
4158 4159 4160
	case OpAcc:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4161
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
4162 4163 4164 4165 4166 4167 4168
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
	case OpDI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4169
			register_address(ctxt, reg_read(ctxt, VCPU_REGS_RDI));
4170 4171
		op->addr.mem.seg = VCPU_SREG_ES;
		op->val = 0;
4172
		op->count = 1;
4173 4174 4175 4176
		break;
	case OpDX:
		op->type = OP_REG;
		op->bytes = 2;
4177
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
4178 4179
		fetch_register_operand(op);
		break;
4180 4181
	case OpCL:
		op->bytes = 1;
4182
		op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193
		break;
	case OpImmByte:
		rc = decode_imm(ctxt, op, 1, true);
		break;
	case OpOne:
		op->bytes = 1;
		op->val = 1;
		break;
	case OpImm:
		rc = decode_imm(ctxt, op, imm_size(ctxt), true);
		break;
4194 4195 4196
	case OpImm64:
		rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
		break;
4197 4198 4199
	case OpMem8:
		ctxt->memop.bytes = 1;
		goto mem_common;
4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215
	case OpMem16:
		ctxt->memop.bytes = 2;
		goto mem_common;
	case OpMem32:
		ctxt->memop.bytes = 4;
		goto mem_common;
	case OpImmU16:
		rc = decode_imm(ctxt, op, 2, false);
		break;
	case OpImmU:
		rc = decode_imm(ctxt, op, imm_size(ctxt), false);
		break;
	case OpSI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4216
			register_address(ctxt, reg_read(ctxt, VCPU_REGS_RSI));
4217 4218
		op->addr.mem.seg = seg_override(ctxt);
		op->val = 0;
4219
		op->count = 1;
4220 4221 4222 4223 4224 4225 4226 4227 4228 4229
		break;
	case OpImmFAddr:
		op->type = OP_IMM;
		op->addr.mem.ea = ctxt->_eip;
		op->bytes = ctxt->op_bytes + 2;
		insn_fetch_arr(op->valptr, op->bytes, ctxt);
		break;
	case OpMemFAddr:
		ctxt->memop.bytes = ctxt->op_bytes + 2;
		goto mem_common;
4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247
	case OpES:
		op->val = VCPU_SREG_ES;
		break;
	case OpCS:
		op->val = VCPU_SREG_CS;
		break;
	case OpSS:
		op->val = VCPU_SREG_SS;
		break;
	case OpDS:
		op->val = VCPU_SREG_DS;
		break;
	case OpFS:
		op->val = VCPU_SREG_FS;
		break;
	case OpGS:
		op->val = VCPU_SREG_GS;
		break;
4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258
	case OpImplicit:
		/* Special instructions do their own operand decoding. */
	default:
		op->type = OP_NONE; /* Disable writeback. */
		break;
	}

done:
	return rc;
}

4259
int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
4260 4261 4262
{
	int rc = X86EMUL_CONTINUE;
	int mode = ctxt->mode;
4263
	int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
4264
	bool op_prefix = false;
4265
	struct opcode opcode;
4266

4267 4268
	ctxt->memop.type = OP_NONE;
	ctxt->memopp = NULL;
4269 4270 4271
	ctxt->_eip = ctxt->eip;
	ctxt->fetch.start = ctxt->_eip;
	ctxt->fetch.end = ctxt->fetch.start + insn_len;
4272
	if (insn_len > 0)
4273
		memcpy(ctxt->fetch.data, insn, insn_len);
4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290

	switch (mode) {
	case X86EMUL_MODE_REAL:
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
		def_op_bytes = def_ad_bytes = 2;
		break;
	case X86EMUL_MODE_PROT32:
		def_op_bytes = def_ad_bytes = 4;
		break;
#ifdef CONFIG_X86_64
	case X86EMUL_MODE_PROT64:
		def_op_bytes = 4;
		def_ad_bytes = 8;
		break;
#endif
	default:
4291
		return EMULATION_FAILED;
4292 4293
	}

4294 4295
	ctxt->op_bytes = def_op_bytes;
	ctxt->ad_bytes = def_ad_bytes;
4296 4297 4298

	/* Legacy prefixes. */
	for (;;) {
4299
		switch (ctxt->b = insn_fetch(u8, ctxt)) {
4300
		case 0x66:	/* operand-size override */
4301
			op_prefix = true;
4302
			/* switch between 2/4 bytes */
4303
			ctxt->op_bytes = def_op_bytes ^ 6;
4304 4305 4306 4307
			break;
		case 0x67:	/* address-size override */
			if (mode == X86EMUL_MODE_PROT64)
				/* switch between 4/8 bytes */
4308
				ctxt->ad_bytes = def_ad_bytes ^ 12;
4309 4310
			else
				/* switch between 2/4 bytes */
4311
				ctxt->ad_bytes = def_ad_bytes ^ 6;
4312 4313 4314 4315 4316
			break;
		case 0x26:	/* ES override */
		case 0x2e:	/* CS override */
		case 0x36:	/* SS override */
		case 0x3e:	/* DS override */
4317
			set_seg_override(ctxt, (ctxt->b >> 3) & 3);
4318 4319 4320
			break;
		case 0x64:	/* FS override */
		case 0x65:	/* GS override */
4321
			set_seg_override(ctxt, ctxt->b & 7);
4322 4323 4324 4325
			break;
		case 0x40 ... 0x4f: /* REX */
			if (mode != X86EMUL_MODE_PROT64)
				goto done_prefixes;
4326
			ctxt->rex_prefix = ctxt->b;
4327 4328
			continue;
		case 0xf0:	/* LOCK */
4329
			ctxt->lock_prefix = 1;
4330 4331 4332
			break;
		case 0xf2:	/* REPNE/REPNZ */
		case 0xf3:	/* REP/REPE/REPZ */
4333
			ctxt->rep_prefix = ctxt->b;
4334 4335 4336 4337 4338 4339 4340
			break;
		default:
			goto done_prefixes;
		}

		/* Any legacy prefix after a REX prefix nullifies its effect. */

4341
		ctxt->rex_prefix = 0;
4342 4343 4344 4345 4346
	}

done_prefixes:

	/* REX prefix. */
4347 4348
	if (ctxt->rex_prefix & 8)
		ctxt->op_bytes = 8;	/* REX.W */
4349 4350

	/* Opcode byte(s). */
4351
	opcode = opcode_table[ctxt->b];
4352
	/* Two-byte opcode? */
4353 4354
	if (ctxt->b == 0x0f) {
		ctxt->twobyte = 1;
4355
		ctxt->b = insn_fetch(u8, ctxt);
4356
		opcode = twobyte_table[ctxt->b];
4357
	}
4358
	ctxt->d = opcode.flags;
4359

4360 4361 4362
	if (ctxt->d & ModRM)
		ctxt->modrm = insn_fetch(u8, ctxt);

4363 4364
	while (ctxt->d & GroupMask) {
		switch (ctxt->d & GroupMask) {
4365
		case Group:
4366
			goffset = (ctxt->modrm >> 3) & 7;
4367 4368 4369
			opcode = opcode.u.group[goffset];
			break;
		case GroupDual:
4370 4371
			goffset = (ctxt->modrm >> 3) & 7;
			if ((ctxt->modrm >> 6) == 3)
4372 4373 4374 4375 4376
				opcode = opcode.u.gdual->mod3[goffset];
			else
				opcode = opcode.u.gdual->mod012[goffset];
			break;
		case RMExt:
4377
			goffset = ctxt->modrm & 7;
4378
			opcode = opcode.u.group[goffset];
4379 4380
			break;
		case Prefix:
4381
			if (ctxt->rep_prefix && op_prefix)
4382
				return EMULATION_FAILED;
4383
			simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
4384 4385 4386 4387 4388 4389 4390
			switch (simd_prefix) {
			case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
			case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
			case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
			case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
			}
			break;
4391 4392 4393 4394 4395 4396
		case Escape:
			if (ctxt->modrm > 0xbf)
				opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
			else
				opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
			break;
4397
		default:
4398
			return EMULATION_FAILED;
4399
		}
4400

4401
		ctxt->d &= ~(u64)GroupMask;
4402
		ctxt->d |= opcode.flags;
4403 4404
	}

4405 4406 4407
	ctxt->execute = opcode.u.execute;
	ctxt->check_perm = opcode.check_perm;
	ctxt->intercept = opcode.intercept;
4408 4409

	/* Unrecognised? */
4410
	if (ctxt->d == 0 || (ctxt->d & Undefined))
4411
		return EMULATION_FAILED;
4412

4413
	if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
4414
		return EMULATION_FAILED;
4415

4416 4417
	if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
		ctxt->op_bytes = 8;
4418

4419
	if (ctxt->d & Op3264) {
4420
		if (mode == X86EMUL_MODE_PROT64)
4421
			ctxt->op_bytes = 8;
4422
		else
4423
			ctxt->op_bytes = 4;
4424 4425
	}

4426 4427
	if (ctxt->d & Sse)
		ctxt->op_bytes = 16;
A
Avi Kivity 已提交
4428 4429
	else if (ctxt->d & Mmx)
		ctxt->op_bytes = 8;
A
Avi Kivity 已提交
4430

4431
	/* ModRM and SIB bytes. */
4432
	if (ctxt->d & ModRM) {
4433
		rc = decode_modrm(ctxt, &ctxt->memop);
4434 4435 4436
		if (!ctxt->has_seg_override)
			set_seg_override(ctxt, ctxt->modrm_seg);
	} else if (ctxt->d & MemAbs)
4437
		rc = decode_abs(ctxt, &ctxt->memop);
4438 4439 4440
	if (rc != X86EMUL_CONTINUE)
		goto done;

4441 4442
	if (!ctxt->has_seg_override)
		set_seg_override(ctxt, VCPU_SREG_DS);
4443

4444
	ctxt->memop.addr.mem.seg = seg_override(ctxt);
4445

4446 4447
	if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
		ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
4448 4449 4450 4451 4452

	/*
	 * Decode and fetch the source operand: register, memory
	 * or immediate.
	 */
4453
	rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
4454 4455 4456
	if (rc != X86EMUL_CONTINUE)
		goto done;

4457 4458 4459 4460
	/*
	 * Decode and fetch the second source operand: register, memory
	 * or immediate.
	 */
4461
	rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
4462 4463 4464
	if (rc != X86EMUL_CONTINUE)
		goto done;

4465
	/* Decode and fetch the destination operand: register or memory. */
4466
	rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
4467 4468

done:
4469 4470
	if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
		ctxt->memopp->addr.mem.ea += ctxt->_eip;
4471

4472
	return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
4473 4474
}

4475 4476 4477 4478 4479
bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
{
	return ctxt->d & PageTable;
}

4480 4481 4482 4483 4484 4485 4486 4487 4488
static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
{
	/* The second termination condition only applies for REPE
	 * and REPNE. Test if the repeat string operation prefix is
	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
	 * corresponding termination condition according to:
	 * 	- if REPE/REPZ and ZF = 0 then done
	 * 	- if REPNE/REPNZ and ZF = 1 then done
	 */
4489 4490 4491
	if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
	     (ctxt->b == 0xae) || (ctxt->b == 0xaf))
	    && (((ctxt->rep_prefix == REPE_PREFIX) &&
4492
		 ((ctxt->eflags & EFLG_ZF) == 0))
4493
		|| ((ctxt->rep_prefix == REPNE_PREFIX) &&
4494 4495 4496 4497 4498 4499
		    ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
		return true;

	return false;
}

A
Avi Kivity 已提交
4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512
static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
{
	bool fault = false;

	ctxt->ops->get_fpu(ctxt);
	asm volatile("1: fwait \n\t"
		     "2: \n\t"
		     ".pushsection .fixup,\"ax\" \n\t"
		     "3: \n\t"
		     "movb $1, %[fault] \n\t"
		     "jmp 2b \n\t"
		     ".popsection \n\t"
		     _ASM_EXTABLE(1b, 3b)
4513
		     : [fault]"+qm"(fault));
A
Avi Kivity 已提交
4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528
	ctxt->ops->put_fpu(ctxt);

	if (unlikely(fault))
		return emulate_exception(ctxt, MF_VECTOR, 0, false);

	return X86EMUL_CONTINUE;
}

static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
				       struct operand *op)
{
	if (op->type == OP_MM)
		read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
}

4529 4530 4531 4532 4533 4534 4535 4536 4537 4538
static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
{
	ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
	fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
	asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
	    : "+a"(ctxt->dst.val), "+b"(ctxt->src.val), [flags]"+D"(flags)
	: "c"(ctxt->src2.val), [fastop]"S"(fop));
	ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
	return X86EMUL_CONTINUE;
}
4539

4540
int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
4541
{
4542
	const struct x86_emulate_ops *ops = ctxt->ops;
4543
	int rc = X86EMUL_CONTINUE;
4544
	int saved_dst_type = ctxt->dst.type;
4545

4546
	ctxt->mem_read.pos = 0;
4547

4548
	if (ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) {
4549
		rc = emulate_ud(ctxt);
4550 4551 4552
		goto done;
	}

4553
	/* LOCK prefix is allowed only with some instructions */
4554
	if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
4555
		rc = emulate_ud(ctxt);
4556 4557 4558
		goto done;
	}

4559
	if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
4560
		rc = emulate_ud(ctxt);
4561 4562 4563
		goto done;
	}

A
Avi Kivity 已提交
4564 4565
	if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
	    || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
A
Avi Kivity 已提交
4566 4567 4568 4569
		rc = emulate_ud(ctxt);
		goto done;
	}

A
Avi Kivity 已提交
4570
	if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
A
Avi Kivity 已提交
4571 4572 4573 4574
		rc = emulate_nm(ctxt);
		goto done;
	}

A
Avi Kivity 已提交
4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588
	if (ctxt->d & Mmx) {
		rc = flush_pending_x87_faults(ctxt);
		if (rc != X86EMUL_CONTINUE)
			goto done;
		/*
		 * Now that we know the fpu is exception safe, we can fetch
		 * operands from it.
		 */
		fetch_possible_mmx_operand(ctxt, &ctxt->src);
		fetch_possible_mmx_operand(ctxt, &ctxt->src2);
		if (!(ctxt->d & Mov))
			fetch_possible_mmx_operand(ctxt, &ctxt->dst);
	}

4589 4590
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4591
					      X86_ICPT_PRE_EXCEPT);
4592 4593 4594 4595
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4596
	/* Privileged instruction can be executed only in CPL=0 */
4597
	if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
4598
		rc = emulate_gp(ctxt, 0);
4599 4600 4601
		goto done;
	}

4602
	/* Instruction can only be executed in protected mode */
4603
	if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
4604 4605 4606 4607
		rc = emulate_ud(ctxt);
		goto done;
	}

4608
	/* Do instruction specific permission checks */
4609 4610
	if (ctxt->check_perm) {
		rc = ctxt->check_perm(ctxt);
4611 4612 4613 4614
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4615 4616
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4617
					      X86_ICPT_POST_EXCEPT);
4618 4619 4620 4621
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4622
	if (ctxt->rep_prefix && (ctxt->d & String)) {
4623
		/* All REP prefixes have the same first termination condition */
4624
		if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
4625
			ctxt->eip = ctxt->_eip;
4626 4627 4628 4629
			goto done;
		}
	}

4630 4631 4632
	if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
		rc = segmented_read(ctxt, ctxt->src.addr.mem,
				    ctxt->src.valptr, ctxt->src.bytes);
4633
		if (rc != X86EMUL_CONTINUE)
4634
			goto done;
4635
		ctxt->src.orig_val64 = ctxt->src.val64;
4636 4637
	}

4638 4639 4640
	if (ctxt->src2.type == OP_MEM) {
		rc = segmented_read(ctxt, ctxt->src2.addr.mem,
				    &ctxt->src2.val, ctxt->src2.bytes);
4641 4642 4643 4644
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4645
	if ((ctxt->d & DstMask) == ImplicitOps)
4646 4647 4648
		goto special_insn;


4649
	if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
4650
		/* optimisation - avoid slow emulated read if Mov */
4651 4652
		rc = segmented_read(ctxt, ctxt->dst.addr.mem,
				   &ctxt->dst.val, ctxt->dst.bytes);
4653 4654
		if (rc != X86EMUL_CONTINUE)
			goto done;
4655
	}
4656
	ctxt->dst.orig_val = ctxt->dst.val;
4657

4658 4659
special_insn:

4660 4661
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4662
					      X86_ICPT_POST_MEMACCESS);
4663 4664 4665 4666
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4667
	if (ctxt->execute) {
4668 4669 4670 4671 4672 4673 4674
		if (ctxt->d & Fastop) {
			void (*fop)(struct fastop *) = (void *)ctxt->execute;
			rc = fastop(ctxt, fop);
			if (rc != X86EMUL_CONTINUE)
				goto done;
			goto writeback;
		}
4675
		rc = ctxt->execute(ctxt);
4676 4677 4678 4679 4680
		if (rc != X86EMUL_CONTINUE)
			goto done;
		goto writeback;
	}

4681
	if (ctxt->twobyte)
A
Avi Kivity 已提交
4682 4683
		goto twobyte_insn;

4684
	switch (ctxt->b) {
4685
	case 0x40 ... 0x47: /* inc r16/r32 */
4686
		emulate_1op(ctxt, "inc");
4687 4688
		break;
	case 0x48 ... 0x4f: /* dec r16/r32 */
4689
		emulate_1op(ctxt, "dec");
4690
		break;
A
Avi Kivity 已提交
4691
	case 0x63:		/* movsxd */
4692
		if (ctxt->mode != X86EMUL_MODE_PROT64)
A
Avi Kivity 已提交
4693
			goto cannot_emulate;
4694
		ctxt->dst.val = (s32) ctxt->src.val;
A
Avi Kivity 已提交
4695
		break;
4696
	case 0x70 ... 0x7f: /* jcc (short) */
4697 4698
		if (test_cc(ctxt->b, ctxt->eflags))
			jmp_rel(ctxt, ctxt->src.val);
4699
		break;
N
Nitin A Kamble 已提交
4700
	case 0x8d: /* lea r16/r32, m */
4701
		ctxt->dst.val = ctxt->src.addr.mem.ea;
N
Nitin A Kamble 已提交
4702
		break;
4703
	case 0x90 ... 0x97: /* nop / xchg reg, rax */
4704
		if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
4705
			break;
4706 4707
		rc = em_xchg(ctxt);
		break;
4708
	case 0x98: /* cbw/cwde/cdqe */
4709 4710 4711 4712
		switch (ctxt->op_bytes) {
		case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
		case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
		case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
4713 4714
		}
		break;
4715
	case 0xc0 ... 0xc1:
4716
		rc = em_grp2(ctxt);
4717
		break;
4718
	case 0xcc:		/* int3 */
4719 4720
		rc = emulate_int(ctxt, 3);
		break;
4721
	case 0xcd:		/* int n */
4722
		rc = emulate_int(ctxt, ctxt->src.val);
4723 4724
		break;
	case 0xce:		/* into */
4725 4726
		if (ctxt->eflags & EFLG_OF)
			rc = emulate_int(ctxt, 4);
4727
		break;
4728
	case 0xd0 ... 0xd1:	/* Grp2 */
4729
		rc = em_grp2(ctxt);
4730 4731
		break;
	case 0xd2 ... 0xd3:	/* Grp2 */
4732
		ctxt->src.val = reg_read(ctxt, VCPU_REGS_RCX);
4733
		rc = em_grp2(ctxt);
4734
		break;
4735
	case 0xe9: /* jmp rel */
4736
	case 0xeb: /* jmp rel short */
4737 4738
		jmp_rel(ctxt, ctxt->src.val);
		ctxt->dst.type = OP_NONE; /* Disable writeback. */
4739
		break;
4740
	case 0xf4:              /* hlt */
4741
		ctxt->ops->halt(ctxt);
4742
		break;
4743 4744 4745 4746 4747 4748 4749
	case 0xf5:	/* cmc */
		/* complement carry flag from eflags reg */
		ctxt->eflags ^= EFLG_CF;
		break;
	case 0xf8: /* clc */
		ctxt->eflags &= ~EFLG_CF;
		break;
4750 4751 4752
	case 0xf9: /* stc */
		ctxt->eflags |= EFLG_CF;
		break;
4753 4754 4755 4756 4757 4758
	case 0xfc: /* cld */
		ctxt->eflags &= ~EFLG_DF;
		break;
	case 0xfd: /* std */
		ctxt->eflags |= EFLG_DF;
		break;
4759 4760
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4761
	}
4762

4763 4764 4765
	if (rc != X86EMUL_CONTINUE)
		goto done;

4766
writeback:
4767
	rc = writeback(ctxt);
4768
	if (rc != X86EMUL_CONTINUE)
4769 4770
		goto done;

4771 4772 4773 4774
	/*
	 * restore dst type in case the decoding will be reused
	 * (happens for string instruction )
	 */
4775
	ctxt->dst.type = saved_dst_type;
4776

4777
	if ((ctxt->d & SrcMask) == SrcSI)
4778
		string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
4779

4780
	if ((ctxt->d & DstMask) == DstDI)
4781
		string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
4782

4783
	if (ctxt->rep_prefix && (ctxt->d & String)) {
4784
		unsigned int count;
4785
		struct read_cache *r = &ctxt->io_read;
4786 4787 4788 4789 4790 4791
		if ((ctxt->d & SrcMask) == SrcSI)
			count = ctxt->src.count;
		else
			count = ctxt->dst.count;
		register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX),
				-count);
4792

4793 4794 4795 4796 4797
		if (!string_insn_completed(ctxt)) {
			/*
			 * Re-enter guest when pio read ahead buffer is empty
			 * or, if it is not used, after each 1024 iteration.
			 */
4798
			if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
4799 4800 4801 4802 4803 4804
			    (r->end == 0 || r->end != r->pos)) {
				/*
				 * Reset read cache. Usually happens before
				 * decode, but since instruction is restarted
				 * we have to do it here.
				 */
4805
				ctxt->mem_read.end = 0;
4806
				writeback_registers(ctxt);
4807 4808 4809
				return EMULATION_RESTART;
			}
			goto done; /* skip rip writeback */
4810
		}
4811
	}
4812

4813
	ctxt->eip = ctxt->_eip;
4814 4815

done:
4816 4817
	if (rc == X86EMUL_PROPAGATE_FAULT)
		ctxt->have_exception = true;
4818 4819 4820
	if (rc == X86EMUL_INTERCEPTED)
		return EMULATION_INTERCEPTED;

4821 4822 4823
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);

4824
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
A
Avi Kivity 已提交
4825 4826

twobyte_insn:
4827
	switch (ctxt->b) {
4828
	case 0x09:		/* wbinvd */
4829
		(ctxt->ops->wbinvd)(ctxt);
4830 4831
		break;
	case 0x08:		/* invd */
4832 4833 4834 4835
	case 0x0d:		/* GrpP (prefetch) */
	case 0x18:		/* Grp16 (prefetch/nop) */
		break;
	case 0x20: /* mov cr, reg */
4836
		ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
4837
		break;
A
Avi Kivity 已提交
4838
	case 0x21: /* mov from dr to reg */
4839
		ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
A
Avi Kivity 已提交
4840 4841
		break;
	case 0x40 ... 0x4f:	/* cmov */
4842 4843 4844
		ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
		if (!test_cc(ctxt->b, ctxt->eflags))
			ctxt->dst.type = OP_NONE; /* no writeback */
A
Avi Kivity 已提交
4845
		break;
4846
	case 0x80 ... 0x8f: /* jnz rel, etc*/
4847 4848
		if (test_cc(ctxt->b, ctxt->eflags))
			jmp_rel(ctxt, ctxt->src.val);
4849
		break;
4850
	case 0x90 ... 0x9f:     /* setcc r/m8 */
4851
		ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
4852
		break;
4853 4854
	case 0xa4: /* shld imm8, r, r/m */
	case 0xa5: /* shld cl, r, r/m */
4855
		emulate_2op_cl(ctxt, "shld");
4856 4857 4858
		break;
	case 0xac: /* shrd imm8, r, r/m */
	case 0xad: /* shrd cl, r, r/m */
4859
		emulate_2op_cl(ctxt, "shrd");
4860
		break;
4861 4862
	case 0xae:              /* clflush */
		break;
A
Avi Kivity 已提交
4863
	case 0xb6 ... 0xb7:	/* movzx */
4864
		ctxt->dst.bytes = ctxt->op_bytes;
4865
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
4866
						       : (u16) ctxt->src.val;
A
Avi Kivity 已提交
4867 4868
		break;
	case 0xbe ... 0xbf:	/* movsx */
4869
		ctxt->dst.bytes = ctxt->op_bytes;
4870
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
4871
							(s16) ctxt->src.val;
A
Avi Kivity 已提交
4872
		break;
4873
	case 0xc0 ... 0xc1:	/* xadd */
4874
		emulate_2op_SrcV(ctxt, "add");
4875
		/* Write back the register source. */
4876 4877
		ctxt->src.val = ctxt->dst.orig_val;
		write_register_operand(&ctxt->src);
4878
		break;
4879
	case 0xc3:		/* movnti */
4880 4881 4882
		ctxt->dst.bytes = ctxt->op_bytes;
		ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
							(u64) ctxt->src.val;
4883
		break;
4884 4885
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4886
	}
4887 4888 4889 4890

	if (rc != X86EMUL_CONTINUE)
		goto done;

A
Avi Kivity 已提交
4891 4892 4893
	goto writeback;

cannot_emulate:
4894
	return EMULATION_FAILED;
A
Avi Kivity 已提交
4895
}
4896 4897 4898 4899 4900 4901 4902 4903 4904 4905

void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
{
	invalidate_registers(ctxt);
}

void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
{
	writeback_registers(ctxt);
}