emulate.c 121.4 KB
Newer Older
A
Avi Kivity 已提交
1
/******************************************************************************
2
 * emulate.c
A
Avi Kivity 已提交
3 4 5 6 7 8
 *
 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
 *
 * Copyright (c) 2005 Keir Fraser
 *
 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
9
 * privileged instructions:
A
Avi Kivity 已提交
10 11
 *
 * Copyright (C) 2006 Qumranet
N
Nicolas Kaiser 已提交
12
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
13 14 15 16 17 18 19 20 21 22
 *
 *   Avi Kivity <avi@qumranet.com>
 *   Yaniv Kamay <yaniv@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
 */

23
#include <linux/kvm_host.h>
24
#include "kvm_cache_regs.h"
A
Avi Kivity 已提交
25
#include <linux/module.h>
26
#include <asm/kvm_emulate.h>
A
Avi Kivity 已提交
27

28
#include "x86.h"
29
#include "tss.h"
30

31 32 33
/*
 * Operand types
 */
34 35 36 37 38 39 40 41 42
#define OpNone             0ull
#define OpImplicit         1ull  /* No generic decode */
#define OpReg              2ull  /* Register */
#define OpMem              3ull  /* Memory */
#define OpAcc              4ull  /* Accumulator: AL/AX/EAX/RAX */
#define OpDI               5ull  /* ES:DI/EDI/RDI */
#define OpMem64            6ull  /* Memory, 64-bit */
#define OpImmUByte         7ull  /* Zero-extended 8-bit immediate */
#define OpDX               8ull  /* DX register */
43 44 45
#define OpCL               9ull  /* CL register (for shifts) */
#define OpImmByte         10ull  /* 8-bit sign extended immediate */
#define OpOne             11ull  /* Implied 1 */
46
#define OpImm             12ull  /* Sign extended up to 32-bit immediate */
47 48 49 50 51 52 53
#define OpMem16           13ull  /* Memory operand (16-bit). */
#define OpMem32           14ull  /* Memory operand (32-bit). */
#define OpImmU            15ull  /* Immediate operand, zero extended */
#define OpSI              16ull  /* SI/ESI/RSI */
#define OpImmFAddr        17ull  /* Immediate far address */
#define OpMemFAddr        18ull  /* Far address in memory */
#define OpImmU16          19ull  /* Immediate operand, 16 bits, zero extended */
54 55 56 57 58 59
#define OpES              20ull  /* ES */
#define OpCS              21ull  /* CS */
#define OpSS              22ull  /* SS */
#define OpDS              23ull  /* DS */
#define OpFS              24ull  /* FS */
#define OpGS              25ull  /* GS */
60
#define OpMem8            26ull  /* 8-bit zero extended memory operand */
61
#define OpImm64           27ull  /* Sign extended 16/32/64-bit immediate */
62 63

#define OpBits             5  /* Width of operand field */
64
#define OpMask             ((1ull << OpBits) - 1)
65

A
Avi Kivity 已提交
66 67 68 69 70 71 72 73 74 75
/*
 * Opcode effective-address decode tables.
 * Note that we only emulate instructions that have at least one memory
 * operand (excluding implicit stack references). We assume that stack
 * references and instruction fetches will never occur in special memory
 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
 * not be handled.
 */

/* Operand sizes: 8-bit operands or specified/overridden size. */
76
#define ByteOp      (1<<0)	/* 8-bit operands. */
A
Avi Kivity 已提交
77
/* Destination operand type. */
78 79 80 81 82 83 84 85 86 87
#define DstShift    1
#define ImplicitOps (OpImplicit << DstShift)
#define DstReg      (OpReg << DstShift)
#define DstMem      (OpMem << DstShift)
#define DstAcc      (OpAcc << DstShift)
#define DstDI       (OpDI << DstShift)
#define DstMem64    (OpMem64 << DstShift)
#define DstImmUByte (OpImmUByte << DstShift)
#define DstDX       (OpDX << DstShift)
#define DstMask     (OpMask << DstShift)
A
Avi Kivity 已提交
88
/* Source operand type. */
89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104
#define SrcShift    6
#define SrcNone     (OpNone << SrcShift)
#define SrcReg      (OpReg << SrcShift)
#define SrcMem      (OpMem << SrcShift)
#define SrcMem16    (OpMem16 << SrcShift)
#define SrcMem32    (OpMem32 << SrcShift)
#define SrcImm      (OpImm << SrcShift)
#define SrcImmByte  (OpImmByte << SrcShift)
#define SrcOne      (OpOne << SrcShift)
#define SrcImmUByte (OpImmUByte << SrcShift)
#define SrcImmU     (OpImmU << SrcShift)
#define SrcSI       (OpSI << SrcShift)
#define SrcImmFAddr (OpImmFAddr << SrcShift)
#define SrcMemFAddr (OpMemFAddr << SrcShift)
#define SrcAcc      (OpAcc << SrcShift)
#define SrcImmU16   (OpImmU16 << SrcShift)
105
#define SrcImm64    (OpImm64 << SrcShift)
106
#define SrcDX       (OpDX << SrcShift)
107
#define SrcMem8     (OpMem8 << SrcShift)
108
#define SrcMask     (OpMask << SrcShift)
109 110 111 112 113 114 115 116 117 118
#define BitOp       (1<<11)
#define MemAbs      (1<<12)      /* Memory operand is absolute displacement */
#define String      (1<<13)     /* String instruction (rep capable) */
#define Stack       (1<<14)     /* Stack instruction (push/pop) */
#define GroupMask   (7<<15)     /* Opcode uses one of the group mechanisms */
#define Group       (1<<15)     /* Bits 3:5 of modrm byte extend opcode */
#define GroupDual   (2<<15)     /* Alternate decoding of mod == 3 */
#define Prefix      (3<<15)     /* Instruction varies with 66/f2/f3 prefix */
#define RMExt       (4<<15)     /* Opcode extension in ModRM r/m if mod == 3 */
#define Sse         (1<<18)     /* SSE Vector instruction */
119 120 121 122
/* Generic ModRM decode. */
#define ModRM       (1<<19)
/* Destination is only written; never read. */
#define Mov         (1<<20)
123
/* Misc flags */
124
#define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
125
#define VendorSpecific (1<<22) /* Vendor specific instruction */
126
#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
127
#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
128
#define Undefined   (1<<25) /* No Such Instruction */
129
#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
130
#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
131
#define No64	    (1<<28)
132
#define PageTable   (1 << 29)   /* instruction used to write page table */
133
/* Source 2 operand type */
134
#define Src2Shift   (30)
135 136 137 138 139
#define Src2None    (OpNone << Src2Shift)
#define Src2CL      (OpCL << Src2Shift)
#define Src2ImmByte (OpImmByte << Src2Shift)
#define Src2One     (OpOne << Src2Shift)
#define Src2Imm     (OpImm << Src2Shift)
140 141 142 143 144 145
#define Src2ES      (OpES << Src2Shift)
#define Src2CS      (OpCS << Src2Shift)
#define Src2SS      (OpSS << Src2Shift)
#define Src2DS      (OpDS << Src2Shift)
#define Src2FS      (OpFS << Src2Shift)
#define Src2GS      (OpGS << Src2Shift)
146
#define Src2Mask    (OpMask << Src2Shift)
A
Avi Kivity 已提交
147
#define Mmx         ((u64)1 << 40)  /* MMX Vector instruction */
148 149 150
#define Aligned     ((u64)1 << 41)  /* Explicitly aligned (e.g. MOVDQA) */
#define Unaligned   ((u64)1 << 42)  /* Explicitly unaligned (e.g. MOVDQU) */
#define Avx         ((u64)1 << 43)  /* Advanced Vector Extensions */
A
Avi Kivity 已提交
151

152 153 154 155 156 157 158 159
#define X2(x...) x, x
#define X3(x...) X2(x), x
#define X4(x...) X2(x), X2(x)
#define X5(x...) X4(x), x
#define X6(x...) X4(x), X2(x)
#define X7(x...) X4(x), X3(x)
#define X8(x...) X4(x), X4(x)
#define X16(x...) X8(x), X8(x)
160

161
struct opcode {
162 163
	u64 flags : 56;
	u64 intercept : 8;
164
	union {
165
		int (*execute)(struct x86_emulate_ctxt *ctxt);
166 167 168
		const struct opcode *group;
		const struct group_dual *gdual;
		const struct gprefix *gprefix;
169
	} u;
170
	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
171 172 173 174 175
};

struct group_dual {
	struct opcode mod012[8];
	struct opcode mod3[8];
176 177
};

178 179 180 181 182 183 184
struct gprefix {
	struct opcode pfx_no;
	struct opcode pfx_66;
	struct opcode pfx_f2;
	struct opcode pfx_f3;
};

A
Avi Kivity 已提交
185
/* EFLAGS bit definitions. */
186 187 188 189
#define EFLG_ID (1<<21)
#define EFLG_VIP (1<<20)
#define EFLG_VIF (1<<19)
#define EFLG_AC (1<<18)
190 191
#define EFLG_VM (1<<17)
#define EFLG_RF (1<<16)
192 193
#define EFLG_IOPL (3<<12)
#define EFLG_NT (1<<14)
A
Avi Kivity 已提交
194 195
#define EFLG_OF (1<<11)
#define EFLG_DF (1<<10)
196
#define EFLG_IF (1<<9)
197
#define EFLG_TF (1<<8)
A
Avi Kivity 已提交
198 199 200 201 202 203
#define EFLG_SF (1<<7)
#define EFLG_ZF (1<<6)
#define EFLG_AF (1<<4)
#define EFLG_PF (1<<2)
#define EFLG_CF (1<<0)

204 205 206
#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
#define EFLG_RESERVED_ONE_MASK 2

207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242
static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	if (!(ctxt->regs_valid & (1 << nr))) {
		ctxt->regs_valid |= 1 << nr;
		ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
	}
	return ctxt->_regs[nr];
}

static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	ctxt->regs_valid |= 1 << nr;
	ctxt->regs_dirty |= 1 << nr;
	return &ctxt->_regs[nr];
}

static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	reg_read(ctxt, nr);
	return reg_write(ctxt, nr);
}

static void writeback_registers(struct x86_emulate_ctxt *ctxt)
{
	unsigned reg;

	for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
		ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
}

static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
{
	ctxt->regs_dirty = 0;
	ctxt->regs_valid = 0;
}

A
Avi Kivity 已提交
243 244 245 246 247 248 249
/*
 * Instruction emulation:
 * Most instructions are emulated directly via a fragment of inline assembly
 * code. This allows us to save/restore EFLAGS and thus very easily pick up
 * any modified flags.
 */

250
#if defined(CONFIG_X86_64)
A
Avi Kivity 已提交
251 252 253 254 255 256 257 258 259 260 261 262 263 264
#define _LO32 "k"		/* force 32-bit operand */
#define _STK  "%%rsp"		/* stack pointer */
#elif defined(__i386__)
#define _LO32 ""		/* force 32-bit operand */
#define _STK  "%%esp"		/* stack pointer */
#endif

/*
 * These EFLAGS bits are restored from saved value during emulation, and
 * any changes are written back to the saved value after emulation.
 */
#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)

/* Before executing instruction: restore necessary bits in EFLAGS. */
265 266 267 268 269 270 271 272 273 274 275 276 277 278 279
#define _PRE_EFLAGS(_sav, _msk, _tmp)					\
	/* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
	"movl %"_sav",%"_LO32 _tmp"; "                                  \
	"push %"_tmp"; "                                                \
	"push %"_tmp"; "                                                \
	"movl %"_msk",%"_LO32 _tmp"; "                                  \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"pushf; "                                                       \
	"notl %"_LO32 _tmp"; "                                          \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); "	\
	"pop  %"_tmp"; "                                                \
	"orl  %"_LO32 _tmp",("_STK"); "                                 \
	"popf; "                                                        \
	"pop  %"_sav"; "
A
Avi Kivity 已提交
280 281 282 283 284 285 286 287 288

/* After executing instruction: write-back necessary bits in EFLAGS. */
#define _POST_EFLAGS(_sav, _msk, _tmp) \
	/* _sav |= EFLAGS & _msk; */		\
	"pushf; "				\
	"pop  %"_tmp"; "			\
	"andl %"_msk",%"_LO32 _tmp"; "		\
	"orl  %"_LO32 _tmp",%"_sav"; "

289 290 291 292 293 294
#ifdef CONFIG_X86_64
#define ON64(x) x
#else
#define ON64(x)
#endif

295
#define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype)	\
296 297 298 299 300
	do {								\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "4", "2")			\
			_op _suffix " %"_x"3,%1; "			\
			_POST_EFLAGS("0", "4", "2")			\
301 302
			: "=m" ((ctxt)->eflags),			\
			  "+q" (*(_dsttype*)&(ctxt)->dst.val),		\
303
			  "=&r" (_tmp)					\
304
			: _y ((ctxt)->src.val), "i" (EFLAGS_MASK));	\
305
	} while (0)
306 307


A
Avi Kivity 已提交
308
/* Raw emulation: instruction has two explicit operands. */
309
#define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy)		\
310 311 312
	do {								\
		unsigned long _tmp;					\
									\
313
		switch ((ctxt)->dst.bytes) {				\
314
		case 2:							\
315
			____emulate_2op(ctxt,_op,_wx,_wy,"w",u16);	\
316 317
			break;						\
		case 4:							\
318
			____emulate_2op(ctxt,_op,_lx,_ly,"l",u32);	\
319 320
			break;						\
		case 8:							\
321
			ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
322 323
			break;						\
		}							\
A
Avi Kivity 已提交
324 325
	} while (0)

326
#define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy)		     \
A
Avi Kivity 已提交
327
	do {								     \
328
		unsigned long _tmp;					     \
329
		switch ((ctxt)->dst.bytes) {				     \
A
Avi Kivity 已提交
330
		case 1:							     \
331
			____emulate_2op(ctxt,_op,_bx,_by,"b",u8);	     \
A
Avi Kivity 已提交
332 333
			break;						     \
		default:						     \
334
			__emulate_2op_nobyte(ctxt, _op,			     \
A
Avi Kivity 已提交
335 336 337 338 339 340
					     _wx, _wy, _lx, _ly, _qx, _qy);  \
			break;						     \
		}							     \
	} while (0)

/* Source operand is byte-sized and may be restricted to just %cl. */
341 342
#define emulate_2op_SrcB(ctxt, _op)					\
	__emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
A
Avi Kivity 已提交
343 344

/* Source operand is byte, word, long or quad sized. */
345 346
#define emulate_2op_SrcV(ctxt, _op)					\
	__emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
A
Avi Kivity 已提交
347 348

/* Source operand is word, long or quad sized. */
349 350
#define emulate_2op_SrcV_nobyte(ctxt, _op)				\
	__emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
A
Avi Kivity 已提交
351

352
/* Instruction has three operands and one operand is stored in ECX register */
353
#define __emulate_2op_cl(ctxt, _op, _suffix, _type)		\
354 355
	do {								\
		unsigned long _tmp;					\
356 357 358
		_type _clv  = (ctxt)->src2.val;				\
		_type _srcv = (ctxt)->src.val;				\
		_type _dstv = (ctxt)->dst.val;				\
359 360 361 362 363
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "5", "2")			\
			_op _suffix " %4,%1 \n"				\
			_POST_EFLAGS("0", "5", "2")			\
364
			: "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
365 366 367
			: "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK)	\
			);						\
									\
368 369 370
		(ctxt)->src2.val  = (unsigned long) _clv;		\
		(ctxt)->src2.val = (unsigned long) _srcv;		\
		(ctxt)->dst.val = (unsigned long) _dstv;		\
371 372
	} while (0)

373
#define emulate_2op_cl(ctxt, _op)					\
374
	do {								\
375
		switch ((ctxt)->dst.bytes) {				\
376
		case 2:							\
377
			__emulate_2op_cl(ctxt, _op, "w", u16);		\
378 379
			break;						\
		case 4:							\
380
			__emulate_2op_cl(ctxt, _op, "l", u32);		\
381 382
			break;						\
		case 8:							\
383
			ON64(__emulate_2op_cl(ctxt, _op, "q", ulong));	\
384 385
			break;						\
		}							\
386 387
	} while (0)

388
#define __emulate_1op(ctxt, _op, _suffix)				\
A
Avi Kivity 已提交
389 390 391
	do {								\
		unsigned long _tmp;					\
									\
392 393 394 395
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "3", "2")			\
			_op _suffix " %1; "				\
			_POST_EFLAGS("0", "3", "2")			\
396
			: "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
397 398 399 400 401
			  "=&r" (_tmp)					\
			: "i" (EFLAGS_MASK));				\
	} while (0)

/* Instruction has only one explicit operand (no source operand). */
402
#define emulate_1op(ctxt, _op)						\
403
	do {								\
404 405 406 407 408
		switch ((ctxt)->dst.bytes) {				\
		case 1:	__emulate_1op(ctxt, _op, "b"); break;		\
		case 2:	__emulate_1op(ctxt, _op, "w"); break;		\
		case 4:	__emulate_1op(ctxt, _op, "l"); break;		\
		case 8:	ON64(__emulate_1op(ctxt, _op, "q")); break;	\
A
Avi Kivity 已提交
409 410 411
		}							\
	} while (0)

412
#define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex)			\
413 414
	do {								\
		unsigned long _tmp;					\
415 416
		ulong *rax = reg_rmw((ctxt), VCPU_REGS_RAX);		\
		ulong *rdx = reg_rmw((ctxt), VCPU_REGS_RDX);		\
417 418 419 420 421 422 423 424 425 426 427 428
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "5", "1")			\
			"1: \n\t"					\
			_op _suffix " %6; "				\
			"2: \n\t"					\
			_POST_EFLAGS("0", "5", "1")			\
			".pushsection .fixup,\"ax\" \n\t"		\
			"3: movb $1, %4 \n\t"				\
			"jmp 2b \n\t"					\
			".popsection \n\t"				\
			_ASM_EXTABLE(1b, 3b)				\
429 430
			: "=m" ((ctxt)->eflags), "=&r" (_tmp),		\
			  "+a" (*rax), "+d" (*rdx), "+qm"(_ex)		\
431
			: "i" (EFLAGS_MASK), "m" ((ctxt)->src.val));	\
432 433
	} while (0)

434
/* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
435
#define emulate_1op_rax_rdx(ctxt, _op, _ex)	\
436
	do {								\
437
		switch((ctxt)->src.bytes) {				\
438
		case 1:							\
439
			__emulate_1op_rax_rdx(ctxt, _op, "b", _ex);	\
440 441
			break;						\
		case 2:							\
442
			__emulate_1op_rax_rdx(ctxt, _op, "w", _ex);	\
443 444
			break;						\
		case 4:							\
445
			__emulate_1op_rax_rdx(ctxt, _op, "l", _ex);	\
446 447
			break;						\
		case 8: ON64(						\
448
			__emulate_1op_rax_rdx(ctxt, _op, "q", _ex));	\
449 450 451 452
			break;						\
		}							\
	} while (0)

453 454 455 456 457 458
static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
				    enum x86_intercept intercept,
				    enum x86_intercept_stage stage)
{
	struct x86_instruction_info info = {
		.intercept  = intercept,
459 460 461 462 463 464 465 466
		.rep_prefix = ctxt->rep_prefix,
		.modrm_mod  = ctxt->modrm_mod,
		.modrm_reg  = ctxt->modrm_reg,
		.modrm_rm   = ctxt->modrm_rm,
		.src_val    = ctxt->src.val64,
		.src_bytes  = ctxt->src.bytes,
		.dst_bytes  = ctxt->dst.bytes,
		.ad_bytes   = ctxt->ad_bytes,
467 468 469
		.next_rip   = ctxt->eip,
	};

470
	return ctxt->ops->intercept(ctxt, &info, stage);
471 472
}

A
Avi Kivity 已提交
473 474 475 476 477
static void assign_masked(ulong *dest, ulong src, ulong mask)
{
	*dest = (*dest & ~mask) | (src & mask);
}

478
static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
479
{
480
	return (1UL << (ctxt->ad_bytes << 3)) - 1;
481 482
}

A
Avi Kivity 已提交
483 484 485 486 487 488 489 490 491 492 493
static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
{
	u16 sel;
	struct desc_struct ss;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return ~0UL;
	ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
	return ~0U >> ((ss.d ^ 1) * 16);  /* d=0: 0xffff; d=1: 0xffffffff */
}

A
Avi Kivity 已提交
494 495 496 497 498
static int stack_size(struct x86_emulate_ctxt *ctxt)
{
	return (__fls(stack_mask(ctxt)) + 1) >> 3;
}

A
Avi Kivity 已提交
499
/* Access/update address held in a register, based on addressing mode. */
500
static inline unsigned long
501
address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
502
{
503
	if (ctxt->ad_bytes == sizeof(unsigned long))
504 505
		return reg;
	else
506
		return reg & ad_mask(ctxt);
507 508 509
}

static inline unsigned long
510
register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
511
{
512
	return address_mask(ctxt, reg);
513 514
}

515 516 517 518 519
static void masked_increment(ulong *reg, ulong mask, int inc)
{
	assign_masked(reg, *reg + inc, mask);
}

520
static inline void
521
register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
522
{
523 524
	ulong mask;

525
	if (ctxt->ad_bytes == sizeof(unsigned long))
526
		mask = ~0UL;
527
	else
528 529 530 531 532 533
		mask = ad_mask(ctxt);
	masked_increment(reg, mask, inc);
}

static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
{
534
	masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
535
}
A
Avi Kivity 已提交
536

537
static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
538
{
539
	register_address_increment(ctxt, &ctxt->_eip, rel);
540
}
541

542 543 544 545 546 547 548
static u32 desc_limit_scaled(struct desc_struct *desc)
{
	u32 limit = get_desc_limit(desc);

	return desc->g ? (limit << 12) | 0xfff : limit;
}

549
static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
550
{
551 552
	ctxt->has_seg_override = true;
	ctxt->seg_override = seg;
553 554
}

555
static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
556 557 558 559
{
	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
		return 0;

560
	return ctxt->ops->get_cached_segment_base(ctxt, seg);
561 562
}

563
static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
564
{
565
	if (!ctxt->has_seg_override)
566 567
		return 0;

568
	return ctxt->seg_override;
569 570
}

571 572
static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
			     u32 error, bool valid)
573
{
574 575 576
	ctxt->exception.vector = vec;
	ctxt->exception.error_code = error;
	ctxt->exception.error_code_valid = valid;
577
	return X86EMUL_PROPAGATE_FAULT;
578 579
}

580 581 582 583 584
static int emulate_db(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, DB_VECTOR, 0, false);
}

585
static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
586
{
587
	return emulate_exception(ctxt, GP_VECTOR, err, true);
588 589
}

590 591 592 593 594
static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
{
	return emulate_exception(ctxt, SS_VECTOR, err, true);
}

595
static int emulate_ud(struct x86_emulate_ctxt *ctxt)
596
{
597
	return emulate_exception(ctxt, UD_VECTOR, 0, false);
598 599
}

600
static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
601
{
602
	return emulate_exception(ctxt, TS_VECTOR, err, true);
603 604
}

605 606
static int emulate_de(struct x86_emulate_ctxt *ctxt)
{
607
	return emulate_exception(ctxt, DE_VECTOR, 0, false);
608 609
}

A
Avi Kivity 已提交
610 611 612 613 614
static int emulate_nm(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, NM_VECTOR, 0, false);
}

615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634
static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
{
	u16 selector;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
	return selector;
}

static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
				 unsigned seg)
{
	u16 dummy;
	u32 base3;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
}

635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657
/*
 * x86 defines three classes of vector instructions: explicitly
 * aligned, explicitly unaligned, and the rest, which change behaviour
 * depending on whether they're AVX encoded or not.
 *
 * Also included is CMPXCHG16B which is not a vector instruction, yet it is
 * subject to the same check.
 */
static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
{
	if (likely(size < 16))
		return false;

	if (ctxt->d & Aligned)
		return true;
	else if (ctxt->d & Unaligned)
		return false;
	else if (ctxt->d & Avx)
		return false;
	else
		return true;
}

658
static int __linearize(struct x86_emulate_ctxt *ctxt,
659
		     struct segmented_address addr,
660
		     unsigned size, bool write, bool fetch,
661 662
		     ulong *linear)
{
663 664
	struct desc_struct desc;
	bool usable;
665
	ulong la;
666
	u32 lim;
667
	u16 sel;
668
	unsigned cpl, rpl;
669

670
	la = seg_base(ctxt, addr.seg) + addr.ea;
671 672 673 674 675 676
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT64:
		if (((signed long)la << 16) >> 16 != la)
			return emulate_gp(ctxt, 0);
		break;
	default:
677 678
		usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
						addr.seg);
679 680
		if (!usable)
			goto bad;
681 682 683
		/* code segment in protected mode or read-only data segment */
		if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
					|| !(desc.type & 2)) && write)
684 685
			goto bad;
		/* unreadable code segment */
686
		if (!fetch && (desc.type & 8) && !(desc.type & 2))
687 688 689 690 691 692 693
			goto bad;
		lim = desc_limit_scaled(&desc);
		if ((desc.type & 8) || !(desc.type & 4)) {
			/* expand-up segment */
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		} else {
G
Guo Chao 已提交
694
			/* expand-down segment */
695 696 697 698 699 700
			if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
				goto bad;
			lim = desc.d ? 0xffffffff : 0xffff;
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		}
701
		cpl = ctxt->ops->cpl(ctxt);
702 703 704 705
		if (ctxt->mode == X86EMUL_MODE_REAL)
			rpl = 0;
		else
			rpl = sel & 3;
706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721
		cpl = max(cpl, rpl);
		if (!(desc.type & 8)) {
			/* data segment */
			if (cpl > desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && !(desc.type & 4)) {
			/* nonconforming code segment */
			if (cpl != desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && (desc.type & 4)) {
			/* conforming code segment */
			if (cpl < desc.dpl)
				goto bad;
		}
		break;
	}
722
	if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
723
		la &= (u32)-1;
724 725
	if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
		return emulate_gp(ctxt, 0);
726 727
	*linear = la;
	return X86EMUL_CONTINUE;
728 729
bad:
	if (addr.seg == VCPU_SREG_SS)
730
		return emulate_ss(ctxt, sel);
731
	else
732
		return emulate_gp(ctxt, sel);
733 734
}

735 736 737 738 739 740 741 742 743
static int linearize(struct x86_emulate_ctxt *ctxt,
		     struct segmented_address addr,
		     unsigned size, bool write,
		     ulong *linear)
{
	return __linearize(ctxt, addr, size, write, false, linear);
}


744 745 746 747 748
static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
			      struct segmented_address addr,
			      void *data,
			      unsigned size)
{
749 750 751
	int rc;
	ulong linear;

752
	rc = linearize(ctxt, addr, size, false, &linear);
753 754
	if (rc != X86EMUL_CONTINUE)
		return rc;
755
	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
756 757
}

758 759 760 761 762 763 764 765
/*
 * Fetch the next byte of the instruction being emulated which is pointed to
 * by ctxt->_eip, then increment ctxt->_eip.
 *
 * Also prefetch the remaining bytes of the instruction without crossing page
 * boundary if they are not in fetch_cache yet.
 */
static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
766
{
767
	struct fetch_cache *fc = &ctxt->fetch;
768
	int rc;
769
	int size, cur_size;
770

771
	if (ctxt->_eip == fc->end) {
772
		unsigned long linear;
773 774
		struct segmented_address addr = { .seg = VCPU_SREG_CS,
						  .ea  = ctxt->_eip };
775
		cur_size = fc->end - fc->start;
776 777
		size = min(15UL - cur_size,
			   PAGE_SIZE - offset_in_page(ctxt->_eip));
778
		rc = __linearize(ctxt, addr, size, false, true, &linear);
779
		if (unlikely(rc != X86EMUL_CONTINUE))
780
			return rc;
781 782
		rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
				      size, &ctxt->exception);
783
		if (unlikely(rc != X86EMUL_CONTINUE))
784
			return rc;
785
		fc->end += size;
786
	}
787 788
	*dest = fc->data[ctxt->_eip - fc->start];
	ctxt->_eip++;
789
	return X86EMUL_CONTINUE;
790 791 792
}

static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
793
			 void *dest, unsigned size)
794
{
795
	int rc;
796

797
	/* x86 instructions are limited to 15 bytes. */
798
	if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
799
		return X86EMUL_UNHANDLEABLE;
800
	while (size--) {
801
		rc = do_insn_fetch_byte(ctxt, dest++);
802
		if (rc != X86EMUL_CONTINUE)
803 804
			return rc;
	}
805
	return X86EMUL_CONTINUE;
806 807
}

808
/* Fetch next part of the instruction being emulated. */
809
#define insn_fetch(_type, _ctxt)					\
810
({	unsigned long _x;						\
811
	rc = do_insn_fetch(_ctxt, &_x, sizeof(_type));			\
812 813 814 815 816
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
	(_type)_x;							\
})

817 818
#define insn_fetch_arr(_arr, _size, _ctxt)				\
({	rc = do_insn_fetch(_ctxt, _arr, (_size));			\
819 820 821 822
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
})

823 824 825 826 827
/*
 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 * pointer into the block that addresses the relevant register.
 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 */
828
static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
829
			     int highbyte_regs)
A
Avi Kivity 已提交
830 831 832 833
{
	void *p;

	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
834 835 836
		p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
	else
		p = reg_rmw(ctxt, modrm_reg);
A
Avi Kivity 已提交
837 838 839 840
	return p;
}

static int read_descriptor(struct x86_emulate_ctxt *ctxt,
841
			   struct segmented_address addr,
A
Avi Kivity 已提交
842 843 844 845 846 847 848
			   u16 *size, unsigned long *address, int op_bytes)
{
	int rc;

	if (op_bytes == 2)
		op_bytes = 3;
	*address = 0;
849
	rc = segmented_read_std(ctxt, addr, size, 2);
850
	if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
851
		return rc;
852
	addr.ea += 2;
853
	rc = segmented_read_std(ctxt, addr, address, op_bytes);
A
Avi Kivity 已提交
854 855 856
	return rc;
}

857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891
static int test_cc(unsigned int condition, unsigned int flags)
{
	int rc = 0;

	switch ((condition & 15) >> 1) {
	case 0: /* o */
		rc |= (flags & EFLG_OF);
		break;
	case 1: /* b/c/nae */
		rc |= (flags & EFLG_CF);
		break;
	case 2: /* z/e */
		rc |= (flags & EFLG_ZF);
		break;
	case 3: /* be/na */
		rc |= (flags & (EFLG_CF|EFLG_ZF));
		break;
	case 4: /* s */
		rc |= (flags & EFLG_SF);
		break;
	case 5: /* p/pe */
		rc |= (flags & EFLG_PF);
		break;
	case 7: /* le/ng */
		rc |= (flags & EFLG_ZF);
		/* fall through */
	case 6: /* l/nge */
		rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
		break;
	}

	/* Odd condition identifiers (lsb == 1) have inverted sense. */
	return (!!rc ^ (condition & 1));
}

892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909
static void fetch_register_operand(struct operand *op)
{
	switch (op->bytes) {
	case 1:
		op->val = *(u8 *)op->addr.reg;
		break;
	case 2:
		op->val = *(u16 *)op->addr.reg;
		break;
	case 4:
		op->val = *(u32 *)op->addr.reg;
		break;
	case 8:
		op->val = *(u64 *)op->addr.reg;
		break;
	}
}

A
Avi Kivity 已提交
910 911 912 913
static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
914 915 916 917 918 919 920 921
	case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
	case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
	case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
	case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
	case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
	case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
	case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
	case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
922
#ifdef CONFIG_X86_64
923 924 925 926 927 928 929 930
	case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
	case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
	case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
	case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
	case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
	case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
	case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
	case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
931 932 933 934 935 936 937 938 939 940 941
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
			  int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
942 943 944 945 946 947 948 949
	case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
	case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
	case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
	case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
	case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
	case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
	case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
	case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
A
Avi Kivity 已提交
950
#ifdef CONFIG_X86_64
951 952 953 954 955 956 957 958
	case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
	case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
	case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
	case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
	case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
	case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
	case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
	case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
A
Avi Kivity 已提交
959 960 961 962 963 964
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

A
Avi Kivity 已提交
965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998
static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
	case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
	case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
	case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
	case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
	case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
	case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
	case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
	case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
	case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
	case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
	case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
	case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
	case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
	case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

A
Avi Kivity 已提交
999
static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
1000
				    struct operand *op)
1001
{
1002 1003
	unsigned reg = ctxt->modrm_reg;
	int highbyte_regs = ctxt->rex_prefix == 0;
1004

1005 1006
	if (!(ctxt->d & ModRM))
		reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
A
Avi Kivity 已提交
1007

1008
	if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1009 1010 1011 1012 1013 1014
		op->type = OP_XMM;
		op->bytes = 16;
		op->addr.xmm = reg;
		read_sse_reg(ctxt, &op->vec_val, reg);
		return;
	}
A
Avi Kivity 已提交
1015 1016 1017 1018 1019 1020 1021
	if (ctxt->d & Mmx) {
		reg &= 7;
		op->type = OP_MM;
		op->bytes = 8;
		op->addr.mm = reg;
		return;
	}
A
Avi Kivity 已提交
1022

1023
	op->type = OP_REG;
1024
	if (ctxt->d & ByteOp) {
1025
		op->addr.reg = decode_register(ctxt, reg, highbyte_regs);
1026 1027
		op->bytes = 1;
	} else {
1028
		op->addr.reg = decode_register(ctxt, reg, 0);
1029
		op->bytes = ctxt->op_bytes;
1030
	}
1031
	fetch_register_operand(op);
1032 1033 1034
	op->orig_val = op->val;
}

1035 1036 1037 1038 1039 1040
static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
{
	if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
		ctxt->modrm_seg = VCPU_SREG_SS;
}

1041
static int decode_modrm(struct x86_emulate_ctxt *ctxt,
1042
			struct operand *op)
1043 1044
{
	u8 sib;
1045
	int index_reg = 0, base_reg = 0, scale;
1046
	int rc = X86EMUL_CONTINUE;
1047
	ulong modrm_ea = 0;
1048

1049 1050 1051 1052
	if (ctxt->rex_prefix) {
		ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1;	/* REX.R */
		index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
		ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
1053 1054
	}

1055 1056 1057 1058
	ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
	ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
	ctxt->modrm_rm |= (ctxt->modrm & 0x07);
	ctxt->modrm_seg = VCPU_SREG_DS;
1059

1060
	if (ctxt->modrm_mod == 3) {
1061
		op->type = OP_REG;
1062
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1063
		op->addr.reg = decode_register(ctxt, ctxt->modrm_rm, ctxt->d & ByteOp);
1064
		if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1065 1066
			op->type = OP_XMM;
			op->bytes = 16;
1067 1068
			op->addr.xmm = ctxt->modrm_rm;
			read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
A
Avi Kivity 已提交
1069 1070
			return rc;
		}
A
Avi Kivity 已提交
1071 1072 1073 1074 1075 1076
		if (ctxt->d & Mmx) {
			op->type = OP_MM;
			op->bytes = 8;
			op->addr.xmm = ctxt->modrm_rm & 7;
			return rc;
		}
1077
		fetch_register_operand(op);
1078 1079 1080
		return rc;
	}

1081 1082
	op->type = OP_MEM;

1083
	if (ctxt->ad_bytes == 2) {
1084 1085 1086 1087
		unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
		unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
		unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
		unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
1088 1089

		/* 16-bit ModR/M decode. */
1090
		switch (ctxt->modrm_mod) {
1091
		case 0:
1092
			if (ctxt->modrm_rm == 6)
1093
				modrm_ea += insn_fetch(u16, ctxt);
1094 1095
			break;
		case 1:
1096
			modrm_ea += insn_fetch(s8, ctxt);
1097 1098
			break;
		case 2:
1099
			modrm_ea += insn_fetch(u16, ctxt);
1100 1101
			break;
		}
1102
		switch (ctxt->modrm_rm) {
1103
		case 0:
1104
			modrm_ea += bx + si;
1105 1106
			break;
		case 1:
1107
			modrm_ea += bx + di;
1108 1109
			break;
		case 2:
1110
			modrm_ea += bp + si;
1111 1112
			break;
		case 3:
1113
			modrm_ea += bp + di;
1114 1115
			break;
		case 4:
1116
			modrm_ea += si;
1117 1118
			break;
		case 5:
1119
			modrm_ea += di;
1120 1121
			break;
		case 6:
1122
			if (ctxt->modrm_mod != 0)
1123
				modrm_ea += bp;
1124 1125
			break;
		case 7:
1126
			modrm_ea += bx;
1127 1128
			break;
		}
1129 1130 1131
		if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
		    (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
			ctxt->modrm_seg = VCPU_SREG_SS;
1132
		modrm_ea = (u16)modrm_ea;
1133 1134
	} else {
		/* 32/64-bit ModR/M decode. */
1135
		if ((ctxt->modrm_rm & 7) == 4) {
1136
			sib = insn_fetch(u8, ctxt);
1137 1138 1139 1140
			index_reg |= (sib >> 3) & 7;
			base_reg |= sib & 7;
			scale = sib >> 6;

1141
			if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
1142
				modrm_ea += insn_fetch(s32, ctxt);
1143
			else {
1144
				modrm_ea += reg_read(ctxt, base_reg);
1145 1146
				adjust_modrm_seg(ctxt, base_reg);
			}
1147
			if (index_reg != 4)
1148
				modrm_ea += reg_read(ctxt, index_reg) << scale;
1149
		} else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
1150
			if (ctxt->mode == X86EMUL_MODE_PROT64)
1151
				ctxt->rip_relative = 1;
1152 1153
		} else {
			base_reg = ctxt->modrm_rm;
1154
			modrm_ea += reg_read(ctxt, base_reg);
1155 1156
			adjust_modrm_seg(ctxt, base_reg);
		}
1157
		switch (ctxt->modrm_mod) {
1158
		case 0:
1159
			if (ctxt->modrm_rm == 5)
1160
				modrm_ea += insn_fetch(s32, ctxt);
1161 1162
			break;
		case 1:
1163
			modrm_ea += insn_fetch(s8, ctxt);
1164 1165
			break;
		case 2:
1166
			modrm_ea += insn_fetch(s32, ctxt);
1167 1168 1169
			break;
		}
	}
1170
	op->addr.mem.ea = modrm_ea;
1171 1172 1173 1174 1175
done:
	return rc;
}

static int decode_abs(struct x86_emulate_ctxt *ctxt,
1176
		      struct operand *op)
1177
{
1178
	int rc = X86EMUL_CONTINUE;
1179

1180
	op->type = OP_MEM;
1181
	switch (ctxt->ad_bytes) {
1182
	case 2:
1183
		op->addr.mem.ea = insn_fetch(u16, ctxt);
1184 1185
		break;
	case 4:
1186
		op->addr.mem.ea = insn_fetch(u32, ctxt);
1187 1188
		break;
	case 8:
1189
		op->addr.mem.ea = insn_fetch(u64, ctxt);
1190 1191 1192 1193 1194 1195
		break;
	}
done:
	return rc;
}

1196
static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
1197
{
1198
	long sv = 0, mask;
1199

1200 1201
	if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
		mask = ~(ctxt->dst.bytes * 8 - 1);
1202

1203 1204 1205 1206
		if (ctxt->src.bytes == 2)
			sv = (s16)ctxt->src.val & (s16)mask;
		else if (ctxt->src.bytes == 4)
			sv = (s32)ctxt->src.val & (s32)mask;
1207

1208
		ctxt->dst.addr.mem.ea += (sv >> 3);
1209
	}
1210 1211

	/* only subword offset */
1212
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
1213 1214
}

1215 1216
static int read_emulated(struct x86_emulate_ctxt *ctxt,
			 unsigned long addr, void *dest, unsigned size)
A
Avi Kivity 已提交
1217
{
1218
	int rc;
1219
	struct read_cache *mc = &ctxt->mem_read;
A
Avi Kivity 已提交
1220

1221 1222
	if (mc->pos < mc->end)
		goto read_cached;
A
Avi Kivity 已提交
1223

1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235
	WARN_ON((mc->end + size) >= sizeof(mc->data));

	rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
				      &ctxt->exception);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	mc->end += size;

read_cached:
	memcpy(dest, mc->data + mc->pos, size);
	mc->pos += size;
1236 1237
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1238

1239 1240 1241 1242 1243
static int segmented_read(struct x86_emulate_ctxt *ctxt,
			  struct segmented_address addr,
			  void *data,
			  unsigned size)
{
1244 1245 1246
	int rc;
	ulong linear;

1247
	rc = linearize(ctxt, addr, size, false, &linear);
1248 1249
	if (rc != X86EMUL_CONTINUE)
		return rc;
1250
	return read_emulated(ctxt, linear, data, size);
1251 1252 1253 1254 1255 1256 1257
}

static int segmented_write(struct x86_emulate_ctxt *ctxt,
			   struct segmented_address addr,
			   const void *data,
			   unsigned size)
{
1258 1259 1260
	int rc;
	ulong linear;

1261
	rc = linearize(ctxt, addr, size, true, &linear);
1262 1263
	if (rc != X86EMUL_CONTINUE)
		return rc;
1264 1265
	return ctxt->ops->write_emulated(ctxt, linear, data, size,
					 &ctxt->exception);
1266 1267 1268 1269 1270 1271 1272
}

static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
			     struct segmented_address addr,
			     const void *orig_data, const void *data,
			     unsigned size)
{
1273 1274 1275
	int rc;
	ulong linear;

1276
	rc = linearize(ctxt, addr, size, true, &linear);
1277 1278
	if (rc != X86EMUL_CONTINUE)
		return rc;
1279 1280
	return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
					   size, &ctxt->exception);
1281 1282
}

1283 1284 1285 1286
static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
			   unsigned int size, unsigned short port,
			   void *dest)
{
1287
	struct read_cache *rc = &ctxt->io_read;
1288

1289 1290
	if (rc->pos == rc->end) { /* refill pio read ahead */
		unsigned int in_page, n;
1291
		unsigned int count = ctxt->rep_prefix ?
1292
			address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
1293
		in_page = (ctxt->eflags & EFLG_DF) ?
1294 1295
			offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
			PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
1296 1297 1298 1299 1300
		n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
			count);
		if (n == 0)
			n = 1;
		rc->pos = rc->end = 0;
1301
		if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
1302 1303
			return 0;
		rc->end = n * size;
A
Avi Kivity 已提交
1304 1305
	}

1306 1307 1308 1309 1310 1311 1312 1313 1314
	if (ctxt->rep_prefix && !(ctxt->eflags & EFLG_DF)) {
		ctxt->dst.data = rc->data + rc->pos;
		ctxt->dst.type = OP_MEM_STR;
		ctxt->dst.count = (rc->end - rc->pos) / size;
		rc->pos = rc->end;
	} else {
		memcpy(dest, rc->data + rc->pos, size);
		rc->pos += size;
	}
1315 1316
	return 1;
}
A
Avi Kivity 已提交
1317

1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333
static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
				     u16 index, struct desc_struct *desc)
{
	struct desc_ptr dt;
	ulong addr;

	ctxt->ops->get_idt(ctxt, &dt);

	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, index << 3 | 0x2);

	addr = dt.address + index * 8;
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
}

1334 1335 1336
static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
				     u16 selector, struct desc_ptr *dt)
{
1337
	const struct x86_emulate_ops *ops = ctxt->ops;
1338

1339 1340
	if (selector & 1 << 2) {
		struct desc_struct desc;
1341 1342
		u16 sel;

1343
		memset (dt, 0, sizeof *dt);
1344
		if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
1345
			return;
1346

1347 1348 1349
		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
		dt->address = get_desc_base(&desc);
	} else
1350
		ops->get_gdt(ctxt, dt);
1351
}
1352

1353 1354
/* allowed just for 8 bytes segments */
static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1355 1356
				   u16 selector, struct desc_struct *desc,
				   ulong *desc_addr_p)
1357 1358 1359 1360
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
1361

1362
	get_descriptor_table_ptr(ctxt, selector, &dt);
1363

1364 1365
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
1366

1367
	*desc_addr_p = addr = dt.address + index * 8;
1368 1369
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
1370
}
1371

1372 1373 1374 1375 1376 1377 1378
/* allowed just for 8 bytes segments */
static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				    u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
A
Avi Kivity 已提交
1379

1380
	get_descriptor_table_ptr(ctxt, selector, &dt);
1381

1382 1383
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
A
Avi Kivity 已提交
1384

1385
	addr = dt.address + index * 8;
1386 1387
	return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
				    &ctxt->exception);
1388
}
1389

1390
/* Does not support long mode */
1391 1392 1393
static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, int seg)
{
1394
	struct desc_struct seg_desc, old_desc;
1395 1396 1397 1398
	u8 dpl, rpl, cpl;
	unsigned err_vec = GP_VECTOR;
	u32 err_code = 0;
	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1399
	ulong desc_addr;
1400
	int ret;
1401
	u16 dummy;
1402

1403
	memset(&seg_desc, 0, sizeof seg_desc);
1404

1405 1406 1407
	if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
	    || ctxt->mode == X86EMUL_MODE_REAL) {
		/* set real mode segment descriptor */
1408
		ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
1409 1410 1411 1412
		set_desc_base(&seg_desc, selector << 4);
		goto load;
	}

1413 1414 1415 1416 1417 1418 1419 1420
	rpl = selector & 3;
	cpl = ctxt->ops->cpl(ctxt);

	/* NULL selector is not valid for TR, CS and SS (except for long mode) */
	if ((seg == VCPU_SREG_CS
	     || (seg == VCPU_SREG_SS
		 && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
	     || seg == VCPU_SREG_TR)
1421 1422 1423 1424 1425 1426 1427 1428 1429 1430
	    && null_selector)
		goto exception;

	/* TR should be in GDT only */
	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
		goto exception;

	if (null_selector) /* for NULL selector skip all following checks */
		goto load;

1431
	ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
1432 1433 1434 1435 1436 1437
	if (ret != X86EMUL_CONTINUE)
		return ret;

	err_code = selector & 0xfffc;
	err_vec = GP_VECTOR;

G
Guo Chao 已提交
1438
	/* can't load system descriptor into segment selector */
1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456
	if (seg <= VCPU_SREG_GS && !seg_desc.s)
		goto exception;

	if (!seg_desc.p) {
		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
		goto exception;
	}

	dpl = seg_desc.dpl;

	switch (seg) {
	case VCPU_SREG_SS:
		/*
		 * segment is not a writable data segment or segment
		 * selector's RPL != CPL or segment selector's RPL != CPL
		 */
		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
			goto exception;
A
Avi Kivity 已提交
1457
		break;
1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472
	case VCPU_SREG_CS:
		if (!(seg_desc.type & 8))
			goto exception;

		if (seg_desc.type & 4) {
			/* conforming */
			if (dpl > cpl)
				goto exception;
		} else {
			/* nonconforming */
			if (rpl > cpl || dpl != cpl)
				goto exception;
		}
		/* CS(RPL) <- CPL */
		selector = (selector & 0xfffc) | cpl;
A
Avi Kivity 已提交
1473
		break;
1474 1475 1476
	case VCPU_SREG_TR:
		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
			goto exception;
1477 1478 1479 1480 1481 1482
		old_desc = seg_desc;
		seg_desc.type |= 2; /* busy */
		ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
						  sizeof(seg_desc), &ctxt->exception);
		if (ret != X86EMUL_CONTINUE)
			return ret;
1483 1484 1485 1486 1487 1488
		break;
	case VCPU_SREG_LDTR:
		if (seg_desc.s || seg_desc.type != 2)
			goto exception;
		break;
	default: /*  DS, ES, FS, or GS */
1489
		/*
1490 1491 1492
		 * segment is not a data or readable code segment or
		 * ((segment is a data or nonconforming code segment)
		 * and (both RPL and CPL > DPL))
1493
		 */
1494 1495 1496 1497
		if ((seg_desc.type & 0xa) == 0x8 ||
		    (((seg_desc.type & 0xc) != 0xc) &&
		     (rpl > dpl && cpl > dpl)))
			goto exception;
A
Avi Kivity 已提交
1498
		break;
1499 1500 1501 1502 1503
	}

	if (seg_desc.s) {
		/* mark segment as accessed */
		seg_desc.type |= 1;
1504
		ret = write_segment_descriptor(ctxt, selector, &seg_desc);
1505 1506 1507 1508
		if (ret != X86EMUL_CONTINUE)
			return ret;
	}
load:
1509
	ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
1510 1511 1512 1513 1514 1515
	return X86EMUL_CONTINUE;
exception:
	emulate_exception(ctxt, err_vec, err_code, true);
	return X86EMUL_PROPAGATE_FAULT;
}

1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534
static void write_register_operand(struct operand *op)
{
	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
	switch (op->bytes) {
	case 1:
		*(u8 *)op->addr.reg = (u8)op->val;
		break;
	case 2:
		*(u16 *)op->addr.reg = (u16)op->val;
		break;
	case 4:
		*op->addr.reg = (u32)op->val;
		break;	/* 64b: zero-extend */
	case 8:
		*op->addr.reg = op->val;
		break;
	}
}

1535
static int writeback(struct x86_emulate_ctxt *ctxt)
1536 1537 1538
{
	int rc;

1539
	switch (ctxt->dst.type) {
1540
	case OP_REG:
1541
		write_register_operand(&ctxt->dst);
A
Avi Kivity 已提交
1542
		break;
1543
	case OP_MEM:
1544
		if (ctxt->lock_prefix)
1545
			rc = segmented_cmpxchg(ctxt,
1546 1547 1548 1549
					       ctxt->dst.addr.mem,
					       &ctxt->dst.orig_val,
					       &ctxt->dst.val,
					       ctxt->dst.bytes);
1550
		else
1551
			rc = segmented_write(ctxt,
1552 1553 1554
					     ctxt->dst.addr.mem,
					     &ctxt->dst.val,
					     ctxt->dst.bytes);
1555 1556
		if (rc != X86EMUL_CONTINUE)
			return rc;
1557
		break;
1558 1559 1560 1561 1562 1563 1564 1565
	case OP_MEM_STR:
		rc = segmented_write(ctxt,
				ctxt->dst.addr.mem,
				ctxt->dst.data,
				ctxt->dst.bytes * ctxt->dst.count);
		if (rc != X86EMUL_CONTINUE)
			return rc;
		break;
A
Avi Kivity 已提交
1566
	case OP_XMM:
1567
		write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
A
Avi Kivity 已提交
1568
		break;
A
Avi Kivity 已提交
1569 1570 1571
	case OP_MM:
		write_mmx_reg(ctxt, &ctxt->dst.mm_val, ctxt->dst.addr.mm);
		break;
1572 1573
	case OP_NONE:
		/* no writeback */
1574
		break;
1575
	default:
1576
		break;
A
Avi Kivity 已提交
1577
	}
1578 1579
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1580

1581
static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
1582
{
1583
	struct segmented_address addr;
1584

1585
	rsp_increment(ctxt, -bytes);
1586
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1587 1588
	addr.seg = VCPU_SREG_SS;

1589 1590 1591 1592 1593
	return segmented_write(ctxt, addr, data, bytes);
}

static int em_push(struct x86_emulate_ctxt *ctxt)
{
1594
	/* Disable writeback. */
1595
	ctxt->dst.type = OP_NONE;
1596
	return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
1597
}
1598

1599 1600 1601 1602
static int emulate_pop(struct x86_emulate_ctxt *ctxt,
		       void *dest, int len)
{
	int rc;
1603
	struct segmented_address addr;
1604

1605
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1606
	addr.seg = VCPU_SREG_SS;
1607
	rc = segmented_read(ctxt, addr, dest, len);
1608 1609 1610
	if (rc != X86EMUL_CONTINUE)
		return rc;

1611
	rsp_increment(ctxt, len);
1612
	return rc;
1613 1614
}

1615 1616
static int em_pop(struct x86_emulate_ctxt *ctxt)
{
1617
	return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1618 1619
}

1620
static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1621
			void *dest, int len)
1622 1623
{
	int rc;
1624 1625
	unsigned long val, change_mask;
	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
1626
	int cpl = ctxt->ops->cpl(ctxt);
1627

1628
	rc = emulate_pop(ctxt, &val, len);
1629 1630
	if (rc != X86EMUL_CONTINUE)
		return rc;
1631

1632 1633
	change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
		| EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1634

1635 1636 1637 1638 1639 1640 1641 1642 1643 1644
	switch(ctxt->mode) {
	case X86EMUL_MODE_PROT64:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT16:
		if (cpl == 0)
			change_mask |= EFLG_IOPL;
		if (cpl <= iopl)
			change_mask |= EFLG_IF;
		break;
	case X86EMUL_MODE_VM86:
1645 1646
		if (iopl < 3)
			return emulate_gp(ctxt, 0);
1647 1648 1649 1650 1651
		change_mask |= EFLG_IF;
		break;
	default: /* real mode */
		change_mask |= (EFLG_IOPL | EFLG_IF);
		break;
1652
	}
1653 1654 1655 1656 1657

	*(unsigned long *)dest =
		(ctxt->eflags & ~change_mask) | (val & change_mask);

	return rc;
1658 1659
}

1660 1661
static int em_popf(struct x86_emulate_ctxt *ctxt)
{
1662 1663 1664 1665
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->eflags;
	ctxt->dst.bytes = ctxt->op_bytes;
	return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1666 1667
}

A
Avi Kivity 已提交
1668 1669 1670 1671 1672
static int em_enter(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned frame_size = ctxt->src.val;
	unsigned nesting_level = ctxt->src2.val & 31;
1673
	ulong rbp;
A
Avi Kivity 已提交
1674 1675 1676 1677

	if (nesting_level)
		return X86EMUL_UNHANDLEABLE;

1678 1679
	rbp = reg_read(ctxt, VCPU_REGS_RBP);
	rc = push(ctxt, &rbp, stack_size(ctxt));
A
Avi Kivity 已提交
1680 1681
	if (rc != X86EMUL_CONTINUE)
		return rc;
1682
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
A
Avi Kivity 已提交
1683
		      stack_mask(ctxt));
1684 1685
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
		      reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
A
Avi Kivity 已提交
1686 1687 1688 1689
		      stack_mask(ctxt));
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1690 1691
static int em_leave(struct x86_emulate_ctxt *ctxt)
{
1692
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
A
Avi Kivity 已提交
1693
		      stack_mask(ctxt));
1694
	return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
A
Avi Kivity 已提交
1695 1696
}

1697
static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
1698
{
1699 1700
	int seg = ctxt->src2.val;

1701
	ctxt->src.val = get_segment_selector(ctxt, seg);
1702

1703
	return em_push(ctxt);
1704 1705
}

1706
static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
1707
{
1708
	int seg = ctxt->src2.val;
1709 1710
	unsigned long selector;
	int rc;
1711

1712
	rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
1713 1714 1715
	if (rc != X86EMUL_CONTINUE)
		return rc;

1716
	rc = load_segment_descriptor(ctxt, (u16)selector, seg);
1717
	return rc;
1718 1719
}

1720
static int em_pusha(struct x86_emulate_ctxt *ctxt)
1721
{
1722
	unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
1723 1724
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RAX;
1725

1726 1727
	while (reg <= VCPU_REGS_RDI) {
		(reg == VCPU_REGS_RSP) ?
1728
		(ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
1729

1730
		rc = em_push(ctxt);
1731 1732
		if (rc != X86EMUL_CONTINUE)
			return rc;
1733

1734
		++reg;
1735 1736
	}

1737
	return rc;
1738 1739
}

1740 1741
static int em_pushf(struct x86_emulate_ctxt *ctxt)
{
1742
	ctxt->src.val =  (unsigned long)ctxt->eflags;
1743 1744 1745
	return em_push(ctxt);
}

1746
static int em_popa(struct x86_emulate_ctxt *ctxt)
1747
{
1748 1749
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RDI;
1750

1751 1752
	while (reg >= VCPU_REGS_RAX) {
		if (reg == VCPU_REGS_RSP) {
1753
			rsp_increment(ctxt, ctxt->op_bytes);
1754 1755
			--reg;
		}
1756

1757
		rc = emulate_pop(ctxt, reg_rmw(ctxt, reg), ctxt->op_bytes);
1758 1759 1760
		if (rc != X86EMUL_CONTINUE)
			break;
		--reg;
1761
	}
1762
	return rc;
1763 1764
}

1765
static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
1766
{
1767
	const struct x86_emulate_ops *ops = ctxt->ops;
1768
	int rc;
1769 1770 1771 1772 1773 1774
	struct desc_ptr dt;
	gva_t cs_addr;
	gva_t eip_addr;
	u16 cs, eip;

	/* TODO: Add limit checks */
1775
	ctxt->src.val = ctxt->eflags;
1776
	rc = em_push(ctxt);
1777 1778
	if (rc != X86EMUL_CONTINUE)
		return rc;
1779 1780 1781

	ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);

1782
	ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
1783
	rc = em_push(ctxt);
1784 1785
	if (rc != X86EMUL_CONTINUE)
		return rc;
1786

1787
	ctxt->src.val = ctxt->_eip;
1788
	rc = em_push(ctxt);
1789 1790 1791
	if (rc != X86EMUL_CONTINUE)
		return rc;

1792
	ops->get_idt(ctxt, &dt);
1793 1794 1795 1796

	eip_addr = dt.address + (irq << 2);
	cs_addr = dt.address + (irq << 2) + 2;

1797
	rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
1798 1799 1800
	if (rc != X86EMUL_CONTINUE)
		return rc;

1801
	rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
1802 1803 1804
	if (rc != X86EMUL_CONTINUE)
		return rc;

1805
	rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
1806 1807 1808
	if (rc != X86EMUL_CONTINUE)
		return rc;

1809
	ctxt->_eip = eip;
1810 1811 1812 1813

	return rc;
}

1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824
int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
{
	int rc;

	invalidate_registers(ctxt);
	rc = __emulate_int_real(ctxt, irq);
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);
	return rc;
}

1825
static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
1826 1827 1828
{
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
1829
		return __emulate_int_real(ctxt, irq);
1830 1831 1832 1833 1834 1835 1836 1837 1838 1839
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
	default:
		/* Protected mode interrupts unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
	}
}

1840
static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
1841
{
1842 1843 1844 1845 1846 1847 1848 1849
	int rc = X86EMUL_CONTINUE;
	unsigned long temp_eip = 0;
	unsigned long temp_eflags = 0;
	unsigned long cs = 0;
	unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
			     EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
			     EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
	unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1850

1851
	/* TODO: Add stack limit check */
1852

1853
	rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
1854

1855 1856
	if (rc != X86EMUL_CONTINUE)
		return rc;
1857

1858 1859
	if (temp_eip & ~0xffff)
		return emulate_gp(ctxt, 0);
1860

1861
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
1862

1863 1864
	if (rc != X86EMUL_CONTINUE)
		return rc;
1865

1866
	rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
1867

1868 1869
	if (rc != X86EMUL_CONTINUE)
		return rc;
1870

1871
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
1872

1873 1874
	if (rc != X86EMUL_CONTINUE)
		return rc;
1875

1876
	ctxt->_eip = temp_eip;
1877 1878


1879
	if (ctxt->op_bytes == 4)
1880
		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
1881
	else if (ctxt->op_bytes == 2) {
1882 1883
		ctxt->eflags &= ~0xffff;
		ctxt->eflags |= temp_eflags;
1884
	}
1885 1886 1887 1888 1889

	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
	ctxt->eflags |= EFLG_RESERVED_ONE_MASK;

	return rc;
1890 1891
}

1892
static int em_iret(struct x86_emulate_ctxt *ctxt)
1893
{
1894 1895
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
1896
		return emulate_iret_real(ctxt);
1897 1898 1899 1900
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
1901
	default:
1902 1903
		/* iret from protected mode unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
1904 1905 1906
	}
}

1907 1908 1909 1910 1911
static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned short sel;

1912
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
1913

1914
	rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
1915 1916 1917
	if (rc != X86EMUL_CONTINUE)
		return rc;

1918 1919
	ctxt->_eip = 0;
	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
1920 1921 1922
	return X86EMUL_CONTINUE;
}

1923
static int em_grp2(struct x86_emulate_ctxt *ctxt)
1924
{
1925
	switch (ctxt->modrm_reg) {
1926
	case 0:	/* rol */
1927
		emulate_2op_SrcB(ctxt, "rol");
1928 1929
		break;
	case 1:	/* ror */
1930
		emulate_2op_SrcB(ctxt, "ror");
1931 1932
		break;
	case 2:	/* rcl */
1933
		emulate_2op_SrcB(ctxt, "rcl");
1934 1935
		break;
	case 3:	/* rcr */
1936
		emulate_2op_SrcB(ctxt, "rcr");
1937 1938 1939
		break;
	case 4:	/* sal/shl */
	case 6:	/* sal/shl */
1940
		emulate_2op_SrcB(ctxt, "sal");
1941 1942
		break;
	case 5:	/* shr */
1943
		emulate_2op_SrcB(ctxt, "shr");
1944 1945
		break;
	case 7:	/* sar */
1946
		emulate_2op_SrcB(ctxt, "sar");
1947 1948
		break;
	}
1949
	return X86EMUL_CONTINUE;
1950 1951
}

1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980
static int em_not(struct x86_emulate_ctxt *ctxt)
{
	ctxt->dst.val = ~ctxt->dst.val;
	return X86EMUL_CONTINUE;
}

static int em_neg(struct x86_emulate_ctxt *ctxt)
{
	emulate_1op(ctxt, "neg");
	return X86EMUL_CONTINUE;
}

static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 ex = 0;

	emulate_1op_rax_rdx(ctxt, "mul", ex);
	return X86EMUL_CONTINUE;
}

static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 ex = 0;

	emulate_1op_rax_rdx(ctxt, "imul", ex);
	return X86EMUL_CONTINUE;
}

static int em_div_ex(struct x86_emulate_ctxt *ctxt)
1981
{
1982
	u8 de = 0;
1983

1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994
	emulate_1op_rax_rdx(ctxt, "div", de);
	if (de)
		return emulate_de(ctxt);
	return X86EMUL_CONTINUE;
}

static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 de = 0;

	emulate_1op_rax_rdx(ctxt, "idiv", de);
1995 1996
	if (de)
		return emulate_de(ctxt);
1997
	return X86EMUL_CONTINUE;
1998 1999
}

2000
static int em_grp45(struct x86_emulate_ctxt *ctxt)
2001
{
2002
	int rc = X86EMUL_CONTINUE;
2003

2004
	switch (ctxt->modrm_reg) {
2005
	case 0:	/* inc */
2006
		emulate_1op(ctxt, "inc");
2007 2008
		break;
	case 1:	/* dec */
2009
		emulate_1op(ctxt, "dec");
2010
		break;
2011 2012
	case 2: /* call near abs */ {
		long int old_eip;
2013 2014 2015
		old_eip = ctxt->_eip;
		ctxt->_eip = ctxt->src.val;
		ctxt->src.val = old_eip;
2016
		rc = em_push(ctxt);
2017 2018
		break;
	}
2019
	case 4: /* jmp abs */
2020
		ctxt->_eip = ctxt->src.val;
2021
		break;
2022 2023 2024
	case 5: /* jmp far */
		rc = em_jmp_far(ctxt);
		break;
2025
	case 6:	/* push */
2026
		rc = em_push(ctxt);
2027 2028
		break;
	}
2029
	return rc;
2030 2031
}

2032
static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
2033
{
2034
	u64 old = ctxt->dst.orig_val64;
2035

2036 2037 2038 2039
	if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
	    ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
		*reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
		*reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
2040
		ctxt->eflags &= ~EFLG_ZF;
2041
	} else {
2042 2043
		ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
			(u32) reg_read(ctxt, VCPU_REGS_RBX);
2044

2045
		ctxt->eflags |= EFLG_ZF;
2046
	}
2047
	return X86EMUL_CONTINUE;
2048 2049
}

2050 2051
static int em_ret(struct x86_emulate_ctxt *ctxt)
{
2052 2053 2054
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->_eip;
	ctxt->dst.bytes = ctxt->op_bytes;
2055 2056 2057
	return em_pop(ctxt);
}

2058
static int em_ret_far(struct x86_emulate_ctxt *ctxt)
2059 2060 2061 2062
{
	int rc;
	unsigned long cs;

2063
	rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
2064
	if (rc != X86EMUL_CONTINUE)
2065
		return rc;
2066 2067 2068
	if (ctxt->op_bytes == 4)
		ctxt->_eip = (u32)ctxt->_eip;
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2069
	if (rc != X86EMUL_CONTINUE)
2070
		return rc;
2071
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
2072 2073 2074
	return rc;
}

2075 2076 2077 2078
static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
{
	/* Save real source value, then compare EAX against destination. */
	ctxt->src.orig_val = ctxt->src.val;
2079
	ctxt->src.val = reg_read(ctxt, VCPU_REGS_RAX);
2080 2081 2082 2083 2084 2085 2086 2087
	emulate_2op_SrcV(ctxt, "cmp");

	if (ctxt->eflags & EFLG_ZF) {
		/* Success: write back to memory. */
		ctxt->dst.val = ctxt->src.orig_val;
	} else {
		/* Failure: write the value we saw to EAX. */
		ctxt->dst.type = OP_REG;
2088
		ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
2089 2090 2091 2092
	}
	return X86EMUL_CONTINUE;
}

2093
static int em_lseg(struct x86_emulate_ctxt *ctxt)
2094
{
2095
	int seg = ctxt->src2.val;
2096 2097 2098
	unsigned short sel;
	int rc;

2099
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2100

2101
	rc = load_segment_descriptor(ctxt, sel, seg);
2102 2103 2104
	if (rc != X86EMUL_CONTINUE)
		return rc;

2105
	ctxt->dst.val = ctxt->src.val;
2106 2107 2108
	return rc;
}

2109
static void
2110
setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
2111
			struct desc_struct *cs, struct desc_struct *ss)
2112 2113
{
	cs->l = 0;		/* will be adjusted later */
2114
	set_desc_base(cs, 0);	/* flat segment */
2115
	cs->g = 1;		/* 4kb granularity */
2116
	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
2117 2118 2119
	cs->type = 0x0b;	/* Read, Execute, Accessed */
	cs->s = 1;
	cs->dpl = 0;		/* will be adjusted later */
2120 2121
	cs->p = 1;
	cs->d = 1;
2122
	cs->avl = 0;
2123

2124 2125
	set_desc_base(ss, 0);	/* flat segment */
	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
2126 2127 2128
	ss->g = 1;		/* 4kb granularity */
	ss->s = 1;
	ss->type = 0x03;	/* Read/Write, Accessed */
2129
	ss->d = 1;		/* 32bit stack segment */
2130
	ss->dpl = 0;
2131
	ss->p = 1;
2132 2133
	ss->l = 0;
	ss->avl = 0;
2134 2135
}

2136 2137 2138 2139 2140
static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

	eax = ecx = 0;
2141 2142
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
2143 2144 2145 2146
		&& ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
		&& edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
}

2147 2148
static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
{
2149
	const struct x86_emulate_ops *ops = ctxt->ops;
2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160
	u32 eax, ebx, ecx, edx;

	/*
	 * syscall should always be enabled in longmode - so only become
	 * vendor specific (cpuid) if other modes are active...
	 */
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return true;

	eax = 0x00000000;
	ecx = 0x00000000;
2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185
	ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	/*
	 * Intel ("GenuineIntel")
	 * remark: Intel CPUs only support "syscall" in 64bit
	 * longmode. Also an 64bit guest with a
	 * 32bit compat-app running will #UD !! While this
	 * behaviour can be fixed (by emulating) into AMD
	 * response - CPUs of AMD can't behave like Intel.
	 */
	if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
		return false;

	/* AMD ("AuthenticAMD") */
	if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
		return true;

	/* AMD ("AMDisbetter!") */
	if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
		return true;
2186 2187 2188 2189 2190

	/* default: (not Intel, not AMD), apply Intel's stricter rules... */
	return false;
}

2191
static int em_syscall(struct x86_emulate_ctxt *ctxt)
2192
{
2193
	const struct x86_emulate_ops *ops = ctxt->ops;
2194
	struct desc_struct cs, ss;
2195
	u64 msr_data;
2196
	u16 cs_sel, ss_sel;
2197
	u64 efer = 0;
2198 2199

	/* syscall is not available in real mode */
2200
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2201 2202
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_ud(ctxt);
2203

2204 2205 2206
	if (!(em_syscall_is_enabled(ctxt)))
		return emulate_ud(ctxt);

2207
	ops->get_msr(ctxt, MSR_EFER, &efer);
2208
	setup_syscalls_segments(ctxt, &cs, &ss);
2209

2210 2211 2212
	if (!(efer & EFER_SCE))
		return emulate_ud(ctxt);

2213
	ops->get_msr(ctxt, MSR_STAR, &msr_data);
2214
	msr_data >>= 32;
2215 2216
	cs_sel = (u16)(msr_data & 0xfffc);
	ss_sel = (u16)(msr_data + 8);
2217

2218
	if (efer & EFER_LMA) {
2219
		cs.d = 0;
2220 2221
		cs.l = 1;
	}
2222 2223
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2224

2225
	*reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
2226
	if (efer & EFER_LMA) {
2227
#ifdef CONFIG_X86_64
2228
		*reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags & ~EFLG_RF;
2229

2230
		ops->get_msr(ctxt,
2231 2232
			     ctxt->mode == X86EMUL_MODE_PROT64 ?
			     MSR_LSTAR : MSR_CSTAR, &msr_data);
2233
		ctxt->_eip = msr_data;
2234

2235
		ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
2236 2237 2238 2239
		ctxt->eflags &= ~(msr_data | EFLG_RF);
#endif
	} else {
		/* legacy mode */
2240
		ops->get_msr(ctxt, MSR_STAR, &msr_data);
2241
		ctxt->_eip = (u32)msr_data;
2242 2243 2244 2245

		ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
	}

2246
	return X86EMUL_CONTINUE;
2247 2248
}

2249
static int em_sysenter(struct x86_emulate_ctxt *ctxt)
2250
{
2251
	const struct x86_emulate_ops *ops = ctxt->ops;
2252
	struct desc_struct cs, ss;
2253
	u64 msr_data;
2254
	u16 cs_sel, ss_sel;
2255
	u64 efer = 0;
2256

2257
	ops->get_msr(ctxt, MSR_EFER, &efer);
2258
	/* inject #GP if in real mode */
2259 2260
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return emulate_gp(ctxt, 0);
2261

2262 2263 2264 2265 2266 2267 2268 2269
	/*
	 * Not recognized on AMD in compat mode (but is recognized in legacy
	 * mode).
	 */
	if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
	    && !vendor_intel(ctxt))
		return emulate_ud(ctxt);

2270 2271 2272
	/* XXX sysenter/sysexit have not been tested in 64bit mode.
	* Therefore, we inject an #UD.
	*/
2273 2274
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return emulate_ud(ctxt);
2275

2276
	setup_syscalls_segments(ctxt, &cs, &ss);
2277

2278
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2279 2280
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT32:
2281 2282
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2283 2284
		break;
	case X86EMUL_MODE_PROT64:
2285 2286
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2287
		break;
2288 2289
	default:
		break;
2290 2291 2292
	}

	ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
2293 2294 2295 2296
	cs_sel = (u16)msr_data;
	cs_sel &= ~SELECTOR_RPL_MASK;
	ss_sel = cs_sel + 8;
	ss_sel &= ~SELECTOR_RPL_MASK;
2297
	if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
2298
		cs.d = 0;
2299 2300 2301
		cs.l = 1;
	}

2302 2303
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2304

2305
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
2306
	ctxt->_eip = msr_data;
2307

2308
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
2309
	*reg_write(ctxt, VCPU_REGS_RSP) = msr_data;
2310

2311
	return X86EMUL_CONTINUE;
2312 2313
}

2314
static int em_sysexit(struct x86_emulate_ctxt *ctxt)
2315
{
2316
	const struct x86_emulate_ops *ops = ctxt->ops;
2317
	struct desc_struct cs, ss;
2318 2319
	u64 msr_data;
	int usermode;
X
Xiao Guangrong 已提交
2320
	u16 cs_sel = 0, ss_sel = 0;
2321

2322 2323
	/* inject #GP if in real mode or Virtual 8086 mode */
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2324 2325
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_gp(ctxt, 0);
2326

2327
	setup_syscalls_segments(ctxt, &cs, &ss);
2328

2329
	if ((ctxt->rex_prefix & 0x8) != 0x0)
2330 2331 2332 2333 2334 2335
		usermode = X86EMUL_MODE_PROT64;
	else
		usermode = X86EMUL_MODE_PROT32;

	cs.dpl = 3;
	ss.dpl = 3;
2336
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2337 2338
	switch (usermode) {
	case X86EMUL_MODE_PROT32:
2339
		cs_sel = (u16)(msr_data + 16);
2340 2341
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2342
		ss_sel = (u16)(msr_data + 24);
2343 2344
		break;
	case X86EMUL_MODE_PROT64:
2345
		cs_sel = (u16)(msr_data + 32);
2346 2347
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2348 2349
		ss_sel = cs_sel + 8;
		cs.d = 0;
2350 2351 2352
		cs.l = 1;
		break;
	}
2353 2354
	cs_sel |= SELECTOR_RPL_MASK;
	ss_sel |= SELECTOR_RPL_MASK;
2355

2356 2357
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2358

2359 2360
	ctxt->_eip = reg_read(ctxt, VCPU_REGS_RDX);
	*reg_write(ctxt, VCPU_REGS_RSP) = reg_read(ctxt, VCPU_REGS_RCX);
2361

2362
	return X86EMUL_CONTINUE;
2363 2364
}

2365
static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
2366 2367 2368 2369 2370 2371 2372
{
	int iopl;
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return false;
	if (ctxt->mode == X86EMUL_MODE_VM86)
		return true;
	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
2373
	return ctxt->ops->cpl(ctxt) > iopl;
2374 2375 2376 2377 2378
}

static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
					    u16 port, u16 len)
{
2379
	const struct x86_emulate_ops *ops = ctxt->ops;
2380
	struct desc_struct tr_seg;
2381
	u32 base3;
2382
	int r;
2383
	u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
2384
	unsigned mask = (1 << len) - 1;
2385
	unsigned long base;
2386

2387
	ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
2388
	if (!tr_seg.p)
2389
		return false;
2390
	if (desc_limit_scaled(&tr_seg) < 103)
2391
		return false;
2392 2393 2394 2395
	base = get_desc_base(&tr_seg);
#ifdef CONFIG_X86_64
	base |= ((u64)base3) << 32;
#endif
2396
	r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
2397 2398
	if (r != X86EMUL_CONTINUE)
		return false;
2399
	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
2400
		return false;
2401
	r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
2402 2403 2404 2405 2406 2407 2408 2409 2410 2411
	if (r != X86EMUL_CONTINUE)
		return false;
	if ((perm >> bit_idx) & mask)
		return false;
	return true;
}

static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
				 u16 port, u16 len)
{
2412 2413 2414
	if (ctxt->perm_ok)
		return true;

2415 2416
	if (emulator_bad_iopl(ctxt))
		if (!emulator_io_port_access_allowed(ctxt, port, len))
2417
			return false;
2418 2419 2420

	ctxt->perm_ok = true;

2421 2422 2423
	return true;
}

2424 2425 2426
static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_16 *tss)
{
2427
	tss->ip = ctxt->_eip;
2428
	tss->flag = ctxt->eflags;
2429 2430 2431 2432 2433 2434 2435 2436
	tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->si = reg_read(ctxt, VCPU_REGS_RSI);
	tss->di = reg_read(ctxt, VCPU_REGS_RDI);
2437

2438 2439 2440 2441 2442
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2443 2444 2445 2446 2447 2448 2449
}

static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_16 *tss)
{
	int ret;

2450
	ctxt->_eip = tss->ip;
2451
	ctxt->eflags = tss->flag | 2;
2452 2453 2454 2455 2456 2457 2458 2459
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
2460 2461 2462 2463 2464

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2465 2466 2467 2468 2469
	set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2470 2471

	/*
G
Guo Chao 已提交
2472
	 * Now load segment descriptors. If fault happens at this stage
2473 2474
	 * it is handled in a context of new task
	 */
2475
	ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
2476 2477
	if (ret != X86EMUL_CONTINUE)
		return ret;
2478
	ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
2479 2480
	if (ret != X86EMUL_CONTINUE)
		return ret;
2481
	ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
2482 2483
	if (ret != X86EMUL_CONTINUE)
		return ret;
2484
	ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
2485 2486
	if (ret != X86EMUL_CONTINUE)
		return ret;
2487
	ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
2488 2489 2490 2491 2492 2493 2494 2495 2496 2497
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_16(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2498
	const struct x86_emulate_ops *ops = ctxt->ops;
2499 2500
	struct tss_segment_16 tss_seg;
	int ret;
2501
	u32 new_tss_base = get_desc_base(new_desc);
2502

2503
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2504
			    &ctxt->exception);
2505
	if (ret != X86EMUL_CONTINUE)
2506 2507 2508
		/* FIXME: need to provide precise fault address */
		return ret;

2509
	save_state_to_tss16(ctxt, &tss_seg);
2510

2511
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2512
			     &ctxt->exception);
2513
	if (ret != X86EMUL_CONTINUE)
2514 2515 2516
		/* FIXME: need to provide precise fault address */
		return ret;

2517
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2518
			    &ctxt->exception);
2519
	if (ret != X86EMUL_CONTINUE)
2520 2521 2522 2523 2524 2525
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2526
		ret = ops->write_std(ctxt, new_tss_base,
2527 2528
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2529
				     &ctxt->exception);
2530
		if (ret != X86EMUL_CONTINUE)
2531 2532 2533 2534
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2535
	return load_state_from_tss16(ctxt, &tss_seg);
2536 2537 2538 2539 2540
}

static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_32 *tss)
{
2541
	tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
2542
	tss->eip = ctxt->_eip;
2543
	tss->eflags = ctxt->eflags;
2544 2545 2546 2547 2548 2549 2550 2551
	tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
	tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
2552

2553 2554 2555 2556 2557 2558 2559
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
	tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
	tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2560 2561 2562 2563 2564 2565 2566
}

static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_32 *tss)
{
	int ret;

2567
	if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
2568
		return emulate_gp(ctxt, 0);
2569
	ctxt->_eip = tss->eip;
2570
	ctxt->eflags = tss->eflags | 2;
2571 2572

	/* General purpose registers */
2573 2574 2575 2576 2577 2578 2579 2580
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
2581 2582 2583 2584 2585

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2586 2587 2588 2589 2590 2591 2592
	set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
	set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
	set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
2593

2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611
	/*
	 * If we're switching between Protected Mode and VM86, we need to make
	 * sure to update the mode before loading the segment descriptors so
	 * that the selectors are interpreted correctly.
	 *
	 * Need to get rflags to the vcpu struct immediately because it
	 * influences the CPL which is checked at least when loading the segment
	 * descriptors and when pushing an error code to the new kernel stack.
	 *
	 * TODO Introduce a separate ctxt->ops->set_cpl callback
	 */
	if (ctxt->eflags & X86_EFLAGS_VM)
		ctxt->mode = X86EMUL_MODE_VM86;
	else
		ctxt->mode = X86EMUL_MODE_PROT32;

	ctxt->ops->set_rflags(ctxt, ctxt->eflags);

2612 2613 2614 2615
	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
2616
	ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
2617 2618
	if (ret != X86EMUL_CONTINUE)
		return ret;
2619
	ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
2620 2621
	if (ret != X86EMUL_CONTINUE)
		return ret;
2622
	ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
2623 2624
	if (ret != X86EMUL_CONTINUE)
		return ret;
2625
	ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
2626 2627
	if (ret != X86EMUL_CONTINUE)
		return ret;
2628
	ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
2629 2630
	if (ret != X86EMUL_CONTINUE)
		return ret;
2631
	ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
2632 2633
	if (ret != X86EMUL_CONTINUE)
		return ret;
2634
	ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
2635 2636 2637 2638 2639 2640 2641 2642 2643 2644
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_32(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2645
	const struct x86_emulate_ops *ops = ctxt->ops;
2646 2647
	struct tss_segment_32 tss_seg;
	int ret;
2648
	u32 new_tss_base = get_desc_base(new_desc);
2649

2650
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2651
			    &ctxt->exception);
2652
	if (ret != X86EMUL_CONTINUE)
2653 2654 2655
		/* FIXME: need to provide precise fault address */
		return ret;

2656
	save_state_to_tss32(ctxt, &tss_seg);
2657

2658
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2659
			     &ctxt->exception);
2660
	if (ret != X86EMUL_CONTINUE)
2661 2662 2663
		/* FIXME: need to provide precise fault address */
		return ret;

2664
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2665
			    &ctxt->exception);
2666
	if (ret != X86EMUL_CONTINUE)
2667 2668 2669 2670 2671 2672
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2673
		ret = ops->write_std(ctxt, new_tss_base,
2674 2675
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2676
				     &ctxt->exception);
2677
		if (ret != X86EMUL_CONTINUE)
2678 2679 2680 2681
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2682
	return load_state_from_tss32(ctxt, &tss_seg);
2683 2684 2685
}

static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
2686
				   u16 tss_selector, int idt_index, int reason,
2687
				   bool has_error_code, u32 error_code)
2688
{
2689
	const struct x86_emulate_ops *ops = ctxt->ops;
2690 2691
	struct desc_struct curr_tss_desc, next_tss_desc;
	int ret;
2692
	u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
2693
	ulong old_tss_base =
2694
		ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
2695
	u32 desc_limit;
2696
	ulong desc_addr;
2697 2698 2699

	/* FIXME: old_tss_base == ~0 ? */

2700
	ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
2701 2702
	if (ret != X86EMUL_CONTINUE)
		return ret;
2703
	ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
2704 2705 2706 2707 2708
	if (ret != X86EMUL_CONTINUE)
		return ret;

	/* FIXME: check that next_tss_desc is tss */

2709 2710 2711 2712 2713
	/*
	 * Check privileges. The three cases are task switch caused by...
	 *
	 * 1. jmp/call/int to task gate: Check against DPL of the task gate
	 * 2. Exception/IRQ/iret: No check is performed
G
Guo Chao 已提交
2714
	 * 3. jmp/call to TSS: Check against DPL of the TSS
2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734
	 */
	if (reason == TASK_SWITCH_GATE) {
		if (idt_index != -1) {
			/* Software interrupts */
			struct desc_struct task_gate_desc;
			int dpl;

			ret = read_interrupt_descriptor(ctxt, idt_index,
							&task_gate_desc);
			if (ret != X86EMUL_CONTINUE)
				return ret;

			dpl = task_gate_desc.dpl;
			if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
				return emulate_gp(ctxt, (idt_index << 3) | 0x2);
		}
	} else if (reason != TASK_SWITCH_IRET) {
		int dpl = next_tss_desc.dpl;
		if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
			return emulate_gp(ctxt, tss_selector);
2735 2736
	}

2737

2738 2739 2740 2741
	desc_limit = desc_limit_scaled(&next_tss_desc);
	if (!next_tss_desc.p ||
	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
	     desc_limit < 0x2b)) {
2742
		emulate_ts(ctxt, tss_selector & 0xfffc);
2743 2744 2745 2746 2747
		return X86EMUL_PROPAGATE_FAULT;
	}

	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2748
		write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
2749 2750 2751 2752 2753 2754
	}

	if (reason == TASK_SWITCH_IRET)
		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;

	/* set back link to prev task only if NT bit is set in eflags
G
Guo Chao 已提交
2755
	   note that old_tss_sel is not used after this point */
2756 2757 2758 2759
	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
		old_tss_sel = 0xffff;

	if (next_tss_desc.type & 8)
2760
		ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
2761 2762
				     old_tss_base, &next_tss_desc);
	else
2763
		ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
2764
				     old_tss_base, &next_tss_desc);
2765 2766
	if (ret != X86EMUL_CONTINUE)
		return ret;
2767 2768 2769 2770 2771 2772

	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;

	if (reason != TASK_SWITCH_IRET) {
		next_tss_desc.type |= (1 << 1); /* set busy flag */
2773
		write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
2774 2775
	}

2776
	ops->set_cr(ctxt, 0,  ops->get_cr(ctxt, 0) | X86_CR0_TS);
2777
	ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
2778

2779
	if (has_error_code) {
2780 2781 2782
		ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
		ctxt->lock_prefix = 0;
		ctxt->src.val = (unsigned long) error_code;
2783
		ret = em_push(ctxt);
2784 2785
	}

2786 2787 2788 2789
	return ret;
}

int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2790
			 u16 tss_selector, int idt_index, int reason,
2791
			 bool has_error_code, u32 error_code)
2792 2793 2794
{
	int rc;

2795
	invalidate_registers(ctxt);
2796 2797
	ctxt->_eip = ctxt->eip;
	ctxt->dst.type = OP_NONE;
2798

2799
	rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
2800
				     has_error_code, error_code);
2801

2802
	if (rc == X86EMUL_CONTINUE) {
2803
		ctxt->eip = ctxt->_eip;
2804 2805
		writeback_registers(ctxt);
	}
2806

2807
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
2808 2809
}

2810 2811
static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
		struct operand *op)
2812
{
2813
	int df = (ctxt->eflags & EFLG_DF) ? -op->count : op->count;
2814

2815 2816
	register_address_increment(ctxt, reg_rmw(ctxt, reg), df * op->bytes);
	op->addr.mem.ea = register_address(ctxt, reg_read(ctxt, reg));
2817 2818
}

2819 2820 2821 2822 2823 2824
static int em_das(struct x86_emulate_ctxt *ctxt)
{
	u8 al, old_al;
	bool af, cf, old_cf;

	cf = ctxt->eflags & X86_EFLAGS_CF;
2825
	al = ctxt->dst.val;
2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842

	old_al = al;
	old_cf = cf;
	cf = false;
	af = ctxt->eflags & X86_EFLAGS_AF;
	if ((al & 0x0f) > 9 || af) {
		al -= 6;
		cf = old_cf | (al >= 250);
		af = true;
	} else {
		af = false;
	}
	if (old_al > 0x99 || old_cf) {
		al -= 0x60;
		cf = true;
	}

2843
	ctxt->dst.val = al;
2844
	/* Set PF, ZF, SF */
2845 2846 2847
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
2848
	emulate_2op_SrcV(ctxt, "or");
2849 2850 2851 2852 2853 2854 2855 2856
	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
	if (cf)
		ctxt->eflags |= X86_EFLAGS_CF;
	if (af)
		ctxt->eflags |= X86_EFLAGS_AF;
	return X86EMUL_CONTINUE;
}

2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877
static int em_aad(struct x86_emulate_ctxt *ctxt)
{
	u8 al = ctxt->dst.val & 0xff;
	u8 ah = (ctxt->dst.val >> 8) & 0xff;

	al = (al + (ah * ctxt->src.val)) & 0xff;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;

	ctxt->eflags &= ~(X86_EFLAGS_PF | X86_EFLAGS_SF | X86_EFLAGS_ZF);

	if (!al)
		ctxt->eflags |= X86_EFLAGS_ZF;
	if (!(al & 1))
		ctxt->eflags |= X86_EFLAGS_PF;
	if (al & 0x80)
		ctxt->eflags |= X86_EFLAGS_SF;

	return X86EMUL_CONTINUE;
}

2878 2879 2880 2881 2882 2883 2884 2885 2886
static int em_call(struct x86_emulate_ctxt *ctxt)
{
	long rel = ctxt->src.val;

	ctxt->src.val = (unsigned long)ctxt->_eip;
	jmp_rel(ctxt, rel);
	return em_push(ctxt);
}

2887 2888 2889 2890 2891 2892
static int em_call_far(struct x86_emulate_ctxt *ctxt)
{
	u16 sel, old_cs;
	ulong old_eip;
	int rc;

2893
	old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
2894
	old_eip = ctxt->_eip;
2895

2896
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2897
	if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
2898 2899
		return X86EMUL_CONTINUE;

2900 2901
	ctxt->_eip = 0;
	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
2902

2903
	ctxt->src.val = old_cs;
2904
	rc = em_push(ctxt);
2905 2906 2907
	if (rc != X86EMUL_CONTINUE)
		return rc;

2908
	ctxt->src.val = old_eip;
2909
	return em_push(ctxt);
2910 2911
}

2912 2913 2914 2915
static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
{
	int rc;

2916 2917 2918 2919
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->_eip;
	ctxt->dst.bytes = ctxt->op_bytes;
	rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
2920 2921
	if (rc != X86EMUL_CONTINUE)
		return rc;
2922
	rsp_increment(ctxt, ctxt->src.val);
2923 2924 2925
	return X86EMUL_CONTINUE;
}

2926 2927
static int em_add(struct x86_emulate_ctxt *ctxt)
{
2928
	emulate_2op_SrcV(ctxt, "add");
2929 2930 2931 2932 2933
	return X86EMUL_CONTINUE;
}

static int em_or(struct x86_emulate_ctxt *ctxt)
{
2934
	emulate_2op_SrcV(ctxt, "or");
2935 2936 2937 2938 2939
	return X86EMUL_CONTINUE;
}

static int em_adc(struct x86_emulate_ctxt *ctxt)
{
2940
	emulate_2op_SrcV(ctxt, "adc");
2941 2942 2943 2944 2945
	return X86EMUL_CONTINUE;
}

static int em_sbb(struct x86_emulate_ctxt *ctxt)
{
2946
	emulate_2op_SrcV(ctxt, "sbb");
2947 2948 2949 2950 2951
	return X86EMUL_CONTINUE;
}

static int em_and(struct x86_emulate_ctxt *ctxt)
{
2952
	emulate_2op_SrcV(ctxt, "and");
2953 2954 2955 2956 2957
	return X86EMUL_CONTINUE;
}

static int em_sub(struct x86_emulate_ctxt *ctxt)
{
2958
	emulate_2op_SrcV(ctxt, "sub");
2959 2960 2961 2962 2963
	return X86EMUL_CONTINUE;
}

static int em_xor(struct x86_emulate_ctxt *ctxt)
{
2964
	emulate_2op_SrcV(ctxt, "xor");
2965 2966 2967 2968 2969
	return X86EMUL_CONTINUE;
}

static int em_cmp(struct x86_emulate_ctxt *ctxt)
{
2970
	emulate_2op_SrcV(ctxt, "cmp");
2971
	/* Disable writeback. */
2972
	ctxt->dst.type = OP_NONE;
2973 2974 2975
	return X86EMUL_CONTINUE;
}

2976 2977
static int em_test(struct x86_emulate_ctxt *ctxt)
{
2978
	emulate_2op_SrcV(ctxt, "test");
2979 2980
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
2981 2982 2983
	return X86EMUL_CONTINUE;
}

2984 2985 2986
static int em_xchg(struct x86_emulate_ctxt *ctxt)
{
	/* Write back the register source. */
2987 2988
	ctxt->src.val = ctxt->dst.val;
	write_register_operand(&ctxt->src);
2989 2990

	/* Write back the memory destination with implicit LOCK prefix. */
2991 2992
	ctxt->dst.val = ctxt->src.orig_val;
	ctxt->lock_prefix = 1;
2993 2994 2995
	return X86EMUL_CONTINUE;
}

2996
static int em_imul(struct x86_emulate_ctxt *ctxt)
2997
{
2998
	emulate_2op_SrcV_nobyte(ctxt, "imul");
2999 3000 3001
	return X86EMUL_CONTINUE;
}

3002 3003
static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
{
3004
	ctxt->dst.val = ctxt->src2.val;
3005 3006 3007
	return em_imul(ctxt);
}

3008 3009
static int em_cwd(struct x86_emulate_ctxt *ctxt)
{
3010 3011
	ctxt->dst.type = OP_REG;
	ctxt->dst.bytes = ctxt->src.bytes;
3012
	ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
3013
	ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
3014 3015 3016 3017

	return X86EMUL_CONTINUE;
}

3018 3019 3020 3021
static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
{
	u64 tsc = 0;

3022
	ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
3023 3024
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
	*reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
3025 3026 3027
	return X86EMUL_CONTINUE;
}

3028 3029 3030 3031
static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
{
	u64 pmc;

3032
	if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
3033
		return emulate_gp(ctxt, 0);
3034 3035
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
	*reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
3036 3037 3038
	return X86EMUL_CONTINUE;
}

3039 3040
static int em_mov(struct x86_emulate_ctxt *ctxt)
{
S
Stefan Hajnoczi 已提交
3041
	memcpy(ctxt->dst.valptr, ctxt->src.valptr, ctxt->op_bytes);
3042 3043 3044
	return X86EMUL_CONTINUE;
}

3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072
static int em_cr_write(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

static int em_dr_write(struct x86_emulate_ctxt *ctxt)
{
	unsigned long val;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		val = ctxt->src.val & ~0ULL;
	else
		val = ctxt->src.val & ~0U;

	/* #UD condition is already handled. */
	if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3073 3074 3075 3076
static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3077 3078 3079
	msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
		| ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
	if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
3080 3081 3082 3083 3084 3085 3086 3087 3088
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3089
	if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
3090 3091
		return emulate_gp(ctxt, 0);

3092 3093
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
	*reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
3094 3095 3096
	return X86EMUL_CONTINUE;
}

3097 3098
static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
{
3099
	if (ctxt->modrm_reg > VCPU_SREG_GS)
3100 3101
		return emulate_ud(ctxt);

3102
	ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
3103 3104 3105 3106 3107
	return X86EMUL_CONTINUE;
}

static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
{
3108
	u16 sel = ctxt->src.val;
3109

3110
	if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
3111 3112
		return emulate_ud(ctxt);

3113
	if (ctxt->modrm_reg == VCPU_SREG_SS)
3114 3115 3116
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;

	/* Disable writeback. */
3117 3118
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
3119 3120
}

A
Avi Kivity 已提交
3121 3122 3123 3124 3125 3126 3127 3128 3129
static int em_lldt(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
}

A
Avi Kivity 已提交
3130 3131 3132 3133 3134 3135 3136 3137 3138
static int em_ltr(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
}

3139 3140
static int em_invlpg(struct x86_emulate_ctxt *ctxt)
{
3141 3142 3143
	int rc;
	ulong linear;

3144
	rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
3145
	if (rc == X86EMUL_CONTINUE)
3146
		ctxt->ops->invlpg(ctxt, linear);
3147
	/* Disable writeback. */
3148
	ctxt->dst.type = OP_NONE;
3149 3150 3151
	return X86EMUL_CONTINUE;
}

3152 3153 3154 3155 3156 3157 3158 3159 3160 3161
static int em_clts(struct x86_emulate_ctxt *ctxt)
{
	ulong cr0;

	cr0 = ctxt->ops->get_cr(ctxt, 0);
	cr0 &= ~X86_CR0_TS;
	ctxt->ops->set_cr(ctxt, 0, cr0);
	return X86EMUL_CONTINUE;
}

3162 3163 3164 3165
static int em_vmcall(struct x86_emulate_ctxt *ctxt)
{
	int rc;

3166
	if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
3167 3168 3169 3170 3171 3172 3173
		return X86EMUL_UNHANDLEABLE;

	rc = ctxt->ops->fix_hypercall(ctxt);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	/* Let the processor re-execute the fixed hypercall */
3174
	ctxt->_eip = ctxt->eip;
3175
	/* Disable writeback. */
3176
	ctxt->dst.type = OP_NONE;
3177 3178 3179
	return X86EMUL_CONTINUE;
}

3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208
static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
				  void (*get)(struct x86_emulate_ctxt *ctxt,
					      struct desc_ptr *ptr))
{
	struct desc_ptr desc_ptr;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
	get(ctxt, &desc_ptr);
	if (ctxt->op_bytes == 2) {
		ctxt->op_bytes = 4;
		desc_ptr.address &= 0x00ffffff;
	}
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return segmented_write(ctxt, ctxt->dst.addr.mem,
			       &desc_ptr, 2 + ctxt->op_bytes);
}

static int em_sgdt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
}

static int em_sidt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
}

3209 3210 3211 3212 3213
static int em_lgdt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

3214 3215
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3216
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3217
			     &desc_ptr.size, &desc_ptr.address,
3218
			     ctxt->op_bytes);
3219 3220 3221 3222
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_gdt(ctxt, &desc_ptr);
	/* Disable writeback. */
3223
	ctxt->dst.type = OP_NONE;
3224 3225 3226
	return X86EMUL_CONTINUE;
}

3227
static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
3228 3229 3230
{
	int rc;

3231 3232
	rc = ctxt->ops->fix_hypercall(ctxt);

3233
	/* Disable writeback. */
3234
	ctxt->dst.type = OP_NONE;
3235 3236 3237 3238 3239 3240 3241 3242
	return rc;
}

static int em_lidt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

3243 3244
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3245
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3246
			     &desc_ptr.size, &desc_ptr.address,
3247
			     ctxt->op_bytes);
3248 3249 3250 3251
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_idt(ctxt, &desc_ptr);
	/* Disable writeback. */
3252
	ctxt->dst.type = OP_NONE;
3253 3254 3255 3256 3257
	return X86EMUL_CONTINUE;
}

static int em_smsw(struct x86_emulate_ctxt *ctxt)
{
3258 3259
	ctxt->dst.bytes = 2;
	ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
3260 3261 3262 3263 3264 3265
	return X86EMUL_CONTINUE;
}

static int em_lmsw(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
3266 3267
			  | (ctxt->src.val & 0x0f));
	ctxt->dst.type = OP_NONE;
3268 3269 3270
	return X86EMUL_CONTINUE;
}

3271 3272
static int em_loop(struct x86_emulate_ctxt *ctxt)
{
3273 3274
	register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX), -1);
	if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
3275 3276
	    (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
		jmp_rel(ctxt, ctxt->src.val);
3277 3278 3279 3280 3281 3282

	return X86EMUL_CONTINUE;
}

static int em_jcxz(struct x86_emulate_ctxt *ctxt)
{
3283
	if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
3284
		jmp_rel(ctxt, ctxt->src.val);
3285 3286 3287 3288

	return X86EMUL_CONTINUE;
}

3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306
static int em_in(struct x86_emulate_ctxt *ctxt)
{
	if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
			     &ctxt->dst.val))
		return X86EMUL_IO_NEEDED;

	return X86EMUL_CONTINUE;
}

static int em_out(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
				    &ctxt->src.val, 1);
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325
static int em_cli(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->eflags &= ~X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

static int em_sti(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
	ctxt->eflags |= X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354
static int em_bt(struct x86_emulate_ctxt *ctxt)
{
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	/* only subword offset */
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;

	emulate_2op_SrcV_nobyte(ctxt, "bt");
	return X86EMUL_CONTINUE;
}

static int em_bts(struct x86_emulate_ctxt *ctxt)
{
	emulate_2op_SrcV_nobyte(ctxt, "bts");
	return X86EMUL_CONTINUE;
}

static int em_btr(struct x86_emulate_ctxt *ctxt)
{
	emulate_2op_SrcV_nobyte(ctxt, "btr");
	return X86EMUL_CONTINUE;
}

static int em_btc(struct x86_emulate_ctxt *ctxt)
{
	emulate_2op_SrcV_nobyte(ctxt, "btc");
	return X86EMUL_CONTINUE;
}

3355 3356
static int em_bsf(struct x86_emulate_ctxt *ctxt)
{
3357
	emulate_2op_SrcV_nobyte(ctxt, "bsf");
3358 3359 3360 3361 3362
	return X86EMUL_CONTINUE;
}

static int em_bsr(struct x86_emulate_ctxt *ctxt)
{
3363
	emulate_2op_SrcV_nobyte(ctxt, "bsr");
3364 3365 3366
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3367 3368 3369 3370
static int em_cpuid(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

3371 3372
	eax = reg_read(ctxt, VCPU_REGS_RAX);
	ecx = reg_read(ctxt, VCPU_REGS_RCX);
A
Avi Kivity 已提交
3373
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
3374 3375 3376 3377
	*reg_write(ctxt, VCPU_REGS_RAX) = eax;
	*reg_write(ctxt, VCPU_REGS_RBX) = ebx;
	*reg_write(ctxt, VCPU_REGS_RCX) = ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = edx;
A
Avi Kivity 已提交
3378 3379 3380
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3381 3382
static int em_lahf(struct x86_emulate_ctxt *ctxt)
{
3383 3384
	*reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
	*reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
A
Avi Kivity 已提交
3385 3386 3387
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402
static int em_bswap(struct x86_emulate_ctxt *ctxt)
{
	switch (ctxt->op_bytes) {
#ifdef CONFIG_X86_64
	case 8:
		asm("bswap %0" : "+r"(ctxt->dst.val));
		break;
#endif
	default:
		asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
		break;
	}
	return X86EMUL_CONTINUE;
}

3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416
static bool valid_cr(int nr)
{
	switch (nr) {
	case 0:
	case 2 ... 4:
	case 8:
		return true;
	default:
		return false;
	}
}

static int check_cr_read(struct x86_emulate_ctxt *ctxt)
{
3417
	if (!valid_cr(ctxt->modrm_reg))
3418 3419 3420 3421 3422 3423 3424
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_cr_write(struct x86_emulate_ctxt *ctxt)
{
3425 3426
	u64 new_val = ctxt->src.val64;
	int cr = ctxt->modrm_reg;
3427
	u64 efer = 0;
3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444

	static u64 cr_reserved_bits[] = {
		0xffffffff00000000ULL,
		0, 0, 0, /* CR3 checked later */
		CR4_RESERVED_BITS,
		0, 0, 0,
		CR8_RESERVED_BITS,
	};

	if (!valid_cr(cr))
		return emulate_ud(ctxt);

	if (new_val & cr_reserved_bits[cr])
		return emulate_gp(ctxt, 0);

	switch (cr) {
	case 0: {
3445
		u64 cr4;
3446 3447 3448 3449
		if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
		    ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
			return emulate_gp(ctxt, 0);

3450 3451
		cr4 = ctxt->ops->get_cr(ctxt, 4);
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3452 3453 3454 3455 3456 3457 3458 3459 3460 3461

		if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
		    !(cr4 & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	case 3: {
		u64 rsvd = 0;

3462 3463
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
		if (efer & EFER_LMA)
3464
			rsvd = CR3_L_MODE_RESERVED_BITS;
3465
		else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
3466
			rsvd = CR3_PAE_RESERVED_BITS;
3467
		else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
3468 3469 3470 3471 3472 3473 3474 3475
			rsvd = CR3_NONPAE_RESERVED_BITS;

		if (new_val & rsvd)
			return emulate_gp(ctxt, 0);

		break;
		}
	case 4: {
3476
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487

		if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	}

	return X86EMUL_CONTINUE;
}

3488 3489 3490 3491
static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
{
	unsigned long dr7;

3492
	ctxt->ops->get_dr(ctxt, 7, &dr7);
3493 3494 3495 3496 3497 3498 3499

	/* Check if DR7.Global_Enable is set */
	return dr7 & (1 << 13);
}

static int check_dr_read(struct x86_emulate_ctxt *ctxt)
{
3500
	int dr = ctxt->modrm_reg;
3501 3502 3503 3504 3505
	u64 cr4;

	if (dr > 7)
		return emulate_ud(ctxt);

3506
	cr4 = ctxt->ops->get_cr(ctxt, 4);
3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517
	if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
		return emulate_ud(ctxt);

	if (check_dr7_gd(ctxt))
		return emulate_db(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_dr_write(struct x86_emulate_ctxt *ctxt)
{
3518 3519
	u64 new_val = ctxt->src.val64;
	int dr = ctxt->modrm_reg;
3520 3521 3522 3523 3524 3525 3526

	if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
		return emulate_gp(ctxt, 0);

	return check_dr_read(ctxt);
}

3527 3528 3529 3530
static int check_svme(struct x86_emulate_ctxt *ctxt)
{
	u64 efer;

3531
	ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3532 3533 3534 3535 3536 3537 3538 3539 3540

	if (!(efer & EFER_SVME))
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
{
3541
	u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
3542 3543

	/* Valid physical address? */
3544
	if (rax & 0xffff000000000000ULL)
3545 3546 3547 3548 3549
		return emulate_gp(ctxt, 0);

	return check_svme(ctxt);
}

3550 3551
static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
{
3552
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3553

3554
	if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
3555 3556 3557 3558 3559
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

3560 3561
static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
{
3562
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3563
	u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
3564

3565
	if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
3566 3567 3568 3569 3570 3571
	    (rcx > 3))
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3572 3573
static int check_perm_in(struct x86_emulate_ctxt *ctxt)
{
3574 3575
	ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
3576 3577 3578 3579 3580 3581 3582
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int check_perm_out(struct x86_emulate_ctxt *ctxt)
{
3583 3584
	ctxt->src.bytes = min(ctxt->src.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
3585 3586 3587 3588 3589
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3590
#define D(_y) { .flags = (_y) }
3591
#define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
3592 3593
#define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
		      .check_perm = (_p) }
3594
#define N    D(0)
3595
#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
3596 3597
#define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
#define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
3598
#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
3599 3600
#define II(_f, _e, _i) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
3601 3602 3603
#define IIP(_f, _e, _i, _p) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
	  .check_perm = (_p) }
3604
#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
3605

3606
#define D2bv(_f)      D((_f) | ByteOp), D(_f)
3607
#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
3608
#define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)
3609 3610
#define I2bvIP(_f, _e, _i, _p) \
	IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
3611

3612 3613 3614
#define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e),		\
		I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e),	\
		I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
3615

3616
static const struct opcode group7_rm1[] = {
3617 3618
	DI(SrcNone | Priv, monitor),
	DI(SrcNone | Priv, mwait),
3619 3620 3621
	N, N, N, N, N, N,
};

3622
static const struct opcode group7_rm3[] = {
3623 3624 3625 3626 3627 3628 3629 3630
	DIP(SrcNone | Prot | Priv,		vmrun,		check_svme_pa),
	II(SrcNone  | Prot | VendorSpecific,	em_vmmcall,	vmmcall),
	DIP(SrcNone | Prot | Priv,		vmload,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		vmsave,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		stgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		clgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		skinit,		check_svme),
	DIP(SrcNone | Prot | Priv,		invlpga,	check_svme),
3631
};
3632

3633
static const struct opcode group7_rm7[] = {
3634
	N,
3635
	DIP(SrcNone, rdtscp, check_rdtsc),
3636 3637
	N, N, N, N, N, N,
};
3638

3639
static const struct opcode group1[] = {
3640
	I(Lock, em_add),
3641
	I(Lock | PageTable, em_or),
3642 3643
	I(Lock, em_adc),
	I(Lock, em_sbb),
3644
	I(Lock | PageTable, em_and),
3645 3646 3647
	I(Lock, em_sub),
	I(Lock, em_xor),
	I(0, em_cmp),
3648 3649
};

3650
static const struct opcode group1A[] = {
3651
	I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
3652 3653
};

3654
static const struct opcode group3[] = {
3655 3656 3657 3658 3659 3660 3661 3662
	I(DstMem | SrcImm, em_test),
	I(DstMem | SrcImm, em_test),
	I(DstMem | SrcNone | Lock, em_not),
	I(DstMem | SrcNone | Lock, em_neg),
	I(SrcMem, em_mul_ex),
	I(SrcMem, em_imul_ex),
	I(SrcMem, em_div_ex),
	I(SrcMem, em_idiv_ex),
3663 3664
};

3665
static const struct opcode group4[] = {
3666 3667
	I(ByteOp | DstMem | SrcNone | Lock, em_grp45),
	I(ByteOp | DstMem | SrcNone | Lock, em_grp45),
3668 3669 3670
	N, N, N, N, N, N,
};

3671
static const struct opcode group5[] = {
3672 3673 3674 3675 3676 3677 3678
	I(DstMem | SrcNone | Lock,		em_grp45),
	I(DstMem | SrcNone | Lock,		em_grp45),
	I(SrcMem | Stack,			em_grp45),
	I(SrcMemFAddr | ImplicitOps | Stack,	em_call_far),
	I(SrcMem | Stack,			em_grp45),
	I(SrcMemFAddr | ImplicitOps,		em_grp45),
	I(SrcMem | Stack,			em_grp45), N,
3679 3680
};

3681
static const struct opcode group6[] = {
3682 3683
	DI(Prot,	sldt),
	DI(Prot,	str),
A
Avi Kivity 已提交
3684
	II(Prot | Priv | SrcMem16, em_lldt, lldt),
A
Avi Kivity 已提交
3685
	II(Prot | Priv | SrcMem16, em_ltr, ltr),
3686 3687 3688
	N, N, N, N,
};

3689
static const struct group_dual group7 = { {
3690 3691
	II(Mov | DstMem | Priv,			em_sgdt, sgdt),
	II(Mov | DstMem | Priv,			em_sidt, sidt),
3692 3693 3694 3695 3696
	II(SrcMem | Priv,			em_lgdt, lgdt),
	II(SrcMem | Priv,			em_lidt, lidt),
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	II(SrcMem | ByteOp | Priv | NoAccess,	em_invlpg, invlpg),
3697
}, {
3698
	I(SrcNone | Priv | VendorSpecific,	em_vmcall),
3699
	EXT(0, group7_rm1),
3700
	N, EXT(0, group7_rm3),
3701 3702 3703
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	EXT(0, group7_rm7),
3704 3705
} };

3706
static const struct opcode group8[] = {
3707
	N, N, N, N,
3708 3709 3710 3711
	I(DstMem | SrcImmByte,				em_bt),
	I(DstMem | SrcImmByte | Lock | PageTable,	em_bts),
	I(DstMem | SrcImmByte | Lock,			em_btr),
	I(DstMem | SrcImmByte | Lock | PageTable,	em_btc),
3712 3713
};

3714
static const struct group_dual group9 = { {
3715
	N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
3716 3717 3718 3719
}, {
	N, N, N, N, N, N, N, N,
} };

3720
static const struct opcode group11[] = {
3721
	I(DstMem | SrcImm | Mov | PageTable, em_mov),
3722
	X7(D(Undefined)),
3723 3724
};

3725
static const struct gprefix pfx_0f_6f_0f_7f = {
3726
	I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
3727 3728
};

3729
static const struct gprefix pfx_vmovntpx = {
3730 3731 3732
	I(0, em_mov), N, N, N,
};

3733
static const struct opcode opcode_table[256] = {
3734
	/* 0x00 - 0x07 */
3735
	I6ALU(Lock, em_add),
3736 3737
	I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
3738
	/* 0x08 - 0x0F */
3739
	I6ALU(Lock | PageTable, em_or),
3740 3741
	I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
	N,
3742
	/* 0x10 - 0x17 */
3743
	I6ALU(Lock, em_adc),
3744 3745
	I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
3746
	/* 0x18 - 0x1F */
3747
	I6ALU(Lock, em_sbb),
3748 3749
	I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
3750
	/* 0x20 - 0x27 */
3751
	I6ALU(Lock | PageTable, em_and), N, N,
3752
	/* 0x28 - 0x2F */
3753
	I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
3754
	/* 0x30 - 0x37 */
3755
	I6ALU(Lock, em_xor), N, N,
3756
	/* 0x38 - 0x3F */
3757
	I6ALU(0, em_cmp), N, N,
3758 3759 3760
	/* 0x40 - 0x4F */
	X16(D(DstReg)),
	/* 0x50 - 0x57 */
3761
	X8(I(SrcReg | Stack, em_push)),
3762
	/* 0x58 - 0x5F */
3763
	X8(I(DstReg | Stack, em_pop)),
3764
	/* 0x60 - 0x67 */
3765 3766
	I(ImplicitOps | Stack | No64, em_pusha),
	I(ImplicitOps | Stack | No64, em_popa),
3767 3768 3769
	N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
	N, N, N, N,
	/* 0x68 - 0x6F */
3770 3771
	I(SrcImm | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
3772 3773
	I(SrcImmByte | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
3774
	I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
3775
	I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
3776 3777 3778
	/* 0x70 - 0x7F */
	X16(D(SrcImmByte)),
	/* 0x80 - 0x87 */
3779 3780 3781 3782
	G(ByteOp | DstMem | SrcImm, group1),
	G(DstMem | SrcImm, group1),
	G(ByteOp | DstMem | SrcImm | No64, group1),
	G(DstMem | SrcImmByte, group1),
3783
	I2bv(DstMem | SrcReg | ModRM, em_test),
3784
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
3785
	/* 0x88 - 0x8F */
3786
	I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
3787
	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
3788
	I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
3789 3790 3791
	D(ModRM | SrcMem | NoAccess | DstReg),
	I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
	G(0, group1A),
3792
	/* 0x90 - 0x97 */
3793
	DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
3794
	/* 0x98 - 0x9F */
3795
	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
3796
	I(SrcImmFAddr | No64, em_call_far), N,
3797
	II(ImplicitOps | Stack, em_pushf, pushf),
A
Avi Kivity 已提交
3798
	II(ImplicitOps | Stack, em_popf, popf), N, I(ImplicitOps, em_lahf),
3799
	/* 0xA0 - 0xA7 */
3800
	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
3801
	I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
3802
	I2bv(SrcSI | DstDI | Mov | String, em_mov),
3803
	I2bv(SrcSI | DstDI | String, em_cmp),
3804
	/* 0xA8 - 0xAF */
3805
	I2bv(DstAcc | SrcImm, em_test),
3806 3807
	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
3808
	I2bv(SrcAcc | DstDI | String, em_cmp),
3809
	/* 0xB0 - 0xB7 */
3810
	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
3811
	/* 0xB8 - 0xBF */
3812
	X8(I(DstReg | SrcImm64 | Mov, em_mov)),
3813
	/* 0xC0 - 0xC7 */
3814
	D2bv(DstMem | SrcImmByte | ModRM),
3815
	I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
3816
	I(ImplicitOps | Stack, em_ret),
3817 3818
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
3819
	G(ByteOp, group11), G(0, group11),
3820
	/* 0xC8 - 0xCF */
A
Avi Kivity 已提交
3821 3822
	I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
	N, I(ImplicitOps | Stack, em_ret_far),
3823
	D(ImplicitOps), DI(SrcImmByte, intn),
3824
	D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
3825
	/* 0xD0 - 0xD7 */
3826
	D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
3827
	N, I(DstAcc | SrcImmByte | No64, em_aad), N, N,
3828 3829 3830
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
3831 3832
	X3(I(SrcImmByte, em_loop)),
	I(SrcImmByte, em_jcxz),
3833 3834
	I2bvIP(SrcImmUByte | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
3835
	/* 0xE8 - 0xEF */
3836
	I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
3837
	I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
3838 3839
	I2bvIP(SrcDX | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
3840
	/* 0xF0 - 0xF7 */
3841
	N, DI(ImplicitOps, icebp), N, N,
3842 3843
	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
	G(ByteOp, group3), G(0, group3),
3844
	/* 0xF8 - 0xFF */
3845 3846
	D(ImplicitOps), D(ImplicitOps),
	I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
3847 3848 3849
	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
};

3850
static const struct opcode twobyte_table[256] = {
3851
	/* 0x00 - 0x0F */
3852
	G(0, group6), GD(0, &group7), N, N,
3853 3854
	N, I(ImplicitOps | VendorSpecific, em_syscall),
	II(ImplicitOps | Priv, em_clts, clts), N,
3855
	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
3856 3857 3858 3859
	N, D(ImplicitOps | ModRM), N, N,
	/* 0x10 - 0x1F */
	N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
	/* 0x20 - 0x2F */
3860
	DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
3861
	DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
3862 3863
	IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
	IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
3864
	N, N, N, N,
3865 3866
	N, N, N, GP(ModRM | DstMem | SrcReg | Sse | Mov | Aligned, &pfx_vmovntpx),
	N, N, N, N,
3867
	/* 0x30 - 0x3F */
3868
	II(ImplicitOps | Priv, em_wrmsr, wrmsr),
3869
	IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
3870
	II(ImplicitOps | Priv, em_rdmsr, rdmsr),
3871
	IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
3872 3873
	I(ImplicitOps | VendorSpecific, em_sysenter),
	I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
3874
	N, N,
3875 3876 3877 3878 3879 3880
	N, N, N, N, N, N, N, N,
	/* 0x40 - 0x4F */
	X16(D(DstReg | SrcMem | ModRM | Mov)),
	/* 0x50 - 0x5F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x60 - 0x6F */
3881 3882 3883 3884
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
3885
	/* 0x70 - 0x7F */
3886 3887 3888 3889
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
3890 3891 3892
	/* 0x80 - 0x8F */
	X16(D(SrcImm)),
	/* 0x90 - 0x9F */
3893
	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
3894
	/* 0xA0 - 0xA7 */
3895
	I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
A
Avi Kivity 已提交
3896
	II(ImplicitOps, em_cpuid, cpuid), I(DstMem | SrcReg | ModRM | BitOp, em_bt),
3897 3898 3899
	D(DstMem | SrcReg | Src2ImmByte | ModRM),
	D(DstMem | SrcReg | Src2CL | ModRM), N, N,
	/* 0xA8 - 0xAF */
3900
	I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
3901
	DI(ImplicitOps, rsm),
3902
	I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
3903 3904
	D(DstMem | SrcReg | Src2ImmByte | ModRM),
	D(DstMem | SrcReg | Src2CL | ModRM),
3905
	D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
3906
	/* 0xB0 - 0xB7 */
3907
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
3908
	I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
3909
	I(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
3910 3911
	I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
3912
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
3913 3914
	/* 0xB8 - 0xBF */
	N, N,
3915 3916
	G(BitOp, group8),
	I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
3917
	I(DstReg | SrcMem | ModRM, em_bsf), I(DstReg | SrcMem | ModRM, em_bsr),
3918
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
A
Avi Kivity 已提交
3919
	/* 0xC0 - 0xC7 */
3920
	D2bv(DstMem | SrcReg | ModRM | Lock),
3921
	N, D(DstMem | SrcReg | ModRM | Mov),
3922
	N, N, N, GD(0, &group9),
A
Avi Kivity 已提交
3923 3924
	/* 0xC8 - 0xCF */
	X8(I(DstReg, em_bswap)),
3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937
	/* 0xD0 - 0xDF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xEF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xFF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
};

#undef D
#undef N
#undef G
#undef GD
#undef I
3938
#undef GP
3939
#undef EXT
3940

3941
#undef D2bv
3942
#undef D2bvIP
3943
#undef I2bv
3944
#undef I2bvIP
3945
#undef I6ALU
3946

3947
static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
3948 3949 3950
{
	unsigned size;

3951
	size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963
	if (size == 8)
		size = 4;
	return size;
}

static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
		      unsigned size, bool sign_extension)
{
	int rc = X86EMUL_CONTINUE;

	op->type = OP_IMM;
	op->bytes = size;
3964
	op->addr.mem.ea = ctxt->_eip;
3965 3966 3967
	/* NB. Immediates are sign-extended as necessary. */
	switch (op->bytes) {
	case 1:
3968
		op->val = insn_fetch(s8, ctxt);
3969 3970
		break;
	case 2:
3971
		op->val = insn_fetch(s16, ctxt);
3972 3973
		break;
	case 4:
3974
		op->val = insn_fetch(s32, ctxt);
3975
		break;
3976 3977 3978
	case 8:
		op->val = insn_fetch(s64, ctxt);
		break;
3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996
	}
	if (!sign_extension) {
		switch (op->bytes) {
		case 1:
			op->val &= 0xff;
			break;
		case 2:
			op->val &= 0xffff;
			break;
		case 4:
			op->val &= 0xffffffff;
			break;
		}
	}
done:
	return rc;
}

3997 3998 3999 4000 4001 4002 4003
static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
			  unsigned d)
{
	int rc = X86EMUL_CONTINUE;

	switch (d) {
	case OpReg:
4004
		decode_register_operand(ctxt, op);
4005 4006
		break;
	case OpImmUByte:
4007
		rc = decode_imm(ctxt, op, 1, false);
4008 4009
		break;
	case OpMem:
4010
		ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4011 4012 4013 4014
	mem_common:
		*op = ctxt->memop;
		ctxt->memopp = op;
		if ((ctxt->d & BitOp) && op == &ctxt->dst)
4015 4016 4017
			fetch_bit_operand(ctxt);
		op->orig_val = op->val;
		break;
4018 4019 4020
	case OpMem64:
		ctxt->memop.bytes = 8;
		goto mem_common;
4021 4022 4023
	case OpAcc:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4024
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
4025 4026 4027 4028 4029 4030 4031
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
	case OpDI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4032
			register_address(ctxt, reg_read(ctxt, VCPU_REGS_RDI));
4033 4034
		op->addr.mem.seg = VCPU_SREG_ES;
		op->val = 0;
4035
		op->count = 1;
4036 4037 4038 4039
		break;
	case OpDX:
		op->type = OP_REG;
		op->bytes = 2;
4040
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
4041 4042
		fetch_register_operand(op);
		break;
4043 4044
	case OpCL:
		op->bytes = 1;
4045
		op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056
		break;
	case OpImmByte:
		rc = decode_imm(ctxt, op, 1, true);
		break;
	case OpOne:
		op->bytes = 1;
		op->val = 1;
		break;
	case OpImm:
		rc = decode_imm(ctxt, op, imm_size(ctxt), true);
		break;
4057 4058 4059
	case OpImm64:
		rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
		break;
4060 4061 4062
	case OpMem8:
		ctxt->memop.bytes = 1;
		goto mem_common;
4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078
	case OpMem16:
		ctxt->memop.bytes = 2;
		goto mem_common;
	case OpMem32:
		ctxt->memop.bytes = 4;
		goto mem_common;
	case OpImmU16:
		rc = decode_imm(ctxt, op, 2, false);
		break;
	case OpImmU:
		rc = decode_imm(ctxt, op, imm_size(ctxt), false);
		break;
	case OpSI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4079
			register_address(ctxt, reg_read(ctxt, VCPU_REGS_RSI));
4080 4081
		op->addr.mem.seg = seg_override(ctxt);
		op->val = 0;
4082
		op->count = 1;
4083 4084 4085 4086 4087 4088 4089 4090 4091 4092
		break;
	case OpImmFAddr:
		op->type = OP_IMM;
		op->addr.mem.ea = ctxt->_eip;
		op->bytes = ctxt->op_bytes + 2;
		insn_fetch_arr(op->valptr, op->bytes, ctxt);
		break;
	case OpMemFAddr:
		ctxt->memop.bytes = ctxt->op_bytes + 2;
		goto mem_common;
4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110
	case OpES:
		op->val = VCPU_SREG_ES;
		break;
	case OpCS:
		op->val = VCPU_SREG_CS;
		break;
	case OpSS:
		op->val = VCPU_SREG_SS;
		break;
	case OpDS:
		op->val = VCPU_SREG_DS;
		break;
	case OpFS:
		op->val = VCPU_SREG_FS;
		break;
	case OpGS:
		op->val = VCPU_SREG_GS;
		break;
4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121
	case OpImplicit:
		/* Special instructions do their own operand decoding. */
	default:
		op->type = OP_NONE; /* Disable writeback. */
		break;
	}

done:
	return rc;
}

4122
int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
4123 4124 4125
{
	int rc = X86EMUL_CONTINUE;
	int mode = ctxt->mode;
4126
	int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
4127
	bool op_prefix = false;
4128
	struct opcode opcode;
4129

4130 4131
	ctxt->memop.type = OP_NONE;
	ctxt->memopp = NULL;
4132 4133 4134
	ctxt->_eip = ctxt->eip;
	ctxt->fetch.start = ctxt->_eip;
	ctxt->fetch.end = ctxt->fetch.start + insn_len;
4135
	if (insn_len > 0)
4136
		memcpy(ctxt->fetch.data, insn, insn_len);
4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153

	switch (mode) {
	case X86EMUL_MODE_REAL:
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
		def_op_bytes = def_ad_bytes = 2;
		break;
	case X86EMUL_MODE_PROT32:
		def_op_bytes = def_ad_bytes = 4;
		break;
#ifdef CONFIG_X86_64
	case X86EMUL_MODE_PROT64:
		def_op_bytes = 4;
		def_ad_bytes = 8;
		break;
#endif
	default:
4154
		return EMULATION_FAILED;
4155 4156
	}

4157 4158
	ctxt->op_bytes = def_op_bytes;
	ctxt->ad_bytes = def_ad_bytes;
4159 4160 4161

	/* Legacy prefixes. */
	for (;;) {
4162
		switch (ctxt->b = insn_fetch(u8, ctxt)) {
4163
		case 0x66:	/* operand-size override */
4164
			op_prefix = true;
4165
			/* switch between 2/4 bytes */
4166
			ctxt->op_bytes = def_op_bytes ^ 6;
4167 4168 4169 4170
			break;
		case 0x67:	/* address-size override */
			if (mode == X86EMUL_MODE_PROT64)
				/* switch between 4/8 bytes */
4171
				ctxt->ad_bytes = def_ad_bytes ^ 12;
4172 4173
			else
				/* switch between 2/4 bytes */
4174
				ctxt->ad_bytes = def_ad_bytes ^ 6;
4175 4176 4177 4178 4179
			break;
		case 0x26:	/* ES override */
		case 0x2e:	/* CS override */
		case 0x36:	/* SS override */
		case 0x3e:	/* DS override */
4180
			set_seg_override(ctxt, (ctxt->b >> 3) & 3);
4181 4182 4183
			break;
		case 0x64:	/* FS override */
		case 0x65:	/* GS override */
4184
			set_seg_override(ctxt, ctxt->b & 7);
4185 4186 4187 4188
			break;
		case 0x40 ... 0x4f: /* REX */
			if (mode != X86EMUL_MODE_PROT64)
				goto done_prefixes;
4189
			ctxt->rex_prefix = ctxt->b;
4190 4191
			continue;
		case 0xf0:	/* LOCK */
4192
			ctxt->lock_prefix = 1;
4193 4194 4195
			break;
		case 0xf2:	/* REPNE/REPNZ */
		case 0xf3:	/* REP/REPE/REPZ */
4196
			ctxt->rep_prefix = ctxt->b;
4197 4198 4199 4200 4201 4202 4203
			break;
		default:
			goto done_prefixes;
		}

		/* Any legacy prefix after a REX prefix nullifies its effect. */

4204
		ctxt->rex_prefix = 0;
4205 4206 4207 4208 4209
	}

done_prefixes:

	/* REX prefix. */
4210 4211
	if (ctxt->rex_prefix & 8)
		ctxt->op_bytes = 8;	/* REX.W */
4212 4213

	/* Opcode byte(s). */
4214
	opcode = opcode_table[ctxt->b];
4215
	/* Two-byte opcode? */
4216 4217
	if (ctxt->b == 0x0f) {
		ctxt->twobyte = 1;
4218
		ctxt->b = insn_fetch(u8, ctxt);
4219
		opcode = twobyte_table[ctxt->b];
4220
	}
4221
	ctxt->d = opcode.flags;
4222

4223 4224 4225
	if (ctxt->d & ModRM)
		ctxt->modrm = insn_fetch(u8, ctxt);

4226 4227
	while (ctxt->d & GroupMask) {
		switch (ctxt->d & GroupMask) {
4228
		case Group:
4229
			goffset = (ctxt->modrm >> 3) & 7;
4230 4231 4232
			opcode = opcode.u.group[goffset];
			break;
		case GroupDual:
4233 4234
			goffset = (ctxt->modrm >> 3) & 7;
			if ((ctxt->modrm >> 6) == 3)
4235 4236 4237 4238 4239
				opcode = opcode.u.gdual->mod3[goffset];
			else
				opcode = opcode.u.gdual->mod012[goffset];
			break;
		case RMExt:
4240
			goffset = ctxt->modrm & 7;
4241
			opcode = opcode.u.group[goffset];
4242 4243
			break;
		case Prefix:
4244
			if (ctxt->rep_prefix && op_prefix)
4245
				return EMULATION_FAILED;
4246
			simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
4247 4248 4249 4250 4251 4252 4253 4254
			switch (simd_prefix) {
			case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
			case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
			case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
			case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
			}
			break;
		default:
4255
			return EMULATION_FAILED;
4256
		}
4257

4258
		ctxt->d &= ~(u64)GroupMask;
4259
		ctxt->d |= opcode.flags;
4260 4261
	}

4262 4263 4264
	ctxt->execute = opcode.u.execute;
	ctxt->check_perm = opcode.check_perm;
	ctxt->intercept = opcode.intercept;
4265 4266

	/* Unrecognised? */
4267
	if (ctxt->d == 0 || (ctxt->d & Undefined))
4268
		return EMULATION_FAILED;
4269

4270
	if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
4271
		return EMULATION_FAILED;
4272

4273 4274
	if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
		ctxt->op_bytes = 8;
4275

4276
	if (ctxt->d & Op3264) {
4277
		if (mode == X86EMUL_MODE_PROT64)
4278
			ctxt->op_bytes = 8;
4279
		else
4280
			ctxt->op_bytes = 4;
4281 4282
	}

4283 4284
	if (ctxt->d & Sse)
		ctxt->op_bytes = 16;
A
Avi Kivity 已提交
4285 4286
	else if (ctxt->d & Mmx)
		ctxt->op_bytes = 8;
A
Avi Kivity 已提交
4287

4288
	/* ModRM and SIB bytes. */
4289
	if (ctxt->d & ModRM) {
4290
		rc = decode_modrm(ctxt, &ctxt->memop);
4291 4292 4293
		if (!ctxt->has_seg_override)
			set_seg_override(ctxt, ctxt->modrm_seg);
	} else if (ctxt->d & MemAbs)
4294
		rc = decode_abs(ctxt, &ctxt->memop);
4295 4296 4297
	if (rc != X86EMUL_CONTINUE)
		goto done;

4298 4299
	if (!ctxt->has_seg_override)
		set_seg_override(ctxt, VCPU_SREG_DS);
4300

4301
	ctxt->memop.addr.mem.seg = seg_override(ctxt);
4302

4303 4304
	if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
		ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
4305 4306 4307 4308 4309

	/*
	 * Decode and fetch the source operand: register, memory
	 * or immediate.
	 */
4310
	rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
4311 4312 4313
	if (rc != X86EMUL_CONTINUE)
		goto done;

4314 4315 4316 4317
	/*
	 * Decode and fetch the second source operand: register, memory
	 * or immediate.
	 */
4318
	rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
4319 4320 4321
	if (rc != X86EMUL_CONTINUE)
		goto done;

4322
	/* Decode and fetch the destination operand: register or memory. */
4323
	rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
4324 4325

done:
4326 4327
	if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
		ctxt->memopp->addr.mem.ea += ctxt->_eip;
4328

4329
	return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
4330 4331
}

4332 4333 4334 4335 4336
bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
{
	return ctxt->d & PageTable;
}

4337 4338 4339 4340 4341 4342 4343 4344 4345
static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
{
	/* The second termination condition only applies for REPE
	 * and REPNE. Test if the repeat string operation prefix is
	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
	 * corresponding termination condition according to:
	 * 	- if REPE/REPZ and ZF = 0 then done
	 * 	- if REPNE/REPNZ and ZF = 1 then done
	 */
4346 4347 4348
	if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
	     (ctxt->b == 0xae) || (ctxt->b == 0xaf))
	    && (((ctxt->rep_prefix == REPE_PREFIX) &&
4349
		 ((ctxt->eflags & EFLG_ZF) == 0))
4350
		|| ((ctxt->rep_prefix == REPNE_PREFIX) &&
4351 4352 4353 4354 4355 4356
		    ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
		return true;

	return false;
}

A
Avi Kivity 已提交
4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369
static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
{
	bool fault = false;

	ctxt->ops->get_fpu(ctxt);
	asm volatile("1: fwait \n\t"
		     "2: \n\t"
		     ".pushsection .fixup,\"ax\" \n\t"
		     "3: \n\t"
		     "movb $1, %[fault] \n\t"
		     "jmp 2b \n\t"
		     ".popsection \n\t"
		     _ASM_EXTABLE(1b, 3b)
4370
		     : [fault]"+qm"(fault));
A
Avi Kivity 已提交
4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385
	ctxt->ops->put_fpu(ctxt);

	if (unlikely(fault))
		return emulate_exception(ctxt, MF_VECTOR, 0, false);

	return X86EMUL_CONTINUE;
}

static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
				       struct operand *op)
{
	if (op->type == OP_MM)
		read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
}

4386

4387
int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
4388
{
4389
	const struct x86_emulate_ops *ops = ctxt->ops;
4390
	int rc = X86EMUL_CONTINUE;
4391
	int saved_dst_type = ctxt->dst.type;
4392

4393
	ctxt->mem_read.pos = 0;
4394

4395
	if (ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) {
4396
		rc = emulate_ud(ctxt);
4397 4398 4399
		goto done;
	}

4400
	/* LOCK prefix is allowed only with some instructions */
4401
	if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
4402
		rc = emulate_ud(ctxt);
4403 4404 4405
		goto done;
	}

4406
	if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
4407
		rc = emulate_ud(ctxt);
4408 4409 4410
		goto done;
	}

A
Avi Kivity 已提交
4411 4412
	if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
	    || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
A
Avi Kivity 已提交
4413 4414 4415 4416
		rc = emulate_ud(ctxt);
		goto done;
	}

A
Avi Kivity 已提交
4417
	if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
A
Avi Kivity 已提交
4418 4419 4420 4421
		rc = emulate_nm(ctxt);
		goto done;
	}

A
Avi Kivity 已提交
4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435
	if (ctxt->d & Mmx) {
		rc = flush_pending_x87_faults(ctxt);
		if (rc != X86EMUL_CONTINUE)
			goto done;
		/*
		 * Now that we know the fpu is exception safe, we can fetch
		 * operands from it.
		 */
		fetch_possible_mmx_operand(ctxt, &ctxt->src);
		fetch_possible_mmx_operand(ctxt, &ctxt->src2);
		if (!(ctxt->d & Mov))
			fetch_possible_mmx_operand(ctxt, &ctxt->dst);
	}

4436 4437
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4438
					      X86_ICPT_PRE_EXCEPT);
4439 4440 4441 4442
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4443
	/* Privileged instruction can be executed only in CPL=0 */
4444
	if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
4445
		rc = emulate_gp(ctxt, 0);
4446 4447 4448
		goto done;
	}

4449
	/* Instruction can only be executed in protected mode */
4450
	if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
4451 4452 4453 4454
		rc = emulate_ud(ctxt);
		goto done;
	}

4455
	/* Do instruction specific permission checks */
4456 4457
	if (ctxt->check_perm) {
		rc = ctxt->check_perm(ctxt);
4458 4459 4460 4461
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4462 4463
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4464
					      X86_ICPT_POST_EXCEPT);
4465 4466 4467 4468
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4469
	if (ctxt->rep_prefix && (ctxt->d & String)) {
4470
		/* All REP prefixes have the same first termination condition */
4471
		if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
4472
			ctxt->eip = ctxt->_eip;
4473 4474 4475 4476
			goto done;
		}
	}

4477 4478 4479
	if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
		rc = segmented_read(ctxt, ctxt->src.addr.mem,
				    ctxt->src.valptr, ctxt->src.bytes);
4480
		if (rc != X86EMUL_CONTINUE)
4481
			goto done;
4482
		ctxt->src.orig_val64 = ctxt->src.val64;
4483 4484
	}

4485 4486 4487
	if (ctxt->src2.type == OP_MEM) {
		rc = segmented_read(ctxt, ctxt->src2.addr.mem,
				    &ctxt->src2.val, ctxt->src2.bytes);
4488 4489 4490 4491
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4492
	if ((ctxt->d & DstMask) == ImplicitOps)
4493 4494 4495
		goto special_insn;


4496
	if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
4497
		/* optimisation - avoid slow emulated read if Mov */
4498 4499
		rc = segmented_read(ctxt, ctxt->dst.addr.mem,
				   &ctxt->dst.val, ctxt->dst.bytes);
4500 4501
		if (rc != X86EMUL_CONTINUE)
			goto done;
4502
	}
4503
	ctxt->dst.orig_val = ctxt->dst.val;
4504

4505 4506
special_insn:

4507 4508
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4509
					      X86_ICPT_POST_MEMACCESS);
4510 4511 4512 4513
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4514 4515
	if (ctxt->execute) {
		rc = ctxt->execute(ctxt);
4516 4517 4518 4519 4520
		if (rc != X86EMUL_CONTINUE)
			goto done;
		goto writeback;
	}

4521
	if (ctxt->twobyte)
A
Avi Kivity 已提交
4522 4523
		goto twobyte_insn;

4524
	switch (ctxt->b) {
4525
	case 0x40 ... 0x47: /* inc r16/r32 */
4526
		emulate_1op(ctxt, "inc");
4527 4528
		break;
	case 0x48 ... 0x4f: /* dec r16/r32 */
4529
		emulate_1op(ctxt, "dec");
4530
		break;
A
Avi Kivity 已提交
4531
	case 0x63:		/* movsxd */
4532
		if (ctxt->mode != X86EMUL_MODE_PROT64)
A
Avi Kivity 已提交
4533
			goto cannot_emulate;
4534
		ctxt->dst.val = (s32) ctxt->src.val;
A
Avi Kivity 已提交
4535
		break;
4536
	case 0x70 ... 0x7f: /* jcc (short) */
4537 4538
		if (test_cc(ctxt->b, ctxt->eflags))
			jmp_rel(ctxt, ctxt->src.val);
4539
		break;
N
Nitin A Kamble 已提交
4540
	case 0x8d: /* lea r16/r32, m */
4541
		ctxt->dst.val = ctxt->src.addr.mem.ea;
N
Nitin A Kamble 已提交
4542
		break;
4543
	case 0x90 ... 0x97: /* nop / xchg reg, rax */
4544
		if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
4545
			break;
4546 4547
		rc = em_xchg(ctxt);
		break;
4548
	case 0x98: /* cbw/cwde/cdqe */
4549 4550 4551 4552
		switch (ctxt->op_bytes) {
		case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
		case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
		case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
4553 4554
		}
		break;
4555
	case 0xc0 ... 0xc1:
4556
		rc = em_grp2(ctxt);
4557
		break;
4558
	case 0xcc:		/* int3 */
4559 4560
		rc = emulate_int(ctxt, 3);
		break;
4561
	case 0xcd:		/* int n */
4562
		rc = emulate_int(ctxt, ctxt->src.val);
4563 4564
		break;
	case 0xce:		/* into */
4565 4566
		if (ctxt->eflags & EFLG_OF)
			rc = emulate_int(ctxt, 4);
4567
		break;
4568
	case 0xd0 ... 0xd1:	/* Grp2 */
4569
		rc = em_grp2(ctxt);
4570 4571
		break;
	case 0xd2 ... 0xd3:	/* Grp2 */
4572
		ctxt->src.val = reg_read(ctxt, VCPU_REGS_RCX);
4573
		rc = em_grp2(ctxt);
4574
		break;
4575
	case 0xe9: /* jmp rel */
4576
	case 0xeb: /* jmp rel short */
4577 4578
		jmp_rel(ctxt, ctxt->src.val);
		ctxt->dst.type = OP_NONE; /* Disable writeback. */
4579
		break;
4580
	case 0xf4:              /* hlt */
4581
		ctxt->ops->halt(ctxt);
4582
		break;
4583 4584 4585 4586 4587 4588 4589
	case 0xf5:	/* cmc */
		/* complement carry flag from eflags reg */
		ctxt->eflags ^= EFLG_CF;
		break;
	case 0xf8: /* clc */
		ctxt->eflags &= ~EFLG_CF;
		break;
4590 4591 4592
	case 0xf9: /* stc */
		ctxt->eflags |= EFLG_CF;
		break;
4593 4594 4595 4596 4597 4598
	case 0xfc: /* cld */
		ctxt->eflags &= ~EFLG_DF;
		break;
	case 0xfd: /* std */
		ctxt->eflags |= EFLG_DF;
		break;
4599 4600
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4601
	}
4602

4603 4604 4605
	if (rc != X86EMUL_CONTINUE)
		goto done;

4606
writeback:
4607
	rc = writeback(ctxt);
4608
	if (rc != X86EMUL_CONTINUE)
4609 4610
		goto done;

4611 4612 4613 4614
	/*
	 * restore dst type in case the decoding will be reused
	 * (happens for string instruction )
	 */
4615
	ctxt->dst.type = saved_dst_type;
4616

4617
	if ((ctxt->d & SrcMask) == SrcSI)
4618
		string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
4619

4620
	if ((ctxt->d & DstMask) == DstDI)
4621
		string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
4622

4623
	if (ctxt->rep_prefix && (ctxt->d & String)) {
4624
		unsigned int count;
4625
		struct read_cache *r = &ctxt->io_read;
4626 4627 4628 4629 4630 4631
		if ((ctxt->d & SrcMask) == SrcSI)
			count = ctxt->src.count;
		else
			count = ctxt->dst.count;
		register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX),
				-count);
4632

4633 4634 4635 4636 4637
		if (!string_insn_completed(ctxt)) {
			/*
			 * Re-enter guest when pio read ahead buffer is empty
			 * or, if it is not used, after each 1024 iteration.
			 */
4638
			if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
4639 4640 4641 4642 4643 4644
			    (r->end == 0 || r->end != r->pos)) {
				/*
				 * Reset read cache. Usually happens before
				 * decode, but since instruction is restarted
				 * we have to do it here.
				 */
4645
				ctxt->mem_read.end = 0;
4646
				writeback_registers(ctxt);
4647 4648 4649
				return EMULATION_RESTART;
			}
			goto done; /* skip rip writeback */
4650
		}
4651
	}
4652

4653
	ctxt->eip = ctxt->_eip;
4654 4655

done:
4656 4657
	if (rc == X86EMUL_PROPAGATE_FAULT)
		ctxt->have_exception = true;
4658 4659 4660
	if (rc == X86EMUL_INTERCEPTED)
		return EMULATION_INTERCEPTED;

4661 4662 4663
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);

4664
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
A
Avi Kivity 已提交
4665 4666

twobyte_insn:
4667
	switch (ctxt->b) {
4668
	case 0x09:		/* wbinvd */
4669
		(ctxt->ops->wbinvd)(ctxt);
4670 4671
		break;
	case 0x08:		/* invd */
4672 4673 4674 4675
	case 0x0d:		/* GrpP (prefetch) */
	case 0x18:		/* Grp16 (prefetch/nop) */
		break;
	case 0x20: /* mov cr, reg */
4676
		ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
4677
		break;
A
Avi Kivity 已提交
4678
	case 0x21: /* mov from dr to reg */
4679
		ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
A
Avi Kivity 已提交
4680 4681
		break;
	case 0x40 ... 0x4f:	/* cmov */
4682 4683 4684
		ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
		if (!test_cc(ctxt->b, ctxt->eflags))
			ctxt->dst.type = OP_NONE; /* no writeback */
A
Avi Kivity 已提交
4685
		break;
4686
	case 0x80 ... 0x8f: /* jnz rel, etc*/
4687 4688
		if (test_cc(ctxt->b, ctxt->eflags))
			jmp_rel(ctxt, ctxt->src.val);
4689
		break;
4690
	case 0x90 ... 0x9f:     /* setcc r/m8 */
4691
		ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
4692
		break;
4693 4694
	case 0xa4: /* shld imm8, r, r/m */
	case 0xa5: /* shld cl, r, r/m */
4695
		emulate_2op_cl(ctxt, "shld");
4696 4697 4698
		break;
	case 0xac: /* shrd imm8, r, r/m */
	case 0xad: /* shrd cl, r, r/m */
4699
		emulate_2op_cl(ctxt, "shrd");
4700
		break;
4701 4702
	case 0xae:              /* clflush */
		break;
A
Avi Kivity 已提交
4703
	case 0xb6 ... 0xb7:	/* movzx */
4704
		ctxt->dst.bytes = ctxt->op_bytes;
4705
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
4706
						       : (u16) ctxt->src.val;
A
Avi Kivity 已提交
4707 4708
		break;
	case 0xbe ... 0xbf:	/* movsx */
4709
		ctxt->dst.bytes = ctxt->op_bytes;
4710
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
4711
							(s16) ctxt->src.val;
A
Avi Kivity 已提交
4712
		break;
4713
	case 0xc0 ... 0xc1:	/* xadd */
4714
		emulate_2op_SrcV(ctxt, "add");
4715
		/* Write back the register source. */
4716 4717
		ctxt->src.val = ctxt->dst.orig_val;
		write_register_operand(&ctxt->src);
4718
		break;
4719
	case 0xc3:		/* movnti */
4720 4721 4722
		ctxt->dst.bytes = ctxt->op_bytes;
		ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
							(u64) ctxt->src.val;
4723
		break;
4724 4725
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4726
	}
4727 4728 4729 4730

	if (rc != X86EMUL_CONTINUE)
		goto done;

A
Avi Kivity 已提交
4731 4732 4733
	goto writeback;

cannot_emulate:
4734
	return EMULATION_FAILED;
A
Avi Kivity 已提交
4735
}
4736 4737 4738 4739 4740 4741 4742 4743 4744 4745

void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
{
	invalidate_registers(ctxt);
}

void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
{
	writeback_registers(ctxt);
}