emulate.c 123.9 KB
Newer Older
A
Avi Kivity 已提交
1
/******************************************************************************
2
 * emulate.c
A
Avi Kivity 已提交
3 4 5 6 7 8
 *
 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
 *
 * Copyright (c) 2005 Keir Fraser
 *
 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
9
 * privileged instructions:
A
Avi Kivity 已提交
10 11
 *
 * Copyright (C) 2006 Qumranet
N
Nicolas Kaiser 已提交
12
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
13 14 15 16 17 18 19 20 21 22
 *
 *   Avi Kivity <avi@qumranet.com>
 *   Yaniv Kamay <yaniv@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
 */

23
#include <linux/kvm_host.h>
24
#include "kvm_cache_regs.h"
A
Avi Kivity 已提交
25
#include <linux/module.h>
26
#include <asm/kvm_emulate.h>
27
#include <linux/stringify.h>
A
Avi Kivity 已提交
28

29
#include "x86.h"
30
#include "tss.h"
31

32 33 34
/*
 * Operand types
 */
35 36 37 38 39 40 41 42 43
#define OpNone             0ull
#define OpImplicit         1ull  /* No generic decode */
#define OpReg              2ull  /* Register */
#define OpMem              3ull  /* Memory */
#define OpAcc              4ull  /* Accumulator: AL/AX/EAX/RAX */
#define OpDI               5ull  /* ES:DI/EDI/RDI */
#define OpMem64            6ull  /* Memory, 64-bit */
#define OpImmUByte         7ull  /* Zero-extended 8-bit immediate */
#define OpDX               8ull  /* DX register */
44 45 46
#define OpCL               9ull  /* CL register (for shifts) */
#define OpImmByte         10ull  /* 8-bit sign extended immediate */
#define OpOne             11ull  /* Implied 1 */
47
#define OpImm             12ull  /* Sign extended up to 32-bit immediate */
48 49 50 51 52 53 54
#define OpMem16           13ull  /* Memory operand (16-bit). */
#define OpMem32           14ull  /* Memory operand (32-bit). */
#define OpImmU            15ull  /* Immediate operand, zero extended */
#define OpSI              16ull  /* SI/ESI/RSI */
#define OpImmFAddr        17ull  /* Immediate far address */
#define OpMemFAddr        18ull  /* Far address in memory */
#define OpImmU16          19ull  /* Immediate operand, 16 bits, zero extended */
55 56 57 58 59 60
#define OpES              20ull  /* ES */
#define OpCS              21ull  /* CS */
#define OpSS              22ull  /* SS */
#define OpDS              23ull  /* DS */
#define OpFS              24ull  /* FS */
#define OpGS              25ull  /* GS */
61
#define OpMem8            26ull  /* 8-bit zero extended memory operand */
62
#define OpImm64           27ull  /* Sign extended 16/32/64-bit immediate */
P
Paolo Bonzini 已提交
63
#define OpXLat            28ull  /* memory at BX/EBX/RBX + zero-extended AL */
64 65
#define OpAccLo           29ull  /* Low part of extended acc (AX/AX/EAX/RAX) */
#define OpAccHi           30ull  /* High part of extended acc (-/DX/EDX/RDX) */
66 67

#define OpBits             5  /* Width of operand field */
68
#define OpMask             ((1ull << OpBits) - 1)
69

A
Avi Kivity 已提交
70 71 72 73 74 75 76 77 78 79
/*
 * Opcode effective-address decode tables.
 * Note that we only emulate instructions that have at least one memory
 * operand (excluding implicit stack references). We assume that stack
 * references and instruction fetches will never occur in special memory
 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
 * not be handled.
 */

/* Operand sizes: 8-bit operands or specified/overridden size. */
80
#define ByteOp      (1<<0)	/* 8-bit operands. */
A
Avi Kivity 已提交
81
/* Destination operand type. */
82 83 84 85 86 87 88 89 90
#define DstShift    1
#define ImplicitOps (OpImplicit << DstShift)
#define DstReg      (OpReg << DstShift)
#define DstMem      (OpMem << DstShift)
#define DstAcc      (OpAcc << DstShift)
#define DstDI       (OpDI << DstShift)
#define DstMem64    (OpMem64 << DstShift)
#define DstImmUByte (OpImmUByte << DstShift)
#define DstDX       (OpDX << DstShift)
91
#define DstAccLo    (OpAccLo << DstShift)
92
#define DstMask     (OpMask << DstShift)
A
Avi Kivity 已提交
93
/* Source operand type. */
94 95 96 97 98 99 100 101 102 103 104 105
#define SrcShift    6
#define SrcNone     (OpNone << SrcShift)
#define SrcReg      (OpReg << SrcShift)
#define SrcMem      (OpMem << SrcShift)
#define SrcMem16    (OpMem16 << SrcShift)
#define SrcMem32    (OpMem32 << SrcShift)
#define SrcImm      (OpImm << SrcShift)
#define SrcImmByte  (OpImmByte << SrcShift)
#define SrcOne      (OpOne << SrcShift)
#define SrcImmUByte (OpImmUByte << SrcShift)
#define SrcImmU     (OpImmU << SrcShift)
#define SrcSI       (OpSI << SrcShift)
P
Paolo Bonzini 已提交
106
#define SrcXLat     (OpXLat << SrcShift)
107 108 109 110
#define SrcImmFAddr (OpImmFAddr << SrcShift)
#define SrcMemFAddr (OpMemFAddr << SrcShift)
#define SrcAcc      (OpAcc << SrcShift)
#define SrcImmU16   (OpImmU16 << SrcShift)
111
#define SrcImm64    (OpImm64 << SrcShift)
112
#define SrcDX       (OpDX << SrcShift)
113
#define SrcMem8     (OpMem8 << SrcShift)
114
#define SrcAccHi    (OpAccHi << SrcShift)
115
#define SrcMask     (OpMask << SrcShift)
116 117 118 119 120 121 122 123 124
#define BitOp       (1<<11)
#define MemAbs      (1<<12)      /* Memory operand is absolute displacement */
#define String      (1<<13)     /* String instruction (rep capable) */
#define Stack       (1<<14)     /* Stack instruction (push/pop) */
#define GroupMask   (7<<15)     /* Opcode uses one of the group mechanisms */
#define Group       (1<<15)     /* Bits 3:5 of modrm byte extend opcode */
#define GroupDual   (2<<15)     /* Alternate decoding of mod == 3 */
#define Prefix      (3<<15)     /* Instruction varies with 66/f2/f3 prefix */
#define RMExt       (4<<15)     /* Opcode extension in ModRM r/m if mod == 3 */
125
#define Escape      (5<<15)     /* Escape to coprocessor instruction */
126
#define Sse         (1<<18)     /* SSE Vector instruction */
127 128 129 130
/* Generic ModRM decode. */
#define ModRM       (1<<19)
/* Destination is only written; never read. */
#define Mov         (1<<20)
131
/* Misc flags */
132
#define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
133
#define EmulateOnUD (1<<22) /* Emulate if unsupported by the host */
134
#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
135
#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
136
#define Undefined   (1<<25) /* No Such Instruction */
137
#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
138
#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
139
#define No64	    (1<<28)
140
#define PageTable   (1 << 29)   /* instruction used to write page table */
141
#define NotImpl     (1 << 30)   /* instruction is not implemented */
142
/* Source 2 operand type */
143
#define Src2Shift   (31)
144
#define Src2None    (OpNone << Src2Shift)
145
#define Src2Mem     (OpMem << Src2Shift)
146 147 148 149
#define Src2CL      (OpCL << Src2Shift)
#define Src2ImmByte (OpImmByte << Src2Shift)
#define Src2One     (OpOne << Src2Shift)
#define Src2Imm     (OpImm << Src2Shift)
150 151 152 153 154 155
#define Src2ES      (OpES << Src2Shift)
#define Src2CS      (OpCS << Src2Shift)
#define Src2SS      (OpSS << Src2Shift)
#define Src2DS      (OpDS << Src2Shift)
#define Src2FS      (OpFS << Src2Shift)
#define Src2GS      (OpGS << Src2Shift)
156
#define Src2Mask    (OpMask << Src2Shift)
A
Avi Kivity 已提交
157
#define Mmx         ((u64)1 << 40)  /* MMX Vector instruction */
158 159 160
#define Aligned     ((u64)1 << 41)  /* Explicitly aligned (e.g. MOVDQA) */
#define Unaligned   ((u64)1 << 42)  /* Explicitly unaligned (e.g. MOVDQU) */
#define Avx         ((u64)1 << 43)  /* Advanced Vector Extensions */
161
#define Fastop      ((u64)1 << 44)  /* Use opcode::u.fastop */
162
#define NoWrite     ((u64)1 << 45)  /* No writeback */
163
#define SrcWrite    ((u64)1 << 46)  /* Write back src operand */
164
#define NoMod	    ((u64)1 << 47)  /* Mod field is ignored */
A
Avi Kivity 已提交
165

166
#define DstXacc     (DstAccLo | SrcAccHi | SrcWrite)
A
Avi Kivity 已提交
167

168 169 170 171 172 173 174 175
#define X2(x...) x, x
#define X3(x...) X2(x), x
#define X4(x...) X2(x), X2(x)
#define X5(x...) X4(x), x
#define X6(x...) X4(x), X2(x)
#define X7(x...) X4(x), X3(x)
#define X8(x...) X4(x), X4(x)
#define X16(x...) X8(x), X8(x)
176

177 178 179 180 181 182
#define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
#define FASTOP_SIZE 8

/*
 * fastop functions have a special calling convention:
 *
183 184
 * dst:    rax        (in/out)
 * src:    rdx        (in/out)
185 186
 * src2:   rcx        (in)
 * flags:  rflags     (in/out)
187
 * ex:     rsi        (in:fastop pointer, out:zero if exception)
188 189 190 191 192 193 194 195 196 197 198
 *
 * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
 * different operand sizes can be reached by calculation, rather than a jump
 * table (which would be bigger than the code).
 *
 * fastop functions are declared as taking a never-defined fastop parameter,
 * so they can't be called from C directly.
 */

struct fastop;

199
struct opcode {
200 201
	u64 flags : 56;
	u64 intercept : 8;
202
	union {
203
		int (*execute)(struct x86_emulate_ctxt *ctxt);
204 205 206
		const struct opcode *group;
		const struct group_dual *gdual;
		const struct gprefix *gprefix;
207
		const struct escape *esc;
208
		void (*fastop)(struct fastop *fake);
209
	} u;
210
	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
211 212 213 214 215
};

struct group_dual {
	struct opcode mod012[8];
	struct opcode mod3[8];
216 217
};

218 219 220 221 222 223 224
struct gprefix {
	struct opcode pfx_no;
	struct opcode pfx_66;
	struct opcode pfx_f2;
	struct opcode pfx_f3;
};

225 226 227 228 229
struct escape {
	struct opcode op[8];
	struct opcode high[64];
};

A
Avi Kivity 已提交
230
/* EFLAGS bit definitions. */
231 232 233 234
#define EFLG_ID (1<<21)
#define EFLG_VIP (1<<20)
#define EFLG_VIF (1<<19)
#define EFLG_AC (1<<18)
235 236
#define EFLG_VM (1<<17)
#define EFLG_RF (1<<16)
237 238
#define EFLG_IOPL (3<<12)
#define EFLG_NT (1<<14)
A
Avi Kivity 已提交
239 240
#define EFLG_OF (1<<11)
#define EFLG_DF (1<<10)
241
#define EFLG_IF (1<<9)
242
#define EFLG_TF (1<<8)
A
Avi Kivity 已提交
243 244 245 246 247 248
#define EFLG_SF (1<<7)
#define EFLG_ZF (1<<6)
#define EFLG_AF (1<<4)
#define EFLG_PF (1<<2)
#define EFLG_CF (1<<0)

249 250 251
#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
#define EFLG_RESERVED_ONE_MASK 2

252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287
static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	if (!(ctxt->regs_valid & (1 << nr))) {
		ctxt->regs_valid |= 1 << nr;
		ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
	}
	return ctxt->_regs[nr];
}

static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	ctxt->regs_valid |= 1 << nr;
	ctxt->regs_dirty |= 1 << nr;
	return &ctxt->_regs[nr];
}

static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	reg_read(ctxt, nr);
	return reg_write(ctxt, nr);
}

static void writeback_registers(struct x86_emulate_ctxt *ctxt)
{
	unsigned reg;

	for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
		ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
}

static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
{
	ctxt->regs_dirty = 0;
	ctxt->regs_valid = 0;
}

A
Avi Kivity 已提交
288 289 290 291 292 293
/*
 * These EFLAGS bits are restored from saved value during emulation, and
 * any changes are written back to the saved value after emulation.
 */
#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)

294 295 296 297 298 299
#ifdef CONFIG_X86_64
#define ON64(x) x
#else
#define ON64(x)
#endif

300 301
static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));

302 303 304 305 306 307 308 309 310 311 312 313 314
#define FOP_ALIGN ".align " __stringify(FASTOP_SIZE) " \n\t"
#define FOP_RET   "ret \n\t"

#define FOP_START(op) \
	extern void em_##op(struct fastop *fake); \
	asm(".pushsection .text, \"ax\" \n\t" \
	    ".global em_" #op " \n\t" \
            FOP_ALIGN \
	    "em_" #op ": \n\t"

#define FOP_END \
	    ".popsection")

315 316
#define FOPNOP() FOP_ALIGN FOP_RET

317
#define FOP1E(op,  dst) \
318 319 320 321
	FOP_ALIGN "10: " #op " %" #dst " \n\t" FOP_RET

#define FOP1EEX(op,  dst) \
	FOP1E(op, dst) _ASM_EXTABLE(10b, kvm_fastop_exception)
322 323 324 325 326 327 328 329 330

#define FASTOP1(op) \
	FOP_START(op) \
	FOP1E(op##b, al) \
	FOP1E(op##w, ax) \
	FOP1E(op##l, eax) \
	ON64(FOP1E(op##q, rax))	\
	FOP_END

331 332 333 334 335 336 337 338 339
/* 1-operand, using src2 (for MUL/DIV r/m) */
#define FASTOP1SRC2(op, name) \
	FOP_START(name) \
	FOP1E(op, cl) \
	FOP1E(op, cx) \
	FOP1E(op, ecx) \
	ON64(FOP1E(op, rcx)) \
	FOP_END

340 341 342 343 344 345 346 347 348
/* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
#define FASTOP1SRC2EX(op, name) \
	FOP_START(name) \
	FOP1EEX(op, cl) \
	FOP1EEX(op, cx) \
	FOP1EEX(op, ecx) \
	ON64(FOP1EEX(op, rcx)) \
	FOP_END

349 350 351 352 353
#define FOP2E(op,  dst, src)	   \
	FOP_ALIGN #op " %" #src ", %" #dst " \n\t" FOP_RET

#define FASTOP2(op) \
	FOP_START(op) \
354 355 356 357
	FOP2E(op##b, al, dl) \
	FOP2E(op##w, ax, dx) \
	FOP2E(op##l, eax, edx) \
	ON64(FOP2E(op##q, rax, rdx)) \
358 359
	FOP_END

360 361 362 363
/* 2 operand, word only */
#define FASTOP2W(op) \
	FOP_START(op) \
	FOPNOP() \
364 365 366
	FOP2E(op##w, ax, dx) \
	FOP2E(op##l, eax, edx) \
	ON64(FOP2E(op##q, rax, rdx)) \
367 368
	FOP_END

369 370 371 372 373 374 375 376 377
/* 2 operand, src is CL */
#define FASTOP2CL(op) \
	FOP_START(op) \
	FOP2E(op##b, al, cl) \
	FOP2E(op##w, ax, cl) \
	FOP2E(op##l, eax, cl) \
	ON64(FOP2E(op##q, rax, cl)) \
	FOP_END

378 379 380 381 382 383 384
#define FOP3E(op,  dst, src, src2) \
	FOP_ALIGN #op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET

/* 3-operand, word-only, src2=cl */
#define FASTOP3WCL(op) \
	FOP_START(op) \
	FOPNOP() \
385 386 387
	FOP3E(op##w, ax, dx, cl) \
	FOP3E(op##l, eax, edx, cl) \
	ON64(FOP3E(op##q, rax, rdx, cl)) \
388 389
	FOP_END

390 391 392
/* Special case for SETcc - 1 instruction per cc */
#define FOP_SETCC(op) ".align 4; " #op " %al; ret \n\t"

393 394 395
asm(".global kvm_fastop_exception \n"
    "kvm_fastop_exception: xor %esi, %esi; ret");

396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414
FOP_START(setcc)
FOP_SETCC(seto)
FOP_SETCC(setno)
FOP_SETCC(setc)
FOP_SETCC(setnc)
FOP_SETCC(setz)
FOP_SETCC(setnz)
FOP_SETCC(setbe)
FOP_SETCC(setnbe)
FOP_SETCC(sets)
FOP_SETCC(setns)
FOP_SETCC(setp)
FOP_SETCC(setnp)
FOP_SETCC(setl)
FOP_SETCC(setnl)
FOP_SETCC(setle)
FOP_SETCC(setnle)
FOP_END;

P
Paolo Bonzini 已提交
415 416 417
FOP_START(salc) "pushf; sbb %al, %al; popf \n\t" FOP_RET
FOP_END;

418 419 420 421 422 423
static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
				    enum x86_intercept intercept,
				    enum x86_intercept_stage stage)
{
	struct x86_instruction_info info = {
		.intercept  = intercept,
424 425 426 427 428 429 430 431
		.rep_prefix = ctxt->rep_prefix,
		.modrm_mod  = ctxt->modrm_mod,
		.modrm_reg  = ctxt->modrm_reg,
		.modrm_rm   = ctxt->modrm_rm,
		.src_val    = ctxt->src.val64,
		.src_bytes  = ctxt->src.bytes,
		.dst_bytes  = ctxt->dst.bytes,
		.ad_bytes   = ctxt->ad_bytes,
432 433 434
		.next_rip   = ctxt->eip,
	};

435
	return ctxt->ops->intercept(ctxt, &info, stage);
436 437
}

A
Avi Kivity 已提交
438 439 440 441 442
static void assign_masked(ulong *dest, ulong src, ulong mask)
{
	*dest = (*dest & ~mask) | (src & mask);
}

443
static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
444
{
445
	return (1UL << (ctxt->ad_bytes << 3)) - 1;
446 447
}

A
Avi Kivity 已提交
448 449 450 451 452 453 454 455 456 457 458
static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
{
	u16 sel;
	struct desc_struct ss;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return ~0UL;
	ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
	return ~0U >> ((ss.d ^ 1) * 16);  /* d=0: 0xffff; d=1: 0xffffffff */
}

A
Avi Kivity 已提交
459 460 461 462 463
static int stack_size(struct x86_emulate_ctxt *ctxt)
{
	return (__fls(stack_mask(ctxt)) + 1) >> 3;
}

A
Avi Kivity 已提交
464
/* Access/update address held in a register, based on addressing mode. */
465
static inline unsigned long
466
address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
467
{
468
	if (ctxt->ad_bytes == sizeof(unsigned long))
469 470
		return reg;
	else
471
		return reg & ad_mask(ctxt);
472 473 474
}

static inline unsigned long
475
register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
476
{
477
	return address_mask(ctxt, reg);
478 479
}

480 481 482 483 484
static void masked_increment(ulong *reg, ulong mask, int inc)
{
	assign_masked(reg, *reg + inc, mask);
}

485
static inline void
486
register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
487
{
488 489
	ulong mask;

490
	if (ctxt->ad_bytes == sizeof(unsigned long))
491
		mask = ~0UL;
492
	else
493 494 495 496 497 498
		mask = ad_mask(ctxt);
	masked_increment(reg, mask, inc);
}

static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
{
499
	masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
500
}
A
Avi Kivity 已提交
501

502
static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
503
{
504
	register_address_increment(ctxt, &ctxt->_eip, rel);
505
}
506

507 508 509 510 511 512 513
static u32 desc_limit_scaled(struct desc_struct *desc)
{
	u32 limit = get_desc_limit(desc);

	return desc->g ? (limit << 12) | 0xfff : limit;
}

514
static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
515
{
516 517
	ctxt->has_seg_override = true;
	ctxt->seg_override = seg;
518 519
}

520
static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
521 522 523 524
{
	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
		return 0;

525
	return ctxt->ops->get_cached_segment_base(ctxt, seg);
526 527
}

528
static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
529
{
530
	if (!ctxt->has_seg_override)
531 532
		return 0;

533
	return ctxt->seg_override;
534 535
}

536 537
static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
			     u32 error, bool valid)
538
{
539 540 541
	ctxt->exception.vector = vec;
	ctxt->exception.error_code = error;
	ctxt->exception.error_code_valid = valid;
542
	return X86EMUL_PROPAGATE_FAULT;
543 544
}

545 546 547 548 549
static int emulate_db(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, DB_VECTOR, 0, false);
}

550
static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
551
{
552
	return emulate_exception(ctxt, GP_VECTOR, err, true);
553 554
}

555 556 557 558 559
static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
{
	return emulate_exception(ctxt, SS_VECTOR, err, true);
}

560
static int emulate_ud(struct x86_emulate_ctxt *ctxt)
561
{
562
	return emulate_exception(ctxt, UD_VECTOR, 0, false);
563 564
}

565
static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
566
{
567
	return emulate_exception(ctxt, TS_VECTOR, err, true);
568 569
}

570 571
static int emulate_de(struct x86_emulate_ctxt *ctxt)
{
572
	return emulate_exception(ctxt, DE_VECTOR, 0, false);
573 574
}

A
Avi Kivity 已提交
575 576 577 578 579
static int emulate_nm(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, NM_VECTOR, 0, false);
}

580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599
static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
{
	u16 selector;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
	return selector;
}

static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
				 unsigned seg)
{
	u16 dummy;
	u32 base3;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
}

600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622
/*
 * x86 defines three classes of vector instructions: explicitly
 * aligned, explicitly unaligned, and the rest, which change behaviour
 * depending on whether they're AVX encoded or not.
 *
 * Also included is CMPXCHG16B which is not a vector instruction, yet it is
 * subject to the same check.
 */
static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
{
	if (likely(size < 16))
		return false;

	if (ctxt->d & Aligned)
		return true;
	else if (ctxt->d & Unaligned)
		return false;
	else if (ctxt->d & Avx)
		return false;
	else
		return true;
}

623
static int __linearize(struct x86_emulate_ctxt *ctxt,
624
		     struct segmented_address addr,
625
		     unsigned size, bool write, bool fetch,
626 627
		     ulong *linear)
{
628 629
	struct desc_struct desc;
	bool usable;
630
	ulong la;
631
	u32 lim;
632
	u16 sel;
633
	unsigned cpl;
634

635
	la = seg_base(ctxt, addr.seg) + addr.ea;
636 637 638 639 640 641
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT64:
		if (((signed long)la << 16) >> 16 != la)
			return emulate_gp(ctxt, 0);
		break;
	default:
642 643
		usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
						addr.seg);
644 645
		if (!usable)
			goto bad;
646 647 648
		/* code segment in protected mode or read-only data segment */
		if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
					|| !(desc.type & 2)) && write)
649 650
			goto bad;
		/* unreadable code segment */
651
		if (!fetch && (desc.type & 8) && !(desc.type & 2))
652 653 654 655 656 657 658
			goto bad;
		lim = desc_limit_scaled(&desc);
		if ((desc.type & 8) || !(desc.type & 4)) {
			/* expand-up segment */
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		} else {
G
Guo Chao 已提交
659
			/* expand-down segment */
660 661 662 663 664 665
			if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
				goto bad;
			lim = desc.d ? 0xffffffff : 0xffff;
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		}
666
		cpl = ctxt->ops->cpl(ctxt);
667 668 669 670 671 672 673 674 675 676 677 678 679 680 681
		if (!(desc.type & 8)) {
			/* data segment */
			if (cpl > desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && !(desc.type & 4)) {
			/* nonconforming code segment */
			if (cpl != desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && (desc.type & 4)) {
			/* conforming code segment */
			if (cpl < desc.dpl)
				goto bad;
		}
		break;
	}
682
	if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
683
		la &= (u32)-1;
684 685
	if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
		return emulate_gp(ctxt, 0);
686 687
	*linear = la;
	return X86EMUL_CONTINUE;
688 689
bad:
	if (addr.seg == VCPU_SREG_SS)
690
		return emulate_ss(ctxt, sel);
691
	else
692
		return emulate_gp(ctxt, sel);
693 694
}

695 696 697 698 699 700 701 702 703
static int linearize(struct x86_emulate_ctxt *ctxt,
		     struct segmented_address addr,
		     unsigned size, bool write,
		     ulong *linear)
{
	return __linearize(ctxt, addr, size, write, false, linear);
}


704 705 706 707 708
static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
			      struct segmented_address addr,
			      void *data,
			      unsigned size)
{
709 710 711
	int rc;
	ulong linear;

712
	rc = linearize(ctxt, addr, size, false, &linear);
713 714
	if (rc != X86EMUL_CONTINUE)
		return rc;
715
	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
716 717
}

718 719 720 721 722 723 724 725
/*
 * Fetch the next byte of the instruction being emulated which is pointed to
 * by ctxt->_eip, then increment ctxt->_eip.
 *
 * Also prefetch the remaining bytes of the instruction without crossing page
 * boundary if they are not in fetch_cache yet.
 */
static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
726
{
727
	struct fetch_cache *fc = &ctxt->fetch;
728
	int rc;
729
	int size, cur_size;
730

731
	if (ctxt->_eip == fc->end) {
732
		unsigned long linear;
733 734
		struct segmented_address addr = { .seg = VCPU_SREG_CS,
						  .ea  = ctxt->_eip };
735
		cur_size = fc->end - fc->start;
736 737
		size = min(15UL - cur_size,
			   PAGE_SIZE - offset_in_page(ctxt->_eip));
738
		rc = __linearize(ctxt, addr, size, false, true, &linear);
739
		if (unlikely(rc != X86EMUL_CONTINUE))
740
			return rc;
741 742
		rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
				      size, &ctxt->exception);
743
		if (unlikely(rc != X86EMUL_CONTINUE))
744
			return rc;
745
		fc->end += size;
746
	}
747 748
	*dest = fc->data[ctxt->_eip - fc->start];
	ctxt->_eip++;
749
	return X86EMUL_CONTINUE;
750 751 752
}

static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
753
			 void *dest, unsigned size)
754
{
755
	int rc;
756

757
	/* x86 instructions are limited to 15 bytes. */
758
	if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
759
		return X86EMUL_UNHANDLEABLE;
760
	while (size--) {
761
		rc = do_insn_fetch_byte(ctxt, dest++);
762
		if (rc != X86EMUL_CONTINUE)
763 764
			return rc;
	}
765
	return X86EMUL_CONTINUE;
766 767
}

768
/* Fetch next part of the instruction being emulated. */
769
#define insn_fetch(_type, _ctxt)					\
770
({	unsigned long _x;						\
771
	rc = do_insn_fetch(_ctxt, &_x, sizeof(_type));			\
772 773 774 775 776
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
	(_type)_x;							\
})

777 778
#define insn_fetch_arr(_arr, _size, _ctxt)				\
({	rc = do_insn_fetch(_ctxt, _arr, (_size));			\
779 780 781 782
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
})

783 784 785 786 787
/*
 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 * pointer into the block that addresses the relevant register.
 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 */
788
static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
789
			     int byteop)
A
Avi Kivity 已提交
790 791
{
	void *p;
792
	int highbyte_regs = (ctxt->rex_prefix == 0) && byteop;
A
Avi Kivity 已提交
793 794

	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
795 796 797
		p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
	else
		p = reg_rmw(ctxt, modrm_reg);
A
Avi Kivity 已提交
798 799 800 801
	return p;
}

static int read_descriptor(struct x86_emulate_ctxt *ctxt,
802
			   struct segmented_address addr,
A
Avi Kivity 已提交
803 804 805 806 807 808 809
			   u16 *size, unsigned long *address, int op_bytes)
{
	int rc;

	if (op_bytes == 2)
		op_bytes = 3;
	*address = 0;
810
	rc = segmented_read_std(ctxt, addr, size, 2);
811
	if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
812
		return rc;
813
	addr.ea += 2;
814
	rc = segmented_read_std(ctxt, addr, address, op_bytes);
A
Avi Kivity 已提交
815 816 817
	return rc;
}

818 819 820 821 822 823 824 825 826 827
FASTOP2(add);
FASTOP2(or);
FASTOP2(adc);
FASTOP2(sbb);
FASTOP2(and);
FASTOP2(sub);
FASTOP2(xor);
FASTOP2(cmp);
FASTOP2(test);

828 829
FASTOP1SRC2(mul, mul_ex);
FASTOP1SRC2(imul, imul_ex);
830 831
FASTOP1SRC2EX(div, div_ex);
FASTOP1SRC2EX(idiv, idiv_ex);
832

833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857
FASTOP3WCL(shld);
FASTOP3WCL(shrd);

FASTOP2W(imul);

FASTOP1(not);
FASTOP1(neg);
FASTOP1(inc);
FASTOP1(dec);

FASTOP2CL(rol);
FASTOP2CL(ror);
FASTOP2CL(rcl);
FASTOP2CL(rcr);
FASTOP2CL(shl);
FASTOP2CL(shr);
FASTOP2CL(sar);

FASTOP2W(bsf);
FASTOP2W(bsr);
FASTOP2W(bt);
FASTOP2W(bts);
FASTOP2W(btr);
FASTOP2W(btc);

858 859
FASTOP2(xadd);

860
static u8 test_cc(unsigned int condition, unsigned long flags)
861
{
862 863
	u8 rc;
	void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
864

865
	flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
866
	asm("push %[flags]; popf; call *%[fastop]"
867 868
	    : "=a"(rc) : [fastop]"r"(fop), [flags]"r"(flags));
	return rc;
869 870
}

871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888
static void fetch_register_operand(struct operand *op)
{
	switch (op->bytes) {
	case 1:
		op->val = *(u8 *)op->addr.reg;
		break;
	case 2:
		op->val = *(u16 *)op->addr.reg;
		break;
	case 4:
		op->val = *(u32 *)op->addr.reg;
		break;
	case 8:
		op->val = *(u64 *)op->addr.reg;
		break;
	}
}

A
Avi Kivity 已提交
889 890 891 892
static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
893 894 895 896 897 898 899 900
	case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
	case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
	case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
	case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
	case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
	case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
	case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
	case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
901
#ifdef CONFIG_X86_64
902 903 904 905 906 907 908 909
	case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
	case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
	case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
	case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
	case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
	case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
	case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
	case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
910 911 912 913 914 915 916 917 918 919 920
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
			  int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
921 922 923 924 925 926 927 928
	case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
	case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
	case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
	case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
	case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
	case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
	case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
	case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
A
Avi Kivity 已提交
929
#ifdef CONFIG_X86_64
930 931 932 933 934 935 936 937
	case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
	case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
	case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
	case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
	case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
	case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
	case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
	case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
A
Avi Kivity 已提交
938 939 940 941 942 943
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

A
Avi Kivity 已提交
944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977
static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
	case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
	case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
	case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
	case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
	case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
	case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
	case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
	case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
	case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
	case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
	case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
	case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
	case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
	case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024
static int em_fninit(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fninit");
	ctxt->ops->put_fpu(ctxt);
	return X86EMUL_CONTINUE;
}

static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
{
	u16 fcw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstcw %0": "+m"(fcw));
	ctxt->ops->put_fpu(ctxt);

	/* force 2 byte destination */
	ctxt->dst.bytes = 2;
	ctxt->dst.val = fcw;

	return X86EMUL_CONTINUE;
}

static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
{
	u16 fsw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstsw %0": "+m"(fsw));
	ctxt->ops->put_fpu(ctxt);

	/* force 2 byte destination */
	ctxt->dst.bytes = 2;
	ctxt->dst.val = fsw;

	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1025
static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
1026
				    struct operand *op)
1027
{
1028
	unsigned reg = ctxt->modrm_reg;
1029

1030 1031
	if (!(ctxt->d & ModRM))
		reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
A
Avi Kivity 已提交
1032

1033
	if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1034 1035 1036 1037 1038 1039
		op->type = OP_XMM;
		op->bytes = 16;
		op->addr.xmm = reg;
		read_sse_reg(ctxt, &op->vec_val, reg);
		return;
	}
A
Avi Kivity 已提交
1040 1041 1042 1043 1044 1045 1046
	if (ctxt->d & Mmx) {
		reg &= 7;
		op->type = OP_MM;
		op->bytes = 8;
		op->addr.mm = reg;
		return;
	}
A
Avi Kivity 已提交
1047

1048
	op->type = OP_REG;
1049 1050 1051
	op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
	op->addr.reg = decode_register(ctxt, reg, ctxt->d & ByteOp);

1052
	fetch_register_operand(op);
1053 1054 1055
	op->orig_val = op->val;
}

1056 1057 1058 1059 1060 1061
static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
{
	if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
		ctxt->modrm_seg = VCPU_SREG_SS;
}

1062
static int decode_modrm(struct x86_emulate_ctxt *ctxt,
1063
			struct operand *op)
1064 1065
{
	u8 sib;
1066
	int index_reg = 0, base_reg = 0, scale;
1067
	int rc = X86EMUL_CONTINUE;
1068
	ulong modrm_ea = 0;
1069

1070 1071 1072 1073
	if (ctxt->rex_prefix) {
		ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1;	/* REX.R */
		index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
		ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
1074 1075
	}

1076 1077 1078 1079
	ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
	ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
	ctxt->modrm_rm |= (ctxt->modrm & 0x07);
	ctxt->modrm_seg = VCPU_SREG_DS;
1080

1081
	if (ctxt->modrm_mod == 3 || (ctxt->d & NoMod)) {
1082
		op->type = OP_REG;
1083
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1084
		op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
1085
				ctxt->d & ByteOp);
1086
		if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1087 1088
			op->type = OP_XMM;
			op->bytes = 16;
1089 1090
			op->addr.xmm = ctxt->modrm_rm;
			read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
A
Avi Kivity 已提交
1091 1092
			return rc;
		}
A
Avi Kivity 已提交
1093 1094 1095 1096 1097 1098
		if (ctxt->d & Mmx) {
			op->type = OP_MM;
			op->bytes = 8;
			op->addr.xmm = ctxt->modrm_rm & 7;
			return rc;
		}
1099
		fetch_register_operand(op);
1100 1101 1102
		return rc;
	}

1103 1104
	op->type = OP_MEM;

1105
	if (ctxt->ad_bytes == 2) {
1106 1107 1108 1109
		unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
		unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
		unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
		unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
1110 1111

		/* 16-bit ModR/M decode. */
1112
		switch (ctxt->modrm_mod) {
1113
		case 0:
1114
			if (ctxt->modrm_rm == 6)
1115
				modrm_ea += insn_fetch(u16, ctxt);
1116 1117
			break;
		case 1:
1118
			modrm_ea += insn_fetch(s8, ctxt);
1119 1120
			break;
		case 2:
1121
			modrm_ea += insn_fetch(u16, ctxt);
1122 1123
			break;
		}
1124
		switch (ctxt->modrm_rm) {
1125
		case 0:
1126
			modrm_ea += bx + si;
1127 1128
			break;
		case 1:
1129
			modrm_ea += bx + di;
1130 1131
			break;
		case 2:
1132
			modrm_ea += bp + si;
1133 1134
			break;
		case 3:
1135
			modrm_ea += bp + di;
1136 1137
			break;
		case 4:
1138
			modrm_ea += si;
1139 1140
			break;
		case 5:
1141
			modrm_ea += di;
1142 1143
			break;
		case 6:
1144
			if (ctxt->modrm_mod != 0)
1145
				modrm_ea += bp;
1146 1147
			break;
		case 7:
1148
			modrm_ea += bx;
1149 1150
			break;
		}
1151 1152 1153
		if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
		    (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
			ctxt->modrm_seg = VCPU_SREG_SS;
1154
		modrm_ea = (u16)modrm_ea;
1155 1156
	} else {
		/* 32/64-bit ModR/M decode. */
1157
		if ((ctxt->modrm_rm & 7) == 4) {
1158
			sib = insn_fetch(u8, ctxt);
1159 1160 1161 1162
			index_reg |= (sib >> 3) & 7;
			base_reg |= sib & 7;
			scale = sib >> 6;

1163
			if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
1164
				modrm_ea += insn_fetch(s32, ctxt);
1165
			else {
1166
				modrm_ea += reg_read(ctxt, base_reg);
1167 1168
				adjust_modrm_seg(ctxt, base_reg);
			}
1169
			if (index_reg != 4)
1170
				modrm_ea += reg_read(ctxt, index_reg) << scale;
1171
		} else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
1172
			if (ctxt->mode == X86EMUL_MODE_PROT64)
1173
				ctxt->rip_relative = 1;
1174 1175
		} else {
			base_reg = ctxt->modrm_rm;
1176
			modrm_ea += reg_read(ctxt, base_reg);
1177 1178
			adjust_modrm_seg(ctxt, base_reg);
		}
1179
		switch (ctxt->modrm_mod) {
1180
		case 0:
1181
			if (ctxt->modrm_rm == 5)
1182
				modrm_ea += insn_fetch(s32, ctxt);
1183 1184
			break;
		case 1:
1185
			modrm_ea += insn_fetch(s8, ctxt);
1186 1187
			break;
		case 2:
1188
			modrm_ea += insn_fetch(s32, ctxt);
1189 1190 1191
			break;
		}
	}
1192
	op->addr.mem.ea = modrm_ea;
1193 1194 1195 1196 1197
done:
	return rc;
}

static int decode_abs(struct x86_emulate_ctxt *ctxt,
1198
		      struct operand *op)
1199
{
1200
	int rc = X86EMUL_CONTINUE;
1201

1202
	op->type = OP_MEM;
1203
	switch (ctxt->ad_bytes) {
1204
	case 2:
1205
		op->addr.mem.ea = insn_fetch(u16, ctxt);
1206 1207
		break;
	case 4:
1208
		op->addr.mem.ea = insn_fetch(u32, ctxt);
1209 1210
		break;
	case 8:
1211
		op->addr.mem.ea = insn_fetch(u64, ctxt);
1212 1213 1214 1215 1216 1217
		break;
	}
done:
	return rc;
}

1218
static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
1219
{
1220
	long sv = 0, mask;
1221

1222 1223
	if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
		mask = ~(ctxt->dst.bytes * 8 - 1);
1224

1225 1226 1227 1228
		if (ctxt->src.bytes == 2)
			sv = (s16)ctxt->src.val & (s16)mask;
		else if (ctxt->src.bytes == 4)
			sv = (s32)ctxt->src.val & (s32)mask;
1229

1230
		ctxt->dst.addr.mem.ea += (sv >> 3);
1231
	}
1232 1233

	/* only subword offset */
1234
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
1235 1236
}

1237 1238
static int read_emulated(struct x86_emulate_ctxt *ctxt,
			 unsigned long addr, void *dest, unsigned size)
A
Avi Kivity 已提交
1239
{
1240
	int rc;
1241
	struct read_cache *mc = &ctxt->mem_read;
A
Avi Kivity 已提交
1242

1243 1244
	if (mc->pos < mc->end)
		goto read_cached;
A
Avi Kivity 已提交
1245

1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257
	WARN_ON((mc->end + size) >= sizeof(mc->data));

	rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
				      &ctxt->exception);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	mc->end += size;

read_cached:
	memcpy(dest, mc->data + mc->pos, size);
	mc->pos += size;
1258 1259
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1260

1261 1262 1263 1264 1265
static int segmented_read(struct x86_emulate_ctxt *ctxt,
			  struct segmented_address addr,
			  void *data,
			  unsigned size)
{
1266 1267 1268
	int rc;
	ulong linear;

1269
	rc = linearize(ctxt, addr, size, false, &linear);
1270 1271
	if (rc != X86EMUL_CONTINUE)
		return rc;
1272
	return read_emulated(ctxt, linear, data, size);
1273 1274 1275 1276 1277 1278 1279
}

static int segmented_write(struct x86_emulate_ctxt *ctxt,
			   struct segmented_address addr,
			   const void *data,
			   unsigned size)
{
1280 1281 1282
	int rc;
	ulong linear;

1283
	rc = linearize(ctxt, addr, size, true, &linear);
1284 1285
	if (rc != X86EMUL_CONTINUE)
		return rc;
1286 1287
	return ctxt->ops->write_emulated(ctxt, linear, data, size,
					 &ctxt->exception);
1288 1289 1290 1291 1292 1293 1294
}

static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
			     struct segmented_address addr,
			     const void *orig_data, const void *data,
			     unsigned size)
{
1295 1296 1297
	int rc;
	ulong linear;

1298
	rc = linearize(ctxt, addr, size, true, &linear);
1299 1300
	if (rc != X86EMUL_CONTINUE)
		return rc;
1301 1302
	return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
					   size, &ctxt->exception);
1303 1304
}

1305 1306 1307 1308
static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
			   unsigned int size, unsigned short port,
			   void *dest)
{
1309
	struct read_cache *rc = &ctxt->io_read;
1310

1311 1312
	if (rc->pos == rc->end) { /* refill pio read ahead */
		unsigned int in_page, n;
1313
		unsigned int count = ctxt->rep_prefix ?
1314
			address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
1315
		in_page = (ctxt->eflags & EFLG_DF) ?
1316 1317
			offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
			PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
1318 1319 1320 1321 1322
		n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
			count);
		if (n == 0)
			n = 1;
		rc->pos = rc->end = 0;
1323
		if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
1324 1325
			return 0;
		rc->end = n * size;
A
Avi Kivity 已提交
1326 1327
	}

1328 1329
	if (ctxt->rep_prefix && (ctxt->d & String) &&
	    !(ctxt->eflags & EFLG_DF)) {
1330 1331 1332 1333 1334 1335 1336 1337
		ctxt->dst.data = rc->data + rc->pos;
		ctxt->dst.type = OP_MEM_STR;
		ctxt->dst.count = (rc->end - rc->pos) / size;
		rc->pos = rc->end;
	} else {
		memcpy(dest, rc->data + rc->pos, size);
		rc->pos += size;
	}
1338 1339
	return 1;
}
A
Avi Kivity 已提交
1340

1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356
static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
				     u16 index, struct desc_struct *desc)
{
	struct desc_ptr dt;
	ulong addr;

	ctxt->ops->get_idt(ctxt, &dt);

	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, index << 3 | 0x2);

	addr = dt.address + index * 8;
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
}

1357 1358 1359
static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
				     u16 selector, struct desc_ptr *dt)
{
1360
	const struct x86_emulate_ops *ops = ctxt->ops;
1361

1362 1363
	if (selector & 1 << 2) {
		struct desc_struct desc;
1364 1365
		u16 sel;

1366
		memset (dt, 0, sizeof *dt);
1367
		if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
1368
			return;
1369

1370 1371 1372
		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
		dt->address = get_desc_base(&desc);
	} else
1373
		ops->get_gdt(ctxt, dt);
1374
}
1375

1376 1377
/* allowed just for 8 bytes segments */
static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1378 1379
				   u16 selector, struct desc_struct *desc,
				   ulong *desc_addr_p)
1380 1381 1382 1383
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
1384

1385
	get_descriptor_table_ptr(ctxt, selector, &dt);
1386

1387 1388
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
1389

1390
	*desc_addr_p = addr = dt.address + index * 8;
1391 1392
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
1393
}
1394

1395 1396 1397 1398 1399 1400 1401
/* allowed just for 8 bytes segments */
static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				    u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
A
Avi Kivity 已提交
1402

1403
	get_descriptor_table_ptr(ctxt, selector, &dt);
1404

1405 1406
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
A
Avi Kivity 已提交
1407

1408
	addr = dt.address + index * 8;
1409 1410
	return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
				    &ctxt->exception);
1411
}
1412

1413
/* Does not support long mode */
1414
static int __load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1415
				     u16 selector, int seg, u8 cpl, bool in_task_switch)
1416
{
1417
	struct desc_struct seg_desc, old_desc;
1418
	u8 dpl, rpl;
1419 1420 1421
	unsigned err_vec = GP_VECTOR;
	u32 err_code = 0;
	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1422
	ulong desc_addr;
1423
	int ret;
1424
	u16 dummy;
1425
	u32 base3 = 0;
1426

1427
	memset(&seg_desc, 0, sizeof seg_desc);
1428

1429 1430 1431
	if (ctxt->mode == X86EMUL_MODE_REAL) {
		/* set real mode segment descriptor (keep limit etc. for
		 * unreal mode) */
1432
		ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
1433 1434
		set_desc_base(&seg_desc, selector << 4);
		goto load;
1435 1436 1437 1438 1439 1440 1441 1442 1443
	} else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
		/* VM86 needs a clean new segment descriptor */
		set_desc_base(&seg_desc, selector << 4);
		set_desc_limit(&seg_desc, 0xffff);
		seg_desc.type = 3;
		seg_desc.p = 1;
		seg_desc.s = 1;
		seg_desc.dpl = 3;
		goto load;
1444 1445
	}

1446 1447 1448 1449 1450 1451 1452
	rpl = selector & 3;

	/* NULL selector is not valid for TR, CS and SS (except for long mode) */
	if ((seg == VCPU_SREG_CS
	     || (seg == VCPU_SREG_SS
		 && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
	     || seg == VCPU_SREG_TR)
1453 1454 1455 1456 1457 1458 1459 1460 1461 1462
	    && null_selector)
		goto exception;

	/* TR should be in GDT only */
	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
		goto exception;

	if (null_selector) /* for NULL selector skip all following checks */
		goto load;

1463
	ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
1464 1465 1466 1467 1468 1469
	if (ret != X86EMUL_CONTINUE)
		return ret;

	err_code = selector & 0xfffc;
	err_vec = GP_VECTOR;

G
Guo Chao 已提交
1470
	/* can't load system descriptor into segment selector */
1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488
	if (seg <= VCPU_SREG_GS && !seg_desc.s)
		goto exception;

	if (!seg_desc.p) {
		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
		goto exception;
	}

	dpl = seg_desc.dpl;

	switch (seg) {
	case VCPU_SREG_SS:
		/*
		 * segment is not a writable data segment or segment
		 * selector's RPL != CPL or segment selector's RPL != CPL
		 */
		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
			goto exception;
A
Avi Kivity 已提交
1489
		break;
1490
	case VCPU_SREG_CS:
1491 1492 1493
		if (in_task_switch && rpl != dpl)
			goto exception;

1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507
		if (!(seg_desc.type & 8))
			goto exception;

		if (seg_desc.type & 4) {
			/* conforming */
			if (dpl > cpl)
				goto exception;
		} else {
			/* nonconforming */
			if (rpl > cpl || dpl != cpl)
				goto exception;
		}
		/* CS(RPL) <- CPL */
		selector = (selector & 0xfffc) | cpl;
A
Avi Kivity 已提交
1508
		break;
1509 1510 1511
	case VCPU_SREG_TR:
		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
			goto exception;
1512 1513 1514 1515 1516 1517
		old_desc = seg_desc;
		seg_desc.type |= 2; /* busy */
		ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
						  sizeof(seg_desc), &ctxt->exception);
		if (ret != X86EMUL_CONTINUE)
			return ret;
1518 1519 1520 1521 1522 1523
		break;
	case VCPU_SREG_LDTR:
		if (seg_desc.s || seg_desc.type != 2)
			goto exception;
		break;
	default: /*  DS, ES, FS, or GS */
1524
		/*
1525 1526 1527
		 * segment is not a data or readable code segment or
		 * ((segment is a data or nonconforming code segment)
		 * and (both RPL and CPL > DPL))
1528
		 */
1529 1530 1531 1532
		if ((seg_desc.type & 0xa) == 0x8 ||
		    (((seg_desc.type & 0xc) != 0xc) &&
		     (rpl > dpl && cpl > dpl)))
			goto exception;
A
Avi Kivity 已提交
1533
		break;
1534 1535 1536 1537 1538
	}

	if (seg_desc.s) {
		/* mark segment as accessed */
		seg_desc.type |= 1;
1539
		ret = write_segment_descriptor(ctxt, selector, &seg_desc);
1540 1541
		if (ret != X86EMUL_CONTINUE)
			return ret;
1542 1543 1544 1545 1546
	} else if (ctxt->mode == X86EMUL_MODE_PROT64) {
		ret = ctxt->ops->read_std(ctxt, desc_addr+8, &base3,
				sizeof(base3), &ctxt->exception);
		if (ret != X86EMUL_CONTINUE)
			return ret;
1547 1548
	}
load:
1549
	ctxt->ops->set_segment(ctxt, selector, &seg_desc, base3, seg);
1550 1551 1552 1553 1554 1555
	return X86EMUL_CONTINUE;
exception:
	emulate_exception(ctxt, err_vec, err_code, true);
	return X86EMUL_PROPAGATE_FAULT;
}

1556 1557 1558 1559
static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, int seg)
{
	u8 cpl = ctxt->ops->cpl(ctxt);
1560
	return __load_segment_descriptor(ctxt, selector, seg, cpl, false);
1561 1562
}

1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581
static void write_register_operand(struct operand *op)
{
	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
	switch (op->bytes) {
	case 1:
		*(u8 *)op->addr.reg = (u8)op->val;
		break;
	case 2:
		*(u16 *)op->addr.reg = (u16)op->val;
		break;
	case 4:
		*op->addr.reg = (u32)op->val;
		break;	/* 64b: zero-extend */
	case 8:
		*op->addr.reg = op->val;
		break;
	}
}

1582
static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
1583 1584 1585
{
	int rc;

1586
	switch (op->type) {
1587
	case OP_REG:
1588
		write_register_operand(op);
A
Avi Kivity 已提交
1589
		break;
1590
	case OP_MEM:
1591
		if (ctxt->lock_prefix)
1592
			rc = segmented_cmpxchg(ctxt,
1593 1594 1595 1596
					       op->addr.mem,
					       &op->orig_val,
					       &op->val,
					       op->bytes);
1597
		else
1598
			rc = segmented_write(ctxt,
1599 1600 1601
					     op->addr.mem,
					     &op->val,
					     op->bytes);
1602 1603
		if (rc != X86EMUL_CONTINUE)
			return rc;
1604
		break;
1605 1606
	case OP_MEM_STR:
		rc = segmented_write(ctxt,
1607 1608 1609
				op->addr.mem,
				op->data,
				op->bytes * op->count);
1610 1611 1612
		if (rc != X86EMUL_CONTINUE)
			return rc;
		break;
A
Avi Kivity 已提交
1613
	case OP_XMM:
1614
		write_sse_reg(ctxt, &op->vec_val, op->addr.xmm);
A
Avi Kivity 已提交
1615
		break;
A
Avi Kivity 已提交
1616
	case OP_MM:
1617
		write_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
A
Avi Kivity 已提交
1618
		break;
1619 1620
	case OP_NONE:
		/* no writeback */
1621
		break;
1622
	default:
1623
		break;
A
Avi Kivity 已提交
1624
	}
1625 1626
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1627

1628
static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
1629
{
1630
	struct segmented_address addr;
1631

1632
	rsp_increment(ctxt, -bytes);
1633
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1634 1635
	addr.seg = VCPU_SREG_SS;

1636 1637 1638 1639 1640
	return segmented_write(ctxt, addr, data, bytes);
}

static int em_push(struct x86_emulate_ctxt *ctxt)
{
1641
	/* Disable writeback. */
1642
	ctxt->dst.type = OP_NONE;
1643
	return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
1644
}
1645

1646 1647 1648 1649
static int emulate_pop(struct x86_emulate_ctxt *ctxt,
		       void *dest, int len)
{
	int rc;
1650
	struct segmented_address addr;
1651

1652
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1653
	addr.seg = VCPU_SREG_SS;
1654
	rc = segmented_read(ctxt, addr, dest, len);
1655 1656 1657
	if (rc != X86EMUL_CONTINUE)
		return rc;

1658
	rsp_increment(ctxt, len);
1659
	return rc;
1660 1661
}

1662 1663
static int em_pop(struct x86_emulate_ctxt *ctxt)
{
1664
	return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1665 1666
}

1667
static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1668
			void *dest, int len)
1669 1670
{
	int rc;
1671 1672
	unsigned long val, change_mask;
	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
1673
	int cpl = ctxt->ops->cpl(ctxt);
1674

1675
	rc = emulate_pop(ctxt, &val, len);
1676 1677
	if (rc != X86EMUL_CONTINUE)
		return rc;
1678

1679 1680
	change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
		| EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1681

1682 1683 1684 1685 1686 1687 1688 1689 1690 1691
	switch(ctxt->mode) {
	case X86EMUL_MODE_PROT64:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT16:
		if (cpl == 0)
			change_mask |= EFLG_IOPL;
		if (cpl <= iopl)
			change_mask |= EFLG_IF;
		break;
	case X86EMUL_MODE_VM86:
1692 1693
		if (iopl < 3)
			return emulate_gp(ctxt, 0);
1694 1695 1696 1697 1698
		change_mask |= EFLG_IF;
		break;
	default: /* real mode */
		change_mask |= (EFLG_IOPL | EFLG_IF);
		break;
1699
	}
1700 1701 1702 1703 1704

	*(unsigned long *)dest =
		(ctxt->eflags & ~change_mask) | (val & change_mask);

	return rc;
1705 1706
}

1707 1708
static int em_popf(struct x86_emulate_ctxt *ctxt)
{
1709 1710 1711 1712
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->eflags;
	ctxt->dst.bytes = ctxt->op_bytes;
	return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1713 1714
}

A
Avi Kivity 已提交
1715 1716 1717 1718 1719
static int em_enter(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned frame_size = ctxt->src.val;
	unsigned nesting_level = ctxt->src2.val & 31;
1720
	ulong rbp;
A
Avi Kivity 已提交
1721 1722 1723 1724

	if (nesting_level)
		return X86EMUL_UNHANDLEABLE;

1725 1726
	rbp = reg_read(ctxt, VCPU_REGS_RBP);
	rc = push(ctxt, &rbp, stack_size(ctxt));
A
Avi Kivity 已提交
1727 1728
	if (rc != X86EMUL_CONTINUE)
		return rc;
1729
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
A
Avi Kivity 已提交
1730
		      stack_mask(ctxt));
1731 1732
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
		      reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
A
Avi Kivity 已提交
1733 1734 1735 1736
		      stack_mask(ctxt));
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1737 1738
static int em_leave(struct x86_emulate_ctxt *ctxt)
{
1739
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
A
Avi Kivity 已提交
1740
		      stack_mask(ctxt));
1741
	return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
A
Avi Kivity 已提交
1742 1743
}

1744
static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
1745
{
1746 1747
	int seg = ctxt->src2.val;

1748
	ctxt->src.val = get_segment_selector(ctxt, seg);
1749

1750
	return em_push(ctxt);
1751 1752
}

1753
static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
1754
{
1755
	int seg = ctxt->src2.val;
1756 1757
	unsigned long selector;
	int rc;
1758

1759
	rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
1760 1761 1762
	if (rc != X86EMUL_CONTINUE)
		return rc;

1763
	rc = load_segment_descriptor(ctxt, (u16)selector, seg);
1764
	return rc;
1765 1766
}

1767
static int em_pusha(struct x86_emulate_ctxt *ctxt)
1768
{
1769
	unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
1770 1771
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RAX;
1772

1773 1774
	while (reg <= VCPU_REGS_RDI) {
		(reg == VCPU_REGS_RSP) ?
1775
		(ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
1776

1777
		rc = em_push(ctxt);
1778 1779
		if (rc != X86EMUL_CONTINUE)
			return rc;
1780

1781
		++reg;
1782 1783
	}

1784
	return rc;
1785 1786
}

1787 1788
static int em_pushf(struct x86_emulate_ctxt *ctxt)
{
1789
	ctxt->src.val =  (unsigned long)ctxt->eflags;
1790 1791 1792
	return em_push(ctxt);
}

1793
static int em_popa(struct x86_emulate_ctxt *ctxt)
1794
{
1795 1796
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RDI;
1797

1798 1799
	while (reg >= VCPU_REGS_RAX) {
		if (reg == VCPU_REGS_RSP) {
1800
			rsp_increment(ctxt, ctxt->op_bytes);
1801 1802
			--reg;
		}
1803

1804
		rc = emulate_pop(ctxt, reg_rmw(ctxt, reg), ctxt->op_bytes);
1805 1806 1807
		if (rc != X86EMUL_CONTINUE)
			break;
		--reg;
1808
	}
1809
	return rc;
1810 1811
}

1812
static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
1813
{
1814
	const struct x86_emulate_ops *ops = ctxt->ops;
1815
	int rc;
1816 1817 1818 1819 1820 1821
	struct desc_ptr dt;
	gva_t cs_addr;
	gva_t eip_addr;
	u16 cs, eip;

	/* TODO: Add limit checks */
1822
	ctxt->src.val = ctxt->eflags;
1823
	rc = em_push(ctxt);
1824 1825
	if (rc != X86EMUL_CONTINUE)
		return rc;
1826 1827 1828

	ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);

1829
	ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
1830
	rc = em_push(ctxt);
1831 1832
	if (rc != X86EMUL_CONTINUE)
		return rc;
1833

1834
	ctxt->src.val = ctxt->_eip;
1835
	rc = em_push(ctxt);
1836 1837 1838
	if (rc != X86EMUL_CONTINUE)
		return rc;

1839
	ops->get_idt(ctxt, &dt);
1840 1841 1842 1843

	eip_addr = dt.address + (irq << 2);
	cs_addr = dt.address + (irq << 2) + 2;

1844
	rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
1845 1846 1847
	if (rc != X86EMUL_CONTINUE)
		return rc;

1848
	rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
1849 1850 1851
	if (rc != X86EMUL_CONTINUE)
		return rc;

1852
	rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
1853 1854 1855
	if (rc != X86EMUL_CONTINUE)
		return rc;

1856
	ctxt->_eip = eip;
1857 1858 1859 1860

	return rc;
}

1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871
int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
{
	int rc;

	invalidate_registers(ctxt);
	rc = __emulate_int_real(ctxt, irq);
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);
	return rc;
}

1872
static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
1873 1874 1875
{
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
1876
		return __emulate_int_real(ctxt, irq);
1877 1878 1879 1880 1881 1882 1883 1884 1885 1886
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
	default:
		/* Protected mode interrupts unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
	}
}

1887
static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
1888
{
1889 1890 1891 1892 1893 1894 1895 1896
	int rc = X86EMUL_CONTINUE;
	unsigned long temp_eip = 0;
	unsigned long temp_eflags = 0;
	unsigned long cs = 0;
	unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
			     EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
			     EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
	unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1897

1898
	/* TODO: Add stack limit check */
1899

1900
	rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
1901

1902 1903
	if (rc != X86EMUL_CONTINUE)
		return rc;
1904

1905 1906
	if (temp_eip & ~0xffff)
		return emulate_gp(ctxt, 0);
1907

1908
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
1909

1910 1911
	if (rc != X86EMUL_CONTINUE)
		return rc;
1912

1913
	rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
1914

1915 1916
	if (rc != X86EMUL_CONTINUE)
		return rc;
1917

1918
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
1919

1920 1921
	if (rc != X86EMUL_CONTINUE)
		return rc;
1922

1923
	ctxt->_eip = temp_eip;
1924 1925


1926
	if (ctxt->op_bytes == 4)
1927
		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
1928
	else if (ctxt->op_bytes == 2) {
1929 1930
		ctxt->eflags &= ~0xffff;
		ctxt->eflags |= temp_eflags;
1931
	}
1932 1933 1934 1935 1936

	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
	ctxt->eflags |= EFLG_RESERVED_ONE_MASK;

	return rc;
1937 1938
}

1939
static int em_iret(struct x86_emulate_ctxt *ctxt)
1940
{
1941 1942
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
1943
		return emulate_iret_real(ctxt);
1944 1945 1946 1947
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
1948
	default:
1949 1950
		/* iret from protected mode unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
1951 1952 1953
	}
}

1954 1955 1956 1957 1958
static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned short sel;

1959
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
1960

1961
	rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
1962 1963 1964
	if (rc != X86EMUL_CONTINUE)
		return rc;

1965 1966
	ctxt->_eip = 0;
	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
1967 1968 1969
	return X86EMUL_CONTINUE;
}

1970
static int em_grp45(struct x86_emulate_ctxt *ctxt)
1971
{
1972
	int rc = X86EMUL_CONTINUE;
1973

1974
	switch (ctxt->modrm_reg) {
1975 1976
	case 2: /* call near abs */ {
		long int old_eip;
1977 1978 1979
		old_eip = ctxt->_eip;
		ctxt->_eip = ctxt->src.val;
		ctxt->src.val = old_eip;
1980
		rc = em_push(ctxt);
1981 1982
		break;
	}
1983
	case 4: /* jmp abs */
1984
		ctxt->_eip = ctxt->src.val;
1985
		break;
1986 1987 1988
	case 5: /* jmp far */
		rc = em_jmp_far(ctxt);
		break;
1989
	case 6:	/* push */
1990
		rc = em_push(ctxt);
1991 1992
		break;
	}
1993
	return rc;
1994 1995
}

1996
static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
1997
{
1998
	u64 old = ctxt->dst.orig_val64;
1999

2000 2001 2002 2003
	if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
	    ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
		*reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
		*reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
2004
		ctxt->eflags &= ~EFLG_ZF;
2005
	} else {
2006 2007
		ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
			(u32) reg_read(ctxt, VCPU_REGS_RBX);
2008

2009
		ctxt->eflags |= EFLG_ZF;
2010
	}
2011
	return X86EMUL_CONTINUE;
2012 2013
}

2014 2015
static int em_ret(struct x86_emulate_ctxt *ctxt)
{
2016 2017 2018
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->_eip;
	ctxt->dst.bytes = ctxt->op_bytes;
2019 2020 2021
	return em_pop(ctxt);
}

2022
static int em_ret_far(struct x86_emulate_ctxt *ctxt)
2023 2024 2025 2026
{
	int rc;
	unsigned long cs;

2027
	rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
2028
	if (rc != X86EMUL_CONTINUE)
2029
		return rc;
2030 2031 2032
	if (ctxt->op_bytes == 4)
		ctxt->_eip = (u32)ctxt->_eip;
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2033
	if (rc != X86EMUL_CONTINUE)
2034
		return rc;
2035
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
2036 2037 2038
	return rc;
}

2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049
static int em_ret_far_imm(struct x86_emulate_ctxt *ctxt)
{
        int rc;

        rc = em_ret_far(ctxt);
        if (rc != X86EMUL_CONTINUE)
                return rc;
        rsp_increment(ctxt, ctxt->src.val);
        return X86EMUL_CONTINUE;
}

2050 2051 2052 2053
static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
{
	/* Save real source value, then compare EAX against destination. */
	ctxt->src.orig_val = ctxt->src.val;
2054
	ctxt->src.val = reg_read(ctxt, VCPU_REGS_RAX);
2055
	fastop(ctxt, em_cmp);
2056 2057 2058 2059 2060 2061 2062

	if (ctxt->eflags & EFLG_ZF) {
		/* Success: write back to memory. */
		ctxt->dst.val = ctxt->src.orig_val;
	} else {
		/* Failure: write the value we saw to EAX. */
		ctxt->dst.type = OP_REG;
2063
		ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
2064 2065 2066 2067
	}
	return X86EMUL_CONTINUE;
}

2068
static int em_lseg(struct x86_emulate_ctxt *ctxt)
2069
{
2070
	int seg = ctxt->src2.val;
2071 2072 2073
	unsigned short sel;
	int rc;

2074
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2075

2076
	rc = load_segment_descriptor(ctxt, sel, seg);
2077 2078 2079
	if (rc != X86EMUL_CONTINUE)
		return rc;

2080
	ctxt->dst.val = ctxt->src.val;
2081 2082 2083
	return rc;
}

2084
static void
2085
setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
2086
			struct desc_struct *cs, struct desc_struct *ss)
2087 2088
{
	cs->l = 0;		/* will be adjusted later */
2089
	set_desc_base(cs, 0);	/* flat segment */
2090
	cs->g = 1;		/* 4kb granularity */
2091
	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
2092 2093 2094
	cs->type = 0x0b;	/* Read, Execute, Accessed */
	cs->s = 1;
	cs->dpl = 0;		/* will be adjusted later */
2095 2096
	cs->p = 1;
	cs->d = 1;
2097
	cs->avl = 0;
2098

2099 2100
	set_desc_base(ss, 0);	/* flat segment */
	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
2101 2102 2103
	ss->g = 1;		/* 4kb granularity */
	ss->s = 1;
	ss->type = 0x03;	/* Read/Write, Accessed */
2104
	ss->d = 1;		/* 32bit stack segment */
2105
	ss->dpl = 0;
2106
	ss->p = 1;
2107 2108
	ss->l = 0;
	ss->avl = 0;
2109 2110
}

2111 2112 2113 2114 2115
static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

	eax = ecx = 0;
2116 2117
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
2118 2119 2120 2121
		&& ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
		&& edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
}

2122 2123
static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
{
2124
	const struct x86_emulate_ops *ops = ctxt->ops;
2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135
	u32 eax, ebx, ecx, edx;

	/*
	 * syscall should always be enabled in longmode - so only become
	 * vendor specific (cpuid) if other modes are active...
	 */
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return true;

	eax = 0x00000000;
	ecx = 0x00000000;
2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160
	ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	/*
	 * Intel ("GenuineIntel")
	 * remark: Intel CPUs only support "syscall" in 64bit
	 * longmode. Also an 64bit guest with a
	 * 32bit compat-app running will #UD !! While this
	 * behaviour can be fixed (by emulating) into AMD
	 * response - CPUs of AMD can't behave like Intel.
	 */
	if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
		return false;

	/* AMD ("AuthenticAMD") */
	if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
		return true;

	/* AMD ("AMDisbetter!") */
	if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
		return true;
2161 2162 2163 2164 2165

	/* default: (not Intel, not AMD), apply Intel's stricter rules... */
	return false;
}

2166
static int em_syscall(struct x86_emulate_ctxt *ctxt)
2167
{
2168
	const struct x86_emulate_ops *ops = ctxt->ops;
2169
	struct desc_struct cs, ss;
2170
	u64 msr_data;
2171
	u16 cs_sel, ss_sel;
2172
	u64 efer = 0;
2173 2174

	/* syscall is not available in real mode */
2175
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2176 2177
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_ud(ctxt);
2178

2179 2180 2181
	if (!(em_syscall_is_enabled(ctxt)))
		return emulate_ud(ctxt);

2182
	ops->get_msr(ctxt, MSR_EFER, &efer);
2183
	setup_syscalls_segments(ctxt, &cs, &ss);
2184

2185 2186 2187
	if (!(efer & EFER_SCE))
		return emulate_ud(ctxt);

2188
	ops->get_msr(ctxt, MSR_STAR, &msr_data);
2189
	msr_data >>= 32;
2190 2191
	cs_sel = (u16)(msr_data & 0xfffc);
	ss_sel = (u16)(msr_data + 8);
2192

2193
	if (efer & EFER_LMA) {
2194
		cs.d = 0;
2195 2196
		cs.l = 1;
	}
2197 2198
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2199

2200
	*reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
2201
	if (efer & EFER_LMA) {
2202
#ifdef CONFIG_X86_64
2203
		*reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags & ~EFLG_RF;
2204

2205
		ops->get_msr(ctxt,
2206 2207
			     ctxt->mode == X86EMUL_MODE_PROT64 ?
			     MSR_LSTAR : MSR_CSTAR, &msr_data);
2208
		ctxt->_eip = msr_data;
2209

2210
		ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
2211 2212 2213 2214
		ctxt->eflags &= ~(msr_data | EFLG_RF);
#endif
	} else {
		/* legacy mode */
2215
		ops->get_msr(ctxt, MSR_STAR, &msr_data);
2216
		ctxt->_eip = (u32)msr_data;
2217 2218 2219 2220

		ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
	}

2221
	return X86EMUL_CONTINUE;
2222 2223
}

2224
static int em_sysenter(struct x86_emulate_ctxt *ctxt)
2225
{
2226
	const struct x86_emulate_ops *ops = ctxt->ops;
2227
	struct desc_struct cs, ss;
2228
	u64 msr_data;
2229
	u16 cs_sel, ss_sel;
2230
	u64 efer = 0;
2231

2232
	ops->get_msr(ctxt, MSR_EFER, &efer);
2233
	/* inject #GP if in real mode */
2234 2235
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return emulate_gp(ctxt, 0);
2236

2237 2238 2239 2240 2241 2242 2243 2244
	/*
	 * Not recognized on AMD in compat mode (but is recognized in legacy
	 * mode).
	 */
	if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
	    && !vendor_intel(ctxt))
		return emulate_ud(ctxt);

2245 2246 2247
	/* XXX sysenter/sysexit have not been tested in 64bit mode.
	* Therefore, we inject an #UD.
	*/
2248 2249
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return emulate_ud(ctxt);
2250

2251
	setup_syscalls_segments(ctxt, &cs, &ss);
2252

2253
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2254 2255
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT32:
2256 2257
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2258 2259
		break;
	case X86EMUL_MODE_PROT64:
2260 2261
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2262
		break;
2263 2264
	default:
		break;
2265 2266 2267
	}

	ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
2268 2269 2270 2271
	cs_sel = (u16)msr_data;
	cs_sel &= ~SELECTOR_RPL_MASK;
	ss_sel = cs_sel + 8;
	ss_sel &= ~SELECTOR_RPL_MASK;
2272
	if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
2273
		cs.d = 0;
2274 2275 2276
		cs.l = 1;
	}

2277 2278
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2279

2280
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
2281
	ctxt->_eip = msr_data;
2282

2283
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
2284
	*reg_write(ctxt, VCPU_REGS_RSP) = msr_data;
2285

2286
	return X86EMUL_CONTINUE;
2287 2288
}

2289
static int em_sysexit(struct x86_emulate_ctxt *ctxt)
2290
{
2291
	const struct x86_emulate_ops *ops = ctxt->ops;
2292
	struct desc_struct cs, ss;
2293 2294
	u64 msr_data;
	int usermode;
X
Xiao Guangrong 已提交
2295
	u16 cs_sel = 0, ss_sel = 0;
2296

2297 2298
	/* inject #GP if in real mode or Virtual 8086 mode */
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2299 2300
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_gp(ctxt, 0);
2301

2302
	setup_syscalls_segments(ctxt, &cs, &ss);
2303

2304
	if ((ctxt->rex_prefix & 0x8) != 0x0)
2305 2306 2307 2308 2309 2310
		usermode = X86EMUL_MODE_PROT64;
	else
		usermode = X86EMUL_MODE_PROT32;

	cs.dpl = 3;
	ss.dpl = 3;
2311
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2312 2313
	switch (usermode) {
	case X86EMUL_MODE_PROT32:
2314
		cs_sel = (u16)(msr_data + 16);
2315 2316
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2317
		ss_sel = (u16)(msr_data + 24);
2318 2319
		break;
	case X86EMUL_MODE_PROT64:
2320
		cs_sel = (u16)(msr_data + 32);
2321 2322
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2323 2324
		ss_sel = cs_sel + 8;
		cs.d = 0;
2325 2326 2327
		cs.l = 1;
		break;
	}
2328 2329
	cs_sel |= SELECTOR_RPL_MASK;
	ss_sel |= SELECTOR_RPL_MASK;
2330

2331 2332
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2333

2334 2335
	ctxt->_eip = reg_read(ctxt, VCPU_REGS_RDX);
	*reg_write(ctxt, VCPU_REGS_RSP) = reg_read(ctxt, VCPU_REGS_RCX);
2336

2337
	return X86EMUL_CONTINUE;
2338 2339
}

2340
static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
2341 2342 2343 2344 2345 2346 2347
{
	int iopl;
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return false;
	if (ctxt->mode == X86EMUL_MODE_VM86)
		return true;
	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
2348
	return ctxt->ops->cpl(ctxt) > iopl;
2349 2350 2351 2352 2353
}

static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
					    u16 port, u16 len)
{
2354
	const struct x86_emulate_ops *ops = ctxt->ops;
2355
	struct desc_struct tr_seg;
2356
	u32 base3;
2357
	int r;
2358
	u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
2359
	unsigned mask = (1 << len) - 1;
2360
	unsigned long base;
2361

2362
	ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
2363
	if (!tr_seg.p)
2364
		return false;
2365
	if (desc_limit_scaled(&tr_seg) < 103)
2366
		return false;
2367 2368 2369 2370
	base = get_desc_base(&tr_seg);
#ifdef CONFIG_X86_64
	base |= ((u64)base3) << 32;
#endif
2371
	r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
2372 2373
	if (r != X86EMUL_CONTINUE)
		return false;
2374
	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
2375
		return false;
2376
	r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
2377 2378 2379 2380 2381 2382 2383 2384 2385 2386
	if (r != X86EMUL_CONTINUE)
		return false;
	if ((perm >> bit_idx) & mask)
		return false;
	return true;
}

static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
				 u16 port, u16 len)
{
2387 2388 2389
	if (ctxt->perm_ok)
		return true;

2390 2391
	if (emulator_bad_iopl(ctxt))
		if (!emulator_io_port_access_allowed(ctxt, port, len))
2392
			return false;
2393 2394 2395

	ctxt->perm_ok = true;

2396 2397 2398
	return true;
}

2399 2400 2401
static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_16 *tss)
{
2402
	tss->ip = ctxt->_eip;
2403
	tss->flag = ctxt->eflags;
2404 2405 2406 2407 2408 2409 2410 2411
	tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->si = reg_read(ctxt, VCPU_REGS_RSI);
	tss->di = reg_read(ctxt, VCPU_REGS_RDI);
2412

2413 2414 2415 2416 2417
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2418 2419 2420 2421 2422 2423
}

static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_16 *tss)
{
	int ret;
2424
	u8 cpl;
2425

2426
	ctxt->_eip = tss->ip;
2427
	ctxt->eflags = tss->flag | 2;
2428 2429 2430 2431 2432 2433 2434 2435
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
2436 2437 2438 2439 2440

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2441 2442 2443 2444 2445
	set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2446

2447 2448
	cpl = tss->cs & 3;

2449
	/*
G
Guo Chao 已提交
2450
	 * Now load segment descriptors. If fault happens at this stage
2451 2452
	 * it is handled in a context of new task
	 */
2453
	ret = __load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR, cpl, true);
2454 2455
	if (ret != X86EMUL_CONTINUE)
		return ret;
2456
	ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl, true);
2457 2458
	if (ret != X86EMUL_CONTINUE)
		return ret;
2459
	ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl, true);
2460 2461
	if (ret != X86EMUL_CONTINUE)
		return ret;
2462
	ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl, true);
2463 2464
	if (ret != X86EMUL_CONTINUE)
		return ret;
2465
	ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl, true);
2466 2467 2468 2469 2470 2471 2472 2473 2474 2475
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_16(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2476
	const struct x86_emulate_ops *ops = ctxt->ops;
2477 2478
	struct tss_segment_16 tss_seg;
	int ret;
2479
	u32 new_tss_base = get_desc_base(new_desc);
2480

2481
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2482
			    &ctxt->exception);
2483
	if (ret != X86EMUL_CONTINUE)
2484 2485 2486
		/* FIXME: need to provide precise fault address */
		return ret;

2487
	save_state_to_tss16(ctxt, &tss_seg);
2488

2489
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2490
			     &ctxt->exception);
2491
	if (ret != X86EMUL_CONTINUE)
2492 2493 2494
		/* FIXME: need to provide precise fault address */
		return ret;

2495
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2496
			    &ctxt->exception);
2497
	if (ret != X86EMUL_CONTINUE)
2498 2499 2500 2501 2502 2503
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2504
		ret = ops->write_std(ctxt, new_tss_base,
2505 2506
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2507
				     &ctxt->exception);
2508
		if (ret != X86EMUL_CONTINUE)
2509 2510 2511 2512
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2513
	return load_state_from_tss16(ctxt, &tss_seg);
2514 2515 2516 2517 2518
}

static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_32 *tss)
{
2519
	/* CR3 and ldt selector are not saved intentionally */
2520
	tss->eip = ctxt->_eip;
2521
	tss->eflags = ctxt->eflags;
2522 2523 2524 2525 2526 2527 2528 2529
	tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
	tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
2530

2531 2532 2533 2534 2535 2536
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
	tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
2537 2538 2539 2540 2541 2542
}

static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_32 *tss)
{
	int ret;
2543
	u8 cpl;
2544

2545
	if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
2546
		return emulate_gp(ctxt, 0);
2547
	ctxt->_eip = tss->eip;
2548
	ctxt->eflags = tss->eflags | 2;
2549 2550

	/* General purpose registers */
2551 2552 2553 2554 2555 2556 2557 2558
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
2559 2560 2561

	/*
	 * SDM says that segment selectors are loaded before segment
2562 2563
	 * descriptors.  This is important because CPL checks will
	 * use CS.RPL.
2564
	 */
2565 2566 2567 2568 2569 2570 2571
	set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
	set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
	set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
2572

2573 2574 2575 2576 2577
	/*
	 * If we're switching between Protected Mode and VM86, we need to make
	 * sure to update the mode before loading the segment descriptors so
	 * that the selectors are interpreted correctly.
	 */
2578
	if (ctxt->eflags & X86_EFLAGS_VM) {
2579
		ctxt->mode = X86EMUL_MODE_VM86;
2580 2581
		cpl = 3;
	} else {
2582
		ctxt->mode = X86EMUL_MODE_PROT32;
2583 2584
		cpl = tss->cs & 3;
	}
2585

2586 2587 2588 2589
	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
2590
	ret = __load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR, cpl, true);
2591 2592
	if (ret != X86EMUL_CONTINUE)
		return ret;
2593
	ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl, true);
2594 2595
	if (ret != X86EMUL_CONTINUE)
		return ret;
2596
	ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl, true);
2597 2598
	if (ret != X86EMUL_CONTINUE)
		return ret;
2599
	ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl, true);
2600 2601
	if (ret != X86EMUL_CONTINUE)
		return ret;
2602
	ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl, true);
2603 2604
	if (ret != X86EMUL_CONTINUE)
		return ret;
2605
	ret = __load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS, cpl, true);
2606 2607
	if (ret != X86EMUL_CONTINUE)
		return ret;
2608
	ret = __load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS, cpl, true);
2609 2610 2611 2612 2613 2614 2615 2616 2617 2618
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_32(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2619
	const struct x86_emulate_ops *ops = ctxt->ops;
2620 2621
	struct tss_segment_32 tss_seg;
	int ret;
2622
	u32 new_tss_base = get_desc_base(new_desc);
2623 2624
	u32 eip_offset = offsetof(struct tss_segment_32, eip);
	u32 ldt_sel_offset = offsetof(struct tss_segment_32, ldt_selector);
2625

2626
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2627
			    &ctxt->exception);
2628
	if (ret != X86EMUL_CONTINUE)
2629 2630 2631
		/* FIXME: need to provide precise fault address */
		return ret;

2632
	save_state_to_tss32(ctxt, &tss_seg);
2633

2634 2635 2636
	/* Only GP registers and segment selectors are saved */
	ret = ops->write_std(ctxt, old_tss_base + eip_offset, &tss_seg.eip,
			     ldt_sel_offset - eip_offset, &ctxt->exception);
2637
	if (ret != X86EMUL_CONTINUE)
2638 2639 2640
		/* FIXME: need to provide precise fault address */
		return ret;

2641
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2642
			    &ctxt->exception);
2643
	if (ret != X86EMUL_CONTINUE)
2644 2645 2646 2647 2648 2649
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2650
		ret = ops->write_std(ctxt, new_tss_base,
2651 2652
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2653
				     &ctxt->exception);
2654
		if (ret != X86EMUL_CONTINUE)
2655 2656 2657 2658
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2659
	return load_state_from_tss32(ctxt, &tss_seg);
2660 2661 2662
}

static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
2663
				   u16 tss_selector, int idt_index, int reason,
2664
				   bool has_error_code, u32 error_code)
2665
{
2666
	const struct x86_emulate_ops *ops = ctxt->ops;
2667 2668
	struct desc_struct curr_tss_desc, next_tss_desc;
	int ret;
2669
	u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
2670
	ulong old_tss_base =
2671
		ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
2672
	u32 desc_limit;
2673
	ulong desc_addr;
2674 2675 2676

	/* FIXME: old_tss_base == ~0 ? */

2677
	ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
2678 2679
	if (ret != X86EMUL_CONTINUE)
		return ret;
2680
	ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
2681 2682 2683 2684 2685
	if (ret != X86EMUL_CONTINUE)
		return ret;

	/* FIXME: check that next_tss_desc is tss */

2686 2687 2688 2689 2690
	/*
	 * Check privileges. The three cases are task switch caused by...
	 *
	 * 1. jmp/call/int to task gate: Check against DPL of the task gate
	 * 2. Exception/IRQ/iret: No check is performed
G
Guo Chao 已提交
2691
	 * 3. jmp/call to TSS: Check against DPL of the TSS
2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711
	 */
	if (reason == TASK_SWITCH_GATE) {
		if (idt_index != -1) {
			/* Software interrupts */
			struct desc_struct task_gate_desc;
			int dpl;

			ret = read_interrupt_descriptor(ctxt, idt_index,
							&task_gate_desc);
			if (ret != X86EMUL_CONTINUE)
				return ret;

			dpl = task_gate_desc.dpl;
			if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
				return emulate_gp(ctxt, (idt_index << 3) | 0x2);
		}
	} else if (reason != TASK_SWITCH_IRET) {
		int dpl = next_tss_desc.dpl;
		if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
			return emulate_gp(ctxt, tss_selector);
2712 2713
	}

2714

2715 2716 2717 2718
	desc_limit = desc_limit_scaled(&next_tss_desc);
	if (!next_tss_desc.p ||
	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
	     desc_limit < 0x2b)) {
2719
		emulate_ts(ctxt, tss_selector & 0xfffc);
2720 2721 2722 2723 2724
		return X86EMUL_PROPAGATE_FAULT;
	}

	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2725
		write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
2726 2727 2728 2729 2730 2731
	}

	if (reason == TASK_SWITCH_IRET)
		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;

	/* set back link to prev task only if NT bit is set in eflags
G
Guo Chao 已提交
2732
	   note that old_tss_sel is not used after this point */
2733 2734 2735 2736
	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
		old_tss_sel = 0xffff;

	if (next_tss_desc.type & 8)
2737
		ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
2738 2739
				     old_tss_base, &next_tss_desc);
	else
2740
		ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
2741
				     old_tss_base, &next_tss_desc);
2742 2743
	if (ret != X86EMUL_CONTINUE)
		return ret;
2744 2745 2746 2747 2748 2749

	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;

	if (reason != TASK_SWITCH_IRET) {
		next_tss_desc.type |= (1 << 1); /* set busy flag */
2750
		write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
2751 2752
	}

2753
	ops->set_cr(ctxt, 0,  ops->get_cr(ctxt, 0) | X86_CR0_TS);
2754
	ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
2755

2756
	if (has_error_code) {
2757 2758 2759
		ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
		ctxt->lock_prefix = 0;
		ctxt->src.val = (unsigned long) error_code;
2760
		ret = em_push(ctxt);
2761 2762
	}

2763 2764 2765 2766
	return ret;
}

int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2767
			 u16 tss_selector, int idt_index, int reason,
2768
			 bool has_error_code, u32 error_code)
2769 2770 2771
{
	int rc;

2772
	invalidate_registers(ctxt);
2773 2774
	ctxt->_eip = ctxt->eip;
	ctxt->dst.type = OP_NONE;
2775

2776
	rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
2777
				     has_error_code, error_code);
2778

2779
	if (rc == X86EMUL_CONTINUE) {
2780
		ctxt->eip = ctxt->_eip;
2781 2782
		writeback_registers(ctxt);
	}
2783

2784
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
2785 2786
}

2787 2788
static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
		struct operand *op)
2789
{
2790
	int df = (ctxt->eflags & EFLG_DF) ? -op->count : op->count;
2791

2792 2793
	register_address_increment(ctxt, reg_rmw(ctxt, reg), df * op->bytes);
	op->addr.mem.ea = register_address(ctxt, reg_read(ctxt, reg));
2794 2795
}

2796 2797 2798 2799 2800 2801
static int em_das(struct x86_emulate_ctxt *ctxt)
{
	u8 al, old_al;
	bool af, cf, old_cf;

	cf = ctxt->eflags & X86_EFLAGS_CF;
2802
	al = ctxt->dst.val;
2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819

	old_al = al;
	old_cf = cf;
	cf = false;
	af = ctxt->eflags & X86_EFLAGS_AF;
	if ((al & 0x0f) > 9 || af) {
		al -= 6;
		cf = old_cf | (al >= 250);
		af = true;
	} else {
		af = false;
	}
	if (old_al > 0x99 || old_cf) {
		al -= 0x60;
		cf = true;
	}

2820
	ctxt->dst.val = al;
2821
	/* Set PF, ZF, SF */
2822 2823 2824
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
2825
	fastop(ctxt, em_or);
2826 2827 2828 2829 2830 2831 2832 2833
	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
	if (cf)
		ctxt->eflags |= X86_EFLAGS_CF;
	if (af)
		ctxt->eflags |= X86_EFLAGS_AF;
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855
static int em_aam(struct x86_emulate_ctxt *ctxt)
{
	u8 al, ah;

	if (ctxt->src.val == 0)
		return emulate_de(ctxt);

	al = ctxt->dst.val & 0xff;
	ah = al / ctxt->src.val;
	al %= ctxt->src.val;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);

	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);

	return X86EMUL_CONTINUE;
}

2856 2857 2858 2859 2860 2861 2862 2863 2864
static int em_aad(struct x86_emulate_ctxt *ctxt)
{
	u8 al = ctxt->dst.val & 0xff;
	u8 ah = (ctxt->dst.val >> 8) & 0xff;

	al = (al + (ah * ctxt->src.val)) & 0xff;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;

2865 2866 2867 2868 2869
	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);
2870 2871 2872 2873

	return X86EMUL_CONTINUE;
}

2874 2875 2876 2877 2878 2879 2880 2881 2882
static int em_call(struct x86_emulate_ctxt *ctxt)
{
	long rel = ctxt->src.val;

	ctxt->src.val = (unsigned long)ctxt->_eip;
	jmp_rel(ctxt, rel);
	return em_push(ctxt);
}

2883 2884 2885 2886 2887 2888
static int em_call_far(struct x86_emulate_ctxt *ctxt)
{
	u16 sel, old_cs;
	ulong old_eip;
	int rc;

2889
	old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
2890
	old_eip = ctxt->_eip;
2891

2892
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2893
	if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
2894 2895
		return X86EMUL_CONTINUE;

2896 2897
	ctxt->_eip = 0;
	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
2898

2899
	ctxt->src.val = old_cs;
2900
	rc = em_push(ctxt);
2901 2902 2903
	if (rc != X86EMUL_CONTINUE)
		return rc;

2904
	ctxt->src.val = old_eip;
2905
	return em_push(ctxt);
2906 2907
}

2908 2909 2910 2911
static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
{
	int rc;

2912 2913 2914 2915
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->_eip;
	ctxt->dst.bytes = ctxt->op_bytes;
	rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
2916 2917
	if (rc != X86EMUL_CONTINUE)
		return rc;
2918
	rsp_increment(ctxt, ctxt->src.val);
2919 2920 2921
	return X86EMUL_CONTINUE;
}

2922 2923 2924
static int em_xchg(struct x86_emulate_ctxt *ctxt)
{
	/* Write back the register source. */
2925 2926
	ctxt->src.val = ctxt->dst.val;
	write_register_operand(&ctxt->src);
2927 2928

	/* Write back the memory destination with implicit LOCK prefix. */
2929 2930
	ctxt->dst.val = ctxt->src.orig_val;
	ctxt->lock_prefix = 1;
2931 2932 2933
	return X86EMUL_CONTINUE;
}

2934 2935
static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
{
2936
	ctxt->dst.val = ctxt->src2.val;
2937
	return fastop(ctxt, em_imul);
2938 2939
}

2940 2941
static int em_cwd(struct x86_emulate_ctxt *ctxt)
{
2942 2943
	ctxt->dst.type = OP_REG;
	ctxt->dst.bytes = ctxt->src.bytes;
2944
	ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
2945
	ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
2946 2947 2948 2949

	return X86EMUL_CONTINUE;
}

2950 2951 2952 2953
static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
{
	u64 tsc = 0;

2954
	ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
2955 2956
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
	*reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
2957 2958 2959
	return X86EMUL_CONTINUE;
}

2960 2961 2962 2963
static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
{
	u64 pmc;

2964
	if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
2965
		return emulate_gp(ctxt, 0);
2966 2967
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
	*reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
2968 2969 2970
	return X86EMUL_CONTINUE;
}

2971 2972
static int em_mov(struct x86_emulate_ctxt *ctxt)
{
S
Stefan Hajnoczi 已提交
2973
	memcpy(ctxt->dst.valptr, ctxt->src.valptr, ctxt->op_bytes);
2974 2975 2976
	return X86EMUL_CONTINUE;
}

B
Borislav Petkov 已提交
2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016
#define FFL(x) bit(X86_FEATURE_##x)

static int em_movbe(struct x86_emulate_ctxt *ctxt)
{
	u32 ebx, ecx, edx, eax = 1;
	u16 tmp;

	/*
	 * Check MOVBE is set in the guest-visible CPUID leaf.
	 */
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	if (!(ecx & FFL(MOVBE)))
		return emulate_ud(ctxt);

	switch (ctxt->op_bytes) {
	case 2:
		/*
		 * From MOVBE definition: "...When the operand size is 16 bits,
		 * the upper word of the destination register remains unchanged
		 * ..."
		 *
		 * Both casting ->valptr and ->val to u16 breaks strict aliasing
		 * rules so we have to do the operation almost per hand.
		 */
		tmp = (u16)ctxt->src.val;
		ctxt->dst.val &= ~0xffffUL;
		ctxt->dst.val |= (unsigned long)swab16(tmp);
		break;
	case 4:
		ctxt->dst.val = swab32((u32)ctxt->src.val);
		break;
	case 8:
		ctxt->dst.val = swab64(ctxt->src.val);
		break;
	default:
		return X86EMUL_PROPAGATE_FAULT;
	}
	return X86EMUL_CONTINUE;
}

3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044
static int em_cr_write(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

static int em_dr_write(struct x86_emulate_ctxt *ctxt)
{
	unsigned long val;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		val = ctxt->src.val & ~0ULL;
	else
		val = ctxt->src.val & ~0U;

	/* #UD condition is already handled. */
	if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3045 3046 3047 3048
static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3049 3050 3051
	msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
		| ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
	if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
3052 3053 3054 3055 3056 3057 3058 3059 3060
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3061
	if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
3062 3063
		return emulate_gp(ctxt, 0);

3064 3065
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
	*reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
3066 3067 3068
	return X86EMUL_CONTINUE;
}

3069 3070
static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
{
3071
	if (ctxt->modrm_reg > VCPU_SREG_GS)
3072 3073
		return emulate_ud(ctxt);

3074
	ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
3075 3076 3077 3078 3079
	return X86EMUL_CONTINUE;
}

static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
{
3080
	u16 sel = ctxt->src.val;
3081

3082
	if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
3083 3084
		return emulate_ud(ctxt);

3085
	if (ctxt->modrm_reg == VCPU_SREG_SS)
3086 3087 3088
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;

	/* Disable writeback. */
3089 3090
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
3091 3092
}

A
Avi Kivity 已提交
3093 3094 3095 3096 3097 3098 3099 3100 3101
static int em_lldt(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
}

A
Avi Kivity 已提交
3102 3103 3104 3105 3106 3107 3108 3109 3110
static int em_ltr(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
}

3111 3112
static int em_invlpg(struct x86_emulate_ctxt *ctxt)
{
3113 3114 3115
	int rc;
	ulong linear;

3116
	rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
3117
	if (rc == X86EMUL_CONTINUE)
3118
		ctxt->ops->invlpg(ctxt, linear);
3119
	/* Disable writeback. */
3120
	ctxt->dst.type = OP_NONE;
3121 3122 3123
	return X86EMUL_CONTINUE;
}

3124 3125 3126 3127 3128 3129 3130 3131 3132 3133
static int em_clts(struct x86_emulate_ctxt *ctxt)
{
	ulong cr0;

	cr0 = ctxt->ops->get_cr(ctxt, 0);
	cr0 &= ~X86_CR0_TS;
	ctxt->ops->set_cr(ctxt, 0, cr0);
	return X86EMUL_CONTINUE;
}

3134 3135 3136 3137
static int em_vmcall(struct x86_emulate_ctxt *ctxt)
{
	int rc;

3138
	if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
3139 3140 3141 3142 3143 3144 3145
		return X86EMUL_UNHANDLEABLE;

	rc = ctxt->ops->fix_hypercall(ctxt);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	/* Let the processor re-execute the fixed hypercall */
3146
	ctxt->_eip = ctxt->eip;
3147
	/* Disable writeback. */
3148
	ctxt->dst.type = OP_NONE;
3149 3150 3151
	return X86EMUL_CONTINUE;
}

3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180
static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
				  void (*get)(struct x86_emulate_ctxt *ctxt,
					      struct desc_ptr *ptr))
{
	struct desc_ptr desc_ptr;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
	get(ctxt, &desc_ptr);
	if (ctxt->op_bytes == 2) {
		ctxt->op_bytes = 4;
		desc_ptr.address &= 0x00ffffff;
	}
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return segmented_write(ctxt, ctxt->dst.addr.mem,
			       &desc_ptr, 2 + ctxt->op_bytes);
}

static int em_sgdt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
}

static int em_sidt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
}

3181 3182 3183 3184 3185
static int em_lgdt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

3186 3187
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3188
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3189
			     &desc_ptr.size, &desc_ptr.address,
3190
			     ctxt->op_bytes);
3191 3192 3193 3194
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_gdt(ctxt, &desc_ptr);
	/* Disable writeback. */
3195
	ctxt->dst.type = OP_NONE;
3196 3197 3198
	return X86EMUL_CONTINUE;
}

3199
static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
3200 3201 3202
{
	int rc;

3203 3204
	rc = ctxt->ops->fix_hypercall(ctxt);

3205
	/* Disable writeback. */
3206
	ctxt->dst.type = OP_NONE;
3207 3208 3209 3210 3211 3212 3213 3214
	return rc;
}

static int em_lidt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

3215 3216
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3217
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3218
			     &desc_ptr.size, &desc_ptr.address,
3219
			     ctxt->op_bytes);
3220 3221 3222 3223
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_idt(ctxt, &desc_ptr);
	/* Disable writeback. */
3224
	ctxt->dst.type = OP_NONE;
3225 3226 3227 3228 3229
	return X86EMUL_CONTINUE;
}

static int em_smsw(struct x86_emulate_ctxt *ctxt)
{
3230 3231
	ctxt->dst.bytes = 2;
	ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
3232 3233 3234 3235 3236 3237
	return X86EMUL_CONTINUE;
}

static int em_lmsw(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
3238 3239
			  | (ctxt->src.val & 0x0f));
	ctxt->dst.type = OP_NONE;
3240 3241 3242
	return X86EMUL_CONTINUE;
}

3243 3244
static int em_loop(struct x86_emulate_ctxt *ctxt)
{
3245 3246
	register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX), -1);
	if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
3247 3248
	    (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
		jmp_rel(ctxt, ctxt->src.val);
3249 3250 3251 3252 3253 3254

	return X86EMUL_CONTINUE;
}

static int em_jcxz(struct x86_emulate_ctxt *ctxt)
{
3255
	if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
3256
		jmp_rel(ctxt, ctxt->src.val);
3257 3258 3259 3260

	return X86EMUL_CONTINUE;
}

3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278
static int em_in(struct x86_emulate_ctxt *ctxt)
{
	if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
			     &ctxt->dst.val))
		return X86EMUL_IO_NEEDED;

	return X86EMUL_CONTINUE;
}

static int em_out(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
				    &ctxt->src.val, 1);
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297
static int em_cli(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->eflags &= ~X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

static int em_sti(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
	ctxt->eflags |= X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3298 3299 3300 3301
static int em_cpuid(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

3302 3303
	eax = reg_read(ctxt, VCPU_REGS_RAX);
	ecx = reg_read(ctxt, VCPU_REGS_RCX);
A
Avi Kivity 已提交
3304
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
3305 3306 3307 3308
	*reg_write(ctxt, VCPU_REGS_RAX) = eax;
	*reg_write(ctxt, VCPU_REGS_RBX) = ebx;
	*reg_write(ctxt, VCPU_REGS_RCX) = ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = edx;
A
Avi Kivity 已提交
3309 3310 3311
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323
static int em_sahf(struct x86_emulate_ctxt *ctxt)
{
	u32 flags;

	flags = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF;
	flags &= *reg_rmw(ctxt, VCPU_REGS_RAX) >> 8;

	ctxt->eflags &= ~0xffUL;
	ctxt->eflags |= flags | X86_EFLAGS_FIXED;
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3324 3325
static int em_lahf(struct x86_emulate_ctxt *ctxt)
{
3326 3327
	*reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
	*reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
A
Avi Kivity 已提交
3328 3329 3330
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345
static int em_bswap(struct x86_emulate_ctxt *ctxt)
{
	switch (ctxt->op_bytes) {
#ifdef CONFIG_X86_64
	case 8:
		asm("bswap %0" : "+r"(ctxt->dst.val));
		break;
#endif
	default:
		asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
		break;
	}
	return X86EMUL_CONTINUE;
}

3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359
static bool valid_cr(int nr)
{
	switch (nr) {
	case 0:
	case 2 ... 4:
	case 8:
		return true;
	default:
		return false;
	}
}

static int check_cr_read(struct x86_emulate_ctxt *ctxt)
{
3360
	if (!valid_cr(ctxt->modrm_reg))
3361 3362 3363 3364 3365 3366 3367
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_cr_write(struct x86_emulate_ctxt *ctxt)
{
3368 3369
	u64 new_val = ctxt->src.val64;
	int cr = ctxt->modrm_reg;
3370
	u64 efer = 0;
3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387

	static u64 cr_reserved_bits[] = {
		0xffffffff00000000ULL,
		0, 0, 0, /* CR3 checked later */
		CR4_RESERVED_BITS,
		0, 0, 0,
		CR8_RESERVED_BITS,
	};

	if (!valid_cr(cr))
		return emulate_ud(ctxt);

	if (new_val & cr_reserved_bits[cr])
		return emulate_gp(ctxt, 0);

	switch (cr) {
	case 0: {
3388
		u64 cr4;
3389 3390 3391 3392
		if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
		    ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
			return emulate_gp(ctxt, 0);

3393 3394
		cr4 = ctxt->ops->get_cr(ctxt, 4);
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3395 3396 3397 3398 3399 3400 3401 3402 3403 3404

		if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
		    !(cr4 & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	case 3: {
		u64 rsvd = 0;

3405 3406
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
		if (efer & EFER_LMA)
3407 3408 3409 3410 3411 3412 3413 3414
			rsvd = CR3_L_MODE_RESERVED_BITS;

		if (new_val & rsvd)
			return emulate_gp(ctxt, 0);

		break;
		}
	case 4: {
3415
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426

		if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	}

	return X86EMUL_CONTINUE;
}

3427 3428 3429 3430
static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
{
	unsigned long dr7;

3431
	ctxt->ops->get_dr(ctxt, 7, &dr7);
3432 3433 3434 3435 3436 3437 3438

	/* Check if DR7.Global_Enable is set */
	return dr7 & (1 << 13);
}

static int check_dr_read(struct x86_emulate_ctxt *ctxt)
{
3439
	int dr = ctxt->modrm_reg;
3440 3441 3442 3443 3444
	u64 cr4;

	if (dr > 7)
		return emulate_ud(ctxt);

3445
	cr4 = ctxt->ops->get_cr(ctxt, 4);
3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456
	if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
		return emulate_ud(ctxt);

	if (check_dr7_gd(ctxt))
		return emulate_db(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_dr_write(struct x86_emulate_ctxt *ctxt)
{
3457 3458
	u64 new_val = ctxt->src.val64;
	int dr = ctxt->modrm_reg;
3459 3460 3461 3462 3463 3464 3465

	if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
		return emulate_gp(ctxt, 0);

	return check_dr_read(ctxt);
}

3466 3467 3468 3469
static int check_svme(struct x86_emulate_ctxt *ctxt)
{
	u64 efer;

3470
	ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3471 3472 3473 3474 3475 3476 3477 3478 3479

	if (!(efer & EFER_SVME))
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
{
3480
	u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
3481 3482

	/* Valid physical address? */
3483
	if (rax & 0xffff000000000000ULL)
3484 3485 3486 3487 3488
		return emulate_gp(ctxt, 0);

	return check_svme(ctxt);
}

3489 3490
static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
{
3491
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3492

3493
	if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
3494 3495 3496 3497 3498
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

3499 3500
static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
{
3501
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3502
	u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
3503

3504
	if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
3505 3506 3507 3508 3509 3510
	    (rcx > 3))
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3511 3512
static int check_perm_in(struct x86_emulate_ctxt *ctxt)
{
3513 3514
	ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
3515 3516 3517 3518 3519 3520 3521
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int check_perm_out(struct x86_emulate_ctxt *ctxt)
{
3522 3523
	ctxt->src.bytes = min(ctxt->src.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
3524 3525 3526 3527 3528
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3529
#define D(_y) { .flags = (_y) }
3530
#define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
3531 3532
#define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
		      .check_perm = (_p) }
3533
#define N    D(NotImpl)
3534
#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
3535 3536
#define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
#define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
3537
#define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
3538
#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
3539
#define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
3540 3541
#define II(_f, _e, _i) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
3542 3543 3544
#define IIP(_f, _e, _i, _p) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
	  .check_perm = (_p) }
3545
#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
3546

3547
#define D2bv(_f)      D((_f) | ByteOp), D(_f)
3548
#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
3549
#define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)
3550
#define F2bv(_f, _e)  F((_f) | ByteOp, _e), F(_f, _e)
3551 3552
#define I2bvIP(_f, _e, _i, _p) \
	IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
3553

3554 3555 3556
#define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e),		\
		F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e),	\
		F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
3557

3558
static const struct opcode group7_rm1[] = {
3559 3560
	DI(SrcNone | Priv, monitor),
	DI(SrcNone | Priv, mwait),
3561 3562 3563
	N, N, N, N, N, N,
};

3564
static const struct opcode group7_rm3[] = {
3565
	DIP(SrcNone | Prot | Priv,		vmrun,		check_svme_pa),
3566
	II(SrcNone  | Prot | EmulateOnUD,	em_vmmcall,	vmmcall),
3567 3568 3569 3570 3571 3572
	DIP(SrcNone | Prot | Priv,		vmload,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		vmsave,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		stgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		clgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		skinit,		check_svme),
	DIP(SrcNone | Prot | Priv,		invlpga,	check_svme),
3573
};
3574

3575
static const struct opcode group7_rm7[] = {
3576
	N,
3577
	DIP(SrcNone, rdtscp, check_rdtsc),
3578 3579
	N, N, N, N, N, N,
};
3580

3581
static const struct opcode group1[] = {
3582 3583 3584 3585 3586 3587 3588 3589
	F(Lock, em_add),
	F(Lock | PageTable, em_or),
	F(Lock, em_adc),
	F(Lock, em_sbb),
	F(Lock | PageTable, em_and),
	F(Lock, em_sub),
	F(Lock, em_xor),
	F(NoWrite, em_cmp),
3590 3591
};

3592
static const struct opcode group1A[] = {
3593
	I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
3594 3595
};

3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606
static const struct opcode group2[] = {
	F(DstMem | ModRM, em_rol),
	F(DstMem | ModRM, em_ror),
	F(DstMem | ModRM, em_rcl),
	F(DstMem | ModRM, em_rcr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_shr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_sar),
};

3607
static const struct opcode group3[] = {
3608 3609
	F(DstMem | SrcImm | NoWrite, em_test),
	F(DstMem | SrcImm | NoWrite, em_test),
3610 3611
	F(DstMem | SrcNone | Lock, em_not),
	F(DstMem | SrcNone | Lock, em_neg),
3612 3613
	F(DstXacc | Src2Mem, em_mul_ex),
	F(DstXacc | Src2Mem, em_imul_ex),
3614 3615
	F(DstXacc | Src2Mem, em_div_ex),
	F(DstXacc | Src2Mem, em_idiv_ex),
3616 3617
};

3618
static const struct opcode group4[] = {
3619 3620
	F(ByteOp | DstMem | SrcNone | Lock, em_inc),
	F(ByteOp | DstMem | SrcNone | Lock, em_dec),
3621 3622 3623
	N, N, N, N, N, N,
};

3624
static const struct opcode group5[] = {
3625 3626
	F(DstMem | SrcNone | Lock,		em_inc),
	F(DstMem | SrcNone | Lock,		em_dec),
3627 3628 3629 3630
	I(SrcMem | Stack,			em_grp45),
	I(SrcMemFAddr | ImplicitOps | Stack,	em_call_far),
	I(SrcMem | Stack,			em_grp45),
	I(SrcMemFAddr | ImplicitOps,		em_grp45),
3631
	I(SrcMem | Stack,			em_grp45), D(Undefined),
3632 3633
};

3634
static const struct opcode group6[] = {
3635 3636
	DI(Prot,	sldt),
	DI(Prot,	str),
A
Avi Kivity 已提交
3637
	II(Prot | Priv | SrcMem16, em_lldt, lldt),
A
Avi Kivity 已提交
3638
	II(Prot | Priv | SrcMem16, em_ltr, ltr),
3639 3640 3641
	N, N, N, N,
};

3642
static const struct group_dual group7 = { {
3643 3644
	II(Mov | DstMem | Priv,			em_sgdt, sgdt),
	II(Mov | DstMem | Priv,			em_sidt, sidt),
3645 3646 3647 3648 3649
	II(SrcMem | Priv,			em_lgdt, lgdt),
	II(SrcMem | Priv,			em_lidt, lidt),
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	II(SrcMem | ByteOp | Priv | NoAccess,	em_invlpg, invlpg),
3650
}, {
3651
	I(SrcNone | Priv | EmulateOnUD,	em_vmcall),
3652
	EXT(0, group7_rm1),
3653
	N, EXT(0, group7_rm3),
3654 3655 3656
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	EXT(0, group7_rm7),
3657 3658
} };

3659
static const struct opcode group8[] = {
3660
	N, N, N, N,
3661 3662 3663 3664
	F(DstMem | SrcImmByte | NoWrite,		em_bt),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_bts),
	F(DstMem | SrcImmByte | Lock,			em_btr),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_btc),
3665 3666
};

3667
static const struct group_dual group9 = { {
3668
	N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
3669 3670 3671 3672
}, {
	N, N, N, N, N, N, N, N,
} };

3673
static const struct opcode group11[] = {
3674
	I(DstMem | SrcImm | Mov | PageTable, em_mov),
3675
	X7(D(Undefined)),
3676 3677
};

3678
static const struct gprefix pfx_0f_6f_0f_7f = {
3679
	I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
3680 3681
};

3682
static const struct gprefix pfx_vmovntpx = {
3683 3684 3685
	I(0, em_mov), N, N, N,
};

3686
static const struct gprefix pfx_0f_28_0f_29 = {
3687
	I(Aligned, em_mov), I(Aligned, em_mov), N, N,
3688 3689
};

3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752
static const struct escape escape_d9 = { {
	N, N, N, N, N, N, N, I(DstMem, em_fnstcw),
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_db = { {
	N, N, N, N, N, N, N, N,
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_dd = { {
	N, N, N, N, N, N, N, I(DstMem, em_fnstsw),
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

3753
static const struct opcode opcode_table[256] = {
3754
	/* 0x00 - 0x07 */
3755
	F6ALU(Lock, em_add),
3756 3757
	I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
3758
	/* 0x08 - 0x0F */
3759
	F6ALU(Lock | PageTable, em_or),
3760 3761
	I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
	N,
3762
	/* 0x10 - 0x17 */
3763
	F6ALU(Lock, em_adc),
3764 3765
	I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
3766
	/* 0x18 - 0x1F */
3767
	F6ALU(Lock, em_sbb),
3768 3769
	I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
3770
	/* 0x20 - 0x27 */
3771
	F6ALU(Lock | PageTable, em_and), N, N,
3772
	/* 0x28 - 0x2F */
3773
	F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
3774
	/* 0x30 - 0x37 */
3775
	F6ALU(Lock, em_xor), N, N,
3776
	/* 0x38 - 0x3F */
3777
	F6ALU(NoWrite, em_cmp), N, N,
3778
	/* 0x40 - 0x4F */
3779
	X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
3780
	/* 0x50 - 0x57 */
3781
	X8(I(SrcReg | Stack, em_push)),
3782
	/* 0x58 - 0x5F */
3783
	X8(I(DstReg | Stack, em_pop)),
3784
	/* 0x60 - 0x67 */
3785 3786
	I(ImplicitOps | Stack | No64, em_pusha),
	I(ImplicitOps | Stack | No64, em_popa),
3787 3788 3789
	N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
	N, N, N, N,
	/* 0x68 - 0x6F */
3790 3791
	I(SrcImm | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
3792 3793
	I(SrcImmByte | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
3794
	I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
3795
	I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
3796 3797 3798
	/* 0x70 - 0x7F */
	X16(D(SrcImmByte)),
	/* 0x80 - 0x87 */
3799 3800 3801 3802
	G(ByteOp | DstMem | SrcImm, group1),
	G(DstMem | SrcImm, group1),
	G(ByteOp | DstMem | SrcImm | No64, group1),
	G(DstMem | SrcImmByte, group1),
3803
	F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
3804
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
3805
	/* 0x88 - 0x8F */
3806
	I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
3807
	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
3808
	I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
3809 3810 3811
	D(ModRM | SrcMem | NoAccess | DstReg),
	I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
	G(0, group1A),
3812
	/* 0x90 - 0x97 */
3813
	DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
3814
	/* 0x98 - 0x9F */
3815
	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
3816
	I(SrcImmFAddr | No64, em_call_far), N,
3817
	II(ImplicitOps | Stack, em_pushf, pushf),
P
Paolo Bonzini 已提交
3818 3819
	II(ImplicitOps | Stack, em_popf, popf),
	I(ImplicitOps, em_sahf), I(ImplicitOps, em_lahf),
3820
	/* 0xA0 - 0xA7 */
3821
	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
3822
	I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
3823
	I2bv(SrcSI | DstDI | Mov | String, em_mov),
3824
	F2bv(SrcSI | DstDI | String | NoWrite, em_cmp),
3825
	/* 0xA8 - 0xAF */
3826
	F2bv(DstAcc | SrcImm | NoWrite, em_test),
3827 3828
	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
3829
	F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp),
3830
	/* 0xB0 - 0xB7 */
3831
	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
3832
	/* 0xB8 - 0xBF */
3833
	X8(I(DstReg | SrcImm64 | Mov, em_mov)),
3834
	/* 0xC0 - 0xC7 */
3835
	G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
3836
	I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
3837
	I(ImplicitOps | Stack, em_ret),
3838 3839
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
3840
	G(ByteOp, group11), G(0, group11),
3841
	/* 0xC8 - 0xCF */
A
Avi Kivity 已提交
3842
	I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
3843 3844
	I(ImplicitOps | Stack | SrcImmU16, em_ret_far_imm),
	I(ImplicitOps | Stack, em_ret_far),
3845
	D(ImplicitOps), DI(SrcImmByte, intn),
3846
	D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
3847
	/* 0xD0 - 0xD7 */
3848 3849
	G(Src2One | ByteOp, group2), G(Src2One, group2),
	G(Src2CL | ByteOp, group2), G(Src2CL, group2),
P
Paolo Bonzini 已提交
3850
	I(DstAcc | SrcImmUByte | No64, em_aam),
P
Paolo Bonzini 已提交
3851 3852
	I(DstAcc | SrcImmUByte | No64, em_aad),
	F(DstAcc | ByteOp | No64, em_salc),
P
Paolo Bonzini 已提交
3853
	I(DstAcc | SrcXLat | ByteOp, em_mov),
3854
	/* 0xD8 - 0xDF */
3855
	N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
3856
	/* 0xE0 - 0xE7 */
3857 3858
	X3(I(SrcImmByte, em_loop)),
	I(SrcImmByte, em_jcxz),
3859 3860
	I2bvIP(SrcImmUByte | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
3861
	/* 0xE8 - 0xEF */
3862
	I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
3863
	I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
3864 3865
	I2bvIP(SrcDX | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
3866
	/* 0xF0 - 0xF7 */
3867
	N, DI(ImplicitOps, icebp), N, N,
3868 3869
	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
	G(ByteOp, group3), G(0, group3),
3870
	/* 0xF8 - 0xFF */
3871 3872
	D(ImplicitOps), D(ImplicitOps),
	I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
3873 3874 3875
	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
};

3876
static const struct opcode twobyte_table[256] = {
3877
	/* 0x00 - 0x0F */
3878
	G(0, group6), GD(0, &group7), N, N,
3879
	N, I(ImplicitOps | EmulateOnUD, em_syscall),
3880
	II(ImplicitOps | Priv, em_clts, clts), N,
3881
	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
3882 3883
	N, D(ImplicitOps | ModRM), N, N,
	/* 0x10 - 0x1F */
P
Paolo Bonzini 已提交
3884 3885
	N, N, N, N, N, N, N, N,
	D(ImplicitOps | ModRM), N, N, N, N, N, N, D(ImplicitOps | ModRM),
3886
	/* 0x20 - 0x2F */
3887 3888 3889 3890 3891 3892
	DIP(ModRM | DstMem | Priv | Op3264 | NoMod, cr_read, check_cr_read),
	DIP(ModRM | DstMem | Priv | Op3264 | NoMod, dr_read, check_dr_read),
	IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_cr_write, cr_write,
						check_cr_write),
	IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_dr_write, dr_write,
						check_dr_write),
3893
	N, N, N, N,
3894 3895 3896
	GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_28_0f_29),
	GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_28_0f_29),
	N, GP(ModRM | DstMem | SrcReg | Sse | Mov | Aligned, &pfx_vmovntpx),
3897
	N, N, N, N,
3898
	/* 0x30 - 0x3F */
3899
	II(ImplicitOps | Priv, em_wrmsr, wrmsr),
3900
	IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
3901
	II(ImplicitOps | Priv, em_rdmsr, rdmsr),
3902
	IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
3903 3904
	I(ImplicitOps | EmulateOnUD, em_sysenter),
	I(ImplicitOps | Priv | EmulateOnUD, em_sysexit),
3905
	N, N,
3906 3907 3908 3909 3910 3911
	N, N, N, N, N, N, N, N,
	/* 0x40 - 0x4F */
	X16(D(DstReg | SrcMem | ModRM | Mov)),
	/* 0x50 - 0x5F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x60 - 0x6F */
3912 3913 3914 3915
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
3916
	/* 0x70 - 0x7F */
3917 3918 3919 3920
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
3921 3922 3923
	/* 0x80 - 0x8F */
	X16(D(SrcImm)),
	/* 0x90 - 0x9F */
3924
	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
3925
	/* 0xA0 - 0xA7 */
3926
	I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
3927 3928
	II(ImplicitOps, em_cpuid, cpuid),
	F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
3929 3930
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
3931
	/* 0xA8 - 0xAF */
3932
	I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
3933
	DI(ImplicitOps, rsm),
3934
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
3935 3936
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
3937
	D(ModRM), F(DstReg | SrcMem | ModRM, em_imul),
3938
	/* 0xB0 - 0xB7 */
3939
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
3940
	I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
3941
	F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
3942 3943
	I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
3944
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
3945 3946
	/* 0xB8 - 0xBF */
	N, N,
3947
	G(BitOp, group8),
3948 3949
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
	F(DstReg | SrcMem | ModRM, em_bsf), F(DstReg | SrcMem | ModRM, em_bsr),
3950
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
A
Avi Kivity 已提交
3951
	/* 0xC0 - 0xC7 */
3952
	F2bv(DstMem | SrcReg | ModRM | SrcWrite | Lock, em_xadd),
3953
	N, D(DstMem | SrcReg | ModRM | Mov),
3954
	N, N, N, GD(0, &group9),
A
Avi Kivity 已提交
3955 3956
	/* 0xC8 - 0xCF */
	X8(I(DstReg, em_bswap)),
3957 3958 3959 3960 3961 3962 3963 3964
	/* 0xD0 - 0xDF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xEF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xFF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
};

3965
static const struct gprefix three_byte_0f_38_f0 = {
B
Borislav Petkov 已提交
3966
	I(DstReg | SrcMem | Mov, em_movbe), N, N, N
3967 3968 3969
};

static const struct gprefix three_byte_0f_38_f1 = {
B
Borislav Petkov 已提交
3970
	I(DstMem | SrcReg | Mov, em_movbe), N, N, N
3971 3972 3973 3974 3975 3976 3977 3978 3979
};

/*
 * Insns below are selected by the prefix which indexed by the third opcode
 * byte.
 */
static const struct opcode opcode_map_0f_38[256] = {
	/* 0x00 - 0x7f */
	X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
B
Borislav Petkov 已提交
3980 3981 3982 3983 3984 3985 3986
	/* 0x80 - 0xef */
	X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
	/* 0xf0 - 0xf1 */
	GP(EmulateOnUD | ModRM | Prefix, &three_byte_0f_38_f0),
	GP(EmulateOnUD | ModRM | Prefix, &three_byte_0f_38_f1),
	/* 0xf2 - 0xff */
	N, N, X4(N), X8(N)
3987 3988
};

3989 3990 3991 3992 3993
#undef D
#undef N
#undef G
#undef GD
#undef I
3994
#undef GP
3995
#undef EXT
3996

3997
#undef D2bv
3998
#undef D2bvIP
3999
#undef I2bv
4000
#undef I2bvIP
4001
#undef I6ALU
4002

4003
static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
4004 4005 4006
{
	unsigned size;

4007
	size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019
	if (size == 8)
		size = 4;
	return size;
}

static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
		      unsigned size, bool sign_extension)
{
	int rc = X86EMUL_CONTINUE;

	op->type = OP_IMM;
	op->bytes = size;
4020
	op->addr.mem.ea = ctxt->_eip;
4021 4022 4023
	/* NB. Immediates are sign-extended as necessary. */
	switch (op->bytes) {
	case 1:
4024
		op->val = insn_fetch(s8, ctxt);
4025 4026
		break;
	case 2:
4027
		op->val = insn_fetch(s16, ctxt);
4028 4029
		break;
	case 4:
4030
		op->val = insn_fetch(s32, ctxt);
4031
		break;
4032 4033 4034
	case 8:
		op->val = insn_fetch(s64, ctxt);
		break;
4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052
	}
	if (!sign_extension) {
		switch (op->bytes) {
		case 1:
			op->val &= 0xff;
			break;
		case 2:
			op->val &= 0xffff;
			break;
		case 4:
			op->val &= 0xffffffff;
			break;
		}
	}
done:
	return rc;
}

4053 4054 4055 4056 4057 4058 4059
static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
			  unsigned d)
{
	int rc = X86EMUL_CONTINUE;

	switch (d) {
	case OpReg:
4060
		decode_register_operand(ctxt, op);
4061 4062
		break;
	case OpImmUByte:
4063
		rc = decode_imm(ctxt, op, 1, false);
4064 4065
		break;
	case OpMem:
4066
		ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4067 4068 4069 4070
	mem_common:
		*op = ctxt->memop;
		ctxt->memopp = op;
		if ((ctxt->d & BitOp) && op == &ctxt->dst)
4071 4072 4073
			fetch_bit_operand(ctxt);
		op->orig_val = op->val;
		break;
4074 4075 4076
	case OpMem64:
		ctxt->memop.bytes = 8;
		goto mem_common;
4077 4078 4079
	case OpAcc:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4080
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
4081 4082 4083
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101
	case OpAccLo:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
	case OpAccHi:
		if (ctxt->d & ByteOp) {
			op->type = OP_NONE;
			break;
		}
		op->type = OP_REG;
		op->bytes = ctxt->op_bytes;
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
4102 4103 4104 4105
	case OpDI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4106
			register_address(ctxt, reg_read(ctxt, VCPU_REGS_RDI));
4107 4108
		op->addr.mem.seg = VCPU_SREG_ES;
		op->val = 0;
4109
		op->count = 1;
4110 4111 4112 4113
		break;
	case OpDX:
		op->type = OP_REG;
		op->bytes = 2;
4114
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
4115 4116
		fetch_register_operand(op);
		break;
4117 4118
	case OpCL:
		op->bytes = 1;
4119
		op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130
		break;
	case OpImmByte:
		rc = decode_imm(ctxt, op, 1, true);
		break;
	case OpOne:
		op->bytes = 1;
		op->val = 1;
		break;
	case OpImm:
		rc = decode_imm(ctxt, op, imm_size(ctxt), true);
		break;
4131 4132 4133
	case OpImm64:
		rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
		break;
4134 4135
	case OpMem8:
		ctxt->memop.bytes = 1;
4136
		if (ctxt->memop.type == OP_REG) {
4137 4138
			ctxt->memop.addr.reg = decode_register(ctxt,
					ctxt->modrm_rm, true);
4139 4140
			fetch_register_operand(&ctxt->memop);
		}
4141
		goto mem_common;
4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157
	case OpMem16:
		ctxt->memop.bytes = 2;
		goto mem_common;
	case OpMem32:
		ctxt->memop.bytes = 4;
		goto mem_common;
	case OpImmU16:
		rc = decode_imm(ctxt, op, 2, false);
		break;
	case OpImmU:
		rc = decode_imm(ctxt, op, imm_size(ctxt), false);
		break;
	case OpSI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4158
			register_address(ctxt, reg_read(ctxt, VCPU_REGS_RSI));
4159 4160
		op->addr.mem.seg = seg_override(ctxt);
		op->val = 0;
4161
		op->count = 1;
4162
		break;
P
Paolo Bonzini 已提交
4163 4164 4165 4166 4167 4168 4169 4170 4171 4172
	case OpXLat:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
			register_address(ctxt,
				reg_read(ctxt, VCPU_REGS_RBX) +
				(reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
		op->addr.mem.seg = seg_override(ctxt);
		op->val = 0;
		break;
4173 4174 4175 4176 4177 4178 4179 4180 4181
	case OpImmFAddr:
		op->type = OP_IMM;
		op->addr.mem.ea = ctxt->_eip;
		op->bytes = ctxt->op_bytes + 2;
		insn_fetch_arr(op->valptr, op->bytes, ctxt);
		break;
	case OpMemFAddr:
		ctxt->memop.bytes = ctxt->op_bytes + 2;
		goto mem_common;
4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199
	case OpES:
		op->val = VCPU_SREG_ES;
		break;
	case OpCS:
		op->val = VCPU_SREG_CS;
		break;
	case OpSS:
		op->val = VCPU_SREG_SS;
		break;
	case OpDS:
		op->val = VCPU_SREG_DS;
		break;
	case OpFS:
		op->val = VCPU_SREG_FS;
		break;
	case OpGS:
		op->val = VCPU_SREG_GS;
		break;
4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210
	case OpImplicit:
		/* Special instructions do their own operand decoding. */
	default:
		op->type = OP_NONE; /* Disable writeback. */
		break;
	}

done:
	return rc;
}

4211
int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
4212 4213 4214
{
	int rc = X86EMUL_CONTINUE;
	int mode = ctxt->mode;
4215
	int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
4216
	bool op_prefix = false;
4217
	struct opcode opcode;
4218

4219 4220
	ctxt->memop.type = OP_NONE;
	ctxt->memopp = NULL;
4221 4222 4223
	ctxt->_eip = ctxt->eip;
	ctxt->fetch.start = ctxt->_eip;
	ctxt->fetch.end = ctxt->fetch.start + insn_len;
B
Borislav Petkov 已提交
4224
	ctxt->opcode_len = 1;
4225
	if (insn_len > 0)
4226
		memcpy(ctxt->fetch.data, insn, insn_len);
4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243

	switch (mode) {
	case X86EMUL_MODE_REAL:
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
		def_op_bytes = def_ad_bytes = 2;
		break;
	case X86EMUL_MODE_PROT32:
		def_op_bytes = def_ad_bytes = 4;
		break;
#ifdef CONFIG_X86_64
	case X86EMUL_MODE_PROT64:
		def_op_bytes = 4;
		def_ad_bytes = 8;
		break;
#endif
	default:
4244
		return EMULATION_FAILED;
4245 4246
	}

4247 4248
	ctxt->op_bytes = def_op_bytes;
	ctxt->ad_bytes = def_ad_bytes;
4249 4250 4251

	/* Legacy prefixes. */
	for (;;) {
4252
		switch (ctxt->b = insn_fetch(u8, ctxt)) {
4253
		case 0x66:	/* operand-size override */
4254
			op_prefix = true;
4255
			/* switch between 2/4 bytes */
4256
			ctxt->op_bytes = def_op_bytes ^ 6;
4257 4258 4259 4260
			break;
		case 0x67:	/* address-size override */
			if (mode == X86EMUL_MODE_PROT64)
				/* switch between 4/8 bytes */
4261
				ctxt->ad_bytes = def_ad_bytes ^ 12;
4262 4263
			else
				/* switch between 2/4 bytes */
4264
				ctxt->ad_bytes = def_ad_bytes ^ 6;
4265 4266 4267 4268 4269
			break;
		case 0x26:	/* ES override */
		case 0x2e:	/* CS override */
		case 0x36:	/* SS override */
		case 0x3e:	/* DS override */
4270
			set_seg_override(ctxt, (ctxt->b >> 3) & 3);
4271 4272 4273
			break;
		case 0x64:	/* FS override */
		case 0x65:	/* GS override */
4274
			set_seg_override(ctxt, ctxt->b & 7);
4275 4276 4277 4278
			break;
		case 0x40 ... 0x4f: /* REX */
			if (mode != X86EMUL_MODE_PROT64)
				goto done_prefixes;
4279
			ctxt->rex_prefix = ctxt->b;
4280 4281
			continue;
		case 0xf0:	/* LOCK */
4282
			ctxt->lock_prefix = 1;
4283 4284 4285
			break;
		case 0xf2:	/* REPNE/REPNZ */
		case 0xf3:	/* REP/REPE/REPZ */
4286
			ctxt->rep_prefix = ctxt->b;
4287 4288 4289 4290 4291 4292 4293
			break;
		default:
			goto done_prefixes;
		}

		/* Any legacy prefix after a REX prefix nullifies its effect. */

4294
		ctxt->rex_prefix = 0;
4295 4296 4297 4298 4299
	}

done_prefixes:

	/* REX prefix. */
4300 4301
	if (ctxt->rex_prefix & 8)
		ctxt->op_bytes = 8;	/* REX.W */
4302 4303

	/* Opcode byte(s). */
4304
	opcode = opcode_table[ctxt->b];
4305
	/* Two-byte opcode? */
4306
	if (ctxt->b == 0x0f) {
B
Borislav Petkov 已提交
4307
		ctxt->opcode_len = 2;
4308
		ctxt->b = insn_fetch(u8, ctxt);
4309
		opcode = twobyte_table[ctxt->b];
4310 4311 4312 4313 4314 4315 4316

		/* 0F_38 opcode map */
		if (ctxt->b == 0x38) {
			ctxt->opcode_len = 3;
			ctxt->b = insn_fetch(u8, ctxt);
			opcode = opcode_map_0f_38[ctxt->b];
		}
4317
	}
4318
	ctxt->d = opcode.flags;
4319

4320 4321 4322
	if (ctxt->d & ModRM)
		ctxt->modrm = insn_fetch(u8, ctxt);

4323 4324 4325 4326 4327 4328 4329
	/* vex-prefix instructions are not implemented */
	if (ctxt->opcode_len == 1 && (ctxt->b == 0xc5 || ctxt->b == 0xc4) &&
	    (mode == X86EMUL_MODE_PROT64 ||
	    (mode >= X86EMUL_MODE_PROT16 && (ctxt->modrm & 0x80)))) {
		ctxt->d = NotImpl;
	}

4330 4331
	while (ctxt->d & GroupMask) {
		switch (ctxt->d & GroupMask) {
4332
		case Group:
4333
			goffset = (ctxt->modrm >> 3) & 7;
4334 4335 4336
			opcode = opcode.u.group[goffset];
			break;
		case GroupDual:
4337 4338
			goffset = (ctxt->modrm >> 3) & 7;
			if ((ctxt->modrm >> 6) == 3)
4339 4340 4341 4342 4343
				opcode = opcode.u.gdual->mod3[goffset];
			else
				opcode = opcode.u.gdual->mod012[goffset];
			break;
		case RMExt:
4344
			goffset = ctxt->modrm & 7;
4345
			opcode = opcode.u.group[goffset];
4346 4347
			break;
		case Prefix:
4348
			if (ctxt->rep_prefix && op_prefix)
4349
				return EMULATION_FAILED;
4350
			simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
4351 4352 4353 4354 4355 4356 4357
			switch (simd_prefix) {
			case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
			case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
			case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
			case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
			}
			break;
4358 4359 4360 4361 4362 4363
		case Escape:
			if (ctxt->modrm > 0xbf)
				opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
			else
				opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
			break;
4364
		default:
4365
			return EMULATION_FAILED;
4366
		}
4367

4368
		ctxt->d &= ~(u64)GroupMask;
4369
		ctxt->d |= opcode.flags;
4370 4371
	}

4372 4373 4374
	ctxt->execute = opcode.u.execute;
	ctxt->check_perm = opcode.check_perm;
	ctxt->intercept = opcode.intercept;
4375 4376

	/* Unrecognised? */
4377
	if (ctxt->d == 0 || (ctxt->d & NotImpl))
4378
		return EMULATION_FAILED;
4379

4380
	if (!(ctxt->d & EmulateOnUD) && ctxt->ud)
4381
		return EMULATION_FAILED;
4382

4383 4384
	if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
		ctxt->op_bytes = 8;
4385

4386
	if (ctxt->d & Op3264) {
4387
		if (mode == X86EMUL_MODE_PROT64)
4388
			ctxt->op_bytes = 8;
4389
		else
4390
			ctxt->op_bytes = 4;
4391 4392
	}

4393 4394
	if (ctxt->d & Sse)
		ctxt->op_bytes = 16;
A
Avi Kivity 已提交
4395 4396
	else if (ctxt->d & Mmx)
		ctxt->op_bytes = 8;
A
Avi Kivity 已提交
4397

4398
	/* ModRM and SIB bytes. */
4399
	if (ctxt->d & ModRM) {
4400
		rc = decode_modrm(ctxt, &ctxt->memop);
4401 4402 4403
		if (!ctxt->has_seg_override)
			set_seg_override(ctxt, ctxt->modrm_seg);
	} else if (ctxt->d & MemAbs)
4404
		rc = decode_abs(ctxt, &ctxt->memop);
4405 4406 4407
	if (rc != X86EMUL_CONTINUE)
		goto done;

4408 4409
	if (!ctxt->has_seg_override)
		set_seg_override(ctxt, VCPU_SREG_DS);
4410

4411
	ctxt->memop.addr.mem.seg = seg_override(ctxt);
4412

4413 4414
	if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
		ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
4415 4416 4417 4418 4419

	/*
	 * Decode and fetch the source operand: register, memory
	 * or immediate.
	 */
4420
	rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
4421 4422 4423
	if (rc != X86EMUL_CONTINUE)
		goto done;

4424 4425 4426 4427
	/*
	 * Decode and fetch the second source operand: register, memory
	 * or immediate.
	 */
4428
	rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
4429 4430 4431
	if (rc != X86EMUL_CONTINUE)
		goto done;

4432
	/* Decode and fetch the destination operand: register or memory. */
4433
	rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
4434 4435

done:
4436 4437
	if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
		ctxt->memopp->addr.mem.ea += ctxt->_eip;
4438

4439
	return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
4440 4441
}

4442 4443 4444 4445 4446
bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
{
	return ctxt->d & PageTable;
}

4447 4448 4449 4450 4451 4452 4453 4454 4455
static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
{
	/* The second termination condition only applies for REPE
	 * and REPNE. Test if the repeat string operation prefix is
	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
	 * corresponding termination condition according to:
	 * 	- if REPE/REPZ and ZF = 0 then done
	 * 	- if REPNE/REPNZ and ZF = 1 then done
	 */
4456 4457 4458
	if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
	     (ctxt->b == 0xae) || (ctxt->b == 0xaf))
	    && (((ctxt->rep_prefix == REPE_PREFIX) &&
4459
		 ((ctxt->eflags & EFLG_ZF) == 0))
4460
		|| ((ctxt->rep_prefix == REPNE_PREFIX) &&
4461 4462 4463 4464 4465 4466
		    ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
		return true;

	return false;
}

A
Avi Kivity 已提交
4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479
static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
{
	bool fault = false;

	ctxt->ops->get_fpu(ctxt);
	asm volatile("1: fwait \n\t"
		     "2: \n\t"
		     ".pushsection .fixup,\"ax\" \n\t"
		     "3: \n\t"
		     "movb $1, %[fault] \n\t"
		     "jmp 2b \n\t"
		     ".popsection \n\t"
		     _ASM_EXTABLE(1b, 3b)
4480
		     : [fault]"+qm"(fault));
A
Avi Kivity 已提交
4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495
	ctxt->ops->put_fpu(ctxt);

	if (unlikely(fault))
		return emulate_exception(ctxt, MF_VECTOR, 0, false);

	return X86EMUL_CONTINUE;
}

static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
				       struct operand *op)
{
	if (op->type == OP_MM)
		read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
}

4496 4497 4498
static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
{
	ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
4499 4500
	if (!(ctxt->d & ByteOp))
		fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
4501
	asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
4502 4503 4504
	    : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
	      [fastop]"+S"(fop)
	    : "c"(ctxt->src2.val));
4505
	ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
4506 4507
	if (!fop) /* exception is returned in fop variable */
		return emulate_de(ctxt);
4508 4509
	return X86EMUL_CONTINUE;
}
4510

4511
int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
4512
{
4513
	const struct x86_emulate_ops *ops = ctxt->ops;
4514
	int rc = X86EMUL_CONTINUE;
4515
	int saved_dst_type = ctxt->dst.type;
4516

4517
	ctxt->mem_read.pos = 0;
4518

4519 4520
	if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
			(ctxt->d & Undefined)) {
4521
		rc = emulate_ud(ctxt);
4522 4523 4524
		goto done;
	}

4525
	/* LOCK prefix is allowed only with some instructions */
4526
	if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
4527
		rc = emulate_ud(ctxt);
4528 4529 4530
		goto done;
	}

4531
	if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
4532
		rc = emulate_ud(ctxt);
4533 4534 4535
		goto done;
	}

A
Avi Kivity 已提交
4536 4537
	if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
	    || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
A
Avi Kivity 已提交
4538 4539 4540 4541
		rc = emulate_ud(ctxt);
		goto done;
	}

A
Avi Kivity 已提交
4542
	if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
A
Avi Kivity 已提交
4543 4544 4545 4546
		rc = emulate_nm(ctxt);
		goto done;
	}

A
Avi Kivity 已提交
4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560
	if (ctxt->d & Mmx) {
		rc = flush_pending_x87_faults(ctxt);
		if (rc != X86EMUL_CONTINUE)
			goto done;
		/*
		 * Now that we know the fpu is exception safe, we can fetch
		 * operands from it.
		 */
		fetch_possible_mmx_operand(ctxt, &ctxt->src);
		fetch_possible_mmx_operand(ctxt, &ctxt->src2);
		if (!(ctxt->d & Mov))
			fetch_possible_mmx_operand(ctxt, &ctxt->dst);
	}

4561 4562
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4563
					      X86_ICPT_PRE_EXCEPT);
4564 4565 4566 4567
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4568
	/* Privileged instruction can be executed only in CPL=0 */
4569
	if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
4570
		rc = emulate_gp(ctxt, 0);
4571 4572 4573
		goto done;
	}

4574
	/* Instruction can only be executed in protected mode */
4575
	if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
4576 4577 4578 4579
		rc = emulate_ud(ctxt);
		goto done;
	}

4580
	/* Do instruction specific permission checks */
4581 4582
	if (ctxt->check_perm) {
		rc = ctxt->check_perm(ctxt);
4583 4584 4585 4586
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4587 4588
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4589
					      X86_ICPT_POST_EXCEPT);
4590 4591 4592 4593
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4594
	if (ctxt->rep_prefix && (ctxt->d & String)) {
4595
		/* All REP prefixes have the same first termination condition */
4596
		if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
4597
			ctxt->eip = ctxt->_eip;
4598 4599 4600 4601
			goto done;
		}
	}

4602 4603 4604
	if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
		rc = segmented_read(ctxt, ctxt->src.addr.mem,
				    ctxt->src.valptr, ctxt->src.bytes);
4605
		if (rc != X86EMUL_CONTINUE)
4606
			goto done;
4607
		ctxt->src.orig_val64 = ctxt->src.val64;
4608 4609
	}

4610 4611 4612
	if (ctxt->src2.type == OP_MEM) {
		rc = segmented_read(ctxt, ctxt->src2.addr.mem,
				    &ctxt->src2.val, ctxt->src2.bytes);
4613 4614 4615 4616
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4617
	if ((ctxt->d & DstMask) == ImplicitOps)
4618 4619 4620
		goto special_insn;


4621
	if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
4622
		/* optimisation - avoid slow emulated read if Mov */
4623 4624
		rc = segmented_read(ctxt, ctxt->dst.addr.mem,
				   &ctxt->dst.val, ctxt->dst.bytes);
4625 4626
		if (rc != X86EMUL_CONTINUE)
			goto done;
4627
	}
4628
	ctxt->dst.orig_val = ctxt->dst.val;
4629

4630 4631
special_insn:

4632 4633
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4634
					      X86_ICPT_POST_MEMACCESS);
4635 4636 4637 4638
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4639
	if (ctxt->execute) {
4640 4641 4642 4643 4644 4645 4646
		if (ctxt->d & Fastop) {
			void (*fop)(struct fastop *) = (void *)ctxt->execute;
			rc = fastop(ctxt, fop);
			if (rc != X86EMUL_CONTINUE)
				goto done;
			goto writeback;
		}
4647
		rc = ctxt->execute(ctxt);
4648 4649 4650 4651 4652
		if (rc != X86EMUL_CONTINUE)
			goto done;
		goto writeback;
	}

B
Borislav Petkov 已提交
4653
	if (ctxt->opcode_len == 2)
A
Avi Kivity 已提交
4654
		goto twobyte_insn;
4655 4656
	else if (ctxt->opcode_len == 3)
		goto threebyte_insn;
A
Avi Kivity 已提交
4657

4658
	switch (ctxt->b) {
A
Avi Kivity 已提交
4659
	case 0x63:		/* movsxd */
4660
		if (ctxt->mode != X86EMUL_MODE_PROT64)
A
Avi Kivity 已提交
4661
			goto cannot_emulate;
4662
		ctxt->dst.val = (s32) ctxt->src.val;
A
Avi Kivity 已提交
4663
		break;
4664
	case 0x70 ... 0x7f: /* jcc (short) */
4665 4666
		if (test_cc(ctxt->b, ctxt->eflags))
			jmp_rel(ctxt, ctxt->src.val);
4667
		break;
N
Nitin A Kamble 已提交
4668
	case 0x8d: /* lea r16/r32, m */
4669
		ctxt->dst.val = ctxt->src.addr.mem.ea;
N
Nitin A Kamble 已提交
4670
		break;
4671
	case 0x90 ... 0x97: /* nop / xchg reg, rax */
4672
		if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
4673
			break;
4674 4675
		rc = em_xchg(ctxt);
		break;
4676
	case 0x98: /* cbw/cwde/cdqe */
4677 4678 4679 4680
		switch (ctxt->op_bytes) {
		case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
		case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
		case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
4681 4682
		}
		break;
4683
	case 0xcc:		/* int3 */
4684 4685
		rc = emulate_int(ctxt, 3);
		break;
4686
	case 0xcd:		/* int n */
4687
		rc = emulate_int(ctxt, ctxt->src.val);
4688 4689
		break;
	case 0xce:		/* into */
4690 4691
		if (ctxt->eflags & EFLG_OF)
			rc = emulate_int(ctxt, 4);
4692
		break;
4693
	case 0xe9: /* jmp rel */
4694
	case 0xeb: /* jmp rel short */
4695 4696
		jmp_rel(ctxt, ctxt->src.val);
		ctxt->dst.type = OP_NONE; /* Disable writeback. */
4697
		break;
4698
	case 0xf4:              /* hlt */
4699
		ctxt->ops->halt(ctxt);
4700
		break;
4701 4702 4703 4704 4705 4706 4707
	case 0xf5:	/* cmc */
		/* complement carry flag from eflags reg */
		ctxt->eflags ^= EFLG_CF;
		break;
	case 0xf8: /* clc */
		ctxt->eflags &= ~EFLG_CF;
		break;
4708 4709 4710
	case 0xf9: /* stc */
		ctxt->eflags |= EFLG_CF;
		break;
4711 4712 4713 4714 4715 4716
	case 0xfc: /* cld */
		ctxt->eflags &= ~EFLG_DF;
		break;
	case 0xfd: /* std */
		ctxt->eflags |= EFLG_DF;
		break;
4717 4718
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4719
	}
4720

4721 4722 4723
	if (rc != X86EMUL_CONTINUE)
		goto done;

4724
writeback:
4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735
	if (!(ctxt->d & NoWrite)) {
		rc = writeback(ctxt, &ctxt->dst);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}
	if (ctxt->d & SrcWrite) {
		BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
		rc = writeback(ctxt, &ctxt->src);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}
4736

4737 4738 4739 4740
	/*
	 * restore dst type in case the decoding will be reused
	 * (happens for string instruction )
	 */
4741
	ctxt->dst.type = saved_dst_type;
4742

4743
	if ((ctxt->d & SrcMask) == SrcSI)
4744
		string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
4745

4746
	if ((ctxt->d & DstMask) == DstDI)
4747
		string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
4748

4749
	if (ctxt->rep_prefix && (ctxt->d & String)) {
4750
		unsigned int count;
4751
		struct read_cache *r = &ctxt->io_read;
4752 4753 4754 4755 4756 4757
		if ((ctxt->d & SrcMask) == SrcSI)
			count = ctxt->src.count;
		else
			count = ctxt->dst.count;
		register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX),
				-count);
4758

4759 4760 4761 4762 4763
		if (!string_insn_completed(ctxt)) {
			/*
			 * Re-enter guest when pio read ahead buffer is empty
			 * or, if it is not used, after each 1024 iteration.
			 */
4764
			if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
4765 4766 4767 4768 4769 4770
			    (r->end == 0 || r->end != r->pos)) {
				/*
				 * Reset read cache. Usually happens before
				 * decode, but since instruction is restarted
				 * we have to do it here.
				 */
4771
				ctxt->mem_read.end = 0;
4772
				writeback_registers(ctxt);
4773 4774 4775
				return EMULATION_RESTART;
			}
			goto done; /* skip rip writeback */
4776
		}
4777
	}
4778

4779
	ctxt->eip = ctxt->_eip;
4780 4781

done:
4782 4783
	if (rc == X86EMUL_PROPAGATE_FAULT)
		ctxt->have_exception = true;
4784 4785 4786
	if (rc == X86EMUL_INTERCEPTED)
		return EMULATION_INTERCEPTED;

4787 4788 4789
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);

4790
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
A
Avi Kivity 已提交
4791 4792

twobyte_insn:
4793
	switch (ctxt->b) {
4794
	case 0x09:		/* wbinvd */
4795
		(ctxt->ops->wbinvd)(ctxt);
4796 4797
		break;
	case 0x08:		/* invd */
4798 4799
	case 0x0d:		/* GrpP (prefetch) */
	case 0x18:		/* Grp16 (prefetch/nop) */
P
Paolo Bonzini 已提交
4800
	case 0x1f:		/* nop */
4801 4802
		break;
	case 0x20: /* mov cr, reg */
4803
		ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
4804
		break;
A
Avi Kivity 已提交
4805
	case 0x21: /* mov from dr to reg */
4806
		ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
A
Avi Kivity 已提交
4807 4808
		break;
	case 0x40 ... 0x4f:	/* cmov */
4809 4810 4811
		ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
		if (!test_cc(ctxt->b, ctxt->eflags))
			ctxt->dst.type = OP_NONE; /* no writeback */
A
Avi Kivity 已提交
4812
		break;
4813
	case 0x80 ... 0x8f: /* jnz rel, etc*/
4814 4815
		if (test_cc(ctxt->b, ctxt->eflags))
			jmp_rel(ctxt, ctxt->src.val);
4816
		break;
4817
	case 0x90 ... 0x9f:     /* setcc r/m8 */
4818
		ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
4819
		break;
4820 4821
	case 0xae:              /* clflush */
		break;
A
Avi Kivity 已提交
4822
	case 0xb6 ... 0xb7:	/* movzx */
4823
		ctxt->dst.bytes = ctxt->op_bytes;
4824
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
4825
						       : (u16) ctxt->src.val;
A
Avi Kivity 已提交
4826 4827
		break;
	case 0xbe ... 0xbf:	/* movsx */
4828
		ctxt->dst.bytes = ctxt->op_bytes;
4829
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
4830
							(s16) ctxt->src.val;
A
Avi Kivity 已提交
4831
		break;
4832
	case 0xc3:		/* movnti */
4833 4834 4835
		ctxt->dst.bytes = ctxt->op_bytes;
		ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
							(u64) ctxt->src.val;
4836
		break;
4837 4838
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4839
	}
4840

4841 4842
threebyte_insn:

4843 4844 4845
	if (rc != X86EMUL_CONTINUE)
		goto done;

A
Avi Kivity 已提交
4846 4847 4848
	goto writeback;

cannot_emulate:
4849
	return EMULATION_FAILED;
A
Avi Kivity 已提交
4850
}
4851 4852 4853 4854 4855 4856 4857 4858 4859 4860

void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
{
	invalidate_registers(ctxt);
}

void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
{
	writeback_registers(ctxt);
}