emulate.c 116.6 KB
Newer Older
A
Avi Kivity 已提交
1
/******************************************************************************
2
 * emulate.c
A
Avi Kivity 已提交
3 4 5 6 7 8
 *
 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
 *
 * Copyright (c) 2005 Keir Fraser
 *
 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
9
 * privileged instructions:
A
Avi Kivity 已提交
10 11
 *
 * Copyright (C) 2006 Qumranet
N
Nicolas Kaiser 已提交
12
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
13 14 15 16 17 18 19 20 21 22
 *
 *   Avi Kivity <avi@qumranet.com>
 *   Yaniv Kamay <yaniv@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
 */

23
#include <linux/kvm_host.h>
24
#include "kvm_cache_regs.h"
A
Avi Kivity 已提交
25
#include <linux/module.h>
26
#include <asm/kvm_emulate.h>
A
Avi Kivity 已提交
27

28
#include "x86.h"
29
#include "tss.h"
30

31 32 33
/*
 * Operand types
 */
34 35 36 37 38 39 40 41 42
#define OpNone             0ull
#define OpImplicit         1ull  /* No generic decode */
#define OpReg              2ull  /* Register */
#define OpMem              3ull  /* Memory */
#define OpAcc              4ull  /* Accumulator: AL/AX/EAX/RAX */
#define OpDI               5ull  /* ES:DI/EDI/RDI */
#define OpMem64            6ull  /* Memory, 64-bit */
#define OpImmUByte         7ull  /* Zero-extended 8-bit immediate */
#define OpDX               8ull  /* DX register */
43 44 45 46
#define OpCL               9ull  /* CL register (for shifts) */
#define OpImmByte         10ull  /* 8-bit sign extended immediate */
#define OpOne             11ull  /* Implied 1 */
#define OpImm             12ull  /* Sign extended immediate */
47 48 49 50 51 52 53
#define OpMem16           13ull  /* Memory operand (16-bit). */
#define OpMem32           14ull  /* Memory operand (32-bit). */
#define OpImmU            15ull  /* Immediate operand, zero extended */
#define OpSI              16ull  /* SI/ESI/RSI */
#define OpImmFAddr        17ull  /* Immediate far address */
#define OpMemFAddr        18ull  /* Far address in memory */
#define OpImmU16          19ull  /* Immediate operand, 16 bits, zero extended */
54 55 56 57 58 59
#define OpES              20ull  /* ES */
#define OpCS              21ull  /* CS */
#define OpSS              22ull  /* SS */
#define OpDS              23ull  /* DS */
#define OpFS              24ull  /* FS */
#define OpGS              25ull  /* GS */
60
#define OpMem8            26ull  /* 8-bit zero extended memory operand */
61 62

#define OpBits             5  /* Width of operand field */
63
#define OpMask             ((1ull << OpBits) - 1)
64

A
Avi Kivity 已提交
65 66 67 68 69 70 71 72 73 74
/*
 * Opcode effective-address decode tables.
 * Note that we only emulate instructions that have at least one memory
 * operand (excluding implicit stack references). We assume that stack
 * references and instruction fetches will never occur in special memory
 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
 * not be handled.
 */

/* Operand sizes: 8-bit operands or specified/overridden size. */
75
#define ByteOp      (1<<0)	/* 8-bit operands. */
A
Avi Kivity 已提交
76
/* Destination operand type. */
77 78 79 80 81 82 83 84 85 86
#define DstShift    1
#define ImplicitOps (OpImplicit << DstShift)
#define DstReg      (OpReg << DstShift)
#define DstMem      (OpMem << DstShift)
#define DstAcc      (OpAcc << DstShift)
#define DstDI       (OpDI << DstShift)
#define DstMem64    (OpMem64 << DstShift)
#define DstImmUByte (OpImmUByte << DstShift)
#define DstDX       (OpDX << DstShift)
#define DstMask     (OpMask << DstShift)
A
Avi Kivity 已提交
87
/* Source operand type. */
88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104
#define SrcShift    6
#define SrcNone     (OpNone << SrcShift)
#define SrcReg      (OpReg << SrcShift)
#define SrcMem      (OpMem << SrcShift)
#define SrcMem16    (OpMem16 << SrcShift)
#define SrcMem32    (OpMem32 << SrcShift)
#define SrcImm      (OpImm << SrcShift)
#define SrcImmByte  (OpImmByte << SrcShift)
#define SrcOne      (OpOne << SrcShift)
#define SrcImmUByte (OpImmUByte << SrcShift)
#define SrcImmU     (OpImmU << SrcShift)
#define SrcSI       (OpSI << SrcShift)
#define SrcImmFAddr (OpImmFAddr << SrcShift)
#define SrcMemFAddr (OpMemFAddr << SrcShift)
#define SrcAcc      (OpAcc << SrcShift)
#define SrcImmU16   (OpImmU16 << SrcShift)
#define SrcDX       (OpDX << SrcShift)
105
#define SrcMem8     (OpMem8 << SrcShift)
106
#define SrcMask     (OpMask << SrcShift)
107 108 109 110 111 112 113 114 115 116
#define BitOp       (1<<11)
#define MemAbs      (1<<12)      /* Memory operand is absolute displacement */
#define String      (1<<13)     /* String instruction (rep capable) */
#define Stack       (1<<14)     /* Stack instruction (push/pop) */
#define GroupMask   (7<<15)     /* Opcode uses one of the group mechanisms */
#define Group       (1<<15)     /* Bits 3:5 of modrm byte extend opcode */
#define GroupDual   (2<<15)     /* Alternate decoding of mod == 3 */
#define Prefix      (3<<15)     /* Instruction varies with 66/f2/f3 prefix */
#define RMExt       (4<<15)     /* Opcode extension in ModRM r/m if mod == 3 */
#define Sse         (1<<18)     /* SSE Vector instruction */
117 118 119 120
/* Generic ModRM decode. */
#define ModRM       (1<<19)
/* Destination is only written; never read. */
#define Mov         (1<<20)
121
/* Misc flags */
122
#define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
123
#define VendorSpecific (1<<22) /* Vendor specific instruction */
124
#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
125
#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
126
#define Undefined   (1<<25) /* No Such Instruction */
127
#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
128
#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
129
#define No64	    (1<<28)
130
#define PageTable   (1 << 29)   /* instruction used to write page table */
131
/* Source 2 operand type */
132
#define Src2Shift   (30)
133 134 135 136 137
#define Src2None    (OpNone << Src2Shift)
#define Src2CL      (OpCL << Src2Shift)
#define Src2ImmByte (OpImmByte << Src2Shift)
#define Src2One     (OpOne << Src2Shift)
#define Src2Imm     (OpImm << Src2Shift)
138 139 140 141 142 143
#define Src2ES      (OpES << Src2Shift)
#define Src2CS      (OpCS << Src2Shift)
#define Src2SS      (OpSS << Src2Shift)
#define Src2DS      (OpDS << Src2Shift)
#define Src2FS      (OpFS << Src2Shift)
#define Src2GS      (OpGS << Src2Shift)
144
#define Src2Mask    (OpMask << Src2Shift)
A
Avi Kivity 已提交
145
#define Mmx         ((u64)1 << 40)  /* MMX Vector instruction */
146 147 148
#define Aligned     ((u64)1 << 41)  /* Explicitly aligned (e.g. MOVDQA) */
#define Unaligned   ((u64)1 << 42)  /* Explicitly unaligned (e.g. MOVDQU) */
#define Avx         ((u64)1 << 43)  /* Advanced Vector Extensions */
A
Avi Kivity 已提交
149

150 151 152 153 154 155 156 157
#define X2(x...) x, x
#define X3(x...) X2(x), x
#define X4(x...) X2(x), X2(x)
#define X5(x...) X4(x), x
#define X6(x...) X4(x), X2(x)
#define X7(x...) X4(x), X3(x)
#define X8(x...) X4(x), X4(x)
#define X16(x...) X8(x), X8(x)
158

159
struct opcode {
160 161
	u64 flags : 56;
	u64 intercept : 8;
162
	union {
163
		int (*execute)(struct x86_emulate_ctxt *ctxt);
164 165
		struct opcode *group;
		struct group_dual *gdual;
166
		struct gprefix *gprefix;
167
	} u;
168
	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
169 170 171 172 173
};

struct group_dual {
	struct opcode mod012[8];
	struct opcode mod3[8];
174 175
};

176 177 178 179 180 181 182
struct gprefix {
	struct opcode pfx_no;
	struct opcode pfx_66;
	struct opcode pfx_f2;
	struct opcode pfx_f3;
};

A
Avi Kivity 已提交
183
/* EFLAGS bit definitions. */
184 185 186 187
#define EFLG_ID (1<<21)
#define EFLG_VIP (1<<20)
#define EFLG_VIF (1<<19)
#define EFLG_AC (1<<18)
188 189
#define EFLG_VM (1<<17)
#define EFLG_RF (1<<16)
190 191
#define EFLG_IOPL (3<<12)
#define EFLG_NT (1<<14)
A
Avi Kivity 已提交
192 193
#define EFLG_OF (1<<11)
#define EFLG_DF (1<<10)
194
#define EFLG_IF (1<<9)
195
#define EFLG_TF (1<<8)
A
Avi Kivity 已提交
196 197 198 199 200 201
#define EFLG_SF (1<<7)
#define EFLG_ZF (1<<6)
#define EFLG_AF (1<<4)
#define EFLG_PF (1<<2)
#define EFLG_CF (1<<0)

202 203 204
#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
#define EFLG_RESERVED_ONE_MASK 2

A
Avi Kivity 已提交
205 206 207 208 209 210 211
/*
 * Instruction emulation:
 * Most instructions are emulated directly via a fragment of inline assembly
 * code. This allows us to save/restore EFLAGS and thus very easily pick up
 * any modified flags.
 */

212
#if defined(CONFIG_X86_64)
A
Avi Kivity 已提交
213 214 215 216 217 218 219 220 221 222 223 224 225 226
#define _LO32 "k"		/* force 32-bit operand */
#define _STK  "%%rsp"		/* stack pointer */
#elif defined(__i386__)
#define _LO32 ""		/* force 32-bit operand */
#define _STK  "%%esp"		/* stack pointer */
#endif

/*
 * These EFLAGS bits are restored from saved value during emulation, and
 * any changes are written back to the saved value after emulation.
 */
#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)

/* Before executing instruction: restore necessary bits in EFLAGS. */
227 228 229 230 231 232 233 234 235 236 237 238 239 240 241
#define _PRE_EFLAGS(_sav, _msk, _tmp)					\
	/* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
	"movl %"_sav",%"_LO32 _tmp"; "                                  \
	"push %"_tmp"; "                                                \
	"push %"_tmp"; "                                                \
	"movl %"_msk",%"_LO32 _tmp"; "                                  \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"pushf; "                                                       \
	"notl %"_LO32 _tmp"; "                                          \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); "	\
	"pop  %"_tmp"; "                                                \
	"orl  %"_LO32 _tmp",("_STK"); "                                 \
	"popf; "                                                        \
	"pop  %"_sav"; "
A
Avi Kivity 已提交
242 243 244 245 246 247 248 249 250

/* After executing instruction: write-back necessary bits in EFLAGS. */
#define _POST_EFLAGS(_sav, _msk, _tmp) \
	/* _sav |= EFLAGS & _msk; */		\
	"pushf; "				\
	"pop  %"_tmp"; "			\
	"andl %"_msk",%"_LO32 _tmp"; "		\
	"orl  %"_LO32 _tmp",%"_sav"; "

251 252 253 254 255 256
#ifdef CONFIG_X86_64
#define ON64(x) x
#else
#define ON64(x)
#endif

257
#define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype)	\
258 259 260 261 262
	do {								\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "4", "2")			\
			_op _suffix " %"_x"3,%1; "			\
			_POST_EFLAGS("0", "4", "2")			\
263 264
			: "=m" ((ctxt)->eflags),			\
			  "+q" (*(_dsttype*)&(ctxt)->dst.val),		\
265
			  "=&r" (_tmp)					\
266
			: _y ((ctxt)->src.val), "i" (EFLAGS_MASK));	\
267
	} while (0)
268 269


A
Avi Kivity 已提交
270
/* Raw emulation: instruction has two explicit operands. */
271
#define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy)		\
272 273 274
	do {								\
		unsigned long _tmp;					\
									\
275
		switch ((ctxt)->dst.bytes) {				\
276
		case 2:							\
277
			____emulate_2op(ctxt,_op,_wx,_wy,"w",u16);	\
278 279
			break;						\
		case 4:							\
280
			____emulate_2op(ctxt,_op,_lx,_ly,"l",u32);	\
281 282
			break;						\
		case 8:							\
283
			ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
284 285
			break;						\
		}							\
A
Avi Kivity 已提交
286 287
	} while (0)

288
#define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy)		     \
A
Avi Kivity 已提交
289
	do {								     \
290
		unsigned long _tmp;					     \
291
		switch ((ctxt)->dst.bytes) {				     \
A
Avi Kivity 已提交
292
		case 1:							     \
293
			____emulate_2op(ctxt,_op,_bx,_by,"b",u8);	     \
A
Avi Kivity 已提交
294 295
			break;						     \
		default:						     \
296
			__emulate_2op_nobyte(ctxt, _op,			     \
A
Avi Kivity 已提交
297 298 299 300 301 302
					     _wx, _wy, _lx, _ly, _qx, _qy);  \
			break;						     \
		}							     \
	} while (0)

/* Source operand is byte-sized and may be restricted to just %cl. */
303 304
#define emulate_2op_SrcB(ctxt, _op)					\
	__emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
A
Avi Kivity 已提交
305 306

/* Source operand is byte, word, long or quad sized. */
307 308
#define emulate_2op_SrcV(ctxt, _op)					\
	__emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
A
Avi Kivity 已提交
309 310

/* Source operand is word, long or quad sized. */
311 312
#define emulate_2op_SrcV_nobyte(ctxt, _op)				\
	__emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
A
Avi Kivity 已提交
313

314
/* Instruction has three operands and one operand is stored in ECX register */
315
#define __emulate_2op_cl(ctxt, _op, _suffix, _type)		\
316 317
	do {								\
		unsigned long _tmp;					\
318 319 320
		_type _clv  = (ctxt)->src2.val;				\
		_type _srcv = (ctxt)->src.val;				\
		_type _dstv = (ctxt)->dst.val;				\
321 322 323 324 325
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "5", "2")			\
			_op _suffix " %4,%1 \n"				\
			_POST_EFLAGS("0", "5", "2")			\
326
			: "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
327 328 329
			: "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK)	\
			);						\
									\
330 331 332
		(ctxt)->src2.val  = (unsigned long) _clv;		\
		(ctxt)->src2.val = (unsigned long) _srcv;		\
		(ctxt)->dst.val = (unsigned long) _dstv;		\
333 334
	} while (0)

335
#define emulate_2op_cl(ctxt, _op)					\
336
	do {								\
337
		switch ((ctxt)->dst.bytes) {				\
338
		case 2:							\
339
			__emulate_2op_cl(ctxt, _op, "w", u16);		\
340 341
			break;						\
		case 4:							\
342
			__emulate_2op_cl(ctxt, _op, "l", u32);		\
343 344
			break;						\
		case 8:							\
345
			ON64(__emulate_2op_cl(ctxt, _op, "q", ulong));	\
346 347
			break;						\
		}							\
348 349
	} while (0)

350
#define __emulate_1op(ctxt, _op, _suffix)				\
A
Avi Kivity 已提交
351 352 353
	do {								\
		unsigned long _tmp;					\
									\
354 355 356 357
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "3", "2")			\
			_op _suffix " %1; "				\
			_POST_EFLAGS("0", "3", "2")			\
358
			: "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
359 360 361 362 363
			  "=&r" (_tmp)					\
			: "i" (EFLAGS_MASK));				\
	} while (0)

/* Instruction has only one explicit operand (no source operand). */
364
#define emulate_1op(ctxt, _op)						\
365
	do {								\
366 367 368 369 370
		switch ((ctxt)->dst.bytes) {				\
		case 1:	__emulate_1op(ctxt, _op, "b"); break;		\
		case 2:	__emulate_1op(ctxt, _op, "w"); break;		\
		case 4:	__emulate_1op(ctxt, _op, "l"); break;		\
		case 8:	ON64(__emulate_1op(ctxt, _op, "q")); break;	\
A
Avi Kivity 已提交
371 372 373
		}							\
	} while (0)

374
#define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex)			\
375 376
	do {								\
		unsigned long _tmp;					\
377 378
		ulong *rax = &(ctxt)->regs[VCPU_REGS_RAX];		\
		ulong *rdx = &(ctxt)->regs[VCPU_REGS_RDX];		\
379 380 381 382 383 384 385 386 387 388 389 390
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "5", "1")			\
			"1: \n\t"					\
			_op _suffix " %6; "				\
			"2: \n\t"					\
			_POST_EFLAGS("0", "5", "1")			\
			".pushsection .fixup,\"ax\" \n\t"		\
			"3: movb $1, %4 \n\t"				\
			"jmp 2b \n\t"					\
			".popsection \n\t"				\
			_ASM_EXTABLE(1b, 3b)				\
391 392 393 394
			: "=m" ((ctxt)->eflags), "=&r" (_tmp),		\
			  "+a" (*rax), "+d" (*rdx), "+qm"(_ex)		\
			: "i" (EFLAGS_MASK), "m" ((ctxt)->src.val),	\
			  "a" (*rax), "d" (*rdx));			\
395 396
	} while (0)

397
/* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
398
#define emulate_1op_rax_rdx(ctxt, _op, _ex)	\
399
	do {								\
400
		switch((ctxt)->src.bytes) {				\
401
		case 1:							\
402
			__emulate_1op_rax_rdx(ctxt, _op, "b", _ex);	\
403 404
			break;						\
		case 2:							\
405
			__emulate_1op_rax_rdx(ctxt, _op, "w", _ex);	\
406 407
			break;						\
		case 4:							\
408
			__emulate_1op_rax_rdx(ctxt, _op, "l", _ex);	\
409 410
			break;						\
		case 8: ON64(						\
411
			__emulate_1op_rax_rdx(ctxt, _op, "q", _ex));	\
412 413 414 415
			break;						\
		}							\
	} while (0)

416 417 418 419 420 421
static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
				    enum x86_intercept intercept,
				    enum x86_intercept_stage stage)
{
	struct x86_instruction_info info = {
		.intercept  = intercept,
422 423 424 425 426 427 428 429
		.rep_prefix = ctxt->rep_prefix,
		.modrm_mod  = ctxt->modrm_mod,
		.modrm_reg  = ctxt->modrm_reg,
		.modrm_rm   = ctxt->modrm_rm,
		.src_val    = ctxt->src.val64,
		.src_bytes  = ctxt->src.bytes,
		.dst_bytes  = ctxt->dst.bytes,
		.ad_bytes   = ctxt->ad_bytes,
430 431 432
		.next_rip   = ctxt->eip,
	};

433
	return ctxt->ops->intercept(ctxt, &info, stage);
434 435
}

A
Avi Kivity 已提交
436 437 438 439 440
static void assign_masked(ulong *dest, ulong src, ulong mask)
{
	*dest = (*dest & ~mask) | (src & mask);
}

441
static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
442
{
443
	return (1UL << (ctxt->ad_bytes << 3)) - 1;
444 445
}

A
Avi Kivity 已提交
446 447 448 449 450 451 452 453 454 455 456
static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
{
	u16 sel;
	struct desc_struct ss;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return ~0UL;
	ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
	return ~0U >> ((ss.d ^ 1) * 16);  /* d=0: 0xffff; d=1: 0xffffffff */
}

A
Avi Kivity 已提交
457
/* Access/update address held in a register, based on addressing mode. */
458
static inline unsigned long
459
address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
460
{
461
	if (ctxt->ad_bytes == sizeof(unsigned long))
462 463
		return reg;
	else
464
		return reg & ad_mask(ctxt);
465 466 467
}

static inline unsigned long
468
register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
469
{
470
	return address_mask(ctxt, reg);
471 472
}

473
static inline void
474
register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
475
{
476
	if (ctxt->ad_bytes == sizeof(unsigned long))
477 478
		*reg += inc;
	else
479
		*reg = (*reg & ~ad_mask(ctxt)) | ((*reg + inc) & ad_mask(ctxt));
480
}
A
Avi Kivity 已提交
481

482
static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
483
{
484
	register_address_increment(ctxt, &ctxt->_eip, rel);
485
}
486

487 488 489 490 491 492 493
static u32 desc_limit_scaled(struct desc_struct *desc)
{
	u32 limit = get_desc_limit(desc);

	return desc->g ? (limit << 12) | 0xfff : limit;
}

494
static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
495
{
496 497
	ctxt->has_seg_override = true;
	ctxt->seg_override = seg;
498 499
}

500
static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
501 502 503 504
{
	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
		return 0;

505
	return ctxt->ops->get_cached_segment_base(ctxt, seg);
506 507
}

508
static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
509
{
510
	if (!ctxt->has_seg_override)
511 512
		return 0;

513
	return ctxt->seg_override;
514 515
}

516 517
static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
			     u32 error, bool valid)
518
{
519 520 521
	ctxt->exception.vector = vec;
	ctxt->exception.error_code = error;
	ctxt->exception.error_code_valid = valid;
522
	return X86EMUL_PROPAGATE_FAULT;
523 524
}

525 526 527 528 529
static int emulate_db(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, DB_VECTOR, 0, false);
}

530
static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
531
{
532
	return emulate_exception(ctxt, GP_VECTOR, err, true);
533 534
}

535 536 537 538 539
static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
{
	return emulate_exception(ctxt, SS_VECTOR, err, true);
}

540
static int emulate_ud(struct x86_emulate_ctxt *ctxt)
541
{
542
	return emulate_exception(ctxt, UD_VECTOR, 0, false);
543 544
}

545
static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
546
{
547
	return emulate_exception(ctxt, TS_VECTOR, err, true);
548 549
}

550 551
static int emulate_de(struct x86_emulate_ctxt *ctxt)
{
552
	return emulate_exception(ctxt, DE_VECTOR, 0, false);
553 554
}

A
Avi Kivity 已提交
555 556 557 558 559
static int emulate_nm(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, NM_VECTOR, 0, false);
}

560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579
static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
{
	u16 selector;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
	return selector;
}

static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
				 unsigned seg)
{
	u16 dummy;
	u32 base3;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
}

580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602
/*
 * x86 defines three classes of vector instructions: explicitly
 * aligned, explicitly unaligned, and the rest, which change behaviour
 * depending on whether they're AVX encoded or not.
 *
 * Also included is CMPXCHG16B which is not a vector instruction, yet it is
 * subject to the same check.
 */
static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
{
	if (likely(size < 16))
		return false;

	if (ctxt->d & Aligned)
		return true;
	else if (ctxt->d & Unaligned)
		return false;
	else if (ctxt->d & Avx)
		return false;
	else
		return true;
}

603
static int __linearize(struct x86_emulate_ctxt *ctxt,
604
		     struct segmented_address addr,
605
		     unsigned size, bool write, bool fetch,
606 607
		     ulong *linear)
{
608 609
	struct desc_struct desc;
	bool usable;
610
	ulong la;
611
	u32 lim;
612
	u16 sel;
613
	unsigned cpl, rpl;
614

615
	la = seg_base(ctxt, addr.seg) + addr.ea;
616 617 618 619 620 621 622 623
	switch (ctxt->mode) {
	case X86EMUL_MODE_REAL:
		break;
	case X86EMUL_MODE_PROT64:
		if (((signed long)la << 16) >> 16 != la)
			return emulate_gp(ctxt, 0);
		break;
	default:
624 625
		usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
						addr.seg);
626 627 628 629 630 631
		if (!usable)
			goto bad;
		/* code segment or read-only data segment */
		if (((desc.type & 8) || !(desc.type & 2)) && write)
			goto bad;
		/* unreadable code segment */
632
		if (!fetch && (desc.type & 8) && !(desc.type & 2))
633 634 635 636 637 638 639 640 641 642 643 644 645 646
			goto bad;
		lim = desc_limit_scaled(&desc);
		if ((desc.type & 8) || !(desc.type & 4)) {
			/* expand-up segment */
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		} else {
			/* exapand-down segment */
			if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
				goto bad;
			lim = desc.d ? 0xffffffff : 0xffff;
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		}
647
		cpl = ctxt->ops->cpl(ctxt);
648
		rpl = sel & 3;
649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664
		cpl = max(cpl, rpl);
		if (!(desc.type & 8)) {
			/* data segment */
			if (cpl > desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && !(desc.type & 4)) {
			/* nonconforming code segment */
			if (cpl != desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && (desc.type & 4)) {
			/* conforming code segment */
			if (cpl < desc.dpl)
				goto bad;
		}
		break;
	}
665
	if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
666
		la &= (u32)-1;
667 668
	if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
		return emulate_gp(ctxt, 0);
669 670
	*linear = la;
	return X86EMUL_CONTINUE;
671 672 673 674 675
bad:
	if (addr.seg == VCPU_SREG_SS)
		return emulate_ss(ctxt, addr.seg);
	else
		return emulate_gp(ctxt, addr.seg);
676 677
}

678 679 680 681 682 683 684 685 686
static int linearize(struct x86_emulate_ctxt *ctxt,
		     struct segmented_address addr,
		     unsigned size, bool write,
		     ulong *linear)
{
	return __linearize(ctxt, addr, size, write, false, linear);
}


687 688 689 690 691
static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
			      struct segmented_address addr,
			      void *data,
			      unsigned size)
{
692 693 694
	int rc;
	ulong linear;

695
	rc = linearize(ctxt, addr, size, false, &linear);
696 697
	if (rc != X86EMUL_CONTINUE)
		return rc;
698
	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
699 700
}

701 702 703 704 705 706 707 708
/*
 * Fetch the next byte of the instruction being emulated which is pointed to
 * by ctxt->_eip, then increment ctxt->_eip.
 *
 * Also prefetch the remaining bytes of the instruction without crossing page
 * boundary if they are not in fetch_cache yet.
 */
static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
709
{
710
	struct fetch_cache *fc = &ctxt->fetch;
711
	int rc;
712
	int size, cur_size;
713

714
	if (ctxt->_eip == fc->end) {
715
		unsigned long linear;
716 717
		struct segmented_address addr = { .seg = VCPU_SREG_CS,
						  .ea  = ctxt->_eip };
718
		cur_size = fc->end - fc->start;
719 720
		size = min(15UL - cur_size,
			   PAGE_SIZE - offset_in_page(ctxt->_eip));
721
		rc = __linearize(ctxt, addr, size, false, true, &linear);
722
		if (unlikely(rc != X86EMUL_CONTINUE))
723
			return rc;
724 725
		rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
				      size, &ctxt->exception);
726
		if (unlikely(rc != X86EMUL_CONTINUE))
727
			return rc;
728
		fc->end += size;
729
	}
730 731
	*dest = fc->data[ctxt->_eip - fc->start];
	ctxt->_eip++;
732
	return X86EMUL_CONTINUE;
733 734 735
}

static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
736
			 void *dest, unsigned size)
737
{
738
	int rc;
739

740
	/* x86 instructions are limited to 15 bytes. */
741
	if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
742
		return X86EMUL_UNHANDLEABLE;
743
	while (size--) {
744
		rc = do_insn_fetch_byte(ctxt, dest++);
745
		if (rc != X86EMUL_CONTINUE)
746 747
			return rc;
	}
748
	return X86EMUL_CONTINUE;
749 750
}

751
/* Fetch next part of the instruction being emulated. */
752
#define insn_fetch(_type, _ctxt)					\
753
({	unsigned long _x;						\
754
	rc = do_insn_fetch(_ctxt, &_x, sizeof(_type));			\
755 756 757 758 759
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
	(_type)_x;							\
})

760 761
#define insn_fetch_arr(_arr, _size, _ctxt)				\
({	rc = do_insn_fetch(_ctxt, _arr, (_size));			\
762 763 764 765
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
})

766 767 768 769 770 771 772
/*
 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 * pointer into the block that addresses the relevant register.
 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 */
static void *decode_register(u8 modrm_reg, unsigned long *regs,
			     int highbyte_regs)
A
Avi Kivity 已提交
773 774 775 776 777 778 779 780 781 782
{
	void *p;

	p = &regs[modrm_reg];
	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
		p = (unsigned char *)&regs[modrm_reg & 3] + 1;
	return p;
}

static int read_descriptor(struct x86_emulate_ctxt *ctxt,
783
			   struct segmented_address addr,
A
Avi Kivity 已提交
784 785 786 787 788 789 790
			   u16 *size, unsigned long *address, int op_bytes)
{
	int rc;

	if (op_bytes == 2)
		op_bytes = 3;
	*address = 0;
791
	rc = segmented_read_std(ctxt, addr, size, 2);
792
	if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
793
		return rc;
794
	addr.ea += 2;
795
	rc = segmented_read_std(ctxt, addr, address, op_bytes);
A
Avi Kivity 已提交
796 797 798
	return rc;
}

799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833
static int test_cc(unsigned int condition, unsigned int flags)
{
	int rc = 0;

	switch ((condition & 15) >> 1) {
	case 0: /* o */
		rc |= (flags & EFLG_OF);
		break;
	case 1: /* b/c/nae */
		rc |= (flags & EFLG_CF);
		break;
	case 2: /* z/e */
		rc |= (flags & EFLG_ZF);
		break;
	case 3: /* be/na */
		rc |= (flags & (EFLG_CF|EFLG_ZF));
		break;
	case 4: /* s */
		rc |= (flags & EFLG_SF);
		break;
	case 5: /* p/pe */
		rc |= (flags & EFLG_PF);
		break;
	case 7: /* le/ng */
		rc |= (flags & EFLG_ZF);
		/* fall through */
	case 6: /* l/nge */
		rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
		break;
	}

	/* Odd condition identifiers (lsb == 1) have inverted sense. */
	return (!!rc ^ (condition & 1));
}

834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851
static void fetch_register_operand(struct operand *op)
{
	switch (op->bytes) {
	case 1:
		op->val = *(u8 *)op->addr.reg;
		break;
	case 2:
		op->val = *(u16 *)op->addr.reg;
		break;
	case 4:
		op->val = *(u32 *)op->addr.reg;
		break;
	case 8:
		op->val = *(u64 *)op->addr.reg;
		break;
	}
}

A
Avi Kivity 已提交
852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906
static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
	case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
	case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
	case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
	case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
	case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
	case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
	case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
#ifdef CONFIG_X86_64
	case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
	case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
	case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
	case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
	case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
	case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
	case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
	case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
			  int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
	case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
	case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
	case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
	case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
	case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
	case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
	case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
#ifdef CONFIG_X86_64
	case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
	case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
	case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
	case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
	case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
	case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
	case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
	case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

A
Avi Kivity 已提交
907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940
static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
	case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
	case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
	case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
	case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
	case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
	case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
	case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
	case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
	case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
	case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
	case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
	case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
	case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
	case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

A
Avi Kivity 已提交
941
static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
942
				    struct operand *op)
943
{
944 945
	unsigned reg = ctxt->modrm_reg;
	int highbyte_regs = ctxt->rex_prefix == 0;
946

947 948
	if (!(ctxt->d & ModRM))
		reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
A
Avi Kivity 已提交
949

950
	if (ctxt->d & Sse) {
A
Avi Kivity 已提交
951 952 953 954 955 956
		op->type = OP_XMM;
		op->bytes = 16;
		op->addr.xmm = reg;
		read_sse_reg(ctxt, &op->vec_val, reg);
		return;
	}
A
Avi Kivity 已提交
957 958 959 960 961 962 963
	if (ctxt->d & Mmx) {
		reg &= 7;
		op->type = OP_MM;
		op->bytes = 8;
		op->addr.mm = reg;
		return;
	}
A
Avi Kivity 已提交
964

965
	op->type = OP_REG;
966
	if (ctxt->d & ByteOp) {
967
		op->addr.reg = decode_register(reg, ctxt->regs, highbyte_regs);
968 969
		op->bytes = 1;
	} else {
970 971
		op->addr.reg = decode_register(reg, ctxt->regs, 0);
		op->bytes = ctxt->op_bytes;
972
	}
973
	fetch_register_operand(op);
974 975 976
	op->orig_val = op->val;
}

977 978 979 980 981 982
static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
{
	if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
		ctxt->modrm_seg = VCPU_SREG_SS;
}

983
static int decode_modrm(struct x86_emulate_ctxt *ctxt,
984
			struct operand *op)
985 986
{
	u8 sib;
987
	int index_reg = 0, base_reg = 0, scale;
988
	int rc = X86EMUL_CONTINUE;
989
	ulong modrm_ea = 0;
990

991 992 993 994
	if (ctxt->rex_prefix) {
		ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1;	/* REX.R */
		index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
		ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
995 996
	}

997 998 999 1000
	ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
	ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
	ctxt->modrm_rm |= (ctxt->modrm & 0x07);
	ctxt->modrm_seg = VCPU_SREG_DS;
1001

1002
	if (ctxt->modrm_mod == 3) {
1003
		op->type = OP_REG;
1004 1005 1006 1007
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.reg = decode_register(ctxt->modrm_rm,
					       ctxt->regs, ctxt->d & ByteOp);
		if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1008 1009
			op->type = OP_XMM;
			op->bytes = 16;
1010 1011
			op->addr.xmm = ctxt->modrm_rm;
			read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
A
Avi Kivity 已提交
1012 1013
			return rc;
		}
A
Avi Kivity 已提交
1014 1015 1016 1017 1018 1019
		if (ctxt->d & Mmx) {
			op->type = OP_MM;
			op->bytes = 8;
			op->addr.xmm = ctxt->modrm_rm & 7;
			return rc;
		}
1020
		fetch_register_operand(op);
1021 1022 1023
		return rc;
	}

1024 1025
	op->type = OP_MEM;

1026 1027 1028 1029 1030
	if (ctxt->ad_bytes == 2) {
		unsigned bx = ctxt->regs[VCPU_REGS_RBX];
		unsigned bp = ctxt->regs[VCPU_REGS_RBP];
		unsigned si = ctxt->regs[VCPU_REGS_RSI];
		unsigned di = ctxt->regs[VCPU_REGS_RDI];
1031 1032

		/* 16-bit ModR/M decode. */
1033
		switch (ctxt->modrm_mod) {
1034
		case 0:
1035
			if (ctxt->modrm_rm == 6)
1036
				modrm_ea += insn_fetch(u16, ctxt);
1037 1038
			break;
		case 1:
1039
			modrm_ea += insn_fetch(s8, ctxt);
1040 1041
			break;
		case 2:
1042
			modrm_ea += insn_fetch(u16, ctxt);
1043 1044
			break;
		}
1045
		switch (ctxt->modrm_rm) {
1046
		case 0:
1047
			modrm_ea += bx + si;
1048 1049
			break;
		case 1:
1050
			modrm_ea += bx + di;
1051 1052
			break;
		case 2:
1053
			modrm_ea += bp + si;
1054 1055
			break;
		case 3:
1056
			modrm_ea += bp + di;
1057 1058
			break;
		case 4:
1059
			modrm_ea += si;
1060 1061
			break;
		case 5:
1062
			modrm_ea += di;
1063 1064
			break;
		case 6:
1065
			if (ctxt->modrm_mod != 0)
1066
				modrm_ea += bp;
1067 1068
			break;
		case 7:
1069
			modrm_ea += bx;
1070 1071
			break;
		}
1072 1073 1074
		if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
		    (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
			ctxt->modrm_seg = VCPU_SREG_SS;
1075
		modrm_ea = (u16)modrm_ea;
1076 1077
	} else {
		/* 32/64-bit ModR/M decode. */
1078
		if ((ctxt->modrm_rm & 7) == 4) {
1079
			sib = insn_fetch(u8, ctxt);
1080 1081 1082 1083
			index_reg |= (sib >> 3) & 7;
			base_reg |= sib & 7;
			scale = sib >> 6;

1084
			if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
1085
				modrm_ea += insn_fetch(s32, ctxt);
1086
			else {
1087
				modrm_ea += ctxt->regs[base_reg];
1088 1089
				adjust_modrm_seg(ctxt, base_reg);
			}
1090
			if (index_reg != 4)
1091 1092
				modrm_ea += ctxt->regs[index_reg] << scale;
		} else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
1093
			if (ctxt->mode == X86EMUL_MODE_PROT64)
1094
				ctxt->rip_relative = 1;
1095 1096 1097 1098 1099
		} else {
			base_reg = ctxt->modrm_rm;
			modrm_ea += ctxt->regs[base_reg];
			adjust_modrm_seg(ctxt, base_reg);
		}
1100
		switch (ctxt->modrm_mod) {
1101
		case 0:
1102
			if (ctxt->modrm_rm == 5)
1103
				modrm_ea += insn_fetch(s32, ctxt);
1104 1105
			break;
		case 1:
1106
			modrm_ea += insn_fetch(s8, ctxt);
1107 1108
			break;
		case 2:
1109
			modrm_ea += insn_fetch(s32, ctxt);
1110 1111 1112
			break;
		}
	}
1113
	op->addr.mem.ea = modrm_ea;
1114 1115 1116 1117 1118
done:
	return rc;
}

static int decode_abs(struct x86_emulate_ctxt *ctxt,
1119
		      struct operand *op)
1120
{
1121
	int rc = X86EMUL_CONTINUE;
1122

1123
	op->type = OP_MEM;
1124
	switch (ctxt->ad_bytes) {
1125
	case 2:
1126
		op->addr.mem.ea = insn_fetch(u16, ctxt);
1127 1128
		break;
	case 4:
1129
		op->addr.mem.ea = insn_fetch(u32, ctxt);
1130 1131
		break;
	case 8:
1132
		op->addr.mem.ea = insn_fetch(u64, ctxt);
1133 1134 1135 1136 1137 1138
		break;
	}
done:
	return rc;
}

1139
static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
1140
{
1141
	long sv = 0, mask;
1142

1143 1144
	if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
		mask = ~(ctxt->dst.bytes * 8 - 1);
1145

1146 1147 1148 1149
		if (ctxt->src.bytes == 2)
			sv = (s16)ctxt->src.val & (s16)mask;
		else if (ctxt->src.bytes == 4)
			sv = (s32)ctxt->src.val & (s32)mask;
1150

1151
		ctxt->dst.addr.mem.ea += (sv >> 3);
1152
	}
1153 1154

	/* only subword offset */
1155
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
1156 1157
}

1158 1159
static int read_emulated(struct x86_emulate_ctxt *ctxt,
			 unsigned long addr, void *dest, unsigned size)
A
Avi Kivity 已提交
1160
{
1161
	int rc;
1162
	struct read_cache *mc = &ctxt->mem_read;
A
Avi Kivity 已提交
1163

1164 1165 1166 1167 1168
	while (size) {
		int n = min(size, 8u);
		size -= n;
		if (mc->pos < mc->end)
			goto read_cached;
1169

1170 1171
		rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, n,
					      &ctxt->exception);
1172 1173 1174
		if (rc != X86EMUL_CONTINUE)
			return rc;
		mc->end += n;
A
Avi Kivity 已提交
1175

1176 1177 1178 1179 1180
	read_cached:
		memcpy(dest, mc->data + mc->pos, n);
		mc->pos += n;
		dest += n;
		addr += n;
A
Avi Kivity 已提交
1181
	}
1182 1183
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1184

1185 1186 1187 1188 1189
static int segmented_read(struct x86_emulate_ctxt *ctxt,
			  struct segmented_address addr,
			  void *data,
			  unsigned size)
{
1190 1191 1192
	int rc;
	ulong linear;

1193
	rc = linearize(ctxt, addr, size, false, &linear);
1194 1195
	if (rc != X86EMUL_CONTINUE)
		return rc;
1196
	return read_emulated(ctxt, linear, data, size);
1197 1198 1199 1200 1201 1202 1203
}

static int segmented_write(struct x86_emulate_ctxt *ctxt,
			   struct segmented_address addr,
			   const void *data,
			   unsigned size)
{
1204 1205 1206
	int rc;
	ulong linear;

1207
	rc = linearize(ctxt, addr, size, true, &linear);
1208 1209
	if (rc != X86EMUL_CONTINUE)
		return rc;
1210 1211
	return ctxt->ops->write_emulated(ctxt, linear, data, size,
					 &ctxt->exception);
1212 1213 1214 1215 1216 1217 1218
}

static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
			     struct segmented_address addr,
			     const void *orig_data, const void *data,
			     unsigned size)
{
1219 1220 1221
	int rc;
	ulong linear;

1222
	rc = linearize(ctxt, addr, size, true, &linear);
1223 1224
	if (rc != X86EMUL_CONTINUE)
		return rc;
1225 1226
	return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
					   size, &ctxt->exception);
1227 1228
}

1229 1230 1231 1232
static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
			   unsigned int size, unsigned short port,
			   void *dest)
{
1233
	struct read_cache *rc = &ctxt->io_read;
1234

1235 1236
	if (rc->pos == rc->end) { /* refill pio read ahead */
		unsigned int in_page, n;
1237 1238
		unsigned int count = ctxt->rep_prefix ?
			address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) : 1;
1239
		in_page = (ctxt->eflags & EFLG_DF) ?
1240 1241
			offset_in_page(ctxt->regs[VCPU_REGS_RDI]) :
			PAGE_SIZE - offset_in_page(ctxt->regs[VCPU_REGS_RDI]);
1242 1243 1244 1245 1246
		n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
			count);
		if (n == 0)
			n = 1;
		rc->pos = rc->end = 0;
1247
		if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
1248 1249
			return 0;
		rc->end = n * size;
A
Avi Kivity 已提交
1250 1251
	}

1252 1253 1254 1255
	memcpy(dest, rc->data + rc->pos, size);
	rc->pos += size;
	return 1;
}
A
Avi Kivity 已提交
1256

1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272
static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
				     u16 index, struct desc_struct *desc)
{
	struct desc_ptr dt;
	ulong addr;

	ctxt->ops->get_idt(ctxt, &dt);

	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, index << 3 | 0x2);

	addr = dt.address + index * 8;
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
}

1273 1274 1275
static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
				     u16 selector, struct desc_ptr *dt)
{
1276 1277
	struct x86_emulate_ops *ops = ctxt->ops;

1278 1279
	if (selector & 1 << 2) {
		struct desc_struct desc;
1280 1281
		u16 sel;

1282
		memset (dt, 0, sizeof *dt);
1283
		if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
1284
			return;
1285

1286 1287 1288
		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
		dt->address = get_desc_base(&desc);
	} else
1289
		ops->get_gdt(ctxt, dt);
1290
}
1291

1292 1293 1294 1295 1296 1297 1298
/* allowed just for 8 bytes segments */
static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
1299

1300
	get_descriptor_table_ptr(ctxt, selector, &dt);
1301

1302 1303
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
1304

1305 1306 1307
	addr = dt.address + index * 8;
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
1308
}
1309

1310 1311 1312 1313 1314 1315 1316
/* allowed just for 8 bytes segments */
static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				    u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
A
Avi Kivity 已提交
1317

1318
	get_descriptor_table_ptr(ctxt, selector, &dt);
1319

1320 1321
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
A
Avi Kivity 已提交
1322

1323
	addr = dt.address + index * 8;
1324 1325
	return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
				    &ctxt->exception);
1326
}
1327

1328
/* Does not support long mode */
1329 1330 1331 1332 1333 1334 1335 1336 1337
static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, int seg)
{
	struct desc_struct seg_desc;
	u8 dpl, rpl, cpl;
	unsigned err_vec = GP_VECTOR;
	u32 err_code = 0;
	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
	int ret;
1338

1339
	memset(&seg_desc, 0, sizeof seg_desc);
1340

1341 1342 1343 1344 1345 1346 1347 1348
	if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
	    || ctxt->mode == X86EMUL_MODE_REAL) {
		/* set real mode segment descriptor */
		set_desc_base(&seg_desc, selector << 4);
		set_desc_limit(&seg_desc, 0xffff);
		seg_desc.type = 3;
		seg_desc.p = 1;
		seg_desc.s = 1;
1349 1350
		if (ctxt->mode == X86EMUL_MODE_VM86)
			seg_desc.dpl = 3;
1351 1352 1353
		goto load;
	}

1354 1355 1356 1357 1358 1359 1360 1361
	rpl = selector & 3;
	cpl = ctxt->ops->cpl(ctxt);

	/* NULL selector is not valid for TR, CS and SS (except for long mode) */
	if ((seg == VCPU_SREG_CS
	     || (seg == VCPU_SREG_SS
		 && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
	     || seg == VCPU_SREG_TR)
1362 1363 1364 1365 1366 1367 1368 1369 1370 1371
	    && null_selector)
		goto exception;

	/* TR should be in GDT only */
	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
		goto exception;

	if (null_selector) /* for NULL selector skip all following checks */
		goto load;

1372
	ret = read_segment_descriptor(ctxt, selector, &seg_desc);
1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397
	if (ret != X86EMUL_CONTINUE)
		return ret;

	err_code = selector & 0xfffc;
	err_vec = GP_VECTOR;

	/* can't load system descriptor into segment selecor */
	if (seg <= VCPU_SREG_GS && !seg_desc.s)
		goto exception;

	if (!seg_desc.p) {
		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
		goto exception;
	}

	dpl = seg_desc.dpl;

	switch (seg) {
	case VCPU_SREG_SS:
		/*
		 * segment is not a writable data segment or segment
		 * selector's RPL != CPL or segment selector's RPL != CPL
		 */
		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
			goto exception;
A
Avi Kivity 已提交
1398
		break;
1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413
	case VCPU_SREG_CS:
		if (!(seg_desc.type & 8))
			goto exception;

		if (seg_desc.type & 4) {
			/* conforming */
			if (dpl > cpl)
				goto exception;
		} else {
			/* nonconforming */
			if (rpl > cpl || dpl != cpl)
				goto exception;
		}
		/* CS(RPL) <- CPL */
		selector = (selector & 0xfffc) | cpl;
A
Avi Kivity 已提交
1414
		break;
1415 1416 1417 1418 1419 1420 1421 1422 1423
	case VCPU_SREG_TR:
		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
			goto exception;
		break;
	case VCPU_SREG_LDTR:
		if (seg_desc.s || seg_desc.type != 2)
			goto exception;
		break;
	default: /*  DS, ES, FS, or GS */
1424
		/*
1425 1426 1427
		 * segment is not a data or readable code segment or
		 * ((segment is a data or nonconforming code segment)
		 * and (both RPL and CPL > DPL))
1428
		 */
1429 1430 1431 1432
		if ((seg_desc.type & 0xa) == 0x8 ||
		    (((seg_desc.type & 0xc) != 0xc) &&
		     (rpl > dpl && cpl > dpl)))
			goto exception;
A
Avi Kivity 已提交
1433
		break;
1434 1435 1436 1437 1438
	}

	if (seg_desc.s) {
		/* mark segment as accessed */
		seg_desc.type |= 1;
1439
		ret = write_segment_descriptor(ctxt, selector, &seg_desc);
1440 1441 1442 1443
		if (ret != X86EMUL_CONTINUE)
			return ret;
	}
load:
1444
	ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
1445 1446 1447 1448 1449 1450
	return X86EMUL_CONTINUE;
exception:
	emulate_exception(ctxt, err_vec, err_code, true);
	return X86EMUL_PROPAGATE_FAULT;
}

1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469
static void write_register_operand(struct operand *op)
{
	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
	switch (op->bytes) {
	case 1:
		*(u8 *)op->addr.reg = (u8)op->val;
		break;
	case 2:
		*(u16 *)op->addr.reg = (u16)op->val;
		break;
	case 4:
		*op->addr.reg = (u32)op->val;
		break;	/* 64b: zero-extend */
	case 8:
		*op->addr.reg = op->val;
		break;
	}
}

1470
static int writeback(struct x86_emulate_ctxt *ctxt)
1471 1472 1473
{
	int rc;

1474
	switch (ctxt->dst.type) {
1475
	case OP_REG:
1476
		write_register_operand(&ctxt->dst);
A
Avi Kivity 已提交
1477
		break;
1478
	case OP_MEM:
1479
		if (ctxt->lock_prefix)
1480
			rc = segmented_cmpxchg(ctxt,
1481 1482 1483 1484
					       ctxt->dst.addr.mem,
					       &ctxt->dst.orig_val,
					       &ctxt->dst.val,
					       ctxt->dst.bytes);
1485
		else
1486
			rc = segmented_write(ctxt,
1487 1488 1489
					     ctxt->dst.addr.mem,
					     &ctxt->dst.val,
					     ctxt->dst.bytes);
1490 1491
		if (rc != X86EMUL_CONTINUE)
			return rc;
1492
		break;
A
Avi Kivity 已提交
1493
	case OP_XMM:
1494
		write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
A
Avi Kivity 已提交
1495
		break;
A
Avi Kivity 已提交
1496 1497 1498
	case OP_MM:
		write_mmx_reg(ctxt, &ctxt->dst.mm_val, ctxt->dst.addr.mm);
		break;
1499 1500
	case OP_NONE:
		/* no writeback */
1501
		break;
1502
	default:
1503
		break;
A
Avi Kivity 已提交
1504
	}
1505 1506
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1507

1508
static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
1509
{
1510
	struct segmented_address addr;
1511

1512
	register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], -bytes);
1513
	addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
1514 1515
	addr.seg = VCPU_SREG_SS;

1516 1517 1518 1519 1520
	return segmented_write(ctxt, addr, data, bytes);
}

static int em_push(struct x86_emulate_ctxt *ctxt)
{
1521
	/* Disable writeback. */
1522
	ctxt->dst.type = OP_NONE;
1523
	return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
1524
}
1525

1526 1527 1528 1529
static int emulate_pop(struct x86_emulate_ctxt *ctxt,
		       void *dest, int len)
{
	int rc;
1530
	struct segmented_address addr;
1531

1532
	addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
1533
	addr.seg = VCPU_SREG_SS;
1534
	rc = segmented_read(ctxt, addr, dest, len);
1535 1536 1537
	if (rc != X86EMUL_CONTINUE)
		return rc;

1538
	register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], len);
1539
	return rc;
1540 1541
}

1542 1543
static int em_pop(struct x86_emulate_ctxt *ctxt)
{
1544
	return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1545 1546
}

1547
static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1548
			void *dest, int len)
1549 1550
{
	int rc;
1551 1552
	unsigned long val, change_mask;
	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
1553
	int cpl = ctxt->ops->cpl(ctxt);
1554

1555
	rc = emulate_pop(ctxt, &val, len);
1556 1557
	if (rc != X86EMUL_CONTINUE)
		return rc;
1558

1559 1560
	change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
		| EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1561

1562 1563 1564 1565 1566 1567 1568 1569 1570 1571
	switch(ctxt->mode) {
	case X86EMUL_MODE_PROT64:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT16:
		if (cpl == 0)
			change_mask |= EFLG_IOPL;
		if (cpl <= iopl)
			change_mask |= EFLG_IF;
		break;
	case X86EMUL_MODE_VM86:
1572 1573
		if (iopl < 3)
			return emulate_gp(ctxt, 0);
1574 1575 1576 1577 1578
		change_mask |= EFLG_IF;
		break;
	default: /* real mode */
		change_mask |= (EFLG_IOPL | EFLG_IF);
		break;
1579
	}
1580 1581 1582 1583 1584

	*(unsigned long *)dest =
		(ctxt->eflags & ~change_mask) | (val & change_mask);

	return rc;
1585 1586
}

1587 1588
static int em_popf(struct x86_emulate_ctxt *ctxt)
{
1589 1590 1591 1592
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->eflags;
	ctxt->dst.bytes = ctxt->op_bytes;
	return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1593 1594
}

A
Avi Kivity 已提交
1595 1596 1597 1598 1599 1600 1601
static int em_leave(struct x86_emulate_ctxt *ctxt)
{
	assign_masked(&ctxt->regs[VCPU_REGS_RSP], ctxt->regs[VCPU_REGS_RBP],
		      stack_mask(ctxt));
	return emulate_pop(ctxt, &ctxt->regs[VCPU_REGS_RBP], ctxt->op_bytes);
}

1602
static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
1603
{
1604 1605
	int seg = ctxt->src2.val;

1606
	ctxt->src.val = get_segment_selector(ctxt, seg);
1607

1608
	return em_push(ctxt);
1609 1610
}

1611
static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
1612
{
1613
	int seg = ctxt->src2.val;
1614 1615
	unsigned long selector;
	int rc;
1616

1617
	rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
1618 1619 1620
	if (rc != X86EMUL_CONTINUE)
		return rc;

1621
	rc = load_segment_descriptor(ctxt, (u16)selector, seg);
1622
	return rc;
1623 1624
}

1625
static int em_pusha(struct x86_emulate_ctxt *ctxt)
1626
{
1627
	unsigned long old_esp = ctxt->regs[VCPU_REGS_RSP];
1628 1629
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RAX;
1630

1631 1632
	while (reg <= VCPU_REGS_RDI) {
		(reg == VCPU_REGS_RSP) ?
1633
		(ctxt->src.val = old_esp) : (ctxt->src.val = ctxt->regs[reg]);
1634

1635
		rc = em_push(ctxt);
1636 1637
		if (rc != X86EMUL_CONTINUE)
			return rc;
1638

1639
		++reg;
1640 1641
	}

1642
	return rc;
1643 1644
}

1645 1646
static int em_pushf(struct x86_emulate_ctxt *ctxt)
{
1647
	ctxt->src.val =  (unsigned long)ctxt->eflags;
1648 1649 1650
	return em_push(ctxt);
}

1651
static int em_popa(struct x86_emulate_ctxt *ctxt)
1652
{
1653 1654
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RDI;
1655

1656 1657
	while (reg >= VCPU_REGS_RAX) {
		if (reg == VCPU_REGS_RSP) {
1658 1659
			register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP],
							ctxt->op_bytes);
1660 1661
			--reg;
		}
1662

1663
		rc = emulate_pop(ctxt, &ctxt->regs[reg], ctxt->op_bytes);
1664 1665 1666
		if (rc != X86EMUL_CONTINUE)
			break;
		--reg;
1667
	}
1668
	return rc;
1669 1670
}

1671
int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
1672
{
1673
	struct x86_emulate_ops *ops = ctxt->ops;
1674
	int rc;
1675 1676 1677 1678 1679 1680
	struct desc_ptr dt;
	gva_t cs_addr;
	gva_t eip_addr;
	u16 cs, eip;

	/* TODO: Add limit checks */
1681
	ctxt->src.val = ctxt->eflags;
1682
	rc = em_push(ctxt);
1683 1684
	if (rc != X86EMUL_CONTINUE)
		return rc;
1685 1686 1687

	ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);

1688
	ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
1689
	rc = em_push(ctxt);
1690 1691
	if (rc != X86EMUL_CONTINUE)
		return rc;
1692

1693
	ctxt->src.val = ctxt->_eip;
1694
	rc = em_push(ctxt);
1695 1696 1697
	if (rc != X86EMUL_CONTINUE)
		return rc;

1698
	ops->get_idt(ctxt, &dt);
1699 1700 1701 1702

	eip_addr = dt.address + (irq << 2);
	cs_addr = dt.address + (irq << 2) + 2;

1703
	rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
1704 1705 1706
	if (rc != X86EMUL_CONTINUE)
		return rc;

1707
	rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
1708 1709 1710
	if (rc != X86EMUL_CONTINUE)
		return rc;

1711
	rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
1712 1713 1714
	if (rc != X86EMUL_CONTINUE)
		return rc;

1715
	ctxt->_eip = eip;
1716 1717 1718 1719

	return rc;
}

1720
static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
1721 1722 1723
{
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
1724
		return emulate_int_real(ctxt, irq);
1725 1726 1727 1728 1729 1730 1731 1732 1733 1734
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
	default:
		/* Protected mode interrupts unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
	}
}

1735
static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
1736
{
1737 1738 1739 1740 1741 1742 1743 1744
	int rc = X86EMUL_CONTINUE;
	unsigned long temp_eip = 0;
	unsigned long temp_eflags = 0;
	unsigned long cs = 0;
	unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
			     EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
			     EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
	unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1745

1746
	/* TODO: Add stack limit check */
1747

1748
	rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
1749

1750 1751
	if (rc != X86EMUL_CONTINUE)
		return rc;
1752

1753 1754
	if (temp_eip & ~0xffff)
		return emulate_gp(ctxt, 0);
1755

1756
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
1757

1758 1759
	if (rc != X86EMUL_CONTINUE)
		return rc;
1760

1761
	rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
1762

1763 1764
	if (rc != X86EMUL_CONTINUE)
		return rc;
1765

1766
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
1767

1768 1769
	if (rc != X86EMUL_CONTINUE)
		return rc;
1770

1771
	ctxt->_eip = temp_eip;
1772 1773


1774
	if (ctxt->op_bytes == 4)
1775
		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
1776
	else if (ctxt->op_bytes == 2) {
1777 1778
		ctxt->eflags &= ~0xffff;
		ctxt->eflags |= temp_eflags;
1779
	}
1780 1781 1782 1783 1784

	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
	ctxt->eflags |= EFLG_RESERVED_ONE_MASK;

	return rc;
1785 1786
}

1787
static int em_iret(struct x86_emulate_ctxt *ctxt)
1788
{
1789 1790
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
1791
		return emulate_iret_real(ctxt);
1792 1793 1794 1795
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
1796
	default:
1797 1798
		/* iret from protected mode unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
1799 1800 1801
	}
}

1802 1803 1804 1805 1806
static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned short sel;

1807
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
1808

1809
	rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
1810 1811 1812
	if (rc != X86EMUL_CONTINUE)
		return rc;

1813 1814
	ctxt->_eip = 0;
	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
1815 1816 1817
	return X86EMUL_CONTINUE;
}

1818
static int em_grp2(struct x86_emulate_ctxt *ctxt)
1819
{
1820
	switch (ctxt->modrm_reg) {
1821
	case 0:	/* rol */
1822
		emulate_2op_SrcB(ctxt, "rol");
1823 1824
		break;
	case 1:	/* ror */
1825
		emulate_2op_SrcB(ctxt, "ror");
1826 1827
		break;
	case 2:	/* rcl */
1828
		emulate_2op_SrcB(ctxt, "rcl");
1829 1830
		break;
	case 3:	/* rcr */
1831
		emulate_2op_SrcB(ctxt, "rcr");
1832 1833 1834
		break;
	case 4:	/* sal/shl */
	case 6:	/* sal/shl */
1835
		emulate_2op_SrcB(ctxt, "sal");
1836 1837
		break;
	case 5:	/* shr */
1838
		emulate_2op_SrcB(ctxt, "shr");
1839 1840
		break;
	case 7:	/* sar */
1841
		emulate_2op_SrcB(ctxt, "sar");
1842 1843
		break;
	}
1844
	return X86EMUL_CONTINUE;
1845 1846
}

1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875
static int em_not(struct x86_emulate_ctxt *ctxt)
{
	ctxt->dst.val = ~ctxt->dst.val;
	return X86EMUL_CONTINUE;
}

static int em_neg(struct x86_emulate_ctxt *ctxt)
{
	emulate_1op(ctxt, "neg");
	return X86EMUL_CONTINUE;
}

static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 ex = 0;

	emulate_1op_rax_rdx(ctxt, "mul", ex);
	return X86EMUL_CONTINUE;
}

static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 ex = 0;

	emulate_1op_rax_rdx(ctxt, "imul", ex);
	return X86EMUL_CONTINUE;
}

static int em_div_ex(struct x86_emulate_ctxt *ctxt)
1876
{
1877
	u8 de = 0;
1878

1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889
	emulate_1op_rax_rdx(ctxt, "div", de);
	if (de)
		return emulate_de(ctxt);
	return X86EMUL_CONTINUE;
}

static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 de = 0;

	emulate_1op_rax_rdx(ctxt, "idiv", de);
1890 1891
	if (de)
		return emulate_de(ctxt);
1892
	return X86EMUL_CONTINUE;
1893 1894
}

1895
static int em_grp45(struct x86_emulate_ctxt *ctxt)
1896
{
1897
	int rc = X86EMUL_CONTINUE;
1898

1899
	switch (ctxt->modrm_reg) {
1900
	case 0:	/* inc */
1901
		emulate_1op(ctxt, "inc");
1902 1903
		break;
	case 1:	/* dec */
1904
		emulate_1op(ctxt, "dec");
1905
		break;
1906 1907
	case 2: /* call near abs */ {
		long int old_eip;
1908 1909 1910
		old_eip = ctxt->_eip;
		ctxt->_eip = ctxt->src.val;
		ctxt->src.val = old_eip;
1911
		rc = em_push(ctxt);
1912 1913
		break;
	}
1914
	case 4: /* jmp abs */
1915
		ctxt->_eip = ctxt->src.val;
1916
		break;
1917 1918 1919
	case 5: /* jmp far */
		rc = em_jmp_far(ctxt);
		break;
1920
	case 6:	/* push */
1921
		rc = em_push(ctxt);
1922 1923
		break;
	}
1924
	return rc;
1925 1926
}

1927
static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
1928
{
1929
	u64 old = ctxt->dst.orig_val64;
1930

1931 1932 1933 1934
	if (((u32) (old >> 0) != (u32) ctxt->regs[VCPU_REGS_RAX]) ||
	    ((u32) (old >> 32) != (u32) ctxt->regs[VCPU_REGS_RDX])) {
		ctxt->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
		ctxt->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
1935
		ctxt->eflags &= ~EFLG_ZF;
1936
	} else {
1937 1938
		ctxt->dst.val64 = ((u64)ctxt->regs[VCPU_REGS_RCX] << 32) |
			(u32) ctxt->regs[VCPU_REGS_RBX];
1939

1940
		ctxt->eflags |= EFLG_ZF;
1941
	}
1942
	return X86EMUL_CONTINUE;
1943 1944
}

1945 1946
static int em_ret(struct x86_emulate_ctxt *ctxt)
{
1947 1948 1949
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->_eip;
	ctxt->dst.bytes = ctxt->op_bytes;
1950 1951 1952
	return em_pop(ctxt);
}

1953
static int em_ret_far(struct x86_emulate_ctxt *ctxt)
1954 1955 1956 1957
{
	int rc;
	unsigned long cs;

1958
	rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
1959
	if (rc != X86EMUL_CONTINUE)
1960
		return rc;
1961 1962 1963
	if (ctxt->op_bytes == 4)
		ctxt->_eip = (u32)ctxt->_eip;
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
1964
	if (rc != X86EMUL_CONTINUE)
1965
		return rc;
1966
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
1967 1968 1969
	return rc;
}

1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987
static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
{
	/* Save real source value, then compare EAX against destination. */
	ctxt->src.orig_val = ctxt->src.val;
	ctxt->src.val = ctxt->regs[VCPU_REGS_RAX];
	emulate_2op_SrcV(ctxt, "cmp");

	if (ctxt->eflags & EFLG_ZF) {
		/* Success: write back to memory. */
		ctxt->dst.val = ctxt->src.orig_val;
	} else {
		/* Failure: write the value we saw to EAX. */
		ctxt->dst.type = OP_REG;
		ctxt->dst.addr.reg = (unsigned long *)&ctxt->regs[VCPU_REGS_RAX];
	}
	return X86EMUL_CONTINUE;
}

1988
static int em_lseg(struct x86_emulate_ctxt *ctxt)
1989
{
1990
	int seg = ctxt->src2.val;
1991 1992 1993
	unsigned short sel;
	int rc;

1994
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
1995

1996
	rc = load_segment_descriptor(ctxt, sel, seg);
1997 1998 1999
	if (rc != X86EMUL_CONTINUE)
		return rc;

2000
	ctxt->dst.val = ctxt->src.val;
2001 2002 2003
	return rc;
}

2004
static void
2005
setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
2006
			struct desc_struct *cs, struct desc_struct *ss)
2007
{
2008 2009
	u16 selector;

2010
	memset(cs, 0, sizeof(struct desc_struct));
2011
	ctxt->ops->get_segment(ctxt, &selector, cs, NULL, VCPU_SREG_CS);
2012
	memset(ss, 0, sizeof(struct desc_struct));
2013 2014

	cs->l = 0;		/* will be adjusted later */
2015
	set_desc_base(cs, 0);	/* flat segment */
2016
	cs->g = 1;		/* 4kb granularity */
2017
	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
2018 2019 2020
	cs->type = 0x0b;	/* Read, Execute, Accessed */
	cs->s = 1;
	cs->dpl = 0;		/* will be adjusted later */
2021 2022
	cs->p = 1;
	cs->d = 1;
2023

2024 2025
	set_desc_base(ss, 0);	/* flat segment */
	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
2026 2027 2028
	ss->g = 1;		/* 4kb granularity */
	ss->s = 1;
	ss->type = 0x03;	/* Read/Write, Accessed */
2029
	ss->d = 1;		/* 32bit stack segment */
2030
	ss->dpl = 0;
2031
	ss->p = 1;
2032 2033
}

2034 2035 2036 2037 2038
static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

	eax = ecx = 0;
2039 2040
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
2041 2042 2043 2044
		&& ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
		&& edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
}

2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058
static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
{
	struct x86_emulate_ops *ops = ctxt->ops;
	u32 eax, ebx, ecx, edx;

	/*
	 * syscall should always be enabled in longmode - so only become
	 * vendor specific (cpuid) if other modes are active...
	 */
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return true;

	eax = 0x00000000;
	ecx = 0x00000000;
2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083
	ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	/*
	 * Intel ("GenuineIntel")
	 * remark: Intel CPUs only support "syscall" in 64bit
	 * longmode. Also an 64bit guest with a
	 * 32bit compat-app running will #UD !! While this
	 * behaviour can be fixed (by emulating) into AMD
	 * response - CPUs of AMD can't behave like Intel.
	 */
	if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
		return false;

	/* AMD ("AuthenticAMD") */
	if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
		return true;

	/* AMD ("AMDisbetter!") */
	if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
		return true;
2084 2085 2086 2087 2088

	/* default: (not Intel, not AMD), apply Intel's stricter rules... */
	return false;
}

2089
static int em_syscall(struct x86_emulate_ctxt *ctxt)
2090
{
2091
	struct x86_emulate_ops *ops = ctxt->ops;
2092
	struct desc_struct cs, ss;
2093
	u64 msr_data;
2094
	u16 cs_sel, ss_sel;
2095
	u64 efer = 0;
2096 2097

	/* syscall is not available in real mode */
2098
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2099 2100
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_ud(ctxt);
2101

2102 2103 2104
	if (!(em_syscall_is_enabled(ctxt)))
		return emulate_ud(ctxt);

2105
	ops->get_msr(ctxt, MSR_EFER, &efer);
2106
	setup_syscalls_segments(ctxt, &cs, &ss);
2107

2108 2109 2110
	if (!(efer & EFER_SCE))
		return emulate_ud(ctxt);

2111
	ops->get_msr(ctxt, MSR_STAR, &msr_data);
2112
	msr_data >>= 32;
2113 2114
	cs_sel = (u16)(msr_data & 0xfffc);
	ss_sel = (u16)(msr_data + 8);
2115

2116
	if (efer & EFER_LMA) {
2117
		cs.d = 0;
2118 2119
		cs.l = 1;
	}
2120 2121
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2122

2123
	ctxt->regs[VCPU_REGS_RCX] = ctxt->_eip;
2124
	if (efer & EFER_LMA) {
2125
#ifdef CONFIG_X86_64
2126
		ctxt->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
2127

2128
		ops->get_msr(ctxt,
2129 2130
			     ctxt->mode == X86EMUL_MODE_PROT64 ?
			     MSR_LSTAR : MSR_CSTAR, &msr_data);
2131
		ctxt->_eip = msr_data;
2132

2133
		ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
2134 2135 2136 2137
		ctxt->eflags &= ~(msr_data | EFLG_RF);
#endif
	} else {
		/* legacy mode */
2138
		ops->get_msr(ctxt, MSR_STAR, &msr_data);
2139
		ctxt->_eip = (u32)msr_data;
2140 2141 2142 2143

		ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
	}

2144
	return X86EMUL_CONTINUE;
2145 2146
}

2147
static int em_sysenter(struct x86_emulate_ctxt *ctxt)
2148
{
2149
	struct x86_emulate_ops *ops = ctxt->ops;
2150
	struct desc_struct cs, ss;
2151
	u64 msr_data;
2152
	u16 cs_sel, ss_sel;
2153
	u64 efer = 0;
2154

2155
	ops->get_msr(ctxt, MSR_EFER, &efer);
2156
	/* inject #GP if in real mode */
2157 2158
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return emulate_gp(ctxt, 0);
2159

2160 2161 2162 2163 2164 2165 2166 2167
	/*
	 * Not recognized on AMD in compat mode (but is recognized in legacy
	 * mode).
	 */
	if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
	    && !vendor_intel(ctxt))
		return emulate_ud(ctxt);

2168 2169 2170
	/* XXX sysenter/sysexit have not been tested in 64bit mode.
	* Therefore, we inject an #UD.
	*/
2171 2172
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return emulate_ud(ctxt);
2173

2174
	setup_syscalls_segments(ctxt, &cs, &ss);
2175

2176
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2177 2178
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT32:
2179 2180
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2181 2182
		break;
	case X86EMUL_MODE_PROT64:
2183 2184
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2185 2186 2187 2188
		break;
	}

	ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
2189 2190 2191 2192
	cs_sel = (u16)msr_data;
	cs_sel &= ~SELECTOR_RPL_MASK;
	ss_sel = cs_sel + 8;
	ss_sel &= ~SELECTOR_RPL_MASK;
2193
	if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
2194
		cs.d = 0;
2195 2196 2197
		cs.l = 1;
	}

2198 2199
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2200

2201
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
2202
	ctxt->_eip = msr_data;
2203

2204
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
2205
	ctxt->regs[VCPU_REGS_RSP] = msr_data;
2206

2207
	return X86EMUL_CONTINUE;
2208 2209
}

2210
static int em_sysexit(struct x86_emulate_ctxt *ctxt)
2211
{
2212
	struct x86_emulate_ops *ops = ctxt->ops;
2213
	struct desc_struct cs, ss;
2214 2215
	u64 msr_data;
	int usermode;
X
Xiao Guangrong 已提交
2216
	u16 cs_sel = 0, ss_sel = 0;
2217

2218 2219
	/* inject #GP if in real mode or Virtual 8086 mode */
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2220 2221
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_gp(ctxt, 0);
2222

2223
	setup_syscalls_segments(ctxt, &cs, &ss);
2224

2225
	if ((ctxt->rex_prefix & 0x8) != 0x0)
2226 2227 2228 2229 2230 2231
		usermode = X86EMUL_MODE_PROT64;
	else
		usermode = X86EMUL_MODE_PROT32;

	cs.dpl = 3;
	ss.dpl = 3;
2232
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2233 2234
	switch (usermode) {
	case X86EMUL_MODE_PROT32:
2235
		cs_sel = (u16)(msr_data + 16);
2236 2237
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2238
		ss_sel = (u16)(msr_data + 24);
2239 2240
		break;
	case X86EMUL_MODE_PROT64:
2241
		cs_sel = (u16)(msr_data + 32);
2242 2243
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2244 2245
		ss_sel = cs_sel + 8;
		cs.d = 0;
2246 2247 2248
		cs.l = 1;
		break;
	}
2249 2250
	cs_sel |= SELECTOR_RPL_MASK;
	ss_sel |= SELECTOR_RPL_MASK;
2251

2252 2253
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2254

2255 2256
	ctxt->_eip = ctxt->regs[VCPU_REGS_RDX];
	ctxt->regs[VCPU_REGS_RSP] = ctxt->regs[VCPU_REGS_RCX];
2257

2258
	return X86EMUL_CONTINUE;
2259 2260
}

2261
static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
2262 2263 2264 2265 2266 2267 2268
{
	int iopl;
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return false;
	if (ctxt->mode == X86EMUL_MODE_VM86)
		return true;
	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
2269
	return ctxt->ops->cpl(ctxt) > iopl;
2270 2271 2272 2273 2274
}

static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
					    u16 port, u16 len)
{
2275
	struct x86_emulate_ops *ops = ctxt->ops;
2276
	struct desc_struct tr_seg;
2277
	u32 base3;
2278
	int r;
2279
	u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
2280
	unsigned mask = (1 << len) - 1;
2281
	unsigned long base;
2282

2283
	ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
2284
	if (!tr_seg.p)
2285
		return false;
2286
	if (desc_limit_scaled(&tr_seg) < 103)
2287
		return false;
2288 2289 2290 2291
	base = get_desc_base(&tr_seg);
#ifdef CONFIG_X86_64
	base |= ((u64)base3) << 32;
#endif
2292
	r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
2293 2294
	if (r != X86EMUL_CONTINUE)
		return false;
2295
	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
2296
		return false;
2297
	r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
2298 2299 2300 2301 2302 2303 2304 2305 2306 2307
	if (r != X86EMUL_CONTINUE)
		return false;
	if ((perm >> bit_idx) & mask)
		return false;
	return true;
}

static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
				 u16 port, u16 len)
{
2308 2309 2310
	if (ctxt->perm_ok)
		return true;

2311 2312
	if (emulator_bad_iopl(ctxt))
		if (!emulator_io_port_access_allowed(ctxt, port, len))
2313
			return false;
2314 2315 2316

	ctxt->perm_ok = true;

2317 2318 2319
	return true;
}

2320 2321 2322
static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_16 *tss)
{
2323
	tss->ip = ctxt->_eip;
2324
	tss->flag = ctxt->eflags;
2325 2326 2327 2328 2329 2330 2331 2332
	tss->ax = ctxt->regs[VCPU_REGS_RAX];
	tss->cx = ctxt->regs[VCPU_REGS_RCX];
	tss->dx = ctxt->regs[VCPU_REGS_RDX];
	tss->bx = ctxt->regs[VCPU_REGS_RBX];
	tss->sp = ctxt->regs[VCPU_REGS_RSP];
	tss->bp = ctxt->regs[VCPU_REGS_RBP];
	tss->si = ctxt->regs[VCPU_REGS_RSI];
	tss->di = ctxt->regs[VCPU_REGS_RDI];
2333

2334 2335 2336 2337 2338
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2339 2340 2341 2342 2343 2344 2345
}

static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_16 *tss)
{
	int ret;

2346
	ctxt->_eip = tss->ip;
2347
	ctxt->eflags = tss->flag | 2;
2348 2349 2350 2351 2352 2353 2354 2355
	ctxt->regs[VCPU_REGS_RAX] = tss->ax;
	ctxt->regs[VCPU_REGS_RCX] = tss->cx;
	ctxt->regs[VCPU_REGS_RDX] = tss->dx;
	ctxt->regs[VCPU_REGS_RBX] = tss->bx;
	ctxt->regs[VCPU_REGS_RSP] = tss->sp;
	ctxt->regs[VCPU_REGS_RBP] = tss->bp;
	ctxt->regs[VCPU_REGS_RSI] = tss->si;
	ctxt->regs[VCPU_REGS_RDI] = tss->di;
2356 2357 2358 2359 2360

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2361 2362 2363 2364 2365
	set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2366 2367 2368 2369 2370

	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
2371
	ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
2372 2373
	if (ret != X86EMUL_CONTINUE)
		return ret;
2374
	ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
2375 2376
	if (ret != X86EMUL_CONTINUE)
		return ret;
2377
	ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
2378 2379
	if (ret != X86EMUL_CONTINUE)
		return ret;
2380
	ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
2381 2382
	if (ret != X86EMUL_CONTINUE)
		return ret;
2383
	ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
2384 2385 2386 2387 2388 2389 2390 2391 2392 2393
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_16(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2394
	struct x86_emulate_ops *ops = ctxt->ops;
2395 2396
	struct tss_segment_16 tss_seg;
	int ret;
2397
	u32 new_tss_base = get_desc_base(new_desc);
2398

2399
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2400
			    &ctxt->exception);
2401
	if (ret != X86EMUL_CONTINUE)
2402 2403 2404
		/* FIXME: need to provide precise fault address */
		return ret;

2405
	save_state_to_tss16(ctxt, &tss_seg);
2406

2407
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2408
			     &ctxt->exception);
2409
	if (ret != X86EMUL_CONTINUE)
2410 2411 2412
		/* FIXME: need to provide precise fault address */
		return ret;

2413
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2414
			    &ctxt->exception);
2415
	if (ret != X86EMUL_CONTINUE)
2416 2417 2418 2419 2420 2421
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2422
		ret = ops->write_std(ctxt, new_tss_base,
2423 2424
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2425
				     &ctxt->exception);
2426
		if (ret != X86EMUL_CONTINUE)
2427 2428 2429 2430
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2431
	return load_state_from_tss16(ctxt, &tss_seg);
2432 2433 2434 2435 2436
}

static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_32 *tss)
{
2437
	tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
2438
	tss->eip = ctxt->_eip;
2439
	tss->eflags = ctxt->eflags;
2440 2441 2442 2443 2444 2445 2446 2447
	tss->eax = ctxt->regs[VCPU_REGS_RAX];
	tss->ecx = ctxt->regs[VCPU_REGS_RCX];
	tss->edx = ctxt->regs[VCPU_REGS_RDX];
	tss->ebx = ctxt->regs[VCPU_REGS_RBX];
	tss->esp = ctxt->regs[VCPU_REGS_RSP];
	tss->ebp = ctxt->regs[VCPU_REGS_RBP];
	tss->esi = ctxt->regs[VCPU_REGS_RSI];
	tss->edi = ctxt->regs[VCPU_REGS_RDI];
2448

2449 2450 2451 2452 2453 2454 2455
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
	tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
	tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2456 2457 2458 2459 2460 2461 2462
}

static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_32 *tss)
{
	int ret;

2463
	if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
2464
		return emulate_gp(ctxt, 0);
2465
	ctxt->_eip = tss->eip;
2466
	ctxt->eflags = tss->eflags | 2;
2467 2468

	/* General purpose registers */
2469 2470 2471 2472 2473 2474 2475 2476
	ctxt->regs[VCPU_REGS_RAX] = tss->eax;
	ctxt->regs[VCPU_REGS_RCX] = tss->ecx;
	ctxt->regs[VCPU_REGS_RDX] = tss->edx;
	ctxt->regs[VCPU_REGS_RBX] = tss->ebx;
	ctxt->regs[VCPU_REGS_RSP] = tss->esp;
	ctxt->regs[VCPU_REGS_RBP] = tss->ebp;
	ctxt->regs[VCPU_REGS_RSI] = tss->esi;
	ctxt->regs[VCPU_REGS_RDI] = tss->edi;
2477 2478 2479 2480 2481

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2482 2483 2484 2485 2486 2487 2488
	set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
	set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
	set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
2489

2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507
	/*
	 * If we're switching between Protected Mode and VM86, we need to make
	 * sure to update the mode before loading the segment descriptors so
	 * that the selectors are interpreted correctly.
	 *
	 * Need to get rflags to the vcpu struct immediately because it
	 * influences the CPL which is checked at least when loading the segment
	 * descriptors and when pushing an error code to the new kernel stack.
	 *
	 * TODO Introduce a separate ctxt->ops->set_cpl callback
	 */
	if (ctxt->eflags & X86_EFLAGS_VM)
		ctxt->mode = X86EMUL_MODE_VM86;
	else
		ctxt->mode = X86EMUL_MODE_PROT32;

	ctxt->ops->set_rflags(ctxt, ctxt->eflags);

2508 2509 2510 2511
	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
2512
	ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
2513 2514
	if (ret != X86EMUL_CONTINUE)
		return ret;
2515
	ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
2516 2517
	if (ret != X86EMUL_CONTINUE)
		return ret;
2518
	ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
2519 2520
	if (ret != X86EMUL_CONTINUE)
		return ret;
2521
	ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
2522 2523
	if (ret != X86EMUL_CONTINUE)
		return ret;
2524
	ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
2525 2526
	if (ret != X86EMUL_CONTINUE)
		return ret;
2527
	ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
2528 2529
	if (ret != X86EMUL_CONTINUE)
		return ret;
2530
	ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
2531 2532 2533 2534 2535 2536 2537 2538 2539 2540
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_32(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2541
	struct x86_emulate_ops *ops = ctxt->ops;
2542 2543
	struct tss_segment_32 tss_seg;
	int ret;
2544
	u32 new_tss_base = get_desc_base(new_desc);
2545

2546
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2547
			    &ctxt->exception);
2548
	if (ret != X86EMUL_CONTINUE)
2549 2550 2551
		/* FIXME: need to provide precise fault address */
		return ret;

2552
	save_state_to_tss32(ctxt, &tss_seg);
2553

2554
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2555
			     &ctxt->exception);
2556
	if (ret != X86EMUL_CONTINUE)
2557 2558 2559
		/* FIXME: need to provide precise fault address */
		return ret;

2560
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2561
			    &ctxt->exception);
2562
	if (ret != X86EMUL_CONTINUE)
2563 2564 2565 2566 2567 2568
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2569
		ret = ops->write_std(ctxt, new_tss_base,
2570 2571
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2572
				     &ctxt->exception);
2573
		if (ret != X86EMUL_CONTINUE)
2574 2575 2576 2577
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2578
	return load_state_from_tss32(ctxt, &tss_seg);
2579 2580 2581
}

static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
2582
				   u16 tss_selector, int idt_index, int reason,
2583
				   bool has_error_code, u32 error_code)
2584
{
2585
	struct x86_emulate_ops *ops = ctxt->ops;
2586 2587
	struct desc_struct curr_tss_desc, next_tss_desc;
	int ret;
2588
	u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
2589
	ulong old_tss_base =
2590
		ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
2591
	u32 desc_limit;
2592 2593 2594

	/* FIXME: old_tss_base == ~0 ? */

2595
	ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
2596 2597
	if (ret != X86EMUL_CONTINUE)
		return ret;
2598
	ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
2599 2600 2601 2602 2603
	if (ret != X86EMUL_CONTINUE)
		return ret;

	/* FIXME: check that next_tss_desc is tss */

2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629
	/*
	 * Check privileges. The three cases are task switch caused by...
	 *
	 * 1. jmp/call/int to task gate: Check against DPL of the task gate
	 * 2. Exception/IRQ/iret: No check is performed
	 * 3. jmp/call to TSS: Check agains DPL of the TSS
	 */
	if (reason == TASK_SWITCH_GATE) {
		if (idt_index != -1) {
			/* Software interrupts */
			struct desc_struct task_gate_desc;
			int dpl;

			ret = read_interrupt_descriptor(ctxt, idt_index,
							&task_gate_desc);
			if (ret != X86EMUL_CONTINUE)
				return ret;

			dpl = task_gate_desc.dpl;
			if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
				return emulate_gp(ctxt, (idt_index << 3) | 0x2);
		}
	} else if (reason != TASK_SWITCH_IRET) {
		int dpl = next_tss_desc.dpl;
		if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
			return emulate_gp(ctxt, tss_selector);
2630 2631
	}

2632

2633 2634 2635 2636
	desc_limit = desc_limit_scaled(&next_tss_desc);
	if (!next_tss_desc.p ||
	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
	     desc_limit < 0x2b)) {
2637
		emulate_ts(ctxt, tss_selector & 0xfffc);
2638 2639 2640 2641 2642
		return X86EMUL_PROPAGATE_FAULT;
	}

	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2643
		write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654
	}

	if (reason == TASK_SWITCH_IRET)
		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;

	/* set back link to prev task only if NT bit is set in eflags
	   note that old_tss_sel is not used afetr this point */
	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
		old_tss_sel = 0xffff;

	if (next_tss_desc.type & 8)
2655
		ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
2656 2657
				     old_tss_base, &next_tss_desc);
	else
2658
		ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
2659
				     old_tss_base, &next_tss_desc);
2660 2661
	if (ret != X86EMUL_CONTINUE)
		return ret;
2662 2663 2664 2665 2666 2667

	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;

	if (reason != TASK_SWITCH_IRET) {
		next_tss_desc.type |= (1 << 1); /* set busy flag */
2668
		write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
2669 2670
	}

2671
	ops->set_cr(ctxt, 0,  ops->get_cr(ctxt, 0) | X86_CR0_TS);
2672
	ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
2673

2674
	if (has_error_code) {
2675 2676 2677
		ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
		ctxt->lock_prefix = 0;
		ctxt->src.val = (unsigned long) error_code;
2678
		ret = em_push(ctxt);
2679 2680
	}

2681 2682 2683 2684
	return ret;
}

int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2685
			 u16 tss_selector, int idt_index, int reason,
2686
			 bool has_error_code, u32 error_code)
2687 2688 2689
{
	int rc;

2690 2691
	ctxt->_eip = ctxt->eip;
	ctxt->dst.type = OP_NONE;
2692

2693
	rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
2694
				     has_error_code, error_code);
2695

2696
	if (rc == X86EMUL_CONTINUE)
2697
		ctxt->eip = ctxt->_eip;
2698

2699
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
2700 2701
}

2702
static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
2703
			    int reg, struct operand *op)
2704 2705 2706
{
	int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;

2707 2708
	register_address_increment(ctxt, &ctxt->regs[reg], df * op->bytes);
	op->addr.mem.ea = register_address(ctxt, ctxt->regs[reg]);
2709
	op->addr.mem.seg = seg;
2710 2711
}

2712 2713 2714 2715 2716 2717
static int em_das(struct x86_emulate_ctxt *ctxt)
{
	u8 al, old_al;
	bool af, cf, old_cf;

	cf = ctxt->eflags & X86_EFLAGS_CF;
2718
	al = ctxt->dst.val;
2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735

	old_al = al;
	old_cf = cf;
	cf = false;
	af = ctxt->eflags & X86_EFLAGS_AF;
	if ((al & 0x0f) > 9 || af) {
		al -= 6;
		cf = old_cf | (al >= 250);
		af = true;
	} else {
		af = false;
	}
	if (old_al > 0x99 || old_cf) {
		al -= 0x60;
		cf = true;
	}

2736
	ctxt->dst.val = al;
2737
	/* Set PF, ZF, SF */
2738 2739 2740
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
2741
	emulate_2op_SrcV(ctxt, "or");
2742 2743 2744 2745 2746 2747 2748 2749
	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
	if (cf)
		ctxt->eflags |= X86_EFLAGS_CF;
	if (af)
		ctxt->eflags |= X86_EFLAGS_AF;
	return X86EMUL_CONTINUE;
}

2750 2751 2752 2753 2754 2755 2756 2757 2758
static int em_call(struct x86_emulate_ctxt *ctxt)
{
	long rel = ctxt->src.val;

	ctxt->src.val = (unsigned long)ctxt->_eip;
	jmp_rel(ctxt, rel);
	return em_push(ctxt);
}

2759 2760 2761 2762 2763 2764
static int em_call_far(struct x86_emulate_ctxt *ctxt)
{
	u16 sel, old_cs;
	ulong old_eip;
	int rc;

2765
	old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
2766
	old_eip = ctxt->_eip;
2767

2768
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2769
	if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
2770 2771
		return X86EMUL_CONTINUE;

2772 2773
	ctxt->_eip = 0;
	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
2774

2775
	ctxt->src.val = old_cs;
2776
	rc = em_push(ctxt);
2777 2778 2779
	if (rc != X86EMUL_CONTINUE)
		return rc;

2780
	ctxt->src.val = old_eip;
2781
	return em_push(ctxt);
2782 2783
}

2784 2785 2786 2787
static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
{
	int rc;

2788 2789 2790 2791
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->_eip;
	ctxt->dst.bytes = ctxt->op_bytes;
	rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
2792 2793
	if (rc != X86EMUL_CONTINUE)
		return rc;
2794
	register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], ctxt->src.val);
2795 2796 2797
	return X86EMUL_CONTINUE;
}

2798 2799
static int em_add(struct x86_emulate_ctxt *ctxt)
{
2800
	emulate_2op_SrcV(ctxt, "add");
2801 2802 2803 2804 2805
	return X86EMUL_CONTINUE;
}

static int em_or(struct x86_emulate_ctxt *ctxt)
{
2806
	emulate_2op_SrcV(ctxt, "or");
2807 2808 2809 2810 2811
	return X86EMUL_CONTINUE;
}

static int em_adc(struct x86_emulate_ctxt *ctxt)
{
2812
	emulate_2op_SrcV(ctxt, "adc");
2813 2814 2815 2816 2817
	return X86EMUL_CONTINUE;
}

static int em_sbb(struct x86_emulate_ctxt *ctxt)
{
2818
	emulate_2op_SrcV(ctxt, "sbb");
2819 2820 2821 2822 2823
	return X86EMUL_CONTINUE;
}

static int em_and(struct x86_emulate_ctxt *ctxt)
{
2824
	emulate_2op_SrcV(ctxt, "and");
2825 2826 2827 2828 2829
	return X86EMUL_CONTINUE;
}

static int em_sub(struct x86_emulate_ctxt *ctxt)
{
2830
	emulate_2op_SrcV(ctxt, "sub");
2831 2832 2833 2834 2835
	return X86EMUL_CONTINUE;
}

static int em_xor(struct x86_emulate_ctxt *ctxt)
{
2836
	emulate_2op_SrcV(ctxt, "xor");
2837 2838 2839 2840 2841
	return X86EMUL_CONTINUE;
}

static int em_cmp(struct x86_emulate_ctxt *ctxt)
{
2842
	emulate_2op_SrcV(ctxt, "cmp");
2843
	/* Disable writeback. */
2844
	ctxt->dst.type = OP_NONE;
2845 2846 2847
	return X86EMUL_CONTINUE;
}

2848 2849
static int em_test(struct x86_emulate_ctxt *ctxt)
{
2850
	emulate_2op_SrcV(ctxt, "test");
2851 2852
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
2853 2854 2855
	return X86EMUL_CONTINUE;
}

2856 2857 2858
static int em_xchg(struct x86_emulate_ctxt *ctxt)
{
	/* Write back the register source. */
2859 2860
	ctxt->src.val = ctxt->dst.val;
	write_register_operand(&ctxt->src);
2861 2862

	/* Write back the memory destination with implicit LOCK prefix. */
2863 2864
	ctxt->dst.val = ctxt->src.orig_val;
	ctxt->lock_prefix = 1;
2865 2866 2867
	return X86EMUL_CONTINUE;
}

2868
static int em_imul(struct x86_emulate_ctxt *ctxt)
2869
{
2870
	emulate_2op_SrcV_nobyte(ctxt, "imul");
2871 2872 2873
	return X86EMUL_CONTINUE;
}

2874 2875
static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
{
2876
	ctxt->dst.val = ctxt->src2.val;
2877 2878 2879
	return em_imul(ctxt);
}

2880 2881
static int em_cwd(struct x86_emulate_ctxt *ctxt)
{
2882 2883 2884 2885
	ctxt->dst.type = OP_REG;
	ctxt->dst.bytes = ctxt->src.bytes;
	ctxt->dst.addr.reg = &ctxt->regs[VCPU_REGS_RDX];
	ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
2886 2887 2888 2889

	return X86EMUL_CONTINUE;
}

2890 2891 2892 2893
static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
{
	u64 tsc = 0;

2894
	ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
2895 2896
	ctxt->regs[VCPU_REGS_RAX] = (u32)tsc;
	ctxt->regs[VCPU_REGS_RDX] = tsc >> 32;
2897 2898 2899
	return X86EMUL_CONTINUE;
}

2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910
static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
{
	u64 pmc;

	if (ctxt->ops->read_pmc(ctxt, ctxt->regs[VCPU_REGS_RCX], &pmc))
		return emulate_gp(ctxt, 0);
	ctxt->regs[VCPU_REGS_RAX] = (u32)pmc;
	ctxt->regs[VCPU_REGS_RDX] = pmc >> 32;
	return X86EMUL_CONTINUE;
}

2911 2912
static int em_mov(struct x86_emulate_ctxt *ctxt)
{
S
Stefan Hajnoczi 已提交
2913
	memcpy(ctxt->dst.valptr, ctxt->src.valptr, ctxt->op_bytes);
2914 2915 2916
	return X86EMUL_CONTINUE;
}

2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944
static int em_cr_write(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

static int em_dr_write(struct x86_emulate_ctxt *ctxt)
{
	unsigned long val;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		val = ctxt->src.val & ~0ULL;
	else
		val = ctxt->src.val & ~0U;

	/* #UD condition is already handled. */
	if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968
static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

	msr_data = (u32)ctxt->regs[VCPU_REGS_RAX]
		| ((u64)ctxt->regs[VCPU_REGS_RDX] << 32);
	if (ctxt->ops->set_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], msr_data))
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

	if (ctxt->ops->get_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], &msr_data))
		return emulate_gp(ctxt, 0);

	ctxt->regs[VCPU_REGS_RAX] = (u32)msr_data;
	ctxt->regs[VCPU_REGS_RDX] = msr_data >> 32;
	return X86EMUL_CONTINUE;
}

2969 2970
static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
{
2971
	if (ctxt->modrm_reg > VCPU_SREG_GS)
2972 2973
		return emulate_ud(ctxt);

2974
	ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
2975 2976 2977 2978 2979
	return X86EMUL_CONTINUE;
}

static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
{
2980
	u16 sel = ctxt->src.val;
2981

2982
	if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
2983 2984
		return emulate_ud(ctxt);

2985
	if (ctxt->modrm_reg == VCPU_SREG_SS)
2986 2987 2988
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;

	/* Disable writeback. */
2989 2990
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
2991 2992
}

2993 2994
static int em_invlpg(struct x86_emulate_ctxt *ctxt)
{
2995 2996 2997
	int rc;
	ulong linear;

2998
	rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
2999
	if (rc == X86EMUL_CONTINUE)
3000
		ctxt->ops->invlpg(ctxt, linear);
3001
	/* Disable writeback. */
3002
	ctxt->dst.type = OP_NONE;
3003 3004 3005
	return X86EMUL_CONTINUE;
}

3006 3007 3008 3009 3010 3011 3012 3013 3014 3015
static int em_clts(struct x86_emulate_ctxt *ctxt)
{
	ulong cr0;

	cr0 = ctxt->ops->get_cr(ctxt, 0);
	cr0 &= ~X86_CR0_TS;
	ctxt->ops->set_cr(ctxt, 0, cr0);
	return X86EMUL_CONTINUE;
}

3016 3017 3018 3019
static int em_vmcall(struct x86_emulate_ctxt *ctxt)
{
	int rc;

3020
	if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
3021 3022 3023 3024 3025 3026 3027
		return X86EMUL_UNHANDLEABLE;

	rc = ctxt->ops->fix_hypercall(ctxt);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	/* Let the processor re-execute the fixed hypercall */
3028
	ctxt->_eip = ctxt->eip;
3029
	/* Disable writeback. */
3030
	ctxt->dst.type = OP_NONE;
3031 3032 3033
	return X86EMUL_CONTINUE;
}

3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062
static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
				  void (*get)(struct x86_emulate_ctxt *ctxt,
					      struct desc_ptr *ptr))
{
	struct desc_ptr desc_ptr;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
	get(ctxt, &desc_ptr);
	if (ctxt->op_bytes == 2) {
		ctxt->op_bytes = 4;
		desc_ptr.address &= 0x00ffffff;
	}
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return segmented_write(ctxt, ctxt->dst.addr.mem,
			       &desc_ptr, 2 + ctxt->op_bytes);
}

static int em_sgdt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
}

static int em_sidt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
}

3063 3064 3065 3066 3067
static int em_lgdt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

3068 3069
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3070
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3071
			     &desc_ptr.size, &desc_ptr.address,
3072
			     ctxt->op_bytes);
3073 3074 3075 3076
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_gdt(ctxt, &desc_ptr);
	/* Disable writeback. */
3077
	ctxt->dst.type = OP_NONE;
3078 3079 3080
	return X86EMUL_CONTINUE;
}

3081
static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
3082 3083 3084
{
	int rc;

3085 3086
	rc = ctxt->ops->fix_hypercall(ctxt);

3087
	/* Disable writeback. */
3088
	ctxt->dst.type = OP_NONE;
3089 3090 3091 3092 3093 3094 3095 3096
	return rc;
}

static int em_lidt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

3097 3098
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3099
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3100
			     &desc_ptr.size, &desc_ptr.address,
3101
			     ctxt->op_bytes);
3102 3103 3104 3105
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_idt(ctxt, &desc_ptr);
	/* Disable writeback. */
3106
	ctxt->dst.type = OP_NONE;
3107 3108 3109 3110 3111
	return X86EMUL_CONTINUE;
}

static int em_smsw(struct x86_emulate_ctxt *ctxt)
{
3112 3113
	ctxt->dst.bytes = 2;
	ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
3114 3115 3116 3117 3118 3119
	return X86EMUL_CONTINUE;
}

static int em_lmsw(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
3120 3121
			  | (ctxt->src.val & 0x0f));
	ctxt->dst.type = OP_NONE;
3122 3123 3124
	return X86EMUL_CONTINUE;
}

3125 3126
static int em_loop(struct x86_emulate_ctxt *ctxt)
{
3127 3128 3129 3130
	register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
	if ((address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) != 0) &&
	    (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
		jmp_rel(ctxt, ctxt->src.val);
3131 3132 3133 3134 3135 3136

	return X86EMUL_CONTINUE;
}

static int em_jcxz(struct x86_emulate_ctxt *ctxt)
{
3137 3138
	if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0)
		jmp_rel(ctxt, ctxt->src.val);
3139 3140 3141 3142

	return X86EMUL_CONTINUE;
}

3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160
static int em_in(struct x86_emulate_ctxt *ctxt)
{
	if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
			     &ctxt->dst.val))
		return X86EMUL_IO_NEEDED;

	return X86EMUL_CONTINUE;
}

static int em_out(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
				    &ctxt->src.val, 1);
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179
static int em_cli(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->eflags &= ~X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

static int em_sti(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
	ctxt->eflags |= X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208
static int em_bt(struct x86_emulate_ctxt *ctxt)
{
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	/* only subword offset */
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;

	emulate_2op_SrcV_nobyte(ctxt, "bt");
	return X86EMUL_CONTINUE;
}

static int em_bts(struct x86_emulate_ctxt *ctxt)
{
	emulate_2op_SrcV_nobyte(ctxt, "bts");
	return X86EMUL_CONTINUE;
}

static int em_btr(struct x86_emulate_ctxt *ctxt)
{
	emulate_2op_SrcV_nobyte(ctxt, "btr");
	return X86EMUL_CONTINUE;
}

static int em_btc(struct x86_emulate_ctxt *ctxt)
{
	emulate_2op_SrcV_nobyte(ctxt, "btc");
	return X86EMUL_CONTINUE;
}

3209 3210
static int em_bsf(struct x86_emulate_ctxt *ctxt)
{
3211
	emulate_2op_SrcV_nobyte(ctxt, "bsf");
3212 3213 3214 3215 3216
	return X86EMUL_CONTINUE;
}

static int em_bsr(struct x86_emulate_ctxt *ctxt)
{
3217
	emulate_2op_SrcV_nobyte(ctxt, "bsr");
3218 3219 3220
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234
static int em_cpuid(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

	eax = ctxt->regs[VCPU_REGS_RAX];
	ecx = ctxt->regs[VCPU_REGS_RCX];
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	ctxt->regs[VCPU_REGS_RAX] = eax;
	ctxt->regs[VCPU_REGS_RBX] = ebx;
	ctxt->regs[VCPU_REGS_RCX] = ecx;
	ctxt->regs[VCPU_REGS_RDX] = edx;
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3235 3236 3237 3238 3239 3240 3241
static int em_lahf(struct x86_emulate_ctxt *ctxt)
{
	ctxt->regs[VCPU_REGS_RAX] &= ~0xff00UL;
	ctxt->regs[VCPU_REGS_RAX] |= (ctxt->eflags & 0xff) << 8;
	return X86EMUL_CONTINUE;
}

3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255
static bool valid_cr(int nr)
{
	switch (nr) {
	case 0:
	case 2 ... 4:
	case 8:
		return true;
	default:
		return false;
	}
}

static int check_cr_read(struct x86_emulate_ctxt *ctxt)
{
3256
	if (!valid_cr(ctxt->modrm_reg))
3257 3258 3259 3260 3261 3262 3263
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_cr_write(struct x86_emulate_ctxt *ctxt)
{
3264 3265
	u64 new_val = ctxt->src.val64;
	int cr = ctxt->modrm_reg;
3266
	u64 efer = 0;
3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283

	static u64 cr_reserved_bits[] = {
		0xffffffff00000000ULL,
		0, 0, 0, /* CR3 checked later */
		CR4_RESERVED_BITS,
		0, 0, 0,
		CR8_RESERVED_BITS,
	};

	if (!valid_cr(cr))
		return emulate_ud(ctxt);

	if (new_val & cr_reserved_bits[cr])
		return emulate_gp(ctxt, 0);

	switch (cr) {
	case 0: {
3284
		u64 cr4;
3285 3286 3287 3288
		if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
		    ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
			return emulate_gp(ctxt, 0);

3289 3290
		cr4 = ctxt->ops->get_cr(ctxt, 4);
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3291 3292 3293 3294 3295 3296 3297 3298 3299 3300

		if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
		    !(cr4 & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	case 3: {
		u64 rsvd = 0;

3301 3302
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
		if (efer & EFER_LMA)
3303
			rsvd = CR3_L_MODE_RESERVED_BITS;
3304
		else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
3305
			rsvd = CR3_PAE_RESERVED_BITS;
3306
		else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
3307 3308 3309 3310 3311 3312 3313 3314
			rsvd = CR3_NONPAE_RESERVED_BITS;

		if (new_val & rsvd)
			return emulate_gp(ctxt, 0);

		break;
		}
	case 4: {
3315
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326

		if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	}

	return X86EMUL_CONTINUE;
}

3327 3328 3329 3330
static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
{
	unsigned long dr7;

3331
	ctxt->ops->get_dr(ctxt, 7, &dr7);
3332 3333 3334 3335 3336 3337 3338

	/* Check if DR7.Global_Enable is set */
	return dr7 & (1 << 13);
}

static int check_dr_read(struct x86_emulate_ctxt *ctxt)
{
3339
	int dr = ctxt->modrm_reg;
3340 3341 3342 3343 3344
	u64 cr4;

	if (dr > 7)
		return emulate_ud(ctxt);

3345
	cr4 = ctxt->ops->get_cr(ctxt, 4);
3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356
	if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
		return emulate_ud(ctxt);

	if (check_dr7_gd(ctxt))
		return emulate_db(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_dr_write(struct x86_emulate_ctxt *ctxt)
{
3357 3358
	u64 new_val = ctxt->src.val64;
	int dr = ctxt->modrm_reg;
3359 3360 3361 3362 3363 3364 3365

	if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
		return emulate_gp(ctxt, 0);

	return check_dr_read(ctxt);
}

3366 3367 3368 3369
static int check_svme(struct x86_emulate_ctxt *ctxt)
{
	u64 efer;

3370
	ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3371 3372 3373 3374 3375 3376 3377 3378 3379

	if (!(efer & EFER_SVME))
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
{
3380
	u64 rax = ctxt->regs[VCPU_REGS_RAX];
3381 3382

	/* Valid physical address? */
3383
	if (rax & 0xffff000000000000ULL)
3384 3385 3386 3387 3388
		return emulate_gp(ctxt, 0);

	return check_svme(ctxt);
}

3389 3390
static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
{
3391
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3392

3393
	if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
3394 3395 3396 3397 3398
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

3399 3400
static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
{
3401
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3402
	u64 rcx = ctxt->regs[VCPU_REGS_RCX];
3403

3404
	if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
3405 3406 3407 3408 3409 3410
	    (rcx > 3))
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3411 3412
static int check_perm_in(struct x86_emulate_ctxt *ctxt)
{
3413 3414
	ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
3415 3416 3417 3418 3419 3420 3421
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int check_perm_out(struct x86_emulate_ctxt *ctxt)
{
3422 3423
	ctxt->src.bytes = min(ctxt->src.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
3424 3425 3426 3427 3428
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3429
#define D(_y) { .flags = (_y) }
3430
#define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
3431 3432
#define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
		      .check_perm = (_p) }
3433
#define N    D(0)
3434
#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
3435 3436
#define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
#define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
3437
#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
3438 3439
#define II(_f, _e, _i) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
3440 3441 3442
#define IIP(_f, _e, _i, _p) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
	  .check_perm = (_p) }
3443
#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
3444

3445
#define D2bv(_f)      D((_f) | ByteOp), D(_f)
3446
#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
3447
#define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)
3448 3449
#define I2bvIP(_f, _e, _i, _p) \
	IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
3450

3451 3452 3453
#define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e),		\
		I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e),	\
		I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
3454

3455
static struct opcode group7_rm1[] = {
3456 3457
	DI(SrcNone | Priv, monitor),
	DI(SrcNone | Priv, mwait),
3458 3459 3460
	N, N, N, N, N, N,
};

3461
static struct opcode group7_rm3[] = {
3462 3463 3464 3465 3466 3467 3468 3469
	DIP(SrcNone | Prot | Priv,		vmrun,		check_svme_pa),
	II(SrcNone  | Prot | VendorSpecific,	em_vmmcall,	vmmcall),
	DIP(SrcNone | Prot | Priv,		vmload,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		vmsave,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		stgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		clgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		skinit,		check_svme),
	DIP(SrcNone | Prot | Priv,		invlpga,	check_svme),
3470
};
3471

3472 3473
static struct opcode group7_rm7[] = {
	N,
3474
	DIP(SrcNone, rdtscp, check_rdtsc),
3475 3476
	N, N, N, N, N, N,
};
3477

3478
static struct opcode group1[] = {
3479
	I(Lock, em_add),
3480
	I(Lock | PageTable, em_or),
3481 3482
	I(Lock, em_adc),
	I(Lock, em_sbb),
3483
	I(Lock | PageTable, em_and),
3484 3485 3486
	I(Lock, em_sub),
	I(Lock, em_xor),
	I(0, em_cmp),
3487 3488 3489
};

static struct opcode group1A[] = {
3490
	I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
3491 3492 3493
};

static struct opcode group3[] = {
3494 3495 3496 3497 3498 3499 3500 3501
	I(DstMem | SrcImm, em_test),
	I(DstMem | SrcImm, em_test),
	I(DstMem | SrcNone | Lock, em_not),
	I(DstMem | SrcNone | Lock, em_neg),
	I(SrcMem, em_mul_ex),
	I(SrcMem, em_imul_ex),
	I(SrcMem, em_div_ex),
	I(SrcMem, em_idiv_ex),
3502 3503 3504
};

static struct opcode group4[] = {
3505 3506
	I(ByteOp | DstMem | SrcNone | Lock, em_grp45),
	I(ByteOp | DstMem | SrcNone | Lock, em_grp45),
3507 3508 3509 3510
	N, N, N, N, N, N,
};

static struct opcode group5[] = {
3511 3512 3513 3514 3515 3516 3517
	I(DstMem | SrcNone | Lock,		em_grp45),
	I(DstMem | SrcNone | Lock,		em_grp45),
	I(SrcMem | Stack,			em_grp45),
	I(SrcMemFAddr | ImplicitOps | Stack,	em_call_far),
	I(SrcMem | Stack,			em_grp45),
	I(SrcMemFAddr | ImplicitOps,		em_grp45),
	I(SrcMem | Stack,			em_grp45), N,
3518 3519
};

3520
static struct opcode group6[] = {
3521 3522 3523 3524
	DI(Prot,	sldt),
	DI(Prot,	str),
	DI(Prot | Priv,	lldt),
	DI(Prot | Priv,	ltr),
3525 3526 3527
	N, N, N, N,
};

3528
static struct group_dual group7 = { {
3529 3530
	II(Mov | DstMem | Priv,			em_sgdt, sgdt),
	II(Mov | DstMem | Priv,			em_sidt, sidt),
3531 3532 3533 3534 3535
	II(SrcMem | Priv,			em_lgdt, lgdt),
	II(SrcMem | Priv,			em_lidt, lidt),
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	II(SrcMem | ByteOp | Priv | NoAccess,	em_invlpg, invlpg),
3536
}, {
3537
	I(SrcNone | Priv | VendorSpecific,	em_vmcall),
3538
	EXT(0, group7_rm1),
3539
	N, EXT(0, group7_rm3),
3540 3541 3542
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	EXT(0, group7_rm7),
3543 3544 3545 3546
} };

static struct opcode group8[] = {
	N, N, N, N,
3547 3548 3549 3550
	I(DstMem | SrcImmByte,				em_bt),
	I(DstMem | SrcImmByte | Lock | PageTable,	em_bts),
	I(DstMem | SrcImmByte | Lock,			em_btr),
	I(DstMem | SrcImmByte | Lock | PageTable,	em_btc),
3551 3552 3553
};

static struct group_dual group9 = { {
3554
	N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
3555 3556 3557 3558
}, {
	N, N, N, N, N, N, N, N,
} };

3559
static struct opcode group11[] = {
3560
	I(DstMem | SrcImm | Mov | PageTable, em_mov),
3561
	X7(D(Undefined)),
3562 3563
};

3564
static struct gprefix pfx_0f_6f_0f_7f = {
3565
	I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
3566 3567
};

3568 3569 3570 3571
static struct gprefix pfx_vmovntpx = {
	I(0, em_mov), N, N, N,
};

3572 3573
static struct opcode opcode_table[256] = {
	/* 0x00 - 0x07 */
3574
	I6ALU(Lock, em_add),
3575 3576
	I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
3577
	/* 0x08 - 0x0F */
3578
	I6ALU(Lock | PageTable, em_or),
3579 3580
	I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
	N,
3581
	/* 0x10 - 0x17 */
3582
	I6ALU(Lock, em_adc),
3583 3584
	I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
3585
	/* 0x18 - 0x1F */
3586
	I6ALU(Lock, em_sbb),
3587 3588
	I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
3589
	/* 0x20 - 0x27 */
3590
	I6ALU(Lock | PageTable, em_and), N, N,
3591
	/* 0x28 - 0x2F */
3592
	I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
3593
	/* 0x30 - 0x37 */
3594
	I6ALU(Lock, em_xor), N, N,
3595
	/* 0x38 - 0x3F */
3596
	I6ALU(0, em_cmp), N, N,
3597 3598 3599
	/* 0x40 - 0x4F */
	X16(D(DstReg)),
	/* 0x50 - 0x57 */
3600
	X8(I(SrcReg | Stack, em_push)),
3601
	/* 0x58 - 0x5F */
3602
	X8(I(DstReg | Stack, em_pop)),
3603
	/* 0x60 - 0x67 */
3604 3605
	I(ImplicitOps | Stack | No64, em_pusha),
	I(ImplicitOps | Stack | No64, em_popa),
3606 3607 3608
	N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
	N, N, N, N,
	/* 0x68 - 0x6F */
3609 3610
	I(SrcImm | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
3611 3612
	I(SrcImmByte | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
3613 3614
	I2bvIP(DstDI | SrcDX | Mov | String, em_in, ins, check_perm_in), /* insb, insw/insd */
	I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
3615 3616 3617
	/* 0x70 - 0x7F */
	X16(D(SrcImmByte)),
	/* 0x80 - 0x87 */
3618 3619 3620 3621
	G(ByteOp | DstMem | SrcImm, group1),
	G(DstMem | SrcImm, group1),
	G(ByteOp | DstMem | SrcImm | No64, group1),
	G(DstMem | SrcImmByte, group1),
3622
	I2bv(DstMem | SrcReg | ModRM, em_test),
3623
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
3624
	/* 0x88 - 0x8F */
3625
	I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
3626
	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
3627
	I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
3628 3629 3630
	D(ModRM | SrcMem | NoAccess | DstReg),
	I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
	G(0, group1A),
3631
	/* 0x90 - 0x97 */
3632
	DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
3633
	/* 0x98 - 0x9F */
3634
	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
3635
	I(SrcImmFAddr | No64, em_call_far), N,
3636
	II(ImplicitOps | Stack, em_pushf, pushf),
A
Avi Kivity 已提交
3637
	II(ImplicitOps | Stack, em_popf, popf), N, I(ImplicitOps, em_lahf),
3638
	/* 0xA0 - 0xA7 */
3639
	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
3640
	I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
3641
	I2bv(SrcSI | DstDI | Mov | String, em_mov),
3642
	I2bv(SrcSI | DstDI | String, em_cmp),
3643
	/* 0xA8 - 0xAF */
3644
	I2bv(DstAcc | SrcImm, em_test),
3645 3646
	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
3647
	I2bv(SrcAcc | DstDI | String, em_cmp),
3648
	/* 0xB0 - 0xB7 */
3649
	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
3650
	/* 0xB8 - 0xBF */
3651
	X8(I(DstReg | SrcImm | Mov, em_mov)),
3652
	/* 0xC0 - 0xC7 */
3653
	D2bv(DstMem | SrcImmByte | ModRM),
3654
	I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
3655
	I(ImplicitOps | Stack, em_ret),
3656 3657
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
3658
	G(ByteOp, group11), G(0, group11),
3659
	/* 0xC8 - 0xCF */
A
Avi Kivity 已提交
3660
	N, I(Stack, em_leave), N, I(ImplicitOps | Stack, em_ret_far),
3661
	D(ImplicitOps), DI(SrcImmByte, intn),
3662
	D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
3663
	/* 0xD0 - 0xD7 */
3664
	D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
3665 3666 3667 3668
	N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
3669 3670
	X3(I(SrcImmByte, em_loop)),
	I(SrcImmByte, em_jcxz),
3671 3672
	I2bvIP(SrcImmUByte | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
3673
	/* 0xE8 - 0xEF */
3674
	I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
3675
	I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
3676 3677
	I2bvIP(SrcDX | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
3678
	/* 0xF0 - 0xF7 */
3679
	N, DI(ImplicitOps, icebp), N, N,
3680 3681
	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
	G(ByteOp, group3), G(0, group3),
3682
	/* 0xF8 - 0xFF */
3683 3684
	D(ImplicitOps), D(ImplicitOps),
	I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
3685 3686 3687 3688 3689
	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
};

static struct opcode twobyte_table[256] = {
	/* 0x00 - 0x0F */
3690
	G(0, group6), GD(0, &group7), N, N,
3691 3692
	N, I(ImplicitOps | VendorSpecific, em_syscall),
	II(ImplicitOps | Priv, em_clts, clts), N,
3693
	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
3694 3695 3696 3697
	N, D(ImplicitOps | ModRM), N, N,
	/* 0x10 - 0x1F */
	N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
	/* 0x20 - 0x2F */
3698
	DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
3699
	DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
3700 3701
	IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
	IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
3702
	N, N, N, N,
3703 3704
	N, N, N, GP(ModRM | DstMem | SrcReg | Sse | Mov | Aligned, &pfx_vmovntpx),
	N, N, N, N,
3705
	/* 0x30 - 0x3F */
3706
	II(ImplicitOps | Priv, em_wrmsr, wrmsr),
3707
	IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
3708
	II(ImplicitOps | Priv, em_rdmsr, rdmsr),
3709
	IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
3710 3711
	I(ImplicitOps | VendorSpecific, em_sysenter),
	I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
3712
	N, N,
3713 3714 3715 3716 3717 3718
	N, N, N, N, N, N, N, N,
	/* 0x40 - 0x4F */
	X16(D(DstReg | SrcMem | ModRM | Mov)),
	/* 0x50 - 0x5F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x60 - 0x6F */
3719 3720 3721 3722
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
3723
	/* 0x70 - 0x7F */
3724 3725 3726 3727
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
3728 3729 3730
	/* 0x80 - 0x8F */
	X16(D(SrcImm)),
	/* 0x90 - 0x9F */
3731
	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
3732
	/* 0xA0 - 0xA7 */
3733
	I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
A
Avi Kivity 已提交
3734
	II(ImplicitOps, em_cpuid, cpuid), I(DstMem | SrcReg | ModRM | BitOp, em_bt),
3735 3736 3737
	D(DstMem | SrcReg | Src2ImmByte | ModRM),
	D(DstMem | SrcReg | Src2CL | ModRM), N, N,
	/* 0xA8 - 0xAF */
3738
	I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
3739
	DI(ImplicitOps, rsm),
3740
	I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
3741 3742
	D(DstMem | SrcReg | Src2ImmByte | ModRM),
	D(DstMem | SrcReg | Src2CL | ModRM),
3743
	D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
3744
	/* 0xB0 - 0xB7 */
3745
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
3746
	I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
3747
	I(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
3748 3749
	I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
3750
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
3751 3752
	/* 0xB8 - 0xBF */
	N, N,
3753 3754
	G(BitOp, group8),
	I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
3755
	I(DstReg | SrcMem | ModRM, em_bsf), I(DstReg | SrcMem | ModRM, em_bsr),
3756
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
3757
	/* 0xC0 - 0xCF */
3758
	D2bv(DstMem | SrcReg | ModRM | Lock),
3759
	N, D(DstMem | SrcReg | ModRM | Mov),
3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774
	N, N, N, GD(0, &group9),
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xDF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xEF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xFF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
};

#undef D
#undef N
#undef G
#undef GD
#undef I
3775
#undef GP
3776
#undef EXT
3777

3778
#undef D2bv
3779
#undef D2bvIP
3780
#undef I2bv
3781
#undef I2bvIP
3782
#undef I6ALU
3783

3784
static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
3785 3786 3787
{
	unsigned size;

3788
	size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800
	if (size == 8)
		size = 4;
	return size;
}

static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
		      unsigned size, bool sign_extension)
{
	int rc = X86EMUL_CONTINUE;

	op->type = OP_IMM;
	op->bytes = size;
3801
	op->addr.mem.ea = ctxt->_eip;
3802 3803 3804
	/* NB. Immediates are sign-extended as necessary. */
	switch (op->bytes) {
	case 1:
3805
		op->val = insn_fetch(s8, ctxt);
3806 3807
		break;
	case 2:
3808
		op->val = insn_fetch(s16, ctxt);
3809 3810
		break;
	case 4:
3811
		op->val = insn_fetch(s32, ctxt);
3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830
		break;
	}
	if (!sign_extension) {
		switch (op->bytes) {
		case 1:
			op->val &= 0xff;
			break;
		case 2:
			op->val &= 0xffff;
			break;
		case 4:
			op->val &= 0xffffffff;
			break;
		}
	}
done:
	return rc;
}

3831 3832 3833 3834 3835 3836 3837
static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
			  unsigned d)
{
	int rc = X86EMUL_CONTINUE;

	switch (d) {
	case OpReg:
3838
		decode_register_operand(ctxt, op);
3839 3840
		break;
	case OpImmUByte:
3841
		rc = decode_imm(ctxt, op, 1, false);
3842 3843
		break;
	case OpMem:
3844
		ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
3845 3846 3847 3848
	mem_common:
		*op = ctxt->memop;
		ctxt->memopp = op;
		if ((ctxt->d & BitOp) && op == &ctxt->dst)
3849 3850 3851
			fetch_bit_operand(ctxt);
		op->orig_val = op->val;
		break;
3852 3853 3854
	case OpMem64:
		ctxt->memop.bytes = 8;
		goto mem_common;
3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875
	case OpAcc:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.reg = &ctxt->regs[VCPU_REGS_RAX];
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
	case OpDI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
			register_address(ctxt, ctxt->regs[VCPU_REGS_RDI]);
		op->addr.mem.seg = VCPU_SREG_ES;
		op->val = 0;
		break;
	case OpDX:
		op->type = OP_REG;
		op->bytes = 2;
		op->addr.reg = &ctxt->regs[VCPU_REGS_RDX];
		fetch_register_operand(op);
		break;
3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889
	case OpCL:
		op->bytes = 1;
		op->val = ctxt->regs[VCPU_REGS_RCX] & 0xff;
		break;
	case OpImmByte:
		rc = decode_imm(ctxt, op, 1, true);
		break;
	case OpOne:
		op->bytes = 1;
		op->val = 1;
		break;
	case OpImm:
		rc = decode_imm(ctxt, op, imm_size(ctxt), true);
		break;
3890 3891 3892
	case OpMem8:
		ctxt->memop.bytes = 1;
		goto mem_common;
3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921
	case OpMem16:
		ctxt->memop.bytes = 2;
		goto mem_common;
	case OpMem32:
		ctxt->memop.bytes = 4;
		goto mem_common;
	case OpImmU16:
		rc = decode_imm(ctxt, op, 2, false);
		break;
	case OpImmU:
		rc = decode_imm(ctxt, op, imm_size(ctxt), false);
		break;
	case OpSI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
			register_address(ctxt, ctxt->regs[VCPU_REGS_RSI]);
		op->addr.mem.seg = seg_override(ctxt);
		op->val = 0;
		break;
	case OpImmFAddr:
		op->type = OP_IMM;
		op->addr.mem.ea = ctxt->_eip;
		op->bytes = ctxt->op_bytes + 2;
		insn_fetch_arr(op->valptr, op->bytes, ctxt);
		break;
	case OpMemFAddr:
		ctxt->memop.bytes = ctxt->op_bytes + 2;
		goto mem_common;
3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939
	case OpES:
		op->val = VCPU_SREG_ES;
		break;
	case OpCS:
		op->val = VCPU_SREG_CS;
		break;
	case OpSS:
		op->val = VCPU_SREG_SS;
		break;
	case OpDS:
		op->val = VCPU_SREG_DS;
		break;
	case OpFS:
		op->val = VCPU_SREG_FS;
		break;
	case OpGS:
		op->val = VCPU_SREG_GS;
		break;
3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950
	case OpImplicit:
		/* Special instructions do their own operand decoding. */
	default:
		op->type = OP_NONE; /* Disable writeback. */
		break;
	}

done:
	return rc;
}

3951
int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
3952 3953 3954
{
	int rc = X86EMUL_CONTINUE;
	int mode = ctxt->mode;
3955
	int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
3956
	bool op_prefix = false;
3957
	struct opcode opcode;
3958

3959 3960
	ctxt->memop.type = OP_NONE;
	ctxt->memopp = NULL;
3961 3962 3963
	ctxt->_eip = ctxt->eip;
	ctxt->fetch.start = ctxt->_eip;
	ctxt->fetch.end = ctxt->fetch.start + insn_len;
3964
	if (insn_len > 0)
3965
		memcpy(ctxt->fetch.data, insn, insn_len);
3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982

	switch (mode) {
	case X86EMUL_MODE_REAL:
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
		def_op_bytes = def_ad_bytes = 2;
		break;
	case X86EMUL_MODE_PROT32:
		def_op_bytes = def_ad_bytes = 4;
		break;
#ifdef CONFIG_X86_64
	case X86EMUL_MODE_PROT64:
		def_op_bytes = 4;
		def_ad_bytes = 8;
		break;
#endif
	default:
3983
		return EMULATION_FAILED;
3984 3985
	}

3986 3987
	ctxt->op_bytes = def_op_bytes;
	ctxt->ad_bytes = def_ad_bytes;
3988 3989 3990

	/* Legacy prefixes. */
	for (;;) {
3991
		switch (ctxt->b = insn_fetch(u8, ctxt)) {
3992
		case 0x66:	/* operand-size override */
3993
			op_prefix = true;
3994
			/* switch between 2/4 bytes */
3995
			ctxt->op_bytes = def_op_bytes ^ 6;
3996 3997 3998 3999
			break;
		case 0x67:	/* address-size override */
			if (mode == X86EMUL_MODE_PROT64)
				/* switch between 4/8 bytes */
4000
				ctxt->ad_bytes = def_ad_bytes ^ 12;
4001 4002
			else
				/* switch between 2/4 bytes */
4003
				ctxt->ad_bytes = def_ad_bytes ^ 6;
4004 4005 4006 4007 4008
			break;
		case 0x26:	/* ES override */
		case 0x2e:	/* CS override */
		case 0x36:	/* SS override */
		case 0x3e:	/* DS override */
4009
			set_seg_override(ctxt, (ctxt->b >> 3) & 3);
4010 4011 4012
			break;
		case 0x64:	/* FS override */
		case 0x65:	/* GS override */
4013
			set_seg_override(ctxt, ctxt->b & 7);
4014 4015 4016 4017
			break;
		case 0x40 ... 0x4f: /* REX */
			if (mode != X86EMUL_MODE_PROT64)
				goto done_prefixes;
4018
			ctxt->rex_prefix = ctxt->b;
4019 4020
			continue;
		case 0xf0:	/* LOCK */
4021
			ctxt->lock_prefix = 1;
4022 4023 4024
			break;
		case 0xf2:	/* REPNE/REPNZ */
		case 0xf3:	/* REP/REPE/REPZ */
4025
			ctxt->rep_prefix = ctxt->b;
4026 4027 4028 4029 4030 4031 4032
			break;
		default:
			goto done_prefixes;
		}

		/* Any legacy prefix after a REX prefix nullifies its effect. */

4033
		ctxt->rex_prefix = 0;
4034 4035 4036 4037 4038
	}

done_prefixes:

	/* REX prefix. */
4039 4040
	if (ctxt->rex_prefix & 8)
		ctxt->op_bytes = 8;	/* REX.W */
4041 4042

	/* Opcode byte(s). */
4043
	opcode = opcode_table[ctxt->b];
4044
	/* Two-byte opcode? */
4045 4046
	if (ctxt->b == 0x0f) {
		ctxt->twobyte = 1;
4047
		ctxt->b = insn_fetch(u8, ctxt);
4048
		opcode = twobyte_table[ctxt->b];
4049
	}
4050
	ctxt->d = opcode.flags;
4051

4052 4053 4054
	if (ctxt->d & ModRM)
		ctxt->modrm = insn_fetch(u8, ctxt);

4055 4056
	while (ctxt->d & GroupMask) {
		switch (ctxt->d & GroupMask) {
4057
		case Group:
4058
			goffset = (ctxt->modrm >> 3) & 7;
4059 4060 4061
			opcode = opcode.u.group[goffset];
			break;
		case GroupDual:
4062 4063
			goffset = (ctxt->modrm >> 3) & 7;
			if ((ctxt->modrm >> 6) == 3)
4064 4065 4066 4067 4068
				opcode = opcode.u.gdual->mod3[goffset];
			else
				opcode = opcode.u.gdual->mod012[goffset];
			break;
		case RMExt:
4069
			goffset = ctxt->modrm & 7;
4070
			opcode = opcode.u.group[goffset];
4071 4072
			break;
		case Prefix:
4073
			if (ctxt->rep_prefix && op_prefix)
4074
				return EMULATION_FAILED;
4075
			simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
4076 4077 4078 4079 4080 4081 4082 4083
			switch (simd_prefix) {
			case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
			case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
			case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
			case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
			}
			break;
		default:
4084
			return EMULATION_FAILED;
4085
		}
4086

4087
		ctxt->d &= ~(u64)GroupMask;
4088
		ctxt->d |= opcode.flags;
4089 4090
	}

4091 4092 4093
	ctxt->execute = opcode.u.execute;
	ctxt->check_perm = opcode.check_perm;
	ctxt->intercept = opcode.intercept;
4094 4095

	/* Unrecognised? */
4096
	if (ctxt->d == 0 || (ctxt->d & Undefined))
4097
		return EMULATION_FAILED;
4098

4099
	if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
4100
		return EMULATION_FAILED;
4101

4102 4103
	if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
		ctxt->op_bytes = 8;
4104

4105
	if (ctxt->d & Op3264) {
4106
		if (mode == X86EMUL_MODE_PROT64)
4107
			ctxt->op_bytes = 8;
4108
		else
4109
			ctxt->op_bytes = 4;
4110 4111
	}

4112 4113
	if (ctxt->d & Sse)
		ctxt->op_bytes = 16;
A
Avi Kivity 已提交
4114 4115
	else if (ctxt->d & Mmx)
		ctxt->op_bytes = 8;
A
Avi Kivity 已提交
4116

4117
	/* ModRM and SIB bytes. */
4118
	if (ctxt->d & ModRM) {
4119
		rc = decode_modrm(ctxt, &ctxt->memop);
4120 4121 4122
		if (!ctxt->has_seg_override)
			set_seg_override(ctxt, ctxt->modrm_seg);
	} else if (ctxt->d & MemAbs)
4123
		rc = decode_abs(ctxt, &ctxt->memop);
4124 4125 4126
	if (rc != X86EMUL_CONTINUE)
		goto done;

4127 4128
	if (!ctxt->has_seg_override)
		set_seg_override(ctxt, VCPU_SREG_DS);
4129

4130
	ctxt->memop.addr.mem.seg = seg_override(ctxt);
4131

4132 4133
	if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
		ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
4134 4135 4136 4137 4138

	/*
	 * Decode and fetch the source operand: register, memory
	 * or immediate.
	 */
4139
	rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
4140 4141 4142
	if (rc != X86EMUL_CONTINUE)
		goto done;

4143 4144 4145 4146
	/*
	 * Decode and fetch the second source operand: register, memory
	 * or immediate.
	 */
4147
	rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
4148 4149 4150
	if (rc != X86EMUL_CONTINUE)
		goto done;

4151
	/* Decode and fetch the destination operand: register or memory. */
4152
	rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
4153 4154

done:
4155 4156
	if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
		ctxt->memopp->addr.mem.ea += ctxt->_eip;
4157

4158
	return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
4159 4160
}

4161 4162 4163 4164 4165
bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
{
	return ctxt->d & PageTable;
}

4166 4167 4168 4169 4170 4171 4172 4173 4174
static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
{
	/* The second termination condition only applies for REPE
	 * and REPNE. Test if the repeat string operation prefix is
	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
	 * corresponding termination condition according to:
	 * 	- if REPE/REPZ and ZF = 0 then done
	 * 	- if REPNE/REPNZ and ZF = 1 then done
	 */
4175 4176 4177
	if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
	     (ctxt->b == 0xae) || (ctxt->b == 0xaf))
	    && (((ctxt->rep_prefix == REPE_PREFIX) &&
4178
		 ((ctxt->eflags & EFLG_ZF) == 0))
4179
		|| ((ctxt->rep_prefix == REPNE_PREFIX) &&
4180 4181 4182 4183 4184 4185
		    ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
		return true;

	return false;
}

A
Avi Kivity 已提交
4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198
static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
{
	bool fault = false;

	ctxt->ops->get_fpu(ctxt);
	asm volatile("1: fwait \n\t"
		     "2: \n\t"
		     ".pushsection .fixup,\"ax\" \n\t"
		     "3: \n\t"
		     "movb $1, %[fault] \n\t"
		     "jmp 2b \n\t"
		     ".popsection \n\t"
		     _ASM_EXTABLE(1b, 3b)
4199
		     : [fault]"+qm"(fault));
A
Avi Kivity 已提交
4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214
	ctxt->ops->put_fpu(ctxt);

	if (unlikely(fault))
		return emulate_exception(ctxt, MF_VECTOR, 0, false);

	return X86EMUL_CONTINUE;
}

static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
				       struct operand *op)
{
	if (op->type == OP_MM)
		read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
}

4215
int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
4216
{
4217
	struct x86_emulate_ops *ops = ctxt->ops;
4218
	int rc = X86EMUL_CONTINUE;
4219
	int saved_dst_type = ctxt->dst.type;
4220

4221
	ctxt->mem_read.pos = 0;
4222

4223
	if (ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) {
4224
		rc = emulate_ud(ctxt);
4225 4226 4227
		goto done;
	}

4228
	/* LOCK prefix is allowed only with some instructions */
4229
	if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
4230
		rc = emulate_ud(ctxt);
4231 4232 4233
		goto done;
	}

4234
	if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
4235
		rc = emulate_ud(ctxt);
4236 4237 4238
		goto done;
	}

A
Avi Kivity 已提交
4239 4240
	if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
	    || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
A
Avi Kivity 已提交
4241 4242 4243 4244
		rc = emulate_ud(ctxt);
		goto done;
	}

A
Avi Kivity 已提交
4245
	if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
A
Avi Kivity 已提交
4246 4247 4248 4249
		rc = emulate_nm(ctxt);
		goto done;
	}

A
Avi Kivity 已提交
4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263
	if (ctxt->d & Mmx) {
		rc = flush_pending_x87_faults(ctxt);
		if (rc != X86EMUL_CONTINUE)
			goto done;
		/*
		 * Now that we know the fpu is exception safe, we can fetch
		 * operands from it.
		 */
		fetch_possible_mmx_operand(ctxt, &ctxt->src);
		fetch_possible_mmx_operand(ctxt, &ctxt->src2);
		if (!(ctxt->d & Mov))
			fetch_possible_mmx_operand(ctxt, &ctxt->dst);
	}

4264 4265
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4266
					      X86_ICPT_PRE_EXCEPT);
4267 4268 4269 4270
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4271
	/* Privileged instruction can be executed only in CPL=0 */
4272
	if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
4273
		rc = emulate_gp(ctxt, 0);
4274 4275 4276
		goto done;
	}

4277
	/* Instruction can only be executed in protected mode */
4278
	if ((ctxt->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
4279 4280 4281 4282
		rc = emulate_ud(ctxt);
		goto done;
	}

4283
	/* Do instruction specific permission checks */
4284 4285
	if (ctxt->check_perm) {
		rc = ctxt->check_perm(ctxt);
4286 4287 4288 4289
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4290 4291
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4292
					      X86_ICPT_POST_EXCEPT);
4293 4294 4295 4296
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4297
	if (ctxt->rep_prefix && (ctxt->d & String)) {
4298
		/* All REP prefixes have the same first termination condition */
4299 4300
		if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0) {
			ctxt->eip = ctxt->_eip;
4301 4302 4303 4304
			goto done;
		}
	}

4305 4306 4307
	if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
		rc = segmented_read(ctxt, ctxt->src.addr.mem,
				    ctxt->src.valptr, ctxt->src.bytes);
4308
		if (rc != X86EMUL_CONTINUE)
4309
			goto done;
4310
		ctxt->src.orig_val64 = ctxt->src.val64;
4311 4312
	}

4313 4314 4315
	if (ctxt->src2.type == OP_MEM) {
		rc = segmented_read(ctxt, ctxt->src2.addr.mem,
				    &ctxt->src2.val, ctxt->src2.bytes);
4316 4317 4318 4319
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4320
	if ((ctxt->d & DstMask) == ImplicitOps)
4321 4322 4323
		goto special_insn;


4324
	if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
4325
		/* optimisation - avoid slow emulated read if Mov */
4326 4327
		rc = segmented_read(ctxt, ctxt->dst.addr.mem,
				   &ctxt->dst.val, ctxt->dst.bytes);
4328 4329
		if (rc != X86EMUL_CONTINUE)
			goto done;
4330
	}
4331
	ctxt->dst.orig_val = ctxt->dst.val;
4332

4333 4334
special_insn:

4335 4336
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4337
					      X86_ICPT_POST_MEMACCESS);
4338 4339 4340 4341
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4342 4343
	if (ctxt->execute) {
		rc = ctxt->execute(ctxt);
4344 4345 4346 4347 4348
		if (rc != X86EMUL_CONTINUE)
			goto done;
		goto writeback;
	}

4349
	if (ctxt->twobyte)
A
Avi Kivity 已提交
4350 4351
		goto twobyte_insn;

4352
	switch (ctxt->b) {
4353
	case 0x40 ... 0x47: /* inc r16/r32 */
4354
		emulate_1op(ctxt, "inc");
4355 4356
		break;
	case 0x48 ... 0x4f: /* dec r16/r32 */
4357
		emulate_1op(ctxt, "dec");
4358
		break;
A
Avi Kivity 已提交
4359
	case 0x63:		/* movsxd */
4360
		if (ctxt->mode != X86EMUL_MODE_PROT64)
A
Avi Kivity 已提交
4361
			goto cannot_emulate;
4362
		ctxt->dst.val = (s32) ctxt->src.val;
A
Avi Kivity 已提交
4363
		break;
4364
	case 0x70 ... 0x7f: /* jcc (short) */
4365 4366
		if (test_cc(ctxt->b, ctxt->eflags))
			jmp_rel(ctxt, ctxt->src.val);
4367
		break;
N
Nitin A Kamble 已提交
4368
	case 0x8d: /* lea r16/r32, m */
4369
		ctxt->dst.val = ctxt->src.addr.mem.ea;
N
Nitin A Kamble 已提交
4370
		break;
4371
	case 0x90 ... 0x97: /* nop / xchg reg, rax */
4372
		if (ctxt->dst.addr.reg == &ctxt->regs[VCPU_REGS_RAX])
4373
			break;
4374 4375
		rc = em_xchg(ctxt);
		break;
4376
	case 0x98: /* cbw/cwde/cdqe */
4377 4378 4379 4380
		switch (ctxt->op_bytes) {
		case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
		case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
		case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
4381 4382
		}
		break;
4383
	case 0xc0 ... 0xc1:
4384
		rc = em_grp2(ctxt);
4385
		break;
4386
	case 0xcc:		/* int3 */
4387 4388
		rc = emulate_int(ctxt, 3);
		break;
4389
	case 0xcd:		/* int n */
4390
		rc = emulate_int(ctxt, ctxt->src.val);
4391 4392
		break;
	case 0xce:		/* into */
4393 4394
		if (ctxt->eflags & EFLG_OF)
			rc = emulate_int(ctxt, 4);
4395
		break;
4396
	case 0xd0 ... 0xd1:	/* Grp2 */
4397
		rc = em_grp2(ctxt);
4398 4399
		break;
	case 0xd2 ... 0xd3:	/* Grp2 */
4400
		ctxt->src.val = ctxt->regs[VCPU_REGS_RCX];
4401
		rc = em_grp2(ctxt);
4402
		break;
4403
	case 0xe9: /* jmp rel */
4404
	case 0xeb: /* jmp rel short */
4405 4406
		jmp_rel(ctxt, ctxt->src.val);
		ctxt->dst.type = OP_NONE; /* Disable writeback. */
4407
		break;
4408
	case 0xf4:              /* hlt */
4409
		ctxt->ops->halt(ctxt);
4410
		break;
4411 4412 4413 4414 4415 4416 4417
	case 0xf5:	/* cmc */
		/* complement carry flag from eflags reg */
		ctxt->eflags ^= EFLG_CF;
		break;
	case 0xf8: /* clc */
		ctxt->eflags &= ~EFLG_CF;
		break;
4418 4419 4420
	case 0xf9: /* stc */
		ctxt->eflags |= EFLG_CF;
		break;
4421 4422 4423 4424 4425 4426
	case 0xfc: /* cld */
		ctxt->eflags &= ~EFLG_DF;
		break;
	case 0xfd: /* std */
		ctxt->eflags |= EFLG_DF;
		break;
4427 4428
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4429
	}
4430

4431 4432 4433
	if (rc != X86EMUL_CONTINUE)
		goto done;

4434
writeback:
4435
	rc = writeback(ctxt);
4436
	if (rc != X86EMUL_CONTINUE)
4437 4438
		goto done;

4439 4440 4441 4442
	/*
	 * restore dst type in case the decoding will be reused
	 * (happens for string instruction )
	 */
4443
	ctxt->dst.type = saved_dst_type;
4444

4445 4446 4447
	if ((ctxt->d & SrcMask) == SrcSI)
		string_addr_inc(ctxt, seg_override(ctxt),
				VCPU_REGS_RSI, &ctxt->src);
4448

4449
	if ((ctxt->d & DstMask) == DstDI)
4450
		string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
4451
				&ctxt->dst);
4452

4453 4454 4455
	if (ctxt->rep_prefix && (ctxt->d & String)) {
		struct read_cache *r = &ctxt->io_read;
		register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
4456

4457 4458 4459 4460 4461
		if (!string_insn_completed(ctxt)) {
			/*
			 * Re-enter guest when pio read ahead buffer is empty
			 * or, if it is not used, after each 1024 iteration.
			 */
4462
			if ((r->end != 0 || ctxt->regs[VCPU_REGS_RCX] & 0x3ff) &&
4463 4464 4465 4466 4467 4468
			    (r->end == 0 || r->end != r->pos)) {
				/*
				 * Reset read cache. Usually happens before
				 * decode, but since instruction is restarted
				 * we have to do it here.
				 */
4469
				ctxt->mem_read.end = 0;
4470 4471 4472
				return EMULATION_RESTART;
			}
			goto done; /* skip rip writeback */
4473
		}
4474
	}
4475

4476
	ctxt->eip = ctxt->_eip;
4477 4478

done:
4479 4480
	if (rc == X86EMUL_PROPAGATE_FAULT)
		ctxt->have_exception = true;
4481 4482 4483
	if (rc == X86EMUL_INTERCEPTED)
		return EMULATION_INTERCEPTED;

4484
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
A
Avi Kivity 已提交
4485 4486

twobyte_insn:
4487
	switch (ctxt->b) {
4488
	case 0x09:		/* wbinvd */
4489
		(ctxt->ops->wbinvd)(ctxt);
4490 4491
		break;
	case 0x08:		/* invd */
4492 4493 4494 4495
	case 0x0d:		/* GrpP (prefetch) */
	case 0x18:		/* Grp16 (prefetch/nop) */
		break;
	case 0x20: /* mov cr, reg */
4496
		ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
4497
		break;
A
Avi Kivity 已提交
4498
	case 0x21: /* mov from dr to reg */
4499
		ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
A
Avi Kivity 已提交
4500 4501
		break;
	case 0x40 ... 0x4f:	/* cmov */
4502 4503 4504
		ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
		if (!test_cc(ctxt->b, ctxt->eflags))
			ctxt->dst.type = OP_NONE; /* no writeback */
A
Avi Kivity 已提交
4505
		break;
4506
	case 0x80 ... 0x8f: /* jnz rel, etc*/
4507 4508
		if (test_cc(ctxt->b, ctxt->eflags))
			jmp_rel(ctxt, ctxt->src.val);
4509
		break;
4510
	case 0x90 ... 0x9f:     /* setcc r/m8 */
4511
		ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
4512
		break;
4513 4514
	case 0xa4: /* shld imm8, r, r/m */
	case 0xa5: /* shld cl, r, r/m */
4515
		emulate_2op_cl(ctxt, "shld");
4516 4517 4518
		break;
	case 0xac: /* shrd imm8, r, r/m */
	case 0xad: /* shrd cl, r, r/m */
4519
		emulate_2op_cl(ctxt, "shrd");
4520
		break;
4521 4522
	case 0xae:              /* clflush */
		break;
A
Avi Kivity 已提交
4523
	case 0xb6 ... 0xb7:	/* movzx */
4524
		ctxt->dst.bytes = ctxt->op_bytes;
4525
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
4526
						       : (u16) ctxt->src.val;
A
Avi Kivity 已提交
4527 4528
		break;
	case 0xbe ... 0xbf:	/* movsx */
4529
		ctxt->dst.bytes = ctxt->op_bytes;
4530
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
4531
							(s16) ctxt->src.val;
A
Avi Kivity 已提交
4532
		break;
4533
	case 0xc0 ... 0xc1:	/* xadd */
4534
		emulate_2op_SrcV(ctxt, "add");
4535
		/* Write back the register source. */
4536 4537
		ctxt->src.val = ctxt->dst.orig_val;
		write_register_operand(&ctxt->src);
4538
		break;
4539
	case 0xc3:		/* movnti */
4540 4541 4542
		ctxt->dst.bytes = ctxt->op_bytes;
		ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
							(u64) ctxt->src.val;
4543
		break;
4544 4545
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4546
	}
4547 4548 4549 4550

	if (rc != X86EMUL_CONTINUE)
		goto done;

A
Avi Kivity 已提交
4551 4552 4553
	goto writeback;

cannot_emulate:
4554
	return EMULATION_FAILED;
A
Avi Kivity 已提交
4555
}